]> git.proxmox.com Git - mirror_ubuntu-zesty-kernel.git/blame - drivers/dma/at_xdmac.c
dmaengine: at_xdmac: handle numf > 1
[mirror_ubuntu-zesty-kernel.git] / drivers / dma / at_xdmac.c
CommitLineData
e1f7c9ee
LD
1/*
2 * Driver for the Atmel Extensible DMA Controller (aka XDMAC on AT91 systems)
3 *
4 * Copyright (C) 2014 Atmel Corporation
5 *
6 * Author: Ludovic Desroches <ludovic.desroches@atmel.com>
7 *
8 * This program is free software; you can redistribute it and/or modify it
9 * under the terms of the GNU General Public License version 2 as published by
10 * the Free Software Foundation.
11 *
12 * This program is distributed in the hope that it will be useful, but WITHOUT
13 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
14 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
15 * more details.
16 *
17 * You should have received a copy of the GNU General Public License along with
18 * this program. If not, see <http://www.gnu.org/licenses/>.
19 */
20
21#include <asm/barrier.h>
22#include <dt-bindings/dma/at91.h>
23#include <linux/clk.h>
24#include <linux/dmaengine.h>
25#include <linux/dmapool.h>
26#include <linux/interrupt.h>
27#include <linux/irq.h>
6d3a7d9e 28#include <linux/kernel.h>
e1f7c9ee
LD
29#include <linux/list.h>
30#include <linux/module.h>
31#include <linux/of_dma.h>
32#include <linux/of_platform.h>
33#include <linux/platform_device.h>
34#include <linux/pm.h>
35
36#include "dmaengine.h"
37
38/* Global registers */
39#define AT_XDMAC_GTYPE 0x00 /* Global Type Register */
40#define AT_XDMAC_NB_CH(i) (((i) & 0x1F) + 1) /* Number of Channels Minus One */
41#define AT_XDMAC_FIFO_SZ(i) (((i) >> 5) & 0x7FF) /* Number of Bytes */
42#define AT_XDMAC_NB_REQ(i) ((((i) >> 16) & 0x3F) + 1) /* Number of Peripheral Requests Minus One */
43#define AT_XDMAC_GCFG 0x04 /* Global Configuration Register */
44#define AT_XDMAC_GWAC 0x08 /* Global Weighted Arbiter Configuration Register */
45#define AT_XDMAC_GIE 0x0C /* Global Interrupt Enable Register */
46#define AT_XDMAC_GID 0x10 /* Global Interrupt Disable Register */
47#define AT_XDMAC_GIM 0x14 /* Global Interrupt Mask Register */
48#define AT_XDMAC_GIS 0x18 /* Global Interrupt Status Register */
49#define AT_XDMAC_GE 0x1C /* Global Channel Enable Register */
50#define AT_XDMAC_GD 0x20 /* Global Channel Disable Register */
51#define AT_XDMAC_GS 0x24 /* Global Channel Status Register */
52#define AT_XDMAC_GRS 0x28 /* Global Channel Read Suspend Register */
53#define AT_XDMAC_GWS 0x2C /* Global Write Suspend Register */
54#define AT_XDMAC_GRWS 0x30 /* Global Channel Read Write Suspend Register */
55#define AT_XDMAC_GRWR 0x34 /* Global Channel Read Write Resume Register */
56#define AT_XDMAC_GSWR 0x38 /* Global Channel Software Request Register */
57#define AT_XDMAC_GSWS 0x3C /* Global channel Software Request Status Register */
58#define AT_XDMAC_GSWF 0x40 /* Global Channel Software Flush Request Register */
59#define AT_XDMAC_VERSION 0xFFC /* XDMAC Version Register */
60
61/* Channel relative registers offsets */
62#define AT_XDMAC_CIE 0x00 /* Channel Interrupt Enable Register */
63#define AT_XDMAC_CIE_BIE BIT(0) /* End of Block Interrupt Enable Bit */
64#define AT_XDMAC_CIE_LIE BIT(1) /* End of Linked List Interrupt Enable Bit */
65#define AT_XDMAC_CIE_DIE BIT(2) /* End of Disable Interrupt Enable Bit */
66#define AT_XDMAC_CIE_FIE BIT(3) /* End of Flush Interrupt Enable Bit */
67#define AT_XDMAC_CIE_RBEIE BIT(4) /* Read Bus Error Interrupt Enable Bit */
68#define AT_XDMAC_CIE_WBEIE BIT(5) /* Write Bus Error Interrupt Enable Bit */
69#define AT_XDMAC_CIE_ROIE BIT(6) /* Request Overflow Interrupt Enable Bit */
70#define AT_XDMAC_CID 0x04 /* Channel Interrupt Disable Register */
71#define AT_XDMAC_CID_BID BIT(0) /* End of Block Interrupt Disable Bit */
72#define AT_XDMAC_CID_LID BIT(1) /* End of Linked List Interrupt Disable Bit */
73#define AT_XDMAC_CID_DID BIT(2) /* End of Disable Interrupt Disable Bit */
74#define AT_XDMAC_CID_FID BIT(3) /* End of Flush Interrupt Disable Bit */
75#define AT_XDMAC_CID_RBEID BIT(4) /* Read Bus Error Interrupt Disable Bit */
76#define AT_XDMAC_CID_WBEID BIT(5) /* Write Bus Error Interrupt Disable Bit */
77#define AT_XDMAC_CID_ROID BIT(6) /* Request Overflow Interrupt Disable Bit */
78#define AT_XDMAC_CIM 0x08 /* Channel Interrupt Mask Register */
79#define AT_XDMAC_CIM_BIM BIT(0) /* End of Block Interrupt Mask Bit */
80#define AT_XDMAC_CIM_LIM BIT(1) /* End of Linked List Interrupt Mask Bit */
81#define AT_XDMAC_CIM_DIM BIT(2) /* End of Disable Interrupt Mask Bit */
82#define AT_XDMAC_CIM_FIM BIT(3) /* End of Flush Interrupt Mask Bit */
83#define AT_XDMAC_CIM_RBEIM BIT(4) /* Read Bus Error Interrupt Mask Bit */
84#define AT_XDMAC_CIM_WBEIM BIT(5) /* Write Bus Error Interrupt Mask Bit */
85#define AT_XDMAC_CIM_ROIM BIT(6) /* Request Overflow Interrupt Mask Bit */
86#define AT_XDMAC_CIS 0x0C /* Channel Interrupt Status Register */
87#define AT_XDMAC_CIS_BIS BIT(0) /* End of Block Interrupt Status Bit */
88#define AT_XDMAC_CIS_LIS BIT(1) /* End of Linked List Interrupt Status Bit */
89#define AT_XDMAC_CIS_DIS BIT(2) /* End of Disable Interrupt Status Bit */
90#define AT_XDMAC_CIS_FIS BIT(3) /* End of Flush Interrupt Status Bit */
91#define AT_XDMAC_CIS_RBEIS BIT(4) /* Read Bus Error Interrupt Status Bit */
92#define AT_XDMAC_CIS_WBEIS BIT(5) /* Write Bus Error Interrupt Status Bit */
93#define AT_XDMAC_CIS_ROIS BIT(6) /* Request Overflow Interrupt Status Bit */
94#define AT_XDMAC_CSA 0x10 /* Channel Source Address Register */
95#define AT_XDMAC_CDA 0x14 /* Channel Destination Address Register */
96#define AT_XDMAC_CNDA 0x18 /* Channel Next Descriptor Address Register */
97#define AT_XDMAC_CNDA_NDAIF(i) ((i) & 0x1) /* Channel x Next Descriptor Interface */
98#define AT_XDMAC_CNDA_NDA(i) ((i) & 0xfffffffc) /* Channel x Next Descriptor Address */
99#define AT_XDMAC_CNDC 0x1C /* Channel Next Descriptor Control Register */
100#define AT_XDMAC_CNDC_NDE (0x1 << 0) /* Channel x Next Descriptor Enable */
101#define AT_XDMAC_CNDC_NDSUP (0x1 << 1) /* Channel x Next Descriptor Source Update */
102#define AT_XDMAC_CNDC_NDDUP (0x1 << 2) /* Channel x Next Descriptor Destination Update */
103#define AT_XDMAC_CNDC_NDVIEW_NDV0 (0x0 << 3) /* Channel x Next Descriptor View 0 */
104#define AT_XDMAC_CNDC_NDVIEW_NDV1 (0x1 << 3) /* Channel x Next Descriptor View 1 */
105#define AT_XDMAC_CNDC_NDVIEW_NDV2 (0x2 << 3) /* Channel x Next Descriptor View 2 */
106#define AT_XDMAC_CNDC_NDVIEW_NDV3 (0x3 << 3) /* Channel x Next Descriptor View 3 */
107#define AT_XDMAC_CUBC 0x20 /* Channel Microblock Control Register */
108#define AT_XDMAC_CBC 0x24 /* Channel Block Control Register */
109#define AT_XDMAC_CC 0x28 /* Channel Configuration Register */
110#define AT_XDMAC_CC_TYPE (0x1 << 0) /* Channel Transfer Type */
111#define AT_XDMAC_CC_TYPE_MEM_TRAN (0x0 << 0) /* Memory to Memory Transfer */
112#define AT_XDMAC_CC_TYPE_PER_TRAN (0x1 << 0) /* Peripheral to Memory or Memory to Peripheral Transfer */
113#define AT_XDMAC_CC_MBSIZE_MASK (0x3 << 1)
114#define AT_XDMAC_CC_MBSIZE_SINGLE (0x0 << 1)
115#define AT_XDMAC_CC_MBSIZE_FOUR (0x1 << 1)
116#define AT_XDMAC_CC_MBSIZE_EIGHT (0x2 << 1)
117#define AT_XDMAC_CC_MBSIZE_SIXTEEN (0x3 << 1)
118#define AT_XDMAC_CC_DSYNC (0x1 << 4) /* Channel Synchronization */
119#define AT_XDMAC_CC_DSYNC_PER2MEM (0x0 << 4)
120#define AT_XDMAC_CC_DSYNC_MEM2PER (0x1 << 4)
121#define AT_XDMAC_CC_PROT (0x1 << 5) /* Channel Protection */
122#define AT_XDMAC_CC_PROT_SEC (0x0 << 5)
123#define AT_XDMAC_CC_PROT_UNSEC (0x1 << 5)
124#define AT_XDMAC_CC_SWREQ (0x1 << 6) /* Channel Software Request Trigger */
125#define AT_XDMAC_CC_SWREQ_HWR_CONNECTED (0x0 << 6)
126#define AT_XDMAC_CC_SWREQ_SWR_CONNECTED (0x1 << 6)
127#define AT_XDMAC_CC_MEMSET (0x1 << 7) /* Channel Fill Block of memory */
128#define AT_XDMAC_CC_MEMSET_NORMAL_MODE (0x0 << 7)
129#define AT_XDMAC_CC_MEMSET_HW_MODE (0x1 << 7)
130#define AT_XDMAC_CC_CSIZE(i) ((0x7 & (i)) << 8) /* Channel Chunk Size */
131#define AT_XDMAC_CC_DWIDTH_OFFSET 11
132#define AT_XDMAC_CC_DWIDTH_MASK (0x3 << AT_XDMAC_CC_DWIDTH_OFFSET)
133#define AT_XDMAC_CC_DWIDTH(i) ((0x3 & (i)) << AT_XDMAC_CC_DWIDTH_OFFSET) /* Channel Data Width */
134#define AT_XDMAC_CC_DWIDTH_BYTE 0x0
135#define AT_XDMAC_CC_DWIDTH_HALFWORD 0x1
136#define AT_XDMAC_CC_DWIDTH_WORD 0x2
137#define AT_XDMAC_CC_DWIDTH_DWORD 0x3
138#define AT_XDMAC_CC_SIF(i) ((0x1 & (i)) << 13) /* Channel Source Interface Identifier */
139#define AT_XDMAC_CC_DIF(i) ((0x1 & (i)) << 14) /* Channel Destination Interface Identifier */
140#define AT_XDMAC_CC_SAM_MASK (0x3 << 16) /* Channel Source Addressing Mode */
141#define AT_XDMAC_CC_SAM_FIXED_AM (0x0 << 16)
142#define AT_XDMAC_CC_SAM_INCREMENTED_AM (0x1 << 16)
143#define AT_XDMAC_CC_SAM_UBS_AM (0x2 << 16)
144#define AT_XDMAC_CC_SAM_UBS_DS_AM (0x3 << 16)
145#define AT_XDMAC_CC_DAM_MASK (0x3 << 18) /* Channel Source Addressing Mode */
146#define AT_XDMAC_CC_DAM_FIXED_AM (0x0 << 18)
147#define AT_XDMAC_CC_DAM_INCREMENTED_AM (0x1 << 18)
148#define AT_XDMAC_CC_DAM_UBS_AM (0x2 << 18)
149#define AT_XDMAC_CC_DAM_UBS_DS_AM (0x3 << 18)
150#define AT_XDMAC_CC_INITD (0x1 << 21) /* Channel Initialization Terminated (read only) */
151#define AT_XDMAC_CC_INITD_TERMINATED (0x0 << 21)
152#define AT_XDMAC_CC_INITD_IN_PROGRESS (0x1 << 21)
153#define AT_XDMAC_CC_RDIP (0x1 << 22) /* Read in Progress (read only) */
154#define AT_XDMAC_CC_RDIP_DONE (0x0 << 22)
155#define AT_XDMAC_CC_RDIP_IN_PROGRESS (0x1 << 22)
156#define AT_XDMAC_CC_WRIP (0x1 << 23) /* Write in Progress (read only) */
157#define AT_XDMAC_CC_WRIP_DONE (0x0 << 23)
158#define AT_XDMAC_CC_WRIP_IN_PROGRESS (0x1 << 23)
159#define AT_XDMAC_CC_PERID(i) (0x7f & (h) << 24) /* Channel Peripheral Identifier */
160#define AT_XDMAC_CDS_MSP 0x2C /* Channel Data Stride Memory Set Pattern */
161#define AT_XDMAC_CSUS 0x30 /* Channel Source Microblock Stride */
162#define AT_XDMAC_CDUS 0x34 /* Channel Destination Microblock Stride */
163
164#define AT_XDMAC_CHAN_REG_BASE 0x50 /* Channel registers base address */
165
166/* Microblock control members */
167#define AT_XDMAC_MBR_UBC_UBLEN_MAX 0xFFFFFFUL /* Maximum Microblock Length */
168#define AT_XDMAC_MBR_UBC_NDE (0x1 << 24) /* Next Descriptor Enable */
169#define AT_XDMAC_MBR_UBC_NSEN (0x1 << 25) /* Next Descriptor Source Update */
170#define AT_XDMAC_MBR_UBC_NDEN (0x1 << 26) /* Next Descriptor Destination Update */
171#define AT_XDMAC_MBR_UBC_NDV0 (0x0 << 27) /* Next Descriptor View 0 */
172#define AT_XDMAC_MBR_UBC_NDV1 (0x1 << 27) /* Next Descriptor View 1 */
173#define AT_XDMAC_MBR_UBC_NDV2 (0x2 << 27) /* Next Descriptor View 2 */
174#define AT_XDMAC_MBR_UBC_NDV3 (0x3 << 27) /* Next Descriptor View 3 */
175
176#define AT_XDMAC_MAX_CHAN 0x20
765c37d8
LD
177#define AT_XDMAC_MAX_CSIZE 16 /* 16 data */
178#define AT_XDMAC_MAX_DWIDTH 8 /* 64 bits */
e1f7c9ee 179
8ac82f88
LD
180#define AT_XDMAC_DMA_BUSWIDTHS\
181 (BIT(DMA_SLAVE_BUSWIDTH_UNDEFINED) |\
182 BIT(DMA_SLAVE_BUSWIDTH_1_BYTE) |\
183 BIT(DMA_SLAVE_BUSWIDTH_2_BYTES) |\
184 BIT(DMA_SLAVE_BUSWIDTH_4_BYTES) |\
185 BIT(DMA_SLAVE_BUSWIDTH_8_BYTES))
186
e1f7c9ee
LD
187enum atc_status {
188 AT_XDMAC_CHAN_IS_CYCLIC = 0,
189 AT_XDMAC_CHAN_IS_PAUSED,
190};
191
192/* ----- Channels ----- */
193struct at_xdmac_chan {
194 struct dma_chan chan;
195 void __iomem *ch_regs;
196 u32 mask; /* Channel Mask */
765c37d8 197 u32 cfg; /* Channel Configuration Register */
e1f7c9ee
LD
198 u8 perid; /* Peripheral ID */
199 u8 perif; /* Peripheral Interface */
200 u8 memif; /* Memory Interface */
734bb9a7 201 u32 save_cc;
e1f7c9ee
LD
202 u32 save_cim;
203 u32 save_cnda;
204 u32 save_cndc;
205 unsigned long status;
206 struct tasklet_struct tasklet;
765c37d8 207 struct dma_slave_config sconfig;
e1f7c9ee
LD
208
209 spinlock_t lock;
210
211 struct list_head xfers_list;
212 struct list_head free_descs_list;
213};
214
215
216/* ----- Controller ----- */
217struct at_xdmac {
218 struct dma_device dma;
219 void __iomem *regs;
220 int irq;
221 struct clk *clk;
222 u32 save_gim;
223 u32 save_gs;
224 struct dma_pool *at_xdmac_desc_pool;
225 struct at_xdmac_chan chan[0];
226};
227
228
229/* ----- Descriptors ----- */
230
231/* Linked List Descriptor */
232struct at_xdmac_lld {
233 dma_addr_t mbr_nda; /* Next Descriptor Member */
234 u32 mbr_ubc; /* Microblock Control Member */
235 dma_addr_t mbr_sa; /* Source Address Member */
236 dma_addr_t mbr_da; /* Destination Address Member */
237 u32 mbr_cfg; /* Configuration Register */
ee0fe35c
MR
238 u32 mbr_bc; /* Block Control Register */
239 u32 mbr_ds; /* Data Stride Register */
240 u32 mbr_sus; /* Source Microblock Stride Register */
241 u32 mbr_dus; /* Destination Microblock Stride Register */
e1f7c9ee
LD
242};
243
244
245struct at_xdmac_desc {
246 struct at_xdmac_lld lld;
247 enum dma_transfer_direction direction;
248 struct dma_async_tx_descriptor tx_dma_desc;
249 struct list_head desc_node;
250 /* Following members are only used by the first descriptor */
251 bool active_xfer;
252 unsigned int xfer_size;
253 struct list_head descs_list;
254 struct list_head xfer_node;
255};
256
257static inline void __iomem *at_xdmac_chan_reg_base(struct at_xdmac *atxdmac, unsigned int chan_nb)
258{
259 return atxdmac->regs + (AT_XDMAC_CHAN_REG_BASE + chan_nb * 0x40);
260}
261
6e5ae29b 262#define at_xdmac_read(atxdmac, reg) readl_relaxed((atxdmac)->regs + (reg))
e1f7c9ee 263#define at_xdmac_write(atxdmac, reg, value) \
6e5ae29b 264 writel_relaxed((value), (atxdmac)->regs + (reg))
e1f7c9ee 265
6e5ae29b
LD
266#define at_xdmac_chan_read(atchan, reg) readl_relaxed((atchan)->ch_regs + (reg))
267#define at_xdmac_chan_write(atchan, reg, value) writel_relaxed((value), (atchan)->ch_regs + (reg))
e1f7c9ee
LD
268
269static inline struct at_xdmac_chan *to_at_xdmac_chan(struct dma_chan *dchan)
270{
271 return container_of(dchan, struct at_xdmac_chan, chan);
272}
273
274static struct device *chan2dev(struct dma_chan *chan)
275{
276 return &chan->dev->device;
277}
278
279static inline struct at_xdmac *to_at_xdmac(struct dma_device *ddev)
280{
281 return container_of(ddev, struct at_xdmac, dma);
282}
283
284static inline struct at_xdmac_desc *txd_to_at_desc(struct dma_async_tx_descriptor *txd)
285{
286 return container_of(txd, struct at_xdmac_desc, tx_dma_desc);
287}
288
289static inline int at_xdmac_chan_is_cyclic(struct at_xdmac_chan *atchan)
290{
291 return test_bit(AT_XDMAC_CHAN_IS_CYCLIC, &atchan->status);
292}
293
294static inline int at_xdmac_chan_is_paused(struct at_xdmac_chan *atchan)
295{
296 return test_bit(AT_XDMAC_CHAN_IS_PAUSED, &atchan->status);
297}
298
299static inline int at_xdmac_csize(u32 maxburst)
300{
301 int csize;
302
303 csize = ffs(maxburst) - 1;
304 if (csize > 4)
305 csize = -EINVAL;
306
307 return csize;
308};
309
310static inline u8 at_xdmac_get_dwidth(u32 cfg)
311{
312 return (cfg & AT_XDMAC_CC_DWIDTH_MASK) >> AT_XDMAC_CC_DWIDTH_OFFSET;
313};
314
315static unsigned int init_nr_desc_per_channel = 64;
316module_param(init_nr_desc_per_channel, uint, 0644);
317MODULE_PARM_DESC(init_nr_desc_per_channel,
318 "initial descriptors per channel (default: 64)");
319
320
321static bool at_xdmac_chan_is_enabled(struct at_xdmac_chan *atchan)
322{
323 return at_xdmac_chan_read(atchan, AT_XDMAC_GS) & atchan->mask;
324}
325
326static void at_xdmac_off(struct at_xdmac *atxdmac)
327{
328 at_xdmac_write(atxdmac, AT_XDMAC_GD, -1L);
329
330 /* Wait that all chans are disabled. */
331 while (at_xdmac_read(atxdmac, AT_XDMAC_GS))
332 cpu_relax();
333
334 at_xdmac_write(atxdmac, AT_XDMAC_GID, -1L);
335}
336
337/* Call with lock hold. */
338static void at_xdmac_start_xfer(struct at_xdmac_chan *atchan,
339 struct at_xdmac_desc *first)
340{
341 struct at_xdmac *atxdmac = to_at_xdmac(atchan->chan.device);
342 u32 reg;
343
344 dev_vdbg(chan2dev(&atchan->chan), "%s: desc 0x%p\n", __func__, first);
345
346 if (at_xdmac_chan_is_enabled(atchan))
347 return;
348
349 /* Set transfer as active to not try to start it again. */
350 first->active_xfer = true;
351
352 /* Tell xdmac where to get the first descriptor. */
353 reg = AT_XDMAC_CNDA_NDA(first->tx_dma_desc.phys)
354 | AT_XDMAC_CNDA_NDAIF(atchan->memif);
355 at_xdmac_chan_write(atchan, AT_XDMAC_CNDA, reg);
356
357 /*
6d3a7d9e 358 * When doing non cyclic transfer we need to use the next
e1f7c9ee
LD
359 * descriptor view 2 since some fields of the configuration register
360 * depend on transfer size and src/dest addresses.
361 */
20cadcb4 362 if (at_xdmac_chan_is_cyclic(atchan))
e1f7c9ee 363 reg = AT_XDMAC_CNDC_NDVIEW_NDV1;
20cadcb4 364 else if (first->lld.mbr_ubc & AT_XDMAC_MBR_UBC_NDV3)
ee0fe35c 365 reg = AT_XDMAC_CNDC_NDVIEW_NDV3;
20cadcb4 366 else
e1f7c9ee 367 reg = AT_XDMAC_CNDC_NDVIEW_NDV2;
20cadcb4
LD
368 /*
369 * Even if the register will be updated from the configuration in the
370 * descriptor when using view 2 or higher, the PROT bit won't be set
371 * properly. This bit can be modified only by using the channel
372 * configuration register.
373 */
374 at_xdmac_chan_write(atchan, AT_XDMAC_CC, first->lld.mbr_cfg);
e1f7c9ee
LD
375
376 reg |= AT_XDMAC_CNDC_NDDUP
377 | AT_XDMAC_CNDC_NDSUP
378 | AT_XDMAC_CNDC_NDE;
379 at_xdmac_chan_write(atchan, AT_XDMAC_CNDC, reg);
380
381 dev_vdbg(chan2dev(&atchan->chan),
382 "%s: CC=0x%08x CNDA=0x%08x, CNDC=0x%08x, CSA=0x%08x, CDA=0x%08x, CUBC=0x%08x\n",
383 __func__, at_xdmac_chan_read(atchan, AT_XDMAC_CC),
384 at_xdmac_chan_read(atchan, AT_XDMAC_CNDA),
385 at_xdmac_chan_read(atchan, AT_XDMAC_CNDC),
386 at_xdmac_chan_read(atchan, AT_XDMAC_CSA),
387 at_xdmac_chan_read(atchan, AT_XDMAC_CDA),
388 at_xdmac_chan_read(atchan, AT_XDMAC_CUBC));
389
390 at_xdmac_chan_write(atchan, AT_XDMAC_CID, 0xffffffff);
391 reg = AT_XDMAC_CIE_RBEIE | AT_XDMAC_CIE_WBEIE | AT_XDMAC_CIE_ROIE;
392 /*
393 * There is no end of list when doing cyclic dma, we need to get
394 * an interrupt after each periods.
395 */
396 if (at_xdmac_chan_is_cyclic(atchan))
397 at_xdmac_chan_write(atchan, AT_XDMAC_CIE,
398 reg | AT_XDMAC_CIE_BIE);
399 else
400 at_xdmac_chan_write(atchan, AT_XDMAC_CIE,
401 reg | AT_XDMAC_CIE_LIE);
402 at_xdmac_write(atxdmac, AT_XDMAC_GIE, atchan->mask);
403 dev_vdbg(chan2dev(&atchan->chan),
404 "%s: enable channel (0x%08x)\n", __func__, atchan->mask);
405 wmb();
406 at_xdmac_write(atxdmac, AT_XDMAC_GE, atchan->mask);
407
408 dev_vdbg(chan2dev(&atchan->chan),
409 "%s: CC=0x%08x CNDA=0x%08x, CNDC=0x%08x, CSA=0x%08x, CDA=0x%08x, CUBC=0x%08x\n",
410 __func__, at_xdmac_chan_read(atchan, AT_XDMAC_CC),
411 at_xdmac_chan_read(atchan, AT_XDMAC_CNDA),
412 at_xdmac_chan_read(atchan, AT_XDMAC_CNDC),
413 at_xdmac_chan_read(atchan, AT_XDMAC_CSA),
414 at_xdmac_chan_read(atchan, AT_XDMAC_CDA),
415 at_xdmac_chan_read(atchan, AT_XDMAC_CUBC));
416
417}
418
419static dma_cookie_t at_xdmac_tx_submit(struct dma_async_tx_descriptor *tx)
420{
421 struct at_xdmac_desc *desc = txd_to_at_desc(tx);
422 struct at_xdmac_chan *atchan = to_at_xdmac_chan(tx->chan);
423 dma_cookie_t cookie;
4c374fc7 424 unsigned long irqflags;
e1f7c9ee 425
4c374fc7 426 spin_lock_irqsave(&atchan->lock, irqflags);
e1f7c9ee
LD
427 cookie = dma_cookie_assign(tx);
428
429 dev_vdbg(chan2dev(tx->chan), "%s: atchan 0x%p, add desc 0x%p to xfers_list\n",
430 __func__, atchan, desc);
431 list_add_tail(&desc->xfer_node, &atchan->xfers_list);
432 if (list_is_singular(&atchan->xfers_list))
433 at_xdmac_start_xfer(atchan, desc);
434
4c374fc7 435 spin_unlock_irqrestore(&atchan->lock, irqflags);
e1f7c9ee
LD
436 return cookie;
437}
438
439static struct at_xdmac_desc *at_xdmac_alloc_desc(struct dma_chan *chan,
440 gfp_t gfp_flags)
441{
442 struct at_xdmac_desc *desc;
443 struct at_xdmac *atxdmac = to_at_xdmac(chan->device);
444 dma_addr_t phys;
445
446 desc = dma_pool_alloc(atxdmac->at_xdmac_desc_pool, gfp_flags, &phys);
447 if (desc) {
448 memset(desc, 0, sizeof(*desc));
449 INIT_LIST_HEAD(&desc->descs_list);
450 dma_async_tx_descriptor_init(&desc->tx_dma_desc, chan);
451 desc->tx_dma_desc.tx_submit = at_xdmac_tx_submit;
452 desc->tx_dma_desc.phys = phys;
453 }
454
455 return desc;
456}
457
458/* Call must be protected by lock. */
459static struct at_xdmac_desc *at_xdmac_get_desc(struct at_xdmac_chan *atchan)
460{
461 struct at_xdmac_desc *desc;
462
463 if (list_empty(&atchan->free_descs_list)) {
464 desc = at_xdmac_alloc_desc(&atchan->chan, GFP_NOWAIT);
465 } else {
466 desc = list_first_entry(&atchan->free_descs_list,
467 struct at_xdmac_desc, desc_node);
468 list_del(&desc->desc_node);
469 desc->active_xfer = false;
470 }
471
472 return desc;
473}
474
0d0ee751
MR
475static void at_xdmac_queue_desc(struct dma_chan *chan,
476 struct at_xdmac_desc *prev,
477 struct at_xdmac_desc *desc)
478{
479 if (!prev || !desc)
480 return;
481
482 prev->lld.mbr_nda = desc->tx_dma_desc.phys;
483 prev->lld.mbr_ubc |= AT_XDMAC_MBR_UBC_NDE;
484
485 dev_dbg(chan2dev(chan), "%s: chain lld: prev=0x%p, mbr_nda=%pad\n",
486 __func__, prev, &prev->lld.mbr_nda);
487}
488
6007ccb5
MR
489static inline void at_xdmac_increment_block_count(struct dma_chan *chan,
490 struct at_xdmac_desc *desc)
491{
492 if (!desc)
493 return;
494
495 desc->lld.mbr_bc++;
496
497 dev_dbg(chan2dev(chan),
498 "%s: incrementing the block count of the desc 0x%p\n",
499 __func__, desc);
500}
501
e1f7c9ee
LD
502static struct dma_chan *at_xdmac_xlate(struct of_phandle_args *dma_spec,
503 struct of_dma *of_dma)
504{
505 struct at_xdmac *atxdmac = of_dma->of_dma_data;
506 struct at_xdmac_chan *atchan;
507 struct dma_chan *chan;
508 struct device *dev = atxdmac->dma.dev;
509
510 if (dma_spec->args_count != 1) {
511 dev_err(dev, "dma phandler args: bad number of args\n");
512 return NULL;
513 }
514
515 chan = dma_get_any_slave_channel(&atxdmac->dma);
516 if (!chan) {
517 dev_err(dev, "can't get a dma channel\n");
518 return NULL;
519 }
520
521 atchan = to_at_xdmac_chan(chan);
522 atchan->memif = AT91_XDMAC_DT_GET_MEM_IF(dma_spec->args[0]);
523 atchan->perif = AT91_XDMAC_DT_GET_PER_IF(dma_spec->args[0]);
524 atchan->perid = AT91_XDMAC_DT_GET_PERID(dma_spec->args[0]);
525 dev_dbg(dev, "chan dt cfg: memif=%u perif=%u perid=%u\n",
526 atchan->memif, atchan->perif, atchan->perid);
527
528 return chan;
529}
530
765c37d8
LD
531static int at_xdmac_compute_chan_conf(struct dma_chan *chan,
532 enum dma_transfer_direction direction)
533{
534 struct at_xdmac_chan *atchan = to_at_xdmac_chan(chan);
535 int csize, dwidth;
536
537 if (direction == DMA_DEV_TO_MEM) {
538 atchan->cfg =
539 AT91_XDMAC_DT_PERID(atchan->perid)
540 | AT_XDMAC_CC_DAM_INCREMENTED_AM
541 | AT_XDMAC_CC_SAM_FIXED_AM
542 | AT_XDMAC_CC_DIF(atchan->memif)
543 | AT_XDMAC_CC_SIF(atchan->perif)
544 | AT_XDMAC_CC_SWREQ_HWR_CONNECTED
545 | AT_XDMAC_CC_DSYNC_PER2MEM
546 | AT_XDMAC_CC_MBSIZE_SIXTEEN
547 | AT_XDMAC_CC_TYPE_PER_TRAN;
548 csize = ffs(atchan->sconfig.src_maxburst) - 1;
549 if (csize < 0) {
550 dev_err(chan2dev(chan), "invalid src maxburst value\n");
551 return -EINVAL;
552 }
553 atchan->cfg |= AT_XDMAC_CC_CSIZE(csize);
554 dwidth = ffs(atchan->sconfig.src_addr_width) - 1;
555 if (dwidth < 0) {
556 dev_err(chan2dev(chan), "invalid src addr width value\n");
557 return -EINVAL;
558 }
559 atchan->cfg |= AT_XDMAC_CC_DWIDTH(dwidth);
560 } else if (direction == DMA_MEM_TO_DEV) {
561 atchan->cfg =
562 AT91_XDMAC_DT_PERID(atchan->perid)
563 | AT_XDMAC_CC_DAM_FIXED_AM
564 | AT_XDMAC_CC_SAM_INCREMENTED_AM
565 | AT_XDMAC_CC_DIF(atchan->perif)
566 | AT_XDMAC_CC_SIF(atchan->memif)
567 | AT_XDMAC_CC_SWREQ_HWR_CONNECTED
568 | AT_XDMAC_CC_DSYNC_MEM2PER
569 | AT_XDMAC_CC_MBSIZE_SIXTEEN
570 | AT_XDMAC_CC_TYPE_PER_TRAN;
571 csize = ffs(atchan->sconfig.dst_maxburst) - 1;
572 if (csize < 0) {
573 dev_err(chan2dev(chan), "invalid src maxburst value\n");
574 return -EINVAL;
575 }
576 atchan->cfg |= AT_XDMAC_CC_CSIZE(csize);
577 dwidth = ffs(atchan->sconfig.dst_addr_width) - 1;
578 if (dwidth < 0) {
579 dev_err(chan2dev(chan), "invalid dst addr width value\n");
580 return -EINVAL;
581 }
582 atchan->cfg |= AT_XDMAC_CC_DWIDTH(dwidth);
583 }
584
585 dev_dbg(chan2dev(chan), "%s: cfg=0x%08x\n", __func__, atchan->cfg);
586
587 return 0;
588}
589
590/*
591 * Only check that maxburst and addr width values are supported by the
592 * the controller but not that the configuration is good to perform the
593 * transfer since we don't know the direction at this stage.
594 */
595static int at_xdmac_check_slave_config(struct dma_slave_config *sconfig)
596{
597 if ((sconfig->src_maxburst > AT_XDMAC_MAX_CSIZE)
598 || (sconfig->dst_maxburst > AT_XDMAC_MAX_CSIZE))
599 return -EINVAL;
600
601 if ((sconfig->src_addr_width > AT_XDMAC_MAX_DWIDTH)
602 || (sconfig->dst_addr_width > AT_XDMAC_MAX_DWIDTH))
603 return -EINVAL;
604
605 return 0;
606}
607
e1f7c9ee
LD
608static int at_xdmac_set_slave_config(struct dma_chan *chan,
609 struct dma_slave_config *sconfig)
610{
611 struct at_xdmac_chan *atchan = to_at_xdmac_chan(chan);
e1f7c9ee 612
765c37d8
LD
613 if (at_xdmac_check_slave_config(sconfig)) {
614 dev_err(chan2dev(chan), "invalid slave configuration\n");
e1f7c9ee
LD
615 return -EINVAL;
616 }
e1f7c9ee 617
765c37d8 618 memcpy(&atchan->sconfig, sconfig, sizeof(atchan->sconfig));
e1f7c9ee
LD
619
620 return 0;
621}
622
623static struct dma_async_tx_descriptor *
624at_xdmac_prep_slave_sg(struct dma_chan *chan, struct scatterlist *sgl,
625 unsigned int sg_len, enum dma_transfer_direction direction,
626 unsigned long flags, void *context)
627{
35ca0ee4
LD
628 struct at_xdmac_chan *atchan = to_at_xdmac_chan(chan);
629 struct at_xdmac_desc *first = NULL, *prev = NULL;
630 struct scatterlist *sg;
631 int i;
632 unsigned int xfer_size = 0;
633 unsigned long irqflags;
4c374fc7 634 struct dma_async_tx_descriptor *ret = NULL;
e1f7c9ee
LD
635
636 if (!sgl)
637 return NULL;
638
639 if (!is_slave_direction(direction)) {
640 dev_err(chan2dev(chan), "invalid DMA direction\n");
641 return NULL;
642 }
643
644 dev_dbg(chan2dev(chan), "%s: sg_len=%d, dir=%s, flags=0x%lx\n",
645 __func__, sg_len,
646 direction == DMA_MEM_TO_DEV ? "to device" : "from device",
647 flags);
648
649 /* Protect dma_sconfig field that can be modified by set_slave_conf. */
4c374fc7 650 spin_lock_irqsave(&atchan->lock, irqflags);
e1f7c9ee 651
765c37d8
LD
652 if (at_xdmac_compute_chan_conf(chan, direction))
653 goto spin_unlock;
654
e1f7c9ee
LD
655 /* Prepare descriptors. */
656 for_each_sg(sgl, sg, sg_len, i) {
657 struct at_xdmac_desc *desc = NULL;
6d3a7d9e 658 u32 len, mem, dwidth, fixed_dwidth;
e1f7c9ee
LD
659
660 len = sg_dma_len(sg);
661 mem = sg_dma_address(sg);
662 if (unlikely(!len)) {
663 dev_err(chan2dev(chan), "sg data length is zero\n");
4c374fc7 664 goto spin_unlock;
e1f7c9ee
LD
665 }
666 dev_dbg(chan2dev(chan), "%s: * sg%d len=%u, mem=0x%08x\n",
667 __func__, i, len, mem);
668
669 desc = at_xdmac_get_desc(atchan);
670 if (!desc) {
671 dev_err(chan2dev(chan), "can't get descriptor\n");
672 if (first)
673 list_splice_init(&first->descs_list, &atchan->free_descs_list);
4c374fc7 674 goto spin_unlock;
e1f7c9ee
LD
675 }
676
677 /* Linked list descriptor setup. */
678 if (direction == DMA_DEV_TO_MEM) {
765c37d8 679 desc->lld.mbr_sa = atchan->sconfig.src_addr;
e1f7c9ee 680 desc->lld.mbr_da = mem;
e1f7c9ee
LD
681 } else {
682 desc->lld.mbr_sa = mem;
765c37d8 683 desc->lld.mbr_da = atchan->sconfig.dst_addr;
e1f7c9ee 684 }
1c8a38b1 685 dwidth = at_xdmac_get_dwidth(atchan->cfg);
6d3a7d9e 686 fixed_dwidth = IS_ALIGNED(len, 1 << dwidth)
1c8a38b1 687 ? dwidth
6d3a7d9e
LD
688 : AT_XDMAC_CC_DWIDTH_BYTE;
689 desc->lld.mbr_ubc = AT_XDMAC_MBR_UBC_NDV2 /* next descriptor view */
be835074
LD
690 | AT_XDMAC_MBR_UBC_NDEN /* next descriptor dst parameter update */
691 | AT_XDMAC_MBR_UBC_NSEN /* next descriptor src parameter update */
6d3a7d9e 692 | (len >> fixed_dwidth); /* microblock length */
1c8a38b1
CP
693 desc->lld.mbr_cfg = (atchan->cfg & ~AT_XDMAC_CC_DWIDTH_MASK) |
694 AT_XDMAC_CC_DWIDTH(fixed_dwidth);
e1f7c9ee 695 dev_dbg(chan2dev(chan),
82e24246
VK
696 "%s: lld: mbr_sa=%pad, mbr_da=%pad, mbr_ubc=0x%08x\n",
697 __func__, &desc->lld.mbr_sa, &desc->lld.mbr_da, desc->lld.mbr_ubc);
e1f7c9ee
LD
698
699 /* Chain lld. */
0d0ee751
MR
700 if (prev)
701 at_xdmac_queue_desc(chan, prev, desc);
e1f7c9ee
LD
702
703 prev = desc;
704 if (!first)
705 first = desc;
706
707 dev_dbg(chan2dev(chan), "%s: add desc 0x%p to descs_list 0x%p\n",
708 __func__, desc, first);
709 list_add_tail(&desc->desc_node, &first->descs_list);
57819276 710 xfer_size += len;
e1f7c9ee
LD
711 }
712
e1f7c9ee
LD
713
714 first->tx_dma_desc.flags = flags;
57819276 715 first->xfer_size = xfer_size;
e1f7c9ee 716 first->direction = direction;
4c374fc7 717 ret = &first->tx_dma_desc;
e1f7c9ee 718
4c374fc7
LD
719spin_unlock:
720 spin_unlock_irqrestore(&atchan->lock, irqflags);
721 return ret;
e1f7c9ee
LD
722}
723
724static struct dma_async_tx_descriptor *
725at_xdmac_prep_dma_cyclic(struct dma_chan *chan, dma_addr_t buf_addr,
726 size_t buf_len, size_t period_len,
727 enum dma_transfer_direction direction,
728 unsigned long flags)
729{
730 struct at_xdmac_chan *atchan = to_at_xdmac_chan(chan);
731 struct at_xdmac_desc *first = NULL, *prev = NULL;
732 unsigned int periods = buf_len / period_len;
733 int i;
4c374fc7 734 unsigned long irqflags;
e1f7c9ee 735
82e24246
VK
736 dev_dbg(chan2dev(chan), "%s: buf_addr=%pad, buf_len=%zd, period_len=%zd, dir=%s, flags=0x%lx\n",
737 __func__, &buf_addr, buf_len, period_len,
e1f7c9ee
LD
738 direction == DMA_MEM_TO_DEV ? "mem2per" : "per2mem", flags);
739
740 if (!is_slave_direction(direction)) {
741 dev_err(chan2dev(chan), "invalid DMA direction\n");
742 return NULL;
743 }
744
745 if (test_and_set_bit(AT_XDMAC_CHAN_IS_CYCLIC, &atchan->status)) {
746 dev_err(chan2dev(chan), "channel currently used\n");
747 return NULL;
748 }
749
765c37d8
LD
750 if (at_xdmac_compute_chan_conf(chan, direction))
751 return NULL;
752
e1f7c9ee
LD
753 for (i = 0; i < periods; i++) {
754 struct at_xdmac_desc *desc = NULL;
755
4c374fc7 756 spin_lock_irqsave(&atchan->lock, irqflags);
e1f7c9ee
LD
757 desc = at_xdmac_get_desc(atchan);
758 if (!desc) {
759 dev_err(chan2dev(chan), "can't get descriptor\n");
760 if (first)
761 list_splice_init(&first->descs_list, &atchan->free_descs_list);
4c374fc7 762 spin_unlock_irqrestore(&atchan->lock, irqflags);
e1f7c9ee
LD
763 return NULL;
764 }
4c374fc7 765 spin_unlock_irqrestore(&atchan->lock, irqflags);
e1f7c9ee 766 dev_dbg(chan2dev(chan),
82e24246
VK
767 "%s: desc=0x%p, tx_dma_desc.phys=%pad\n",
768 __func__, desc, &desc->tx_dma_desc.phys);
e1f7c9ee
LD
769
770 if (direction == DMA_DEV_TO_MEM) {
765c37d8 771 desc->lld.mbr_sa = atchan->sconfig.src_addr;
e1f7c9ee 772 desc->lld.mbr_da = buf_addr + i * period_len;
e1f7c9ee
LD
773 } else {
774 desc->lld.mbr_sa = buf_addr + i * period_len;
765c37d8 775 desc->lld.mbr_da = atchan->sconfig.dst_addr;
5ac7d582 776 }
765c37d8 777 desc->lld.mbr_cfg = atchan->cfg;
e1f7c9ee
LD
778 desc->lld.mbr_ubc = AT_XDMAC_MBR_UBC_NDV1
779 | AT_XDMAC_MBR_UBC_NDEN
780 | AT_XDMAC_MBR_UBC_NSEN
6eb9d3c1 781 | period_len >> at_xdmac_get_dwidth(desc->lld.mbr_cfg);
e1f7c9ee
LD
782
783 dev_dbg(chan2dev(chan),
82e24246
VK
784 "%s: lld: mbr_sa=%pad, mbr_da=%pad, mbr_ubc=0x%08x\n",
785 __func__, &desc->lld.mbr_sa, &desc->lld.mbr_da, desc->lld.mbr_ubc);
e1f7c9ee
LD
786
787 /* Chain lld. */
0d0ee751
MR
788 if (prev)
789 at_xdmac_queue_desc(chan, prev, desc);
e1f7c9ee
LD
790
791 prev = desc;
792 if (!first)
793 first = desc;
794
795 dev_dbg(chan2dev(chan), "%s: add desc 0x%p to descs_list 0x%p\n",
796 __func__, desc, first);
797 list_add_tail(&desc->desc_node, &first->descs_list);
798 }
799
e900c30d 800 at_xdmac_queue_desc(chan, prev, first);
e1f7c9ee
LD
801 first->tx_dma_desc.flags = flags;
802 first->xfer_size = buf_len;
803 first->direction = direction;
804
805 return &first->tx_dma_desc;
806}
807
f0816a36
MR
808static inline u32 at_xdmac_align_width(struct dma_chan *chan, dma_addr_t addr)
809{
810 u32 width;
811
812 /*
813 * Check address alignment to select the greater data width we
814 * can use.
815 *
816 * Some XDMAC implementations don't provide dword transfer, in
817 * this case selecting dword has the same behavior as
818 * selecting word transfers.
819 */
820 if (!(addr & 7)) {
821 width = AT_XDMAC_CC_DWIDTH_DWORD;
822 dev_dbg(chan2dev(chan), "%s: dwidth: double word\n", __func__);
823 } else if (!(addr & 3)) {
824 width = AT_XDMAC_CC_DWIDTH_WORD;
825 dev_dbg(chan2dev(chan), "%s: dwidth: word\n", __func__);
826 } else if (!(addr & 1)) {
827 width = AT_XDMAC_CC_DWIDTH_HALFWORD;
828 dev_dbg(chan2dev(chan), "%s: dwidth: half word\n", __func__);
829 } else {
830 width = AT_XDMAC_CC_DWIDTH_BYTE;
831 dev_dbg(chan2dev(chan), "%s: dwidth: byte\n", __func__);
832 }
833
834 return width;
835}
836
6007ccb5
MR
837static struct at_xdmac_desc *
838at_xdmac_interleaved_queue_desc(struct dma_chan *chan,
839 struct at_xdmac_chan *atchan,
840 struct at_xdmac_desc *prev,
841 dma_addr_t src, dma_addr_t dst,
842 struct dma_interleaved_template *xt,
843 struct data_chunk *chunk)
844{
845 struct at_xdmac_desc *desc;
846 u32 dwidth;
847 unsigned long flags;
848 size_t ublen;
849 /*
850 * WARNING: The channel configuration is set here since there is no
851 * dmaengine_slave_config call in this case. Moreover we don't know the
852 * direction, it involves we can't dynamically set the source and dest
853 * interface so we have to use the same one. Only interface 0 allows EBI
854 * access. Hopefully we can access DDR through both ports (at least on
855 * SAMA5D4x), so we can use the same interface for source and dest,
856 * that solves the fact we don't know the direction.
857 */
858 u32 chan_cc = AT_XDMAC_CC_DIF(0)
859 | AT_XDMAC_CC_SIF(0)
860 | AT_XDMAC_CC_MBSIZE_SIXTEEN
861 | AT_XDMAC_CC_TYPE_MEM_TRAN;
862
863 dwidth = at_xdmac_align_width(chan, src | dst | chunk->size);
864 if (chunk->size >= (AT_XDMAC_MBR_UBC_UBLEN_MAX << dwidth)) {
865 dev_dbg(chan2dev(chan),
866 "%s: chunk too big (%d, max size %lu)...\n",
867 __func__, chunk->size,
868 AT_XDMAC_MBR_UBC_UBLEN_MAX << dwidth);
869 return NULL;
870 }
871
872 if (prev)
873 dev_dbg(chan2dev(chan),
874 "Adding items at the end of desc 0x%p\n", prev);
875
876 if (xt->src_inc) {
877 if (xt->src_sgl)
878 chan_cc |= AT_XDMAC_CC_SAM_UBS_DS_AM;
879 else
880 chan_cc |= AT_XDMAC_CC_SAM_INCREMENTED_AM;
881 }
882
883 if (xt->dst_inc) {
884 if (xt->dst_sgl)
885 chan_cc |= AT_XDMAC_CC_DAM_UBS_DS_AM;
886 else
887 chan_cc |= AT_XDMAC_CC_DAM_INCREMENTED_AM;
888 }
889
890 spin_lock_irqsave(&atchan->lock, flags);
891 desc = at_xdmac_get_desc(atchan);
892 spin_unlock_irqrestore(&atchan->lock, flags);
893 if (!desc) {
894 dev_err(chan2dev(chan), "can't get descriptor\n");
895 return NULL;
896 }
897
898 chan_cc |= AT_XDMAC_CC_DWIDTH(dwidth);
899
900 ublen = chunk->size >> dwidth;
901
902 desc->lld.mbr_sa = src;
903 desc->lld.mbr_da = dst;
87d001ef
MR
904 desc->lld.mbr_sus = dmaengine_get_src_icg(xt, chunk);
905 desc->lld.mbr_dus = dmaengine_get_dst_icg(xt, chunk);
6007ccb5
MR
906
907 desc->lld.mbr_ubc = AT_XDMAC_MBR_UBC_NDV3
908 | AT_XDMAC_MBR_UBC_NDEN
909 | AT_XDMAC_MBR_UBC_NSEN
910 | ublen;
911 desc->lld.mbr_cfg = chan_cc;
912
913 dev_dbg(chan2dev(chan),
914 "%s: lld: mbr_sa=0x%08x, mbr_da=0x%08x, mbr_ubc=0x%08x, mbr_cfg=0x%08x\n",
915 __func__, desc->lld.mbr_sa, desc->lld.mbr_da,
916 desc->lld.mbr_ubc, desc->lld.mbr_cfg);
917
918 /* Chain lld. */
919 if (prev)
920 at_xdmac_queue_desc(chan, prev, desc);
921
922 return desc;
923}
924
6007ccb5
MR
925static struct dma_async_tx_descriptor *
926at_xdmac_prep_interleaved(struct dma_chan *chan,
927 struct dma_interleaved_template *xt,
928 unsigned long flags)
929{
930 struct at_xdmac_chan *atchan = to_at_xdmac_chan(chan);
931 struct at_xdmac_desc *prev = NULL, *first = NULL;
6007ccb5 932 dma_addr_t dst_addr, src_addr;
4e538578
MR
933 size_t src_skip = 0, dst_skip = 0, len = 0;
934 struct data_chunk *chunk;
6007ccb5
MR
935 int i;
936
4e538578
MR
937 if (!xt || !xt->numf || (xt->dir != DMA_MEM_TO_MEM))
938 return NULL;
939
940 /*
941 * TODO: Handle the case where we have to repeat a chain of
942 * descriptors...
943 */
944 if ((xt->numf > 1) && (xt->frame_size > 1))
6007ccb5
MR
945 return NULL;
946
947 dev_dbg(chan2dev(chan), "%s: src=0x%08x, dest=0x%08x, numf=%d, frame_size=%d, flags=0x%lx\n",
948 __func__, xt->src_start, xt->dst_start, xt->numf,
949 xt->frame_size, flags);
950
951 src_addr = xt->src_start;
952 dst_addr = xt->dst_start;
953
4e538578
MR
954 if (xt->numf > 1) {
955 first = at_xdmac_interleaved_queue_desc(chan, atchan,
956 NULL,
957 src_addr, dst_addr,
958 xt, xt->sgl);
959 for (i = 0; i < xt->numf; i++)
960 at_xdmac_increment_block_count(chan, first);
961 } else {
962 for (i = 0; i < xt->frame_size; i++) {
963 size_t src_icg = 0, dst_icg = 0;
964 struct at_xdmac_desc *desc;
6007ccb5 965
4e538578 966 chunk = xt->sgl + i;
6007ccb5 967
4e538578
MR
968 dst_icg = dmaengine_get_dst_icg(xt, chunk);
969 src_icg = dmaengine_get_src_icg(xt, chunk);
6007ccb5 970
4e538578
MR
971 src_skip = chunk->size + src_icg;
972 dst_skip = chunk->size + dst_icg;
6007ccb5 973
6007ccb5 974 dev_dbg(chan2dev(chan),
4e538578
MR
975 "%s: chunk size=%d, src icg=%d, dst icg=%d\n",
976 __func__, chunk->size, src_icg, dst_icg);
977
978 desc = at_xdmac_interleaved_queue_desc(chan, atchan,
979 prev,
980 src_addr, dst_addr,
981 xt, chunk);
982 if (!desc) {
983 list_splice_init(&first->descs_list,
984 &atchan->free_descs_list);
985 return NULL;
986 }
987
988 if (!first)
989 first = desc;
990
991 dev_dbg(chan2dev(chan), "%s: add desc 0x%p to descs_list 0x%p\n",
992 __func__, desc, first);
993 list_add_tail(&desc->desc_node, &first->descs_list);
994
995 if (xt->src_sgl)
996 src_addr += src_skip;
997
998 if (xt->dst_sgl)
999 dst_addr += dst_skip;
1000
1001 len += chunk->size;
1002 prev = desc;
6007ccb5 1003 }
6007ccb5
MR
1004 }
1005
1006 first->tx_dma_desc.cookie = -EBUSY;
1007 first->tx_dma_desc.flags = flags;
1008 first->xfer_size = len;
1009
1010 return &first->tx_dma_desc;
1011}
1012
e1f7c9ee
LD
1013static struct dma_async_tx_descriptor *
1014at_xdmac_prep_dma_memcpy(struct dma_chan *chan, dma_addr_t dest, dma_addr_t src,
1015 size_t len, unsigned long flags)
1016{
1017 struct at_xdmac_chan *atchan = to_at_xdmac_chan(chan);
1018 struct at_xdmac_desc *first = NULL, *prev = NULL;
1019 size_t remaining_size = len, xfer_size = 0, ublen;
1020 dma_addr_t src_addr = src, dst_addr = dest;
1021 u32 dwidth;
1022 /*
1023 * WARNING: We don't know the direction, it involves we can't
1024 * dynamically set the source and dest interface so we have to use the
1025 * same one. Only interface 0 allows EBI access. Hopefully we can
1026 * access DDR through both ports (at least on SAMA5D4x), so we can use
1027 * the same interface for source and dest, that solves the fact we
1028 * don't know the direction.
1029 */
1030 u32 chan_cc = AT_XDMAC_CC_DAM_INCREMENTED_AM
1031 | AT_XDMAC_CC_SAM_INCREMENTED_AM
1032 | AT_XDMAC_CC_DIF(0)
1033 | AT_XDMAC_CC_SIF(0)
1034 | AT_XDMAC_CC_MBSIZE_SIXTEEN
1035 | AT_XDMAC_CC_TYPE_MEM_TRAN;
4c374fc7 1036 unsigned long irqflags;
e1f7c9ee 1037
82e24246
VK
1038 dev_dbg(chan2dev(chan), "%s: src=%pad, dest=%pad, len=%zd, flags=0x%lx\n",
1039 __func__, &src, &dest, len, flags);
e1f7c9ee
LD
1040
1041 if (unlikely(!len))
1042 return NULL;
1043
f0816a36 1044 dwidth = at_xdmac_align_width(chan, src_addr | dst_addr);
e1f7c9ee
LD
1045
1046 /* Prepare descriptors. */
1047 while (remaining_size) {
1048 struct at_xdmac_desc *desc = NULL;
1049
c66ec04e 1050 dev_dbg(chan2dev(chan), "%s: remaining_size=%zu\n", __func__, remaining_size);
e1f7c9ee 1051
4c374fc7 1052 spin_lock_irqsave(&atchan->lock, irqflags);
e1f7c9ee 1053 desc = at_xdmac_get_desc(atchan);
4c374fc7 1054 spin_unlock_irqrestore(&atchan->lock, irqflags);
e1f7c9ee
LD
1055 if (!desc) {
1056 dev_err(chan2dev(chan), "can't get descriptor\n");
1057 if (first)
1058 list_splice_init(&first->descs_list, &atchan->free_descs_list);
1059 return NULL;
1060 }
1061
1062 /* Update src and dest addresses. */
1063 src_addr += xfer_size;
1064 dst_addr += xfer_size;
1065
1066 if (remaining_size >= AT_XDMAC_MBR_UBC_UBLEN_MAX << dwidth)
1067 xfer_size = AT_XDMAC_MBR_UBC_UBLEN_MAX << dwidth;
1068 else
1069 xfer_size = remaining_size;
1070
c66ec04e 1071 dev_dbg(chan2dev(chan), "%s: xfer_size=%zu\n", __func__, xfer_size);
e1f7c9ee
LD
1072
1073 /* Check remaining length and change data width if needed. */
f0816a36
MR
1074 dwidth = at_xdmac_align_width(chan,
1075 src_addr | dst_addr | xfer_size);
e1f7c9ee
LD
1076 chan_cc |= AT_XDMAC_CC_DWIDTH(dwidth);
1077
1078 ublen = xfer_size >> dwidth;
1079 remaining_size -= xfer_size;
1080
1081 desc->lld.mbr_sa = src_addr;
1082 desc->lld.mbr_da = dst_addr;
1083 desc->lld.mbr_ubc = AT_XDMAC_MBR_UBC_NDV2
1084 | AT_XDMAC_MBR_UBC_NDEN
1085 | AT_XDMAC_MBR_UBC_NSEN
e1f7c9ee
LD
1086 | ublen;
1087 desc->lld.mbr_cfg = chan_cc;
1088
1089 dev_dbg(chan2dev(chan),
82e24246
VK
1090 "%s: lld: mbr_sa=%pad, mbr_da=%pad, mbr_ubc=0x%08x, mbr_cfg=0x%08x\n",
1091 __func__, &desc->lld.mbr_sa, &desc->lld.mbr_da, desc->lld.mbr_ubc, desc->lld.mbr_cfg);
e1f7c9ee
LD
1092
1093 /* Chain lld. */
0d0ee751
MR
1094 if (prev)
1095 at_xdmac_queue_desc(chan, prev, desc);
e1f7c9ee
LD
1096
1097 prev = desc;
1098 if (!first)
1099 first = desc;
1100
1101 dev_dbg(chan2dev(chan), "%s: add desc 0x%p to descs_list 0x%p\n",
1102 __func__, desc, first);
1103 list_add_tail(&desc->desc_node, &first->descs_list);
1104 }
1105
1106 first->tx_dma_desc.flags = flags;
1107 first->xfer_size = len;
1108
1109 return &first->tx_dma_desc;
1110}
1111
b206d9a2
MR
1112static struct at_xdmac_desc *at_xdmac_memset_create_desc(struct dma_chan *chan,
1113 struct at_xdmac_chan *atchan,
1114 dma_addr_t dst_addr,
1115 size_t len,
1116 int value)
1117{
1118 struct at_xdmac_desc *desc;
1119 unsigned long flags;
1120 size_t ublen;
1121 u32 dwidth;
1122 /*
1123 * WARNING: The channel configuration is set here since there is no
1124 * dmaengine_slave_config call in this case. Moreover we don't know the
1125 * direction, it involves we can't dynamically set the source and dest
1126 * interface so we have to use the same one. Only interface 0 allows EBI
1127 * access. Hopefully we can access DDR through both ports (at least on
1128 * SAMA5D4x), so we can use the same interface for source and dest,
1129 * that solves the fact we don't know the direction.
1130 */
67a6eedc 1131 u32 chan_cc = AT_XDMAC_CC_DAM_UBS_AM
b206d9a2
MR
1132 | AT_XDMAC_CC_SAM_INCREMENTED_AM
1133 | AT_XDMAC_CC_DIF(0)
1134 | AT_XDMAC_CC_SIF(0)
1135 | AT_XDMAC_CC_MBSIZE_SIXTEEN
1136 | AT_XDMAC_CC_MEMSET_HW_MODE
1137 | AT_XDMAC_CC_TYPE_MEM_TRAN;
1138
1139 dwidth = at_xdmac_align_width(chan, dst_addr);
1140
1141 if (len >= (AT_XDMAC_MBR_UBC_UBLEN_MAX << dwidth)) {
1142 dev_err(chan2dev(chan),
1143 "%s: Transfer too large, aborting...\n",
1144 __func__);
1145 return NULL;
1146 }
1147
1148 spin_lock_irqsave(&atchan->lock, flags);
1149 desc = at_xdmac_get_desc(atchan);
1150 spin_unlock_irqrestore(&atchan->lock, flags);
1151 if (!desc) {
1152 dev_err(chan2dev(chan), "can't get descriptor\n");
1153 return NULL;
1154 }
1155
1156 chan_cc |= AT_XDMAC_CC_DWIDTH(dwidth);
1157
1158 ublen = len >> dwidth;
1159
1160 desc->lld.mbr_da = dst_addr;
1161 desc->lld.mbr_ds = value;
1162 desc->lld.mbr_ubc = AT_XDMAC_MBR_UBC_NDV3
1163 | AT_XDMAC_MBR_UBC_NDEN
1164 | AT_XDMAC_MBR_UBC_NSEN
1165 | ublen;
1166 desc->lld.mbr_cfg = chan_cc;
1167
1168 dev_dbg(chan2dev(chan),
1169 "%s: lld: mbr_da=0x%08x, mbr_ds=0x%08x, mbr_ubc=0x%08x, mbr_cfg=0x%08x\n",
1170 __func__, desc->lld.mbr_da, desc->lld.mbr_ds, desc->lld.mbr_ubc,
1171 desc->lld.mbr_cfg);
1172
1173 return desc;
1174}
1175
1176struct dma_async_tx_descriptor *
1177at_xdmac_prep_dma_memset(struct dma_chan *chan, dma_addr_t dest, int value,
1178 size_t len, unsigned long flags)
1179{
1180 struct at_xdmac_chan *atchan = to_at_xdmac_chan(chan);
1181 struct at_xdmac_desc *desc;
1182
1183 dev_dbg(chan2dev(chan), "%s: dest=0x%08x, len=%d, pattern=0x%x, flags=0x%lx\n",
1184 __func__, dest, len, value, flags);
1185
1186 if (unlikely(!len))
1187 return NULL;
1188
1189 desc = at_xdmac_memset_create_desc(chan, atchan, dest, len, value);
1190 list_add_tail(&desc->desc_node, &desc->descs_list);
1191
1192 desc->tx_dma_desc.cookie = -EBUSY;
1193 desc->tx_dma_desc.flags = flags;
1194 desc->xfer_size = len;
1195
1196 return &desc->tx_dma_desc;
1197}
1198
67a6eedc
MR
1199static struct dma_async_tx_descriptor *
1200at_xdmac_prep_dma_memset_sg(struct dma_chan *chan, struct scatterlist *sgl,
1201 unsigned int sg_len, int value,
1202 unsigned long flags)
1203{
1204 struct at_xdmac_chan *atchan = to_at_xdmac_chan(chan);
1205 struct at_xdmac_desc *desc, *pdesc = NULL,
1206 *ppdesc = NULL, *first = NULL;
1207 struct scatterlist *sg, *psg = NULL, *ppsg = NULL;
1208 size_t stride = 0, pstride = 0, len = 0;
1209 int i;
1210
1211 if (!sgl)
1212 return NULL;
1213
1214 dev_dbg(chan2dev(chan), "%s: sg_len=%d, value=0x%x, flags=0x%lx\n",
1215 __func__, sg_len, value, flags);
1216
1217 /* Prepare descriptors. */
1218 for_each_sg(sgl, sg, sg_len, i) {
1219 dev_dbg(chan2dev(chan), "%s: dest=0x%08x, len=%d, pattern=0x%x, flags=0x%lx\n",
1220 __func__, sg_dma_address(sg), sg_dma_len(sg),
1221 value, flags);
1222 desc = at_xdmac_memset_create_desc(chan, atchan,
1223 sg_dma_address(sg),
1224 sg_dma_len(sg),
1225 value);
1226 if (!desc && first)
1227 list_splice_init(&first->descs_list,
1228 &atchan->free_descs_list);
1229
1230 if (!first)
1231 first = desc;
1232
1233 /* Update our strides */
1234 pstride = stride;
1235 if (psg)
1236 stride = sg_dma_address(sg) -
1237 (sg_dma_address(psg) + sg_dma_len(psg));
1238
1239 /*
1240 * The scatterlist API gives us only the address and
1241 * length of each elements.
1242 *
1243 * Unfortunately, we don't have the stride, which we
1244 * will need to compute.
1245 *
1246 * That make us end up in a situation like this one:
1247 * len stride len stride len
1248 * +-------+ +-------+ +-------+
1249 * | N-2 | | N-1 | | N |
1250 * +-------+ +-------+ +-------+
1251 *
1252 * We need all these three elements (N-2, N-1 and N)
1253 * to actually take the decision on whether we need to
1254 * queue N-1 or reuse N-2.
1255 *
1256 * We will only consider N if it is the last element.
1257 */
1258 if (ppdesc && pdesc) {
1259 if ((stride == pstride) &&
1260 (sg_dma_len(ppsg) == sg_dma_len(psg))) {
1261 dev_dbg(chan2dev(chan),
1262 "%s: desc 0x%p can be merged with desc 0x%p\n",
1263 __func__, pdesc, ppdesc);
1264
1265 /*
1266 * Increment the block count of the
1267 * N-2 descriptor
1268 */
1269 at_xdmac_increment_block_count(chan, ppdesc);
1270 ppdesc->lld.mbr_dus = stride;
1271
1272 /*
1273 * Put back the N-1 descriptor in the
1274 * free descriptor list
1275 */
1276 list_add_tail(&pdesc->desc_node,
1277 &atchan->free_descs_list);
1278
1279 /*
1280 * Make our N-1 descriptor pointer
1281 * point to the N-2 since they were
1282 * actually merged.
1283 */
1284 pdesc = ppdesc;
1285
1286 /*
1287 * Rule out the case where we don't have
1288 * pstride computed yet (our second sg
1289 * element)
1290 *
1291 * We also want to catch the case where there
1292 * would be a negative stride,
1293 */
1294 } else if (pstride ||
1295 sg_dma_address(sg) < sg_dma_address(psg)) {
1296 /*
1297 * Queue the N-1 descriptor after the
1298 * N-2
1299 */
1300 at_xdmac_queue_desc(chan, ppdesc, pdesc);
1301
1302 /*
1303 * Add the N-1 descriptor to the list
1304 * of the descriptors used for this
1305 * transfer
1306 */
1307 list_add_tail(&desc->desc_node,
1308 &first->descs_list);
1309 dev_dbg(chan2dev(chan),
1310 "%s: add desc 0x%p to descs_list 0x%p\n",
1311 __func__, desc, first);
1312 }
1313 }
1314
1315 /*
1316 * If we are the last element, just see if we have the
1317 * same size than the previous element.
1318 *
1319 * If so, we can merge it with the previous descriptor
1320 * since we don't care about the stride anymore.
1321 */
1322 if ((i == (sg_len - 1)) &&
1323 sg_dma_len(ppsg) == sg_dma_len(psg)) {
1324 dev_dbg(chan2dev(chan),
1325 "%s: desc 0x%p can be merged with desc 0x%p\n",
1326 __func__, desc, pdesc);
1327
1328 /*
1329 * Increment the block count of the N-1
1330 * descriptor
1331 */
1332 at_xdmac_increment_block_count(chan, pdesc);
1333 pdesc->lld.mbr_dus = stride;
1334
1335 /*
1336 * Put back the N descriptor in the free
1337 * descriptor list
1338 */
1339 list_add_tail(&desc->desc_node,
1340 &atchan->free_descs_list);
1341 }
1342
1343 /* Update our descriptors */
1344 ppdesc = pdesc;
1345 pdesc = desc;
1346
1347 /* Update our scatter pointers */
1348 ppsg = psg;
1349 psg = sg;
1350
1351 len += sg_dma_len(sg);
1352 }
1353
1354 first->tx_dma_desc.cookie = -EBUSY;
1355 first->tx_dma_desc.flags = flags;
1356 first->xfer_size = len;
1357
1358 return &first->tx_dma_desc;
1359}
1360
e1f7c9ee
LD
1361static enum dma_status
1362at_xdmac_tx_status(struct dma_chan *chan, dma_cookie_t cookie,
1363 struct dma_tx_state *txstate)
1364{
1365 struct at_xdmac_chan *atchan = to_at_xdmac_chan(chan);
1366 struct at_xdmac *atxdmac = to_at_xdmac(atchan->chan.device);
1367 struct at_xdmac_desc *desc, *_desc;
1368 struct list_head *descs_list;
1369 enum dma_status ret;
1370 int residue;
4e097820 1371 u32 cur_nda, mask, value;
be835074 1372 u8 dwidth = 0;
4c374fc7 1373 unsigned long flags;
e1f7c9ee
LD
1374
1375 ret = dma_cookie_status(chan, cookie, txstate);
1376 if (ret == DMA_COMPLETE)
1377 return ret;
1378
1379 if (!txstate)
1380 return ret;
1381
4c374fc7 1382 spin_lock_irqsave(&atchan->lock, flags);
e1f7c9ee
LD
1383
1384 desc = list_first_entry(&atchan->xfers_list, struct at_xdmac_desc, xfer_node);
1385
1386 /*
1387 * If the transfer has not been started yet, don't need to compute the
1388 * residue, it's the transfer length.
1389 */
1390 if (!desc->active_xfer) {
1391 dma_set_residue(txstate, desc->xfer_size);
4c374fc7 1392 goto spin_unlock;
e1f7c9ee
LD
1393 }
1394
1395 residue = desc->xfer_size;
4e097820
CP
1396 /*
1397 * Flush FIFO: only relevant when the transfer is source peripheral
1398 * synchronized.
1399 */
1400 mask = AT_XDMAC_CC_TYPE | AT_XDMAC_CC_DSYNC;
1401 value = AT_XDMAC_CC_TYPE_PER_TRAN | AT_XDMAC_CC_DSYNC_PER2MEM;
be835074 1402 if ((desc->lld.mbr_cfg & mask) == value) {
4e097820
CP
1403 at_xdmac_write(atxdmac, AT_XDMAC_GSWF, atchan->mask);
1404 while (!(at_xdmac_chan_read(atchan, AT_XDMAC_CIS) & AT_XDMAC_CIS_FIS))
1405 cpu_relax();
1406 }
e1f7c9ee
LD
1407
1408 cur_nda = at_xdmac_chan_read(atchan, AT_XDMAC_CNDA) & 0xfffffffc;
1409 /*
1410 * Remove size of all microblocks already transferred and the current
1411 * one. Then add the remaining size to transfer of the current
1412 * microblock.
1413 */
1414 descs_list = &desc->descs_list;
1415 list_for_each_entry_safe(desc, _desc, descs_list, desc_node) {
be835074 1416 dwidth = at_xdmac_get_dwidth(desc->lld.mbr_cfg);
e1f7c9ee
LD
1417 residue -= (desc->lld.mbr_ubc & 0xffffff) << dwidth;
1418 if ((desc->lld.mbr_nda & 0xfffffffc) == cur_nda)
1419 break;
1420 }
1421 residue += at_xdmac_chan_read(atchan, AT_XDMAC_CUBC) << dwidth;
1422
e1f7c9ee
LD
1423 dma_set_residue(txstate, residue);
1424
1425 dev_dbg(chan2dev(chan),
82e24246
VK
1426 "%s: desc=0x%p, tx_dma_desc.phys=%pad, tx_status=%d, cookie=%d, residue=%d\n",
1427 __func__, desc, &desc->tx_dma_desc.phys, ret, cookie, residue);
e1f7c9ee 1428
4c374fc7
LD
1429spin_unlock:
1430 spin_unlock_irqrestore(&atchan->lock, flags);
e1f7c9ee
LD
1431 return ret;
1432}
1433
1434/* Call must be protected by lock. */
1435static void at_xdmac_remove_xfer(struct at_xdmac_chan *atchan,
1436 struct at_xdmac_desc *desc)
1437{
1438 dev_dbg(chan2dev(&atchan->chan), "%s: desc 0x%p\n", __func__, desc);
1439
1440 /*
1441 * Remove the transfer from the transfer list then move the transfer
1442 * descriptors into the free descriptors list.
1443 */
1444 list_del(&desc->xfer_node);
1445 list_splice_init(&desc->descs_list, &atchan->free_descs_list);
1446}
1447
1448static void at_xdmac_advance_work(struct at_xdmac_chan *atchan)
1449{
1450 struct at_xdmac_desc *desc;
4c374fc7 1451 unsigned long flags;
e1f7c9ee 1452
4c374fc7 1453 spin_lock_irqsave(&atchan->lock, flags);
e1f7c9ee
LD
1454
1455 /*
1456 * If channel is enabled, do nothing, advance_work will be triggered
1457 * after the interruption.
1458 */
1459 if (!at_xdmac_chan_is_enabled(atchan) && !list_empty(&atchan->xfers_list)) {
1460 desc = list_first_entry(&atchan->xfers_list,
1461 struct at_xdmac_desc,
1462 xfer_node);
1463 dev_vdbg(chan2dev(&atchan->chan), "%s: desc 0x%p\n", __func__, desc);
1464 if (!desc->active_xfer)
1465 at_xdmac_start_xfer(atchan, desc);
1466 }
1467
4c374fc7 1468 spin_unlock_irqrestore(&atchan->lock, flags);
e1f7c9ee
LD
1469}
1470
1471static void at_xdmac_handle_cyclic(struct at_xdmac_chan *atchan)
1472{
1473 struct at_xdmac_desc *desc;
1474 struct dma_async_tx_descriptor *txd;
1475
1476 desc = list_first_entry(&atchan->xfers_list, struct at_xdmac_desc, xfer_node);
1477 txd = &desc->tx_dma_desc;
1478
1479 if (txd->callback && (txd->flags & DMA_PREP_INTERRUPT))
1480 txd->callback(txd->callback_param);
1481}
1482
1483static void at_xdmac_tasklet(unsigned long data)
1484{
1485 struct at_xdmac_chan *atchan = (struct at_xdmac_chan *)data;
1486 struct at_xdmac_desc *desc;
1487 u32 error_mask;
1488
1489 dev_dbg(chan2dev(&atchan->chan), "%s: status=0x%08lx\n",
1490 __func__, atchan->status);
1491
1492 error_mask = AT_XDMAC_CIS_RBEIS
1493 | AT_XDMAC_CIS_WBEIS
1494 | AT_XDMAC_CIS_ROIS;
1495
1496 if (at_xdmac_chan_is_cyclic(atchan)) {
1497 at_xdmac_handle_cyclic(atchan);
1498 } else if ((atchan->status & AT_XDMAC_CIS_LIS)
1499 || (atchan->status & error_mask)) {
1500 struct dma_async_tx_descriptor *txd;
1501
1502 if (atchan->status & AT_XDMAC_CIS_RBEIS)
1503 dev_err(chan2dev(&atchan->chan), "read bus error!!!");
1504 if (atchan->status & AT_XDMAC_CIS_WBEIS)
1505 dev_err(chan2dev(&atchan->chan), "write bus error!!!");
1506 if (atchan->status & AT_XDMAC_CIS_ROIS)
1507 dev_err(chan2dev(&atchan->chan), "request overflow error!!!");
1508
1509 spin_lock_bh(&atchan->lock);
1510 desc = list_first_entry(&atchan->xfers_list,
1511 struct at_xdmac_desc,
1512 xfer_node);
1513 dev_vdbg(chan2dev(&atchan->chan), "%s: desc 0x%p\n", __func__, desc);
1514 BUG_ON(!desc->active_xfer);
1515
1516 txd = &desc->tx_dma_desc;
1517
1518 at_xdmac_remove_xfer(atchan, desc);
1519 spin_unlock_bh(&atchan->lock);
1520
1521 if (!at_xdmac_chan_is_cyclic(atchan)) {
1522 dma_cookie_complete(txd);
1523 if (txd->callback && (txd->flags & DMA_PREP_INTERRUPT))
1524 txd->callback(txd->callback_param);
1525 }
1526
1527 dma_run_dependencies(txd);
1528
1529 at_xdmac_advance_work(atchan);
1530 }
1531}
1532
1533static irqreturn_t at_xdmac_interrupt(int irq, void *dev_id)
1534{
1535 struct at_xdmac *atxdmac = (struct at_xdmac *)dev_id;
1536 struct at_xdmac_chan *atchan;
1537 u32 imr, status, pending;
1538 u32 chan_imr, chan_status;
1539 int i, ret = IRQ_NONE;
1540
1541 do {
1542 imr = at_xdmac_read(atxdmac, AT_XDMAC_GIM);
1543 status = at_xdmac_read(atxdmac, AT_XDMAC_GIS);
1544 pending = status & imr;
1545
1546 dev_vdbg(atxdmac->dma.dev,
1547 "%s: status=0x%08x, imr=0x%08x, pending=0x%08x\n",
1548 __func__, status, imr, pending);
1549
1550 if (!pending)
1551 break;
1552
1553 /* We have to find which channel has generated the interrupt. */
1554 for (i = 0; i < atxdmac->dma.chancnt; i++) {
1555 if (!((1 << i) & pending))
1556 continue;
1557
1558 atchan = &atxdmac->chan[i];
1559 chan_imr = at_xdmac_chan_read(atchan, AT_XDMAC_CIM);
1560 chan_status = at_xdmac_chan_read(atchan, AT_XDMAC_CIS);
1561 atchan->status = chan_status & chan_imr;
1562 dev_vdbg(atxdmac->dma.dev,
1563 "%s: chan%d: imr=0x%x, status=0x%x\n",
1564 __func__, i, chan_imr, chan_status);
1565 dev_vdbg(chan2dev(&atchan->chan),
1566 "%s: CC=0x%08x CNDA=0x%08x, CNDC=0x%08x, CSA=0x%08x, CDA=0x%08x, CUBC=0x%08x\n",
1567 __func__,
1568 at_xdmac_chan_read(atchan, AT_XDMAC_CC),
1569 at_xdmac_chan_read(atchan, AT_XDMAC_CNDA),
1570 at_xdmac_chan_read(atchan, AT_XDMAC_CNDC),
1571 at_xdmac_chan_read(atchan, AT_XDMAC_CSA),
1572 at_xdmac_chan_read(atchan, AT_XDMAC_CDA),
1573 at_xdmac_chan_read(atchan, AT_XDMAC_CUBC));
1574
1575 if (atchan->status & (AT_XDMAC_CIS_RBEIS | AT_XDMAC_CIS_WBEIS))
1576 at_xdmac_write(atxdmac, AT_XDMAC_GD, atchan->mask);
1577
1578 tasklet_schedule(&atchan->tasklet);
1579 ret = IRQ_HANDLED;
1580 }
1581
1582 } while (pending);
1583
1584 return ret;
1585}
1586
1587static void at_xdmac_issue_pending(struct dma_chan *chan)
1588{
1589 struct at_xdmac_chan *atchan = to_at_xdmac_chan(chan);
1590
1591 dev_dbg(chan2dev(&atchan->chan), "%s\n", __func__);
1592
1593 if (!at_xdmac_chan_is_cyclic(atchan))
1594 at_xdmac_advance_work(atchan);
1595
1596 return;
1597}
1598
3d138877
LD
1599static int at_xdmac_device_config(struct dma_chan *chan,
1600 struct dma_slave_config *config)
1601{
1602 struct at_xdmac_chan *atchan = to_at_xdmac_chan(chan);
1603 int ret;
4c374fc7 1604 unsigned long flags;
3d138877
LD
1605
1606 dev_dbg(chan2dev(chan), "%s\n", __func__);
1607
4c374fc7 1608 spin_lock_irqsave(&atchan->lock, flags);
3d138877 1609 ret = at_xdmac_set_slave_config(chan, config);
4c374fc7 1610 spin_unlock_irqrestore(&atchan->lock, flags);
3d138877
LD
1611
1612 return ret;
1613}
1614
1615static int at_xdmac_device_pause(struct dma_chan *chan)
e1f7c9ee 1616{
e1f7c9ee
LD
1617 struct at_xdmac_chan *atchan = to_at_xdmac_chan(chan);
1618 struct at_xdmac *atxdmac = to_at_xdmac(atchan->chan.device);
4c374fc7 1619 unsigned long flags;
e1f7c9ee 1620
3d138877 1621 dev_dbg(chan2dev(chan), "%s\n", __func__);
e1f7c9ee 1622
cbb85e67
CP
1623 if (test_and_set_bit(AT_XDMAC_CHAN_IS_PAUSED, &atchan->status))
1624 return 0;
1625
4c374fc7 1626 spin_lock_irqsave(&atchan->lock, flags);
3d138877 1627 at_xdmac_write(atxdmac, AT_XDMAC_GRWS, atchan->mask);
cbb85e67
CP
1628 while (at_xdmac_chan_read(atchan, AT_XDMAC_CC)
1629 & (AT_XDMAC_CC_WRIP | AT_XDMAC_CC_RDIP))
1630 cpu_relax();
4c374fc7 1631 spin_unlock_irqrestore(&atchan->lock, flags);
e1f7c9ee 1632
3d138877
LD
1633 return 0;
1634}
e1f7c9ee 1635
3d138877
LD
1636static int at_xdmac_device_resume(struct dma_chan *chan)
1637{
1638 struct at_xdmac_chan *atchan = to_at_xdmac_chan(chan);
1639 struct at_xdmac *atxdmac = to_at_xdmac(atchan->chan.device);
4c374fc7 1640 unsigned long flags;
e1f7c9ee 1641
3d138877 1642 dev_dbg(chan2dev(chan), "%s\n", __func__);
e1f7c9ee 1643
4c374fc7 1644 spin_lock_irqsave(&atchan->lock, flags);
0434a231 1645 if (!at_xdmac_chan_is_paused(atchan)) {
4c374fc7 1646 spin_unlock_irqrestore(&atchan->lock, flags);
3d138877 1647 return 0;
0434a231 1648 }
e1f7c9ee 1649
3d138877
LD
1650 at_xdmac_write(atxdmac, AT_XDMAC_GRWR, atchan->mask);
1651 clear_bit(AT_XDMAC_CHAN_IS_PAUSED, &atchan->status);
4c374fc7 1652 spin_unlock_irqrestore(&atchan->lock, flags);
3d138877
LD
1653
1654 return 0;
1655}
e1f7c9ee 1656
3d138877
LD
1657static int at_xdmac_device_terminate_all(struct dma_chan *chan)
1658{
1659 struct at_xdmac_desc *desc, *_desc;
1660 struct at_xdmac_chan *atchan = to_at_xdmac_chan(chan);
1661 struct at_xdmac *atxdmac = to_at_xdmac(atchan->chan.device);
4c374fc7 1662 unsigned long flags;
e1f7c9ee 1663
3d138877 1664 dev_dbg(chan2dev(chan), "%s\n", __func__);
e1f7c9ee 1665
4c374fc7 1666 spin_lock_irqsave(&atchan->lock, flags);
3d138877
LD
1667 at_xdmac_write(atxdmac, AT_XDMAC_GD, atchan->mask);
1668 while (at_xdmac_read(atxdmac, AT_XDMAC_GS) & atchan->mask)
1669 cpu_relax();
e1f7c9ee 1670
3d138877
LD
1671 /* Cancel all pending transfers. */
1672 list_for_each_entry_safe(desc, _desc, &atchan->xfers_list, xfer_node)
1673 at_xdmac_remove_xfer(atchan, desc);
e1f7c9ee 1674
3d138877 1675 clear_bit(AT_XDMAC_CHAN_IS_CYCLIC, &atchan->status);
4c374fc7 1676 spin_unlock_irqrestore(&atchan->lock, flags);
e1f7c9ee 1677
3d138877 1678 return 0;
e1f7c9ee
LD
1679}
1680
1681static int at_xdmac_alloc_chan_resources(struct dma_chan *chan)
1682{
1683 struct at_xdmac_chan *atchan = to_at_xdmac_chan(chan);
1684 struct at_xdmac_desc *desc;
1685 int i;
4c374fc7 1686 unsigned long flags;
e1f7c9ee 1687
4c374fc7 1688 spin_lock_irqsave(&atchan->lock, flags);
e1f7c9ee
LD
1689
1690 if (at_xdmac_chan_is_enabled(atchan)) {
1691 dev_err(chan2dev(chan),
1692 "can't allocate channel resources (channel enabled)\n");
1693 i = -EIO;
1694 goto spin_unlock;
1695 }
1696
1697 if (!list_empty(&atchan->free_descs_list)) {
1698 dev_err(chan2dev(chan),
1699 "can't allocate channel resources (channel not free from a previous use)\n");
1700 i = -EIO;
1701 goto spin_unlock;
1702 }
1703
1704 for (i = 0; i < init_nr_desc_per_channel; i++) {
1705 desc = at_xdmac_alloc_desc(chan, GFP_ATOMIC);
1706 if (!desc) {
1707 dev_warn(chan2dev(chan),
1708 "only %d descriptors have been allocated\n", i);
1709 break;
1710 }
1711 list_add_tail(&desc->desc_node, &atchan->free_descs_list);
1712 }
1713
1714 dma_cookie_init(chan);
1715
1716 dev_dbg(chan2dev(chan), "%s: allocated %d descriptors\n", __func__, i);
1717
1718spin_unlock:
4c374fc7 1719 spin_unlock_irqrestore(&atchan->lock, flags);
e1f7c9ee
LD
1720 return i;
1721}
1722
1723static void at_xdmac_free_chan_resources(struct dma_chan *chan)
1724{
1725 struct at_xdmac_chan *atchan = to_at_xdmac_chan(chan);
1726 struct at_xdmac *atxdmac = to_at_xdmac(chan->device);
1727 struct at_xdmac_desc *desc, *_desc;
1728
1729 list_for_each_entry_safe(desc, _desc, &atchan->free_descs_list, desc_node) {
1730 dev_dbg(chan2dev(chan), "%s: freeing descriptor %p\n", __func__, desc);
1731 list_del(&desc->desc_node);
1732 dma_pool_free(atxdmac->at_xdmac_desc_pool, desc, desc->tx_dma_desc.phys);
1733 }
1734
1735 return;
1736}
1737
e1f7c9ee
LD
1738#ifdef CONFIG_PM
1739static int atmel_xdmac_prepare(struct device *dev)
1740{
1741 struct platform_device *pdev = to_platform_device(dev);
1742 struct at_xdmac *atxdmac = platform_get_drvdata(pdev);
1743 struct dma_chan *chan, *_chan;
1744
1745 list_for_each_entry_safe(chan, _chan, &atxdmac->dma.channels, device_node) {
1746 struct at_xdmac_chan *atchan = to_at_xdmac_chan(chan);
1747
1748 /* Wait for transfer completion, except in cyclic case. */
1749 if (at_xdmac_chan_is_enabled(atchan) && !at_xdmac_chan_is_cyclic(atchan))
1750 return -EAGAIN;
1751 }
1752 return 0;
1753}
1754#else
1755# define atmel_xdmac_prepare NULL
1756#endif
1757
1758#ifdef CONFIG_PM_SLEEP
1759static int atmel_xdmac_suspend(struct device *dev)
1760{
1761 struct platform_device *pdev = to_platform_device(dev);
1762 struct at_xdmac *atxdmac = platform_get_drvdata(pdev);
1763 struct dma_chan *chan, *_chan;
1764
1765 list_for_each_entry_safe(chan, _chan, &atxdmac->dma.channels, device_node) {
1766 struct at_xdmac_chan *atchan = to_at_xdmac_chan(chan);
1767
734bb9a7 1768 atchan->save_cc = at_xdmac_chan_read(atchan, AT_XDMAC_CC);
e1f7c9ee
LD
1769 if (at_xdmac_chan_is_cyclic(atchan)) {
1770 if (!at_xdmac_chan_is_paused(atchan))
3d138877 1771 at_xdmac_device_pause(chan);
e1f7c9ee
LD
1772 atchan->save_cim = at_xdmac_chan_read(atchan, AT_XDMAC_CIM);
1773 atchan->save_cnda = at_xdmac_chan_read(atchan, AT_XDMAC_CNDA);
1774 atchan->save_cndc = at_xdmac_chan_read(atchan, AT_XDMAC_CNDC);
1775 }
1776 }
1777 atxdmac->save_gim = at_xdmac_read(atxdmac, AT_XDMAC_GIM);
1778
1779 at_xdmac_off(atxdmac);
1780 clk_disable_unprepare(atxdmac->clk);
1781 return 0;
1782}
1783
1784static int atmel_xdmac_resume(struct device *dev)
1785{
1786 struct platform_device *pdev = to_platform_device(dev);
1787 struct at_xdmac *atxdmac = platform_get_drvdata(pdev);
1788 struct at_xdmac_chan *atchan;
1789 struct dma_chan *chan, *_chan;
1790 int i;
e1f7c9ee
LD
1791
1792 clk_prepare_enable(atxdmac->clk);
1793
1794 /* Clear pending interrupts. */
1795 for (i = 0; i < atxdmac->dma.chancnt; i++) {
1796 atchan = &atxdmac->chan[i];
1797 while (at_xdmac_chan_read(atchan, AT_XDMAC_CIS))
1798 cpu_relax();
1799 }
1800
1801 at_xdmac_write(atxdmac, AT_XDMAC_GIE, atxdmac->save_gim);
1802 at_xdmac_write(atxdmac, AT_XDMAC_GE, atxdmac->save_gs);
1803 list_for_each_entry_safe(chan, _chan, &atxdmac->dma.channels, device_node) {
1804 atchan = to_at_xdmac_chan(chan);
734bb9a7 1805 at_xdmac_chan_write(atchan, AT_XDMAC_CC, atchan->save_cc);
e1f7c9ee
LD
1806 if (at_xdmac_chan_is_cyclic(atchan)) {
1807 at_xdmac_chan_write(atchan, AT_XDMAC_CNDA, atchan->save_cnda);
1808 at_xdmac_chan_write(atchan, AT_XDMAC_CNDC, atchan->save_cndc);
1809 at_xdmac_chan_write(atchan, AT_XDMAC_CIE, atchan->save_cim);
1810 wmb();
1811 at_xdmac_write(atxdmac, AT_XDMAC_GE, atchan->mask);
1812 }
1813 }
1814 return 0;
1815}
1816#endif /* CONFIG_PM_SLEEP */
1817
1818static int at_xdmac_probe(struct platform_device *pdev)
1819{
1820 struct resource *res;
1821 struct at_xdmac *atxdmac;
1822 int irq, size, nr_channels, i, ret;
1823 void __iomem *base;
1824 u32 reg;
1825
1826 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
1827 if (!res)
1828 return -EINVAL;
1829
1830 irq = platform_get_irq(pdev, 0);
1831 if (irq < 0)
1832 return irq;
1833
1834 base = devm_ioremap_resource(&pdev->dev, res);
1835 if (IS_ERR(base))
1836 return PTR_ERR(base);
1837
1838 /*
1839 * Read number of xdmac channels, read helper function can't be used
1840 * since atxdmac is not yet allocated and we need to know the number
1841 * of channels to do the allocation.
1842 */
1843 reg = readl_relaxed(base + AT_XDMAC_GTYPE);
1844 nr_channels = AT_XDMAC_NB_CH(reg);
1845 if (nr_channels > AT_XDMAC_MAX_CHAN) {
1846 dev_err(&pdev->dev, "invalid number of channels (%u)\n",
1847 nr_channels);
1848 return -EINVAL;
1849 }
1850
1851 size = sizeof(*atxdmac);
1852 size += nr_channels * sizeof(struct at_xdmac_chan);
1853 atxdmac = devm_kzalloc(&pdev->dev, size, GFP_KERNEL);
1854 if (!atxdmac) {
1855 dev_err(&pdev->dev, "can't allocate at_xdmac structure\n");
1856 return -ENOMEM;
1857 }
1858
1859 atxdmac->regs = base;
1860 atxdmac->irq = irq;
1861
1862 atxdmac->clk = devm_clk_get(&pdev->dev, "dma_clk");
1863 if (IS_ERR(atxdmac->clk)) {
1864 dev_err(&pdev->dev, "can't get dma_clk\n");
1865 return PTR_ERR(atxdmac->clk);
1866 }
1867
1868 /* Do not use dev res to prevent races with tasklet */
1869 ret = request_irq(atxdmac->irq, at_xdmac_interrupt, 0, "at_xdmac", atxdmac);
1870 if (ret) {
1871 dev_err(&pdev->dev, "can't request irq\n");
1872 return ret;
1873 }
1874
1875 ret = clk_prepare_enable(atxdmac->clk);
1876 if (ret) {
1877 dev_err(&pdev->dev, "can't prepare or enable clock\n");
1878 goto err_free_irq;
1879 }
1880
1881 atxdmac->at_xdmac_desc_pool =
1882 dmam_pool_create(dev_name(&pdev->dev), &pdev->dev,
1883 sizeof(struct at_xdmac_desc), 4, 0);
1884 if (!atxdmac->at_xdmac_desc_pool) {
1885 dev_err(&pdev->dev, "no memory for descriptors dma pool\n");
1886 ret = -ENOMEM;
1887 goto err_clk_disable;
1888 }
1889
1890 dma_cap_set(DMA_CYCLIC, atxdmac->dma.cap_mask);
6007ccb5 1891 dma_cap_set(DMA_INTERLEAVE, atxdmac->dma.cap_mask);
e1f7c9ee 1892 dma_cap_set(DMA_MEMCPY, atxdmac->dma.cap_mask);
b206d9a2 1893 dma_cap_set(DMA_MEMSET, atxdmac->dma.cap_mask);
67a6eedc 1894 dma_cap_set(DMA_MEMSET_SG, atxdmac->dma.cap_mask);
e1f7c9ee 1895 dma_cap_set(DMA_SLAVE, atxdmac->dma.cap_mask);
fef4cbf2
LD
1896 /*
1897 * Without DMA_PRIVATE the driver is not able to allocate more than
1898 * one channel, second allocation fails in private_candidate.
1899 */
1900 dma_cap_set(DMA_PRIVATE, atxdmac->dma.cap_mask);
e1f7c9ee
LD
1901 atxdmac->dma.dev = &pdev->dev;
1902 atxdmac->dma.device_alloc_chan_resources = at_xdmac_alloc_chan_resources;
1903 atxdmac->dma.device_free_chan_resources = at_xdmac_free_chan_resources;
1904 atxdmac->dma.device_tx_status = at_xdmac_tx_status;
1905 atxdmac->dma.device_issue_pending = at_xdmac_issue_pending;
1906 atxdmac->dma.device_prep_dma_cyclic = at_xdmac_prep_dma_cyclic;
6007ccb5 1907 atxdmac->dma.device_prep_interleaved_dma = at_xdmac_prep_interleaved;
e1f7c9ee 1908 atxdmac->dma.device_prep_dma_memcpy = at_xdmac_prep_dma_memcpy;
b206d9a2 1909 atxdmac->dma.device_prep_dma_memset = at_xdmac_prep_dma_memset;
67a6eedc 1910 atxdmac->dma.device_prep_dma_memset_sg = at_xdmac_prep_dma_memset_sg;
e1f7c9ee 1911 atxdmac->dma.device_prep_slave_sg = at_xdmac_prep_slave_sg;
3d138877
LD
1912 atxdmac->dma.device_config = at_xdmac_device_config;
1913 atxdmac->dma.device_pause = at_xdmac_device_pause;
1914 atxdmac->dma.device_resume = at_xdmac_device_resume;
1915 atxdmac->dma.device_terminate_all = at_xdmac_device_terminate_all;
8ac82f88
LD
1916 atxdmac->dma.src_addr_widths = AT_XDMAC_DMA_BUSWIDTHS;
1917 atxdmac->dma.dst_addr_widths = AT_XDMAC_DMA_BUSWIDTHS;
1918 atxdmac->dma.directions = BIT(DMA_DEV_TO_MEM) | BIT(DMA_MEM_TO_DEV);
1919 atxdmac->dma.residue_granularity = DMA_RESIDUE_GRANULARITY_BURST;
e1f7c9ee
LD
1920
1921 /* Disable all chans and interrupts. */
1922 at_xdmac_off(atxdmac);
1923
1924 /* Init channels. */
1925 INIT_LIST_HEAD(&atxdmac->dma.channels);
1926 for (i = 0; i < nr_channels; i++) {
1927 struct at_xdmac_chan *atchan = &atxdmac->chan[i];
1928
1929 atchan->chan.device = &atxdmac->dma;
1930 list_add_tail(&atchan->chan.device_node,
1931 &atxdmac->dma.channels);
1932
1933 atchan->ch_regs = at_xdmac_chan_reg_base(atxdmac, i);
1934 atchan->mask = 1 << i;
1935
1936 spin_lock_init(&atchan->lock);
1937 INIT_LIST_HEAD(&atchan->xfers_list);
1938 INIT_LIST_HEAD(&atchan->free_descs_list);
1939 tasklet_init(&atchan->tasklet, at_xdmac_tasklet,
1940 (unsigned long)atchan);
1941
1942 /* Clear pending interrupts. */
1943 while (at_xdmac_chan_read(atchan, AT_XDMAC_CIS))
1944 cpu_relax();
1945 }
1946 platform_set_drvdata(pdev, atxdmac);
1947
1948 ret = dma_async_device_register(&atxdmac->dma);
1949 if (ret) {
1950 dev_err(&pdev->dev, "fail to register DMA engine device\n");
1951 goto err_clk_disable;
1952 }
1953
1954 ret = of_dma_controller_register(pdev->dev.of_node,
1955 at_xdmac_xlate, atxdmac);
1956 if (ret) {
1957 dev_err(&pdev->dev, "could not register of dma controller\n");
1958 goto err_dma_unregister;
1959 }
1960
1961 dev_info(&pdev->dev, "%d channels, mapped at 0x%p\n",
1962 nr_channels, atxdmac->regs);
1963
1964 return 0;
1965
1966err_dma_unregister:
1967 dma_async_device_unregister(&atxdmac->dma);
1968err_clk_disable:
1969 clk_disable_unprepare(atxdmac->clk);
1970err_free_irq:
1971 free_irq(atxdmac->irq, atxdmac->dma.dev);
1972 return ret;
1973}
1974
1975static int at_xdmac_remove(struct platform_device *pdev)
1976{
1977 struct at_xdmac *atxdmac = (struct at_xdmac *)platform_get_drvdata(pdev);
1978 int i;
1979
1980 at_xdmac_off(atxdmac);
1981 of_dma_controller_free(pdev->dev.of_node);
1982 dma_async_device_unregister(&atxdmac->dma);
1983 clk_disable_unprepare(atxdmac->clk);
1984
1985 synchronize_irq(atxdmac->irq);
1986
1987 free_irq(atxdmac->irq, atxdmac->dma.dev);
1988
1989 for (i = 0; i < atxdmac->dma.chancnt; i++) {
1990 struct at_xdmac_chan *atchan = &atxdmac->chan[i];
1991
1992 tasklet_kill(&atchan->tasklet);
1993 at_xdmac_free_chan_resources(&atchan->chan);
1994 }
1995
1996 return 0;
1997}
1998
1999static const struct dev_pm_ops atmel_xdmac_dev_pm_ops = {
2000 .prepare = atmel_xdmac_prepare,
2001 SET_LATE_SYSTEM_SLEEP_PM_OPS(atmel_xdmac_suspend, atmel_xdmac_resume)
2002};
2003
2004static const struct of_device_id atmel_xdmac_dt_ids[] = {
2005 {
2006 .compatible = "atmel,sama5d4-dma",
2007 }, {
2008 /* sentinel */
2009 }
2010};
2011MODULE_DEVICE_TABLE(of, atmel_xdmac_dt_ids);
2012
2013static struct platform_driver at_xdmac_driver = {
2014 .probe = at_xdmac_probe,
2015 .remove = at_xdmac_remove,
2016 .driver = {
2017 .name = "at_xdmac",
e1f7c9ee
LD
2018 .of_match_table = of_match_ptr(atmel_xdmac_dt_ids),
2019 .pm = &atmel_xdmac_dev_pm_ops,
2020 }
2021};
2022
2023static int __init at_xdmac_init(void)
2024{
2025 return platform_driver_probe(&at_xdmac_driver, at_xdmac_probe);
2026}
2027subsys_initcall(at_xdmac_init);
2028
2029MODULE_DESCRIPTION("Atmel Extended DMA Controller driver");
2030MODULE_AUTHOR("Ludovic Desroches <ludovic.desroches@atmel.com>");
2031MODULE_LICENSE("GPL");