]> git.proxmox.com Git - mirror_ubuntu-artful-kernel.git/blame - drivers/dma/at_xdmac.c
Merge branches 'for-4.4/upstream-fixes', 'for-4.5/async-suspend', 'for-4.5/container...
[mirror_ubuntu-artful-kernel.git] / drivers / dma / at_xdmac.c
CommitLineData
e1f7c9ee
LD
1/*
2 * Driver for the Atmel Extensible DMA Controller (aka XDMAC on AT91 systems)
3 *
4 * Copyright (C) 2014 Atmel Corporation
5 *
6 * Author: Ludovic Desroches <ludovic.desroches@atmel.com>
7 *
8 * This program is free software; you can redistribute it and/or modify it
9 * under the terms of the GNU General Public License version 2 as published by
10 * the Free Software Foundation.
11 *
12 * This program is distributed in the hope that it will be useful, but WITHOUT
13 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
14 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
15 * more details.
16 *
17 * You should have received a copy of the GNU General Public License along with
18 * this program. If not, see <http://www.gnu.org/licenses/>.
19 */
20
21#include <asm/barrier.h>
22#include <dt-bindings/dma/at91.h>
23#include <linux/clk.h>
24#include <linux/dmaengine.h>
25#include <linux/dmapool.h>
26#include <linux/interrupt.h>
27#include <linux/irq.h>
6d3a7d9e 28#include <linux/kernel.h>
e1f7c9ee
LD
29#include <linux/list.h>
30#include <linux/module.h>
31#include <linux/of_dma.h>
32#include <linux/of_platform.h>
33#include <linux/platform_device.h>
34#include <linux/pm.h>
35
36#include "dmaengine.h"
37
38/* Global registers */
39#define AT_XDMAC_GTYPE 0x00 /* Global Type Register */
40#define AT_XDMAC_NB_CH(i) (((i) & 0x1F) + 1) /* Number of Channels Minus One */
41#define AT_XDMAC_FIFO_SZ(i) (((i) >> 5) & 0x7FF) /* Number of Bytes */
42#define AT_XDMAC_NB_REQ(i) ((((i) >> 16) & 0x3F) + 1) /* Number of Peripheral Requests Minus One */
43#define AT_XDMAC_GCFG 0x04 /* Global Configuration Register */
44#define AT_XDMAC_GWAC 0x08 /* Global Weighted Arbiter Configuration Register */
45#define AT_XDMAC_GIE 0x0C /* Global Interrupt Enable Register */
46#define AT_XDMAC_GID 0x10 /* Global Interrupt Disable Register */
47#define AT_XDMAC_GIM 0x14 /* Global Interrupt Mask Register */
48#define AT_XDMAC_GIS 0x18 /* Global Interrupt Status Register */
49#define AT_XDMAC_GE 0x1C /* Global Channel Enable Register */
50#define AT_XDMAC_GD 0x20 /* Global Channel Disable Register */
51#define AT_XDMAC_GS 0x24 /* Global Channel Status Register */
52#define AT_XDMAC_GRS 0x28 /* Global Channel Read Suspend Register */
53#define AT_XDMAC_GWS 0x2C /* Global Write Suspend Register */
54#define AT_XDMAC_GRWS 0x30 /* Global Channel Read Write Suspend Register */
55#define AT_XDMAC_GRWR 0x34 /* Global Channel Read Write Resume Register */
56#define AT_XDMAC_GSWR 0x38 /* Global Channel Software Request Register */
57#define AT_XDMAC_GSWS 0x3C /* Global channel Software Request Status Register */
58#define AT_XDMAC_GSWF 0x40 /* Global Channel Software Flush Request Register */
59#define AT_XDMAC_VERSION 0xFFC /* XDMAC Version Register */
60
61/* Channel relative registers offsets */
62#define AT_XDMAC_CIE 0x00 /* Channel Interrupt Enable Register */
63#define AT_XDMAC_CIE_BIE BIT(0) /* End of Block Interrupt Enable Bit */
64#define AT_XDMAC_CIE_LIE BIT(1) /* End of Linked List Interrupt Enable Bit */
65#define AT_XDMAC_CIE_DIE BIT(2) /* End of Disable Interrupt Enable Bit */
66#define AT_XDMAC_CIE_FIE BIT(3) /* End of Flush Interrupt Enable Bit */
67#define AT_XDMAC_CIE_RBEIE BIT(4) /* Read Bus Error Interrupt Enable Bit */
68#define AT_XDMAC_CIE_WBEIE BIT(5) /* Write Bus Error Interrupt Enable Bit */
69#define AT_XDMAC_CIE_ROIE BIT(6) /* Request Overflow Interrupt Enable Bit */
70#define AT_XDMAC_CID 0x04 /* Channel Interrupt Disable Register */
71#define AT_XDMAC_CID_BID BIT(0) /* End of Block Interrupt Disable Bit */
72#define AT_XDMAC_CID_LID BIT(1) /* End of Linked List Interrupt Disable Bit */
73#define AT_XDMAC_CID_DID BIT(2) /* End of Disable Interrupt Disable Bit */
74#define AT_XDMAC_CID_FID BIT(3) /* End of Flush Interrupt Disable Bit */
75#define AT_XDMAC_CID_RBEID BIT(4) /* Read Bus Error Interrupt Disable Bit */
76#define AT_XDMAC_CID_WBEID BIT(5) /* Write Bus Error Interrupt Disable Bit */
77#define AT_XDMAC_CID_ROID BIT(6) /* Request Overflow Interrupt Disable Bit */
78#define AT_XDMAC_CIM 0x08 /* Channel Interrupt Mask Register */
79#define AT_XDMAC_CIM_BIM BIT(0) /* End of Block Interrupt Mask Bit */
80#define AT_XDMAC_CIM_LIM BIT(1) /* End of Linked List Interrupt Mask Bit */
81#define AT_XDMAC_CIM_DIM BIT(2) /* End of Disable Interrupt Mask Bit */
82#define AT_XDMAC_CIM_FIM BIT(3) /* End of Flush Interrupt Mask Bit */
83#define AT_XDMAC_CIM_RBEIM BIT(4) /* Read Bus Error Interrupt Mask Bit */
84#define AT_XDMAC_CIM_WBEIM BIT(5) /* Write Bus Error Interrupt Mask Bit */
85#define AT_XDMAC_CIM_ROIM BIT(6) /* Request Overflow Interrupt Mask Bit */
86#define AT_XDMAC_CIS 0x0C /* Channel Interrupt Status Register */
87#define AT_XDMAC_CIS_BIS BIT(0) /* End of Block Interrupt Status Bit */
88#define AT_XDMAC_CIS_LIS BIT(1) /* End of Linked List Interrupt Status Bit */
89#define AT_XDMAC_CIS_DIS BIT(2) /* End of Disable Interrupt Status Bit */
90#define AT_XDMAC_CIS_FIS BIT(3) /* End of Flush Interrupt Status Bit */
91#define AT_XDMAC_CIS_RBEIS BIT(4) /* Read Bus Error Interrupt Status Bit */
92#define AT_XDMAC_CIS_WBEIS BIT(5) /* Write Bus Error Interrupt Status Bit */
93#define AT_XDMAC_CIS_ROIS BIT(6) /* Request Overflow Interrupt Status Bit */
94#define AT_XDMAC_CSA 0x10 /* Channel Source Address Register */
95#define AT_XDMAC_CDA 0x14 /* Channel Destination Address Register */
96#define AT_XDMAC_CNDA 0x18 /* Channel Next Descriptor Address Register */
97#define AT_XDMAC_CNDA_NDAIF(i) ((i) & 0x1) /* Channel x Next Descriptor Interface */
98#define AT_XDMAC_CNDA_NDA(i) ((i) & 0xfffffffc) /* Channel x Next Descriptor Address */
99#define AT_XDMAC_CNDC 0x1C /* Channel Next Descriptor Control Register */
100#define AT_XDMAC_CNDC_NDE (0x1 << 0) /* Channel x Next Descriptor Enable */
101#define AT_XDMAC_CNDC_NDSUP (0x1 << 1) /* Channel x Next Descriptor Source Update */
102#define AT_XDMAC_CNDC_NDDUP (0x1 << 2) /* Channel x Next Descriptor Destination Update */
103#define AT_XDMAC_CNDC_NDVIEW_NDV0 (0x0 << 3) /* Channel x Next Descriptor View 0 */
104#define AT_XDMAC_CNDC_NDVIEW_NDV1 (0x1 << 3) /* Channel x Next Descriptor View 1 */
105#define AT_XDMAC_CNDC_NDVIEW_NDV2 (0x2 << 3) /* Channel x Next Descriptor View 2 */
106#define AT_XDMAC_CNDC_NDVIEW_NDV3 (0x3 << 3) /* Channel x Next Descriptor View 3 */
107#define AT_XDMAC_CUBC 0x20 /* Channel Microblock Control Register */
108#define AT_XDMAC_CBC 0x24 /* Channel Block Control Register */
109#define AT_XDMAC_CC 0x28 /* Channel Configuration Register */
110#define AT_XDMAC_CC_TYPE (0x1 << 0) /* Channel Transfer Type */
111#define AT_XDMAC_CC_TYPE_MEM_TRAN (0x0 << 0) /* Memory to Memory Transfer */
112#define AT_XDMAC_CC_TYPE_PER_TRAN (0x1 << 0) /* Peripheral to Memory or Memory to Peripheral Transfer */
113#define AT_XDMAC_CC_MBSIZE_MASK (0x3 << 1)
114#define AT_XDMAC_CC_MBSIZE_SINGLE (0x0 << 1)
115#define AT_XDMAC_CC_MBSIZE_FOUR (0x1 << 1)
116#define AT_XDMAC_CC_MBSIZE_EIGHT (0x2 << 1)
117#define AT_XDMAC_CC_MBSIZE_SIXTEEN (0x3 << 1)
118#define AT_XDMAC_CC_DSYNC (0x1 << 4) /* Channel Synchronization */
119#define AT_XDMAC_CC_DSYNC_PER2MEM (0x0 << 4)
120#define AT_XDMAC_CC_DSYNC_MEM2PER (0x1 << 4)
121#define AT_XDMAC_CC_PROT (0x1 << 5) /* Channel Protection */
122#define AT_XDMAC_CC_PROT_SEC (0x0 << 5)
123#define AT_XDMAC_CC_PROT_UNSEC (0x1 << 5)
124#define AT_XDMAC_CC_SWREQ (0x1 << 6) /* Channel Software Request Trigger */
125#define AT_XDMAC_CC_SWREQ_HWR_CONNECTED (0x0 << 6)
126#define AT_XDMAC_CC_SWREQ_SWR_CONNECTED (0x1 << 6)
127#define AT_XDMAC_CC_MEMSET (0x1 << 7) /* Channel Fill Block of memory */
128#define AT_XDMAC_CC_MEMSET_NORMAL_MODE (0x0 << 7)
129#define AT_XDMAC_CC_MEMSET_HW_MODE (0x1 << 7)
130#define AT_XDMAC_CC_CSIZE(i) ((0x7 & (i)) << 8) /* Channel Chunk Size */
131#define AT_XDMAC_CC_DWIDTH_OFFSET 11
132#define AT_XDMAC_CC_DWIDTH_MASK (0x3 << AT_XDMAC_CC_DWIDTH_OFFSET)
133#define AT_XDMAC_CC_DWIDTH(i) ((0x3 & (i)) << AT_XDMAC_CC_DWIDTH_OFFSET) /* Channel Data Width */
134#define AT_XDMAC_CC_DWIDTH_BYTE 0x0
135#define AT_XDMAC_CC_DWIDTH_HALFWORD 0x1
136#define AT_XDMAC_CC_DWIDTH_WORD 0x2
137#define AT_XDMAC_CC_DWIDTH_DWORD 0x3
138#define AT_XDMAC_CC_SIF(i) ((0x1 & (i)) << 13) /* Channel Source Interface Identifier */
139#define AT_XDMAC_CC_DIF(i) ((0x1 & (i)) << 14) /* Channel Destination Interface Identifier */
140#define AT_XDMAC_CC_SAM_MASK (0x3 << 16) /* Channel Source Addressing Mode */
141#define AT_XDMAC_CC_SAM_FIXED_AM (0x0 << 16)
142#define AT_XDMAC_CC_SAM_INCREMENTED_AM (0x1 << 16)
143#define AT_XDMAC_CC_SAM_UBS_AM (0x2 << 16)
144#define AT_XDMAC_CC_SAM_UBS_DS_AM (0x3 << 16)
145#define AT_XDMAC_CC_DAM_MASK (0x3 << 18) /* Channel Source Addressing Mode */
146#define AT_XDMAC_CC_DAM_FIXED_AM (0x0 << 18)
147#define AT_XDMAC_CC_DAM_INCREMENTED_AM (0x1 << 18)
148#define AT_XDMAC_CC_DAM_UBS_AM (0x2 << 18)
149#define AT_XDMAC_CC_DAM_UBS_DS_AM (0x3 << 18)
150#define AT_XDMAC_CC_INITD (0x1 << 21) /* Channel Initialization Terminated (read only) */
151#define AT_XDMAC_CC_INITD_TERMINATED (0x0 << 21)
152#define AT_XDMAC_CC_INITD_IN_PROGRESS (0x1 << 21)
153#define AT_XDMAC_CC_RDIP (0x1 << 22) /* Read in Progress (read only) */
154#define AT_XDMAC_CC_RDIP_DONE (0x0 << 22)
155#define AT_XDMAC_CC_RDIP_IN_PROGRESS (0x1 << 22)
156#define AT_XDMAC_CC_WRIP (0x1 << 23) /* Write in Progress (read only) */
157#define AT_XDMAC_CC_WRIP_DONE (0x0 << 23)
158#define AT_XDMAC_CC_WRIP_IN_PROGRESS (0x1 << 23)
159#define AT_XDMAC_CC_PERID(i) (0x7f & (h) << 24) /* Channel Peripheral Identifier */
160#define AT_XDMAC_CDS_MSP 0x2C /* Channel Data Stride Memory Set Pattern */
161#define AT_XDMAC_CSUS 0x30 /* Channel Source Microblock Stride */
162#define AT_XDMAC_CDUS 0x34 /* Channel Destination Microblock Stride */
163
164#define AT_XDMAC_CHAN_REG_BASE 0x50 /* Channel registers base address */
165
166/* Microblock control members */
167#define AT_XDMAC_MBR_UBC_UBLEN_MAX 0xFFFFFFUL /* Maximum Microblock Length */
168#define AT_XDMAC_MBR_UBC_NDE (0x1 << 24) /* Next Descriptor Enable */
169#define AT_XDMAC_MBR_UBC_NSEN (0x1 << 25) /* Next Descriptor Source Update */
170#define AT_XDMAC_MBR_UBC_NDEN (0x1 << 26) /* Next Descriptor Destination Update */
171#define AT_XDMAC_MBR_UBC_NDV0 (0x0 << 27) /* Next Descriptor View 0 */
172#define AT_XDMAC_MBR_UBC_NDV1 (0x1 << 27) /* Next Descriptor View 1 */
173#define AT_XDMAC_MBR_UBC_NDV2 (0x2 << 27) /* Next Descriptor View 2 */
174#define AT_XDMAC_MBR_UBC_NDV3 (0x3 << 27) /* Next Descriptor View 3 */
175
176#define AT_XDMAC_MAX_CHAN 0x20
765c37d8
LD
177#define AT_XDMAC_MAX_CSIZE 16 /* 16 data */
178#define AT_XDMAC_MAX_DWIDTH 8 /* 64 bits */
e1f7c9ee 179
8ac82f88
LD
180#define AT_XDMAC_DMA_BUSWIDTHS\
181 (BIT(DMA_SLAVE_BUSWIDTH_UNDEFINED) |\
182 BIT(DMA_SLAVE_BUSWIDTH_1_BYTE) |\
183 BIT(DMA_SLAVE_BUSWIDTH_2_BYTES) |\
184 BIT(DMA_SLAVE_BUSWIDTH_4_BYTES) |\
185 BIT(DMA_SLAVE_BUSWIDTH_8_BYTES))
186
e1f7c9ee
LD
187enum atc_status {
188 AT_XDMAC_CHAN_IS_CYCLIC = 0,
189 AT_XDMAC_CHAN_IS_PAUSED,
190};
191
192/* ----- Channels ----- */
193struct at_xdmac_chan {
194 struct dma_chan chan;
195 void __iomem *ch_regs;
196 u32 mask; /* Channel Mask */
765c37d8 197 u32 cfg; /* Channel Configuration Register */
e1f7c9ee
LD
198 u8 perid; /* Peripheral ID */
199 u8 perif; /* Peripheral Interface */
200 u8 memif; /* Memory Interface */
734bb9a7 201 u32 save_cc;
e1f7c9ee
LD
202 u32 save_cim;
203 u32 save_cnda;
204 u32 save_cndc;
205 unsigned long status;
206 struct tasklet_struct tasklet;
765c37d8 207 struct dma_slave_config sconfig;
e1f7c9ee
LD
208
209 spinlock_t lock;
210
211 struct list_head xfers_list;
212 struct list_head free_descs_list;
213};
214
215
216/* ----- Controller ----- */
217struct at_xdmac {
218 struct dma_device dma;
219 void __iomem *regs;
220 int irq;
221 struct clk *clk;
222 u32 save_gim;
223 u32 save_gs;
224 struct dma_pool *at_xdmac_desc_pool;
225 struct at_xdmac_chan chan[0];
226};
227
228
229/* ----- Descriptors ----- */
230
231/* Linked List Descriptor */
232struct at_xdmac_lld {
233 dma_addr_t mbr_nda; /* Next Descriptor Member */
234 u32 mbr_ubc; /* Microblock Control Member */
235 dma_addr_t mbr_sa; /* Source Address Member */
236 dma_addr_t mbr_da; /* Destination Address Member */
237 u32 mbr_cfg; /* Configuration Register */
ee0fe35c
MR
238 u32 mbr_bc; /* Block Control Register */
239 u32 mbr_ds; /* Data Stride Register */
240 u32 mbr_sus; /* Source Microblock Stride Register */
241 u32 mbr_dus; /* Destination Microblock Stride Register */
e1f7c9ee
LD
242};
243
244
245struct at_xdmac_desc {
246 struct at_xdmac_lld lld;
247 enum dma_transfer_direction direction;
248 struct dma_async_tx_descriptor tx_dma_desc;
249 struct list_head desc_node;
250 /* Following members are only used by the first descriptor */
251 bool active_xfer;
252 unsigned int xfer_size;
253 struct list_head descs_list;
254 struct list_head xfer_node;
255};
256
257static inline void __iomem *at_xdmac_chan_reg_base(struct at_xdmac *atxdmac, unsigned int chan_nb)
258{
259 return atxdmac->regs + (AT_XDMAC_CHAN_REG_BASE + chan_nb * 0x40);
260}
261
6e5ae29b 262#define at_xdmac_read(atxdmac, reg) readl_relaxed((atxdmac)->regs + (reg))
e1f7c9ee 263#define at_xdmac_write(atxdmac, reg, value) \
6e5ae29b 264 writel_relaxed((value), (atxdmac)->regs + (reg))
e1f7c9ee 265
6e5ae29b
LD
266#define at_xdmac_chan_read(atchan, reg) readl_relaxed((atchan)->ch_regs + (reg))
267#define at_xdmac_chan_write(atchan, reg, value) writel_relaxed((value), (atchan)->ch_regs + (reg))
e1f7c9ee
LD
268
269static inline struct at_xdmac_chan *to_at_xdmac_chan(struct dma_chan *dchan)
270{
271 return container_of(dchan, struct at_xdmac_chan, chan);
272}
273
274static struct device *chan2dev(struct dma_chan *chan)
275{
276 return &chan->dev->device;
277}
278
279static inline struct at_xdmac *to_at_xdmac(struct dma_device *ddev)
280{
281 return container_of(ddev, struct at_xdmac, dma);
282}
283
284static inline struct at_xdmac_desc *txd_to_at_desc(struct dma_async_tx_descriptor *txd)
285{
286 return container_of(txd, struct at_xdmac_desc, tx_dma_desc);
287}
288
289static inline int at_xdmac_chan_is_cyclic(struct at_xdmac_chan *atchan)
290{
291 return test_bit(AT_XDMAC_CHAN_IS_CYCLIC, &atchan->status);
292}
293
294static inline int at_xdmac_chan_is_paused(struct at_xdmac_chan *atchan)
295{
296 return test_bit(AT_XDMAC_CHAN_IS_PAUSED, &atchan->status);
297}
298
299static inline int at_xdmac_csize(u32 maxburst)
300{
301 int csize;
302
303 csize = ffs(maxburst) - 1;
304 if (csize > 4)
305 csize = -EINVAL;
306
307 return csize;
308};
309
310static inline u8 at_xdmac_get_dwidth(u32 cfg)
311{
312 return (cfg & AT_XDMAC_CC_DWIDTH_MASK) >> AT_XDMAC_CC_DWIDTH_OFFSET;
313};
314
315static unsigned int init_nr_desc_per_channel = 64;
316module_param(init_nr_desc_per_channel, uint, 0644);
317MODULE_PARM_DESC(init_nr_desc_per_channel,
318 "initial descriptors per channel (default: 64)");
319
320
321static bool at_xdmac_chan_is_enabled(struct at_xdmac_chan *atchan)
322{
323 return at_xdmac_chan_read(atchan, AT_XDMAC_GS) & atchan->mask;
324}
325
326static void at_xdmac_off(struct at_xdmac *atxdmac)
327{
328 at_xdmac_write(atxdmac, AT_XDMAC_GD, -1L);
329
330 /* Wait that all chans are disabled. */
331 while (at_xdmac_read(atxdmac, AT_XDMAC_GS))
332 cpu_relax();
333
334 at_xdmac_write(atxdmac, AT_XDMAC_GID, -1L);
335}
336
337/* Call with lock hold. */
338static void at_xdmac_start_xfer(struct at_xdmac_chan *atchan,
339 struct at_xdmac_desc *first)
340{
341 struct at_xdmac *atxdmac = to_at_xdmac(atchan->chan.device);
342 u32 reg;
343
344 dev_vdbg(chan2dev(&atchan->chan), "%s: desc 0x%p\n", __func__, first);
345
346 if (at_xdmac_chan_is_enabled(atchan))
347 return;
348
349 /* Set transfer as active to not try to start it again. */
350 first->active_xfer = true;
351
352 /* Tell xdmac where to get the first descriptor. */
353 reg = AT_XDMAC_CNDA_NDA(first->tx_dma_desc.phys)
354 | AT_XDMAC_CNDA_NDAIF(atchan->memif);
355 at_xdmac_chan_write(atchan, AT_XDMAC_CNDA, reg);
356
357 /*
6d3a7d9e 358 * When doing non cyclic transfer we need to use the next
e1f7c9ee
LD
359 * descriptor view 2 since some fields of the configuration register
360 * depend on transfer size and src/dest addresses.
361 */
20cadcb4 362 if (at_xdmac_chan_is_cyclic(atchan))
e1f7c9ee 363 reg = AT_XDMAC_CNDC_NDVIEW_NDV1;
20cadcb4 364 else if (first->lld.mbr_ubc & AT_XDMAC_MBR_UBC_NDV3)
ee0fe35c 365 reg = AT_XDMAC_CNDC_NDVIEW_NDV3;
20cadcb4 366 else
e1f7c9ee 367 reg = AT_XDMAC_CNDC_NDVIEW_NDV2;
20cadcb4
LD
368 /*
369 * Even if the register will be updated from the configuration in the
370 * descriptor when using view 2 or higher, the PROT bit won't be set
371 * properly. This bit can be modified only by using the channel
372 * configuration register.
373 */
374 at_xdmac_chan_write(atchan, AT_XDMAC_CC, first->lld.mbr_cfg);
e1f7c9ee
LD
375
376 reg |= AT_XDMAC_CNDC_NDDUP
377 | AT_XDMAC_CNDC_NDSUP
378 | AT_XDMAC_CNDC_NDE;
379 at_xdmac_chan_write(atchan, AT_XDMAC_CNDC, reg);
380
381 dev_vdbg(chan2dev(&atchan->chan),
382 "%s: CC=0x%08x CNDA=0x%08x, CNDC=0x%08x, CSA=0x%08x, CDA=0x%08x, CUBC=0x%08x\n",
383 __func__, at_xdmac_chan_read(atchan, AT_XDMAC_CC),
384 at_xdmac_chan_read(atchan, AT_XDMAC_CNDA),
385 at_xdmac_chan_read(atchan, AT_XDMAC_CNDC),
386 at_xdmac_chan_read(atchan, AT_XDMAC_CSA),
387 at_xdmac_chan_read(atchan, AT_XDMAC_CDA),
388 at_xdmac_chan_read(atchan, AT_XDMAC_CUBC));
389
390 at_xdmac_chan_write(atchan, AT_XDMAC_CID, 0xffffffff);
391 reg = AT_XDMAC_CIE_RBEIE | AT_XDMAC_CIE_WBEIE | AT_XDMAC_CIE_ROIE;
392 /*
393 * There is no end of list when doing cyclic dma, we need to get
394 * an interrupt after each periods.
395 */
396 if (at_xdmac_chan_is_cyclic(atchan))
397 at_xdmac_chan_write(atchan, AT_XDMAC_CIE,
398 reg | AT_XDMAC_CIE_BIE);
399 else
400 at_xdmac_chan_write(atchan, AT_XDMAC_CIE,
401 reg | AT_XDMAC_CIE_LIE);
402 at_xdmac_write(atxdmac, AT_XDMAC_GIE, atchan->mask);
403 dev_vdbg(chan2dev(&atchan->chan),
404 "%s: enable channel (0x%08x)\n", __func__, atchan->mask);
405 wmb();
406 at_xdmac_write(atxdmac, AT_XDMAC_GE, atchan->mask);
407
408 dev_vdbg(chan2dev(&atchan->chan),
409 "%s: CC=0x%08x CNDA=0x%08x, CNDC=0x%08x, CSA=0x%08x, CDA=0x%08x, CUBC=0x%08x\n",
410 __func__, at_xdmac_chan_read(atchan, AT_XDMAC_CC),
411 at_xdmac_chan_read(atchan, AT_XDMAC_CNDA),
412 at_xdmac_chan_read(atchan, AT_XDMAC_CNDC),
413 at_xdmac_chan_read(atchan, AT_XDMAC_CSA),
414 at_xdmac_chan_read(atchan, AT_XDMAC_CDA),
415 at_xdmac_chan_read(atchan, AT_XDMAC_CUBC));
416
417}
418
419static dma_cookie_t at_xdmac_tx_submit(struct dma_async_tx_descriptor *tx)
420{
421 struct at_xdmac_desc *desc = txd_to_at_desc(tx);
422 struct at_xdmac_chan *atchan = to_at_xdmac_chan(tx->chan);
423 dma_cookie_t cookie;
4c374fc7 424 unsigned long irqflags;
e1f7c9ee 425
4c374fc7 426 spin_lock_irqsave(&atchan->lock, irqflags);
e1f7c9ee
LD
427 cookie = dma_cookie_assign(tx);
428
429 dev_vdbg(chan2dev(tx->chan), "%s: atchan 0x%p, add desc 0x%p to xfers_list\n",
430 __func__, atchan, desc);
431 list_add_tail(&desc->xfer_node, &atchan->xfers_list);
432 if (list_is_singular(&atchan->xfers_list))
433 at_xdmac_start_xfer(atchan, desc);
434
4c374fc7 435 spin_unlock_irqrestore(&atchan->lock, irqflags);
e1f7c9ee
LD
436 return cookie;
437}
438
439static struct at_xdmac_desc *at_xdmac_alloc_desc(struct dma_chan *chan,
440 gfp_t gfp_flags)
441{
442 struct at_xdmac_desc *desc;
443 struct at_xdmac *atxdmac = to_at_xdmac(chan->device);
444 dma_addr_t phys;
445
446 desc = dma_pool_alloc(atxdmac->at_xdmac_desc_pool, gfp_flags, &phys);
447 if (desc) {
448 memset(desc, 0, sizeof(*desc));
449 INIT_LIST_HEAD(&desc->descs_list);
450 dma_async_tx_descriptor_init(&desc->tx_dma_desc, chan);
451 desc->tx_dma_desc.tx_submit = at_xdmac_tx_submit;
452 desc->tx_dma_desc.phys = phys;
453 }
454
455 return desc;
456}
457
0be2136b
LD
458void at_xdmac_init_used_desc(struct at_xdmac_desc *desc)
459{
460 memset(&desc->lld, 0, sizeof(desc->lld));
461 INIT_LIST_HEAD(&desc->descs_list);
462 desc->direction = DMA_TRANS_NONE;
463 desc->xfer_size = 0;
464 desc->active_xfer = false;
465}
466
e1f7c9ee
LD
467/* Call must be protected by lock. */
468static struct at_xdmac_desc *at_xdmac_get_desc(struct at_xdmac_chan *atchan)
469{
470 struct at_xdmac_desc *desc;
471
472 if (list_empty(&atchan->free_descs_list)) {
473 desc = at_xdmac_alloc_desc(&atchan->chan, GFP_NOWAIT);
474 } else {
475 desc = list_first_entry(&atchan->free_descs_list,
476 struct at_xdmac_desc, desc_node);
477 list_del(&desc->desc_node);
0be2136b 478 at_xdmac_init_used_desc(desc);
e1f7c9ee
LD
479 }
480
481 return desc;
482}
483
0d0ee751
MR
484static void at_xdmac_queue_desc(struct dma_chan *chan,
485 struct at_xdmac_desc *prev,
486 struct at_xdmac_desc *desc)
487{
488 if (!prev || !desc)
489 return;
490
491 prev->lld.mbr_nda = desc->tx_dma_desc.phys;
492 prev->lld.mbr_ubc |= AT_XDMAC_MBR_UBC_NDE;
493
494 dev_dbg(chan2dev(chan), "%s: chain lld: prev=0x%p, mbr_nda=%pad\n",
495 __func__, prev, &prev->lld.mbr_nda);
496}
497
6007ccb5
MR
498static inline void at_xdmac_increment_block_count(struct dma_chan *chan,
499 struct at_xdmac_desc *desc)
500{
501 if (!desc)
502 return;
503
504 desc->lld.mbr_bc++;
505
506 dev_dbg(chan2dev(chan),
507 "%s: incrementing the block count of the desc 0x%p\n",
508 __func__, desc);
509}
510
e1f7c9ee
LD
511static struct dma_chan *at_xdmac_xlate(struct of_phandle_args *dma_spec,
512 struct of_dma *of_dma)
513{
514 struct at_xdmac *atxdmac = of_dma->of_dma_data;
515 struct at_xdmac_chan *atchan;
516 struct dma_chan *chan;
517 struct device *dev = atxdmac->dma.dev;
518
519 if (dma_spec->args_count != 1) {
520 dev_err(dev, "dma phandler args: bad number of args\n");
521 return NULL;
522 }
523
524 chan = dma_get_any_slave_channel(&atxdmac->dma);
525 if (!chan) {
526 dev_err(dev, "can't get a dma channel\n");
527 return NULL;
528 }
529
530 atchan = to_at_xdmac_chan(chan);
531 atchan->memif = AT91_XDMAC_DT_GET_MEM_IF(dma_spec->args[0]);
532 atchan->perif = AT91_XDMAC_DT_GET_PER_IF(dma_spec->args[0]);
533 atchan->perid = AT91_XDMAC_DT_GET_PERID(dma_spec->args[0]);
534 dev_dbg(dev, "chan dt cfg: memif=%u perif=%u perid=%u\n",
535 atchan->memif, atchan->perif, atchan->perid);
536
537 return chan;
538}
539
765c37d8
LD
540static int at_xdmac_compute_chan_conf(struct dma_chan *chan,
541 enum dma_transfer_direction direction)
542{
543 struct at_xdmac_chan *atchan = to_at_xdmac_chan(chan);
544 int csize, dwidth;
545
546 if (direction == DMA_DEV_TO_MEM) {
547 atchan->cfg =
548 AT91_XDMAC_DT_PERID(atchan->perid)
549 | AT_XDMAC_CC_DAM_INCREMENTED_AM
550 | AT_XDMAC_CC_SAM_FIXED_AM
551 | AT_XDMAC_CC_DIF(atchan->memif)
552 | AT_XDMAC_CC_SIF(atchan->perif)
553 | AT_XDMAC_CC_SWREQ_HWR_CONNECTED
554 | AT_XDMAC_CC_DSYNC_PER2MEM
555 | AT_XDMAC_CC_MBSIZE_SIXTEEN
556 | AT_XDMAC_CC_TYPE_PER_TRAN;
557 csize = ffs(atchan->sconfig.src_maxburst) - 1;
558 if (csize < 0) {
559 dev_err(chan2dev(chan), "invalid src maxburst value\n");
560 return -EINVAL;
561 }
562 atchan->cfg |= AT_XDMAC_CC_CSIZE(csize);
563 dwidth = ffs(atchan->sconfig.src_addr_width) - 1;
564 if (dwidth < 0) {
565 dev_err(chan2dev(chan), "invalid src addr width value\n");
566 return -EINVAL;
567 }
568 atchan->cfg |= AT_XDMAC_CC_DWIDTH(dwidth);
569 } else if (direction == DMA_MEM_TO_DEV) {
570 atchan->cfg =
571 AT91_XDMAC_DT_PERID(atchan->perid)
572 | AT_XDMAC_CC_DAM_FIXED_AM
573 | AT_XDMAC_CC_SAM_INCREMENTED_AM
574 | AT_XDMAC_CC_DIF(atchan->perif)
575 | AT_XDMAC_CC_SIF(atchan->memif)
576 | AT_XDMAC_CC_SWREQ_HWR_CONNECTED
577 | AT_XDMAC_CC_DSYNC_MEM2PER
578 | AT_XDMAC_CC_MBSIZE_SIXTEEN
579 | AT_XDMAC_CC_TYPE_PER_TRAN;
580 csize = ffs(atchan->sconfig.dst_maxburst) - 1;
581 if (csize < 0) {
582 dev_err(chan2dev(chan), "invalid src maxburst value\n");
583 return -EINVAL;
584 }
585 atchan->cfg |= AT_XDMAC_CC_CSIZE(csize);
586 dwidth = ffs(atchan->sconfig.dst_addr_width) - 1;
587 if (dwidth < 0) {
588 dev_err(chan2dev(chan), "invalid dst addr width value\n");
589 return -EINVAL;
590 }
591 atchan->cfg |= AT_XDMAC_CC_DWIDTH(dwidth);
592 }
593
594 dev_dbg(chan2dev(chan), "%s: cfg=0x%08x\n", __func__, atchan->cfg);
595
596 return 0;
597}
598
599/*
600 * Only check that maxburst and addr width values are supported by the
601 * the controller but not that the configuration is good to perform the
602 * transfer since we don't know the direction at this stage.
603 */
604static int at_xdmac_check_slave_config(struct dma_slave_config *sconfig)
605{
606 if ((sconfig->src_maxburst > AT_XDMAC_MAX_CSIZE)
607 || (sconfig->dst_maxburst > AT_XDMAC_MAX_CSIZE))
608 return -EINVAL;
609
610 if ((sconfig->src_addr_width > AT_XDMAC_MAX_DWIDTH)
611 || (sconfig->dst_addr_width > AT_XDMAC_MAX_DWIDTH))
612 return -EINVAL;
613
614 return 0;
615}
616
e1f7c9ee
LD
617static int at_xdmac_set_slave_config(struct dma_chan *chan,
618 struct dma_slave_config *sconfig)
619{
620 struct at_xdmac_chan *atchan = to_at_xdmac_chan(chan);
e1f7c9ee 621
765c37d8
LD
622 if (at_xdmac_check_slave_config(sconfig)) {
623 dev_err(chan2dev(chan), "invalid slave configuration\n");
e1f7c9ee
LD
624 return -EINVAL;
625 }
e1f7c9ee 626
765c37d8 627 memcpy(&atchan->sconfig, sconfig, sizeof(atchan->sconfig));
e1f7c9ee
LD
628
629 return 0;
630}
631
632static struct dma_async_tx_descriptor *
633at_xdmac_prep_slave_sg(struct dma_chan *chan, struct scatterlist *sgl,
634 unsigned int sg_len, enum dma_transfer_direction direction,
635 unsigned long flags, void *context)
636{
35ca0ee4
LD
637 struct at_xdmac_chan *atchan = to_at_xdmac_chan(chan);
638 struct at_xdmac_desc *first = NULL, *prev = NULL;
639 struct scatterlist *sg;
640 int i;
641 unsigned int xfer_size = 0;
642 unsigned long irqflags;
4c374fc7 643 struct dma_async_tx_descriptor *ret = NULL;
e1f7c9ee
LD
644
645 if (!sgl)
646 return NULL;
647
648 if (!is_slave_direction(direction)) {
649 dev_err(chan2dev(chan), "invalid DMA direction\n");
650 return NULL;
651 }
652
653 dev_dbg(chan2dev(chan), "%s: sg_len=%d, dir=%s, flags=0x%lx\n",
654 __func__, sg_len,
655 direction == DMA_MEM_TO_DEV ? "to device" : "from device",
656 flags);
657
658 /* Protect dma_sconfig field that can be modified by set_slave_conf. */
4c374fc7 659 spin_lock_irqsave(&atchan->lock, irqflags);
e1f7c9ee 660
765c37d8
LD
661 if (at_xdmac_compute_chan_conf(chan, direction))
662 goto spin_unlock;
663
e1f7c9ee
LD
664 /* Prepare descriptors. */
665 for_each_sg(sgl, sg, sg_len, i) {
666 struct at_xdmac_desc *desc = NULL;
6d3a7d9e 667 u32 len, mem, dwidth, fixed_dwidth;
e1f7c9ee
LD
668
669 len = sg_dma_len(sg);
670 mem = sg_dma_address(sg);
671 if (unlikely(!len)) {
672 dev_err(chan2dev(chan), "sg data length is zero\n");
4c374fc7 673 goto spin_unlock;
e1f7c9ee
LD
674 }
675 dev_dbg(chan2dev(chan), "%s: * sg%d len=%u, mem=0x%08x\n",
676 __func__, i, len, mem);
677
678 desc = at_xdmac_get_desc(atchan);
679 if (!desc) {
680 dev_err(chan2dev(chan), "can't get descriptor\n");
681 if (first)
682 list_splice_init(&first->descs_list, &atchan->free_descs_list);
4c374fc7 683 goto spin_unlock;
e1f7c9ee
LD
684 }
685
686 /* Linked list descriptor setup. */
687 if (direction == DMA_DEV_TO_MEM) {
765c37d8 688 desc->lld.mbr_sa = atchan->sconfig.src_addr;
e1f7c9ee 689 desc->lld.mbr_da = mem;
e1f7c9ee
LD
690 } else {
691 desc->lld.mbr_sa = mem;
765c37d8 692 desc->lld.mbr_da = atchan->sconfig.dst_addr;
e1f7c9ee 693 }
1c8a38b1 694 dwidth = at_xdmac_get_dwidth(atchan->cfg);
6d3a7d9e 695 fixed_dwidth = IS_ALIGNED(len, 1 << dwidth)
1c8a38b1 696 ? dwidth
6d3a7d9e
LD
697 : AT_XDMAC_CC_DWIDTH_BYTE;
698 desc->lld.mbr_ubc = AT_XDMAC_MBR_UBC_NDV2 /* next descriptor view */
be835074
LD
699 | AT_XDMAC_MBR_UBC_NDEN /* next descriptor dst parameter update */
700 | AT_XDMAC_MBR_UBC_NSEN /* next descriptor src parameter update */
6d3a7d9e 701 | (len >> fixed_dwidth); /* microblock length */
1c8a38b1
CP
702 desc->lld.mbr_cfg = (atchan->cfg & ~AT_XDMAC_CC_DWIDTH_MASK) |
703 AT_XDMAC_CC_DWIDTH(fixed_dwidth);
e1f7c9ee 704 dev_dbg(chan2dev(chan),
82e24246
VK
705 "%s: lld: mbr_sa=%pad, mbr_da=%pad, mbr_ubc=0x%08x\n",
706 __func__, &desc->lld.mbr_sa, &desc->lld.mbr_da, desc->lld.mbr_ubc);
e1f7c9ee
LD
707
708 /* Chain lld. */
0d0ee751
MR
709 if (prev)
710 at_xdmac_queue_desc(chan, prev, desc);
e1f7c9ee
LD
711
712 prev = desc;
713 if (!first)
714 first = desc;
715
716 dev_dbg(chan2dev(chan), "%s: add desc 0x%p to descs_list 0x%p\n",
717 __func__, desc, first);
718 list_add_tail(&desc->desc_node, &first->descs_list);
57819276 719 xfer_size += len;
e1f7c9ee
LD
720 }
721
e1f7c9ee
LD
722
723 first->tx_dma_desc.flags = flags;
57819276 724 first->xfer_size = xfer_size;
e1f7c9ee 725 first->direction = direction;
4c374fc7 726 ret = &first->tx_dma_desc;
e1f7c9ee 727
4c374fc7
LD
728spin_unlock:
729 spin_unlock_irqrestore(&atchan->lock, irqflags);
730 return ret;
e1f7c9ee
LD
731}
732
733static struct dma_async_tx_descriptor *
734at_xdmac_prep_dma_cyclic(struct dma_chan *chan, dma_addr_t buf_addr,
735 size_t buf_len, size_t period_len,
736 enum dma_transfer_direction direction,
737 unsigned long flags)
738{
739 struct at_xdmac_chan *atchan = to_at_xdmac_chan(chan);
740 struct at_xdmac_desc *first = NULL, *prev = NULL;
741 unsigned int periods = buf_len / period_len;
742 int i;
4c374fc7 743 unsigned long irqflags;
e1f7c9ee 744
82e24246
VK
745 dev_dbg(chan2dev(chan), "%s: buf_addr=%pad, buf_len=%zd, period_len=%zd, dir=%s, flags=0x%lx\n",
746 __func__, &buf_addr, buf_len, period_len,
e1f7c9ee
LD
747 direction == DMA_MEM_TO_DEV ? "mem2per" : "per2mem", flags);
748
749 if (!is_slave_direction(direction)) {
750 dev_err(chan2dev(chan), "invalid DMA direction\n");
751 return NULL;
752 }
753
754 if (test_and_set_bit(AT_XDMAC_CHAN_IS_CYCLIC, &atchan->status)) {
755 dev_err(chan2dev(chan), "channel currently used\n");
756 return NULL;
757 }
758
765c37d8
LD
759 if (at_xdmac_compute_chan_conf(chan, direction))
760 return NULL;
761
e1f7c9ee
LD
762 for (i = 0; i < periods; i++) {
763 struct at_xdmac_desc *desc = NULL;
764
4c374fc7 765 spin_lock_irqsave(&atchan->lock, irqflags);
e1f7c9ee
LD
766 desc = at_xdmac_get_desc(atchan);
767 if (!desc) {
768 dev_err(chan2dev(chan), "can't get descriptor\n");
769 if (first)
770 list_splice_init(&first->descs_list, &atchan->free_descs_list);
4c374fc7 771 spin_unlock_irqrestore(&atchan->lock, irqflags);
e1f7c9ee
LD
772 return NULL;
773 }
4c374fc7 774 spin_unlock_irqrestore(&atchan->lock, irqflags);
e1f7c9ee 775 dev_dbg(chan2dev(chan),
82e24246
VK
776 "%s: desc=0x%p, tx_dma_desc.phys=%pad\n",
777 __func__, desc, &desc->tx_dma_desc.phys);
e1f7c9ee
LD
778
779 if (direction == DMA_DEV_TO_MEM) {
765c37d8 780 desc->lld.mbr_sa = atchan->sconfig.src_addr;
e1f7c9ee 781 desc->lld.mbr_da = buf_addr + i * period_len;
e1f7c9ee
LD
782 } else {
783 desc->lld.mbr_sa = buf_addr + i * period_len;
765c37d8 784 desc->lld.mbr_da = atchan->sconfig.dst_addr;
5ac7d582 785 }
765c37d8 786 desc->lld.mbr_cfg = atchan->cfg;
e1f7c9ee
LD
787 desc->lld.mbr_ubc = AT_XDMAC_MBR_UBC_NDV1
788 | AT_XDMAC_MBR_UBC_NDEN
789 | AT_XDMAC_MBR_UBC_NSEN
6eb9d3c1 790 | period_len >> at_xdmac_get_dwidth(desc->lld.mbr_cfg);
e1f7c9ee
LD
791
792 dev_dbg(chan2dev(chan),
82e24246
VK
793 "%s: lld: mbr_sa=%pad, mbr_da=%pad, mbr_ubc=0x%08x\n",
794 __func__, &desc->lld.mbr_sa, &desc->lld.mbr_da, desc->lld.mbr_ubc);
e1f7c9ee
LD
795
796 /* Chain lld. */
0d0ee751
MR
797 if (prev)
798 at_xdmac_queue_desc(chan, prev, desc);
e1f7c9ee
LD
799
800 prev = desc;
801 if (!first)
802 first = desc;
803
804 dev_dbg(chan2dev(chan), "%s: add desc 0x%p to descs_list 0x%p\n",
805 __func__, desc, first);
806 list_add_tail(&desc->desc_node, &first->descs_list);
807 }
808
e900c30d 809 at_xdmac_queue_desc(chan, prev, first);
e1f7c9ee
LD
810 first->tx_dma_desc.flags = flags;
811 first->xfer_size = buf_len;
812 first->direction = direction;
813
814 return &first->tx_dma_desc;
815}
816
f0816a36
MR
817static inline u32 at_xdmac_align_width(struct dma_chan *chan, dma_addr_t addr)
818{
819 u32 width;
820
821 /*
822 * Check address alignment to select the greater data width we
823 * can use.
824 *
825 * Some XDMAC implementations don't provide dword transfer, in
826 * this case selecting dword has the same behavior as
827 * selecting word transfers.
828 */
829 if (!(addr & 7)) {
830 width = AT_XDMAC_CC_DWIDTH_DWORD;
831 dev_dbg(chan2dev(chan), "%s: dwidth: double word\n", __func__);
832 } else if (!(addr & 3)) {
833 width = AT_XDMAC_CC_DWIDTH_WORD;
834 dev_dbg(chan2dev(chan), "%s: dwidth: word\n", __func__);
835 } else if (!(addr & 1)) {
836 width = AT_XDMAC_CC_DWIDTH_HALFWORD;
837 dev_dbg(chan2dev(chan), "%s: dwidth: half word\n", __func__);
838 } else {
839 width = AT_XDMAC_CC_DWIDTH_BYTE;
840 dev_dbg(chan2dev(chan), "%s: dwidth: byte\n", __func__);
841 }
842
843 return width;
844}
845
6007ccb5
MR
846static struct at_xdmac_desc *
847at_xdmac_interleaved_queue_desc(struct dma_chan *chan,
848 struct at_xdmac_chan *atchan,
849 struct at_xdmac_desc *prev,
850 dma_addr_t src, dma_addr_t dst,
851 struct dma_interleaved_template *xt,
852 struct data_chunk *chunk)
853{
854 struct at_xdmac_desc *desc;
855 u32 dwidth;
856 unsigned long flags;
857 size_t ublen;
858 /*
859 * WARNING: The channel configuration is set here since there is no
860 * dmaengine_slave_config call in this case. Moreover we don't know the
861 * direction, it involves we can't dynamically set the source and dest
862 * interface so we have to use the same one. Only interface 0 allows EBI
863 * access. Hopefully we can access DDR through both ports (at least on
864 * SAMA5D4x), so we can use the same interface for source and dest,
865 * that solves the fact we don't know the direction.
866 */
867 u32 chan_cc = AT_XDMAC_CC_DIF(0)
868 | AT_XDMAC_CC_SIF(0)
869 | AT_XDMAC_CC_MBSIZE_SIXTEEN
870 | AT_XDMAC_CC_TYPE_MEM_TRAN;
871
872 dwidth = at_xdmac_align_width(chan, src | dst | chunk->size);
873 if (chunk->size >= (AT_XDMAC_MBR_UBC_UBLEN_MAX << dwidth)) {
874 dev_dbg(chan2dev(chan),
875 "%s: chunk too big (%d, max size %lu)...\n",
876 __func__, chunk->size,
877 AT_XDMAC_MBR_UBC_UBLEN_MAX << dwidth);
878 return NULL;
879 }
880
881 if (prev)
882 dev_dbg(chan2dev(chan),
883 "Adding items at the end of desc 0x%p\n", prev);
884
885 if (xt->src_inc) {
886 if (xt->src_sgl)
a1cf0903 887 chan_cc |= AT_XDMAC_CC_SAM_UBS_AM;
6007ccb5
MR
888 else
889 chan_cc |= AT_XDMAC_CC_SAM_INCREMENTED_AM;
890 }
891
892 if (xt->dst_inc) {
893 if (xt->dst_sgl)
a1cf0903 894 chan_cc |= AT_XDMAC_CC_DAM_UBS_AM;
6007ccb5
MR
895 else
896 chan_cc |= AT_XDMAC_CC_DAM_INCREMENTED_AM;
897 }
898
899 spin_lock_irqsave(&atchan->lock, flags);
900 desc = at_xdmac_get_desc(atchan);
901 spin_unlock_irqrestore(&atchan->lock, flags);
902 if (!desc) {
903 dev_err(chan2dev(chan), "can't get descriptor\n");
904 return NULL;
905 }
906
907 chan_cc |= AT_XDMAC_CC_DWIDTH(dwidth);
908
909 ublen = chunk->size >> dwidth;
910
911 desc->lld.mbr_sa = src;
912 desc->lld.mbr_da = dst;
87d001ef
MR
913 desc->lld.mbr_sus = dmaengine_get_src_icg(xt, chunk);
914 desc->lld.mbr_dus = dmaengine_get_dst_icg(xt, chunk);
6007ccb5
MR
915
916 desc->lld.mbr_ubc = AT_XDMAC_MBR_UBC_NDV3
917 | AT_XDMAC_MBR_UBC_NDEN
918 | AT_XDMAC_MBR_UBC_NSEN
919 | ublen;
920 desc->lld.mbr_cfg = chan_cc;
921
922 dev_dbg(chan2dev(chan),
268914f4
AB
923 "%s: lld: mbr_sa=%pad, mbr_da=%pad, mbr_ubc=0x%08x, mbr_cfg=0x%08x\n",
924 __func__, &desc->lld.mbr_sa, &desc->lld.mbr_da,
6007ccb5
MR
925 desc->lld.mbr_ubc, desc->lld.mbr_cfg);
926
927 /* Chain lld. */
928 if (prev)
929 at_xdmac_queue_desc(chan, prev, desc);
930
931 return desc;
932}
933
6007ccb5
MR
934static struct dma_async_tx_descriptor *
935at_xdmac_prep_interleaved(struct dma_chan *chan,
936 struct dma_interleaved_template *xt,
937 unsigned long flags)
938{
939 struct at_xdmac_chan *atchan = to_at_xdmac_chan(chan);
940 struct at_xdmac_desc *prev = NULL, *first = NULL;
6007ccb5 941 dma_addr_t dst_addr, src_addr;
4e538578
MR
942 size_t src_skip = 0, dst_skip = 0, len = 0;
943 struct data_chunk *chunk;
6007ccb5
MR
944 int i;
945
4e538578
MR
946 if (!xt || !xt->numf || (xt->dir != DMA_MEM_TO_MEM))
947 return NULL;
948
949 /*
950 * TODO: Handle the case where we have to repeat a chain of
951 * descriptors...
952 */
953 if ((xt->numf > 1) && (xt->frame_size > 1))
6007ccb5
MR
954 return NULL;
955
268914f4
AB
956 dev_dbg(chan2dev(chan), "%s: src=%pad, dest=%pad, numf=%d, frame_size=%d, flags=0x%lx\n",
957 __func__, &xt->src_start, &xt->dst_start, xt->numf,
6007ccb5
MR
958 xt->frame_size, flags);
959
960 src_addr = xt->src_start;
961 dst_addr = xt->dst_start;
962
4e538578
MR
963 if (xt->numf > 1) {
964 first = at_xdmac_interleaved_queue_desc(chan, atchan,
965 NULL,
966 src_addr, dst_addr,
967 xt, xt->sgl);
968 for (i = 0; i < xt->numf; i++)
969 at_xdmac_increment_block_count(chan, first);
62b5cb75
LD
970
971 dev_dbg(chan2dev(chan), "%s: add desc 0x%p to descs_list 0x%p\n",
972 __func__, first, first);
973 list_add_tail(&first->desc_node, &first->descs_list);
4e538578
MR
974 } else {
975 for (i = 0; i < xt->frame_size; i++) {
976 size_t src_icg = 0, dst_icg = 0;
977 struct at_xdmac_desc *desc;
6007ccb5 978
4e538578 979 chunk = xt->sgl + i;
6007ccb5 980
4e538578
MR
981 dst_icg = dmaengine_get_dst_icg(xt, chunk);
982 src_icg = dmaengine_get_src_icg(xt, chunk);
6007ccb5 983
4e538578
MR
984 src_skip = chunk->size + src_icg;
985 dst_skip = chunk->size + dst_icg;
6007ccb5 986
6007ccb5 987 dev_dbg(chan2dev(chan),
4e538578
MR
988 "%s: chunk size=%d, src icg=%d, dst icg=%d\n",
989 __func__, chunk->size, src_icg, dst_icg);
990
991 desc = at_xdmac_interleaved_queue_desc(chan, atchan,
992 prev,
993 src_addr, dst_addr,
994 xt, chunk);
995 if (!desc) {
996 list_splice_init(&first->descs_list,
997 &atchan->free_descs_list);
998 return NULL;
999 }
1000
1001 if (!first)
1002 first = desc;
1003
1004 dev_dbg(chan2dev(chan), "%s: add desc 0x%p to descs_list 0x%p\n",
1005 __func__, desc, first);
1006 list_add_tail(&desc->desc_node, &first->descs_list);
1007
1008 if (xt->src_sgl)
1009 src_addr += src_skip;
1010
1011 if (xt->dst_sgl)
1012 dst_addr += dst_skip;
1013
1014 len += chunk->size;
1015 prev = desc;
6007ccb5 1016 }
6007ccb5
MR
1017 }
1018
1019 first->tx_dma_desc.cookie = -EBUSY;
1020 first->tx_dma_desc.flags = flags;
1021 first->xfer_size = len;
1022
1023 return &first->tx_dma_desc;
1024}
1025
e1f7c9ee
LD
1026static struct dma_async_tx_descriptor *
1027at_xdmac_prep_dma_memcpy(struct dma_chan *chan, dma_addr_t dest, dma_addr_t src,
1028 size_t len, unsigned long flags)
1029{
1030 struct at_xdmac_chan *atchan = to_at_xdmac_chan(chan);
1031 struct at_xdmac_desc *first = NULL, *prev = NULL;
1032 size_t remaining_size = len, xfer_size = 0, ublen;
1033 dma_addr_t src_addr = src, dst_addr = dest;
1034 u32 dwidth;
1035 /*
1036 * WARNING: We don't know the direction, it involves we can't
1037 * dynamically set the source and dest interface so we have to use the
1038 * same one. Only interface 0 allows EBI access. Hopefully we can
1039 * access DDR through both ports (at least on SAMA5D4x), so we can use
1040 * the same interface for source and dest, that solves the fact we
1041 * don't know the direction.
1042 */
1043 u32 chan_cc = AT_XDMAC_CC_DAM_INCREMENTED_AM
1044 | AT_XDMAC_CC_SAM_INCREMENTED_AM
1045 | AT_XDMAC_CC_DIF(0)
1046 | AT_XDMAC_CC_SIF(0)
1047 | AT_XDMAC_CC_MBSIZE_SIXTEEN
1048 | AT_XDMAC_CC_TYPE_MEM_TRAN;
4c374fc7 1049 unsigned long irqflags;
e1f7c9ee 1050
82e24246
VK
1051 dev_dbg(chan2dev(chan), "%s: src=%pad, dest=%pad, len=%zd, flags=0x%lx\n",
1052 __func__, &src, &dest, len, flags);
e1f7c9ee
LD
1053
1054 if (unlikely(!len))
1055 return NULL;
1056
f0816a36 1057 dwidth = at_xdmac_align_width(chan, src_addr | dst_addr);
e1f7c9ee
LD
1058
1059 /* Prepare descriptors. */
1060 while (remaining_size) {
1061 struct at_xdmac_desc *desc = NULL;
1062
c66ec04e 1063 dev_dbg(chan2dev(chan), "%s: remaining_size=%zu\n", __func__, remaining_size);
e1f7c9ee 1064
4c374fc7 1065 spin_lock_irqsave(&atchan->lock, irqflags);
e1f7c9ee 1066 desc = at_xdmac_get_desc(atchan);
4c374fc7 1067 spin_unlock_irqrestore(&atchan->lock, irqflags);
e1f7c9ee
LD
1068 if (!desc) {
1069 dev_err(chan2dev(chan), "can't get descriptor\n");
1070 if (first)
1071 list_splice_init(&first->descs_list, &atchan->free_descs_list);
1072 return NULL;
1073 }
1074
1075 /* Update src and dest addresses. */
1076 src_addr += xfer_size;
1077 dst_addr += xfer_size;
1078
1079 if (remaining_size >= AT_XDMAC_MBR_UBC_UBLEN_MAX << dwidth)
1080 xfer_size = AT_XDMAC_MBR_UBC_UBLEN_MAX << dwidth;
1081 else
1082 xfer_size = remaining_size;
1083
c66ec04e 1084 dev_dbg(chan2dev(chan), "%s: xfer_size=%zu\n", __func__, xfer_size);
e1f7c9ee
LD
1085
1086 /* Check remaining length and change data width if needed. */
f0816a36
MR
1087 dwidth = at_xdmac_align_width(chan,
1088 src_addr | dst_addr | xfer_size);
e1f7c9ee
LD
1089 chan_cc |= AT_XDMAC_CC_DWIDTH(dwidth);
1090
1091 ublen = xfer_size >> dwidth;
1092 remaining_size -= xfer_size;
1093
1094 desc->lld.mbr_sa = src_addr;
1095 desc->lld.mbr_da = dst_addr;
1096 desc->lld.mbr_ubc = AT_XDMAC_MBR_UBC_NDV2
1097 | AT_XDMAC_MBR_UBC_NDEN
1098 | AT_XDMAC_MBR_UBC_NSEN
e1f7c9ee
LD
1099 | ublen;
1100 desc->lld.mbr_cfg = chan_cc;
1101
1102 dev_dbg(chan2dev(chan),
82e24246
VK
1103 "%s: lld: mbr_sa=%pad, mbr_da=%pad, mbr_ubc=0x%08x, mbr_cfg=0x%08x\n",
1104 __func__, &desc->lld.mbr_sa, &desc->lld.mbr_da, desc->lld.mbr_ubc, desc->lld.mbr_cfg);
e1f7c9ee
LD
1105
1106 /* Chain lld. */
0d0ee751
MR
1107 if (prev)
1108 at_xdmac_queue_desc(chan, prev, desc);
e1f7c9ee
LD
1109
1110 prev = desc;
1111 if (!first)
1112 first = desc;
1113
1114 dev_dbg(chan2dev(chan), "%s: add desc 0x%p to descs_list 0x%p\n",
1115 __func__, desc, first);
1116 list_add_tail(&desc->desc_node, &first->descs_list);
1117 }
1118
1119 first->tx_dma_desc.flags = flags;
1120 first->xfer_size = len;
1121
1122 return &first->tx_dma_desc;
1123}
1124
b206d9a2
MR
1125static struct at_xdmac_desc *at_xdmac_memset_create_desc(struct dma_chan *chan,
1126 struct at_xdmac_chan *atchan,
1127 dma_addr_t dst_addr,
1128 size_t len,
1129 int value)
1130{
1131 struct at_xdmac_desc *desc;
1132 unsigned long flags;
1133 size_t ublen;
1134 u32 dwidth;
1135 /*
1136 * WARNING: The channel configuration is set here since there is no
1137 * dmaengine_slave_config call in this case. Moreover we don't know the
1138 * direction, it involves we can't dynamically set the source and dest
1139 * interface so we have to use the same one. Only interface 0 allows EBI
1140 * access. Hopefully we can access DDR through both ports (at least on
1141 * SAMA5D4x), so we can use the same interface for source and dest,
1142 * that solves the fact we don't know the direction.
1143 */
67a6eedc 1144 u32 chan_cc = AT_XDMAC_CC_DAM_UBS_AM
b206d9a2
MR
1145 | AT_XDMAC_CC_SAM_INCREMENTED_AM
1146 | AT_XDMAC_CC_DIF(0)
1147 | AT_XDMAC_CC_SIF(0)
1148 | AT_XDMAC_CC_MBSIZE_SIXTEEN
1149 | AT_XDMAC_CC_MEMSET_HW_MODE
1150 | AT_XDMAC_CC_TYPE_MEM_TRAN;
1151
1152 dwidth = at_xdmac_align_width(chan, dst_addr);
1153
1154 if (len >= (AT_XDMAC_MBR_UBC_UBLEN_MAX << dwidth)) {
1155 dev_err(chan2dev(chan),
1156 "%s: Transfer too large, aborting...\n",
1157 __func__);
1158 return NULL;
1159 }
1160
1161 spin_lock_irqsave(&atchan->lock, flags);
1162 desc = at_xdmac_get_desc(atchan);
1163 spin_unlock_irqrestore(&atchan->lock, flags);
1164 if (!desc) {
1165 dev_err(chan2dev(chan), "can't get descriptor\n");
1166 return NULL;
1167 }
1168
1169 chan_cc |= AT_XDMAC_CC_DWIDTH(dwidth);
1170
1171 ublen = len >> dwidth;
1172
1173 desc->lld.mbr_da = dst_addr;
1174 desc->lld.mbr_ds = value;
1175 desc->lld.mbr_ubc = AT_XDMAC_MBR_UBC_NDV3
1176 | AT_XDMAC_MBR_UBC_NDEN
1177 | AT_XDMAC_MBR_UBC_NSEN
1178 | ublen;
1179 desc->lld.mbr_cfg = chan_cc;
1180
1181 dev_dbg(chan2dev(chan),
268914f4
AB
1182 "%s: lld: mbr_da=%pad, mbr_ds=%pad, mbr_ubc=0x%08x, mbr_cfg=0x%08x\n",
1183 __func__, &desc->lld.mbr_da, &desc->lld.mbr_ds, desc->lld.mbr_ubc,
b206d9a2
MR
1184 desc->lld.mbr_cfg);
1185
1186 return desc;
1187}
1188
1189struct dma_async_tx_descriptor *
1190at_xdmac_prep_dma_memset(struct dma_chan *chan, dma_addr_t dest, int value,
1191 size_t len, unsigned long flags)
1192{
1193 struct at_xdmac_chan *atchan = to_at_xdmac_chan(chan);
1194 struct at_xdmac_desc *desc;
1195
268914f4
AB
1196 dev_dbg(chan2dev(chan), "%s: dest=%pad, len=%d, pattern=0x%x, flags=0x%lx\n",
1197 __func__, &dest, len, value, flags);
b206d9a2
MR
1198
1199 if (unlikely(!len))
1200 return NULL;
1201
1202 desc = at_xdmac_memset_create_desc(chan, atchan, dest, len, value);
1203 list_add_tail(&desc->desc_node, &desc->descs_list);
1204
1205 desc->tx_dma_desc.cookie = -EBUSY;
1206 desc->tx_dma_desc.flags = flags;
1207 desc->xfer_size = len;
1208
1209 return &desc->tx_dma_desc;
1210}
1211
67a6eedc
MR
1212static struct dma_async_tx_descriptor *
1213at_xdmac_prep_dma_memset_sg(struct dma_chan *chan, struct scatterlist *sgl,
1214 unsigned int sg_len, int value,
1215 unsigned long flags)
1216{
1217 struct at_xdmac_chan *atchan = to_at_xdmac_chan(chan);
1218 struct at_xdmac_desc *desc, *pdesc = NULL,
1219 *ppdesc = NULL, *first = NULL;
1220 struct scatterlist *sg, *psg = NULL, *ppsg = NULL;
1221 size_t stride = 0, pstride = 0, len = 0;
1222 int i;
1223
1224 if (!sgl)
1225 return NULL;
1226
1227 dev_dbg(chan2dev(chan), "%s: sg_len=%d, value=0x%x, flags=0x%lx\n",
1228 __func__, sg_len, value, flags);
1229
1230 /* Prepare descriptors. */
1231 for_each_sg(sgl, sg, sg_len, i) {
268914f4
AB
1232 dev_dbg(chan2dev(chan), "%s: dest=%pad, len=%d, pattern=0x%x, flags=0x%lx\n",
1233 __func__, &sg_dma_address(sg), sg_dma_len(sg),
67a6eedc
MR
1234 value, flags);
1235 desc = at_xdmac_memset_create_desc(chan, atchan,
1236 sg_dma_address(sg),
1237 sg_dma_len(sg),
1238 value);
1239 if (!desc && first)
1240 list_splice_init(&first->descs_list,
1241 &atchan->free_descs_list);
1242
1243 if (!first)
1244 first = desc;
1245
1246 /* Update our strides */
1247 pstride = stride;
1248 if (psg)
1249 stride = sg_dma_address(sg) -
1250 (sg_dma_address(psg) + sg_dma_len(psg));
1251
1252 /*
1253 * The scatterlist API gives us only the address and
1254 * length of each elements.
1255 *
1256 * Unfortunately, we don't have the stride, which we
1257 * will need to compute.
1258 *
1259 * That make us end up in a situation like this one:
1260 * len stride len stride len
1261 * +-------+ +-------+ +-------+
1262 * | N-2 | | N-1 | | N |
1263 * +-------+ +-------+ +-------+
1264 *
1265 * We need all these three elements (N-2, N-1 and N)
1266 * to actually take the decision on whether we need to
1267 * queue N-1 or reuse N-2.
1268 *
1269 * We will only consider N if it is the last element.
1270 */
1271 if (ppdesc && pdesc) {
1272 if ((stride == pstride) &&
1273 (sg_dma_len(ppsg) == sg_dma_len(psg))) {
1274 dev_dbg(chan2dev(chan),
1275 "%s: desc 0x%p can be merged with desc 0x%p\n",
1276 __func__, pdesc, ppdesc);
1277
1278 /*
1279 * Increment the block count of the
1280 * N-2 descriptor
1281 */
1282 at_xdmac_increment_block_count(chan, ppdesc);
1283 ppdesc->lld.mbr_dus = stride;
1284
1285 /*
1286 * Put back the N-1 descriptor in the
1287 * free descriptor list
1288 */
1289 list_add_tail(&pdesc->desc_node,
1290 &atchan->free_descs_list);
1291
1292 /*
1293 * Make our N-1 descriptor pointer
1294 * point to the N-2 since they were
1295 * actually merged.
1296 */
1297 pdesc = ppdesc;
1298
1299 /*
1300 * Rule out the case where we don't have
1301 * pstride computed yet (our second sg
1302 * element)
1303 *
1304 * We also want to catch the case where there
1305 * would be a negative stride,
1306 */
1307 } else if (pstride ||
1308 sg_dma_address(sg) < sg_dma_address(psg)) {
1309 /*
1310 * Queue the N-1 descriptor after the
1311 * N-2
1312 */
1313 at_xdmac_queue_desc(chan, ppdesc, pdesc);
1314
1315 /*
1316 * Add the N-1 descriptor to the list
1317 * of the descriptors used for this
1318 * transfer
1319 */
1320 list_add_tail(&desc->desc_node,
1321 &first->descs_list);
1322 dev_dbg(chan2dev(chan),
1323 "%s: add desc 0x%p to descs_list 0x%p\n",
1324 __func__, desc, first);
1325 }
1326 }
1327
1328 /*
1329 * If we are the last element, just see if we have the
1330 * same size than the previous element.
1331 *
1332 * If so, we can merge it with the previous descriptor
1333 * since we don't care about the stride anymore.
1334 */
1335 if ((i == (sg_len - 1)) &&
1336 sg_dma_len(ppsg) == sg_dma_len(psg)) {
1337 dev_dbg(chan2dev(chan),
1338 "%s: desc 0x%p can be merged with desc 0x%p\n",
1339 __func__, desc, pdesc);
1340
1341 /*
1342 * Increment the block count of the N-1
1343 * descriptor
1344 */
1345 at_xdmac_increment_block_count(chan, pdesc);
1346 pdesc->lld.mbr_dus = stride;
1347
1348 /*
1349 * Put back the N descriptor in the free
1350 * descriptor list
1351 */
1352 list_add_tail(&desc->desc_node,
1353 &atchan->free_descs_list);
1354 }
1355
1356 /* Update our descriptors */
1357 ppdesc = pdesc;
1358 pdesc = desc;
1359
1360 /* Update our scatter pointers */
1361 ppsg = psg;
1362 psg = sg;
1363
1364 len += sg_dma_len(sg);
1365 }
1366
1367 first->tx_dma_desc.cookie = -EBUSY;
1368 first->tx_dma_desc.flags = flags;
1369 first->xfer_size = len;
1370
1371 return &first->tx_dma_desc;
1372}
1373
e1f7c9ee
LD
1374static enum dma_status
1375at_xdmac_tx_status(struct dma_chan *chan, dma_cookie_t cookie,
1376 struct dma_tx_state *txstate)
1377{
1378 struct at_xdmac_chan *atchan = to_at_xdmac_chan(chan);
1379 struct at_xdmac *atxdmac = to_at_xdmac(atchan->chan.device);
1380 struct at_xdmac_desc *desc, *_desc;
1381 struct list_head *descs_list;
1382 enum dma_status ret;
1383 int residue;
4e097820 1384 u32 cur_nda, mask, value;
be835074 1385 u8 dwidth = 0;
4c374fc7 1386 unsigned long flags;
e1f7c9ee
LD
1387
1388 ret = dma_cookie_status(chan, cookie, txstate);
1389 if (ret == DMA_COMPLETE)
1390 return ret;
1391
1392 if (!txstate)
1393 return ret;
1394
4c374fc7 1395 spin_lock_irqsave(&atchan->lock, flags);
e1f7c9ee
LD
1396
1397 desc = list_first_entry(&atchan->xfers_list, struct at_xdmac_desc, xfer_node);
1398
1399 /*
1400 * If the transfer has not been started yet, don't need to compute the
1401 * residue, it's the transfer length.
1402 */
1403 if (!desc->active_xfer) {
1404 dma_set_residue(txstate, desc->xfer_size);
4c374fc7 1405 goto spin_unlock;
e1f7c9ee
LD
1406 }
1407
1408 residue = desc->xfer_size;
4e097820
CP
1409 /*
1410 * Flush FIFO: only relevant when the transfer is source peripheral
1411 * synchronized.
1412 */
1413 mask = AT_XDMAC_CC_TYPE | AT_XDMAC_CC_DSYNC;
1414 value = AT_XDMAC_CC_TYPE_PER_TRAN | AT_XDMAC_CC_DSYNC_PER2MEM;
be835074 1415 if ((desc->lld.mbr_cfg & mask) == value) {
4e097820
CP
1416 at_xdmac_write(atxdmac, AT_XDMAC_GSWF, atchan->mask);
1417 while (!(at_xdmac_chan_read(atchan, AT_XDMAC_CIS) & AT_XDMAC_CIS_FIS))
1418 cpu_relax();
1419 }
e1f7c9ee
LD
1420
1421 cur_nda = at_xdmac_chan_read(atchan, AT_XDMAC_CNDA) & 0xfffffffc;
1422 /*
1423 * Remove size of all microblocks already transferred and the current
1424 * one. Then add the remaining size to transfer of the current
1425 * microblock.
1426 */
1427 descs_list = &desc->descs_list;
1428 list_for_each_entry_safe(desc, _desc, descs_list, desc_node) {
be835074 1429 dwidth = at_xdmac_get_dwidth(desc->lld.mbr_cfg);
e1f7c9ee
LD
1430 residue -= (desc->lld.mbr_ubc & 0xffffff) << dwidth;
1431 if ((desc->lld.mbr_nda & 0xfffffffc) == cur_nda)
1432 break;
1433 }
1434 residue += at_xdmac_chan_read(atchan, AT_XDMAC_CUBC) << dwidth;
1435
e1f7c9ee
LD
1436 dma_set_residue(txstate, residue);
1437
1438 dev_dbg(chan2dev(chan),
82e24246
VK
1439 "%s: desc=0x%p, tx_dma_desc.phys=%pad, tx_status=%d, cookie=%d, residue=%d\n",
1440 __func__, desc, &desc->tx_dma_desc.phys, ret, cookie, residue);
e1f7c9ee 1441
4c374fc7
LD
1442spin_unlock:
1443 spin_unlock_irqrestore(&atchan->lock, flags);
e1f7c9ee
LD
1444 return ret;
1445}
1446
1447/* Call must be protected by lock. */
1448static void at_xdmac_remove_xfer(struct at_xdmac_chan *atchan,
1449 struct at_xdmac_desc *desc)
1450{
1451 dev_dbg(chan2dev(&atchan->chan), "%s: desc 0x%p\n", __func__, desc);
1452
1453 /*
1454 * Remove the transfer from the transfer list then move the transfer
1455 * descriptors into the free descriptors list.
1456 */
1457 list_del(&desc->xfer_node);
1458 list_splice_init(&desc->descs_list, &atchan->free_descs_list);
1459}
1460
1461static void at_xdmac_advance_work(struct at_xdmac_chan *atchan)
1462{
1463 struct at_xdmac_desc *desc;
4c374fc7 1464 unsigned long flags;
e1f7c9ee 1465
4c374fc7 1466 spin_lock_irqsave(&atchan->lock, flags);
e1f7c9ee
LD
1467
1468 /*
1469 * If channel is enabled, do nothing, advance_work will be triggered
1470 * after the interruption.
1471 */
1472 if (!at_xdmac_chan_is_enabled(atchan) && !list_empty(&atchan->xfers_list)) {
1473 desc = list_first_entry(&atchan->xfers_list,
1474 struct at_xdmac_desc,
1475 xfer_node);
1476 dev_vdbg(chan2dev(&atchan->chan), "%s: desc 0x%p\n", __func__, desc);
1477 if (!desc->active_xfer)
1478 at_xdmac_start_xfer(atchan, desc);
1479 }
1480
4c374fc7 1481 spin_unlock_irqrestore(&atchan->lock, flags);
e1f7c9ee
LD
1482}
1483
1484static void at_xdmac_handle_cyclic(struct at_xdmac_chan *atchan)
1485{
1486 struct at_xdmac_desc *desc;
1487 struct dma_async_tx_descriptor *txd;
1488
1489 desc = list_first_entry(&atchan->xfers_list, struct at_xdmac_desc, xfer_node);
1490 txd = &desc->tx_dma_desc;
1491
1492 if (txd->callback && (txd->flags & DMA_PREP_INTERRUPT))
1493 txd->callback(txd->callback_param);
1494}
1495
1496static void at_xdmac_tasklet(unsigned long data)
1497{
1498 struct at_xdmac_chan *atchan = (struct at_xdmac_chan *)data;
1499 struct at_xdmac_desc *desc;
1500 u32 error_mask;
1501
1502 dev_dbg(chan2dev(&atchan->chan), "%s: status=0x%08lx\n",
1503 __func__, atchan->status);
1504
1505 error_mask = AT_XDMAC_CIS_RBEIS
1506 | AT_XDMAC_CIS_WBEIS
1507 | AT_XDMAC_CIS_ROIS;
1508
1509 if (at_xdmac_chan_is_cyclic(atchan)) {
1510 at_xdmac_handle_cyclic(atchan);
1511 } else if ((atchan->status & AT_XDMAC_CIS_LIS)
1512 || (atchan->status & error_mask)) {
1513 struct dma_async_tx_descriptor *txd;
1514
1515 if (atchan->status & AT_XDMAC_CIS_RBEIS)
1516 dev_err(chan2dev(&atchan->chan), "read bus error!!!");
1517 if (atchan->status & AT_XDMAC_CIS_WBEIS)
1518 dev_err(chan2dev(&atchan->chan), "write bus error!!!");
1519 if (atchan->status & AT_XDMAC_CIS_ROIS)
1520 dev_err(chan2dev(&atchan->chan), "request overflow error!!!");
1521
1522 spin_lock_bh(&atchan->lock);
1523 desc = list_first_entry(&atchan->xfers_list,
1524 struct at_xdmac_desc,
1525 xfer_node);
1526 dev_vdbg(chan2dev(&atchan->chan), "%s: desc 0x%p\n", __func__, desc);
1527 BUG_ON(!desc->active_xfer);
1528
1529 txd = &desc->tx_dma_desc;
1530
1531 at_xdmac_remove_xfer(atchan, desc);
1532 spin_unlock_bh(&atchan->lock);
1533
1534 if (!at_xdmac_chan_is_cyclic(atchan)) {
1535 dma_cookie_complete(txd);
1536 if (txd->callback && (txd->flags & DMA_PREP_INTERRUPT))
1537 txd->callback(txd->callback_param);
1538 }
1539
1540 dma_run_dependencies(txd);
1541
1542 at_xdmac_advance_work(atchan);
1543 }
1544}
1545
1546static irqreturn_t at_xdmac_interrupt(int irq, void *dev_id)
1547{
1548 struct at_xdmac *atxdmac = (struct at_xdmac *)dev_id;
1549 struct at_xdmac_chan *atchan;
1550 u32 imr, status, pending;
1551 u32 chan_imr, chan_status;
1552 int i, ret = IRQ_NONE;
1553
1554 do {
1555 imr = at_xdmac_read(atxdmac, AT_XDMAC_GIM);
1556 status = at_xdmac_read(atxdmac, AT_XDMAC_GIS);
1557 pending = status & imr;
1558
1559 dev_vdbg(atxdmac->dma.dev,
1560 "%s: status=0x%08x, imr=0x%08x, pending=0x%08x\n",
1561 __func__, status, imr, pending);
1562
1563 if (!pending)
1564 break;
1565
1566 /* We have to find which channel has generated the interrupt. */
1567 for (i = 0; i < atxdmac->dma.chancnt; i++) {
1568 if (!((1 << i) & pending))
1569 continue;
1570
1571 atchan = &atxdmac->chan[i];
1572 chan_imr = at_xdmac_chan_read(atchan, AT_XDMAC_CIM);
1573 chan_status = at_xdmac_chan_read(atchan, AT_XDMAC_CIS);
1574 atchan->status = chan_status & chan_imr;
1575 dev_vdbg(atxdmac->dma.dev,
1576 "%s: chan%d: imr=0x%x, status=0x%x\n",
1577 __func__, i, chan_imr, chan_status);
1578 dev_vdbg(chan2dev(&atchan->chan),
1579 "%s: CC=0x%08x CNDA=0x%08x, CNDC=0x%08x, CSA=0x%08x, CDA=0x%08x, CUBC=0x%08x\n",
1580 __func__,
1581 at_xdmac_chan_read(atchan, AT_XDMAC_CC),
1582 at_xdmac_chan_read(atchan, AT_XDMAC_CNDA),
1583 at_xdmac_chan_read(atchan, AT_XDMAC_CNDC),
1584 at_xdmac_chan_read(atchan, AT_XDMAC_CSA),
1585 at_xdmac_chan_read(atchan, AT_XDMAC_CDA),
1586 at_xdmac_chan_read(atchan, AT_XDMAC_CUBC));
1587
1588 if (atchan->status & (AT_XDMAC_CIS_RBEIS | AT_XDMAC_CIS_WBEIS))
1589 at_xdmac_write(atxdmac, AT_XDMAC_GD, atchan->mask);
1590
1591 tasklet_schedule(&atchan->tasklet);
1592 ret = IRQ_HANDLED;
1593 }
1594
1595 } while (pending);
1596
1597 return ret;
1598}
1599
1600static void at_xdmac_issue_pending(struct dma_chan *chan)
1601{
1602 struct at_xdmac_chan *atchan = to_at_xdmac_chan(chan);
1603
1604 dev_dbg(chan2dev(&atchan->chan), "%s\n", __func__);
1605
1606 if (!at_xdmac_chan_is_cyclic(atchan))
1607 at_xdmac_advance_work(atchan);
1608
1609 return;
1610}
1611
3d138877
LD
1612static int at_xdmac_device_config(struct dma_chan *chan,
1613 struct dma_slave_config *config)
1614{
1615 struct at_xdmac_chan *atchan = to_at_xdmac_chan(chan);
1616 int ret;
4c374fc7 1617 unsigned long flags;
3d138877
LD
1618
1619 dev_dbg(chan2dev(chan), "%s\n", __func__);
1620
4c374fc7 1621 spin_lock_irqsave(&atchan->lock, flags);
3d138877 1622 ret = at_xdmac_set_slave_config(chan, config);
4c374fc7 1623 spin_unlock_irqrestore(&atchan->lock, flags);
3d138877
LD
1624
1625 return ret;
1626}
1627
1628static int at_xdmac_device_pause(struct dma_chan *chan)
e1f7c9ee 1629{
e1f7c9ee
LD
1630 struct at_xdmac_chan *atchan = to_at_xdmac_chan(chan);
1631 struct at_xdmac *atxdmac = to_at_xdmac(atchan->chan.device);
4c374fc7 1632 unsigned long flags;
e1f7c9ee 1633
3d138877 1634 dev_dbg(chan2dev(chan), "%s\n", __func__);
e1f7c9ee 1635
cbb85e67
CP
1636 if (test_and_set_bit(AT_XDMAC_CHAN_IS_PAUSED, &atchan->status))
1637 return 0;
1638
4c374fc7 1639 spin_lock_irqsave(&atchan->lock, flags);
3d138877 1640 at_xdmac_write(atxdmac, AT_XDMAC_GRWS, atchan->mask);
cbb85e67
CP
1641 while (at_xdmac_chan_read(atchan, AT_XDMAC_CC)
1642 & (AT_XDMAC_CC_WRIP | AT_XDMAC_CC_RDIP))
1643 cpu_relax();
4c374fc7 1644 spin_unlock_irqrestore(&atchan->lock, flags);
e1f7c9ee 1645
3d138877
LD
1646 return 0;
1647}
e1f7c9ee 1648
3d138877
LD
1649static int at_xdmac_device_resume(struct dma_chan *chan)
1650{
1651 struct at_xdmac_chan *atchan = to_at_xdmac_chan(chan);
1652 struct at_xdmac *atxdmac = to_at_xdmac(atchan->chan.device);
4c374fc7 1653 unsigned long flags;
e1f7c9ee 1654
3d138877 1655 dev_dbg(chan2dev(chan), "%s\n", __func__);
e1f7c9ee 1656
4c374fc7 1657 spin_lock_irqsave(&atchan->lock, flags);
0434a231 1658 if (!at_xdmac_chan_is_paused(atchan)) {
4c374fc7 1659 spin_unlock_irqrestore(&atchan->lock, flags);
3d138877 1660 return 0;
0434a231 1661 }
e1f7c9ee 1662
3d138877
LD
1663 at_xdmac_write(atxdmac, AT_XDMAC_GRWR, atchan->mask);
1664 clear_bit(AT_XDMAC_CHAN_IS_PAUSED, &atchan->status);
4c374fc7 1665 spin_unlock_irqrestore(&atchan->lock, flags);
3d138877
LD
1666
1667 return 0;
1668}
e1f7c9ee 1669
3d138877
LD
1670static int at_xdmac_device_terminate_all(struct dma_chan *chan)
1671{
1672 struct at_xdmac_desc *desc, *_desc;
1673 struct at_xdmac_chan *atchan = to_at_xdmac_chan(chan);
1674 struct at_xdmac *atxdmac = to_at_xdmac(atchan->chan.device);
4c374fc7 1675 unsigned long flags;
e1f7c9ee 1676
3d138877 1677 dev_dbg(chan2dev(chan), "%s\n", __func__);
e1f7c9ee 1678
4c374fc7 1679 spin_lock_irqsave(&atchan->lock, flags);
3d138877
LD
1680 at_xdmac_write(atxdmac, AT_XDMAC_GD, atchan->mask);
1681 while (at_xdmac_read(atxdmac, AT_XDMAC_GS) & atchan->mask)
1682 cpu_relax();
e1f7c9ee 1683
3d138877
LD
1684 /* Cancel all pending transfers. */
1685 list_for_each_entry_safe(desc, _desc, &atchan->xfers_list, xfer_node)
1686 at_xdmac_remove_xfer(atchan, desc);
e1f7c9ee 1687
3d138877 1688 clear_bit(AT_XDMAC_CHAN_IS_CYCLIC, &atchan->status);
4c374fc7 1689 spin_unlock_irqrestore(&atchan->lock, flags);
e1f7c9ee 1690
3d138877 1691 return 0;
e1f7c9ee
LD
1692}
1693
1694static int at_xdmac_alloc_chan_resources(struct dma_chan *chan)
1695{
1696 struct at_xdmac_chan *atchan = to_at_xdmac_chan(chan);
1697 struct at_xdmac_desc *desc;
1698 int i;
4c374fc7 1699 unsigned long flags;
e1f7c9ee 1700
4c374fc7 1701 spin_lock_irqsave(&atchan->lock, flags);
e1f7c9ee
LD
1702
1703 if (at_xdmac_chan_is_enabled(atchan)) {
1704 dev_err(chan2dev(chan),
1705 "can't allocate channel resources (channel enabled)\n");
1706 i = -EIO;
1707 goto spin_unlock;
1708 }
1709
1710 if (!list_empty(&atchan->free_descs_list)) {
1711 dev_err(chan2dev(chan),
1712 "can't allocate channel resources (channel not free from a previous use)\n");
1713 i = -EIO;
1714 goto spin_unlock;
1715 }
1716
1717 for (i = 0; i < init_nr_desc_per_channel; i++) {
1718 desc = at_xdmac_alloc_desc(chan, GFP_ATOMIC);
1719 if (!desc) {
1720 dev_warn(chan2dev(chan),
1721 "only %d descriptors have been allocated\n", i);
1722 break;
1723 }
1724 list_add_tail(&desc->desc_node, &atchan->free_descs_list);
1725 }
1726
1727 dma_cookie_init(chan);
1728
1729 dev_dbg(chan2dev(chan), "%s: allocated %d descriptors\n", __func__, i);
1730
1731spin_unlock:
4c374fc7 1732 spin_unlock_irqrestore(&atchan->lock, flags);
e1f7c9ee
LD
1733 return i;
1734}
1735
1736static void at_xdmac_free_chan_resources(struct dma_chan *chan)
1737{
1738 struct at_xdmac_chan *atchan = to_at_xdmac_chan(chan);
1739 struct at_xdmac *atxdmac = to_at_xdmac(chan->device);
1740 struct at_xdmac_desc *desc, *_desc;
1741
1742 list_for_each_entry_safe(desc, _desc, &atchan->free_descs_list, desc_node) {
1743 dev_dbg(chan2dev(chan), "%s: freeing descriptor %p\n", __func__, desc);
1744 list_del(&desc->desc_node);
1745 dma_pool_free(atxdmac->at_xdmac_desc_pool, desc, desc->tx_dma_desc.phys);
1746 }
1747
1748 return;
1749}
1750
e1f7c9ee
LD
1751#ifdef CONFIG_PM
1752static int atmel_xdmac_prepare(struct device *dev)
1753{
1754 struct platform_device *pdev = to_platform_device(dev);
1755 struct at_xdmac *atxdmac = platform_get_drvdata(pdev);
1756 struct dma_chan *chan, *_chan;
1757
1758 list_for_each_entry_safe(chan, _chan, &atxdmac->dma.channels, device_node) {
1759 struct at_xdmac_chan *atchan = to_at_xdmac_chan(chan);
1760
1761 /* Wait for transfer completion, except in cyclic case. */
1762 if (at_xdmac_chan_is_enabled(atchan) && !at_xdmac_chan_is_cyclic(atchan))
1763 return -EAGAIN;
1764 }
1765 return 0;
1766}
1767#else
1768# define atmel_xdmac_prepare NULL
1769#endif
1770
1771#ifdef CONFIG_PM_SLEEP
1772static int atmel_xdmac_suspend(struct device *dev)
1773{
1774 struct platform_device *pdev = to_platform_device(dev);
1775 struct at_xdmac *atxdmac = platform_get_drvdata(pdev);
1776 struct dma_chan *chan, *_chan;
1777
1778 list_for_each_entry_safe(chan, _chan, &atxdmac->dma.channels, device_node) {
1779 struct at_xdmac_chan *atchan = to_at_xdmac_chan(chan);
1780
734bb9a7 1781 atchan->save_cc = at_xdmac_chan_read(atchan, AT_XDMAC_CC);
e1f7c9ee
LD
1782 if (at_xdmac_chan_is_cyclic(atchan)) {
1783 if (!at_xdmac_chan_is_paused(atchan))
3d138877 1784 at_xdmac_device_pause(chan);
e1f7c9ee
LD
1785 atchan->save_cim = at_xdmac_chan_read(atchan, AT_XDMAC_CIM);
1786 atchan->save_cnda = at_xdmac_chan_read(atchan, AT_XDMAC_CNDA);
1787 atchan->save_cndc = at_xdmac_chan_read(atchan, AT_XDMAC_CNDC);
1788 }
1789 }
1790 atxdmac->save_gim = at_xdmac_read(atxdmac, AT_XDMAC_GIM);
1791
1792 at_xdmac_off(atxdmac);
1793 clk_disable_unprepare(atxdmac->clk);
1794 return 0;
1795}
1796
1797static int atmel_xdmac_resume(struct device *dev)
1798{
1799 struct platform_device *pdev = to_platform_device(dev);
1800 struct at_xdmac *atxdmac = platform_get_drvdata(pdev);
1801 struct at_xdmac_chan *atchan;
1802 struct dma_chan *chan, *_chan;
1803 int i;
e1f7c9ee
LD
1804
1805 clk_prepare_enable(atxdmac->clk);
1806
1807 /* Clear pending interrupts. */
1808 for (i = 0; i < atxdmac->dma.chancnt; i++) {
1809 atchan = &atxdmac->chan[i];
1810 while (at_xdmac_chan_read(atchan, AT_XDMAC_CIS))
1811 cpu_relax();
1812 }
1813
1814 at_xdmac_write(atxdmac, AT_XDMAC_GIE, atxdmac->save_gim);
1815 at_xdmac_write(atxdmac, AT_XDMAC_GE, atxdmac->save_gs);
1816 list_for_each_entry_safe(chan, _chan, &atxdmac->dma.channels, device_node) {
1817 atchan = to_at_xdmac_chan(chan);
734bb9a7 1818 at_xdmac_chan_write(atchan, AT_XDMAC_CC, atchan->save_cc);
e1f7c9ee
LD
1819 if (at_xdmac_chan_is_cyclic(atchan)) {
1820 at_xdmac_chan_write(atchan, AT_XDMAC_CNDA, atchan->save_cnda);
1821 at_xdmac_chan_write(atchan, AT_XDMAC_CNDC, atchan->save_cndc);
1822 at_xdmac_chan_write(atchan, AT_XDMAC_CIE, atchan->save_cim);
1823 wmb();
1824 at_xdmac_write(atxdmac, AT_XDMAC_GE, atchan->mask);
1825 }
1826 }
1827 return 0;
1828}
1829#endif /* CONFIG_PM_SLEEP */
1830
1831static int at_xdmac_probe(struct platform_device *pdev)
1832{
1833 struct resource *res;
1834 struct at_xdmac *atxdmac;
1835 int irq, size, nr_channels, i, ret;
1836 void __iomem *base;
1837 u32 reg;
1838
1839 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
1840 if (!res)
1841 return -EINVAL;
1842
1843 irq = platform_get_irq(pdev, 0);
1844 if (irq < 0)
1845 return irq;
1846
1847 base = devm_ioremap_resource(&pdev->dev, res);
1848 if (IS_ERR(base))
1849 return PTR_ERR(base);
1850
1851 /*
1852 * Read number of xdmac channels, read helper function can't be used
1853 * since atxdmac is not yet allocated and we need to know the number
1854 * of channels to do the allocation.
1855 */
1856 reg = readl_relaxed(base + AT_XDMAC_GTYPE);
1857 nr_channels = AT_XDMAC_NB_CH(reg);
1858 if (nr_channels > AT_XDMAC_MAX_CHAN) {
1859 dev_err(&pdev->dev, "invalid number of channels (%u)\n",
1860 nr_channels);
1861 return -EINVAL;
1862 }
1863
1864 size = sizeof(*atxdmac);
1865 size += nr_channels * sizeof(struct at_xdmac_chan);
1866 atxdmac = devm_kzalloc(&pdev->dev, size, GFP_KERNEL);
1867 if (!atxdmac) {
1868 dev_err(&pdev->dev, "can't allocate at_xdmac structure\n");
1869 return -ENOMEM;
1870 }
1871
1872 atxdmac->regs = base;
1873 atxdmac->irq = irq;
1874
1875 atxdmac->clk = devm_clk_get(&pdev->dev, "dma_clk");
1876 if (IS_ERR(atxdmac->clk)) {
1877 dev_err(&pdev->dev, "can't get dma_clk\n");
1878 return PTR_ERR(atxdmac->clk);
1879 }
1880
1881 /* Do not use dev res to prevent races with tasklet */
1882 ret = request_irq(atxdmac->irq, at_xdmac_interrupt, 0, "at_xdmac", atxdmac);
1883 if (ret) {
1884 dev_err(&pdev->dev, "can't request irq\n");
1885 return ret;
1886 }
1887
1888 ret = clk_prepare_enable(atxdmac->clk);
1889 if (ret) {
1890 dev_err(&pdev->dev, "can't prepare or enable clock\n");
1891 goto err_free_irq;
1892 }
1893
1894 atxdmac->at_xdmac_desc_pool =
1895 dmam_pool_create(dev_name(&pdev->dev), &pdev->dev,
1896 sizeof(struct at_xdmac_desc), 4, 0);
1897 if (!atxdmac->at_xdmac_desc_pool) {
1898 dev_err(&pdev->dev, "no memory for descriptors dma pool\n");
1899 ret = -ENOMEM;
1900 goto err_clk_disable;
1901 }
1902
1903 dma_cap_set(DMA_CYCLIC, atxdmac->dma.cap_mask);
6007ccb5 1904 dma_cap_set(DMA_INTERLEAVE, atxdmac->dma.cap_mask);
e1f7c9ee 1905 dma_cap_set(DMA_MEMCPY, atxdmac->dma.cap_mask);
b206d9a2 1906 dma_cap_set(DMA_MEMSET, atxdmac->dma.cap_mask);
67a6eedc 1907 dma_cap_set(DMA_MEMSET_SG, atxdmac->dma.cap_mask);
e1f7c9ee 1908 dma_cap_set(DMA_SLAVE, atxdmac->dma.cap_mask);
fef4cbf2
LD
1909 /*
1910 * Without DMA_PRIVATE the driver is not able to allocate more than
1911 * one channel, second allocation fails in private_candidate.
1912 */
1913 dma_cap_set(DMA_PRIVATE, atxdmac->dma.cap_mask);
e1f7c9ee
LD
1914 atxdmac->dma.dev = &pdev->dev;
1915 atxdmac->dma.device_alloc_chan_resources = at_xdmac_alloc_chan_resources;
1916 atxdmac->dma.device_free_chan_resources = at_xdmac_free_chan_resources;
1917 atxdmac->dma.device_tx_status = at_xdmac_tx_status;
1918 atxdmac->dma.device_issue_pending = at_xdmac_issue_pending;
1919 atxdmac->dma.device_prep_dma_cyclic = at_xdmac_prep_dma_cyclic;
6007ccb5 1920 atxdmac->dma.device_prep_interleaved_dma = at_xdmac_prep_interleaved;
e1f7c9ee 1921 atxdmac->dma.device_prep_dma_memcpy = at_xdmac_prep_dma_memcpy;
b206d9a2 1922 atxdmac->dma.device_prep_dma_memset = at_xdmac_prep_dma_memset;
67a6eedc 1923 atxdmac->dma.device_prep_dma_memset_sg = at_xdmac_prep_dma_memset_sg;
e1f7c9ee 1924 atxdmac->dma.device_prep_slave_sg = at_xdmac_prep_slave_sg;
3d138877
LD
1925 atxdmac->dma.device_config = at_xdmac_device_config;
1926 atxdmac->dma.device_pause = at_xdmac_device_pause;
1927 atxdmac->dma.device_resume = at_xdmac_device_resume;
1928 atxdmac->dma.device_terminate_all = at_xdmac_device_terminate_all;
8ac82f88
LD
1929 atxdmac->dma.src_addr_widths = AT_XDMAC_DMA_BUSWIDTHS;
1930 atxdmac->dma.dst_addr_widths = AT_XDMAC_DMA_BUSWIDTHS;
1931 atxdmac->dma.directions = BIT(DMA_DEV_TO_MEM) | BIT(DMA_MEM_TO_DEV);
1932 atxdmac->dma.residue_granularity = DMA_RESIDUE_GRANULARITY_BURST;
e1f7c9ee
LD
1933
1934 /* Disable all chans and interrupts. */
1935 at_xdmac_off(atxdmac);
1936
1937 /* Init channels. */
1938 INIT_LIST_HEAD(&atxdmac->dma.channels);
1939 for (i = 0; i < nr_channels; i++) {
1940 struct at_xdmac_chan *atchan = &atxdmac->chan[i];
1941
1942 atchan->chan.device = &atxdmac->dma;
1943 list_add_tail(&atchan->chan.device_node,
1944 &atxdmac->dma.channels);
1945
1946 atchan->ch_regs = at_xdmac_chan_reg_base(atxdmac, i);
1947 atchan->mask = 1 << i;
1948
1949 spin_lock_init(&atchan->lock);
1950 INIT_LIST_HEAD(&atchan->xfers_list);
1951 INIT_LIST_HEAD(&atchan->free_descs_list);
1952 tasklet_init(&atchan->tasklet, at_xdmac_tasklet,
1953 (unsigned long)atchan);
1954
1955 /* Clear pending interrupts. */
1956 while (at_xdmac_chan_read(atchan, AT_XDMAC_CIS))
1957 cpu_relax();
1958 }
1959 platform_set_drvdata(pdev, atxdmac);
1960
1961 ret = dma_async_device_register(&atxdmac->dma);
1962 if (ret) {
1963 dev_err(&pdev->dev, "fail to register DMA engine device\n");
1964 goto err_clk_disable;
1965 }
1966
1967 ret = of_dma_controller_register(pdev->dev.of_node,
1968 at_xdmac_xlate, atxdmac);
1969 if (ret) {
1970 dev_err(&pdev->dev, "could not register of dma controller\n");
1971 goto err_dma_unregister;
1972 }
1973
1974 dev_info(&pdev->dev, "%d channels, mapped at 0x%p\n",
1975 nr_channels, atxdmac->regs);
1976
1977 return 0;
1978
1979err_dma_unregister:
1980 dma_async_device_unregister(&atxdmac->dma);
1981err_clk_disable:
1982 clk_disable_unprepare(atxdmac->clk);
1983err_free_irq:
1984 free_irq(atxdmac->irq, atxdmac->dma.dev);
1985 return ret;
1986}
1987
1988static int at_xdmac_remove(struct platform_device *pdev)
1989{
1990 struct at_xdmac *atxdmac = (struct at_xdmac *)platform_get_drvdata(pdev);
1991 int i;
1992
1993 at_xdmac_off(atxdmac);
1994 of_dma_controller_free(pdev->dev.of_node);
1995 dma_async_device_unregister(&atxdmac->dma);
1996 clk_disable_unprepare(atxdmac->clk);
1997
1998 synchronize_irq(atxdmac->irq);
1999
2000 free_irq(atxdmac->irq, atxdmac->dma.dev);
2001
2002 for (i = 0; i < atxdmac->dma.chancnt; i++) {
2003 struct at_xdmac_chan *atchan = &atxdmac->chan[i];
2004
2005 tasklet_kill(&atchan->tasklet);
2006 at_xdmac_free_chan_resources(&atchan->chan);
2007 }
2008
2009 return 0;
2010}
2011
2012static const struct dev_pm_ops atmel_xdmac_dev_pm_ops = {
2013 .prepare = atmel_xdmac_prepare,
2014 SET_LATE_SYSTEM_SLEEP_PM_OPS(atmel_xdmac_suspend, atmel_xdmac_resume)
2015};
2016
2017static const struct of_device_id atmel_xdmac_dt_ids[] = {
2018 {
2019 .compatible = "atmel,sama5d4-dma",
2020 }, {
2021 /* sentinel */
2022 }
2023};
2024MODULE_DEVICE_TABLE(of, atmel_xdmac_dt_ids);
2025
2026static struct platform_driver at_xdmac_driver = {
2027 .probe = at_xdmac_probe,
2028 .remove = at_xdmac_remove,
2029 .driver = {
2030 .name = "at_xdmac",
e1f7c9ee
LD
2031 .of_match_table = of_match_ptr(atmel_xdmac_dt_ids),
2032 .pm = &atmel_xdmac_dev_pm_ops,
2033 }
2034};
2035
2036static int __init at_xdmac_init(void)
2037{
2038 return platform_driver_probe(&at_xdmac_driver, at_xdmac_probe);
2039}
2040subsys_initcall(at_xdmac_init);
2041
2042MODULE_DESCRIPTION("Atmel Extended DMA Controller driver");
2043MODULE_AUTHOR("Ludovic Desroches <ludovic.desroches@atmel.com>");
2044MODULE_LICENSE("GPL");