]> git.proxmox.com Git - mirror_ubuntu-jammy-kernel.git/blame - drivers/dma/fsldma.c
drm/amdgpu: fix gfx hang during suspend with video playback (v2)
[mirror_ubuntu-jammy-kernel.git] / drivers / dma / fsldma.c
CommitLineData
ea2305f6 1// SPDX-License-Identifier: GPL-2.0-or-later
173acc7c
ZW
2/*
3 * Freescale MPC85xx, MPC83xx DMA Engine support
4 *
e2c8e425 5 * Copyright (C) 2007-2010 Freescale Semiconductor, Inc. All rights reserved.
173acc7c
ZW
6 *
7 * Author:
8 * Zhang Wei <wei.zhang@freescale.com>, Jul 2007
9 * Ebony Zhu <ebony.zhu@freescale.com>, May 2007
10 *
11 * Description:
12 * DMA engine driver for Freescale MPC8540 DMA controller, which is
13 * also fit for MPC8560, MPC8555, MPC8548, MPC8641, and etc.
c2e07b3a 14 * The support for MPC8349 DMA controller is also added.
173acc7c 15 *
a7aea373
IS
16 * This driver instructs the DMA controller to issue the PCI Read Multiple
17 * command for PCI read operations, instead of using the default PCI Read Line
18 * command. Please be aware that this setting may result in read pre-fetching
19 * on some platforms.
173acc7c
ZW
20 */
21
22#include <linux/init.h>
23#include <linux/module.h>
24#include <linux/pci.h>
5a0e3ad6 25#include <linux/slab.h>
173acc7c
ZW
26#include <linux/interrupt.h>
27#include <linux/dmaengine.h>
28#include <linux/delay.h>
29#include <linux/dma-mapping.h>
30#include <linux/dmapool.h>
5af50730
RH
31#include <linux/of_address.h>
32#include <linux/of_irq.h>
173acc7c 33#include <linux/of_platform.h>
0a5642be 34#include <linux/fsldma.h>
d2ebfb33 35#include "dmaengine.h"
173acc7c
ZW
36#include "fsldma.h"
37
b158471e
IS
38#define chan_dbg(chan, fmt, arg...) \
39 dev_dbg(chan->dev, "%s: " fmt, chan->name, ##arg)
40#define chan_err(chan, fmt, arg...) \
41 dev_err(chan->dev, "%s: " fmt, chan->name, ##arg)
c1433041 42
b158471e 43static const char msg_ld_oom[] = "No free memory for link descriptor";
173acc7c 44
e8bd84df
IS
45/*
46 * Register Helpers
47 */
173acc7c 48
a1c03319 49static void set_sr(struct fsldma_chan *chan, u32 val)
173acc7c 50{
a7359e76 51 FSL_DMA_OUT(chan, &chan->regs->sr, val, 32);
173acc7c
ZW
52}
53
a1c03319 54static u32 get_sr(struct fsldma_chan *chan)
173acc7c 55{
a7359e76 56 return FSL_DMA_IN(chan, &chan->regs->sr, 32);
173acc7c
ZW
57}
58
ccdce9a0
HZ
59static void set_mr(struct fsldma_chan *chan, u32 val)
60{
a7359e76 61 FSL_DMA_OUT(chan, &chan->regs->mr, val, 32);
ccdce9a0
HZ
62}
63
64static u32 get_mr(struct fsldma_chan *chan)
65{
a7359e76 66 return FSL_DMA_IN(chan, &chan->regs->mr, 32);
ccdce9a0
HZ
67}
68
e8bd84df
IS
69static void set_cdar(struct fsldma_chan *chan, dma_addr_t addr)
70{
a7359e76 71 FSL_DMA_OUT(chan, &chan->regs->cdar, addr | FSL_DMA_SNEN, 64);
e8bd84df
IS
72}
73
74static dma_addr_t get_cdar(struct fsldma_chan *chan)
75{
a7359e76 76 return FSL_DMA_IN(chan, &chan->regs->cdar, 64) & ~FSL_DMA_SNEN;
e8bd84df
IS
77}
78
ccdce9a0
HZ
79static void set_bcr(struct fsldma_chan *chan, u32 val)
80{
a7359e76 81 FSL_DMA_OUT(chan, &chan->regs->bcr, val, 32);
ccdce9a0
HZ
82}
83
e8bd84df
IS
84static u32 get_bcr(struct fsldma_chan *chan)
85{
a7359e76 86 return FSL_DMA_IN(chan, &chan->regs->bcr, 32);
e8bd84df
IS
87}
88
89/*
90 * Descriptor Helpers
91 */
92
a1c03319 93static void set_desc_cnt(struct fsldma_chan *chan,
173acc7c
ZW
94 struct fsl_dma_ld_hw *hw, u32 count)
95{
a1c03319 96 hw->count = CPU_TO_DMA(chan, count, 32);
173acc7c
ZW
97}
98
a1c03319 99static void set_desc_src(struct fsldma_chan *chan,
31f4306c 100 struct fsl_dma_ld_hw *hw, dma_addr_t src)
173acc7c
ZW
101{
102 u64 snoop_bits;
103
a1c03319 104 snoop_bits = ((chan->feature & FSL_DMA_IP_MASK) == FSL_DMA_IP_85XX)
173acc7c 105 ? ((u64)FSL_DMA_SATR_SREADTYPE_SNOOP_READ << 32) : 0;
a1c03319 106 hw->src_addr = CPU_TO_DMA(chan, snoop_bits | src, 64);
173acc7c
ZW
107}
108
a1c03319 109static void set_desc_dst(struct fsldma_chan *chan,
31f4306c 110 struct fsl_dma_ld_hw *hw, dma_addr_t dst)
173acc7c
ZW
111{
112 u64 snoop_bits;
113
a1c03319 114 snoop_bits = ((chan->feature & FSL_DMA_IP_MASK) == FSL_DMA_IP_85XX)
173acc7c 115 ? ((u64)FSL_DMA_DATR_DWRITETYPE_SNOOP_WRITE << 32) : 0;
a1c03319 116 hw->dst_addr = CPU_TO_DMA(chan, snoop_bits | dst, 64);
173acc7c
ZW
117}
118
a1c03319 119static void set_desc_next(struct fsldma_chan *chan,
31f4306c 120 struct fsl_dma_ld_hw *hw, dma_addr_t next)
173acc7c
ZW
121{
122 u64 snoop_bits;
123
a1c03319 124 snoop_bits = ((chan->feature & FSL_DMA_IP_MASK) == FSL_DMA_IP_83XX)
173acc7c 125 ? FSL_DMA_SNEN : 0;
a1c03319 126 hw->next_ln_addr = CPU_TO_DMA(chan, snoop_bits | next, 64);
173acc7c
ZW
127}
128
31f4306c 129static void set_ld_eol(struct fsldma_chan *chan, struct fsl_desc_sw *desc)
173acc7c 130{
e8bd84df 131 u64 snoop_bits;
173acc7c 132
e8bd84df
IS
133 snoop_bits = ((chan->feature & FSL_DMA_IP_MASK) == FSL_DMA_IP_83XX)
134 ? FSL_DMA_SNEN : 0;
173acc7c 135
e8bd84df
IS
136 desc->hw.next_ln_addr = CPU_TO_DMA(chan,
137 DMA_TO_CPU(chan, desc->hw.next_ln_addr, 64) | FSL_DMA_EOL
138 | snoop_bits, 64);
173acc7c
ZW
139}
140
e8bd84df
IS
141/*
142 * DMA Engine Hardware Control Helpers
143 */
144
145static void dma_init(struct fsldma_chan *chan)
f79abb62 146{
e8bd84df 147 /* Reset the channel */
ccdce9a0 148 set_mr(chan, 0);
e8bd84df
IS
149
150 switch (chan->feature & FSL_DMA_IP_MASK) {
151 case FSL_DMA_IP_85XX:
152 /* Set the channel to below modes:
153 * EIE - Error interrupt enable
e8bd84df
IS
154 * EOLNIE - End of links interrupt enable
155 * BWC - Bandwidth sharing among channels
156 */
ccdce9a0
HZ
157 set_mr(chan, FSL_DMA_MR_BWC | FSL_DMA_MR_EIE
158 | FSL_DMA_MR_EOLNIE);
e8bd84df
IS
159 break;
160 case FSL_DMA_IP_83XX:
161 /* Set the channel to below modes:
162 * EOTIE - End-of-transfer interrupt enable
163 * PRC_RM - PCI read multiple
164 */
ccdce9a0 165 set_mr(chan, FSL_DMA_MR_EOTIE | FSL_DMA_MR_PRC_RM);
e8bd84df
IS
166 break;
167 }
f79abb62
ZW
168}
169
a1c03319 170static int dma_is_idle(struct fsldma_chan *chan)
173acc7c 171{
a1c03319 172 u32 sr = get_sr(chan);
173acc7c
ZW
173 return (!(sr & FSL_DMA_SR_CB)) || (sr & FSL_DMA_SR_CH);
174}
175
f04cd407
IS
176/*
177 * Start the DMA controller
178 *
179 * Preconditions:
180 * - the CDAR register must point to the start descriptor
181 * - the MRn[CS] bit must be cleared
182 */
a1c03319 183static void dma_start(struct fsldma_chan *chan)
173acc7c 184{
272ca655
IS
185 u32 mode;
186
ccdce9a0 187 mode = get_mr(chan);
272ca655 188
f04cd407 189 if (chan->feature & FSL_DMA_CHAN_PAUSE_EXT) {
ccdce9a0 190 set_bcr(chan, 0);
f04cd407
IS
191 mode |= FSL_DMA_MR_EMP_EN;
192 } else {
193 mode &= ~FSL_DMA_MR_EMP_EN;
43a1a3ed 194 }
173acc7c 195
f04cd407 196 if (chan->feature & FSL_DMA_CHAN_START_EXT) {
272ca655 197 mode |= FSL_DMA_MR_EMS_EN;
f04cd407
IS
198 } else {
199 mode &= ~FSL_DMA_MR_EMS_EN;
272ca655 200 mode |= FSL_DMA_MR_CS;
f04cd407 201 }
173acc7c 202
ccdce9a0 203 set_mr(chan, mode);
173acc7c
ZW
204}
205
a1c03319 206static void dma_halt(struct fsldma_chan *chan)
173acc7c 207{
272ca655 208 u32 mode;
900325a6
DW
209 int i;
210
a00ae34a 211 /* read the mode register */
ccdce9a0 212 mode = get_mr(chan);
272ca655 213
a00ae34a
IS
214 /*
215 * The 85xx controller supports channel abort, which will stop
216 * the current transfer. On 83xx, this bit is the transfer error
217 * mask bit, which should not be changed.
218 */
219 if ((chan->feature & FSL_DMA_IP_MASK) == FSL_DMA_IP_85XX) {
220 mode |= FSL_DMA_MR_CA;
ccdce9a0 221 set_mr(chan, mode);
a00ae34a
IS
222
223 mode &= ~FSL_DMA_MR_CA;
224 }
225
226 /* stop the DMA controller */
227 mode &= ~(FSL_DMA_MR_CS | FSL_DMA_MR_EMS_EN);
ccdce9a0 228 set_mr(chan, mode);
173acc7c 229
a00ae34a 230 /* wait for the DMA controller to become idle */
900325a6 231 for (i = 0; i < 100; i++) {
a1c03319 232 if (dma_is_idle(chan))
9c3a50b7
IS
233 return;
234
173acc7c 235 udelay(10);
900325a6 236 }
272ca655 237
9c3a50b7 238 if (!dma_is_idle(chan))
b158471e 239 chan_err(chan, "DMA halt timeout!\n");
173acc7c
ZW
240}
241
173acc7c
ZW
242/**
243 * fsl_chan_set_src_loop_size - Set source address hold transfer size
a1c03319 244 * @chan : Freescale DMA channel
173acc7c
ZW
245 * @size : Address loop size, 0 for disable loop
246 *
247 * The set source address hold transfer size. The source
248 * address hold or loop transfer size is when the DMA transfer
249 * data from source address (SA), if the loop size is 4, the DMA will
250 * read data from SA, SA + 1, SA + 2, SA + 3, then loop back to SA,
251 * SA + 1 ... and so on.
252 */
a1c03319 253static void fsl_chan_set_src_loop_size(struct fsldma_chan *chan, int size)
173acc7c 254{
272ca655
IS
255 u32 mode;
256
ccdce9a0 257 mode = get_mr(chan);
272ca655 258
173acc7c
ZW
259 switch (size) {
260 case 0:
272ca655 261 mode &= ~FSL_DMA_MR_SAHE;
173acc7c
ZW
262 break;
263 case 1:
264 case 2:
265 case 4:
266 case 8:
ccc07729 267 mode &= ~FSL_DMA_MR_SAHTS_MASK;
272ca655 268 mode |= FSL_DMA_MR_SAHE | (__ilog2(size) << 14);
173acc7c
ZW
269 break;
270 }
272ca655 271
ccdce9a0 272 set_mr(chan, mode);
173acc7c
ZW
273}
274
275/**
738f5f7e 276 * fsl_chan_set_dst_loop_size - Set destination address hold transfer size
a1c03319 277 * @chan : Freescale DMA channel
173acc7c
ZW
278 * @size : Address loop size, 0 for disable loop
279 *
280 * The set destination address hold transfer size. The destination
281 * address hold or loop transfer size is when the DMA transfer
282 * data to destination address (TA), if the loop size is 4, the DMA will
283 * write data to TA, TA + 1, TA + 2, TA + 3, then loop back to TA,
284 * TA + 1 ... and so on.
285 */
a1c03319 286static void fsl_chan_set_dst_loop_size(struct fsldma_chan *chan, int size)
173acc7c 287{
272ca655
IS
288 u32 mode;
289
ccdce9a0 290 mode = get_mr(chan);
272ca655 291
173acc7c
ZW
292 switch (size) {
293 case 0:
272ca655 294 mode &= ~FSL_DMA_MR_DAHE;
173acc7c
ZW
295 break;
296 case 1:
297 case 2:
298 case 4:
299 case 8:
ccc07729 300 mode &= ~FSL_DMA_MR_DAHTS_MASK;
272ca655 301 mode |= FSL_DMA_MR_DAHE | (__ilog2(size) << 16);
173acc7c
ZW
302 break;
303 }
272ca655 304
ccdce9a0 305 set_mr(chan, mode);
173acc7c
ZW
306}
307
308/**
e6c7ecb6 309 * fsl_chan_set_request_count - Set DMA Request Count for external control
a1c03319 310 * @chan : Freescale DMA channel
e6c7ecb6
IS
311 * @size : Number of bytes to transfer in a single request
312 *
313 * The Freescale DMA channel can be controlled by the external signal DREQ#.
314 * The DMA request count is how many bytes are allowed to transfer before
315 * pausing the channel, after which a new assertion of DREQ# resumes channel
316 * operation.
173acc7c 317 *
e6c7ecb6 318 * A size of 0 disables external pause control. The maximum size is 1024.
173acc7c 319 */
a1c03319 320static void fsl_chan_set_request_count(struct fsldma_chan *chan, int size)
173acc7c 321{
272ca655
IS
322 u32 mode;
323
e6c7ecb6 324 BUG_ON(size > 1024);
272ca655 325
ccdce9a0 326 mode = get_mr(chan);
ccc07729
TB
327 mode &= ~FSL_DMA_MR_BWC_MASK;
328 mode |= (__ilog2(size) << 24) & FSL_DMA_MR_BWC_MASK;
272ca655 329
ccdce9a0 330 set_mr(chan, mode);
e6c7ecb6 331}
173acc7c 332
e6c7ecb6
IS
333/**
334 * fsl_chan_toggle_ext_pause - Toggle channel external pause status
a1c03319 335 * @chan : Freescale DMA channel
e6c7ecb6
IS
336 * @enable : 0 is disabled, 1 is enabled.
337 *
338 * The Freescale DMA channel can be controlled by the external signal DREQ#.
339 * The DMA Request Count feature should be used in addition to this feature
340 * to set the number of bytes to transfer before pausing the channel.
341 */
a1c03319 342static void fsl_chan_toggle_ext_pause(struct fsldma_chan *chan, int enable)
e6c7ecb6
IS
343{
344 if (enable)
a1c03319 345 chan->feature |= FSL_DMA_CHAN_PAUSE_EXT;
e6c7ecb6 346 else
a1c03319 347 chan->feature &= ~FSL_DMA_CHAN_PAUSE_EXT;
173acc7c
ZW
348}
349
350/**
351 * fsl_chan_toggle_ext_start - Toggle channel external start status
a1c03319 352 * @chan : Freescale DMA channel
173acc7c
ZW
353 * @enable : 0 is disabled, 1 is enabled.
354 *
355 * If enable the external start, the channel can be started by an
356 * external DMA start pin. So the dma_start() does not start the
357 * transfer immediately. The DMA channel will wait for the
358 * control pin asserted.
359 */
a1c03319 360static void fsl_chan_toggle_ext_start(struct fsldma_chan *chan, int enable)
173acc7c
ZW
361{
362 if (enable)
a1c03319 363 chan->feature |= FSL_DMA_CHAN_START_EXT;
173acc7c 364 else
a1c03319 365 chan->feature &= ~FSL_DMA_CHAN_START_EXT;
173acc7c
ZW
366}
367
0a5642be
VK
368int fsl_dma_external_start(struct dma_chan *dchan, int enable)
369{
370 struct fsldma_chan *chan;
371
372 if (!dchan)
373 return -EINVAL;
374
375 chan = to_fsl_chan(dchan);
376
377 fsl_chan_toggle_ext_start(chan, enable);
378 return 0;
379}
380EXPORT_SYMBOL_GPL(fsl_dma_external_start);
381
31f4306c 382static void append_ld_queue(struct fsldma_chan *chan, struct fsl_desc_sw *desc)
9c3a50b7
IS
383{
384 struct fsl_desc_sw *tail = to_fsl_desc(chan->ld_pending.prev);
385
386 if (list_empty(&chan->ld_pending))
387 goto out_splice;
388
389 /*
390 * Add the hardware descriptor to the chain of hardware descriptors
391 * that already exists in memory.
392 *
393 * This will un-set the EOL bit of the existing transaction, and the
394 * last link in this transaction will become the EOL descriptor.
395 */
396 set_desc_next(chan, &tail->hw, desc->async_tx.phys);
397
398 /*
399 * Add the software descriptor and all children to the list
400 * of pending transactions
401 */
402out_splice:
403 list_splice_tail_init(&desc->tx_list, &chan->ld_pending);
404}
405
173acc7c
ZW
406static dma_cookie_t fsl_dma_tx_submit(struct dma_async_tx_descriptor *tx)
407{
a1c03319 408 struct fsldma_chan *chan = to_fsl_chan(tx->chan);
eda34234
DW
409 struct fsl_desc_sw *desc = tx_to_fsl_desc(tx);
410 struct fsl_desc_sw *child;
bbc76560 411 dma_cookie_t cookie = -EINVAL;
173acc7c 412
2baff570 413 spin_lock_bh(&chan->desc_lock);
173acc7c 414
14c6a333
HZ
415#ifdef CONFIG_PM
416 if (unlikely(chan->pm_state != RUNNING)) {
417 chan_dbg(chan, "cannot submit due to suspend\n");
418 spin_unlock_bh(&chan->desc_lock);
419 return -1;
420 }
421#endif
422
9c3a50b7
IS
423 /*
424 * assign cookies to all of the software descriptors
425 * that make up this transaction
426 */
eda34234 427 list_for_each_entry(child, &desc->tx_list, node) {
884485e1 428 cookie = dma_cookie_assign(&child->async_tx);
bcfb7465
IS
429 }
430
9c3a50b7 431 /* put this transaction onto the tail of the pending queue */
a1c03319 432 append_ld_queue(chan, desc);
173acc7c 433
2baff570 434 spin_unlock_bh(&chan->desc_lock);
173acc7c
ZW
435
436 return cookie;
437}
438
86d19a54
HZ
439/**
440 * fsl_dma_free_descriptor - Free descriptor from channel's DMA pool.
441 * @chan : Freescale DMA channel
442 * @desc: descriptor to be freed
443 */
444static void fsl_dma_free_descriptor(struct fsldma_chan *chan,
445 struct fsl_desc_sw *desc)
446{
447 list_del(&desc->node);
448 chan_dbg(chan, "LD %p free\n", desc);
449 dma_pool_free(chan->desc_pool, desc, desc->async_tx.phys);
450}
451
173acc7c
ZW
452/**
453 * fsl_dma_alloc_descriptor - Allocate descriptor from channel's DMA pool.
a1c03319 454 * @chan : Freescale DMA channel
173acc7c
ZW
455 *
456 * Return - The descriptor allocated. NULL for failed.
457 */
31f4306c 458static struct fsl_desc_sw *fsl_dma_alloc_descriptor(struct fsldma_chan *chan)
173acc7c 459{
9c3a50b7 460 struct fsl_desc_sw *desc;
173acc7c 461 dma_addr_t pdesc;
9c3a50b7 462
43764557 463 desc = dma_pool_zalloc(chan->desc_pool, GFP_ATOMIC, &pdesc);
9c3a50b7 464 if (!desc) {
b158471e 465 chan_dbg(chan, "out of memory for link descriptor\n");
9c3a50b7 466 return NULL;
173acc7c
ZW
467 }
468
9c3a50b7
IS
469 INIT_LIST_HEAD(&desc->tx_list);
470 dma_async_tx_descriptor_init(&desc->async_tx, &chan->common);
471 desc->async_tx.tx_submit = fsl_dma_tx_submit;
472 desc->async_tx.phys = pdesc;
473
0ab09c36 474 chan_dbg(chan, "LD %p allocated\n", desc);
0ab09c36 475
9c3a50b7 476 return desc;
173acc7c
ZW
477}
478
43452fad
HZ
479/**
480 * fsldma_clean_completed_descriptor - free all descriptors which
481 * has been completed and acked
482 * @chan: Freescale DMA channel
483 *
484 * This function is used on all completed and acked descriptors.
485 * All descriptors should only be freed in this function.
486 */
487static void fsldma_clean_completed_descriptor(struct fsldma_chan *chan)
488{
489 struct fsl_desc_sw *desc, *_desc;
490
491 /* Run the callback for each descriptor, in order */
492 list_for_each_entry_safe(desc, _desc, &chan->ld_completed, node)
493 if (async_tx_test_ack(&desc->async_tx))
494 fsl_dma_free_descriptor(chan, desc);
495}
496
497/**
498 * fsldma_run_tx_complete_actions - cleanup a single link descriptor
499 * @chan: Freescale DMA channel
500 * @desc: descriptor to cleanup and free
501 * @cookie: Freescale DMA transaction identifier
502 *
503 * This function is used on a descriptor which has been executed by the DMA
504 * controller. It will run any callbacks, submit any dependencies.
505 */
506static dma_cookie_t fsldma_run_tx_complete_actions(struct fsldma_chan *chan,
507 struct fsl_desc_sw *desc, dma_cookie_t cookie)
508{
509 struct dma_async_tx_descriptor *txd = &desc->async_tx;
510 dma_cookie_t ret = cookie;
511
512 BUG_ON(txd->cookie < 0);
513
514 if (txd->cookie > 0) {
515 ret = txd->cookie;
516
9b335978 517 dma_descriptor_unmap(txd);
43452fad 518 /* Run the link descriptor callback function */
af1a5a51 519 dmaengine_desc_get_callback_invoke(txd, NULL);
43452fad
HZ
520 }
521
522 /* Run any dependencies */
523 dma_run_dependencies(txd);
524
525 return ret;
526}
527
528/**
529 * fsldma_clean_running_descriptor - move the completed descriptor from
530 * ld_running to ld_completed
531 * @chan: Freescale DMA channel
532 * @desc: the descriptor which is completed
533 *
534 * Free the descriptor directly if acked by async_tx api, or move it to
535 * queue ld_completed.
536 */
537static void fsldma_clean_running_descriptor(struct fsldma_chan *chan,
538 struct fsl_desc_sw *desc)
539{
540 /* Remove from the list of transactions */
541 list_del(&desc->node);
542
543 /*
544 * the client is allowed to attach dependent operations
545 * until 'ack' is set
546 */
547 if (!async_tx_test_ack(&desc->async_tx)) {
548 /*
549 * Move this descriptor to the list of descriptors which is
550 * completed, but still awaiting the 'ack' bit to be set.
551 */
552 list_add_tail(&desc->node, &chan->ld_completed);
553 return;
554 }
555
556 dma_pool_free(chan->desc_pool, desc, desc->async_tx.phys);
557}
558
2a5ecb79
HZ
559/**
560 * fsl_chan_xfer_ld_queue - transfer any pending transactions
561 * @chan : Freescale DMA channel
562 *
563 * HARDWARE STATE: idle
564 * LOCKING: must hold chan->desc_lock
565 */
566static void fsl_chan_xfer_ld_queue(struct fsldma_chan *chan)
567{
568 struct fsl_desc_sw *desc;
569
570 /*
571 * If the list of pending descriptors is empty, then we
572 * don't need to do any work at all
573 */
574 if (list_empty(&chan->ld_pending)) {
575 chan_dbg(chan, "no pending LDs\n");
576 return;
577 }
578
579 /*
580 * The DMA controller is not idle, which means that the interrupt
581 * handler will start any queued transactions when it runs after
582 * this transaction finishes
583 */
584 if (!chan->idle) {
585 chan_dbg(chan, "DMA controller still busy\n");
586 return;
587 }
588
589 /*
590 * If there are some link descriptors which have not been
591 * transferred, we need to start the controller
592 */
593
594 /*
595 * Move all elements from the queue of pending transactions
596 * onto the list of running transactions
597 */
598 chan_dbg(chan, "idle, starting controller\n");
599 desc = list_first_entry(&chan->ld_pending, struct fsl_desc_sw, node);
600 list_splice_tail_init(&chan->ld_pending, &chan->ld_running);
601
602 /*
603 * The 85xx DMA controller doesn't clear the channel start bit
604 * automatically at the end of a transfer. Therefore we must clear
605 * it in software before starting the transfer.
606 */
607 if ((chan->feature & FSL_DMA_IP_MASK) == FSL_DMA_IP_85XX) {
608 u32 mode;
609
610 mode = get_mr(chan);
611 mode &= ~FSL_DMA_MR_CS;
612 set_mr(chan, mode);
613 }
614
615 /*
616 * Program the descriptor's address into the DMA controller,
617 * then start the DMA transaction
618 */
619 set_cdar(chan, desc->async_tx.phys);
620 get_cdar(chan);
621
622 dma_start(chan);
623 chan->idle = false;
624}
625
626/**
43452fad
HZ
627 * fsldma_cleanup_descriptors - cleanup link descriptors which are completed
628 * and move them to ld_completed to free until flag 'ack' is set
2a5ecb79 629 * @chan: Freescale DMA channel
2a5ecb79 630 *
43452fad
HZ
631 * This function is used on descriptors which have been executed by the DMA
632 * controller. It will run any callbacks, submit any dependencies, then
633 * free these descriptors if flag 'ack' is set.
2a5ecb79 634 */
43452fad 635static void fsldma_cleanup_descriptors(struct fsldma_chan *chan)
2a5ecb79 636{
43452fad
HZ
637 struct fsl_desc_sw *desc, *_desc;
638 dma_cookie_t cookie = 0;
639 dma_addr_t curr_phys = get_cdar(chan);
640 int seen_current = 0;
2a5ecb79 641
43452fad
HZ
642 fsldma_clean_completed_descriptor(chan);
643
644 /* Run the callback for each descriptor, in order */
645 list_for_each_entry_safe(desc, _desc, &chan->ld_running, node) {
646 /*
647 * do not advance past the current descriptor loaded into the
648 * hardware channel, subsequent descriptors are either in
649 * process or have not been submitted
650 */
651 if (seen_current)
652 break;
653
654 /*
655 * stop the search if we reach the current descriptor and the
656 * channel is busy
657 */
658 if (desc->async_tx.phys == curr_phys) {
659 seen_current = 1;
660 if (!dma_is_idle(chan))
661 break;
662 }
663
664 cookie = fsldma_run_tx_complete_actions(chan, desc, cookie);
665
666 fsldma_clean_running_descriptor(chan, desc);
2a5ecb79
HZ
667 }
668
43452fad
HZ
669 /*
670 * Start any pending transactions automatically
671 *
672 * In the ideal case, we keep the DMA controller busy while we go
673 * ahead and free the descriptors below.
674 */
675 fsl_chan_xfer_ld_queue(chan);
2a5ecb79 676
43452fad
HZ
677 if (cookie > 0)
678 chan->common.completed_cookie = cookie;
2a5ecb79
HZ
679}
680
173acc7c
ZW
681/**
682 * fsl_dma_alloc_chan_resources - Allocate resources for DMA channel.
a1c03319 683 * @chan : Freescale DMA channel
173acc7c
ZW
684 *
685 * This function will create a dma pool for descriptor allocation.
686 *
687 * Return - The number of descriptors allocated.
688 */
a1c03319 689static int fsl_dma_alloc_chan_resources(struct dma_chan *dchan)
173acc7c 690{
a1c03319 691 struct fsldma_chan *chan = to_fsl_chan(dchan);
77cd62e8
TT
692
693 /* Has this channel already been allocated? */
a1c03319 694 if (chan->desc_pool)
77cd62e8 695 return 1;
173acc7c 696
9c3a50b7
IS
697 /*
698 * We need the descriptor to be aligned to 32bytes
173acc7c
ZW
699 * for meeting FSL DMA specification requirement.
700 */
b158471e 701 chan->desc_pool = dma_pool_create(chan->name, chan->dev,
9c3a50b7
IS
702 sizeof(struct fsl_desc_sw),
703 __alignof__(struct fsl_desc_sw), 0);
a1c03319 704 if (!chan->desc_pool) {
b158471e 705 chan_err(chan, "unable to allocate descriptor pool\n");
9c3a50b7 706 return -ENOMEM;
173acc7c
ZW
707 }
708
9c3a50b7 709 /* there is at least one descriptor free to be allocated */
173acc7c
ZW
710 return 1;
711}
712
9c3a50b7
IS
713/**
714 * fsldma_free_desc_list - Free all descriptors in a queue
715 * @chan: Freescae DMA channel
716 * @list: the list to free
717 *
718 * LOCKING: must hold chan->desc_lock
719 */
720static void fsldma_free_desc_list(struct fsldma_chan *chan,
721 struct list_head *list)
722{
723 struct fsl_desc_sw *desc, *_desc;
724
86d19a54
HZ
725 list_for_each_entry_safe(desc, _desc, list, node)
726 fsl_dma_free_descriptor(chan, desc);
9c3a50b7
IS
727}
728
729static void fsldma_free_desc_list_reverse(struct fsldma_chan *chan,
730 struct list_head *list)
731{
732 struct fsl_desc_sw *desc, *_desc;
733
86d19a54
HZ
734 list_for_each_entry_safe_reverse(desc, _desc, list, node)
735 fsl_dma_free_descriptor(chan, desc);
9c3a50b7
IS
736}
737
173acc7c
ZW
738/**
739 * fsl_dma_free_chan_resources - Free all resources of the channel.
a1c03319 740 * @chan : Freescale DMA channel
173acc7c 741 */
a1c03319 742static void fsl_dma_free_chan_resources(struct dma_chan *dchan)
173acc7c 743{
a1c03319 744 struct fsldma_chan *chan = to_fsl_chan(dchan);
173acc7c 745
b158471e 746 chan_dbg(chan, "free all channel resources\n");
2baff570 747 spin_lock_bh(&chan->desc_lock);
43452fad 748 fsldma_cleanup_descriptors(chan);
9c3a50b7
IS
749 fsldma_free_desc_list(chan, &chan->ld_pending);
750 fsldma_free_desc_list(chan, &chan->ld_running);
43452fad 751 fsldma_free_desc_list(chan, &chan->ld_completed);
2baff570 752 spin_unlock_bh(&chan->desc_lock);
77cd62e8 753
9c3a50b7 754 dma_pool_destroy(chan->desc_pool);
a1c03319 755 chan->desc_pool = NULL;
173acc7c
ZW
756}
757
31f4306c
IS
758static struct dma_async_tx_descriptor *
759fsl_dma_prep_memcpy(struct dma_chan *dchan,
760 dma_addr_t dma_dst, dma_addr_t dma_src,
173acc7c
ZW
761 size_t len, unsigned long flags)
762{
a1c03319 763 struct fsldma_chan *chan;
173acc7c
ZW
764 struct fsl_desc_sw *first = NULL, *prev = NULL, *new;
765 size_t copy;
173acc7c 766
a1c03319 767 if (!dchan)
173acc7c
ZW
768 return NULL;
769
770 if (!len)
771 return NULL;
772
a1c03319 773 chan = to_fsl_chan(dchan);
173acc7c
ZW
774
775 do {
776
777 /* Allocate the link descriptor from DMA pool */
a1c03319 778 new = fsl_dma_alloc_descriptor(chan);
173acc7c 779 if (!new) {
b158471e 780 chan_err(chan, "%s\n", msg_ld_oom);
2e077f8e 781 goto fail;
173acc7c 782 }
173acc7c 783
56822843 784 copy = min(len, (size_t)FSL_DMA_BCR_MAX_CNT);
173acc7c 785
a1c03319
IS
786 set_desc_cnt(chan, &new->hw, copy);
787 set_desc_src(chan, &new->hw, dma_src);
788 set_desc_dst(chan, &new->hw, dma_dst);
173acc7c
ZW
789
790 if (!first)
791 first = new;
792 else
a1c03319 793 set_desc_next(chan, &prev->hw, new->async_tx.phys);
173acc7c
ZW
794
795 new->async_tx.cookie = 0;
636bdeaa 796 async_tx_ack(&new->async_tx);
173acc7c
ZW
797
798 prev = new;
799 len -= copy;
800 dma_src += copy;
738f5f7e 801 dma_dst += copy;
173acc7c
ZW
802
803 /* Insert the link descriptor to the LD ring */
eda34234 804 list_add_tail(&new->node, &first->tx_list);
173acc7c
ZW
805 } while (len);
806
636bdeaa 807 new->async_tx.flags = flags; /* client is in control of this ack */
173acc7c
ZW
808 new->async_tx.cookie = -EBUSY;
809
31f4306c 810 /* Set End-of-link to the last link descriptor of new list */
a1c03319 811 set_ld_eol(chan, new);
173acc7c 812
2e077f8e
IS
813 return &first->async_tx;
814
815fail:
816 if (!first)
817 return NULL;
818
9c3a50b7 819 fsldma_free_desc_list_reverse(chan, &first->tx_list);
2e077f8e 820 return NULL;
173acc7c
ZW
821}
822
b7f7552b 823static int fsl_dma_device_terminate_all(struct dma_chan *dchan)
bbea0b6e 824{
a1c03319 825 struct fsldma_chan *chan;
c3635c78 826
a1c03319 827 if (!dchan)
c3635c78 828 return -EINVAL;
bbea0b6e 829
a1c03319 830 chan = to_fsl_chan(dchan);
bbea0b6e 831
b7f7552b 832 spin_lock_bh(&chan->desc_lock);
bbea0b6e 833
b7f7552b
MR
834 /* Halt the DMA engine */
835 dma_halt(chan);
bbea0b6e 836
b7f7552b
MR
837 /* Remove and free all of the descriptors in the LD queue */
838 fsldma_free_desc_list(chan, &chan->ld_pending);
839 fsldma_free_desc_list(chan, &chan->ld_running);
840 fsldma_free_desc_list(chan, &chan->ld_completed);
841 chan->idle = true;
968f19ae 842
b7f7552b
MR
843 spin_unlock_bh(&chan->desc_lock);
844 return 0;
845}
968f19ae 846
b7f7552b
MR
847static int fsl_dma_device_config(struct dma_chan *dchan,
848 struct dma_slave_config *config)
849{
850 struct fsldma_chan *chan;
851 int size;
968f19ae 852
b7f7552b
MR
853 if (!dchan)
854 return -EINVAL;
968f19ae 855
b7f7552b 856 chan = to_fsl_chan(dchan);
968f19ae 857
b7f7552b
MR
858 /* make sure the channel supports setting burst size */
859 if (!chan->set_request_count)
968f19ae 860 return -ENXIO;
c3635c78 861
b7f7552b
MR
862 /* we set the controller burst size depending on direction */
863 if (config->direction == DMA_MEM_TO_DEV)
864 size = config->dst_addr_width * config->dst_maxburst;
865 else
866 size = config->src_addr_width * config->src_maxburst;
867
868 chan->set_request_count(chan, size);
c3635c78 869 return 0;
bbea0b6e
IS
870}
871
b7f7552b 872
173acc7c
ZW
873/**
874 * fsl_dma_memcpy_issue_pending - Issue the DMA start command
a1c03319 875 * @chan : Freescale DMA channel
173acc7c 876 */
a1c03319 877static void fsl_dma_memcpy_issue_pending(struct dma_chan *dchan)
173acc7c 878{
a1c03319 879 struct fsldma_chan *chan = to_fsl_chan(dchan);
dc8d4091 880
2baff570 881 spin_lock_bh(&chan->desc_lock);
a1c03319 882 fsl_chan_xfer_ld_queue(chan);
2baff570 883 spin_unlock_bh(&chan->desc_lock);
173acc7c
ZW
884}
885
173acc7c 886/**
07934481 887 * fsl_tx_status - Determine the DMA status
a1c03319 888 * @chan : Freescale DMA channel
173acc7c 889 */
07934481 890static enum dma_status fsl_tx_status(struct dma_chan *dchan,
173acc7c 891 dma_cookie_t cookie,
07934481 892 struct dma_tx_state *txstate)
173acc7c 893{
43452fad
HZ
894 struct fsldma_chan *chan = to_fsl_chan(dchan);
895 enum dma_status ret;
896
897 ret = dma_cookie_status(dchan, cookie, txstate);
898 if (ret == DMA_COMPLETE)
899 return ret;
900
901 spin_lock_bh(&chan->desc_lock);
902 fsldma_cleanup_descriptors(chan);
903 spin_unlock_bh(&chan->desc_lock);
904
9b0b0bdc 905 return dma_cookie_status(dchan, cookie, txstate);
173acc7c
ZW
906}
907
d3f620b2
IS
908/*----------------------------------------------------------------------------*/
909/* Interrupt Handling */
910/*----------------------------------------------------------------------------*/
911
e7a29151 912static irqreturn_t fsldma_chan_irq(int irq, void *data)
173acc7c 913{
a1c03319 914 struct fsldma_chan *chan = data;
a1c03319 915 u32 stat;
173acc7c 916
9c3a50b7 917 /* save and clear the status register */
a1c03319 918 stat = get_sr(chan);
9c3a50b7 919 set_sr(chan, stat);
b158471e 920 chan_dbg(chan, "irq: stat = 0x%x\n", stat);
173acc7c 921
f04cd407 922 /* check that this was really our device */
173acc7c
ZW
923 stat &= ~(FSL_DMA_SR_CB | FSL_DMA_SR_CH);
924 if (!stat)
925 return IRQ_NONE;
926
927 if (stat & FSL_DMA_SR_TE)
b158471e 928 chan_err(chan, "Transfer Error!\n");
173acc7c 929
9c3a50b7
IS
930 /*
931 * Programming Error
f79abb62 932 * The DMA_INTERRUPT async_tx is a NULL transfer, which will
d73111c6 933 * trigger a PE interrupt.
f79abb62
ZW
934 */
935 if (stat & FSL_DMA_SR_PE) {
b158471e 936 chan_dbg(chan, "irq: Programming Error INT\n");
f79abb62 937 stat &= ~FSL_DMA_SR_PE;
f04cd407
IS
938 if (get_bcr(chan) != 0)
939 chan_err(chan, "Programming Error!\n");
1c62979e
ZW
940 }
941
9c3a50b7
IS
942 /*
943 * For MPC8349, EOCDI event need to update cookie
1c62979e
ZW
944 * and start the next transfer if it exist.
945 */
946 if (stat & FSL_DMA_SR_EOCDI) {
b158471e 947 chan_dbg(chan, "irq: End-of-Chain link INT\n");
1c62979e 948 stat &= ~FSL_DMA_SR_EOCDI;
173acc7c
ZW
949 }
950
9c3a50b7
IS
951 /*
952 * If it current transfer is the end-of-transfer,
173acc7c
ZW
953 * we should clear the Channel Start bit for
954 * prepare next transfer.
955 */
1c62979e 956 if (stat & FSL_DMA_SR_EOLNI) {
b158471e 957 chan_dbg(chan, "irq: End-of-link INT\n");
173acc7c 958 stat &= ~FSL_DMA_SR_EOLNI;
173acc7c
ZW
959 }
960
f04cd407
IS
961 /* check that the DMA controller is really idle */
962 if (!dma_is_idle(chan))
963 chan_err(chan, "irq: controller not idle!\n");
964
965 /* check that we handled all of the bits */
173acc7c 966 if (stat)
f04cd407 967 chan_err(chan, "irq: unhandled sr 0x%08x\n", stat);
173acc7c 968
f04cd407
IS
969 /*
970 * Schedule the tasklet to handle all cleanup of the current
971 * transaction. It will start a new transaction if there is
972 * one pending.
973 */
a1c03319 974 tasklet_schedule(&chan->tasklet);
f04cd407 975 chan_dbg(chan, "irq: Exit\n");
173acc7c
ZW
976 return IRQ_HANDLED;
977}
978
d3f620b2
IS
979static void dma_do_tasklet(unsigned long data)
980{
a1c03319 981 struct fsldma_chan *chan = (struct fsldma_chan *)data;
f04cd407
IS
982
983 chan_dbg(chan, "tasklet entry\n");
984
1297b647 985 spin_lock(&chan->desc_lock);
dc8d4091 986
dc8d4091 987 /* the hardware is now idle and ready for more */
f04cd407 988 chan->idle = true;
f04cd407 989
43452fad
HZ
990 /* Run all cleanup for descriptors which have been completed */
991 fsldma_cleanup_descriptors(chan);
dc8d4091 992
1297b647 993 spin_unlock(&chan->desc_lock);
dc8d4091 994
f04cd407 995 chan_dbg(chan, "tasklet exit\n");
d3f620b2
IS
996}
997
998static irqreturn_t fsldma_ctrl_irq(int irq, void *data)
173acc7c 999{
a4f56d4b 1000 struct fsldma_device *fdev = data;
d3f620b2
IS
1001 struct fsldma_chan *chan;
1002 unsigned int handled = 0;
1003 u32 gsr, mask;
1004 int i;
173acc7c 1005
e7a29151 1006 gsr = (fdev->feature & FSL_DMA_BIG_ENDIAN) ? in_be32(fdev->regs)
d3f620b2
IS
1007 : in_le32(fdev->regs);
1008 mask = 0xff000000;
1009 dev_dbg(fdev->dev, "IRQ: gsr 0x%.8x\n", gsr);
173acc7c 1010
d3f620b2
IS
1011 for (i = 0; i < FSL_DMA_MAX_CHANS_PER_DEVICE; i++) {
1012 chan = fdev->chan[i];
1013 if (!chan)
1014 continue;
1015
1016 if (gsr & mask) {
1017 dev_dbg(fdev->dev, "IRQ: chan %d\n", chan->id);
1018 fsldma_chan_irq(irq, chan);
1019 handled++;
1020 }
1021
1022 gsr &= ~mask;
1023 mask >>= 8;
1024 }
1025
1026 return IRQ_RETVAL(handled);
173acc7c
ZW
1027}
1028
d3f620b2 1029static void fsldma_free_irqs(struct fsldma_device *fdev)
173acc7c 1030{
d3f620b2
IS
1031 struct fsldma_chan *chan;
1032 int i;
1033
aa570be6 1034 if (fdev->irq) {
d3f620b2
IS
1035 dev_dbg(fdev->dev, "free per-controller IRQ\n");
1036 free_irq(fdev->irq, fdev);
1037 return;
1038 }
1039
1040 for (i = 0; i < FSL_DMA_MAX_CHANS_PER_DEVICE; i++) {
1041 chan = fdev->chan[i];
aa570be6 1042 if (chan && chan->irq) {
b158471e 1043 chan_dbg(chan, "free per-channel IRQ\n");
d3f620b2
IS
1044 free_irq(chan->irq, chan);
1045 }
1046 }
1047}
1048
1049static int fsldma_request_irqs(struct fsldma_device *fdev)
1050{
1051 struct fsldma_chan *chan;
1052 int ret;
1053 int i;
1054
1055 /* if we have a per-controller IRQ, use that */
aa570be6 1056 if (fdev->irq) {
d3f620b2
IS
1057 dev_dbg(fdev->dev, "request per-controller IRQ\n");
1058 ret = request_irq(fdev->irq, fsldma_ctrl_irq, IRQF_SHARED,
1059 "fsldma-controller", fdev);
1060 return ret;
1061 }
1062
1063 /* no per-controller IRQ, use the per-channel IRQs */
1064 for (i = 0; i < FSL_DMA_MAX_CHANS_PER_DEVICE; i++) {
1065 chan = fdev->chan[i];
1066 if (!chan)
1067 continue;
1068
aa570be6 1069 if (!chan->irq) {
b158471e 1070 chan_err(chan, "interrupts property missing in device tree\n");
d3f620b2
IS
1071 ret = -ENODEV;
1072 goto out_unwind;
1073 }
1074
b158471e 1075 chan_dbg(chan, "request per-channel IRQ\n");
d3f620b2
IS
1076 ret = request_irq(chan->irq, fsldma_chan_irq, IRQF_SHARED,
1077 "fsldma-chan", chan);
1078 if (ret) {
b158471e 1079 chan_err(chan, "unable to request per-channel IRQ\n");
d3f620b2
IS
1080 goto out_unwind;
1081 }
1082 }
1083
1084 return 0;
1085
1086out_unwind:
1087 for (/* none */; i >= 0; i--) {
1088 chan = fdev->chan[i];
1089 if (!chan)
1090 continue;
1091
aa570be6 1092 if (!chan->irq)
d3f620b2
IS
1093 continue;
1094
1095 free_irq(chan->irq, chan);
1096 }
1097
1098 return ret;
173acc7c
ZW
1099}
1100
a4f56d4b
IS
1101/*----------------------------------------------------------------------------*/
1102/* OpenFirmware Subsystem */
1103/*----------------------------------------------------------------------------*/
1104
463a1f8b 1105static int fsl_dma_chan_probe(struct fsldma_device *fdev,
77cd62e8 1106 struct device_node *node, u32 feature, const char *compatible)
173acc7c 1107{
a1c03319 1108 struct fsldma_chan *chan;
4ce0e953 1109 struct resource res;
173acc7c
ZW
1110 int err;
1111
173acc7c 1112 /* alloc channel */
a1c03319
IS
1113 chan = kzalloc(sizeof(*chan), GFP_KERNEL);
1114 if (!chan) {
e7a29151
IS
1115 err = -ENOMEM;
1116 goto out_return;
1117 }
1118
1119 /* ioremap registers for use */
a1c03319
IS
1120 chan->regs = of_iomap(node, 0);
1121 if (!chan->regs) {
e7a29151
IS
1122 dev_err(fdev->dev, "unable to ioremap registers\n");
1123 err = -ENOMEM;
a1c03319 1124 goto out_free_chan;
173acc7c
ZW
1125 }
1126
4ce0e953 1127 err = of_address_to_resource(node, 0, &res);
173acc7c 1128 if (err) {
e7a29151
IS
1129 dev_err(fdev->dev, "unable to find 'reg' property\n");
1130 goto out_iounmap_regs;
173acc7c
ZW
1131 }
1132
a1c03319 1133 chan->feature = feature;
173acc7c 1134 if (!fdev->feature)
a1c03319 1135 fdev->feature = chan->feature;
173acc7c 1136
e7a29151
IS
1137 /*
1138 * If the DMA device's feature is different than the feature
1139 * of its channels, report the bug
173acc7c 1140 */
a1c03319 1141 WARN_ON(fdev->feature != chan->feature);
e7a29151 1142
a1c03319 1143 chan->dev = fdev->dev;
8de7a7d9
HZ
1144 chan->id = (res.start & 0xfff) < 0x300 ?
1145 ((res.start - 0x100) & 0xfff) >> 7 :
1146 ((res.start - 0x200) & 0xfff) >> 7;
a1c03319 1147 if (chan->id >= FSL_DMA_MAX_CHANS_PER_DEVICE) {
e7a29151 1148 dev_err(fdev->dev, "too many channels for device\n");
173acc7c 1149 err = -EINVAL;
e7a29151 1150 goto out_iounmap_regs;
173acc7c 1151 }
173acc7c 1152
a1c03319
IS
1153 fdev->chan[chan->id] = chan;
1154 tasklet_init(&chan->tasklet, dma_do_tasklet, (unsigned long)chan);
b158471e 1155 snprintf(chan->name, sizeof(chan->name), "chan%d", chan->id);
e7a29151
IS
1156
1157 /* Initialize the channel */
a1c03319 1158 dma_init(chan);
173acc7c
ZW
1159
1160 /* Clear cdar registers */
a1c03319 1161 set_cdar(chan, 0);
173acc7c 1162
a1c03319 1163 switch (chan->feature & FSL_DMA_IP_MASK) {
173acc7c 1164 case FSL_DMA_IP_85XX:
a1c03319 1165 chan->toggle_ext_pause = fsl_chan_toggle_ext_pause;
377ec836 1166 /* Fall through */
173acc7c 1167 case FSL_DMA_IP_83XX:
a1c03319
IS
1168 chan->toggle_ext_start = fsl_chan_toggle_ext_start;
1169 chan->set_src_loop_size = fsl_chan_set_src_loop_size;
1170 chan->set_dst_loop_size = fsl_chan_set_dst_loop_size;
1171 chan->set_request_count = fsl_chan_set_request_count;
173acc7c
ZW
1172 }
1173
a1c03319 1174 spin_lock_init(&chan->desc_lock);
9c3a50b7
IS
1175 INIT_LIST_HEAD(&chan->ld_pending);
1176 INIT_LIST_HEAD(&chan->ld_running);
43452fad 1177 INIT_LIST_HEAD(&chan->ld_completed);
f04cd407 1178 chan->idle = true;
14c6a333
HZ
1179#ifdef CONFIG_PM
1180 chan->pm_state = RUNNING;
1181#endif
173acc7c 1182
a1c03319 1183 chan->common.device = &fdev->common;
8ac69546 1184 dma_cookie_init(&chan->common);
173acc7c 1185
d3f620b2 1186 /* find the IRQ line, if it exists in the device tree */
a1c03319 1187 chan->irq = irq_of_parse_and_map(node, 0);
d3f620b2 1188
173acc7c 1189 /* Add the channel to DMA device channel list */
a1c03319 1190 list_add_tail(&chan->common.device_node, &fdev->common.channels);
173acc7c 1191
a1c03319 1192 dev_info(fdev->dev, "#%d (%s), irq %d\n", chan->id, compatible,
aa570be6 1193 chan->irq ? chan->irq : fdev->irq);
173acc7c
ZW
1194
1195 return 0;
51ee87f2 1196
e7a29151 1197out_iounmap_regs:
a1c03319
IS
1198 iounmap(chan->regs);
1199out_free_chan:
1200 kfree(chan);
e7a29151 1201out_return:
173acc7c
ZW
1202 return err;
1203}
1204
a1c03319 1205static void fsl_dma_chan_remove(struct fsldma_chan *chan)
173acc7c 1206{
a1c03319
IS
1207 irq_dispose_mapping(chan->irq);
1208 list_del(&chan->common.device_node);
1209 iounmap(chan->regs);
1210 kfree(chan);
173acc7c
ZW
1211}
1212
463a1f8b 1213static int fsldma_of_probe(struct platform_device *op)
173acc7c 1214{
a4f56d4b 1215 struct fsldma_device *fdev;
77cd62e8 1216 struct device_node *child;
e7a29151 1217 int err;
173acc7c 1218
a4f56d4b 1219 fdev = kzalloc(sizeof(*fdev), GFP_KERNEL);
173acc7c 1220 if (!fdev) {
e7a29151
IS
1221 err = -ENOMEM;
1222 goto out_return;
173acc7c 1223 }
e7a29151
IS
1224
1225 fdev->dev = &op->dev;
173acc7c
ZW
1226 INIT_LIST_HEAD(&fdev->common.channels);
1227
e7a29151 1228 /* ioremap the registers for use */
61c7a080 1229 fdev->regs = of_iomap(op->dev.of_node, 0);
e7a29151
IS
1230 if (!fdev->regs) {
1231 dev_err(&op->dev, "unable to ioremap registers\n");
1232 err = -ENOMEM;
585a1db1 1233 goto out_free;
173acc7c
ZW
1234 }
1235
d3f620b2 1236 /* map the channel IRQ if it exists, but don't hookup the handler yet */
61c7a080 1237 fdev->irq = irq_of_parse_and_map(op->dev.of_node, 0);
d3f620b2 1238
173acc7c 1239 dma_cap_set(DMA_MEMCPY, fdev->common.cap_mask);
bbea0b6e 1240 dma_cap_set(DMA_SLAVE, fdev->common.cap_mask);
173acc7c
ZW
1241 fdev->common.device_alloc_chan_resources = fsl_dma_alloc_chan_resources;
1242 fdev->common.device_free_chan_resources = fsl_dma_free_chan_resources;
1243 fdev->common.device_prep_dma_memcpy = fsl_dma_prep_memcpy;
07934481 1244 fdev->common.device_tx_status = fsl_tx_status;
173acc7c 1245 fdev->common.device_issue_pending = fsl_dma_memcpy_issue_pending;
b7f7552b
MR
1246 fdev->common.device_config = fsl_dma_device_config;
1247 fdev->common.device_terminate_all = fsl_dma_device_terminate_all;
e7a29151 1248 fdev->common.dev = &op->dev;
173acc7c 1249
75dc1775
KH
1250 fdev->common.src_addr_widths = FSL_DMA_BUSWIDTHS;
1251 fdev->common.dst_addr_widths = FSL_DMA_BUSWIDTHS;
1252 fdev->common.directions = BIT(DMA_DEV_TO_MEM) | BIT(DMA_MEM_TO_DEV);
1253 fdev->common.residue_granularity = DMA_RESIDUE_GRANULARITY_DESCRIPTOR;
1254
e2c8e425
LY
1255 dma_set_mask(&(op->dev), DMA_BIT_MASK(36));
1256
dd3daca1 1257 platform_set_drvdata(op, fdev);
77cd62e8 1258
e7a29151
IS
1259 /*
1260 * We cannot use of_platform_bus_probe() because there is no
1261 * of_platform_bus_remove(). Instead, we manually instantiate every DMA
77cd62e8
TT
1262 * channel object.
1263 */
61c7a080 1264 for_each_child_of_node(op->dev.of_node, child) {
e7a29151 1265 if (of_device_is_compatible(child, "fsl,eloplus-dma-channel")) {
77cd62e8
TT
1266 fsl_dma_chan_probe(fdev, child,
1267 FSL_DMA_IP_85XX | FSL_DMA_BIG_ENDIAN,
1268 "fsl,eloplus-dma-channel");
e7a29151
IS
1269 }
1270
1271 if (of_device_is_compatible(child, "fsl,elo-dma-channel")) {
77cd62e8
TT
1272 fsl_dma_chan_probe(fdev, child,
1273 FSL_DMA_IP_83XX | FSL_DMA_LITTLE_ENDIAN,
1274 "fsl,elo-dma-channel");
e7a29151 1275 }
77cd62e8 1276 }
173acc7c 1277
d3f620b2
IS
1278 /*
1279 * Hookup the IRQ handler(s)
1280 *
1281 * If we have a per-controller interrupt, we prefer that to the
1282 * per-channel interrupts to reduce the number of shared interrupt
1283 * handlers on the same IRQ line
1284 */
1285 err = fsldma_request_irqs(fdev);
1286 if (err) {
1287 dev_err(fdev->dev, "unable to request IRQs\n");
1288 goto out_free_fdev;
1289 }
1290
173acc7c
ZW
1291 dma_async_device_register(&fdev->common);
1292 return 0;
1293
e7a29151 1294out_free_fdev:
d3f620b2 1295 irq_dispose_mapping(fdev->irq);
585a1db1
AY
1296 iounmap(fdev->regs);
1297out_free:
173acc7c 1298 kfree(fdev);
e7a29151 1299out_return:
173acc7c
ZW
1300 return err;
1301}
1302
2dc11581 1303static int fsldma_of_remove(struct platform_device *op)
77cd62e8 1304{
a4f56d4b 1305 struct fsldma_device *fdev;
77cd62e8
TT
1306 unsigned int i;
1307
dd3daca1 1308 fdev = platform_get_drvdata(op);
77cd62e8
TT
1309 dma_async_device_unregister(&fdev->common);
1310
d3f620b2
IS
1311 fsldma_free_irqs(fdev);
1312
e7a29151 1313 for (i = 0; i < FSL_DMA_MAX_CHANS_PER_DEVICE; i++) {
77cd62e8
TT
1314 if (fdev->chan[i])
1315 fsl_dma_chan_remove(fdev->chan[i]);
e7a29151 1316 }
77cd62e8 1317
e7a29151 1318 iounmap(fdev->regs);
77cd62e8 1319 kfree(fdev);
77cd62e8
TT
1320
1321 return 0;
1322}
1323
14c6a333
HZ
1324#ifdef CONFIG_PM
1325static int fsldma_suspend_late(struct device *dev)
1326{
03bf2793 1327 struct fsldma_device *fdev = dev_get_drvdata(dev);
14c6a333
HZ
1328 struct fsldma_chan *chan;
1329 int i;
1330
1331 for (i = 0; i < FSL_DMA_MAX_CHANS_PER_DEVICE; i++) {
1332 chan = fdev->chan[i];
1333 if (!chan)
1334 continue;
1335
1336 spin_lock_bh(&chan->desc_lock);
1337 if (unlikely(!chan->idle))
1338 goto out;
1339 chan->regs_save.mr = get_mr(chan);
1340 chan->pm_state = SUSPENDED;
1341 spin_unlock_bh(&chan->desc_lock);
1342 }
1343 return 0;
1344
1345out:
1346 for (; i >= 0; i--) {
1347 chan = fdev->chan[i];
1348 if (!chan)
1349 continue;
1350 chan->pm_state = RUNNING;
1351 spin_unlock_bh(&chan->desc_lock);
1352 }
1353 return -EBUSY;
1354}
1355
1356static int fsldma_resume_early(struct device *dev)
1357{
03bf2793 1358 struct fsldma_device *fdev = dev_get_drvdata(dev);
14c6a333
HZ
1359 struct fsldma_chan *chan;
1360 u32 mode;
1361 int i;
1362
1363 for (i = 0; i < FSL_DMA_MAX_CHANS_PER_DEVICE; i++) {
1364 chan = fdev->chan[i];
1365 if (!chan)
1366 continue;
1367
1368 spin_lock_bh(&chan->desc_lock);
1369 mode = chan->regs_save.mr
1370 & ~FSL_DMA_MR_CS & ~FSL_DMA_MR_CC & ~FSL_DMA_MR_CA;
1371 set_mr(chan, mode);
1372 chan->pm_state = RUNNING;
1373 spin_unlock_bh(&chan->desc_lock);
1374 }
1375
1376 return 0;
1377}
1378
1379static const struct dev_pm_ops fsldma_pm_ops = {
1380 .suspend_late = fsldma_suspend_late,
1381 .resume_early = fsldma_resume_early,
1382};
1383#endif
1384
4b1cf1fa 1385static const struct of_device_id fsldma_of_ids[] = {
8de7a7d9 1386 { .compatible = "fsl,elo3-dma", },
049c9d45
KG
1387 { .compatible = "fsl,eloplus-dma", },
1388 { .compatible = "fsl,elo-dma", },
173acc7c
ZW
1389 {}
1390};
7522c240 1391MODULE_DEVICE_TABLE(of, fsldma_of_ids);
173acc7c 1392
8faa7cf8 1393static struct platform_driver fsldma_of_driver = {
4018294b
GL
1394 .driver = {
1395 .name = "fsl-elo-dma",
4018294b 1396 .of_match_table = fsldma_of_ids,
14c6a333
HZ
1397#ifdef CONFIG_PM
1398 .pm = &fsldma_pm_ops,
1399#endif
4018294b
GL
1400 },
1401 .probe = fsldma_of_probe,
1402 .remove = fsldma_of_remove,
173acc7c
ZW
1403};
1404
a4f56d4b
IS
1405/*----------------------------------------------------------------------------*/
1406/* Module Init / Exit */
1407/*----------------------------------------------------------------------------*/
1408
1409static __init int fsldma_init(void)
173acc7c 1410{
8de7a7d9 1411 pr_info("Freescale Elo series DMA driver\n");
00006124 1412 return platform_driver_register(&fsldma_of_driver);
77cd62e8
TT
1413}
1414
a4f56d4b 1415static void __exit fsldma_exit(void)
77cd62e8 1416{
00006124 1417 platform_driver_unregister(&fsldma_of_driver);
173acc7c
ZW
1418}
1419
a4f56d4b
IS
1420subsys_initcall(fsldma_init);
1421module_exit(fsldma_exit);
77cd62e8 1422
8de7a7d9 1423MODULE_DESCRIPTION("Freescale Elo series DMA driver");
77cd62e8 1424MODULE_LICENSE("GPL");