]> git.proxmox.com Git - mirror_ubuntu-bionic-kernel.git/blame - drivers/dma/fsldma.c
dmaengine: Freescale: add suspend resume functions for DMA driver
[mirror_ubuntu-bionic-kernel.git] / drivers / dma / fsldma.c
CommitLineData
173acc7c
ZW
1/*
2 * Freescale MPC85xx, MPC83xx DMA Engine support
3 *
e2c8e425 4 * Copyright (C) 2007-2010 Freescale Semiconductor, Inc. All rights reserved.
173acc7c
ZW
5 *
6 * Author:
7 * Zhang Wei <wei.zhang@freescale.com>, Jul 2007
8 * Ebony Zhu <ebony.zhu@freescale.com>, May 2007
9 *
10 * Description:
11 * DMA engine driver for Freescale MPC8540 DMA controller, which is
12 * also fit for MPC8560, MPC8555, MPC8548, MPC8641, and etc.
c2e07b3a 13 * The support for MPC8349 DMA controller is also added.
173acc7c 14 *
a7aea373
IS
15 * This driver instructs the DMA controller to issue the PCI Read Multiple
16 * command for PCI read operations, instead of using the default PCI Read Line
17 * command. Please be aware that this setting may result in read pre-fetching
18 * on some platforms.
19 *
173acc7c
ZW
20 * This is free software; you can redistribute it and/or modify
21 * it under the terms of the GNU General Public License as published by
22 * the Free Software Foundation; either version 2 of the License, or
23 * (at your option) any later version.
24 *
25 */
26
27#include <linux/init.h>
28#include <linux/module.h>
29#include <linux/pci.h>
5a0e3ad6 30#include <linux/slab.h>
173acc7c
ZW
31#include <linux/interrupt.h>
32#include <linux/dmaengine.h>
33#include <linux/delay.h>
34#include <linux/dma-mapping.h>
35#include <linux/dmapool.h>
5af50730
RH
36#include <linux/of_address.h>
37#include <linux/of_irq.h>
173acc7c
ZW
38#include <linux/of_platform.h>
39
d2ebfb33 40#include "dmaengine.h"
173acc7c
ZW
41#include "fsldma.h"
42
b158471e
IS
43#define chan_dbg(chan, fmt, arg...) \
44 dev_dbg(chan->dev, "%s: " fmt, chan->name, ##arg)
45#define chan_err(chan, fmt, arg...) \
46 dev_err(chan->dev, "%s: " fmt, chan->name, ##arg)
c1433041 47
b158471e 48static const char msg_ld_oom[] = "No free memory for link descriptor";
173acc7c 49
e8bd84df
IS
50/*
51 * Register Helpers
52 */
173acc7c 53
a1c03319 54static void set_sr(struct fsldma_chan *chan, u32 val)
173acc7c 55{
a1c03319 56 DMA_OUT(chan, &chan->regs->sr, val, 32);
173acc7c
ZW
57}
58
a1c03319 59static u32 get_sr(struct fsldma_chan *chan)
173acc7c 60{
a1c03319 61 return DMA_IN(chan, &chan->regs->sr, 32);
173acc7c
ZW
62}
63
ccdce9a0
HZ
64static void set_mr(struct fsldma_chan *chan, u32 val)
65{
66 DMA_OUT(chan, &chan->regs->mr, val, 32);
67}
68
69static u32 get_mr(struct fsldma_chan *chan)
70{
71 return DMA_IN(chan, &chan->regs->mr, 32);
72}
73
e8bd84df
IS
74static void set_cdar(struct fsldma_chan *chan, dma_addr_t addr)
75{
76 DMA_OUT(chan, &chan->regs->cdar, addr | FSL_DMA_SNEN, 64);
77}
78
79static dma_addr_t get_cdar(struct fsldma_chan *chan)
80{
81 return DMA_IN(chan, &chan->regs->cdar, 64) & ~FSL_DMA_SNEN;
82}
83
ccdce9a0
HZ
84static void set_bcr(struct fsldma_chan *chan, u32 val)
85{
86 DMA_OUT(chan, &chan->regs->bcr, val, 32);
87}
88
e8bd84df
IS
89static u32 get_bcr(struct fsldma_chan *chan)
90{
91 return DMA_IN(chan, &chan->regs->bcr, 32);
92}
93
94/*
95 * Descriptor Helpers
96 */
97
a1c03319 98static void set_desc_cnt(struct fsldma_chan *chan,
173acc7c
ZW
99 struct fsl_dma_ld_hw *hw, u32 count)
100{
a1c03319 101 hw->count = CPU_TO_DMA(chan, count, 32);
173acc7c
ZW
102}
103
a1c03319 104static void set_desc_src(struct fsldma_chan *chan,
31f4306c 105 struct fsl_dma_ld_hw *hw, dma_addr_t src)
173acc7c
ZW
106{
107 u64 snoop_bits;
108
a1c03319 109 snoop_bits = ((chan->feature & FSL_DMA_IP_MASK) == FSL_DMA_IP_85XX)
173acc7c 110 ? ((u64)FSL_DMA_SATR_SREADTYPE_SNOOP_READ << 32) : 0;
a1c03319 111 hw->src_addr = CPU_TO_DMA(chan, snoop_bits | src, 64);
173acc7c
ZW
112}
113
a1c03319 114static void set_desc_dst(struct fsldma_chan *chan,
31f4306c 115 struct fsl_dma_ld_hw *hw, dma_addr_t dst)
173acc7c
ZW
116{
117 u64 snoop_bits;
118
a1c03319 119 snoop_bits = ((chan->feature & FSL_DMA_IP_MASK) == FSL_DMA_IP_85XX)
173acc7c 120 ? ((u64)FSL_DMA_DATR_DWRITETYPE_SNOOP_WRITE << 32) : 0;
a1c03319 121 hw->dst_addr = CPU_TO_DMA(chan, snoop_bits | dst, 64);
173acc7c
ZW
122}
123
a1c03319 124static void set_desc_next(struct fsldma_chan *chan,
31f4306c 125 struct fsl_dma_ld_hw *hw, dma_addr_t next)
173acc7c
ZW
126{
127 u64 snoop_bits;
128
a1c03319 129 snoop_bits = ((chan->feature & FSL_DMA_IP_MASK) == FSL_DMA_IP_83XX)
173acc7c 130 ? FSL_DMA_SNEN : 0;
a1c03319 131 hw->next_ln_addr = CPU_TO_DMA(chan, snoop_bits | next, 64);
173acc7c
ZW
132}
133
31f4306c 134static void set_ld_eol(struct fsldma_chan *chan, struct fsl_desc_sw *desc)
173acc7c 135{
e8bd84df 136 u64 snoop_bits;
173acc7c 137
e8bd84df
IS
138 snoop_bits = ((chan->feature & FSL_DMA_IP_MASK) == FSL_DMA_IP_83XX)
139 ? FSL_DMA_SNEN : 0;
173acc7c 140
e8bd84df
IS
141 desc->hw.next_ln_addr = CPU_TO_DMA(chan,
142 DMA_TO_CPU(chan, desc->hw.next_ln_addr, 64) | FSL_DMA_EOL
143 | snoop_bits, 64);
173acc7c
ZW
144}
145
e8bd84df
IS
146/*
147 * DMA Engine Hardware Control Helpers
148 */
149
150static void dma_init(struct fsldma_chan *chan)
f79abb62 151{
e8bd84df 152 /* Reset the channel */
ccdce9a0 153 set_mr(chan, 0);
e8bd84df
IS
154
155 switch (chan->feature & FSL_DMA_IP_MASK) {
156 case FSL_DMA_IP_85XX:
157 /* Set the channel to below modes:
158 * EIE - Error interrupt enable
e8bd84df
IS
159 * EOLNIE - End of links interrupt enable
160 * BWC - Bandwidth sharing among channels
161 */
ccdce9a0
HZ
162 set_mr(chan, FSL_DMA_MR_BWC | FSL_DMA_MR_EIE
163 | FSL_DMA_MR_EOLNIE);
e8bd84df
IS
164 break;
165 case FSL_DMA_IP_83XX:
166 /* Set the channel to below modes:
167 * EOTIE - End-of-transfer interrupt enable
168 * PRC_RM - PCI read multiple
169 */
ccdce9a0 170 set_mr(chan, FSL_DMA_MR_EOTIE | FSL_DMA_MR_PRC_RM);
e8bd84df
IS
171 break;
172 }
f79abb62
ZW
173}
174
a1c03319 175static int dma_is_idle(struct fsldma_chan *chan)
173acc7c 176{
a1c03319 177 u32 sr = get_sr(chan);
173acc7c
ZW
178 return (!(sr & FSL_DMA_SR_CB)) || (sr & FSL_DMA_SR_CH);
179}
180
f04cd407
IS
181/*
182 * Start the DMA controller
183 *
184 * Preconditions:
185 * - the CDAR register must point to the start descriptor
186 * - the MRn[CS] bit must be cleared
187 */
a1c03319 188static void dma_start(struct fsldma_chan *chan)
173acc7c 189{
272ca655
IS
190 u32 mode;
191
ccdce9a0 192 mode = get_mr(chan);
272ca655 193
f04cd407 194 if (chan->feature & FSL_DMA_CHAN_PAUSE_EXT) {
ccdce9a0 195 set_bcr(chan, 0);
f04cd407
IS
196 mode |= FSL_DMA_MR_EMP_EN;
197 } else {
198 mode &= ~FSL_DMA_MR_EMP_EN;
43a1a3ed 199 }
173acc7c 200
f04cd407 201 if (chan->feature & FSL_DMA_CHAN_START_EXT) {
272ca655 202 mode |= FSL_DMA_MR_EMS_EN;
f04cd407
IS
203 } else {
204 mode &= ~FSL_DMA_MR_EMS_EN;
272ca655 205 mode |= FSL_DMA_MR_CS;
f04cd407 206 }
173acc7c 207
ccdce9a0 208 set_mr(chan, mode);
173acc7c
ZW
209}
210
a1c03319 211static void dma_halt(struct fsldma_chan *chan)
173acc7c 212{
272ca655 213 u32 mode;
900325a6
DW
214 int i;
215
a00ae34a 216 /* read the mode register */
ccdce9a0 217 mode = get_mr(chan);
272ca655 218
a00ae34a
IS
219 /*
220 * The 85xx controller supports channel abort, which will stop
221 * the current transfer. On 83xx, this bit is the transfer error
222 * mask bit, which should not be changed.
223 */
224 if ((chan->feature & FSL_DMA_IP_MASK) == FSL_DMA_IP_85XX) {
225 mode |= FSL_DMA_MR_CA;
ccdce9a0 226 set_mr(chan, mode);
a00ae34a
IS
227
228 mode &= ~FSL_DMA_MR_CA;
229 }
230
231 /* stop the DMA controller */
232 mode &= ~(FSL_DMA_MR_CS | FSL_DMA_MR_EMS_EN);
ccdce9a0 233 set_mr(chan, mode);
173acc7c 234
a00ae34a 235 /* wait for the DMA controller to become idle */
900325a6 236 for (i = 0; i < 100; i++) {
a1c03319 237 if (dma_is_idle(chan))
9c3a50b7
IS
238 return;
239
173acc7c 240 udelay(10);
900325a6 241 }
272ca655 242
9c3a50b7 243 if (!dma_is_idle(chan))
b158471e 244 chan_err(chan, "DMA halt timeout!\n");
173acc7c
ZW
245}
246
173acc7c
ZW
247/**
248 * fsl_chan_set_src_loop_size - Set source address hold transfer size
a1c03319 249 * @chan : Freescale DMA channel
173acc7c
ZW
250 * @size : Address loop size, 0 for disable loop
251 *
252 * The set source address hold transfer size. The source
253 * address hold or loop transfer size is when the DMA transfer
254 * data from source address (SA), if the loop size is 4, the DMA will
255 * read data from SA, SA + 1, SA + 2, SA + 3, then loop back to SA,
256 * SA + 1 ... and so on.
257 */
a1c03319 258static void fsl_chan_set_src_loop_size(struct fsldma_chan *chan, int size)
173acc7c 259{
272ca655
IS
260 u32 mode;
261
ccdce9a0 262 mode = get_mr(chan);
272ca655 263
173acc7c
ZW
264 switch (size) {
265 case 0:
272ca655 266 mode &= ~FSL_DMA_MR_SAHE;
173acc7c
ZW
267 break;
268 case 1:
269 case 2:
270 case 4:
271 case 8:
272ca655 272 mode |= FSL_DMA_MR_SAHE | (__ilog2(size) << 14);
173acc7c
ZW
273 break;
274 }
272ca655 275
ccdce9a0 276 set_mr(chan, mode);
173acc7c
ZW
277}
278
279/**
738f5f7e 280 * fsl_chan_set_dst_loop_size - Set destination address hold transfer size
a1c03319 281 * @chan : Freescale DMA channel
173acc7c
ZW
282 * @size : Address loop size, 0 for disable loop
283 *
284 * The set destination address hold transfer size. The destination
285 * address hold or loop transfer size is when the DMA transfer
286 * data to destination address (TA), if the loop size is 4, the DMA will
287 * write data to TA, TA + 1, TA + 2, TA + 3, then loop back to TA,
288 * TA + 1 ... and so on.
289 */
a1c03319 290static void fsl_chan_set_dst_loop_size(struct fsldma_chan *chan, int size)
173acc7c 291{
272ca655
IS
292 u32 mode;
293
ccdce9a0 294 mode = get_mr(chan);
272ca655 295
173acc7c
ZW
296 switch (size) {
297 case 0:
272ca655 298 mode &= ~FSL_DMA_MR_DAHE;
173acc7c
ZW
299 break;
300 case 1:
301 case 2:
302 case 4:
303 case 8:
272ca655 304 mode |= FSL_DMA_MR_DAHE | (__ilog2(size) << 16);
173acc7c
ZW
305 break;
306 }
272ca655 307
ccdce9a0 308 set_mr(chan, mode);
173acc7c
ZW
309}
310
311/**
e6c7ecb6 312 * fsl_chan_set_request_count - Set DMA Request Count for external control
a1c03319 313 * @chan : Freescale DMA channel
e6c7ecb6
IS
314 * @size : Number of bytes to transfer in a single request
315 *
316 * The Freescale DMA channel can be controlled by the external signal DREQ#.
317 * The DMA request count is how many bytes are allowed to transfer before
318 * pausing the channel, after which a new assertion of DREQ# resumes channel
319 * operation.
173acc7c 320 *
e6c7ecb6 321 * A size of 0 disables external pause control. The maximum size is 1024.
173acc7c 322 */
a1c03319 323static void fsl_chan_set_request_count(struct fsldma_chan *chan, int size)
173acc7c 324{
272ca655
IS
325 u32 mode;
326
e6c7ecb6 327 BUG_ON(size > 1024);
272ca655 328
ccdce9a0 329 mode = get_mr(chan);
272ca655
IS
330 mode |= (__ilog2(size) << 24) & 0x0f000000;
331
ccdce9a0 332 set_mr(chan, mode);
e6c7ecb6 333}
173acc7c 334
e6c7ecb6
IS
335/**
336 * fsl_chan_toggle_ext_pause - Toggle channel external pause status
a1c03319 337 * @chan : Freescale DMA channel
e6c7ecb6
IS
338 * @enable : 0 is disabled, 1 is enabled.
339 *
340 * The Freescale DMA channel can be controlled by the external signal DREQ#.
341 * The DMA Request Count feature should be used in addition to this feature
342 * to set the number of bytes to transfer before pausing the channel.
343 */
a1c03319 344static void fsl_chan_toggle_ext_pause(struct fsldma_chan *chan, int enable)
e6c7ecb6
IS
345{
346 if (enable)
a1c03319 347 chan->feature |= FSL_DMA_CHAN_PAUSE_EXT;
e6c7ecb6 348 else
a1c03319 349 chan->feature &= ~FSL_DMA_CHAN_PAUSE_EXT;
173acc7c
ZW
350}
351
352/**
353 * fsl_chan_toggle_ext_start - Toggle channel external start status
a1c03319 354 * @chan : Freescale DMA channel
173acc7c
ZW
355 * @enable : 0 is disabled, 1 is enabled.
356 *
357 * If enable the external start, the channel can be started by an
358 * external DMA start pin. So the dma_start() does not start the
359 * transfer immediately. The DMA channel will wait for the
360 * control pin asserted.
361 */
a1c03319 362static void fsl_chan_toggle_ext_start(struct fsldma_chan *chan, int enable)
173acc7c
ZW
363{
364 if (enable)
a1c03319 365 chan->feature |= FSL_DMA_CHAN_START_EXT;
173acc7c 366 else
a1c03319 367 chan->feature &= ~FSL_DMA_CHAN_START_EXT;
173acc7c
ZW
368}
369
31f4306c 370static void append_ld_queue(struct fsldma_chan *chan, struct fsl_desc_sw *desc)
9c3a50b7
IS
371{
372 struct fsl_desc_sw *tail = to_fsl_desc(chan->ld_pending.prev);
373
374 if (list_empty(&chan->ld_pending))
375 goto out_splice;
376
377 /*
378 * Add the hardware descriptor to the chain of hardware descriptors
379 * that already exists in memory.
380 *
381 * This will un-set the EOL bit of the existing transaction, and the
382 * last link in this transaction will become the EOL descriptor.
383 */
384 set_desc_next(chan, &tail->hw, desc->async_tx.phys);
385
386 /*
387 * Add the software descriptor and all children to the list
388 * of pending transactions
389 */
390out_splice:
391 list_splice_tail_init(&desc->tx_list, &chan->ld_pending);
392}
393
173acc7c
ZW
394static dma_cookie_t fsl_dma_tx_submit(struct dma_async_tx_descriptor *tx)
395{
a1c03319 396 struct fsldma_chan *chan = to_fsl_chan(tx->chan);
eda34234
DW
397 struct fsl_desc_sw *desc = tx_to_fsl_desc(tx);
398 struct fsl_desc_sw *child;
bbc76560 399 dma_cookie_t cookie = -EINVAL;
173acc7c 400
2baff570 401 spin_lock_bh(&chan->desc_lock);
173acc7c 402
14c6a333
HZ
403#ifdef CONFIG_PM
404 if (unlikely(chan->pm_state != RUNNING)) {
405 chan_dbg(chan, "cannot submit due to suspend\n");
406 spin_unlock_bh(&chan->desc_lock);
407 return -1;
408 }
409#endif
410
9c3a50b7
IS
411 /*
412 * assign cookies to all of the software descriptors
413 * that make up this transaction
414 */
eda34234 415 list_for_each_entry(child, &desc->tx_list, node) {
884485e1 416 cookie = dma_cookie_assign(&child->async_tx);
bcfb7465
IS
417 }
418
9c3a50b7 419 /* put this transaction onto the tail of the pending queue */
a1c03319 420 append_ld_queue(chan, desc);
173acc7c 421
2baff570 422 spin_unlock_bh(&chan->desc_lock);
173acc7c
ZW
423
424 return cookie;
425}
426
86d19a54
HZ
427/**
428 * fsl_dma_free_descriptor - Free descriptor from channel's DMA pool.
429 * @chan : Freescale DMA channel
430 * @desc: descriptor to be freed
431 */
432static void fsl_dma_free_descriptor(struct fsldma_chan *chan,
433 struct fsl_desc_sw *desc)
434{
435 list_del(&desc->node);
436 chan_dbg(chan, "LD %p free\n", desc);
437 dma_pool_free(chan->desc_pool, desc, desc->async_tx.phys);
438}
439
173acc7c
ZW
440/**
441 * fsl_dma_alloc_descriptor - Allocate descriptor from channel's DMA pool.
a1c03319 442 * @chan : Freescale DMA channel
173acc7c
ZW
443 *
444 * Return - The descriptor allocated. NULL for failed.
445 */
31f4306c 446static struct fsl_desc_sw *fsl_dma_alloc_descriptor(struct fsldma_chan *chan)
173acc7c 447{
9c3a50b7 448 struct fsl_desc_sw *desc;
173acc7c 449 dma_addr_t pdesc;
9c3a50b7
IS
450
451 desc = dma_pool_alloc(chan->desc_pool, GFP_ATOMIC, &pdesc);
452 if (!desc) {
b158471e 453 chan_dbg(chan, "out of memory for link descriptor\n");
9c3a50b7 454 return NULL;
173acc7c
ZW
455 }
456
9c3a50b7
IS
457 memset(desc, 0, sizeof(*desc));
458 INIT_LIST_HEAD(&desc->tx_list);
459 dma_async_tx_descriptor_init(&desc->async_tx, &chan->common);
460 desc->async_tx.tx_submit = fsl_dma_tx_submit;
461 desc->async_tx.phys = pdesc;
462
0ab09c36 463 chan_dbg(chan, "LD %p allocated\n", desc);
0ab09c36 464
9c3a50b7 465 return desc;
173acc7c
ZW
466}
467
2a5ecb79
HZ
468/**
469 * fsl_chan_xfer_ld_queue - transfer any pending transactions
470 * @chan : Freescale DMA channel
471 *
472 * HARDWARE STATE: idle
473 * LOCKING: must hold chan->desc_lock
474 */
475static void fsl_chan_xfer_ld_queue(struct fsldma_chan *chan)
476{
477 struct fsl_desc_sw *desc;
478
479 /*
480 * If the list of pending descriptors is empty, then we
481 * don't need to do any work at all
482 */
483 if (list_empty(&chan->ld_pending)) {
484 chan_dbg(chan, "no pending LDs\n");
485 return;
486 }
487
488 /*
489 * The DMA controller is not idle, which means that the interrupt
490 * handler will start any queued transactions when it runs after
491 * this transaction finishes
492 */
493 if (!chan->idle) {
494 chan_dbg(chan, "DMA controller still busy\n");
495 return;
496 }
497
498 /*
499 * If there are some link descriptors which have not been
500 * transferred, we need to start the controller
501 */
502
503 /*
504 * Move all elements from the queue of pending transactions
505 * onto the list of running transactions
506 */
507 chan_dbg(chan, "idle, starting controller\n");
508 desc = list_first_entry(&chan->ld_pending, struct fsl_desc_sw, node);
509 list_splice_tail_init(&chan->ld_pending, &chan->ld_running);
510
511 /*
512 * The 85xx DMA controller doesn't clear the channel start bit
513 * automatically at the end of a transfer. Therefore we must clear
514 * it in software before starting the transfer.
515 */
516 if ((chan->feature & FSL_DMA_IP_MASK) == FSL_DMA_IP_85XX) {
517 u32 mode;
518
519 mode = get_mr(chan);
520 mode &= ~FSL_DMA_MR_CS;
521 set_mr(chan, mode);
522 }
523
524 /*
525 * Program the descriptor's address into the DMA controller,
526 * then start the DMA transaction
527 */
528 set_cdar(chan, desc->async_tx.phys);
529 get_cdar(chan);
530
531 dma_start(chan);
532 chan->idle = false;
533}
534
535/**
536 * fsldma_cleanup_descriptor - cleanup and free a single link descriptor
537 * @chan: Freescale DMA channel
538 * @desc: descriptor to cleanup and free
539 *
540 * This function is used on a descriptor which has been executed by the DMA
541 * controller. It will run any callbacks, submit any dependencies, and then
542 * free the descriptor.
543 */
544static void fsldma_cleanup_descriptor(struct fsldma_chan *chan,
545 struct fsl_desc_sw *desc)
546{
547 struct dma_async_tx_descriptor *txd = &desc->async_tx;
548
549 /* Run the link descriptor callback function */
550 if (txd->callback) {
551 chan_dbg(chan, "LD %p callback\n", desc);
552 txd->callback(txd->callback_param);
553 }
554
555 /* Run any dependencies */
556 dma_run_dependencies(txd);
557
558 dma_descriptor_unmap(txd);
559 chan_dbg(chan, "LD %p free\n", desc);
560 dma_pool_free(chan->desc_pool, desc, txd->phys);
561}
562
173acc7c
ZW
563/**
564 * fsl_dma_alloc_chan_resources - Allocate resources for DMA channel.
a1c03319 565 * @chan : Freescale DMA channel
173acc7c
ZW
566 *
567 * This function will create a dma pool for descriptor allocation.
568 *
569 * Return - The number of descriptors allocated.
570 */
a1c03319 571static int fsl_dma_alloc_chan_resources(struct dma_chan *dchan)
173acc7c 572{
a1c03319 573 struct fsldma_chan *chan = to_fsl_chan(dchan);
77cd62e8
TT
574
575 /* Has this channel already been allocated? */
a1c03319 576 if (chan->desc_pool)
77cd62e8 577 return 1;
173acc7c 578
9c3a50b7
IS
579 /*
580 * We need the descriptor to be aligned to 32bytes
173acc7c
ZW
581 * for meeting FSL DMA specification requirement.
582 */
b158471e 583 chan->desc_pool = dma_pool_create(chan->name, chan->dev,
9c3a50b7
IS
584 sizeof(struct fsl_desc_sw),
585 __alignof__(struct fsl_desc_sw), 0);
a1c03319 586 if (!chan->desc_pool) {
b158471e 587 chan_err(chan, "unable to allocate descriptor pool\n");
9c3a50b7 588 return -ENOMEM;
173acc7c
ZW
589 }
590
9c3a50b7 591 /* there is at least one descriptor free to be allocated */
173acc7c
ZW
592 return 1;
593}
594
9c3a50b7
IS
595/**
596 * fsldma_free_desc_list - Free all descriptors in a queue
597 * @chan: Freescae DMA channel
598 * @list: the list to free
599 *
600 * LOCKING: must hold chan->desc_lock
601 */
602static void fsldma_free_desc_list(struct fsldma_chan *chan,
603 struct list_head *list)
604{
605 struct fsl_desc_sw *desc, *_desc;
606
86d19a54
HZ
607 list_for_each_entry_safe(desc, _desc, list, node)
608 fsl_dma_free_descriptor(chan, desc);
9c3a50b7
IS
609}
610
611static void fsldma_free_desc_list_reverse(struct fsldma_chan *chan,
612 struct list_head *list)
613{
614 struct fsl_desc_sw *desc, *_desc;
615
86d19a54
HZ
616 list_for_each_entry_safe_reverse(desc, _desc, list, node)
617 fsl_dma_free_descriptor(chan, desc);
9c3a50b7
IS
618}
619
173acc7c
ZW
620/**
621 * fsl_dma_free_chan_resources - Free all resources of the channel.
a1c03319 622 * @chan : Freescale DMA channel
173acc7c 623 */
a1c03319 624static void fsl_dma_free_chan_resources(struct dma_chan *dchan)
173acc7c 625{
a1c03319 626 struct fsldma_chan *chan = to_fsl_chan(dchan);
173acc7c 627
b158471e 628 chan_dbg(chan, "free all channel resources\n");
2baff570 629 spin_lock_bh(&chan->desc_lock);
9c3a50b7
IS
630 fsldma_free_desc_list(chan, &chan->ld_pending);
631 fsldma_free_desc_list(chan, &chan->ld_running);
2baff570 632 spin_unlock_bh(&chan->desc_lock);
77cd62e8 633
9c3a50b7 634 dma_pool_destroy(chan->desc_pool);
a1c03319 635 chan->desc_pool = NULL;
173acc7c
ZW
636}
637
31f4306c
IS
638static struct dma_async_tx_descriptor *
639fsl_dma_prep_memcpy(struct dma_chan *dchan,
640 dma_addr_t dma_dst, dma_addr_t dma_src,
173acc7c
ZW
641 size_t len, unsigned long flags)
642{
a1c03319 643 struct fsldma_chan *chan;
173acc7c
ZW
644 struct fsl_desc_sw *first = NULL, *prev = NULL, *new;
645 size_t copy;
173acc7c 646
a1c03319 647 if (!dchan)
173acc7c
ZW
648 return NULL;
649
650 if (!len)
651 return NULL;
652
a1c03319 653 chan = to_fsl_chan(dchan);
173acc7c
ZW
654
655 do {
656
657 /* Allocate the link descriptor from DMA pool */
a1c03319 658 new = fsl_dma_alloc_descriptor(chan);
173acc7c 659 if (!new) {
b158471e 660 chan_err(chan, "%s\n", msg_ld_oom);
2e077f8e 661 goto fail;
173acc7c 662 }
173acc7c 663
56822843 664 copy = min(len, (size_t)FSL_DMA_BCR_MAX_CNT);
173acc7c 665
a1c03319
IS
666 set_desc_cnt(chan, &new->hw, copy);
667 set_desc_src(chan, &new->hw, dma_src);
668 set_desc_dst(chan, &new->hw, dma_dst);
173acc7c
ZW
669
670 if (!first)
671 first = new;
672 else
a1c03319 673 set_desc_next(chan, &prev->hw, new->async_tx.phys);
173acc7c
ZW
674
675 new->async_tx.cookie = 0;
636bdeaa 676 async_tx_ack(&new->async_tx);
173acc7c
ZW
677
678 prev = new;
679 len -= copy;
680 dma_src += copy;
738f5f7e 681 dma_dst += copy;
173acc7c
ZW
682
683 /* Insert the link descriptor to the LD ring */
eda34234 684 list_add_tail(&new->node, &first->tx_list);
173acc7c
ZW
685 } while (len);
686
636bdeaa 687 new->async_tx.flags = flags; /* client is in control of this ack */
173acc7c
ZW
688 new->async_tx.cookie = -EBUSY;
689
31f4306c 690 /* Set End-of-link to the last link descriptor of new list */
a1c03319 691 set_ld_eol(chan, new);
173acc7c 692
2e077f8e
IS
693 return &first->async_tx;
694
695fail:
696 if (!first)
697 return NULL;
698
9c3a50b7 699 fsldma_free_desc_list_reverse(chan, &first->tx_list);
2e077f8e 700 return NULL;
173acc7c
ZW
701}
702
c1433041
IS
703static struct dma_async_tx_descriptor *fsl_dma_prep_sg(struct dma_chan *dchan,
704 struct scatterlist *dst_sg, unsigned int dst_nents,
705 struct scatterlist *src_sg, unsigned int src_nents,
706 unsigned long flags)
707{
708 struct fsl_desc_sw *first = NULL, *prev = NULL, *new = NULL;
709 struct fsldma_chan *chan = to_fsl_chan(dchan);
710 size_t dst_avail, src_avail;
711 dma_addr_t dst, src;
712 size_t len;
713
714 /* basic sanity checks */
715 if (dst_nents == 0 || src_nents == 0)
716 return NULL;
717
718 if (dst_sg == NULL || src_sg == NULL)
719 return NULL;
720
721 /*
722 * TODO: should we check that both scatterlists have the same
723 * TODO: number of bytes in total? Is that really an error?
724 */
725
726 /* get prepared for the loop */
727 dst_avail = sg_dma_len(dst_sg);
728 src_avail = sg_dma_len(src_sg);
729
730 /* run until we are out of scatterlist entries */
731 while (true) {
732
733 /* create the largest transaction possible */
734 len = min_t(size_t, src_avail, dst_avail);
735 len = min_t(size_t, len, FSL_DMA_BCR_MAX_CNT);
736 if (len == 0)
737 goto fetch;
738
739 dst = sg_dma_address(dst_sg) + sg_dma_len(dst_sg) - dst_avail;
740 src = sg_dma_address(src_sg) + sg_dma_len(src_sg) - src_avail;
741
742 /* allocate and populate the descriptor */
743 new = fsl_dma_alloc_descriptor(chan);
744 if (!new) {
b158471e 745 chan_err(chan, "%s\n", msg_ld_oom);
c1433041
IS
746 goto fail;
747 }
c1433041
IS
748
749 set_desc_cnt(chan, &new->hw, len);
750 set_desc_src(chan, &new->hw, src);
751 set_desc_dst(chan, &new->hw, dst);
752
753 if (!first)
754 first = new;
755 else
756 set_desc_next(chan, &prev->hw, new->async_tx.phys);
757
758 new->async_tx.cookie = 0;
759 async_tx_ack(&new->async_tx);
760 prev = new;
761
762 /* Insert the link descriptor to the LD ring */
763 list_add_tail(&new->node, &first->tx_list);
764
765 /* update metadata */
766 dst_avail -= len;
767 src_avail -= len;
768
769fetch:
770 /* fetch the next dst scatterlist entry */
771 if (dst_avail == 0) {
772
773 /* no more entries: we're done */
774 if (dst_nents == 0)
775 break;
776
777 /* fetch the next entry: if there are no more: done */
778 dst_sg = sg_next(dst_sg);
779 if (dst_sg == NULL)
780 break;
781
782 dst_nents--;
783 dst_avail = sg_dma_len(dst_sg);
784 }
785
786 /* fetch the next src scatterlist entry */
787 if (src_avail == 0) {
788
789 /* no more entries: we're done */
790 if (src_nents == 0)
791 break;
792
793 /* fetch the next entry: if there are no more: done */
794 src_sg = sg_next(src_sg);
795 if (src_sg == NULL)
796 break;
797
798 src_nents--;
799 src_avail = sg_dma_len(src_sg);
800 }
801 }
802
803 new->async_tx.flags = flags; /* client is in control of this ack */
804 new->async_tx.cookie = -EBUSY;
805
806 /* Set End-of-link to the last link descriptor of new list */
807 set_ld_eol(chan, new);
808
809 return &first->async_tx;
810
811fail:
812 if (!first)
813 return NULL;
814
815 fsldma_free_desc_list_reverse(chan, &first->tx_list);
816 return NULL;
817}
818
bbea0b6e
IS
819/**
820 * fsl_dma_prep_slave_sg - prepare descriptors for a DMA_SLAVE transaction
821 * @chan: DMA channel
822 * @sgl: scatterlist to transfer to/from
823 * @sg_len: number of entries in @scatterlist
824 * @direction: DMA direction
825 * @flags: DMAEngine flags
185ecb5f 826 * @context: transaction context (ignored)
bbea0b6e
IS
827 *
828 * Prepare a set of descriptors for a DMA_SLAVE transaction. Following the
829 * DMA_SLAVE API, this gets the device-specific information from the
830 * chan->private variable.
831 */
832static struct dma_async_tx_descriptor *fsl_dma_prep_slave_sg(
a1c03319 833 struct dma_chan *dchan, struct scatterlist *sgl, unsigned int sg_len,
185ecb5f
AB
834 enum dma_transfer_direction direction, unsigned long flags,
835 void *context)
bbea0b6e 836{
bbea0b6e 837 /*
968f19ae 838 * This operation is not supported on the Freescale DMA controller
bbea0b6e 839 *
968f19ae
IS
840 * However, we need to provide the function pointer to allow the
841 * device_control() method to work.
bbea0b6e 842 */
bbea0b6e
IS
843 return NULL;
844}
845
c3635c78 846static int fsl_dma_device_control(struct dma_chan *dchan,
05827630 847 enum dma_ctrl_cmd cmd, unsigned long arg)
bbea0b6e 848{
968f19ae 849 struct dma_slave_config *config;
a1c03319 850 struct fsldma_chan *chan;
968f19ae 851 int size;
c3635c78 852
a1c03319 853 if (!dchan)
c3635c78 854 return -EINVAL;
bbea0b6e 855
a1c03319 856 chan = to_fsl_chan(dchan);
bbea0b6e 857
968f19ae
IS
858 switch (cmd) {
859 case DMA_TERMINATE_ALL:
2baff570 860 spin_lock_bh(&chan->desc_lock);
f04cd407 861
968f19ae
IS
862 /* Halt the DMA engine */
863 dma_halt(chan);
bbea0b6e 864
968f19ae
IS
865 /* Remove and free all of the descriptors in the LD queue */
866 fsldma_free_desc_list(chan, &chan->ld_pending);
867 fsldma_free_desc_list(chan, &chan->ld_running);
f04cd407 868 chan->idle = true;
bbea0b6e 869
2baff570 870 spin_unlock_bh(&chan->desc_lock);
968f19ae
IS
871 return 0;
872
873 case DMA_SLAVE_CONFIG:
874 config = (struct dma_slave_config *)arg;
875
876 /* make sure the channel supports setting burst size */
877 if (!chan->set_request_count)
878 return -ENXIO;
879
880 /* we set the controller burst size depending on direction */
db8196df 881 if (config->direction == DMA_MEM_TO_DEV)
968f19ae
IS
882 size = config->dst_addr_width * config->dst_maxburst;
883 else
884 size = config->src_addr_width * config->src_maxburst;
885
886 chan->set_request_count(chan, size);
887 return 0;
888
889 case FSLDMA_EXTERNAL_START:
890
891 /* make sure the channel supports external start */
892 if (!chan->toggle_ext_start)
893 return -ENXIO;
894
895 chan->toggle_ext_start(chan, arg);
896 return 0;
897
898 default:
899 return -ENXIO;
900 }
c3635c78
LW
901
902 return 0;
bbea0b6e
IS
903}
904
173acc7c
ZW
905/**
906 * fsl_dma_memcpy_issue_pending - Issue the DMA start command
a1c03319 907 * @chan : Freescale DMA channel
173acc7c 908 */
a1c03319 909static void fsl_dma_memcpy_issue_pending(struct dma_chan *dchan)
173acc7c 910{
a1c03319 911 struct fsldma_chan *chan = to_fsl_chan(dchan);
dc8d4091 912
2baff570 913 spin_lock_bh(&chan->desc_lock);
a1c03319 914 fsl_chan_xfer_ld_queue(chan);
2baff570 915 spin_unlock_bh(&chan->desc_lock);
173acc7c
ZW
916}
917
173acc7c 918/**
07934481 919 * fsl_tx_status - Determine the DMA status
a1c03319 920 * @chan : Freescale DMA channel
173acc7c 921 */
07934481 922static enum dma_status fsl_tx_status(struct dma_chan *dchan,
173acc7c 923 dma_cookie_t cookie,
07934481 924 struct dma_tx_state *txstate)
173acc7c 925{
9b0b0bdc 926 return dma_cookie_status(dchan, cookie, txstate);
173acc7c
ZW
927}
928
d3f620b2
IS
929/*----------------------------------------------------------------------------*/
930/* Interrupt Handling */
931/*----------------------------------------------------------------------------*/
932
e7a29151 933static irqreturn_t fsldma_chan_irq(int irq, void *data)
173acc7c 934{
a1c03319 935 struct fsldma_chan *chan = data;
a1c03319 936 u32 stat;
173acc7c 937
9c3a50b7 938 /* save and clear the status register */
a1c03319 939 stat = get_sr(chan);
9c3a50b7 940 set_sr(chan, stat);
b158471e 941 chan_dbg(chan, "irq: stat = 0x%x\n", stat);
173acc7c 942
f04cd407 943 /* check that this was really our device */
173acc7c
ZW
944 stat &= ~(FSL_DMA_SR_CB | FSL_DMA_SR_CH);
945 if (!stat)
946 return IRQ_NONE;
947
948 if (stat & FSL_DMA_SR_TE)
b158471e 949 chan_err(chan, "Transfer Error!\n");
173acc7c 950
9c3a50b7
IS
951 /*
952 * Programming Error
f79abb62 953 * The DMA_INTERRUPT async_tx is a NULL transfer, which will
d73111c6 954 * trigger a PE interrupt.
f79abb62
ZW
955 */
956 if (stat & FSL_DMA_SR_PE) {
b158471e 957 chan_dbg(chan, "irq: Programming Error INT\n");
f79abb62 958 stat &= ~FSL_DMA_SR_PE;
f04cd407
IS
959 if (get_bcr(chan) != 0)
960 chan_err(chan, "Programming Error!\n");
1c62979e
ZW
961 }
962
9c3a50b7
IS
963 /*
964 * For MPC8349, EOCDI event need to update cookie
1c62979e
ZW
965 * and start the next transfer if it exist.
966 */
967 if (stat & FSL_DMA_SR_EOCDI) {
b158471e 968 chan_dbg(chan, "irq: End-of-Chain link INT\n");
1c62979e 969 stat &= ~FSL_DMA_SR_EOCDI;
173acc7c
ZW
970 }
971
9c3a50b7
IS
972 /*
973 * If it current transfer is the end-of-transfer,
173acc7c
ZW
974 * we should clear the Channel Start bit for
975 * prepare next transfer.
976 */
1c62979e 977 if (stat & FSL_DMA_SR_EOLNI) {
b158471e 978 chan_dbg(chan, "irq: End-of-link INT\n");
173acc7c 979 stat &= ~FSL_DMA_SR_EOLNI;
173acc7c
ZW
980 }
981
f04cd407
IS
982 /* check that the DMA controller is really idle */
983 if (!dma_is_idle(chan))
984 chan_err(chan, "irq: controller not idle!\n");
985
986 /* check that we handled all of the bits */
173acc7c 987 if (stat)
f04cd407 988 chan_err(chan, "irq: unhandled sr 0x%08x\n", stat);
173acc7c 989
f04cd407
IS
990 /*
991 * Schedule the tasklet to handle all cleanup of the current
992 * transaction. It will start a new transaction if there is
993 * one pending.
994 */
a1c03319 995 tasklet_schedule(&chan->tasklet);
f04cd407 996 chan_dbg(chan, "irq: Exit\n");
173acc7c
ZW
997 return IRQ_HANDLED;
998}
999
d3f620b2
IS
1000static void dma_do_tasklet(unsigned long data)
1001{
a1c03319 1002 struct fsldma_chan *chan = (struct fsldma_chan *)data;
dc8d4091
IS
1003 struct fsl_desc_sw *desc, *_desc;
1004 LIST_HEAD(ld_cleanup);
f04cd407
IS
1005
1006 chan_dbg(chan, "tasklet entry\n");
1007
2baff570 1008 spin_lock_bh(&chan->desc_lock);
dc8d4091
IS
1009
1010 /* update the cookie if we have some descriptors to cleanup */
1011 if (!list_empty(&chan->ld_running)) {
1012 dma_cookie_t cookie;
1013
1014 desc = to_fsl_desc(chan->ld_running.prev);
1015 cookie = desc->async_tx.cookie;
f7fbce07 1016 dma_cookie_complete(&desc->async_tx);
dc8d4091 1017
dc8d4091
IS
1018 chan_dbg(chan, "completed_cookie=%d\n", cookie);
1019 }
1020
1021 /*
1022 * move the descriptors to a temporary list so we can drop the lock
1023 * during the entire cleanup operation
1024 */
1025 list_splice_tail_init(&chan->ld_running, &ld_cleanup);
1026
1027 /* the hardware is now idle and ready for more */
f04cd407 1028 chan->idle = true;
f04cd407 1029
dc8d4091
IS
1030 /*
1031 * Start any pending transactions automatically
1032 *
1033 * In the ideal case, we keep the DMA controller busy while we go
1034 * ahead and free the descriptors below.
1035 */
f04cd407 1036 fsl_chan_xfer_ld_queue(chan);
2baff570 1037 spin_unlock_bh(&chan->desc_lock);
dc8d4091
IS
1038
1039 /* Run the callback for each descriptor, in order */
1040 list_for_each_entry_safe(desc, _desc, &ld_cleanup, node) {
1041
1042 /* Remove from the list of transactions */
1043 list_del(&desc->node);
1044
1045 /* Run all cleanup for this descriptor */
1046 fsldma_cleanup_descriptor(chan, desc);
1047 }
1048
f04cd407 1049 chan_dbg(chan, "tasklet exit\n");
d3f620b2
IS
1050}
1051
1052static irqreturn_t fsldma_ctrl_irq(int irq, void *data)
173acc7c 1053{
a4f56d4b 1054 struct fsldma_device *fdev = data;
d3f620b2
IS
1055 struct fsldma_chan *chan;
1056 unsigned int handled = 0;
1057 u32 gsr, mask;
1058 int i;
173acc7c 1059
e7a29151 1060 gsr = (fdev->feature & FSL_DMA_BIG_ENDIAN) ? in_be32(fdev->regs)
d3f620b2
IS
1061 : in_le32(fdev->regs);
1062 mask = 0xff000000;
1063 dev_dbg(fdev->dev, "IRQ: gsr 0x%.8x\n", gsr);
173acc7c 1064
d3f620b2
IS
1065 for (i = 0; i < FSL_DMA_MAX_CHANS_PER_DEVICE; i++) {
1066 chan = fdev->chan[i];
1067 if (!chan)
1068 continue;
1069
1070 if (gsr & mask) {
1071 dev_dbg(fdev->dev, "IRQ: chan %d\n", chan->id);
1072 fsldma_chan_irq(irq, chan);
1073 handled++;
1074 }
1075
1076 gsr &= ~mask;
1077 mask >>= 8;
1078 }
1079
1080 return IRQ_RETVAL(handled);
173acc7c
ZW
1081}
1082
d3f620b2 1083static void fsldma_free_irqs(struct fsldma_device *fdev)
173acc7c 1084{
d3f620b2
IS
1085 struct fsldma_chan *chan;
1086 int i;
1087
1088 if (fdev->irq != NO_IRQ) {
1089 dev_dbg(fdev->dev, "free per-controller IRQ\n");
1090 free_irq(fdev->irq, fdev);
1091 return;
1092 }
1093
1094 for (i = 0; i < FSL_DMA_MAX_CHANS_PER_DEVICE; i++) {
1095 chan = fdev->chan[i];
1096 if (chan && chan->irq != NO_IRQ) {
b158471e 1097 chan_dbg(chan, "free per-channel IRQ\n");
d3f620b2
IS
1098 free_irq(chan->irq, chan);
1099 }
1100 }
1101}
1102
1103static int fsldma_request_irqs(struct fsldma_device *fdev)
1104{
1105 struct fsldma_chan *chan;
1106 int ret;
1107 int i;
1108
1109 /* if we have a per-controller IRQ, use that */
1110 if (fdev->irq != NO_IRQ) {
1111 dev_dbg(fdev->dev, "request per-controller IRQ\n");
1112 ret = request_irq(fdev->irq, fsldma_ctrl_irq, IRQF_SHARED,
1113 "fsldma-controller", fdev);
1114 return ret;
1115 }
1116
1117 /* no per-controller IRQ, use the per-channel IRQs */
1118 for (i = 0; i < FSL_DMA_MAX_CHANS_PER_DEVICE; i++) {
1119 chan = fdev->chan[i];
1120 if (!chan)
1121 continue;
1122
1123 if (chan->irq == NO_IRQ) {
b158471e 1124 chan_err(chan, "interrupts property missing in device tree\n");
d3f620b2
IS
1125 ret = -ENODEV;
1126 goto out_unwind;
1127 }
1128
b158471e 1129 chan_dbg(chan, "request per-channel IRQ\n");
d3f620b2
IS
1130 ret = request_irq(chan->irq, fsldma_chan_irq, IRQF_SHARED,
1131 "fsldma-chan", chan);
1132 if (ret) {
b158471e 1133 chan_err(chan, "unable to request per-channel IRQ\n");
d3f620b2
IS
1134 goto out_unwind;
1135 }
1136 }
1137
1138 return 0;
1139
1140out_unwind:
1141 for (/* none */; i >= 0; i--) {
1142 chan = fdev->chan[i];
1143 if (!chan)
1144 continue;
1145
1146 if (chan->irq == NO_IRQ)
1147 continue;
1148
1149 free_irq(chan->irq, chan);
1150 }
1151
1152 return ret;
173acc7c
ZW
1153}
1154
a4f56d4b
IS
1155/*----------------------------------------------------------------------------*/
1156/* OpenFirmware Subsystem */
1157/*----------------------------------------------------------------------------*/
1158
463a1f8b 1159static int fsl_dma_chan_probe(struct fsldma_device *fdev,
77cd62e8 1160 struct device_node *node, u32 feature, const char *compatible)
173acc7c 1161{
a1c03319 1162 struct fsldma_chan *chan;
4ce0e953 1163 struct resource res;
173acc7c
ZW
1164 int err;
1165
173acc7c 1166 /* alloc channel */
a1c03319
IS
1167 chan = kzalloc(sizeof(*chan), GFP_KERNEL);
1168 if (!chan) {
e7a29151
IS
1169 dev_err(fdev->dev, "no free memory for DMA channels!\n");
1170 err = -ENOMEM;
1171 goto out_return;
1172 }
1173
1174 /* ioremap registers for use */
a1c03319
IS
1175 chan->regs = of_iomap(node, 0);
1176 if (!chan->regs) {
e7a29151
IS
1177 dev_err(fdev->dev, "unable to ioremap registers\n");
1178 err = -ENOMEM;
a1c03319 1179 goto out_free_chan;
173acc7c
ZW
1180 }
1181
4ce0e953 1182 err = of_address_to_resource(node, 0, &res);
173acc7c 1183 if (err) {
e7a29151
IS
1184 dev_err(fdev->dev, "unable to find 'reg' property\n");
1185 goto out_iounmap_regs;
173acc7c
ZW
1186 }
1187
a1c03319 1188 chan->feature = feature;
173acc7c 1189 if (!fdev->feature)
a1c03319 1190 fdev->feature = chan->feature;
173acc7c 1191
e7a29151
IS
1192 /*
1193 * If the DMA device's feature is different than the feature
1194 * of its channels, report the bug
173acc7c 1195 */
a1c03319 1196 WARN_ON(fdev->feature != chan->feature);
e7a29151 1197
a1c03319 1198 chan->dev = fdev->dev;
8de7a7d9
HZ
1199 chan->id = (res.start & 0xfff) < 0x300 ?
1200 ((res.start - 0x100) & 0xfff) >> 7 :
1201 ((res.start - 0x200) & 0xfff) >> 7;
a1c03319 1202 if (chan->id >= FSL_DMA_MAX_CHANS_PER_DEVICE) {
e7a29151 1203 dev_err(fdev->dev, "too many channels for device\n");
173acc7c 1204 err = -EINVAL;
e7a29151 1205 goto out_iounmap_regs;
173acc7c 1206 }
173acc7c 1207
a1c03319
IS
1208 fdev->chan[chan->id] = chan;
1209 tasklet_init(&chan->tasklet, dma_do_tasklet, (unsigned long)chan);
b158471e 1210 snprintf(chan->name, sizeof(chan->name), "chan%d", chan->id);
e7a29151
IS
1211
1212 /* Initialize the channel */
a1c03319 1213 dma_init(chan);
173acc7c
ZW
1214
1215 /* Clear cdar registers */
a1c03319 1216 set_cdar(chan, 0);
173acc7c 1217
a1c03319 1218 switch (chan->feature & FSL_DMA_IP_MASK) {
173acc7c 1219 case FSL_DMA_IP_85XX:
a1c03319 1220 chan->toggle_ext_pause = fsl_chan_toggle_ext_pause;
173acc7c 1221 case FSL_DMA_IP_83XX:
a1c03319
IS
1222 chan->toggle_ext_start = fsl_chan_toggle_ext_start;
1223 chan->set_src_loop_size = fsl_chan_set_src_loop_size;
1224 chan->set_dst_loop_size = fsl_chan_set_dst_loop_size;
1225 chan->set_request_count = fsl_chan_set_request_count;
173acc7c
ZW
1226 }
1227
a1c03319 1228 spin_lock_init(&chan->desc_lock);
9c3a50b7
IS
1229 INIT_LIST_HEAD(&chan->ld_pending);
1230 INIT_LIST_HEAD(&chan->ld_running);
f04cd407 1231 chan->idle = true;
14c6a333
HZ
1232#ifdef CONFIG_PM
1233 chan->pm_state = RUNNING;
1234#endif
173acc7c 1235
a1c03319 1236 chan->common.device = &fdev->common;
8ac69546 1237 dma_cookie_init(&chan->common);
173acc7c 1238
d3f620b2 1239 /* find the IRQ line, if it exists in the device tree */
a1c03319 1240 chan->irq = irq_of_parse_and_map(node, 0);
d3f620b2 1241
173acc7c 1242 /* Add the channel to DMA device channel list */
a1c03319 1243 list_add_tail(&chan->common.device_node, &fdev->common.channels);
173acc7c
ZW
1244 fdev->common.chancnt++;
1245
a1c03319
IS
1246 dev_info(fdev->dev, "#%d (%s), irq %d\n", chan->id, compatible,
1247 chan->irq != NO_IRQ ? chan->irq : fdev->irq);
173acc7c
ZW
1248
1249 return 0;
51ee87f2 1250
e7a29151 1251out_iounmap_regs:
a1c03319
IS
1252 iounmap(chan->regs);
1253out_free_chan:
1254 kfree(chan);
e7a29151 1255out_return:
173acc7c
ZW
1256 return err;
1257}
1258
a1c03319 1259static void fsl_dma_chan_remove(struct fsldma_chan *chan)
173acc7c 1260{
a1c03319
IS
1261 irq_dispose_mapping(chan->irq);
1262 list_del(&chan->common.device_node);
1263 iounmap(chan->regs);
1264 kfree(chan);
173acc7c
ZW
1265}
1266
463a1f8b 1267static int fsldma_of_probe(struct platform_device *op)
173acc7c 1268{
a4f56d4b 1269 struct fsldma_device *fdev;
77cd62e8 1270 struct device_node *child;
e7a29151 1271 int err;
173acc7c 1272
a4f56d4b 1273 fdev = kzalloc(sizeof(*fdev), GFP_KERNEL);
173acc7c 1274 if (!fdev) {
e7a29151
IS
1275 dev_err(&op->dev, "No enough memory for 'priv'\n");
1276 err = -ENOMEM;
1277 goto out_return;
173acc7c 1278 }
e7a29151
IS
1279
1280 fdev->dev = &op->dev;
173acc7c
ZW
1281 INIT_LIST_HEAD(&fdev->common.channels);
1282
e7a29151 1283 /* ioremap the registers for use */
61c7a080 1284 fdev->regs = of_iomap(op->dev.of_node, 0);
e7a29151
IS
1285 if (!fdev->regs) {
1286 dev_err(&op->dev, "unable to ioremap registers\n");
1287 err = -ENOMEM;
1288 goto out_free_fdev;
173acc7c
ZW
1289 }
1290
d3f620b2 1291 /* map the channel IRQ if it exists, but don't hookup the handler yet */
61c7a080 1292 fdev->irq = irq_of_parse_and_map(op->dev.of_node, 0);
d3f620b2 1293
173acc7c 1294 dma_cap_set(DMA_MEMCPY, fdev->common.cap_mask);
c1433041 1295 dma_cap_set(DMA_SG, fdev->common.cap_mask);
bbea0b6e 1296 dma_cap_set(DMA_SLAVE, fdev->common.cap_mask);
173acc7c
ZW
1297 fdev->common.device_alloc_chan_resources = fsl_dma_alloc_chan_resources;
1298 fdev->common.device_free_chan_resources = fsl_dma_free_chan_resources;
1299 fdev->common.device_prep_dma_memcpy = fsl_dma_prep_memcpy;
c1433041 1300 fdev->common.device_prep_dma_sg = fsl_dma_prep_sg;
07934481 1301 fdev->common.device_tx_status = fsl_tx_status;
173acc7c 1302 fdev->common.device_issue_pending = fsl_dma_memcpy_issue_pending;
bbea0b6e 1303 fdev->common.device_prep_slave_sg = fsl_dma_prep_slave_sg;
c3635c78 1304 fdev->common.device_control = fsl_dma_device_control;
e7a29151 1305 fdev->common.dev = &op->dev;
173acc7c 1306
e2c8e425
LY
1307 dma_set_mask(&(op->dev), DMA_BIT_MASK(36));
1308
dd3daca1 1309 platform_set_drvdata(op, fdev);
77cd62e8 1310
e7a29151
IS
1311 /*
1312 * We cannot use of_platform_bus_probe() because there is no
1313 * of_platform_bus_remove(). Instead, we manually instantiate every DMA
77cd62e8
TT
1314 * channel object.
1315 */
61c7a080 1316 for_each_child_of_node(op->dev.of_node, child) {
e7a29151 1317 if (of_device_is_compatible(child, "fsl,eloplus-dma-channel")) {
77cd62e8
TT
1318 fsl_dma_chan_probe(fdev, child,
1319 FSL_DMA_IP_85XX | FSL_DMA_BIG_ENDIAN,
1320 "fsl,eloplus-dma-channel");
e7a29151
IS
1321 }
1322
1323 if (of_device_is_compatible(child, "fsl,elo-dma-channel")) {
77cd62e8
TT
1324 fsl_dma_chan_probe(fdev, child,
1325 FSL_DMA_IP_83XX | FSL_DMA_LITTLE_ENDIAN,
1326 "fsl,elo-dma-channel");
e7a29151 1327 }
77cd62e8 1328 }
173acc7c 1329
d3f620b2
IS
1330 /*
1331 * Hookup the IRQ handler(s)
1332 *
1333 * If we have a per-controller interrupt, we prefer that to the
1334 * per-channel interrupts to reduce the number of shared interrupt
1335 * handlers on the same IRQ line
1336 */
1337 err = fsldma_request_irqs(fdev);
1338 if (err) {
1339 dev_err(fdev->dev, "unable to request IRQs\n");
1340 goto out_free_fdev;
1341 }
1342
173acc7c
ZW
1343 dma_async_device_register(&fdev->common);
1344 return 0;
1345
e7a29151 1346out_free_fdev:
d3f620b2 1347 irq_dispose_mapping(fdev->irq);
173acc7c 1348 kfree(fdev);
e7a29151 1349out_return:
173acc7c
ZW
1350 return err;
1351}
1352
2dc11581 1353static int fsldma_of_remove(struct platform_device *op)
77cd62e8 1354{
a4f56d4b 1355 struct fsldma_device *fdev;
77cd62e8
TT
1356 unsigned int i;
1357
dd3daca1 1358 fdev = platform_get_drvdata(op);
77cd62e8
TT
1359 dma_async_device_unregister(&fdev->common);
1360
d3f620b2
IS
1361 fsldma_free_irqs(fdev);
1362
e7a29151 1363 for (i = 0; i < FSL_DMA_MAX_CHANS_PER_DEVICE; i++) {
77cd62e8
TT
1364 if (fdev->chan[i])
1365 fsl_dma_chan_remove(fdev->chan[i]);
e7a29151 1366 }
77cd62e8 1367
e7a29151 1368 iounmap(fdev->regs);
77cd62e8 1369 kfree(fdev);
77cd62e8
TT
1370
1371 return 0;
1372}
1373
14c6a333
HZ
1374#ifdef CONFIG_PM
1375static int fsldma_suspend_late(struct device *dev)
1376{
1377 struct platform_device *pdev = to_platform_device(dev);
1378 struct fsldma_device *fdev = platform_get_drvdata(pdev);
1379 struct fsldma_chan *chan;
1380 int i;
1381
1382 for (i = 0; i < FSL_DMA_MAX_CHANS_PER_DEVICE; i++) {
1383 chan = fdev->chan[i];
1384 if (!chan)
1385 continue;
1386
1387 spin_lock_bh(&chan->desc_lock);
1388 if (unlikely(!chan->idle))
1389 goto out;
1390 chan->regs_save.mr = get_mr(chan);
1391 chan->pm_state = SUSPENDED;
1392 spin_unlock_bh(&chan->desc_lock);
1393 }
1394 return 0;
1395
1396out:
1397 for (; i >= 0; i--) {
1398 chan = fdev->chan[i];
1399 if (!chan)
1400 continue;
1401 chan->pm_state = RUNNING;
1402 spin_unlock_bh(&chan->desc_lock);
1403 }
1404 return -EBUSY;
1405}
1406
1407static int fsldma_resume_early(struct device *dev)
1408{
1409 struct platform_device *pdev = to_platform_device(dev);
1410 struct fsldma_device *fdev = platform_get_drvdata(pdev);
1411 struct fsldma_chan *chan;
1412 u32 mode;
1413 int i;
1414
1415 for (i = 0; i < FSL_DMA_MAX_CHANS_PER_DEVICE; i++) {
1416 chan = fdev->chan[i];
1417 if (!chan)
1418 continue;
1419
1420 spin_lock_bh(&chan->desc_lock);
1421 mode = chan->regs_save.mr
1422 & ~FSL_DMA_MR_CS & ~FSL_DMA_MR_CC & ~FSL_DMA_MR_CA;
1423 set_mr(chan, mode);
1424 chan->pm_state = RUNNING;
1425 spin_unlock_bh(&chan->desc_lock);
1426 }
1427
1428 return 0;
1429}
1430
1431static const struct dev_pm_ops fsldma_pm_ops = {
1432 .suspend_late = fsldma_suspend_late,
1433 .resume_early = fsldma_resume_early,
1434};
1435#endif
1436
4b1cf1fa 1437static const struct of_device_id fsldma_of_ids[] = {
8de7a7d9 1438 { .compatible = "fsl,elo3-dma", },
049c9d45
KG
1439 { .compatible = "fsl,eloplus-dma", },
1440 { .compatible = "fsl,elo-dma", },
173acc7c
ZW
1441 {}
1442};
1443
8faa7cf8 1444static struct platform_driver fsldma_of_driver = {
4018294b
GL
1445 .driver = {
1446 .name = "fsl-elo-dma",
1447 .owner = THIS_MODULE,
1448 .of_match_table = fsldma_of_ids,
14c6a333
HZ
1449#ifdef CONFIG_PM
1450 .pm = &fsldma_pm_ops,
1451#endif
4018294b
GL
1452 },
1453 .probe = fsldma_of_probe,
1454 .remove = fsldma_of_remove,
173acc7c
ZW
1455};
1456
a4f56d4b
IS
1457/*----------------------------------------------------------------------------*/
1458/* Module Init / Exit */
1459/*----------------------------------------------------------------------------*/
1460
1461static __init int fsldma_init(void)
173acc7c 1462{
8de7a7d9 1463 pr_info("Freescale Elo series DMA driver\n");
00006124 1464 return platform_driver_register(&fsldma_of_driver);
77cd62e8
TT
1465}
1466
a4f56d4b 1467static void __exit fsldma_exit(void)
77cd62e8 1468{
00006124 1469 platform_driver_unregister(&fsldma_of_driver);
173acc7c
ZW
1470}
1471
a4f56d4b
IS
1472subsys_initcall(fsldma_init);
1473module_exit(fsldma_exit);
77cd62e8 1474
8de7a7d9 1475MODULE_DESCRIPTION("Freescale Elo series DMA driver");
77cd62e8 1476MODULE_LICENSE("GPL");