]> git.proxmox.com Git - mirror_ubuntu-bionic-kernel.git/blame - drivers/dma/fsldma.c
DMA: Freescale: remove attribute DMA_INTERRUPT of dmaengine
[mirror_ubuntu-bionic-kernel.git] / drivers / dma / fsldma.c
CommitLineData
173acc7c
ZW
1/*
2 * Freescale MPC85xx, MPC83xx DMA Engine support
3 *
e2c8e425 4 * Copyright (C) 2007-2010 Freescale Semiconductor, Inc. All rights reserved.
173acc7c
ZW
5 *
6 * Author:
7 * Zhang Wei <wei.zhang@freescale.com>, Jul 2007
8 * Ebony Zhu <ebony.zhu@freescale.com>, May 2007
9 *
10 * Description:
11 * DMA engine driver for Freescale MPC8540 DMA controller, which is
12 * also fit for MPC8560, MPC8555, MPC8548, MPC8641, and etc.
c2e07b3a 13 * The support for MPC8349 DMA controller is also added.
173acc7c 14 *
a7aea373
IS
15 * This driver instructs the DMA controller to issue the PCI Read Multiple
16 * command for PCI read operations, instead of using the default PCI Read Line
17 * command. Please be aware that this setting may result in read pre-fetching
18 * on some platforms.
19 *
173acc7c
ZW
20 * This is free software; you can redistribute it and/or modify
21 * it under the terms of the GNU General Public License as published by
22 * the Free Software Foundation; either version 2 of the License, or
23 * (at your option) any later version.
24 *
25 */
26
27#include <linux/init.h>
28#include <linux/module.h>
29#include <linux/pci.h>
5a0e3ad6 30#include <linux/slab.h>
173acc7c
ZW
31#include <linux/interrupt.h>
32#include <linux/dmaengine.h>
33#include <linux/delay.h>
34#include <linux/dma-mapping.h>
35#include <linux/dmapool.h>
5af50730
RH
36#include <linux/of_address.h>
37#include <linux/of_irq.h>
173acc7c
ZW
38#include <linux/of_platform.h>
39
d2ebfb33 40#include "dmaengine.h"
173acc7c
ZW
41#include "fsldma.h"
42
b158471e
IS
43#define chan_dbg(chan, fmt, arg...) \
44 dev_dbg(chan->dev, "%s: " fmt, chan->name, ##arg)
45#define chan_err(chan, fmt, arg...) \
46 dev_err(chan->dev, "%s: " fmt, chan->name, ##arg)
c1433041 47
b158471e 48static const char msg_ld_oom[] = "No free memory for link descriptor";
173acc7c 49
e8bd84df
IS
50/*
51 * Register Helpers
52 */
173acc7c 53
a1c03319 54static void set_sr(struct fsldma_chan *chan, u32 val)
173acc7c 55{
a1c03319 56 DMA_OUT(chan, &chan->regs->sr, val, 32);
173acc7c
ZW
57}
58
a1c03319 59static u32 get_sr(struct fsldma_chan *chan)
173acc7c 60{
a1c03319 61 return DMA_IN(chan, &chan->regs->sr, 32);
173acc7c
ZW
62}
63
ccdce9a0
HZ
64static void set_mr(struct fsldma_chan *chan, u32 val)
65{
66 DMA_OUT(chan, &chan->regs->mr, val, 32);
67}
68
69static u32 get_mr(struct fsldma_chan *chan)
70{
71 return DMA_IN(chan, &chan->regs->mr, 32);
72}
73
e8bd84df
IS
74static void set_cdar(struct fsldma_chan *chan, dma_addr_t addr)
75{
76 DMA_OUT(chan, &chan->regs->cdar, addr | FSL_DMA_SNEN, 64);
77}
78
79static dma_addr_t get_cdar(struct fsldma_chan *chan)
80{
81 return DMA_IN(chan, &chan->regs->cdar, 64) & ~FSL_DMA_SNEN;
82}
83
ccdce9a0
HZ
84static void set_bcr(struct fsldma_chan *chan, u32 val)
85{
86 DMA_OUT(chan, &chan->regs->bcr, val, 32);
87}
88
e8bd84df
IS
89static u32 get_bcr(struct fsldma_chan *chan)
90{
91 return DMA_IN(chan, &chan->regs->bcr, 32);
92}
93
94/*
95 * Descriptor Helpers
96 */
97
a1c03319 98static void set_desc_cnt(struct fsldma_chan *chan,
173acc7c
ZW
99 struct fsl_dma_ld_hw *hw, u32 count)
100{
a1c03319 101 hw->count = CPU_TO_DMA(chan, count, 32);
173acc7c
ZW
102}
103
a1c03319 104static void set_desc_src(struct fsldma_chan *chan,
31f4306c 105 struct fsl_dma_ld_hw *hw, dma_addr_t src)
173acc7c
ZW
106{
107 u64 snoop_bits;
108
a1c03319 109 snoop_bits = ((chan->feature & FSL_DMA_IP_MASK) == FSL_DMA_IP_85XX)
173acc7c 110 ? ((u64)FSL_DMA_SATR_SREADTYPE_SNOOP_READ << 32) : 0;
a1c03319 111 hw->src_addr = CPU_TO_DMA(chan, snoop_bits | src, 64);
173acc7c
ZW
112}
113
a1c03319 114static void set_desc_dst(struct fsldma_chan *chan,
31f4306c 115 struct fsl_dma_ld_hw *hw, dma_addr_t dst)
173acc7c
ZW
116{
117 u64 snoop_bits;
118
a1c03319 119 snoop_bits = ((chan->feature & FSL_DMA_IP_MASK) == FSL_DMA_IP_85XX)
173acc7c 120 ? ((u64)FSL_DMA_DATR_DWRITETYPE_SNOOP_WRITE << 32) : 0;
a1c03319 121 hw->dst_addr = CPU_TO_DMA(chan, snoop_bits | dst, 64);
173acc7c
ZW
122}
123
a1c03319 124static void set_desc_next(struct fsldma_chan *chan,
31f4306c 125 struct fsl_dma_ld_hw *hw, dma_addr_t next)
173acc7c
ZW
126{
127 u64 snoop_bits;
128
a1c03319 129 snoop_bits = ((chan->feature & FSL_DMA_IP_MASK) == FSL_DMA_IP_83XX)
173acc7c 130 ? FSL_DMA_SNEN : 0;
a1c03319 131 hw->next_ln_addr = CPU_TO_DMA(chan, snoop_bits | next, 64);
173acc7c
ZW
132}
133
31f4306c 134static void set_ld_eol(struct fsldma_chan *chan, struct fsl_desc_sw *desc)
173acc7c 135{
e8bd84df 136 u64 snoop_bits;
173acc7c 137
e8bd84df
IS
138 snoop_bits = ((chan->feature & FSL_DMA_IP_MASK) == FSL_DMA_IP_83XX)
139 ? FSL_DMA_SNEN : 0;
173acc7c 140
e8bd84df
IS
141 desc->hw.next_ln_addr = CPU_TO_DMA(chan,
142 DMA_TO_CPU(chan, desc->hw.next_ln_addr, 64) | FSL_DMA_EOL
143 | snoop_bits, 64);
173acc7c
ZW
144}
145
e8bd84df
IS
146/*
147 * DMA Engine Hardware Control Helpers
148 */
149
150static void dma_init(struct fsldma_chan *chan)
f79abb62 151{
e8bd84df 152 /* Reset the channel */
ccdce9a0 153 set_mr(chan, 0);
e8bd84df
IS
154
155 switch (chan->feature & FSL_DMA_IP_MASK) {
156 case FSL_DMA_IP_85XX:
157 /* Set the channel to below modes:
158 * EIE - Error interrupt enable
e8bd84df
IS
159 * EOLNIE - End of links interrupt enable
160 * BWC - Bandwidth sharing among channels
161 */
ccdce9a0
HZ
162 set_mr(chan, FSL_DMA_MR_BWC | FSL_DMA_MR_EIE
163 | FSL_DMA_MR_EOLNIE);
e8bd84df
IS
164 break;
165 case FSL_DMA_IP_83XX:
166 /* Set the channel to below modes:
167 * EOTIE - End-of-transfer interrupt enable
168 * PRC_RM - PCI read multiple
169 */
ccdce9a0 170 set_mr(chan, FSL_DMA_MR_EOTIE | FSL_DMA_MR_PRC_RM);
e8bd84df
IS
171 break;
172 }
f79abb62
ZW
173}
174
a1c03319 175static int dma_is_idle(struct fsldma_chan *chan)
173acc7c 176{
a1c03319 177 u32 sr = get_sr(chan);
173acc7c
ZW
178 return (!(sr & FSL_DMA_SR_CB)) || (sr & FSL_DMA_SR_CH);
179}
180
f04cd407
IS
181/*
182 * Start the DMA controller
183 *
184 * Preconditions:
185 * - the CDAR register must point to the start descriptor
186 * - the MRn[CS] bit must be cleared
187 */
a1c03319 188static void dma_start(struct fsldma_chan *chan)
173acc7c 189{
272ca655
IS
190 u32 mode;
191
ccdce9a0 192 mode = get_mr(chan);
272ca655 193
f04cd407 194 if (chan->feature & FSL_DMA_CHAN_PAUSE_EXT) {
ccdce9a0 195 set_bcr(chan, 0);
f04cd407
IS
196 mode |= FSL_DMA_MR_EMP_EN;
197 } else {
198 mode &= ~FSL_DMA_MR_EMP_EN;
43a1a3ed 199 }
173acc7c 200
f04cd407 201 if (chan->feature & FSL_DMA_CHAN_START_EXT) {
272ca655 202 mode |= FSL_DMA_MR_EMS_EN;
f04cd407
IS
203 } else {
204 mode &= ~FSL_DMA_MR_EMS_EN;
272ca655 205 mode |= FSL_DMA_MR_CS;
f04cd407 206 }
173acc7c 207
ccdce9a0 208 set_mr(chan, mode);
173acc7c
ZW
209}
210
a1c03319 211static void dma_halt(struct fsldma_chan *chan)
173acc7c 212{
272ca655 213 u32 mode;
900325a6
DW
214 int i;
215
a00ae34a 216 /* read the mode register */
ccdce9a0 217 mode = get_mr(chan);
272ca655 218
a00ae34a
IS
219 /*
220 * The 85xx controller supports channel abort, which will stop
221 * the current transfer. On 83xx, this bit is the transfer error
222 * mask bit, which should not be changed.
223 */
224 if ((chan->feature & FSL_DMA_IP_MASK) == FSL_DMA_IP_85XX) {
225 mode |= FSL_DMA_MR_CA;
ccdce9a0 226 set_mr(chan, mode);
a00ae34a
IS
227
228 mode &= ~FSL_DMA_MR_CA;
229 }
230
231 /* stop the DMA controller */
232 mode &= ~(FSL_DMA_MR_CS | FSL_DMA_MR_EMS_EN);
ccdce9a0 233 set_mr(chan, mode);
173acc7c 234
a00ae34a 235 /* wait for the DMA controller to become idle */
900325a6 236 for (i = 0; i < 100; i++) {
a1c03319 237 if (dma_is_idle(chan))
9c3a50b7
IS
238 return;
239
173acc7c 240 udelay(10);
900325a6 241 }
272ca655 242
9c3a50b7 243 if (!dma_is_idle(chan))
b158471e 244 chan_err(chan, "DMA halt timeout!\n");
173acc7c
ZW
245}
246
173acc7c
ZW
247/**
248 * fsl_chan_set_src_loop_size - Set source address hold transfer size
a1c03319 249 * @chan : Freescale DMA channel
173acc7c
ZW
250 * @size : Address loop size, 0 for disable loop
251 *
252 * The set source address hold transfer size. The source
253 * address hold or loop transfer size is when the DMA transfer
254 * data from source address (SA), if the loop size is 4, the DMA will
255 * read data from SA, SA + 1, SA + 2, SA + 3, then loop back to SA,
256 * SA + 1 ... and so on.
257 */
a1c03319 258static void fsl_chan_set_src_loop_size(struct fsldma_chan *chan, int size)
173acc7c 259{
272ca655
IS
260 u32 mode;
261
ccdce9a0 262 mode = get_mr(chan);
272ca655 263
173acc7c
ZW
264 switch (size) {
265 case 0:
272ca655 266 mode &= ~FSL_DMA_MR_SAHE;
173acc7c
ZW
267 break;
268 case 1:
269 case 2:
270 case 4:
271 case 8:
272ca655 272 mode |= FSL_DMA_MR_SAHE | (__ilog2(size) << 14);
173acc7c
ZW
273 break;
274 }
272ca655 275
ccdce9a0 276 set_mr(chan, mode);
173acc7c
ZW
277}
278
279/**
738f5f7e 280 * fsl_chan_set_dst_loop_size - Set destination address hold transfer size
a1c03319 281 * @chan : Freescale DMA channel
173acc7c
ZW
282 * @size : Address loop size, 0 for disable loop
283 *
284 * The set destination address hold transfer size. The destination
285 * address hold or loop transfer size is when the DMA transfer
286 * data to destination address (TA), if the loop size is 4, the DMA will
287 * write data to TA, TA + 1, TA + 2, TA + 3, then loop back to TA,
288 * TA + 1 ... and so on.
289 */
a1c03319 290static void fsl_chan_set_dst_loop_size(struct fsldma_chan *chan, int size)
173acc7c 291{
272ca655
IS
292 u32 mode;
293
ccdce9a0 294 mode = get_mr(chan);
272ca655 295
173acc7c
ZW
296 switch (size) {
297 case 0:
272ca655 298 mode &= ~FSL_DMA_MR_DAHE;
173acc7c
ZW
299 break;
300 case 1:
301 case 2:
302 case 4:
303 case 8:
272ca655 304 mode |= FSL_DMA_MR_DAHE | (__ilog2(size) << 16);
173acc7c
ZW
305 break;
306 }
272ca655 307
ccdce9a0 308 set_mr(chan, mode);
173acc7c
ZW
309}
310
311/**
e6c7ecb6 312 * fsl_chan_set_request_count - Set DMA Request Count for external control
a1c03319 313 * @chan : Freescale DMA channel
e6c7ecb6
IS
314 * @size : Number of bytes to transfer in a single request
315 *
316 * The Freescale DMA channel can be controlled by the external signal DREQ#.
317 * The DMA request count is how many bytes are allowed to transfer before
318 * pausing the channel, after which a new assertion of DREQ# resumes channel
319 * operation.
173acc7c 320 *
e6c7ecb6 321 * A size of 0 disables external pause control. The maximum size is 1024.
173acc7c 322 */
a1c03319 323static void fsl_chan_set_request_count(struct fsldma_chan *chan, int size)
173acc7c 324{
272ca655
IS
325 u32 mode;
326
e6c7ecb6 327 BUG_ON(size > 1024);
272ca655 328
ccdce9a0 329 mode = get_mr(chan);
272ca655
IS
330 mode |= (__ilog2(size) << 24) & 0x0f000000;
331
ccdce9a0 332 set_mr(chan, mode);
e6c7ecb6 333}
173acc7c 334
e6c7ecb6
IS
335/**
336 * fsl_chan_toggle_ext_pause - Toggle channel external pause status
a1c03319 337 * @chan : Freescale DMA channel
e6c7ecb6
IS
338 * @enable : 0 is disabled, 1 is enabled.
339 *
340 * The Freescale DMA channel can be controlled by the external signal DREQ#.
341 * The DMA Request Count feature should be used in addition to this feature
342 * to set the number of bytes to transfer before pausing the channel.
343 */
a1c03319 344static void fsl_chan_toggle_ext_pause(struct fsldma_chan *chan, int enable)
e6c7ecb6
IS
345{
346 if (enable)
a1c03319 347 chan->feature |= FSL_DMA_CHAN_PAUSE_EXT;
e6c7ecb6 348 else
a1c03319 349 chan->feature &= ~FSL_DMA_CHAN_PAUSE_EXT;
173acc7c
ZW
350}
351
352/**
353 * fsl_chan_toggle_ext_start - Toggle channel external start status
a1c03319 354 * @chan : Freescale DMA channel
173acc7c
ZW
355 * @enable : 0 is disabled, 1 is enabled.
356 *
357 * If enable the external start, the channel can be started by an
358 * external DMA start pin. So the dma_start() does not start the
359 * transfer immediately. The DMA channel will wait for the
360 * control pin asserted.
361 */
a1c03319 362static void fsl_chan_toggle_ext_start(struct fsldma_chan *chan, int enable)
173acc7c
ZW
363{
364 if (enable)
a1c03319 365 chan->feature |= FSL_DMA_CHAN_START_EXT;
173acc7c 366 else
a1c03319 367 chan->feature &= ~FSL_DMA_CHAN_START_EXT;
173acc7c
ZW
368}
369
31f4306c 370static void append_ld_queue(struct fsldma_chan *chan, struct fsl_desc_sw *desc)
9c3a50b7
IS
371{
372 struct fsl_desc_sw *tail = to_fsl_desc(chan->ld_pending.prev);
373
374 if (list_empty(&chan->ld_pending))
375 goto out_splice;
376
377 /*
378 * Add the hardware descriptor to the chain of hardware descriptors
379 * that already exists in memory.
380 *
381 * This will un-set the EOL bit of the existing transaction, and the
382 * last link in this transaction will become the EOL descriptor.
383 */
384 set_desc_next(chan, &tail->hw, desc->async_tx.phys);
385
386 /*
387 * Add the software descriptor and all children to the list
388 * of pending transactions
389 */
390out_splice:
391 list_splice_tail_init(&desc->tx_list, &chan->ld_pending);
392}
393
173acc7c
ZW
394static dma_cookie_t fsl_dma_tx_submit(struct dma_async_tx_descriptor *tx)
395{
a1c03319 396 struct fsldma_chan *chan = to_fsl_chan(tx->chan);
eda34234
DW
397 struct fsl_desc_sw *desc = tx_to_fsl_desc(tx);
398 struct fsl_desc_sw *child;
173acc7c 399 unsigned long flags;
bbc76560 400 dma_cookie_t cookie = -EINVAL;
173acc7c 401
a1c03319 402 spin_lock_irqsave(&chan->desc_lock, flags);
173acc7c 403
9c3a50b7
IS
404 /*
405 * assign cookies to all of the software descriptors
406 * that make up this transaction
407 */
eda34234 408 list_for_each_entry(child, &desc->tx_list, node) {
884485e1 409 cookie = dma_cookie_assign(&child->async_tx);
bcfb7465
IS
410 }
411
9c3a50b7 412 /* put this transaction onto the tail of the pending queue */
a1c03319 413 append_ld_queue(chan, desc);
173acc7c 414
a1c03319 415 spin_unlock_irqrestore(&chan->desc_lock, flags);
173acc7c
ZW
416
417 return cookie;
418}
419
420/**
421 * fsl_dma_alloc_descriptor - Allocate descriptor from channel's DMA pool.
a1c03319 422 * @chan : Freescale DMA channel
173acc7c
ZW
423 *
424 * Return - The descriptor allocated. NULL for failed.
425 */
31f4306c 426static struct fsl_desc_sw *fsl_dma_alloc_descriptor(struct fsldma_chan *chan)
173acc7c 427{
9c3a50b7 428 struct fsl_desc_sw *desc;
173acc7c 429 dma_addr_t pdesc;
9c3a50b7
IS
430
431 desc = dma_pool_alloc(chan->desc_pool, GFP_ATOMIC, &pdesc);
432 if (!desc) {
b158471e 433 chan_dbg(chan, "out of memory for link descriptor\n");
9c3a50b7 434 return NULL;
173acc7c
ZW
435 }
436
9c3a50b7
IS
437 memset(desc, 0, sizeof(*desc));
438 INIT_LIST_HEAD(&desc->tx_list);
439 dma_async_tx_descriptor_init(&desc->async_tx, &chan->common);
440 desc->async_tx.tx_submit = fsl_dma_tx_submit;
441 desc->async_tx.phys = pdesc;
442
0ab09c36 443 chan_dbg(chan, "LD %p allocated\n", desc);
0ab09c36 444
9c3a50b7 445 return desc;
173acc7c
ZW
446}
447
173acc7c
ZW
448/**
449 * fsl_dma_alloc_chan_resources - Allocate resources for DMA channel.
a1c03319 450 * @chan : Freescale DMA channel
173acc7c
ZW
451 *
452 * This function will create a dma pool for descriptor allocation.
453 *
454 * Return - The number of descriptors allocated.
455 */
a1c03319 456static int fsl_dma_alloc_chan_resources(struct dma_chan *dchan)
173acc7c 457{
a1c03319 458 struct fsldma_chan *chan = to_fsl_chan(dchan);
77cd62e8
TT
459
460 /* Has this channel already been allocated? */
a1c03319 461 if (chan->desc_pool)
77cd62e8 462 return 1;
173acc7c 463
9c3a50b7
IS
464 /*
465 * We need the descriptor to be aligned to 32bytes
173acc7c
ZW
466 * for meeting FSL DMA specification requirement.
467 */
b158471e 468 chan->desc_pool = dma_pool_create(chan->name, chan->dev,
9c3a50b7
IS
469 sizeof(struct fsl_desc_sw),
470 __alignof__(struct fsl_desc_sw), 0);
a1c03319 471 if (!chan->desc_pool) {
b158471e 472 chan_err(chan, "unable to allocate descriptor pool\n");
9c3a50b7 473 return -ENOMEM;
173acc7c
ZW
474 }
475
9c3a50b7 476 /* there is at least one descriptor free to be allocated */
173acc7c
ZW
477 return 1;
478}
479
9c3a50b7
IS
480/**
481 * fsldma_free_desc_list - Free all descriptors in a queue
482 * @chan: Freescae DMA channel
483 * @list: the list to free
484 *
485 * LOCKING: must hold chan->desc_lock
486 */
487static void fsldma_free_desc_list(struct fsldma_chan *chan,
488 struct list_head *list)
489{
490 struct fsl_desc_sw *desc, *_desc;
491
492 list_for_each_entry_safe(desc, _desc, list, node) {
493 list_del(&desc->node);
0ab09c36 494 chan_dbg(chan, "LD %p free\n", desc);
9c3a50b7
IS
495 dma_pool_free(chan->desc_pool, desc, desc->async_tx.phys);
496 }
497}
498
499static void fsldma_free_desc_list_reverse(struct fsldma_chan *chan,
500 struct list_head *list)
501{
502 struct fsl_desc_sw *desc, *_desc;
503
504 list_for_each_entry_safe_reverse(desc, _desc, list, node) {
505 list_del(&desc->node);
0ab09c36 506 chan_dbg(chan, "LD %p free\n", desc);
9c3a50b7
IS
507 dma_pool_free(chan->desc_pool, desc, desc->async_tx.phys);
508 }
509}
510
173acc7c
ZW
511/**
512 * fsl_dma_free_chan_resources - Free all resources of the channel.
a1c03319 513 * @chan : Freescale DMA channel
173acc7c 514 */
a1c03319 515static void fsl_dma_free_chan_resources(struct dma_chan *dchan)
173acc7c 516{
a1c03319 517 struct fsldma_chan *chan = to_fsl_chan(dchan);
173acc7c
ZW
518 unsigned long flags;
519
b158471e 520 chan_dbg(chan, "free all channel resources\n");
a1c03319 521 spin_lock_irqsave(&chan->desc_lock, flags);
9c3a50b7
IS
522 fsldma_free_desc_list(chan, &chan->ld_pending);
523 fsldma_free_desc_list(chan, &chan->ld_running);
a1c03319 524 spin_unlock_irqrestore(&chan->desc_lock, flags);
77cd62e8 525
9c3a50b7 526 dma_pool_destroy(chan->desc_pool);
a1c03319 527 chan->desc_pool = NULL;
173acc7c
ZW
528}
529
31f4306c
IS
530static struct dma_async_tx_descriptor *
531fsl_dma_prep_memcpy(struct dma_chan *dchan,
532 dma_addr_t dma_dst, dma_addr_t dma_src,
173acc7c
ZW
533 size_t len, unsigned long flags)
534{
a1c03319 535 struct fsldma_chan *chan;
173acc7c
ZW
536 struct fsl_desc_sw *first = NULL, *prev = NULL, *new;
537 size_t copy;
173acc7c 538
a1c03319 539 if (!dchan)
173acc7c
ZW
540 return NULL;
541
542 if (!len)
543 return NULL;
544
a1c03319 545 chan = to_fsl_chan(dchan);
173acc7c
ZW
546
547 do {
548
549 /* Allocate the link descriptor from DMA pool */
a1c03319 550 new = fsl_dma_alloc_descriptor(chan);
173acc7c 551 if (!new) {
b158471e 552 chan_err(chan, "%s\n", msg_ld_oom);
2e077f8e 553 goto fail;
173acc7c 554 }
173acc7c 555
56822843 556 copy = min(len, (size_t)FSL_DMA_BCR_MAX_CNT);
173acc7c 557
a1c03319
IS
558 set_desc_cnt(chan, &new->hw, copy);
559 set_desc_src(chan, &new->hw, dma_src);
560 set_desc_dst(chan, &new->hw, dma_dst);
173acc7c
ZW
561
562 if (!first)
563 first = new;
564 else
a1c03319 565 set_desc_next(chan, &prev->hw, new->async_tx.phys);
173acc7c
ZW
566
567 new->async_tx.cookie = 0;
636bdeaa 568 async_tx_ack(&new->async_tx);
173acc7c
ZW
569
570 prev = new;
571 len -= copy;
572 dma_src += copy;
738f5f7e 573 dma_dst += copy;
173acc7c
ZW
574
575 /* Insert the link descriptor to the LD ring */
eda34234 576 list_add_tail(&new->node, &first->tx_list);
173acc7c
ZW
577 } while (len);
578
636bdeaa 579 new->async_tx.flags = flags; /* client is in control of this ack */
173acc7c
ZW
580 new->async_tx.cookie = -EBUSY;
581
31f4306c 582 /* Set End-of-link to the last link descriptor of new list */
a1c03319 583 set_ld_eol(chan, new);
173acc7c 584
2e077f8e
IS
585 return &first->async_tx;
586
587fail:
588 if (!first)
589 return NULL;
590
9c3a50b7 591 fsldma_free_desc_list_reverse(chan, &first->tx_list);
2e077f8e 592 return NULL;
173acc7c
ZW
593}
594
c1433041
IS
595static struct dma_async_tx_descriptor *fsl_dma_prep_sg(struct dma_chan *dchan,
596 struct scatterlist *dst_sg, unsigned int dst_nents,
597 struct scatterlist *src_sg, unsigned int src_nents,
598 unsigned long flags)
599{
600 struct fsl_desc_sw *first = NULL, *prev = NULL, *new = NULL;
601 struct fsldma_chan *chan = to_fsl_chan(dchan);
602 size_t dst_avail, src_avail;
603 dma_addr_t dst, src;
604 size_t len;
605
606 /* basic sanity checks */
607 if (dst_nents == 0 || src_nents == 0)
608 return NULL;
609
610 if (dst_sg == NULL || src_sg == NULL)
611 return NULL;
612
613 /*
614 * TODO: should we check that both scatterlists have the same
615 * TODO: number of bytes in total? Is that really an error?
616 */
617
618 /* get prepared for the loop */
619 dst_avail = sg_dma_len(dst_sg);
620 src_avail = sg_dma_len(src_sg);
621
622 /* run until we are out of scatterlist entries */
623 while (true) {
624
625 /* create the largest transaction possible */
626 len = min_t(size_t, src_avail, dst_avail);
627 len = min_t(size_t, len, FSL_DMA_BCR_MAX_CNT);
628 if (len == 0)
629 goto fetch;
630
631 dst = sg_dma_address(dst_sg) + sg_dma_len(dst_sg) - dst_avail;
632 src = sg_dma_address(src_sg) + sg_dma_len(src_sg) - src_avail;
633
634 /* allocate and populate the descriptor */
635 new = fsl_dma_alloc_descriptor(chan);
636 if (!new) {
b158471e 637 chan_err(chan, "%s\n", msg_ld_oom);
c1433041
IS
638 goto fail;
639 }
c1433041
IS
640
641 set_desc_cnt(chan, &new->hw, len);
642 set_desc_src(chan, &new->hw, src);
643 set_desc_dst(chan, &new->hw, dst);
644
645 if (!first)
646 first = new;
647 else
648 set_desc_next(chan, &prev->hw, new->async_tx.phys);
649
650 new->async_tx.cookie = 0;
651 async_tx_ack(&new->async_tx);
652 prev = new;
653
654 /* Insert the link descriptor to the LD ring */
655 list_add_tail(&new->node, &first->tx_list);
656
657 /* update metadata */
658 dst_avail -= len;
659 src_avail -= len;
660
661fetch:
662 /* fetch the next dst scatterlist entry */
663 if (dst_avail == 0) {
664
665 /* no more entries: we're done */
666 if (dst_nents == 0)
667 break;
668
669 /* fetch the next entry: if there are no more: done */
670 dst_sg = sg_next(dst_sg);
671 if (dst_sg == NULL)
672 break;
673
674 dst_nents--;
675 dst_avail = sg_dma_len(dst_sg);
676 }
677
678 /* fetch the next src scatterlist entry */
679 if (src_avail == 0) {
680
681 /* no more entries: we're done */
682 if (src_nents == 0)
683 break;
684
685 /* fetch the next entry: if there are no more: done */
686 src_sg = sg_next(src_sg);
687 if (src_sg == NULL)
688 break;
689
690 src_nents--;
691 src_avail = sg_dma_len(src_sg);
692 }
693 }
694
695 new->async_tx.flags = flags; /* client is in control of this ack */
696 new->async_tx.cookie = -EBUSY;
697
698 /* Set End-of-link to the last link descriptor of new list */
699 set_ld_eol(chan, new);
700
701 return &first->async_tx;
702
703fail:
704 if (!first)
705 return NULL;
706
707 fsldma_free_desc_list_reverse(chan, &first->tx_list);
708 return NULL;
709}
710
bbea0b6e
IS
711/**
712 * fsl_dma_prep_slave_sg - prepare descriptors for a DMA_SLAVE transaction
713 * @chan: DMA channel
714 * @sgl: scatterlist to transfer to/from
715 * @sg_len: number of entries in @scatterlist
716 * @direction: DMA direction
717 * @flags: DMAEngine flags
185ecb5f 718 * @context: transaction context (ignored)
bbea0b6e
IS
719 *
720 * Prepare a set of descriptors for a DMA_SLAVE transaction. Following the
721 * DMA_SLAVE API, this gets the device-specific information from the
722 * chan->private variable.
723 */
724static struct dma_async_tx_descriptor *fsl_dma_prep_slave_sg(
a1c03319 725 struct dma_chan *dchan, struct scatterlist *sgl, unsigned int sg_len,
185ecb5f
AB
726 enum dma_transfer_direction direction, unsigned long flags,
727 void *context)
bbea0b6e 728{
bbea0b6e 729 /*
968f19ae 730 * This operation is not supported on the Freescale DMA controller
bbea0b6e 731 *
968f19ae
IS
732 * However, we need to provide the function pointer to allow the
733 * device_control() method to work.
bbea0b6e 734 */
bbea0b6e
IS
735 return NULL;
736}
737
c3635c78 738static int fsl_dma_device_control(struct dma_chan *dchan,
05827630 739 enum dma_ctrl_cmd cmd, unsigned long arg)
bbea0b6e 740{
968f19ae 741 struct dma_slave_config *config;
a1c03319 742 struct fsldma_chan *chan;
bbea0b6e 743 unsigned long flags;
968f19ae 744 int size;
c3635c78 745
a1c03319 746 if (!dchan)
c3635c78 747 return -EINVAL;
bbea0b6e 748
a1c03319 749 chan = to_fsl_chan(dchan);
bbea0b6e 750
968f19ae
IS
751 switch (cmd) {
752 case DMA_TERMINATE_ALL:
f04cd407
IS
753 spin_lock_irqsave(&chan->desc_lock, flags);
754
968f19ae
IS
755 /* Halt the DMA engine */
756 dma_halt(chan);
bbea0b6e 757
968f19ae
IS
758 /* Remove and free all of the descriptors in the LD queue */
759 fsldma_free_desc_list(chan, &chan->ld_pending);
760 fsldma_free_desc_list(chan, &chan->ld_running);
f04cd407 761 chan->idle = true;
bbea0b6e 762
968f19ae
IS
763 spin_unlock_irqrestore(&chan->desc_lock, flags);
764 return 0;
765
766 case DMA_SLAVE_CONFIG:
767 config = (struct dma_slave_config *)arg;
768
769 /* make sure the channel supports setting burst size */
770 if (!chan->set_request_count)
771 return -ENXIO;
772
773 /* we set the controller burst size depending on direction */
db8196df 774 if (config->direction == DMA_MEM_TO_DEV)
968f19ae
IS
775 size = config->dst_addr_width * config->dst_maxburst;
776 else
777 size = config->src_addr_width * config->src_maxburst;
778
779 chan->set_request_count(chan, size);
780 return 0;
781
782 case FSLDMA_EXTERNAL_START:
783
784 /* make sure the channel supports external start */
785 if (!chan->toggle_ext_start)
786 return -ENXIO;
787
788 chan->toggle_ext_start(chan, arg);
789 return 0;
790
791 default:
792 return -ENXIO;
793 }
c3635c78
LW
794
795 return 0;
bbea0b6e
IS
796}
797
173acc7c 798/**
9c4d1e7b 799 * fsldma_cleanup_descriptor - cleanup and free a single link descriptor
9c3a50b7 800 * @chan: Freescale DMA channel
9c4d1e7b 801 * @desc: descriptor to cleanup and free
173acc7c 802 *
9c4d1e7b
IS
803 * This function is used on a descriptor which has been executed by the DMA
804 * controller. It will run any callbacks, submit any dependencies, and then
805 * free the descriptor.
173acc7c 806 */
9c4d1e7b
IS
807static void fsldma_cleanup_descriptor(struct fsldma_chan *chan,
808 struct fsl_desc_sw *desc)
173acc7c 809{
9c4d1e7b 810 struct dma_async_tx_descriptor *txd = &desc->async_tx;
9c4d1e7b
IS
811
812 /* Run the link descriptor callback function */
813 if (txd->callback) {
9c4d1e7b 814 chan_dbg(chan, "LD %p callback\n", desc);
9c4d1e7b
IS
815 txd->callback(txd->callback_param);
816 }
173acc7c 817
9c4d1e7b
IS
818 /* Run any dependencies */
819 dma_run_dependencies(txd);
173acc7c 820
d38a8c62 821 dma_descriptor_unmap(txd);
9c4d1e7b 822 chan_dbg(chan, "LD %p free\n", desc);
9c4d1e7b 823 dma_pool_free(chan->desc_pool, desc, txd->phys);
173acc7c
ZW
824}
825
826/**
9c3a50b7 827 * fsl_chan_xfer_ld_queue - transfer any pending transactions
a1c03319 828 * @chan : Freescale DMA channel
9c3a50b7 829 *
f04cd407 830 * HARDWARE STATE: idle
dc8d4091 831 * LOCKING: must hold chan->desc_lock
173acc7c 832 */
a1c03319 833static void fsl_chan_xfer_ld_queue(struct fsldma_chan *chan)
173acc7c 834{
9c3a50b7 835 struct fsl_desc_sw *desc;
138ef018 836
9c3a50b7
IS
837 /*
838 * If the list of pending descriptors is empty, then we
839 * don't need to do any work at all
840 */
841 if (list_empty(&chan->ld_pending)) {
b158471e 842 chan_dbg(chan, "no pending LDs\n");
dc8d4091 843 return;
9c3a50b7 844 }
173acc7c 845
9c3a50b7 846 /*
f04cd407
IS
847 * The DMA controller is not idle, which means that the interrupt
848 * handler will start any queued transactions when it runs after
849 * this transaction finishes
9c3a50b7 850 */
f04cd407 851 if (!chan->idle) {
b158471e 852 chan_dbg(chan, "DMA controller still busy\n");
dc8d4091 853 return;
9c3a50b7
IS
854 }
855
9c3a50b7
IS
856 /*
857 * If there are some link descriptors which have not been
858 * transferred, we need to start the controller
173acc7c 859 */
173acc7c 860
9c3a50b7
IS
861 /*
862 * Move all elements from the queue of pending transactions
863 * onto the list of running transactions
864 */
f04cd407 865 chan_dbg(chan, "idle, starting controller\n");
9c3a50b7
IS
866 desc = list_first_entry(&chan->ld_pending, struct fsl_desc_sw, node);
867 list_splice_tail_init(&chan->ld_pending, &chan->ld_running);
868
f04cd407
IS
869 /*
870 * The 85xx DMA controller doesn't clear the channel start bit
871 * automatically at the end of a transfer. Therefore we must clear
872 * it in software before starting the transfer.
873 */
874 if ((chan->feature & FSL_DMA_IP_MASK) == FSL_DMA_IP_85XX) {
875 u32 mode;
876
ccdce9a0 877 mode = get_mr(chan);
f04cd407 878 mode &= ~FSL_DMA_MR_CS;
ccdce9a0 879 set_mr(chan, mode);
f04cd407
IS
880 }
881
9c3a50b7
IS
882 /*
883 * Program the descriptor's address into the DMA controller,
884 * then start the DMA transaction
885 */
886 set_cdar(chan, desc->async_tx.phys);
f04cd407 887 get_cdar(chan);
138ef018 888
9c3a50b7 889 dma_start(chan);
f04cd407 890 chan->idle = false;
173acc7c
ZW
891}
892
893/**
894 * fsl_dma_memcpy_issue_pending - Issue the DMA start command
a1c03319 895 * @chan : Freescale DMA channel
173acc7c 896 */
a1c03319 897static void fsl_dma_memcpy_issue_pending(struct dma_chan *dchan)
173acc7c 898{
a1c03319 899 struct fsldma_chan *chan = to_fsl_chan(dchan);
dc8d4091
IS
900 unsigned long flags;
901
902 spin_lock_irqsave(&chan->desc_lock, flags);
a1c03319 903 fsl_chan_xfer_ld_queue(chan);
dc8d4091 904 spin_unlock_irqrestore(&chan->desc_lock, flags);
173acc7c
ZW
905}
906
173acc7c 907/**
07934481 908 * fsl_tx_status - Determine the DMA status
a1c03319 909 * @chan : Freescale DMA channel
173acc7c 910 */
07934481 911static enum dma_status fsl_tx_status(struct dma_chan *dchan,
173acc7c 912 dma_cookie_t cookie,
07934481 913 struct dma_tx_state *txstate)
173acc7c 914{
9b0b0bdc 915 return dma_cookie_status(dchan, cookie, txstate);
173acc7c
ZW
916}
917
d3f620b2
IS
918/*----------------------------------------------------------------------------*/
919/* Interrupt Handling */
920/*----------------------------------------------------------------------------*/
921
e7a29151 922static irqreturn_t fsldma_chan_irq(int irq, void *data)
173acc7c 923{
a1c03319 924 struct fsldma_chan *chan = data;
a1c03319 925 u32 stat;
173acc7c 926
9c3a50b7 927 /* save and clear the status register */
a1c03319 928 stat = get_sr(chan);
9c3a50b7 929 set_sr(chan, stat);
b158471e 930 chan_dbg(chan, "irq: stat = 0x%x\n", stat);
173acc7c 931
f04cd407 932 /* check that this was really our device */
173acc7c
ZW
933 stat &= ~(FSL_DMA_SR_CB | FSL_DMA_SR_CH);
934 if (!stat)
935 return IRQ_NONE;
936
937 if (stat & FSL_DMA_SR_TE)
b158471e 938 chan_err(chan, "Transfer Error!\n");
173acc7c 939
9c3a50b7
IS
940 /*
941 * Programming Error
f79abb62 942 * The DMA_INTERRUPT async_tx is a NULL transfer, which will
d73111c6 943 * trigger a PE interrupt.
f79abb62
ZW
944 */
945 if (stat & FSL_DMA_SR_PE) {
b158471e 946 chan_dbg(chan, "irq: Programming Error INT\n");
f79abb62 947 stat &= ~FSL_DMA_SR_PE;
f04cd407
IS
948 if (get_bcr(chan) != 0)
949 chan_err(chan, "Programming Error!\n");
1c62979e
ZW
950 }
951
9c3a50b7
IS
952 /*
953 * For MPC8349, EOCDI event need to update cookie
1c62979e
ZW
954 * and start the next transfer if it exist.
955 */
956 if (stat & FSL_DMA_SR_EOCDI) {
b158471e 957 chan_dbg(chan, "irq: End-of-Chain link INT\n");
1c62979e 958 stat &= ~FSL_DMA_SR_EOCDI;
173acc7c
ZW
959 }
960
9c3a50b7
IS
961 /*
962 * If it current transfer is the end-of-transfer,
173acc7c
ZW
963 * we should clear the Channel Start bit for
964 * prepare next transfer.
965 */
1c62979e 966 if (stat & FSL_DMA_SR_EOLNI) {
b158471e 967 chan_dbg(chan, "irq: End-of-link INT\n");
173acc7c 968 stat &= ~FSL_DMA_SR_EOLNI;
173acc7c
ZW
969 }
970
f04cd407
IS
971 /* check that the DMA controller is really idle */
972 if (!dma_is_idle(chan))
973 chan_err(chan, "irq: controller not idle!\n");
974
975 /* check that we handled all of the bits */
173acc7c 976 if (stat)
f04cd407 977 chan_err(chan, "irq: unhandled sr 0x%08x\n", stat);
173acc7c 978
f04cd407
IS
979 /*
980 * Schedule the tasklet to handle all cleanup of the current
981 * transaction. It will start a new transaction if there is
982 * one pending.
983 */
a1c03319 984 tasklet_schedule(&chan->tasklet);
f04cd407 985 chan_dbg(chan, "irq: Exit\n");
173acc7c
ZW
986 return IRQ_HANDLED;
987}
988
d3f620b2
IS
989static void dma_do_tasklet(unsigned long data)
990{
a1c03319 991 struct fsldma_chan *chan = (struct fsldma_chan *)data;
dc8d4091
IS
992 struct fsl_desc_sw *desc, *_desc;
993 LIST_HEAD(ld_cleanup);
f04cd407
IS
994 unsigned long flags;
995
996 chan_dbg(chan, "tasklet entry\n");
997
f04cd407 998 spin_lock_irqsave(&chan->desc_lock, flags);
dc8d4091
IS
999
1000 /* update the cookie if we have some descriptors to cleanup */
1001 if (!list_empty(&chan->ld_running)) {
1002 dma_cookie_t cookie;
1003
1004 desc = to_fsl_desc(chan->ld_running.prev);
1005 cookie = desc->async_tx.cookie;
f7fbce07 1006 dma_cookie_complete(&desc->async_tx);
dc8d4091 1007
dc8d4091
IS
1008 chan_dbg(chan, "completed_cookie=%d\n", cookie);
1009 }
1010
1011 /*
1012 * move the descriptors to a temporary list so we can drop the lock
1013 * during the entire cleanup operation
1014 */
1015 list_splice_tail_init(&chan->ld_running, &ld_cleanup);
1016
1017 /* the hardware is now idle and ready for more */
f04cd407 1018 chan->idle = true;
f04cd407 1019
dc8d4091
IS
1020 /*
1021 * Start any pending transactions automatically
1022 *
1023 * In the ideal case, we keep the DMA controller busy while we go
1024 * ahead and free the descriptors below.
1025 */
f04cd407 1026 fsl_chan_xfer_ld_queue(chan);
dc8d4091
IS
1027 spin_unlock_irqrestore(&chan->desc_lock, flags);
1028
1029 /* Run the callback for each descriptor, in order */
1030 list_for_each_entry_safe(desc, _desc, &ld_cleanup, node) {
1031
1032 /* Remove from the list of transactions */
1033 list_del(&desc->node);
1034
1035 /* Run all cleanup for this descriptor */
1036 fsldma_cleanup_descriptor(chan, desc);
1037 }
1038
f04cd407 1039 chan_dbg(chan, "tasklet exit\n");
d3f620b2
IS
1040}
1041
1042static irqreturn_t fsldma_ctrl_irq(int irq, void *data)
173acc7c 1043{
a4f56d4b 1044 struct fsldma_device *fdev = data;
d3f620b2
IS
1045 struct fsldma_chan *chan;
1046 unsigned int handled = 0;
1047 u32 gsr, mask;
1048 int i;
173acc7c 1049
e7a29151 1050 gsr = (fdev->feature & FSL_DMA_BIG_ENDIAN) ? in_be32(fdev->regs)
d3f620b2
IS
1051 : in_le32(fdev->regs);
1052 mask = 0xff000000;
1053 dev_dbg(fdev->dev, "IRQ: gsr 0x%.8x\n", gsr);
173acc7c 1054
d3f620b2
IS
1055 for (i = 0; i < FSL_DMA_MAX_CHANS_PER_DEVICE; i++) {
1056 chan = fdev->chan[i];
1057 if (!chan)
1058 continue;
1059
1060 if (gsr & mask) {
1061 dev_dbg(fdev->dev, "IRQ: chan %d\n", chan->id);
1062 fsldma_chan_irq(irq, chan);
1063 handled++;
1064 }
1065
1066 gsr &= ~mask;
1067 mask >>= 8;
1068 }
1069
1070 return IRQ_RETVAL(handled);
173acc7c
ZW
1071}
1072
d3f620b2 1073static void fsldma_free_irqs(struct fsldma_device *fdev)
173acc7c 1074{
d3f620b2
IS
1075 struct fsldma_chan *chan;
1076 int i;
1077
1078 if (fdev->irq != NO_IRQ) {
1079 dev_dbg(fdev->dev, "free per-controller IRQ\n");
1080 free_irq(fdev->irq, fdev);
1081 return;
1082 }
1083
1084 for (i = 0; i < FSL_DMA_MAX_CHANS_PER_DEVICE; i++) {
1085 chan = fdev->chan[i];
1086 if (chan && chan->irq != NO_IRQ) {
b158471e 1087 chan_dbg(chan, "free per-channel IRQ\n");
d3f620b2
IS
1088 free_irq(chan->irq, chan);
1089 }
1090 }
1091}
1092
1093static int fsldma_request_irqs(struct fsldma_device *fdev)
1094{
1095 struct fsldma_chan *chan;
1096 int ret;
1097 int i;
1098
1099 /* if we have a per-controller IRQ, use that */
1100 if (fdev->irq != NO_IRQ) {
1101 dev_dbg(fdev->dev, "request per-controller IRQ\n");
1102 ret = request_irq(fdev->irq, fsldma_ctrl_irq, IRQF_SHARED,
1103 "fsldma-controller", fdev);
1104 return ret;
1105 }
1106
1107 /* no per-controller IRQ, use the per-channel IRQs */
1108 for (i = 0; i < FSL_DMA_MAX_CHANS_PER_DEVICE; i++) {
1109 chan = fdev->chan[i];
1110 if (!chan)
1111 continue;
1112
1113 if (chan->irq == NO_IRQ) {
b158471e 1114 chan_err(chan, "interrupts property missing in device tree\n");
d3f620b2
IS
1115 ret = -ENODEV;
1116 goto out_unwind;
1117 }
1118
b158471e 1119 chan_dbg(chan, "request per-channel IRQ\n");
d3f620b2
IS
1120 ret = request_irq(chan->irq, fsldma_chan_irq, IRQF_SHARED,
1121 "fsldma-chan", chan);
1122 if (ret) {
b158471e 1123 chan_err(chan, "unable to request per-channel IRQ\n");
d3f620b2
IS
1124 goto out_unwind;
1125 }
1126 }
1127
1128 return 0;
1129
1130out_unwind:
1131 for (/* none */; i >= 0; i--) {
1132 chan = fdev->chan[i];
1133 if (!chan)
1134 continue;
1135
1136 if (chan->irq == NO_IRQ)
1137 continue;
1138
1139 free_irq(chan->irq, chan);
1140 }
1141
1142 return ret;
173acc7c
ZW
1143}
1144
a4f56d4b
IS
1145/*----------------------------------------------------------------------------*/
1146/* OpenFirmware Subsystem */
1147/*----------------------------------------------------------------------------*/
1148
463a1f8b 1149static int fsl_dma_chan_probe(struct fsldma_device *fdev,
77cd62e8 1150 struct device_node *node, u32 feature, const char *compatible)
173acc7c 1151{
a1c03319 1152 struct fsldma_chan *chan;
4ce0e953 1153 struct resource res;
173acc7c
ZW
1154 int err;
1155
173acc7c 1156 /* alloc channel */
a1c03319
IS
1157 chan = kzalloc(sizeof(*chan), GFP_KERNEL);
1158 if (!chan) {
e7a29151
IS
1159 dev_err(fdev->dev, "no free memory for DMA channels!\n");
1160 err = -ENOMEM;
1161 goto out_return;
1162 }
1163
1164 /* ioremap registers for use */
a1c03319
IS
1165 chan->regs = of_iomap(node, 0);
1166 if (!chan->regs) {
e7a29151
IS
1167 dev_err(fdev->dev, "unable to ioremap registers\n");
1168 err = -ENOMEM;
a1c03319 1169 goto out_free_chan;
173acc7c
ZW
1170 }
1171
4ce0e953 1172 err = of_address_to_resource(node, 0, &res);
173acc7c 1173 if (err) {
e7a29151
IS
1174 dev_err(fdev->dev, "unable to find 'reg' property\n");
1175 goto out_iounmap_regs;
173acc7c
ZW
1176 }
1177
a1c03319 1178 chan->feature = feature;
173acc7c 1179 if (!fdev->feature)
a1c03319 1180 fdev->feature = chan->feature;
173acc7c 1181
e7a29151
IS
1182 /*
1183 * If the DMA device's feature is different than the feature
1184 * of its channels, report the bug
173acc7c 1185 */
a1c03319 1186 WARN_ON(fdev->feature != chan->feature);
e7a29151 1187
a1c03319 1188 chan->dev = fdev->dev;
8de7a7d9
HZ
1189 chan->id = (res.start & 0xfff) < 0x300 ?
1190 ((res.start - 0x100) & 0xfff) >> 7 :
1191 ((res.start - 0x200) & 0xfff) >> 7;
a1c03319 1192 if (chan->id >= FSL_DMA_MAX_CHANS_PER_DEVICE) {
e7a29151 1193 dev_err(fdev->dev, "too many channels for device\n");
173acc7c 1194 err = -EINVAL;
e7a29151 1195 goto out_iounmap_regs;
173acc7c 1196 }
173acc7c 1197
a1c03319
IS
1198 fdev->chan[chan->id] = chan;
1199 tasklet_init(&chan->tasklet, dma_do_tasklet, (unsigned long)chan);
b158471e 1200 snprintf(chan->name, sizeof(chan->name), "chan%d", chan->id);
e7a29151
IS
1201
1202 /* Initialize the channel */
a1c03319 1203 dma_init(chan);
173acc7c
ZW
1204
1205 /* Clear cdar registers */
a1c03319 1206 set_cdar(chan, 0);
173acc7c 1207
a1c03319 1208 switch (chan->feature & FSL_DMA_IP_MASK) {
173acc7c 1209 case FSL_DMA_IP_85XX:
a1c03319 1210 chan->toggle_ext_pause = fsl_chan_toggle_ext_pause;
173acc7c 1211 case FSL_DMA_IP_83XX:
a1c03319
IS
1212 chan->toggle_ext_start = fsl_chan_toggle_ext_start;
1213 chan->set_src_loop_size = fsl_chan_set_src_loop_size;
1214 chan->set_dst_loop_size = fsl_chan_set_dst_loop_size;
1215 chan->set_request_count = fsl_chan_set_request_count;
173acc7c
ZW
1216 }
1217
a1c03319 1218 spin_lock_init(&chan->desc_lock);
9c3a50b7
IS
1219 INIT_LIST_HEAD(&chan->ld_pending);
1220 INIT_LIST_HEAD(&chan->ld_running);
f04cd407 1221 chan->idle = true;
173acc7c 1222
a1c03319 1223 chan->common.device = &fdev->common;
8ac69546 1224 dma_cookie_init(&chan->common);
173acc7c 1225
d3f620b2 1226 /* find the IRQ line, if it exists in the device tree */
a1c03319 1227 chan->irq = irq_of_parse_and_map(node, 0);
d3f620b2 1228
173acc7c 1229 /* Add the channel to DMA device channel list */
a1c03319 1230 list_add_tail(&chan->common.device_node, &fdev->common.channels);
173acc7c
ZW
1231 fdev->common.chancnt++;
1232
a1c03319
IS
1233 dev_info(fdev->dev, "#%d (%s), irq %d\n", chan->id, compatible,
1234 chan->irq != NO_IRQ ? chan->irq : fdev->irq);
173acc7c
ZW
1235
1236 return 0;
51ee87f2 1237
e7a29151 1238out_iounmap_regs:
a1c03319
IS
1239 iounmap(chan->regs);
1240out_free_chan:
1241 kfree(chan);
e7a29151 1242out_return:
173acc7c
ZW
1243 return err;
1244}
1245
a1c03319 1246static void fsl_dma_chan_remove(struct fsldma_chan *chan)
173acc7c 1247{
a1c03319
IS
1248 irq_dispose_mapping(chan->irq);
1249 list_del(&chan->common.device_node);
1250 iounmap(chan->regs);
1251 kfree(chan);
173acc7c
ZW
1252}
1253
463a1f8b 1254static int fsldma_of_probe(struct platform_device *op)
173acc7c 1255{
a4f56d4b 1256 struct fsldma_device *fdev;
77cd62e8 1257 struct device_node *child;
e7a29151 1258 int err;
173acc7c 1259
a4f56d4b 1260 fdev = kzalloc(sizeof(*fdev), GFP_KERNEL);
173acc7c 1261 if (!fdev) {
e7a29151
IS
1262 dev_err(&op->dev, "No enough memory for 'priv'\n");
1263 err = -ENOMEM;
1264 goto out_return;
173acc7c 1265 }
e7a29151
IS
1266
1267 fdev->dev = &op->dev;
173acc7c
ZW
1268 INIT_LIST_HEAD(&fdev->common.channels);
1269
e7a29151 1270 /* ioremap the registers for use */
61c7a080 1271 fdev->regs = of_iomap(op->dev.of_node, 0);
e7a29151
IS
1272 if (!fdev->regs) {
1273 dev_err(&op->dev, "unable to ioremap registers\n");
1274 err = -ENOMEM;
1275 goto out_free_fdev;
173acc7c
ZW
1276 }
1277
d3f620b2 1278 /* map the channel IRQ if it exists, but don't hookup the handler yet */
61c7a080 1279 fdev->irq = irq_of_parse_and_map(op->dev.of_node, 0);
d3f620b2 1280
173acc7c 1281 dma_cap_set(DMA_MEMCPY, fdev->common.cap_mask);
c1433041 1282 dma_cap_set(DMA_SG, fdev->common.cap_mask);
bbea0b6e 1283 dma_cap_set(DMA_SLAVE, fdev->common.cap_mask);
173acc7c
ZW
1284 fdev->common.device_alloc_chan_resources = fsl_dma_alloc_chan_resources;
1285 fdev->common.device_free_chan_resources = fsl_dma_free_chan_resources;
1286 fdev->common.device_prep_dma_memcpy = fsl_dma_prep_memcpy;
c1433041 1287 fdev->common.device_prep_dma_sg = fsl_dma_prep_sg;
07934481 1288 fdev->common.device_tx_status = fsl_tx_status;
173acc7c 1289 fdev->common.device_issue_pending = fsl_dma_memcpy_issue_pending;
bbea0b6e 1290 fdev->common.device_prep_slave_sg = fsl_dma_prep_slave_sg;
c3635c78 1291 fdev->common.device_control = fsl_dma_device_control;
e7a29151 1292 fdev->common.dev = &op->dev;
173acc7c 1293
e2c8e425
LY
1294 dma_set_mask(&(op->dev), DMA_BIT_MASK(36));
1295
dd3daca1 1296 platform_set_drvdata(op, fdev);
77cd62e8 1297
e7a29151
IS
1298 /*
1299 * We cannot use of_platform_bus_probe() because there is no
1300 * of_platform_bus_remove(). Instead, we manually instantiate every DMA
77cd62e8
TT
1301 * channel object.
1302 */
61c7a080 1303 for_each_child_of_node(op->dev.of_node, child) {
e7a29151 1304 if (of_device_is_compatible(child, "fsl,eloplus-dma-channel")) {
77cd62e8
TT
1305 fsl_dma_chan_probe(fdev, child,
1306 FSL_DMA_IP_85XX | FSL_DMA_BIG_ENDIAN,
1307 "fsl,eloplus-dma-channel");
e7a29151
IS
1308 }
1309
1310 if (of_device_is_compatible(child, "fsl,elo-dma-channel")) {
77cd62e8
TT
1311 fsl_dma_chan_probe(fdev, child,
1312 FSL_DMA_IP_83XX | FSL_DMA_LITTLE_ENDIAN,
1313 "fsl,elo-dma-channel");
e7a29151 1314 }
77cd62e8 1315 }
173acc7c 1316
d3f620b2
IS
1317 /*
1318 * Hookup the IRQ handler(s)
1319 *
1320 * If we have a per-controller interrupt, we prefer that to the
1321 * per-channel interrupts to reduce the number of shared interrupt
1322 * handlers on the same IRQ line
1323 */
1324 err = fsldma_request_irqs(fdev);
1325 if (err) {
1326 dev_err(fdev->dev, "unable to request IRQs\n");
1327 goto out_free_fdev;
1328 }
1329
173acc7c
ZW
1330 dma_async_device_register(&fdev->common);
1331 return 0;
1332
e7a29151 1333out_free_fdev:
d3f620b2 1334 irq_dispose_mapping(fdev->irq);
173acc7c 1335 kfree(fdev);
e7a29151 1336out_return:
173acc7c
ZW
1337 return err;
1338}
1339
2dc11581 1340static int fsldma_of_remove(struct platform_device *op)
77cd62e8 1341{
a4f56d4b 1342 struct fsldma_device *fdev;
77cd62e8
TT
1343 unsigned int i;
1344
dd3daca1 1345 fdev = platform_get_drvdata(op);
77cd62e8
TT
1346 dma_async_device_unregister(&fdev->common);
1347
d3f620b2
IS
1348 fsldma_free_irqs(fdev);
1349
e7a29151 1350 for (i = 0; i < FSL_DMA_MAX_CHANS_PER_DEVICE; i++) {
77cd62e8
TT
1351 if (fdev->chan[i])
1352 fsl_dma_chan_remove(fdev->chan[i]);
e7a29151 1353 }
77cd62e8 1354
e7a29151 1355 iounmap(fdev->regs);
77cd62e8 1356 kfree(fdev);
77cd62e8
TT
1357
1358 return 0;
1359}
1360
4b1cf1fa 1361static const struct of_device_id fsldma_of_ids[] = {
8de7a7d9 1362 { .compatible = "fsl,elo3-dma", },
049c9d45
KG
1363 { .compatible = "fsl,eloplus-dma", },
1364 { .compatible = "fsl,elo-dma", },
173acc7c
ZW
1365 {}
1366};
1367
8faa7cf8 1368static struct platform_driver fsldma_of_driver = {
4018294b
GL
1369 .driver = {
1370 .name = "fsl-elo-dma",
1371 .owner = THIS_MODULE,
1372 .of_match_table = fsldma_of_ids,
1373 },
1374 .probe = fsldma_of_probe,
1375 .remove = fsldma_of_remove,
173acc7c
ZW
1376};
1377
a4f56d4b
IS
1378/*----------------------------------------------------------------------------*/
1379/* Module Init / Exit */
1380/*----------------------------------------------------------------------------*/
1381
1382static __init int fsldma_init(void)
173acc7c 1383{
8de7a7d9 1384 pr_info("Freescale Elo series DMA driver\n");
00006124 1385 return platform_driver_register(&fsldma_of_driver);
77cd62e8
TT
1386}
1387
a4f56d4b 1388static void __exit fsldma_exit(void)
77cd62e8 1389{
00006124 1390 platform_driver_unregister(&fsldma_of_driver);
173acc7c
ZW
1391}
1392
a4f56d4b
IS
1393subsys_initcall(fsldma_init);
1394module_exit(fsldma_exit);
77cd62e8 1395
8de7a7d9 1396MODULE_DESCRIPTION("Freescale Elo series DMA driver");
77cd62e8 1397MODULE_LICENSE("GPL");