]> git.proxmox.com Git - mirror_ubuntu-bionic-kernel.git/blame - drivers/dma/imx-dma.c
x86/msr-index: Cleanup bit defines
[mirror_ubuntu-bionic-kernel.git] / drivers / dma / imx-dma.c
CommitLineData
1f1846c6
SH
1/*
2 * drivers/dma/imx-dma.c
3 *
4 * This file contains a driver for the Freescale i.MX DMA engine
5 * found on i.MX1/21/27
6 *
7 * Copyright 2010 Sascha Hauer, Pengutronix <s.hauer@pengutronix.de>
9e15db7c 8 * Copyright 2012 Javier Martin, Vista Silicon <javier.martin@vista-silicon.com>
1f1846c6
SH
9 *
10 * The code contained herein is licensed under the GNU General Public
11 * License. You may obtain a copy of the GNU General Public License
12 * Version 2 or later at the following locations:
13 *
14 * http://www.opensource.org/licenses/gpl-license.html
15 * http://www.gnu.org/copyleft/gpl.html
16 */
7331205a 17#include <linux/err.h>
1f1846c6
SH
18#include <linux/init.h>
19#include <linux/types.h>
20#include <linux/mm.h>
21#include <linux/interrupt.h>
22#include <linux/spinlock.h>
23#include <linux/device.h>
24#include <linux/dma-mapping.h>
25#include <linux/slab.h>
26#include <linux/platform_device.h>
6bd08127 27#include <linux/clk.h>
1f1846c6 28#include <linux/dmaengine.h>
5c45ad77 29#include <linux/module.h>
290ad0f9
MP
30#include <linux/of_device.h>
31#include <linux/of_dma.h>
1f1846c6
SH
32
33#include <asm/irq.h>
82906b13 34#include <linux/platform_data/dma-imx.h>
1f1846c6 35
d2ebfb33 36#include "dmaengine.h"
9e15db7c 37#define IMXDMA_MAX_CHAN_DESCRIPTORS 16
6bd08127
JM
38#define IMX_DMA_CHANNELS 16
39
f606ab89
JM
40#define IMX_DMA_2D_SLOTS 2
41#define IMX_DMA_2D_SLOT_A 0
42#define IMX_DMA_2D_SLOT_B 1
43
6bd08127
JM
44#define IMX_DMA_LENGTH_LOOP ((unsigned int)-1)
45#define IMX_DMA_MEMSIZE_32 (0 << 4)
46#define IMX_DMA_MEMSIZE_8 (1 << 4)
47#define IMX_DMA_MEMSIZE_16 (2 << 4)
48#define IMX_DMA_TYPE_LINEAR (0 << 10)
49#define IMX_DMA_TYPE_2D (1 << 10)
50#define IMX_DMA_TYPE_FIFO (2 << 10)
51
52#define IMX_DMA_ERR_BURST (1 << 0)
53#define IMX_DMA_ERR_REQUEST (1 << 1)
54#define IMX_DMA_ERR_TRANSFER (1 << 2)
55#define IMX_DMA_ERR_BUFFER (1 << 3)
56#define IMX_DMA_ERR_TIMEOUT (1 << 4)
57
58#define DMA_DCR 0x00 /* Control Register */
59#define DMA_DISR 0x04 /* Interrupt status Register */
60#define DMA_DIMR 0x08 /* Interrupt mask Register */
61#define DMA_DBTOSR 0x0c /* Burst timeout status Register */
62#define DMA_DRTOSR 0x10 /* Request timeout Register */
63#define DMA_DSESR 0x14 /* Transfer Error Status Register */
64#define DMA_DBOSR 0x18 /* Buffer overflow status Register */
65#define DMA_DBTOCR 0x1c /* Burst timeout control Register */
66#define DMA_WSRA 0x40 /* W-Size Register A */
67#define DMA_XSRA 0x44 /* X-Size Register A */
68#define DMA_YSRA 0x48 /* Y-Size Register A */
69#define DMA_WSRB 0x4c /* W-Size Register B */
70#define DMA_XSRB 0x50 /* X-Size Register B */
71#define DMA_YSRB 0x54 /* Y-Size Register B */
72#define DMA_SAR(x) (0x80 + ((x) << 6)) /* Source Address Registers */
73#define DMA_DAR(x) (0x84 + ((x) << 6)) /* Destination Address Registers */
74#define DMA_CNTR(x) (0x88 + ((x) << 6)) /* Count Registers */
75#define DMA_CCR(x) (0x8c + ((x) << 6)) /* Control Registers */
76#define DMA_RSSR(x) (0x90 + ((x) << 6)) /* Request source select Registers */
77#define DMA_BLR(x) (0x94 + ((x) << 6)) /* Burst length Registers */
78#define DMA_RTOR(x) (0x98 + ((x) << 6)) /* Request timeout Registers */
79#define DMA_BUCR(x) (0x98 + ((x) << 6)) /* Bus Utilization Registers */
80#define DMA_CCNR(x) (0x9C + ((x) << 6)) /* Channel counter Registers */
81
82#define DCR_DRST (1<<1)
83#define DCR_DEN (1<<0)
84#define DBTOCR_EN (1<<15)
85#define DBTOCR_CNT(x) ((x) & 0x7fff)
86#define CNTR_CNT(x) ((x) & 0xffffff)
87#define CCR_ACRPT (1<<14)
88#define CCR_DMOD_LINEAR (0x0 << 12)
89#define CCR_DMOD_2D (0x1 << 12)
90#define CCR_DMOD_FIFO (0x2 << 12)
91#define CCR_DMOD_EOBFIFO (0x3 << 12)
92#define CCR_SMOD_LINEAR (0x0 << 10)
93#define CCR_SMOD_2D (0x1 << 10)
94#define CCR_SMOD_FIFO (0x2 << 10)
95#define CCR_SMOD_EOBFIFO (0x3 << 10)
96#define CCR_MDIR_DEC (1<<9)
97#define CCR_MSEL_B (1<<8)
98#define CCR_DSIZ_32 (0x0 << 6)
99#define CCR_DSIZ_8 (0x1 << 6)
100#define CCR_DSIZ_16 (0x2 << 6)
101#define CCR_SSIZ_32 (0x0 << 4)
102#define CCR_SSIZ_8 (0x1 << 4)
103#define CCR_SSIZ_16 (0x2 << 4)
104#define CCR_REN (1<<3)
105#define CCR_RPT (1<<2)
106#define CCR_FRC (1<<1)
107#define CCR_CEN (1<<0)
108#define RTOR_EN (1<<15)
109#define RTOR_CLK (1<<14)
110#define RTOR_PSC (1<<13)
9e15db7c
JM
111
112enum imxdma_prep_type {
113 IMXDMA_DESC_MEMCPY,
114 IMXDMA_DESC_INTERLEAVED,
115 IMXDMA_DESC_SLAVE_SG,
116 IMXDMA_DESC_CYCLIC,
117};
118
f606ab89
JM
119struct imx_dma_2d_config {
120 u16 xsr;
121 u16 ysr;
122 u16 wsr;
123 int count;
124};
125
9e15db7c
JM
126struct imxdma_desc {
127 struct list_head node;
128 struct dma_async_tx_descriptor desc;
129 enum dma_status status;
130 dma_addr_t src;
131 dma_addr_t dest;
132 size_t len;
2efc3449 133 enum dma_transfer_direction direction;
9e15db7c
JM
134 enum imxdma_prep_type type;
135 /* For memcpy and interleaved */
136 unsigned int config_port;
137 unsigned int config_mem;
138 /* For interleaved transfers */
139 unsigned int x;
140 unsigned int y;
141 unsigned int w;
142 /* For slave sg and cyclic */
143 struct scatterlist *sg;
144 unsigned int sgcount;
145};
146
1f1846c6 147struct imxdma_channel {
2d9c2fc5
JM
148 int hw_chaining;
149 struct timer_list watchdog;
1f1846c6
SH
150 struct imxdma_engine *imxdma;
151 unsigned int channel;
1f1846c6 152
9e15db7c
JM
153 struct tasklet_struct dma_tasklet;
154 struct list_head ld_free;
155 struct list_head ld_queue;
156 struct list_head ld_active;
157 int descs_allocated;
1f1846c6
SH
158 enum dma_slave_buswidth word_size;
159 dma_addr_t per_address;
160 u32 watermark_level;
161 struct dma_chan chan;
1f1846c6 162 struct dma_async_tx_descriptor desc;
1f1846c6
SH
163 enum dma_status status;
164 int dma_request;
165 struct scatterlist *sg_list;
359291a1
JM
166 u32 ccr_from_device;
167 u32 ccr_to_device;
f606ab89
JM
168 bool enabled_2d;
169 int slot_2d;
ea62aa80 170 unsigned int irq;
1f1846c6
SH
171};
172
e51d0f0a
SG
173enum imx_dma_type {
174 IMX1_DMA,
175 IMX21_DMA,
176 IMX27_DMA,
177};
178
1f1846c6
SH
179struct imxdma_engine {
180 struct device *dev;
1e070a60 181 struct device_dma_parameters dma_parms;
1f1846c6 182 struct dma_device dma_device;
cd5cf9da 183 void __iomem *base;
a2367db2
FE
184 struct clk *dma_ahb;
185 struct clk *dma_ipg;
f606ab89
JM
186 spinlock_t lock;
187 struct imx_dma_2d_config slots_2d[IMX_DMA_2D_SLOTS];
6bd08127 188 struct imxdma_channel channel[IMX_DMA_CHANNELS];
e51d0f0a 189 enum imx_dma_type devtype;
ea62aa80
VK
190 unsigned int irq;
191 unsigned int irq_err;
192
1f1846c6
SH
193};
194
290ad0f9
MP
195struct imxdma_filter_data {
196 struct imxdma_engine *imxdma;
197 int request;
198};
199
afe7cded 200static const struct platform_device_id imx_dma_devtype[] = {
e51d0f0a
SG
201 {
202 .name = "imx1-dma",
203 .driver_data = IMX1_DMA,
204 }, {
205 .name = "imx21-dma",
206 .driver_data = IMX21_DMA,
207 }, {
208 .name = "imx27-dma",
209 .driver_data = IMX27_DMA,
210 }, {
211 /* sentinel */
212 }
213};
214MODULE_DEVICE_TABLE(platform, imx_dma_devtype);
215
290ad0f9
MP
216static const struct of_device_id imx_dma_of_dev_id[] = {
217 {
218 .compatible = "fsl,imx1-dma",
219 .data = &imx_dma_devtype[IMX1_DMA],
220 }, {
221 .compatible = "fsl,imx21-dma",
222 .data = &imx_dma_devtype[IMX21_DMA],
223 }, {
224 .compatible = "fsl,imx27-dma",
225 .data = &imx_dma_devtype[IMX27_DMA],
226 }, {
227 /* sentinel */
228 }
229};
230MODULE_DEVICE_TABLE(of, imx_dma_of_dev_id);
231
e51d0f0a
SG
232static inline int is_imx1_dma(struct imxdma_engine *imxdma)
233{
234 return imxdma->devtype == IMX1_DMA;
235}
236
e51d0f0a
SG
237static inline int is_imx27_dma(struct imxdma_engine *imxdma)
238{
239 return imxdma->devtype == IMX27_DMA;
240}
241
1f1846c6
SH
242static struct imxdma_channel *to_imxdma_chan(struct dma_chan *chan)
243{
244 return container_of(chan, struct imxdma_channel, chan);
245}
246
9e15db7c 247static inline bool imxdma_chan_is_doing_cyclic(struct imxdma_channel *imxdmac)
1f1846c6 248{
9e15db7c
JM
249 struct imxdma_desc *desc;
250
251 if (!list_empty(&imxdmac->ld_active)) {
252 desc = list_first_entry(&imxdmac->ld_active, struct imxdma_desc,
253 node);
254 if (desc->type == IMXDMA_DESC_CYCLIC)
255 return true;
256 }
257 return false;
1f1846c6
SH
258}
259
6bd08127 260
cd5cf9da
JM
261
262static void imx_dmav1_writel(struct imxdma_engine *imxdma, unsigned val,
263 unsigned offset)
6bd08127 264{
cd5cf9da 265 __raw_writel(val, imxdma->base + offset);
6bd08127
JM
266}
267
cd5cf9da 268static unsigned imx_dmav1_readl(struct imxdma_engine *imxdma, unsigned offset)
1f1846c6 269{
cd5cf9da 270 return __raw_readl(imxdma->base + offset);
6bd08127 271}
1f1846c6 272
2d9c2fc5 273static int imxdma_hw_chain(struct imxdma_channel *imxdmac)
6bd08127 274{
e51d0f0a
SG
275 struct imxdma_engine *imxdma = imxdmac->imxdma;
276
277 if (is_imx27_dma(imxdma))
2d9c2fc5 278 return imxdmac->hw_chaining;
6bd08127
JM
279 else
280 return 0;
281}
282
283/*
284 * imxdma_sg_next - prepare next chunk for scatter-gather DMA emulation
285 */
a6cbb2d8 286static inline int imxdma_sg_next(struct imxdma_desc *d)
1f1846c6 287{
2efc3449 288 struct imxdma_channel *imxdmac = to_imxdma_chan(d->desc.chan);
cd5cf9da 289 struct imxdma_engine *imxdma = imxdmac->imxdma;
a6cbb2d8 290 struct scatterlist *sg = d->sg;
6bd08127
JM
291 unsigned long now;
292
fdaf9c4b 293 now = min(d->len, sg_dma_len(sg));
6b0e2f55
JM
294 if (d->len != IMX_DMA_LENGTH_LOOP)
295 d->len -= now;
6bd08127 296
2efc3449 297 if (d->direction == DMA_DEV_TO_MEM)
cd5cf9da
JM
298 imx_dmav1_writel(imxdma, sg->dma_address,
299 DMA_DAR(imxdmac->channel));
6bd08127 300 else
cd5cf9da
JM
301 imx_dmav1_writel(imxdma, sg->dma_address,
302 DMA_SAR(imxdmac->channel));
6bd08127 303
cd5cf9da 304 imx_dmav1_writel(imxdma, now, DMA_CNTR(imxdmac->channel));
6bd08127 305
f9b283a6
JM
306 dev_dbg(imxdma->dev, " %s channel: %d dst 0x%08x, src 0x%08x, "
307 "size 0x%08x\n", __func__, imxdmac->channel,
cd5cf9da
JM
308 imx_dmav1_readl(imxdma, DMA_DAR(imxdmac->channel)),
309 imx_dmav1_readl(imxdma, DMA_SAR(imxdmac->channel)),
310 imx_dmav1_readl(imxdma, DMA_CNTR(imxdmac->channel)));
6bd08127
JM
311
312 return now;
1f1846c6
SH
313}
314
2efc3449 315static void imxdma_enable_hw(struct imxdma_desc *d)
1f1846c6 316{
2efc3449 317 struct imxdma_channel *imxdmac = to_imxdma_chan(d->desc.chan);
cd5cf9da 318 struct imxdma_engine *imxdma = imxdmac->imxdma;
6bd08127
JM
319 int channel = imxdmac->channel;
320 unsigned long flags;
321
f9b283a6 322 dev_dbg(imxdma->dev, "%s channel %d\n", __func__, channel);
6bd08127 323
6bd08127
JM
324 local_irq_save(flags);
325
cd5cf9da
JM
326 imx_dmav1_writel(imxdma, 1 << channel, DMA_DISR);
327 imx_dmav1_writel(imxdma, imx_dmav1_readl(imxdma, DMA_DIMR) &
328 ~(1 << channel), DMA_DIMR);
329 imx_dmav1_writel(imxdma, imx_dmav1_readl(imxdma, DMA_CCR(channel)) |
330 CCR_CEN | CCR_ACRPT, DMA_CCR(channel));
6bd08127 331
e51d0f0a 332 if (!is_imx1_dma(imxdma) &&
2d9c2fc5 333 d->sg && imxdma_hw_chain(imxdmac)) {
833bc03b
JM
334 d->sg = sg_next(d->sg);
335 if (d->sg) {
6bd08127 336 u32 tmp;
a6cbb2d8 337 imxdma_sg_next(d);
cd5cf9da
JM
338 tmp = imx_dmav1_readl(imxdma, DMA_CCR(channel));
339 imx_dmav1_writel(imxdma, tmp | CCR_RPT | CCR_ACRPT,
340 DMA_CCR(channel));
6bd08127
JM
341 }
342 }
6bd08127
JM
343
344 local_irq_restore(flags);
345}
346
347static void imxdma_disable_hw(struct imxdma_channel *imxdmac)
348{
cd5cf9da 349 struct imxdma_engine *imxdma = imxdmac->imxdma;
6bd08127
JM
350 int channel = imxdmac->channel;
351 unsigned long flags;
352
f9b283a6 353 dev_dbg(imxdma->dev, "%s channel %d\n", __func__, channel);
6bd08127 354
2d9c2fc5
JM
355 if (imxdma_hw_chain(imxdmac))
356 del_timer(&imxdmac->watchdog);
6bd08127
JM
357
358 local_irq_save(flags);
cd5cf9da
JM
359 imx_dmav1_writel(imxdma, imx_dmav1_readl(imxdma, DMA_DIMR) |
360 (1 << channel), DMA_DIMR);
361 imx_dmav1_writel(imxdma, imx_dmav1_readl(imxdma, DMA_CCR(channel)) &
362 ~CCR_CEN, DMA_CCR(channel));
363 imx_dmav1_writel(imxdma, 1 << channel, DMA_DISR);
6bd08127
JM
364 local_irq_restore(flags);
365}
366
bcdc4bd3 367static void imxdma_watchdog(struct timer_list *t)
1f1846c6 368{
bcdc4bd3 369 struct imxdma_channel *imxdmac = from_timer(imxdmac, t, watchdog);
cd5cf9da 370 struct imxdma_engine *imxdma = imxdmac->imxdma;
6bd08127 371 int channel = imxdmac->channel;
1f1846c6 372
cd5cf9da 373 imx_dmav1_writel(imxdma, 0, DMA_CCR(channel));
1f1846c6 374
6bd08127 375 /* Tasklet watchdog error handler */
9e15db7c 376 tasklet_schedule(&imxdmac->dma_tasklet);
f9b283a6
JM
377 dev_dbg(imxdma->dev, "channel %d: watchdog timeout!\n",
378 imxdmac->channel);
1f1846c6
SH
379}
380
6bd08127 381static irqreturn_t imxdma_err_handler(int irq, void *dev_id)
1f1846c6 382{
6bd08127 383 struct imxdma_engine *imxdma = dev_id;
6bd08127
JM
384 unsigned int err_mask;
385 int i, disr;
386 int errcode;
387
cd5cf9da 388 disr = imx_dmav1_readl(imxdma, DMA_DISR);
6bd08127 389
cd5cf9da
JM
390 err_mask = imx_dmav1_readl(imxdma, DMA_DBTOSR) |
391 imx_dmav1_readl(imxdma, DMA_DRTOSR) |
392 imx_dmav1_readl(imxdma, DMA_DSESR) |
393 imx_dmav1_readl(imxdma, DMA_DBOSR);
6bd08127
JM
394
395 if (!err_mask)
396 return IRQ_HANDLED;
397
cd5cf9da 398 imx_dmav1_writel(imxdma, disr & err_mask, DMA_DISR);
6bd08127
JM
399
400 for (i = 0; i < IMX_DMA_CHANNELS; i++) {
401 if (!(err_mask & (1 << i)))
402 continue;
6bd08127
JM
403 errcode = 0;
404
cd5cf9da
JM
405 if (imx_dmav1_readl(imxdma, DMA_DBTOSR) & (1 << i)) {
406 imx_dmav1_writel(imxdma, 1 << i, DMA_DBTOSR);
6bd08127
JM
407 errcode |= IMX_DMA_ERR_BURST;
408 }
cd5cf9da
JM
409 if (imx_dmav1_readl(imxdma, DMA_DRTOSR) & (1 << i)) {
410 imx_dmav1_writel(imxdma, 1 << i, DMA_DRTOSR);
6bd08127
JM
411 errcode |= IMX_DMA_ERR_REQUEST;
412 }
cd5cf9da
JM
413 if (imx_dmav1_readl(imxdma, DMA_DSESR) & (1 << i)) {
414 imx_dmav1_writel(imxdma, 1 << i, DMA_DSESR);
6bd08127
JM
415 errcode |= IMX_DMA_ERR_TRANSFER;
416 }
cd5cf9da
JM
417 if (imx_dmav1_readl(imxdma, DMA_DBOSR) & (1 << i)) {
418 imx_dmav1_writel(imxdma, 1 << i, DMA_DBOSR);
6bd08127
JM
419 errcode |= IMX_DMA_ERR_BUFFER;
420 }
421 /* Tasklet error handler */
422 tasklet_schedule(&imxdma->channel[i].dma_tasklet);
423
1d94fe06
AS
424 dev_warn(imxdma->dev,
425 "DMA timeout on channel %d -%s%s%s%s\n", i,
426 errcode & IMX_DMA_ERR_BURST ? " burst" : "",
427 errcode & IMX_DMA_ERR_REQUEST ? " request" : "",
428 errcode & IMX_DMA_ERR_TRANSFER ? " transfer" : "",
429 errcode & IMX_DMA_ERR_BUFFER ? " buffer" : "");
6bd08127
JM
430 }
431 return IRQ_HANDLED;
1f1846c6
SH
432}
433
6bd08127 434static void dma_irq_handle_channel(struct imxdma_channel *imxdmac)
1f1846c6 435{
cd5cf9da 436 struct imxdma_engine *imxdma = imxdmac->imxdma;
6bd08127 437 int chno = imxdmac->channel;
2efc3449 438 struct imxdma_desc *desc;
5a276fa6 439 unsigned long flags;
6bd08127 440
5a276fa6 441 spin_lock_irqsave(&imxdma->lock, flags);
833bc03b 442 if (list_empty(&imxdmac->ld_active)) {
5a276fa6 443 spin_unlock_irqrestore(&imxdma->lock, flags);
833bc03b
JM
444 goto out;
445 }
2efc3449 446
833bc03b
JM
447 desc = list_first_entry(&imxdmac->ld_active,
448 struct imxdma_desc,
449 node);
5a276fa6 450 spin_unlock_irqrestore(&imxdma->lock, flags);
2efc3449 451
833bc03b
JM
452 if (desc->sg) {
453 u32 tmp;
454 desc->sg = sg_next(desc->sg);
2efc3449 455
833bc03b 456 if (desc->sg) {
a6cbb2d8 457 imxdma_sg_next(desc);
6bd08127 458
cd5cf9da 459 tmp = imx_dmav1_readl(imxdma, DMA_CCR(chno));
6bd08127 460
2d9c2fc5 461 if (imxdma_hw_chain(imxdmac)) {
6bd08127
JM
462 /* FIXME: The timeout should probably be
463 * configurable
464 */
2d9c2fc5 465 mod_timer(&imxdmac->watchdog,
6bd08127
JM
466 jiffies + msecs_to_jiffies(500));
467
468 tmp |= CCR_CEN | CCR_RPT | CCR_ACRPT;
cd5cf9da 469 imx_dmav1_writel(imxdma, tmp, DMA_CCR(chno));
6bd08127 470 } else {
cd5cf9da
JM
471 imx_dmav1_writel(imxdma, tmp & ~CCR_CEN,
472 DMA_CCR(chno));
6bd08127
JM
473 tmp |= CCR_CEN;
474 }
475
cd5cf9da 476 imx_dmav1_writel(imxdma, tmp, DMA_CCR(chno));
6bd08127
JM
477
478 if (imxdma_chan_is_doing_cyclic(imxdmac))
479 /* Tasklet progression */
480 tasklet_schedule(&imxdmac->dma_tasklet);
1f1846c6 481
6bd08127
JM
482 return;
483 }
484
2d9c2fc5
JM
485 if (imxdma_hw_chain(imxdmac)) {
486 del_timer(&imxdmac->watchdog);
6bd08127
JM
487 return;
488 }
489 }
490
2efc3449 491out:
cd5cf9da 492 imx_dmav1_writel(imxdma, 0, DMA_CCR(chno));
6bd08127 493 /* Tasklet irq */
9e15db7c
JM
494 tasklet_schedule(&imxdmac->dma_tasklet);
495}
496
6bd08127
JM
497static irqreturn_t dma_irq_handler(int irq, void *dev_id)
498{
499 struct imxdma_engine *imxdma = dev_id;
6bd08127
JM
500 int i, disr;
501
e51d0f0a 502 if (!is_imx1_dma(imxdma))
6bd08127
JM
503 imxdma_err_handler(irq, dev_id);
504
cd5cf9da 505 disr = imx_dmav1_readl(imxdma, DMA_DISR);
6bd08127 506
f9b283a6 507 dev_dbg(imxdma->dev, "%s called, disr=0x%08x\n", __func__, disr);
6bd08127 508
cd5cf9da 509 imx_dmav1_writel(imxdma, disr, DMA_DISR);
6bd08127 510 for (i = 0; i < IMX_DMA_CHANNELS; i++) {
2d9c2fc5 511 if (disr & (1 << i))
6bd08127 512 dma_irq_handle_channel(&imxdma->channel[i]);
6bd08127
JM
513 }
514
515 return IRQ_HANDLED;
516}
517
9e15db7c
JM
518static int imxdma_xfer_desc(struct imxdma_desc *d)
519{
520 struct imxdma_channel *imxdmac = to_imxdma_chan(d->desc.chan);
3b4b6dfc 521 struct imxdma_engine *imxdma = imxdmac->imxdma;
f606ab89
JM
522 int slot = -1;
523 int i;
9e15db7c
JM
524
525 /* Configure and enable */
526 switch (d->type) {
f606ab89
JM
527 case IMXDMA_DESC_INTERLEAVED:
528 /* Try to get a free 2D slot */
f606ab89
JM
529 for (i = 0; i < IMX_DMA_2D_SLOTS; i++) {
530 if ((imxdma->slots_2d[i].count > 0) &&
531 ((imxdma->slots_2d[i].xsr != d->x) ||
532 (imxdma->slots_2d[i].ysr != d->y) ||
533 (imxdma->slots_2d[i].wsr != d->w)))
534 continue;
535 slot = i;
536 break;
537 }
5a276fa6 538 if (slot < 0)
f606ab89
JM
539 return -EBUSY;
540
541 imxdma->slots_2d[slot].xsr = d->x;
542 imxdma->slots_2d[slot].ysr = d->y;
543 imxdma->slots_2d[slot].wsr = d->w;
544 imxdma->slots_2d[slot].count++;
545
546 imxdmac->slot_2d = slot;
547 imxdmac->enabled_2d = true;
f606ab89
JM
548
549 if (slot == IMX_DMA_2D_SLOT_A) {
550 d->config_mem &= ~CCR_MSEL_B;
551 d->config_port &= ~CCR_MSEL_B;
552 imx_dmav1_writel(imxdma, d->x, DMA_XSRA);
553 imx_dmav1_writel(imxdma, d->y, DMA_YSRA);
554 imx_dmav1_writel(imxdma, d->w, DMA_WSRA);
555 } else {
556 d->config_mem |= CCR_MSEL_B;
557 d->config_port |= CCR_MSEL_B;
558 imx_dmav1_writel(imxdma, d->x, DMA_XSRB);
559 imx_dmav1_writel(imxdma, d->y, DMA_YSRB);
560 imx_dmav1_writel(imxdma, d->w, DMA_WSRB);
561 }
562 /*
563 * We fall-through here intentionally, since a 2D transfer is
564 * similar to MEMCPY just adding the 2D slot configuration.
565 */
9e15db7c 566 case IMXDMA_DESC_MEMCPY:
cd5cf9da
JM
567 imx_dmav1_writel(imxdma, d->src, DMA_SAR(imxdmac->channel));
568 imx_dmav1_writel(imxdma, d->dest, DMA_DAR(imxdmac->channel));
569 imx_dmav1_writel(imxdma, d->config_mem | (d->config_port << 2),
3b4b6dfc 570 DMA_CCR(imxdmac->channel));
6bd08127 571
cd5cf9da 572 imx_dmav1_writel(imxdma, d->len, DMA_CNTR(imxdmac->channel));
3b4b6dfc 573
ac806a1c
RK
574 dev_dbg(imxdma->dev,
575 "%s channel: %d dest=0x%08llx src=0x%08llx dma_length=%zu\n",
576 __func__, imxdmac->channel,
577 (unsigned long long)d->dest,
578 (unsigned long long)d->src, d->len);
3b4b6dfc
JM
579
580 break;
6bd08127 581 /* Cyclic transfer is the same as slave_sg with special sg configuration. */
9e15db7c 582 case IMXDMA_DESC_CYCLIC:
9e15db7c 583 case IMXDMA_DESC_SLAVE_SG:
359291a1 584 if (d->direction == DMA_DEV_TO_MEM) {
cd5cf9da 585 imx_dmav1_writel(imxdma, imxdmac->per_address,
359291a1 586 DMA_SAR(imxdmac->channel));
cd5cf9da 587 imx_dmav1_writel(imxdma, imxdmac->ccr_from_device,
359291a1
JM
588 DMA_CCR(imxdmac->channel));
589
ac806a1c
RK
590 dev_dbg(imxdma->dev,
591 "%s channel: %d sg=%p sgcount=%d total length=%zu dev_addr=0x%08llx (dev2mem)\n",
592 __func__, imxdmac->channel,
593 d->sg, d->sgcount, d->len,
594 (unsigned long long)imxdmac->per_address);
359291a1 595 } else if (d->direction == DMA_MEM_TO_DEV) {
cd5cf9da 596 imx_dmav1_writel(imxdma, imxdmac->per_address,
359291a1 597 DMA_DAR(imxdmac->channel));
cd5cf9da 598 imx_dmav1_writel(imxdma, imxdmac->ccr_to_device,
359291a1
JM
599 DMA_CCR(imxdmac->channel));
600
ac806a1c
RK
601 dev_dbg(imxdma->dev,
602 "%s channel: %d sg=%p sgcount=%d total length=%zu dev_addr=0x%08llx (mem2dev)\n",
603 __func__, imxdmac->channel,
604 d->sg, d->sgcount, d->len,
605 (unsigned long long)imxdmac->per_address);
359291a1
JM
606 } else {
607 dev_err(imxdma->dev, "%s channel: %d bad dma mode\n",
608 __func__, imxdmac->channel);
609 return -EINVAL;
610 }
611
a6cbb2d8 612 imxdma_sg_next(d);
1f1846c6 613
9e15db7c
JM
614 break;
615 default:
616 return -EINVAL;
617 }
2efc3449 618 imxdma_enable_hw(d);
9e15db7c 619 return 0;
1f1846c6
SH
620}
621
9e15db7c 622static void imxdma_tasklet(unsigned long data)
1f1846c6 623{
9e15db7c
JM
624 struct imxdma_channel *imxdmac = (void *)data;
625 struct imxdma_engine *imxdma = imxdmac->imxdma;
626 struct imxdma_desc *desc;
5a276fa6 627 unsigned long flags;
1f1846c6 628
5a276fa6 629 spin_lock_irqsave(&imxdma->lock, flags);
9e15db7c
JM
630
631 if (list_empty(&imxdmac->ld_active)) {
632 /* Someone might have called terminate all */
fcaaba6c
MG
633 spin_unlock_irqrestore(&imxdma->lock, flags);
634 return;
9e15db7c
JM
635 }
636 desc = list_first_entry(&imxdmac->ld_active, struct imxdma_desc, node);
637
d73111c6
MI
638 /* If we are dealing with a cyclic descriptor, keep it on ld_active
639 * and dont mark the descriptor as complete.
60f2951e
VK
640 * Only in non-cyclic cases it would be marked as complete
641 */
9e15db7c
JM
642 if (imxdma_chan_is_doing_cyclic(imxdmac))
643 goto out;
60f2951e
VK
644 else
645 dma_cookie_complete(&desc->desc);
9e15db7c 646
f606ab89
JM
647 /* Free 2D slot if it was an interleaved transfer */
648 if (imxdmac->enabled_2d) {
649 imxdma->slots_2d[imxdmac->slot_2d].count--;
650 imxdmac->enabled_2d = false;
651 }
652
9e15db7c
JM
653 list_move_tail(imxdmac->ld_active.next, &imxdmac->ld_free);
654
655 if (!list_empty(&imxdmac->ld_queue)) {
656 desc = list_first_entry(&imxdmac->ld_queue, struct imxdma_desc,
657 node);
658 list_move_tail(imxdmac->ld_queue.next, &imxdmac->ld_active);
659 if (imxdma_xfer_desc(desc) < 0)
660 dev_warn(imxdma->dev, "%s: channel: %d couldn't xfer desc\n",
661 __func__, imxdmac->channel);
662 }
663out:
5a276fa6 664 spin_unlock_irqrestore(&imxdma->lock, flags);
fcaaba6c 665
be5af285 666 dmaengine_desc_get_callback_invoke(&desc->desc, NULL);
1f1846c6
SH
667}
668
502c2ef2 669static int imxdma_terminate_all(struct dma_chan *chan)
1f1846c6
SH
670{
671 struct imxdma_channel *imxdmac = to_imxdma_chan(chan);
cd5cf9da 672 struct imxdma_engine *imxdma = imxdmac->imxdma;
9e15db7c 673 unsigned long flags;
9e15db7c 674
502c2ef2 675 imxdma_disable_hw(imxdmac);
1f1846c6 676
502c2ef2
MR
677 spin_lock_irqsave(&imxdma->lock, flags);
678 list_splice_tail_init(&imxdmac->ld_active, &imxdmac->ld_free);
679 list_splice_tail_init(&imxdmac->ld_queue, &imxdmac->ld_free);
680 spin_unlock_irqrestore(&imxdma->lock, flags);
681 return 0;
682}
bef2a8d3 683
502c2ef2
MR
684static int imxdma_config(struct dma_chan *chan,
685 struct dma_slave_config *dmaengine_cfg)
686{
687 struct imxdma_channel *imxdmac = to_imxdma_chan(chan);
688 struct imxdma_engine *imxdma = imxdmac->imxdma;
689 unsigned int mode = 0;
bdc0c753 690
502c2ef2
MR
691 if (dmaengine_cfg->direction == DMA_DEV_TO_MEM) {
692 imxdmac->per_address = dmaengine_cfg->src_addr;
693 imxdmac->watermark_level = dmaengine_cfg->src_maxburst;
694 imxdmac->word_size = dmaengine_cfg->src_addr_width;
695 } else {
696 imxdmac->per_address = dmaengine_cfg->dst_addr;
697 imxdmac->watermark_level = dmaengine_cfg->dst_maxburst;
698 imxdmac->word_size = dmaengine_cfg->dst_addr_width;
699 }
1f1846c6 700
502c2ef2
MR
701 switch (imxdmac->word_size) {
702 case DMA_SLAVE_BUSWIDTH_1_BYTE:
703 mode = IMX_DMA_MEMSIZE_8;
704 break;
705 case DMA_SLAVE_BUSWIDTH_2_BYTES:
706 mode = IMX_DMA_MEMSIZE_16;
707 break;
1f1846c6 708 default:
502c2ef2
MR
709 case DMA_SLAVE_BUSWIDTH_4_BYTES:
710 mode = IMX_DMA_MEMSIZE_32;
711 break;
1f1846c6
SH
712 }
713
502c2ef2
MR
714 imxdmac->hw_chaining = 0;
715
716 imxdmac->ccr_from_device = (mode | IMX_DMA_TYPE_FIFO) |
717 ((IMX_DMA_MEMSIZE_32 | IMX_DMA_TYPE_LINEAR) << 2) |
718 CCR_REN;
719 imxdmac->ccr_to_device =
720 (IMX_DMA_MEMSIZE_32 | IMX_DMA_TYPE_LINEAR) |
721 ((mode | IMX_DMA_TYPE_FIFO) << 2) | CCR_REN;
722 imx_dmav1_writel(imxdma, imxdmac->dma_request,
723 DMA_RSSR(imxdmac->channel));
724
725 /* Set burst length */
726 imx_dmav1_writel(imxdma, imxdmac->watermark_level *
727 imxdmac->word_size, DMA_BLR(imxdmac->channel));
728
729 return 0;
1f1846c6
SH
730}
731
732static enum dma_status imxdma_tx_status(struct dma_chan *chan,
733 dma_cookie_t cookie,
734 struct dma_tx_state *txstate)
735{
96a2af41 736 return dma_cookie_status(chan, cookie, txstate);
1f1846c6
SH
737}
738
739static dma_cookie_t imxdma_tx_submit(struct dma_async_tx_descriptor *tx)
740{
741 struct imxdma_channel *imxdmac = to_imxdma_chan(tx->chan);
f606ab89 742 struct imxdma_engine *imxdma = imxdmac->imxdma;
1f1846c6 743 dma_cookie_t cookie;
9e15db7c 744 unsigned long flags;
1f1846c6 745
f606ab89 746 spin_lock_irqsave(&imxdma->lock, flags);
660cd0dd 747 list_move_tail(imxdmac->ld_free.next, &imxdmac->ld_queue);
884485e1 748 cookie = dma_cookie_assign(tx);
f606ab89 749 spin_unlock_irqrestore(&imxdma->lock, flags);
1f1846c6
SH
750
751 return cookie;
752}
753
754static int imxdma_alloc_chan_resources(struct dma_chan *chan)
755{
756 struct imxdma_channel *imxdmac = to_imxdma_chan(chan);
757 struct imx_dma_data *data = chan->private;
758
6c05f091
JM
759 if (data != NULL)
760 imxdmac->dma_request = data->dma_request;
1f1846c6 761
9e15db7c
JM
762 while (imxdmac->descs_allocated < IMXDMA_MAX_CHAN_DESCRIPTORS) {
763 struct imxdma_desc *desc;
1f1846c6 764
9e15db7c
JM
765 desc = kzalloc(sizeof(*desc), GFP_KERNEL);
766 if (!desc)
767 break;
768 __memzero(&desc->desc, sizeof(struct dma_async_tx_descriptor));
769 dma_async_tx_descriptor_init(&desc->desc, chan);
770 desc->desc.tx_submit = imxdma_tx_submit;
771 /* txd.flags will be overwritten in prep funcs */
772 desc->desc.flags = DMA_CTRL_ACK;
3ded1ad1 773 desc->status = DMA_COMPLETE;
9e15db7c
JM
774
775 list_add_tail(&desc->node, &imxdmac->ld_free);
776 imxdmac->descs_allocated++;
777 }
1f1846c6 778
9e15db7c
JM
779 if (!imxdmac->descs_allocated)
780 return -ENOMEM;
781
782 return imxdmac->descs_allocated;
1f1846c6
SH
783}
784
785static void imxdma_free_chan_resources(struct dma_chan *chan)
786{
787 struct imxdma_channel *imxdmac = to_imxdma_chan(chan);
f606ab89 788 struct imxdma_engine *imxdma = imxdmac->imxdma;
9e15db7c
JM
789 struct imxdma_desc *desc, *_desc;
790 unsigned long flags;
791
f606ab89 792 spin_lock_irqsave(&imxdma->lock, flags);
1f1846c6 793
6bd08127 794 imxdma_disable_hw(imxdmac);
9e15db7c
JM
795 list_splice_tail_init(&imxdmac->ld_active, &imxdmac->ld_free);
796 list_splice_tail_init(&imxdmac->ld_queue, &imxdmac->ld_free);
1f1846c6 797
f606ab89 798 spin_unlock_irqrestore(&imxdma->lock, flags);
9e15db7c
JM
799
800 list_for_each_entry_safe(desc, _desc, &imxdmac->ld_free, node) {
801 kfree(desc);
802 imxdmac->descs_allocated--;
803 }
804 INIT_LIST_HEAD(&imxdmac->ld_free);
1f1846c6 805
06f8db4b
SK
806 kfree(imxdmac->sg_list);
807 imxdmac->sg_list = NULL;
1f1846c6
SH
808}
809
810static struct dma_async_tx_descriptor *imxdma_prep_slave_sg(
811 struct dma_chan *chan, struct scatterlist *sgl,
db8196df 812 unsigned int sg_len, enum dma_transfer_direction direction,
185ecb5f 813 unsigned long flags, void *context)
1f1846c6
SH
814{
815 struct imxdma_channel *imxdmac = to_imxdma_chan(chan);
816 struct scatterlist *sg;
9e15db7c
JM
817 int i, dma_length = 0;
818 struct imxdma_desc *desc;
1f1846c6 819
9e15db7c
JM
820 if (list_empty(&imxdmac->ld_free) ||
821 imxdma_chan_is_doing_cyclic(imxdmac))
1f1846c6
SH
822 return NULL;
823
9e15db7c 824 desc = list_first_entry(&imxdmac->ld_free, struct imxdma_desc, node);
1f1846c6
SH
825
826 for_each_sg(sgl, sg, sg_len, i) {
fdaf9c4b 827 dma_length += sg_dma_len(sg);
1f1846c6
SH
828 }
829
d07102a1
SH
830 switch (imxdmac->word_size) {
831 case DMA_SLAVE_BUSWIDTH_4_BYTES:
fdaf9c4b 832 if (sg_dma_len(sgl) & 3 || sgl->dma_address & 3)
d07102a1
SH
833 return NULL;
834 break;
835 case DMA_SLAVE_BUSWIDTH_2_BYTES:
fdaf9c4b 836 if (sg_dma_len(sgl) & 1 || sgl->dma_address & 1)
d07102a1
SH
837 return NULL;
838 break;
839 case DMA_SLAVE_BUSWIDTH_1_BYTE:
840 break;
841 default:
842 return NULL;
843 }
844
9e15db7c
JM
845 desc->type = IMXDMA_DESC_SLAVE_SG;
846 desc->sg = sgl;
847 desc->sgcount = sg_len;
848 desc->len = dma_length;
2efc3449 849 desc->direction = direction;
9e15db7c 850 if (direction == DMA_DEV_TO_MEM) {
9e15db7c
JM
851 desc->src = imxdmac->per_address;
852 } else {
9e15db7c
JM
853 desc->dest = imxdmac->per_address;
854 }
855 desc->desc.callback = NULL;
856 desc->desc.callback_param = NULL;
1f1846c6 857
9e15db7c 858 return &desc->desc;
1f1846c6
SH
859}
860
861static struct dma_async_tx_descriptor *imxdma_prep_dma_cyclic(
862 struct dma_chan *chan, dma_addr_t dma_addr, size_t buf_len,
185ecb5f 863 size_t period_len, enum dma_transfer_direction direction,
31c1e5a1 864 unsigned long flags)
1f1846c6
SH
865{
866 struct imxdma_channel *imxdmac = to_imxdma_chan(chan);
867 struct imxdma_engine *imxdma = imxdmac->imxdma;
9e15db7c
JM
868 struct imxdma_desc *desc;
869 int i;
1f1846c6 870 unsigned int periods = buf_len / period_len;
1f1846c6 871
ac806a1c 872 dev_dbg(imxdma->dev, "%s channel: %d buf_len=%zu period_len=%zu\n",
1f1846c6
SH
873 __func__, imxdmac->channel, buf_len, period_len);
874
9e15db7c
JM
875 if (list_empty(&imxdmac->ld_free) ||
876 imxdma_chan_is_doing_cyclic(imxdmac))
1f1846c6 877 return NULL;
1f1846c6 878
9e15db7c 879 desc = list_first_entry(&imxdmac->ld_free, struct imxdma_desc, node);
1f1846c6 880
96a3713e 881 kfree(imxdmac->sg_list);
1f1846c6
SH
882
883 imxdmac->sg_list = kcalloc(periods + 1,
edc530fe 884 sizeof(struct scatterlist), GFP_ATOMIC);
1f1846c6
SH
885 if (!imxdmac->sg_list)
886 return NULL;
887
888 sg_init_table(imxdmac->sg_list, periods);
889
890 for (i = 0; i < periods; i++) {
ce818013 891 sg_assign_page(&imxdmac->sg_list[i], NULL);
1f1846c6
SH
892 imxdmac->sg_list[i].offset = 0;
893 imxdmac->sg_list[i].dma_address = dma_addr;
fdaf9c4b 894 sg_dma_len(&imxdmac->sg_list[i]) = period_len;
1f1846c6
SH
895 dma_addr += period_len;
896 }
897
898 /* close the loop */
ce818013 899 sg_chain(imxdmac->sg_list, periods + 1, imxdmac->sg_list);
1f1846c6 900
9e15db7c
JM
901 desc->type = IMXDMA_DESC_CYCLIC;
902 desc->sg = imxdmac->sg_list;
903 desc->sgcount = periods;
904 desc->len = IMX_DMA_LENGTH_LOOP;
2efc3449 905 desc->direction = direction;
9e15db7c 906 if (direction == DMA_DEV_TO_MEM) {
9e15db7c
JM
907 desc->src = imxdmac->per_address;
908 } else {
9e15db7c
JM
909 desc->dest = imxdmac->per_address;
910 }
911 desc->desc.callback = NULL;
912 desc->desc.callback_param = NULL;
1f1846c6 913
9e15db7c 914 return &desc->desc;
1f1846c6
SH
915}
916
6c05f091
JM
917static struct dma_async_tx_descriptor *imxdma_prep_dma_memcpy(
918 struct dma_chan *chan, dma_addr_t dest,
919 dma_addr_t src, size_t len, unsigned long flags)
920{
921 struct imxdma_channel *imxdmac = to_imxdma_chan(chan);
922 struct imxdma_engine *imxdma = imxdmac->imxdma;
9e15db7c 923 struct imxdma_desc *desc;
1f1846c6 924
ac806a1c
RK
925 dev_dbg(imxdma->dev, "%s channel: %d src=0x%llx dst=0x%llx len=%zu\n",
926 __func__, imxdmac->channel, (unsigned long long)src,
927 (unsigned long long)dest, len);
6c05f091 928
9e15db7c
JM
929 if (list_empty(&imxdmac->ld_free) ||
930 imxdma_chan_is_doing_cyclic(imxdmac))
1f1846c6
SH
931 return NULL;
932
9e15db7c 933 desc = list_first_entry(&imxdmac->ld_free, struct imxdma_desc, node);
6c05f091 934
9e15db7c
JM
935 desc->type = IMXDMA_DESC_MEMCPY;
936 desc->src = src;
937 desc->dest = dest;
938 desc->len = len;
2efc3449 939 desc->direction = DMA_MEM_TO_MEM;
9e15db7c
JM
940 desc->config_port = IMX_DMA_MEMSIZE_32 | IMX_DMA_TYPE_LINEAR;
941 desc->config_mem = IMX_DMA_MEMSIZE_32 | IMX_DMA_TYPE_LINEAR;
942 desc->desc.callback = NULL;
943 desc->desc.callback_param = NULL;
6c05f091 944
9e15db7c 945 return &desc->desc;
6c05f091
JM
946}
947
f606ab89
JM
948static struct dma_async_tx_descriptor *imxdma_prep_dma_interleaved(
949 struct dma_chan *chan, struct dma_interleaved_template *xt,
950 unsigned long flags)
951{
952 struct imxdma_channel *imxdmac = to_imxdma_chan(chan);
953 struct imxdma_engine *imxdma = imxdmac->imxdma;
954 struct imxdma_desc *desc;
955
ac806a1c
RK
956 dev_dbg(imxdma->dev, "%s channel: %d src_start=0x%llx dst_start=0x%llx\n"
957 " src_sgl=%s dst_sgl=%s numf=%zu frame_size=%zu\n", __func__,
958 imxdmac->channel, (unsigned long long)xt->src_start,
959 (unsigned long long) xt->dst_start,
f606ab89
JM
960 xt->src_sgl ? "true" : "false", xt->dst_sgl ? "true" : "false",
961 xt->numf, xt->frame_size);
962
963 if (list_empty(&imxdmac->ld_free) ||
964 imxdma_chan_is_doing_cyclic(imxdmac))
965 return NULL;
966
967 if (xt->frame_size != 1 || xt->numf <= 0 || xt->dir != DMA_MEM_TO_MEM)
968 return NULL;
969
970 desc = list_first_entry(&imxdmac->ld_free, struct imxdma_desc, node);
971
972 desc->type = IMXDMA_DESC_INTERLEAVED;
973 desc->src = xt->src_start;
974 desc->dest = xt->dst_start;
975 desc->x = xt->sgl[0].size;
976 desc->y = xt->numf;
977 desc->w = xt->sgl[0].icg + desc->x;
978 desc->len = desc->x * desc->y;
979 desc->direction = DMA_MEM_TO_MEM;
980 desc->config_port = IMX_DMA_MEMSIZE_32;
981 desc->config_mem = IMX_DMA_MEMSIZE_32;
982 if (xt->src_sgl)
983 desc->config_mem |= IMX_DMA_TYPE_2D;
984 if (xt->dst_sgl)
985 desc->config_port |= IMX_DMA_TYPE_2D;
986 desc->desc.callback = NULL;
987 desc->desc.callback_param = NULL;
988
989 return &desc->desc;
1f1846c6
SH
990}
991
992static void imxdma_issue_pending(struct dma_chan *chan)
993{
5b316876 994 struct imxdma_channel *imxdmac = to_imxdma_chan(chan);
9e15db7c
JM
995 struct imxdma_engine *imxdma = imxdmac->imxdma;
996 struct imxdma_desc *desc;
997 unsigned long flags;
998
f606ab89 999 spin_lock_irqsave(&imxdma->lock, flags);
9e15db7c
JM
1000 if (list_empty(&imxdmac->ld_active) &&
1001 !list_empty(&imxdmac->ld_queue)) {
1002 desc = list_first_entry(&imxdmac->ld_queue,
1003 struct imxdma_desc, node);
1004
1005 if (imxdma_xfer_desc(desc) < 0) {
1006 dev_warn(imxdma->dev,
1007 "%s: channel: %d couldn't issue DMA xfer\n",
1008 __func__, imxdmac->channel);
1009 } else {
1010 list_move_tail(imxdmac->ld_queue.next,
1011 &imxdmac->ld_active);
1012 }
1013 }
f606ab89 1014 spin_unlock_irqrestore(&imxdma->lock, flags);
1f1846c6
SH
1015}
1016
290ad0f9
MP
1017static bool imxdma_filter_fn(struct dma_chan *chan, void *param)
1018{
1019 struct imxdma_filter_data *fdata = param;
1020 struct imxdma_channel *imxdma_chan = to_imxdma_chan(chan);
1021
1022 if (chan->device->dev != fdata->imxdma->dev)
1023 return false;
1024
1025 imxdma_chan->dma_request = fdata->request;
1026 chan->private = NULL;
1027
1028 return true;
1029}
1030
1031static struct dma_chan *imxdma_xlate(struct of_phandle_args *dma_spec,
1032 struct of_dma *ofdma)
1033{
1034 int count = dma_spec->args_count;
1035 struct imxdma_engine *imxdma = ofdma->of_dma_data;
1036 struct imxdma_filter_data fdata = {
1037 .imxdma = imxdma,
1038 };
1039
1040 if (count != 1)
1041 return NULL;
1042
1043 fdata.request = dma_spec->args[0];
1044
1045 return dma_request_channel(imxdma->dma_device.cap_mask,
1046 imxdma_filter_fn, &fdata);
1047}
1048
1f1846c6 1049static int __init imxdma_probe(struct platform_device *pdev)
71c6b663 1050{
1f1846c6 1051 struct imxdma_engine *imxdma;
73930eb3 1052 struct resource *res;
290ad0f9 1053 const struct of_device_id *of_id;
1f1846c6 1054 int ret, i;
73930eb3 1055 int irq, irq_err;
cd5cf9da 1056
290ad0f9
MP
1057 of_id = of_match_device(imx_dma_of_dev_id, &pdev->dev);
1058 if (of_id)
1059 pdev->id_entry = of_id->data;
1060
04bbd8ef 1061 imxdma = devm_kzalloc(&pdev->dev, sizeof(*imxdma), GFP_KERNEL);
1f1846c6
SH
1062 if (!imxdma)
1063 return -ENOMEM;
1064
5c6b3e77 1065 imxdma->dev = &pdev->dev;
e51d0f0a
SG
1066 imxdma->devtype = pdev->id_entry->driver_data;
1067
73930eb3 1068 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
7331205a
TR
1069 imxdma->base = devm_ioremap_resource(&pdev->dev, res);
1070 if (IS_ERR(imxdma->base))
1071 return PTR_ERR(imxdma->base);
73930eb3
SG
1072
1073 irq = platform_get_irq(pdev, 0);
1074 if (irq < 0)
1075 return irq;
6bd08127 1076
a2367db2 1077 imxdma->dma_ipg = devm_clk_get(&pdev->dev, "ipg");
04bbd8ef
SG
1078 if (IS_ERR(imxdma->dma_ipg))
1079 return PTR_ERR(imxdma->dma_ipg);
a2367db2
FE
1080
1081 imxdma->dma_ahb = devm_clk_get(&pdev->dev, "ahb");
04bbd8ef
SG
1082 if (IS_ERR(imxdma->dma_ahb))
1083 return PTR_ERR(imxdma->dma_ahb);
a2367db2 1084
fce9a74b
FE
1085 ret = clk_prepare_enable(imxdma->dma_ipg);
1086 if (ret)
1087 return ret;
1088 ret = clk_prepare_enable(imxdma->dma_ahb);
1089 if (ret)
1090 goto disable_dma_ipg_clk;
6bd08127
JM
1091
1092 /* reset DMA module */
cd5cf9da 1093 imx_dmav1_writel(imxdma, DCR_DRST, DMA_DCR);
6bd08127 1094
e51d0f0a 1095 if (is_imx1_dma(imxdma)) {
73930eb3 1096 ret = devm_request_irq(&pdev->dev, irq,
04bbd8ef 1097 dma_irq_handler, 0, "DMA", imxdma);
6bd08127 1098 if (ret) {
f9b283a6 1099 dev_warn(imxdma->dev, "Can't register IRQ for DMA\n");
fce9a74b 1100 goto disable_dma_ahb_clk;
6bd08127 1101 }
ea62aa80 1102 imxdma->irq = irq;
6bd08127 1103
73930eb3
SG
1104 irq_err = platform_get_irq(pdev, 1);
1105 if (irq_err < 0) {
1106 ret = irq_err;
fce9a74b 1107 goto disable_dma_ahb_clk;
73930eb3
SG
1108 }
1109
1110 ret = devm_request_irq(&pdev->dev, irq_err,
04bbd8ef 1111 imxdma_err_handler, 0, "DMA", imxdma);
6bd08127 1112 if (ret) {
f9b283a6 1113 dev_warn(imxdma->dev, "Can't register ERRIRQ for DMA\n");
fce9a74b 1114 goto disable_dma_ahb_clk;
6bd08127 1115 }
ea62aa80 1116 imxdma->irq_err = irq_err;
6bd08127
JM
1117 }
1118
1119 /* enable DMA module */
cd5cf9da 1120 imx_dmav1_writel(imxdma, DCR_DEN, DMA_DCR);
6bd08127
JM
1121
1122 /* clear all interrupts */
cd5cf9da 1123 imx_dmav1_writel(imxdma, (1 << IMX_DMA_CHANNELS) - 1, DMA_DISR);
6bd08127
JM
1124
1125 /* disable interrupts */
cd5cf9da 1126 imx_dmav1_writel(imxdma, (1 << IMX_DMA_CHANNELS) - 1, DMA_DIMR);
1f1846c6
SH
1127
1128 INIT_LIST_HEAD(&imxdma->dma_device.channels);
1129
f8a356ff
SH
1130 dma_cap_set(DMA_SLAVE, imxdma->dma_device.cap_mask);
1131 dma_cap_set(DMA_CYCLIC, imxdma->dma_device.cap_mask);
6c05f091 1132 dma_cap_set(DMA_MEMCPY, imxdma->dma_device.cap_mask);
f606ab89
JM
1133 dma_cap_set(DMA_INTERLEAVE, imxdma->dma_device.cap_mask);
1134
1135 /* Initialize 2D global parameters */
1136 for (i = 0; i < IMX_DMA_2D_SLOTS; i++)
1137 imxdma->slots_2d[i].count = 0;
1138
1139 spin_lock_init(&imxdma->lock);
f8a356ff 1140
1f1846c6 1141 /* Initialize channel parameters */
6bd08127 1142 for (i = 0; i < IMX_DMA_CHANNELS; i++) {
1f1846c6
SH
1143 struct imxdma_channel *imxdmac = &imxdma->channel[i];
1144
e51d0f0a 1145 if (!is_imx1_dma(imxdma)) {
73930eb3 1146 ret = devm_request_irq(&pdev->dev, irq + i,
6bd08127
JM
1147 dma_irq_handler, 0, "DMA", imxdma);
1148 if (ret) {
f9b283a6
JM
1149 dev_warn(imxdma->dev, "Can't register IRQ %d "
1150 "for DMA channel %d\n",
73930eb3 1151 irq + i, i);
fce9a74b 1152 goto disable_dma_ahb_clk;
6bd08127 1153 }
ea62aa80
VK
1154
1155 imxdmac->irq = irq + i;
bcdc4bd3 1156 timer_setup(&imxdmac->watchdog, imxdma_watchdog, 0);
8267f16e 1157 }
1f1846c6 1158
1f1846c6 1159 imxdmac->imxdma = imxdma;
1f1846c6 1160
9e15db7c
JM
1161 INIT_LIST_HEAD(&imxdmac->ld_queue);
1162 INIT_LIST_HEAD(&imxdmac->ld_free);
1163 INIT_LIST_HEAD(&imxdmac->ld_active);
1164
1165 tasklet_init(&imxdmac->dma_tasklet, imxdma_tasklet,
1166 (unsigned long)imxdmac);
1f1846c6 1167 imxdmac->chan.device = &imxdma->dma_device;
8ac69546 1168 dma_cookie_init(&imxdmac->chan);
1f1846c6
SH
1169 imxdmac->channel = i;
1170
1171 /* Add the channel to the DMAC list */
9e15db7c
JM
1172 list_add_tail(&imxdmac->chan.device_node,
1173 &imxdma->dma_device.channels);
1f1846c6
SH
1174 }
1175
1f1846c6
SH
1176 imxdma->dma_device.dev = &pdev->dev;
1177
1178 imxdma->dma_device.device_alloc_chan_resources = imxdma_alloc_chan_resources;
1179 imxdma->dma_device.device_free_chan_resources = imxdma_free_chan_resources;
1180 imxdma->dma_device.device_tx_status = imxdma_tx_status;
1181 imxdma->dma_device.device_prep_slave_sg = imxdma_prep_slave_sg;
1182 imxdma->dma_device.device_prep_dma_cyclic = imxdma_prep_dma_cyclic;
6c05f091 1183 imxdma->dma_device.device_prep_dma_memcpy = imxdma_prep_dma_memcpy;
f606ab89 1184 imxdma->dma_device.device_prep_interleaved_dma = imxdma_prep_dma_interleaved;
502c2ef2
MR
1185 imxdma->dma_device.device_config = imxdma_config;
1186 imxdma->dma_device.device_terminate_all = imxdma_terminate_all;
1f1846c6
SH
1187 imxdma->dma_device.device_issue_pending = imxdma_issue_pending;
1188
1189 platform_set_drvdata(pdev, imxdma);
1190
77a68e56 1191 imxdma->dma_device.copy_align = DMAENGINE_ALIGN_4_BYTES;
1e070a60
SH
1192 imxdma->dma_device.dev->dma_parms = &imxdma->dma_parms;
1193 dma_set_max_seg_size(imxdma->dma_device.dev, 0xffffff);
1194
1f1846c6
SH
1195 ret = dma_async_device_register(&imxdma->dma_device);
1196 if (ret) {
1197 dev_err(&pdev->dev, "unable to register\n");
fce9a74b 1198 goto disable_dma_ahb_clk;
1f1846c6
SH
1199 }
1200
290ad0f9
MP
1201 if (pdev->dev.of_node) {
1202 ret = of_dma_controller_register(pdev->dev.of_node,
1203 imxdma_xlate, imxdma);
1204 if (ret) {
1205 dev_err(&pdev->dev, "unable to register of_dma_controller\n");
1206 goto err_of_dma_controller;
1207 }
1208 }
1209
1f1846c6
SH
1210 return 0;
1211
290ad0f9
MP
1212err_of_dma_controller:
1213 dma_async_device_unregister(&imxdma->dma_device);
fce9a74b 1214disable_dma_ahb_clk:
a2367db2 1215 clk_disable_unprepare(imxdma->dma_ahb);
fce9a74b
FE
1216disable_dma_ipg_clk:
1217 clk_disable_unprepare(imxdma->dma_ipg);
1f1846c6
SH
1218 return ret;
1219}
1220
ea62aa80
VK
1221static void imxdma_free_irq(struct platform_device *pdev, struct imxdma_engine *imxdma)
1222{
1223 int i;
1224
1225 if (is_imx1_dma(imxdma)) {
1226 disable_irq(imxdma->irq);
1227 disable_irq(imxdma->irq_err);
1228 }
1229
1230 for (i = 0; i < IMX_DMA_CHANNELS; i++) {
1231 struct imxdma_channel *imxdmac = &imxdma->channel[i];
1232
1233 if (!is_imx1_dma(imxdma))
1234 disable_irq(imxdmac->irq);
1235
1236 tasklet_kill(&imxdmac->dma_tasklet);
1237 }
1238}
1239
1d1bbd30 1240static int imxdma_remove(struct platform_device *pdev)
1f1846c6
SH
1241{
1242 struct imxdma_engine *imxdma = platform_get_drvdata(pdev);
1f1846c6 1243
ea62aa80
VK
1244 imxdma_free_irq(pdev, imxdma);
1245
1f1846c6
SH
1246 dma_async_device_unregister(&imxdma->dma_device);
1247
290ad0f9
MP
1248 if (pdev->dev.of_node)
1249 of_dma_controller_free(pdev->dev.of_node);
1250
a2367db2
FE
1251 clk_disable_unprepare(imxdma->dma_ipg);
1252 clk_disable_unprepare(imxdma->dma_ahb);
1f1846c6
SH
1253
1254 return 0;
1255}
1256
1257static struct platform_driver imxdma_driver = {
1258 .driver = {
1259 .name = "imx-dma",
290ad0f9 1260 .of_match_table = imx_dma_of_dev_id,
1f1846c6 1261 },
e51d0f0a 1262 .id_table = imx_dma_devtype,
1d1bbd30 1263 .remove = imxdma_remove,
1f1846c6
SH
1264};
1265
1266static int __init imxdma_module_init(void)
1267{
1268 return platform_driver_probe(&imxdma_driver, imxdma_probe);
1269}
1270subsys_initcall(imxdma_module_init);
1271
1272MODULE_AUTHOR("Sascha Hauer, Pengutronix <s.hauer@pengutronix.de>");
1273MODULE_DESCRIPTION("i.MX dma driver");
1274MODULE_LICENSE("GPL");