]> git.proxmox.com Git - mirror_ubuntu-bionic-kernel.git/blame - drivers/dma/omap-dma.c
dmaengine: omap-dma: Fix polled channel completion detection and handling
[mirror_ubuntu-bionic-kernel.git] / drivers / dma / omap-dma.c
CommitLineData
7bedaa55
RK
1/*
2 * OMAP DMAengine support
3 *
4 * This program is free software; you can redistribute it and/or modify
5 * it under the terms of the GNU General Public License version 2 as
6 * published by the Free Software Foundation.
7 */
fa3ad86a 8#include <linux/delay.h>
7bedaa55
RK
9#include <linux/dmaengine.h>
10#include <linux/dma-mapping.h>
11#include <linux/err.h>
12#include <linux/init.h>
13#include <linux/interrupt.h>
14#include <linux/list.h>
15#include <linux/module.h>
16#include <linux/omap-dma.h>
17#include <linux/platform_device.h>
18#include <linux/slab.h>
19#include <linux/spinlock.h>
8d30662a
JH
20#include <linux/of_dma.h>
21#include <linux/of_device.h>
7bedaa55
RK
22
23#include "virt-dma.h"
7d7e1eba 24
341ce712
PU
25#define OMAP_SDMA_REQUESTS 127
26#define OMAP_SDMA_CHANNELS 32
27
7bedaa55
RK
28struct omap_dmadev {
29 struct dma_device ddev;
30 spinlock_t lock;
596c471b
RK
31 void __iomem *base;
32 const struct omap_dma_reg *reg_map;
1b416c4b 33 struct omap_system_dma_plat_info *plat;
6ddeb6d8 34 bool legacy;
de506089 35 unsigned dma_requests;
6ddeb6d8
RK
36 spinlock_t irq_lock;
37 uint32_t irq_enable_mask;
341ce712 38 struct omap_chan *lch_map[OMAP_SDMA_CHANNELS];
7bedaa55
RK
39};
40
41struct omap_chan {
42 struct virt_dma_chan vc;
596c471b
RK
43 void __iomem *channel_base;
44 const struct omap_dma_reg *reg_map;
aa4c5b96 45 uint32_t ccr;
7bedaa55
RK
46
47 struct dma_slave_config cfg;
48 unsigned dma_sig;
3a774ea9 49 bool cyclic;
2dcdf570 50 bool paused;
689d3c5e 51 bool running;
7bedaa55
RK
52
53 int dma_ch;
54 struct omap_desc *desc;
55 unsigned sgidx;
56};
57
58struct omap_sg {
59 dma_addr_t addr;
60 uint32_t en; /* number of elements (24-bit) */
61 uint32_t fn; /* number of frames (16-bit) */
62};
63
64struct omap_desc {
65 struct virt_dma_desc vd;
66 enum dma_transfer_direction dir;
67 dma_addr_t dev_addr;
68
7c836bc7 69 int16_t fi; /* for OMAP_DMA_SYNC_PACKET */
9043826d 70 uint8_t es; /* CSDP_DATA_TYPE_xxx */
3ed4d18f 71 uint32_t ccr; /* CCR value */
965aeb4d 72 uint16_t clnk_ctrl; /* CLNK_CTRL value */
fa3ad86a 73 uint16_t cicr; /* CICR value */
2f0d13bd 74 uint32_t csdp; /* CSDP value */
7bedaa55
RK
75
76 unsigned sglen;
77 struct omap_sg sg[0];
78};
79
9043826d
RK
80enum {
81 CCR_FS = BIT(5),
82 CCR_READ_PRIORITY = BIT(6),
83 CCR_ENABLE = BIT(7),
84 CCR_AUTO_INIT = BIT(8), /* OMAP1 only */
85 CCR_REPEAT = BIT(9), /* OMAP1 only */
86 CCR_OMAP31_DISABLE = BIT(10), /* OMAP1 only */
87 CCR_SUSPEND_SENSITIVE = BIT(8), /* OMAP2+ only */
88 CCR_RD_ACTIVE = BIT(9), /* OMAP2+ only */
89 CCR_WR_ACTIVE = BIT(10), /* OMAP2+ only */
90 CCR_SRC_AMODE_CONSTANT = 0 << 12,
91 CCR_SRC_AMODE_POSTINC = 1 << 12,
92 CCR_SRC_AMODE_SGLIDX = 2 << 12,
93 CCR_SRC_AMODE_DBLIDX = 3 << 12,
94 CCR_DST_AMODE_CONSTANT = 0 << 14,
95 CCR_DST_AMODE_POSTINC = 1 << 14,
96 CCR_DST_AMODE_SGLIDX = 2 << 14,
97 CCR_DST_AMODE_DBLIDX = 3 << 14,
98 CCR_CONSTANT_FILL = BIT(16),
99 CCR_TRANSPARENT_COPY = BIT(17),
100 CCR_BS = BIT(18),
101 CCR_SUPERVISOR = BIT(22),
102 CCR_PREFETCH = BIT(23),
103 CCR_TRIGGER_SRC = BIT(24),
104 CCR_BUFFERING_DISABLE = BIT(25),
105 CCR_WRITE_PRIORITY = BIT(26),
106 CCR_SYNC_ELEMENT = 0,
107 CCR_SYNC_FRAME = CCR_FS,
108 CCR_SYNC_BLOCK = CCR_BS,
109 CCR_SYNC_PACKET = CCR_BS | CCR_FS,
110
111 CSDP_DATA_TYPE_8 = 0,
112 CSDP_DATA_TYPE_16 = 1,
113 CSDP_DATA_TYPE_32 = 2,
114 CSDP_SRC_PORT_EMIFF = 0 << 2, /* OMAP1 only */
115 CSDP_SRC_PORT_EMIFS = 1 << 2, /* OMAP1 only */
116 CSDP_SRC_PORT_OCP_T1 = 2 << 2, /* OMAP1 only */
117 CSDP_SRC_PORT_TIPB = 3 << 2, /* OMAP1 only */
118 CSDP_SRC_PORT_OCP_T2 = 4 << 2, /* OMAP1 only */
119 CSDP_SRC_PORT_MPUI = 5 << 2, /* OMAP1 only */
120 CSDP_SRC_PACKED = BIT(6),
121 CSDP_SRC_BURST_1 = 0 << 7,
122 CSDP_SRC_BURST_16 = 1 << 7,
123 CSDP_SRC_BURST_32 = 2 << 7,
124 CSDP_SRC_BURST_64 = 3 << 7,
125 CSDP_DST_PORT_EMIFF = 0 << 9, /* OMAP1 only */
126 CSDP_DST_PORT_EMIFS = 1 << 9, /* OMAP1 only */
127 CSDP_DST_PORT_OCP_T1 = 2 << 9, /* OMAP1 only */
128 CSDP_DST_PORT_TIPB = 3 << 9, /* OMAP1 only */
129 CSDP_DST_PORT_OCP_T2 = 4 << 9, /* OMAP1 only */
130 CSDP_DST_PORT_MPUI = 5 << 9, /* OMAP1 only */
131 CSDP_DST_PACKED = BIT(13),
132 CSDP_DST_BURST_1 = 0 << 14,
133 CSDP_DST_BURST_16 = 1 << 14,
134 CSDP_DST_BURST_32 = 2 << 14,
135 CSDP_DST_BURST_64 = 3 << 14,
136
137 CICR_TOUT_IE = BIT(0), /* OMAP1 only */
138 CICR_DROP_IE = BIT(1),
139 CICR_HALF_IE = BIT(2),
140 CICR_FRAME_IE = BIT(3),
141 CICR_LAST_IE = BIT(4),
142 CICR_BLOCK_IE = BIT(5),
143 CICR_PKT_IE = BIT(7), /* OMAP2+ only */
144 CICR_TRANS_ERR_IE = BIT(8), /* OMAP2+ only */
145 CICR_SUPERVISOR_ERR_IE = BIT(10), /* OMAP2+ only */
146 CICR_MISALIGNED_ERR_IE = BIT(11), /* OMAP2+ only */
147 CICR_DRAIN_IE = BIT(12), /* OMAP2+ only */
148 CICR_SUPER_BLOCK_IE = BIT(14), /* OMAP2+ only */
149
150 CLNK_CTRL_ENABLE_LNK = BIT(15),
151};
152
7bedaa55 153static const unsigned es_bytes[] = {
9043826d
RK
154 [CSDP_DATA_TYPE_8] = 1,
155 [CSDP_DATA_TYPE_16] = 2,
156 [CSDP_DATA_TYPE_32] = 4,
7bedaa55
RK
157};
158
8d30662a
JH
159static struct of_dma_filter_info omap_dma_info = {
160 .filter_fn = omap_dma_filter_fn,
161};
162
7bedaa55
RK
163static inline struct omap_dmadev *to_omap_dma_dev(struct dma_device *d)
164{
165 return container_of(d, struct omap_dmadev, ddev);
166}
167
168static inline struct omap_chan *to_omap_dma_chan(struct dma_chan *c)
169{
170 return container_of(c, struct omap_chan, vc.chan);
171}
172
173static inline struct omap_desc *to_omap_dma_desc(struct dma_async_tx_descriptor *t)
174{
175 return container_of(t, struct omap_desc, vd.tx);
176}
177
178static void omap_dma_desc_free(struct virt_dma_desc *vd)
179{
180 kfree(container_of(vd, struct omap_desc, vd));
181}
182
596c471b
RK
183static void omap_dma_write(uint32_t val, unsigned type, void __iomem *addr)
184{
185 switch (type) {
186 case OMAP_DMA_REG_16BIT:
187 writew_relaxed(val, addr);
188 break;
189 case OMAP_DMA_REG_2X16BIT:
190 writew_relaxed(val, addr);
191 writew_relaxed(val >> 16, addr + 2);
192 break;
193 case OMAP_DMA_REG_32BIT:
194 writel_relaxed(val, addr);
195 break;
196 default:
197 WARN_ON(1);
198 }
199}
200
201static unsigned omap_dma_read(unsigned type, void __iomem *addr)
202{
203 unsigned val;
204
205 switch (type) {
206 case OMAP_DMA_REG_16BIT:
207 val = readw_relaxed(addr);
208 break;
209 case OMAP_DMA_REG_2X16BIT:
210 val = readw_relaxed(addr);
211 val |= readw_relaxed(addr + 2) << 16;
212 break;
213 case OMAP_DMA_REG_32BIT:
214 val = readl_relaxed(addr);
215 break;
216 default:
217 WARN_ON(1);
218 val = 0;
219 }
220
221 return val;
222}
223
c5ed98b6
RK
224static void omap_dma_glbl_write(struct omap_dmadev *od, unsigned reg, unsigned val)
225{
596c471b
RK
226 const struct omap_dma_reg *r = od->reg_map + reg;
227
228 WARN_ON(r->stride);
229
230 omap_dma_write(val, r->type, od->base + r->offset);
c5ed98b6
RK
231}
232
233static unsigned omap_dma_glbl_read(struct omap_dmadev *od, unsigned reg)
234{
596c471b
RK
235 const struct omap_dma_reg *r = od->reg_map + reg;
236
237 WARN_ON(r->stride);
238
239 return omap_dma_read(r->type, od->base + r->offset);
c5ed98b6
RK
240}
241
242static void omap_dma_chan_write(struct omap_chan *c, unsigned reg, unsigned val)
243{
596c471b
RK
244 const struct omap_dma_reg *r = c->reg_map + reg;
245
246 omap_dma_write(val, r->type, c->channel_base + r->offset);
c5ed98b6
RK
247}
248
249static unsigned omap_dma_chan_read(struct omap_chan *c, unsigned reg)
250{
596c471b
RK
251 const struct omap_dma_reg *r = c->reg_map + reg;
252
253 return omap_dma_read(r->type, c->channel_base + r->offset);
c5ed98b6
RK
254}
255
470b23f7
RK
256static void omap_dma_clear_csr(struct omap_chan *c)
257{
258 if (dma_omap1())
c5ed98b6 259 omap_dma_chan_read(c, CSR);
470b23f7 260 else
c5ed98b6 261 omap_dma_chan_write(c, CSR, ~0);
470b23f7
RK
262}
263
6ddeb6d8
RK
264static unsigned omap_dma_get_csr(struct omap_chan *c)
265{
266 unsigned val = omap_dma_chan_read(c, CSR);
267
268 if (!dma_omap1())
269 omap_dma_chan_write(c, CSR, val);
270
271 return val;
272}
273
596c471b
RK
274static void omap_dma_assign(struct omap_dmadev *od, struct omap_chan *c,
275 unsigned lch)
276{
277 c->channel_base = od->base + od->plat->channel_stride * lch;
6ddeb6d8
RK
278
279 od->lch_map[lch] = c;
596c471b
RK
280}
281
fa3ad86a
RK
282static void omap_dma_start(struct omap_chan *c, struct omap_desc *d)
283{
284 struct omap_dmadev *od = to_omap_dma_dev(c->vc.chan.device);
fa3ad86a
RK
285
286 if (__dma_omap15xx(od->plat->dma_attr))
c5ed98b6 287 omap_dma_chan_write(c, CPC, 0);
fa3ad86a 288 else
c5ed98b6 289 omap_dma_chan_write(c, CDAC, 0);
fa3ad86a 290
470b23f7 291 omap_dma_clear_csr(c);
fa3ad86a
RK
292
293 /* Enable interrupts */
c5ed98b6 294 omap_dma_chan_write(c, CICR, d->cicr);
fa3ad86a 295
45da7b04 296 /* Enable channel */
c5ed98b6 297 omap_dma_chan_write(c, CCR, d->ccr | CCR_ENABLE);
689d3c5e
PU
298
299 c->running = true;
fa3ad86a
RK
300}
301
302static void omap_dma_stop(struct omap_chan *c)
303{
304 struct omap_dmadev *od = to_omap_dma_dev(c->vc.chan.device);
305 uint32_t val;
306
307 /* disable irq */
c5ed98b6 308 omap_dma_chan_write(c, CICR, 0);
fa3ad86a 309
470b23f7 310 omap_dma_clear_csr(c);
fa3ad86a 311
c5ed98b6 312 val = omap_dma_chan_read(c, CCR);
9043826d 313 if (od->plat->errata & DMA_ERRATA_i541 && val & CCR_TRIGGER_SRC) {
fa3ad86a
RK
314 uint32_t sysconfig;
315 unsigned i;
316
c5ed98b6 317 sysconfig = omap_dma_glbl_read(od, OCP_SYSCONFIG);
fa3ad86a
RK
318 val = sysconfig & ~DMA_SYSCONFIG_MIDLEMODE_MASK;
319 val |= DMA_SYSCONFIG_MIDLEMODE(DMA_IDLEMODE_NO_IDLE);
c5ed98b6 320 omap_dma_glbl_write(od, OCP_SYSCONFIG, val);
fa3ad86a 321
c5ed98b6 322 val = omap_dma_chan_read(c, CCR);
9043826d 323 val &= ~CCR_ENABLE;
c5ed98b6 324 omap_dma_chan_write(c, CCR, val);
fa3ad86a
RK
325
326 /* Wait for sDMA FIFO to drain */
327 for (i = 0; ; i++) {
c5ed98b6 328 val = omap_dma_chan_read(c, CCR);
9043826d 329 if (!(val & (CCR_RD_ACTIVE | CCR_WR_ACTIVE)))
fa3ad86a
RK
330 break;
331
332 if (i > 100)
333 break;
334
335 udelay(5);
336 }
337
9043826d 338 if (val & (CCR_RD_ACTIVE | CCR_WR_ACTIVE))
fa3ad86a
RK
339 dev_err(c->vc.chan.device->dev,
340 "DMA drain did not complete on lch %d\n",
341 c->dma_ch);
342
c5ed98b6 343 omap_dma_glbl_write(od, OCP_SYSCONFIG, sysconfig);
fa3ad86a 344 } else {
9043826d 345 val &= ~CCR_ENABLE;
c5ed98b6 346 omap_dma_chan_write(c, CCR, val);
fa3ad86a
RK
347 }
348
349 mb();
350
351 if (!__dma_omap15xx(od->plat->dma_attr) && c->cyclic) {
c5ed98b6 352 val = omap_dma_chan_read(c, CLNK_CTRL);
fa3ad86a
RK
353
354 if (dma_omap1())
355 val |= 1 << 14; /* set the STOP_LNK bit */
356 else
9043826d 357 val &= ~CLNK_CTRL_ENABLE_LNK;
fa3ad86a 358
c5ed98b6 359 omap_dma_chan_write(c, CLNK_CTRL, val);
fa3ad86a 360 }
689d3c5e
PU
361
362 c->running = false;
fa3ad86a
RK
363}
364
7bedaa55
RK
365static void omap_dma_start_sg(struct omap_chan *c, struct omap_desc *d,
366 unsigned idx)
367{
368 struct omap_sg *sg = d->sg + idx;
893e63e3 369 unsigned cxsa, cxei, cxfi;
913a2d0c 370
4ce98c0a 371 if (d->dir == DMA_DEV_TO_MEM || d->dir == DMA_MEM_TO_MEM) {
893e63e3
RK
372 cxsa = CDSA;
373 cxei = CDEI;
374 cxfi = CDFI;
913a2d0c 375 } else {
893e63e3
RK
376 cxsa = CSSA;
377 cxei = CSEI;
378 cxfi = CSFI;
913a2d0c
RK
379 }
380
c5ed98b6
RK
381 omap_dma_chan_write(c, cxsa, sg->addr);
382 omap_dma_chan_write(c, cxei, 0);
383 omap_dma_chan_write(c, cxfi, 0);
384 omap_dma_chan_write(c, CEN, sg->en);
385 omap_dma_chan_write(c, CFN, sg->fn);
913a2d0c 386
fa3ad86a 387 omap_dma_start(c, d);
913a2d0c
RK
388}
389
390static void omap_dma_start_desc(struct omap_chan *c)
391{
392 struct virt_dma_desc *vd = vchan_next_desc(&c->vc);
393 struct omap_desc *d;
893e63e3 394 unsigned cxsa, cxei, cxfi;
b9e97822 395
913a2d0c
RK
396 if (!vd) {
397 c->desc = NULL;
398 return;
399 }
400
401 list_del(&vd->node);
402
403 c->desc = d = to_omap_dma_desc(&vd->tx);
404 c->sgidx = 0;
405
59871902
RK
406 /*
407 * This provides the necessary barrier to ensure data held in
408 * DMA coherent memory is visible to the DMA engine prior to
409 * the transfer starting.
410 */
411 mb();
412
c5ed98b6 413 omap_dma_chan_write(c, CCR, d->ccr);
3ed4d18f 414 if (dma_omap1())
c5ed98b6 415 omap_dma_chan_write(c, CCR2, d->ccr >> 16);
b9e97822 416
4ce98c0a 417 if (d->dir == DMA_DEV_TO_MEM || d->dir == DMA_MEM_TO_MEM) {
893e63e3
RK
418 cxsa = CSSA;
419 cxei = CSEI;
420 cxfi = CSFI;
b9e97822 421 } else {
893e63e3
RK
422 cxsa = CDSA;
423 cxei = CDEI;
424 cxfi = CDFI;
b9e97822
RK
425 }
426
c5ed98b6
RK
427 omap_dma_chan_write(c, cxsa, d->dev_addr);
428 omap_dma_chan_write(c, cxei, 0);
429 omap_dma_chan_write(c, cxfi, d->fi);
430 omap_dma_chan_write(c, CSDP, d->csdp);
431 omap_dma_chan_write(c, CLNK_CTRL, d->clnk_ctrl);
b9e97822 432
7bedaa55
RK
433 omap_dma_start_sg(c, d, 0);
434}
435
436static void omap_dma_callback(int ch, u16 status, void *data)
437{
438 struct omap_chan *c = data;
439 struct omap_desc *d;
440 unsigned long flags;
441
442 spin_lock_irqsave(&c->vc.lock, flags);
443 d = c->desc;
444 if (d) {
3a774ea9
RK
445 if (!c->cyclic) {
446 if (++c->sgidx < d->sglen) {
447 omap_dma_start_sg(c, d, c->sgidx);
448 } else {
449 omap_dma_start_desc(c);
450 vchan_cookie_complete(&d->vd);
451 }
7bedaa55 452 } else {
3a774ea9 453 vchan_cyclic_callback(&d->vd);
7bedaa55
RK
454 }
455 }
456 spin_unlock_irqrestore(&c->vc.lock, flags);
457}
458
6ddeb6d8
RK
459static irqreturn_t omap_dma_irq(int irq, void *devid)
460{
461 struct omap_dmadev *od = devid;
462 unsigned status, channel;
463
464 spin_lock(&od->irq_lock);
465
466 status = omap_dma_glbl_read(od, IRQSTATUS_L1);
467 status &= od->irq_enable_mask;
468 if (status == 0) {
469 spin_unlock(&od->irq_lock);
470 return IRQ_NONE;
471 }
472
473 while ((channel = ffs(status)) != 0) {
474 unsigned mask, csr;
475 struct omap_chan *c;
476
477 channel -= 1;
478 mask = BIT(channel);
479 status &= ~mask;
480
481 c = od->lch_map[channel];
482 if (c == NULL) {
483 /* This should never happen */
484 dev_err(od->ddev.dev, "invalid channel %u\n", channel);
485 continue;
486 }
487
488 csr = omap_dma_get_csr(c);
489 omap_dma_glbl_write(od, IRQSTATUS_L1, mask);
490
491 omap_dma_callback(channel, csr, c);
492 }
493
494 spin_unlock(&od->irq_lock);
495
496 return IRQ_HANDLED;
497}
498
7bedaa55
RK
499static int omap_dma_alloc_chan_resources(struct dma_chan *chan)
500{
596c471b 501 struct omap_dmadev *od = to_omap_dma_dev(chan->device);
7bedaa55 502 struct omap_chan *c = to_omap_dma_chan(chan);
596c471b
RK
503 int ret;
504
6ddeb6d8
RK
505 if (od->legacy) {
506 ret = omap_request_dma(c->dma_sig, "DMA engine",
507 omap_dma_callback, c, &c->dma_ch);
508 } else {
509 ret = omap_request_dma(c->dma_sig, "DMA engine", NULL, NULL,
510 &c->dma_ch);
511 }
7bedaa55 512
6ddeb6d8
RK
513 dev_dbg(od->ddev.dev, "allocating channel %u for %u\n",
514 c->dma_ch, c->dma_sig);
7bedaa55 515
6ddeb6d8 516 if (ret >= 0) {
596c471b
RK
517 omap_dma_assign(od, c, c->dma_ch);
518
6ddeb6d8
RK
519 if (!od->legacy) {
520 unsigned val;
521
522 spin_lock_irq(&od->irq_lock);
523 val = BIT(c->dma_ch);
524 omap_dma_glbl_write(od, IRQSTATUS_L1, val);
525 od->irq_enable_mask |= val;
526 omap_dma_glbl_write(od, IRQENABLE_L1, od->irq_enable_mask);
527
528 val = omap_dma_glbl_read(od, IRQENABLE_L0);
529 val &= ~BIT(c->dma_ch);
530 omap_dma_glbl_write(od, IRQENABLE_L0, val);
531 spin_unlock_irq(&od->irq_lock);
532 }
533 }
534
aa4c5b96
RK
535 if (dma_omap1()) {
536 if (__dma_omap16xx(od->plat->dma_attr)) {
537 c->ccr = CCR_OMAP31_DISABLE;
538 /* Duplicate what plat-omap/dma.c does */
539 c->ccr |= c->dma_ch + 1;
540 } else {
541 c->ccr = c->dma_sig & 0x1f;
542 }
543 } else {
544 c->ccr = c->dma_sig & 0x1f;
545 c->ccr |= (c->dma_sig & ~0x1f) << 14;
546 }
547 if (od->plat->errata & DMA_ERRATA_IFRAME_BUFFERING)
548 c->ccr |= CCR_BUFFERING_DISABLE;
549
596c471b 550 return ret;
7bedaa55
RK
551}
552
553static void omap_dma_free_chan_resources(struct dma_chan *chan)
554{
6ddeb6d8 555 struct omap_dmadev *od = to_omap_dma_dev(chan->device);
7bedaa55
RK
556 struct omap_chan *c = to_omap_dma_chan(chan);
557
6ddeb6d8
RK
558 if (!od->legacy) {
559 spin_lock_irq(&od->irq_lock);
560 od->irq_enable_mask &= ~BIT(c->dma_ch);
561 omap_dma_glbl_write(od, IRQENABLE_L1, od->irq_enable_mask);
562 spin_unlock_irq(&od->irq_lock);
563 }
564
596c471b 565 c->channel_base = NULL;
6ddeb6d8 566 od->lch_map[c->dma_ch] = NULL;
7bedaa55
RK
567 vchan_free_chan_resources(&c->vc);
568 omap_free_dma(c->dma_ch);
569
6ddeb6d8 570 dev_dbg(od->ddev.dev, "freeing channel for %u\n", c->dma_sig);
eea531ea 571 c->dma_sig = 0;
7bedaa55
RK
572}
573
3850e22f
RK
574static size_t omap_dma_sg_size(struct omap_sg *sg)
575{
576 return sg->en * sg->fn;
577}
578
579static size_t omap_dma_desc_size(struct omap_desc *d)
580{
581 unsigned i;
582 size_t size;
583
584 for (size = i = 0; i < d->sglen; i++)
585 size += omap_dma_sg_size(&d->sg[i]);
586
587 return size * es_bytes[d->es];
588}
589
590static size_t omap_dma_desc_size_pos(struct omap_desc *d, dma_addr_t addr)
591{
592 unsigned i;
593 size_t size, es_size = es_bytes[d->es];
594
595 for (size = i = 0; i < d->sglen; i++) {
596 size_t this_size = omap_dma_sg_size(&d->sg[i]) * es_size;
597
598 if (size)
599 size += this_size;
600 else if (addr >= d->sg[i].addr &&
601 addr < d->sg[i].addr + this_size)
602 size += d->sg[i].addr + this_size - addr;
603 }
604 return size;
605}
606
b07fd625
RK
607/*
608 * OMAP 3.2/3.3 erratum: sometimes 0 is returned if CSAC/CDAC is
609 * read before the DMA controller finished disabling the channel.
610 */
611static uint32_t omap_dma_chan_read_3_3(struct omap_chan *c, unsigned reg)
612{
613 struct omap_dmadev *od = to_omap_dma_dev(c->vc.chan.device);
614 uint32_t val;
615
616 val = omap_dma_chan_read(c, reg);
617 if (val == 0 && od->plat->errata & DMA_ERRATA_3_3)
618 val = omap_dma_chan_read(c, reg);
619
620 return val;
621}
622
3997cab3
RK
623static dma_addr_t omap_dma_get_src_pos(struct omap_chan *c)
624{
625 struct omap_dmadev *od = to_omap_dma_dev(c->vc.chan.device);
b07fd625 626 dma_addr_t addr, cdac;
3997cab3 627
b07fd625 628 if (__dma_omap15xx(od->plat->dma_attr)) {
c5ed98b6 629 addr = omap_dma_chan_read(c, CPC);
b07fd625
RK
630 } else {
631 addr = omap_dma_chan_read_3_3(c, CSAC);
632 cdac = omap_dma_chan_read_3_3(c, CDAC);
3997cab3 633
3997cab3
RK
634 /*
635 * CDAC == 0 indicates that the DMA transfer on the channel has
636 * not been started (no data has been transferred so far).
637 * Return the programmed source start address in this case.
638 */
b07fd625 639 if (cdac == 0)
c5ed98b6 640 addr = omap_dma_chan_read(c, CSSA);
3997cab3
RK
641 }
642
643 if (dma_omap1())
c5ed98b6 644 addr |= omap_dma_chan_read(c, CSSA) & 0xffff0000;
3997cab3
RK
645
646 return addr;
647}
648
649static dma_addr_t omap_dma_get_dst_pos(struct omap_chan *c)
650{
651 struct omap_dmadev *od = to_omap_dma_dev(c->vc.chan.device);
652 dma_addr_t addr;
653
b07fd625 654 if (__dma_omap15xx(od->plat->dma_attr)) {
c5ed98b6 655 addr = omap_dma_chan_read(c, CPC);
b07fd625
RK
656 } else {
657 addr = omap_dma_chan_read_3_3(c, CDAC);
3997cab3 658
3997cab3 659 /*
b07fd625
RK
660 * CDAC == 0 indicates that the DMA transfer on the channel
661 * has not been started (no data has been transferred so
662 * far). Return the programmed destination start address in
663 * this case.
3997cab3
RK
664 */
665 if (addr == 0)
c5ed98b6 666 addr = omap_dma_chan_read(c, CDSA);
3997cab3
RK
667 }
668
669 if (dma_omap1())
c5ed98b6 670 addr |= omap_dma_chan_read(c, CDSA) & 0xffff0000;
3997cab3
RK
671
672 return addr;
673}
674
7bedaa55
RK
675static enum dma_status omap_dma_tx_status(struct dma_chan *chan,
676 dma_cookie_t cookie, struct dma_tx_state *txstate)
677{
3850e22f
RK
678 struct omap_chan *c = to_omap_dma_chan(chan);
679 struct virt_dma_desc *vd;
680 enum dma_status ret;
681 unsigned long flags;
682
683 ret = dma_cookie_status(chan, cookie, txstate);
689d3c5e
PU
684
685 if (!c->paused && c->running) {
686 uint32_t ccr = omap_dma_chan_read(c, CCR);
687 /*
688 * The channel is no longer active, set the return value
689 * accordingly
690 */
691 if (!(ccr & CCR_ENABLE))
692 ret = DMA_COMPLETE;
693 }
694
7cce5083 695 if (ret == DMA_COMPLETE || !txstate)
3850e22f
RK
696 return ret;
697
698 spin_lock_irqsave(&c->vc.lock, flags);
699 vd = vchan_find_desc(&c->vc, cookie);
700 if (vd) {
701 txstate->residue = omap_dma_desc_size(to_omap_dma_desc(&vd->tx));
702 } else if (c->desc && c->desc->vd.tx.cookie == cookie) {
703 struct omap_desc *d = c->desc;
704 dma_addr_t pos;
705
706 if (d->dir == DMA_MEM_TO_DEV)
3997cab3 707 pos = omap_dma_get_src_pos(c);
adf850bc 708 else if (d->dir == DMA_DEV_TO_MEM || d->dir == DMA_MEM_TO_MEM)
3997cab3 709 pos = omap_dma_get_dst_pos(c);
3850e22f
RK
710 else
711 pos = 0;
712
713 txstate->residue = omap_dma_desc_size_pos(d, pos);
714 } else {
715 txstate->residue = 0;
716 }
717 spin_unlock_irqrestore(&c->vc.lock, flags);
718
719 return ret;
7bedaa55
RK
720}
721
722static void omap_dma_issue_pending(struct dma_chan *chan)
723{
724 struct omap_chan *c = to_omap_dma_chan(chan);
725 unsigned long flags;
726
727 spin_lock_irqsave(&c->vc.lock, flags);
1c1d25f9
PU
728 if (vchan_issue_pending(&c->vc) && !c->desc)
729 omap_dma_start_desc(c);
7bedaa55
RK
730 spin_unlock_irqrestore(&c->vc.lock, flags);
731}
732
733static struct dma_async_tx_descriptor *omap_dma_prep_slave_sg(
734 struct dma_chan *chan, struct scatterlist *sgl, unsigned sglen,
735 enum dma_transfer_direction dir, unsigned long tx_flags, void *context)
736{
49ae0b29 737 struct omap_dmadev *od = to_omap_dma_dev(chan->device);
7bedaa55
RK
738 struct omap_chan *c = to_omap_dma_chan(chan);
739 enum dma_slave_buswidth dev_width;
740 struct scatterlist *sgent;
741 struct omap_desc *d;
742 dma_addr_t dev_addr;
e8a5e79c 743 unsigned i, es, en, frame_bytes;
7bedaa55
RK
744 u32 burst;
745
746 if (dir == DMA_DEV_TO_MEM) {
747 dev_addr = c->cfg.src_addr;
748 dev_width = c->cfg.src_addr_width;
749 burst = c->cfg.src_maxburst;
7bedaa55
RK
750 } else if (dir == DMA_MEM_TO_DEV) {
751 dev_addr = c->cfg.dst_addr;
752 dev_width = c->cfg.dst_addr_width;
753 burst = c->cfg.dst_maxburst;
7bedaa55
RK
754 } else {
755 dev_err(chan->device->dev, "%s: bad direction?\n", __func__);
756 return NULL;
757 }
758
759 /* Bus width translates to the element size (ES) */
760 switch (dev_width) {
761 case DMA_SLAVE_BUSWIDTH_1_BYTE:
9043826d 762 es = CSDP_DATA_TYPE_8;
7bedaa55
RK
763 break;
764 case DMA_SLAVE_BUSWIDTH_2_BYTES:
9043826d 765 es = CSDP_DATA_TYPE_16;
7bedaa55
RK
766 break;
767 case DMA_SLAVE_BUSWIDTH_4_BYTES:
9043826d 768 es = CSDP_DATA_TYPE_32;
7bedaa55
RK
769 break;
770 default: /* not reached */
771 return NULL;
772 }
773
774 /* Now allocate and setup the descriptor. */
775 d = kzalloc(sizeof(*d) + sglen * sizeof(d->sg[0]), GFP_ATOMIC);
776 if (!d)
777 return NULL;
778
779 d->dir = dir;
780 d->dev_addr = dev_addr;
781 d->es = es;
3ed4d18f 782
aa4c5b96 783 d->ccr = c->ccr | CCR_SYNC_FRAME;
3ed4d18f 784 if (dir == DMA_DEV_TO_MEM)
9043826d 785 d->ccr |= CCR_DST_AMODE_POSTINC | CCR_SRC_AMODE_CONSTANT;
3ed4d18f 786 else
9043826d 787 d->ccr |= CCR_DST_AMODE_CONSTANT | CCR_SRC_AMODE_POSTINC;
3ed4d18f 788
9043826d 789 d->cicr = CICR_DROP_IE | CICR_BLOCK_IE;
2f0d13bd 790 d->csdp = es;
fa3ad86a 791
2f0d13bd 792 if (dma_omap1()) {
9043826d 793 d->cicr |= CICR_TOUT_IE;
2f0d13bd
RK
794
795 if (dir == DMA_DEV_TO_MEM)
9043826d 796 d->csdp |= CSDP_DST_PORT_EMIFF | CSDP_SRC_PORT_TIPB;
2f0d13bd 797 else
9043826d 798 d->csdp |= CSDP_DST_PORT_TIPB | CSDP_SRC_PORT_EMIFF;
2f0d13bd 799 } else {
3ed4d18f 800 if (dir == DMA_DEV_TO_MEM)
9043826d 801 d->ccr |= CCR_TRIGGER_SRC;
3ed4d18f 802
9043826d 803 d->cicr |= CICR_MISALIGNED_ERR_IE | CICR_TRANS_ERR_IE;
2f0d13bd 804 }
965aeb4d
RK
805 if (od->plat->errata & DMA_ERRATA_PARALLEL_CHANNELS)
806 d->clnk_ctrl = c->dma_ch;
7bedaa55
RK
807
808 /*
809 * Build our scatterlist entries: each contains the address,
810 * the number of elements (EN) in each frame, and the number of
811 * frames (FN). Number of bytes for this entry = ES * EN * FN.
812 *
813 * Burst size translates to number of elements with frame sync.
814 * Note: DMA engine defines burst to be the number of dev-width
815 * transfers.
816 */
817 en = burst;
818 frame_bytes = es_bytes[es] * en;
819 for_each_sg(sgl, sgent, sglen, i) {
e8a5e79c
PU
820 d->sg[i].addr = sg_dma_address(sgent);
821 d->sg[i].en = en;
822 d->sg[i].fn = sg_dma_len(sgent) / frame_bytes;
7bedaa55
RK
823 }
824
e8a5e79c 825 d->sglen = sglen;
7bedaa55
RK
826
827 return vchan_tx_prep(&c->vc, &d->vd, tx_flags);
828}
829
3a774ea9
RK
830static struct dma_async_tx_descriptor *omap_dma_prep_dma_cyclic(
831 struct dma_chan *chan, dma_addr_t buf_addr, size_t buf_len,
31c1e5a1 832 size_t period_len, enum dma_transfer_direction dir, unsigned long flags)
3a774ea9 833{
fa3ad86a 834 struct omap_dmadev *od = to_omap_dma_dev(chan->device);
3a774ea9
RK
835 struct omap_chan *c = to_omap_dma_chan(chan);
836 enum dma_slave_buswidth dev_width;
837 struct omap_desc *d;
838 dma_addr_t dev_addr;
3ed4d18f 839 unsigned es;
3a774ea9
RK
840 u32 burst;
841
842 if (dir == DMA_DEV_TO_MEM) {
843 dev_addr = c->cfg.src_addr;
844 dev_width = c->cfg.src_addr_width;
845 burst = c->cfg.src_maxburst;
3a774ea9
RK
846 } else if (dir == DMA_MEM_TO_DEV) {
847 dev_addr = c->cfg.dst_addr;
848 dev_width = c->cfg.dst_addr_width;
849 burst = c->cfg.dst_maxburst;
3a774ea9
RK
850 } else {
851 dev_err(chan->device->dev, "%s: bad direction?\n", __func__);
852 return NULL;
853 }
854
855 /* Bus width translates to the element size (ES) */
856 switch (dev_width) {
857 case DMA_SLAVE_BUSWIDTH_1_BYTE:
9043826d 858 es = CSDP_DATA_TYPE_8;
3a774ea9
RK
859 break;
860 case DMA_SLAVE_BUSWIDTH_2_BYTES:
9043826d 861 es = CSDP_DATA_TYPE_16;
3a774ea9
RK
862 break;
863 case DMA_SLAVE_BUSWIDTH_4_BYTES:
9043826d 864 es = CSDP_DATA_TYPE_32;
3a774ea9
RK
865 break;
866 default: /* not reached */
867 return NULL;
868 }
869
870 /* Now allocate and setup the descriptor. */
871 d = kzalloc(sizeof(*d) + sizeof(d->sg[0]), GFP_ATOMIC);
872 if (!d)
873 return NULL;
874
875 d->dir = dir;
876 d->dev_addr = dev_addr;
877 d->fi = burst;
878 d->es = es;
3a774ea9
RK
879 d->sg[0].addr = buf_addr;
880 d->sg[0].en = period_len / es_bytes[es];
881 d->sg[0].fn = buf_len / period_len;
882 d->sglen = 1;
3ed4d18f 883
aa4c5b96 884 d->ccr = c->ccr;
3ed4d18f 885 if (dir == DMA_DEV_TO_MEM)
9043826d 886 d->ccr |= CCR_DST_AMODE_POSTINC | CCR_SRC_AMODE_CONSTANT;
3ed4d18f 887 else
9043826d 888 d->ccr |= CCR_DST_AMODE_CONSTANT | CCR_SRC_AMODE_POSTINC;
3ed4d18f 889
9043826d 890 d->cicr = CICR_DROP_IE;
fa3ad86a 891 if (flags & DMA_PREP_INTERRUPT)
9043826d 892 d->cicr |= CICR_FRAME_IE;
fa3ad86a 893
2f0d13bd
RK
894 d->csdp = es;
895
896 if (dma_omap1()) {
9043826d 897 d->cicr |= CICR_TOUT_IE;
2f0d13bd
RK
898
899 if (dir == DMA_DEV_TO_MEM)
9043826d 900 d->csdp |= CSDP_DST_PORT_EMIFF | CSDP_SRC_PORT_MPUI;
2f0d13bd 901 else
9043826d 902 d->csdp |= CSDP_DST_PORT_MPUI | CSDP_SRC_PORT_EMIFF;
2f0d13bd 903 } else {
3ed4d18f 904 if (burst)
9043826d
RK
905 d->ccr |= CCR_SYNC_PACKET;
906 else
907 d->ccr |= CCR_SYNC_ELEMENT;
3ed4d18f 908
47fac241 909 if (dir == DMA_DEV_TO_MEM) {
9043826d 910 d->ccr |= CCR_TRIGGER_SRC;
47fac241
MLC
911 d->csdp |= CSDP_DST_PACKED;
912 } else {
913 d->csdp |= CSDP_SRC_PACKED;
914 }
3ed4d18f 915
9043826d 916 d->cicr |= CICR_MISALIGNED_ERR_IE | CICR_TRANS_ERR_IE;
3a774ea9 917
9043826d 918 d->csdp |= CSDP_DST_BURST_64 | CSDP_SRC_BURST_64;
2f0d13bd
RK
919 }
920
965aeb4d
RK
921 if (__dma_omap15xx(od->plat->dma_attr))
922 d->ccr |= CCR_AUTO_INIT | CCR_REPEAT;
923 else
924 d->clnk_ctrl = c->dma_ch | CLNK_CTRL_ENABLE_LNK;
925
3ed4d18f 926 c->cyclic = true;
3a774ea9 927
2dde5b90 928 return vchan_tx_prep(&c->vc, &d->vd, flags);
3a774ea9
RK
929}
930
4ce98c0a
PU
931static struct dma_async_tx_descriptor *omap_dma_prep_dma_memcpy(
932 struct dma_chan *chan, dma_addr_t dest, dma_addr_t src,
933 size_t len, unsigned long tx_flags)
934{
935 struct omap_chan *c = to_omap_dma_chan(chan);
936 struct omap_desc *d;
937 uint8_t data_type;
938
939 d = kzalloc(sizeof(*d) + sizeof(d->sg[0]), GFP_ATOMIC);
940 if (!d)
941 return NULL;
942
943 data_type = __ffs((src | dest | len));
944 if (data_type > CSDP_DATA_TYPE_32)
945 data_type = CSDP_DATA_TYPE_32;
946
947 d->dir = DMA_MEM_TO_MEM;
948 d->dev_addr = src;
949 d->fi = 0;
950 d->es = data_type;
951 d->sg[0].en = len / BIT(data_type);
952 d->sg[0].fn = 1;
953 d->sg[0].addr = dest;
954 d->sglen = 1;
955 d->ccr = c->ccr;
956 d->ccr |= CCR_DST_AMODE_POSTINC | CCR_SRC_AMODE_POSTINC;
957
958 d->cicr = CICR_DROP_IE;
959 if (tx_flags & DMA_PREP_INTERRUPT)
960 d->cicr |= CICR_FRAME_IE;
961
962 d->csdp = data_type;
963
964 if (dma_omap1()) {
965 d->cicr |= CICR_TOUT_IE;
966 d->csdp |= CSDP_DST_PORT_EMIFF | CSDP_SRC_PORT_EMIFF;
967 } else {
968 d->csdp |= CSDP_DST_PACKED | CSDP_SRC_PACKED;
969 d->cicr |= CICR_MISALIGNED_ERR_IE | CICR_TRANS_ERR_IE;
970 d->csdp |= CSDP_DST_BURST_64 | CSDP_SRC_BURST_64;
971 }
972
973 return vchan_tx_prep(&c->vc, &d->vd, tx_flags);
974}
975
78ea4fe7 976static int omap_dma_slave_config(struct dma_chan *chan, struct dma_slave_config *cfg)
7bedaa55 977{
78ea4fe7
MR
978 struct omap_chan *c = to_omap_dma_chan(chan);
979
7bedaa55
RK
980 if (cfg->src_addr_width == DMA_SLAVE_BUSWIDTH_8_BYTES ||
981 cfg->dst_addr_width == DMA_SLAVE_BUSWIDTH_8_BYTES)
982 return -EINVAL;
983
984 memcpy(&c->cfg, cfg, sizeof(c->cfg));
985
986 return 0;
987}
988
78ea4fe7 989static int omap_dma_terminate_all(struct dma_chan *chan)
7bedaa55 990{
78ea4fe7 991 struct omap_chan *c = to_omap_dma_chan(chan);
7bedaa55
RK
992 unsigned long flags;
993 LIST_HEAD(head);
994
995 spin_lock_irqsave(&c->vc.lock, flags);
996
7bedaa55
RK
997 /*
998 * Stop DMA activity: we assume the callback will not be called
fa3ad86a 999 * after omap_dma_stop() returns (even if it does, it will see
7bedaa55
RK
1000 * c->desc is NULL and exit.)
1001 */
1002 if (c->desc) {
02d88b73 1003 omap_dma_desc_free(&c->desc->vd);
7bedaa55 1004 c->desc = NULL;
2dcdf570
PU
1005 /* Avoid stopping the dma twice */
1006 if (!c->paused)
fa3ad86a 1007 omap_dma_stop(c);
7bedaa55
RK
1008 }
1009
3a774ea9
RK
1010 if (c->cyclic) {
1011 c->cyclic = false;
2dcdf570 1012 c->paused = false;
3a774ea9
RK
1013 }
1014
7bedaa55
RK
1015 vchan_get_all_descriptors(&c->vc, &head);
1016 spin_unlock_irqrestore(&c->vc.lock, flags);
1017 vchan_dma_desc_free_list(&c->vc, &head);
1018
1019 return 0;
1020}
1021
9bef6d82
PU
1022static void omap_dma_synchronize(struct dma_chan *chan)
1023{
1024 struct omap_chan *c = to_omap_dma_chan(chan);
1025
1026 vchan_synchronize(&c->vc);
1027}
1028
78ea4fe7 1029static int omap_dma_pause(struct dma_chan *chan)
7bedaa55 1030{
78ea4fe7
MR
1031 struct omap_chan *c = to_omap_dma_chan(chan);
1032
2dcdf570
PU
1033 /* Pause/Resume only allowed with cyclic mode */
1034 if (!c->cyclic)
1035 return -EINVAL;
1036
1037 if (!c->paused) {
fa3ad86a 1038 omap_dma_stop(c);
2dcdf570
PU
1039 c->paused = true;
1040 }
1041
1042 return 0;
7bedaa55
RK
1043}
1044
78ea4fe7 1045static int omap_dma_resume(struct dma_chan *chan)
7bedaa55 1046{
78ea4fe7
MR
1047 struct omap_chan *c = to_omap_dma_chan(chan);
1048
2dcdf570
PU
1049 /* Pause/Resume only allowed with cyclic mode */
1050 if (!c->cyclic)
1051 return -EINVAL;
1052
1053 if (c->paused) {
b3d09da7
PU
1054 mb();
1055
bfb60745
PU
1056 /* Restore channel link register */
1057 omap_dma_chan_write(c, CLNK_CTRL, c->desc->clnk_ctrl);
1058
fa3ad86a 1059 omap_dma_start(c, c->desc);
2dcdf570
PU
1060 c->paused = false;
1061 }
1062
1063 return 0;
7bedaa55
RK
1064}
1065
eea531ea 1066static int omap_dma_chan_init(struct omap_dmadev *od)
7bedaa55
RK
1067{
1068 struct omap_chan *c;
1069
1070 c = kzalloc(sizeof(*c), GFP_KERNEL);
1071 if (!c)
1072 return -ENOMEM;
1073
596c471b 1074 c->reg_map = od->reg_map;
7bedaa55
RK
1075 c->vc.desc_free = omap_dma_desc_free;
1076 vchan_init(&c->vc, &od->ddev);
7bedaa55 1077
7bedaa55
RK
1078 return 0;
1079}
1080
1081static void omap_dma_free(struct omap_dmadev *od)
1082{
7bedaa55
RK
1083 while (!list_empty(&od->ddev.channels)) {
1084 struct omap_chan *c = list_first_entry(&od->ddev.channels,
1085 struct omap_chan, vc.chan.device_node);
1086
1087 list_del(&c->vc.chan.device_node);
1088 tasklet_kill(&c->vc.task);
1089 kfree(c);
1090 }
7bedaa55
RK
1091}
1092
80b0e0ab
PU
1093#define OMAP_DMA_BUSWIDTHS (BIT(DMA_SLAVE_BUSWIDTH_1_BYTE) | \
1094 BIT(DMA_SLAVE_BUSWIDTH_2_BYTES) | \
1095 BIT(DMA_SLAVE_BUSWIDTH_4_BYTES))
1096
7bedaa55
RK
1097static int omap_dma_probe(struct platform_device *pdev)
1098{
1099 struct omap_dmadev *od;
596c471b 1100 struct resource *res;
6ddeb6d8 1101 int rc, i, irq;
7bedaa55 1102
104fce73 1103 od = devm_kzalloc(&pdev->dev, sizeof(*od), GFP_KERNEL);
7bedaa55
RK
1104 if (!od)
1105 return -ENOMEM;
1106
596c471b
RK
1107 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
1108 od->base = devm_ioremap_resource(&pdev->dev, res);
1109 if (IS_ERR(od->base))
1110 return PTR_ERR(od->base);
1111
1b416c4b
RK
1112 od->plat = omap_get_plat_info();
1113 if (!od->plat)
1114 return -EPROBE_DEFER;
1115
596c471b
RK
1116 od->reg_map = od->plat->reg_map;
1117
7bedaa55 1118 dma_cap_set(DMA_SLAVE, od->ddev.cap_mask);
3a774ea9 1119 dma_cap_set(DMA_CYCLIC, od->ddev.cap_mask);
4ce98c0a 1120 dma_cap_set(DMA_MEMCPY, od->ddev.cap_mask);
7bedaa55
RK
1121 od->ddev.device_alloc_chan_resources = omap_dma_alloc_chan_resources;
1122 od->ddev.device_free_chan_resources = omap_dma_free_chan_resources;
1123 od->ddev.device_tx_status = omap_dma_tx_status;
1124 od->ddev.device_issue_pending = omap_dma_issue_pending;
1125 od->ddev.device_prep_slave_sg = omap_dma_prep_slave_sg;
3a774ea9 1126 od->ddev.device_prep_dma_cyclic = omap_dma_prep_dma_cyclic;
4ce98c0a 1127 od->ddev.device_prep_dma_memcpy = omap_dma_prep_dma_memcpy;
6c04cd4f 1128 od->ddev.device_config = omap_dma_slave_config;
78ea4fe7
MR
1129 od->ddev.device_pause = omap_dma_pause;
1130 od->ddev.device_resume = omap_dma_resume;
1131 od->ddev.device_terminate_all = omap_dma_terminate_all;
9bef6d82 1132 od->ddev.device_synchronize = omap_dma_synchronize;
7d15b87d
MR
1133 od->ddev.src_addr_widths = OMAP_DMA_BUSWIDTHS;
1134 od->ddev.dst_addr_widths = OMAP_DMA_BUSWIDTHS;
1135 od->ddev.directions = BIT(DMA_DEV_TO_MEM) | BIT(DMA_MEM_TO_DEV);
1136 od->ddev.residue_granularity = DMA_RESIDUE_GRANULARITY_BURST;
7bedaa55
RK
1137 od->ddev.dev = &pdev->dev;
1138 INIT_LIST_HEAD(&od->ddev.channels);
7bedaa55 1139 spin_lock_init(&od->lock);
6ddeb6d8 1140 spin_lock_init(&od->irq_lock);
7bedaa55 1141
de506089
PU
1142 od->dma_requests = OMAP_SDMA_REQUESTS;
1143 if (pdev->dev.of_node && of_property_read_u32(pdev->dev.of_node,
1144 "dma-requests",
1145 &od->dma_requests)) {
1146 dev_info(&pdev->dev,
1147 "Missing dma-requests property, using %u.\n",
1148 OMAP_SDMA_REQUESTS);
1149 }
1150
8a322226 1151 for (i = 0; i < OMAP_SDMA_CHANNELS; i++) {
eea531ea 1152 rc = omap_dma_chan_init(od);
7bedaa55
RK
1153 if (rc) {
1154 omap_dma_free(od);
1155 return rc;
1156 }
1157 }
1158
6ddeb6d8
RK
1159 irq = platform_get_irq(pdev, 1);
1160 if (irq <= 0) {
1161 dev_info(&pdev->dev, "failed to get L1 IRQ: %d\n", irq);
1162 od->legacy = true;
1163 } else {
1164 /* Disable all interrupts */
1165 od->irq_enable_mask = 0;
1166 omap_dma_glbl_write(od, IRQENABLE_L1, 0);
1167
1168 rc = devm_request_irq(&pdev->dev, irq, omap_dma_irq,
1169 IRQF_SHARED, "omap-dma-engine", od);
1170 if (rc)
1171 return rc;
1172 }
1173
020c62ae
PU
1174 od->ddev.filter.map = od->plat->slave_map;
1175 od->ddev.filter.mapcnt = od->plat->slavecnt;
1176 od->ddev.filter.fn = omap_dma_filter_fn;
1177
7bedaa55
RK
1178 rc = dma_async_device_register(&od->ddev);
1179 if (rc) {
1180 pr_warn("OMAP-DMA: failed to register slave DMA engine device: %d\n",
1181 rc);
1182 omap_dma_free(od);
8d30662a
JH
1183 return rc;
1184 }
1185
1186 platform_set_drvdata(pdev, od);
1187
1188 if (pdev->dev.of_node) {
1189 omap_dma_info.dma_cap = od->ddev.cap_mask;
1190
1191 /* Device-tree DMA controller registration */
1192 rc = of_dma_controller_register(pdev->dev.of_node,
1193 of_dma_simple_xlate, &omap_dma_info);
1194 if (rc) {
1195 pr_warn("OMAP-DMA: failed to register DMA controller\n");
1196 dma_async_device_unregister(&od->ddev);
1197 omap_dma_free(od);
1198 }
7bedaa55
RK
1199 }
1200
1201 dev_info(&pdev->dev, "OMAP DMA engine driver\n");
1202
1203 return rc;
1204}
1205
1206static int omap_dma_remove(struct platform_device *pdev)
1207{
1208 struct omap_dmadev *od = platform_get_drvdata(pdev);
1209
8d30662a
JH
1210 if (pdev->dev.of_node)
1211 of_dma_controller_free(pdev->dev.of_node);
1212
7bedaa55 1213 dma_async_device_unregister(&od->ddev);
6ddeb6d8
RK
1214
1215 if (!od->legacy) {
1216 /* Disable all interrupts */
1217 omap_dma_glbl_write(od, IRQENABLE_L0, 0);
1218 }
1219
7bedaa55
RK
1220 omap_dma_free(od);
1221
1222 return 0;
1223}
1224
8d30662a
JH
1225static const struct of_device_id omap_dma_match[] = {
1226 { .compatible = "ti,omap2420-sdma", },
1227 { .compatible = "ti,omap2430-sdma", },
1228 { .compatible = "ti,omap3430-sdma", },
1229 { .compatible = "ti,omap3630-sdma", },
1230 { .compatible = "ti,omap4430-sdma", },
1231 {},
1232};
1233MODULE_DEVICE_TABLE(of, omap_dma_match);
1234
7bedaa55
RK
1235static struct platform_driver omap_dma_driver = {
1236 .probe = omap_dma_probe,
1237 .remove = omap_dma_remove,
1238 .driver = {
1239 .name = "omap-dma-engine",
8d30662a 1240 .of_match_table = of_match_ptr(omap_dma_match),
7bedaa55
RK
1241 },
1242};
1243
1244bool omap_dma_filter_fn(struct dma_chan *chan, void *param)
1245{
1246 if (chan->device->dev->driver == &omap_dma_driver.driver) {
eea531ea 1247 struct omap_dmadev *od = to_omap_dma_dev(chan->device);
7bedaa55
RK
1248 struct omap_chan *c = to_omap_dma_chan(chan);
1249 unsigned req = *(unsigned *)param;
1250
eea531ea
PU
1251 if (req <= od->dma_requests) {
1252 c->dma_sig = req;
1253 return true;
1254 }
7bedaa55
RK
1255 }
1256 return false;
1257}
1258EXPORT_SYMBOL_GPL(omap_dma_filter_fn);
1259
7bedaa55
RK
1260static int omap_dma_init(void)
1261{
be1f9481 1262 return platform_driver_register(&omap_dma_driver);
7bedaa55
RK
1263}
1264subsys_initcall(omap_dma_init);
1265
1266static void __exit omap_dma_exit(void)
1267{
7bedaa55
RK
1268 platform_driver_unregister(&omap_dma_driver);
1269}
1270module_exit(omap_dma_exit);
1271
1272MODULE_AUTHOR("Russell King");
1273MODULE_LICENSE("GPL");