]> git.proxmox.com Git - mirror_ubuntu-artful-kernel.git/blame - drivers/dma/pl330.c
Merge tag 'pinctrl-v4.10-3' of git://git.kernel.org/pub/scm/linux/kernel/git/linusw...
[mirror_ubuntu-artful-kernel.git] / drivers / dma / pl330.c
CommitLineData
b7d861d9
BK
1/*
2 * Copyright (c) 2012 Samsung Electronics Co., Ltd.
3 * http://www.samsung.com
b3040e40
JB
4 *
5 * Copyright (C) 2010 Samsung Electronics Co. Ltd.
6 * Jaswinder Singh <jassi.brar@samsung.com>
7 *
8 * This program is free software; you can redistribute it and/or modify
9 * it under the terms of the GNU General Public License as published by
10 * the Free Software Foundation; either version 2 of the License, or
11 * (at your option) any later version.
12 */
13
b7d861d9 14#include <linux/kernel.h>
b3040e40
JB
15#include <linux/io.h>
16#include <linux/init.h>
17#include <linux/slab.h>
18#include <linux/module.h>
b7d861d9
BK
19#include <linux/string.h>
20#include <linux/delay.h>
21#include <linux/interrupt.h>
22#include <linux/dma-mapping.h>
b3040e40 23#include <linux/dmaengine.h>
b3040e40
JB
24#include <linux/amba/bus.h>
25#include <linux/amba/pl330.h>
1b9bb715 26#include <linux/scatterlist.h>
93ed5544 27#include <linux/of.h>
a80258f9 28#include <linux/of_dma.h>
bcc7fa95 29#include <linux/err.h>
ae43b328 30#include <linux/pm_runtime.h>
b3040e40 31
d2ebfb33 32#include "dmaengine.h"
b7d861d9
BK
33#define PL330_MAX_CHAN 8
34#define PL330_MAX_IRQS 32
35#define PL330_MAX_PERI 32
86a8ce7d 36#define PL330_MAX_BURST 16
b7d861d9 37
271e1b86
AK
38#define PL330_QUIRK_BROKEN_NO_FLUSHP BIT(0)
39
f0564c7e
LPC
40enum pl330_cachectrl {
41 CCTRL0, /* Noncacheable and nonbufferable */
42 CCTRL1, /* Bufferable only */
43 CCTRL2, /* Cacheable, but do not allocate */
44 CCTRL3, /* Cacheable and bufferable, but do not allocate */
45 INVALID1, /* AWCACHE = 0x1000 */
46 INVALID2,
47 CCTRL6, /* Cacheable write-through, allocate on writes only */
48 CCTRL7, /* Cacheable write-back, allocate on writes only */
b7d861d9
BK
49};
50
51enum pl330_byteswap {
52 SWAP_NO,
53 SWAP_2,
54 SWAP_4,
55 SWAP_8,
56 SWAP_16,
57};
58
b7d861d9
BK
59/* Register and Bit field Definitions */
60#define DS 0x0
61#define DS_ST_STOP 0x0
62#define DS_ST_EXEC 0x1
63#define DS_ST_CMISS 0x2
64#define DS_ST_UPDTPC 0x3
65#define DS_ST_WFE 0x4
66#define DS_ST_ATBRR 0x5
67#define DS_ST_QBUSY 0x6
68#define DS_ST_WFP 0x7
69#define DS_ST_KILL 0x8
70#define DS_ST_CMPLT 0x9
71#define DS_ST_FLTCMP 0xe
72#define DS_ST_FAULT 0xf
73
74#define DPC 0x4
75#define INTEN 0x20
76#define ES 0x24
77#define INTSTATUS 0x28
78#define INTCLR 0x2c
79#define FSM 0x30
80#define FSC 0x34
81#define FTM 0x38
82
83#define _FTC 0x40
84#define FTC(n) (_FTC + (n)*0x4)
85
86#define _CS 0x100
87#define CS(n) (_CS + (n)*0x8)
88#define CS_CNS (1 << 21)
89
90#define _CPC 0x104
91#define CPC(n) (_CPC + (n)*0x8)
92
93#define _SA 0x400
94#define SA(n) (_SA + (n)*0x20)
95
96#define _DA 0x404
97#define DA(n) (_DA + (n)*0x20)
98
99#define _CC 0x408
100#define CC(n) (_CC + (n)*0x20)
101
102#define CC_SRCINC (1 << 0)
103#define CC_DSTINC (1 << 14)
104#define CC_SRCPRI (1 << 8)
105#define CC_DSTPRI (1 << 22)
106#define CC_SRCNS (1 << 9)
107#define CC_DSTNS (1 << 23)
108#define CC_SRCIA (1 << 10)
109#define CC_DSTIA (1 << 24)
110#define CC_SRCBRSTLEN_SHFT 4
111#define CC_DSTBRSTLEN_SHFT 18
112#define CC_SRCBRSTSIZE_SHFT 1
113#define CC_DSTBRSTSIZE_SHFT 15
114#define CC_SRCCCTRL_SHFT 11
115#define CC_SRCCCTRL_MASK 0x7
116#define CC_DSTCCTRL_SHFT 25
117#define CC_DRCCCTRL_MASK 0x7
118#define CC_SWAP_SHFT 28
119
120#define _LC0 0x40c
121#define LC0(n) (_LC0 + (n)*0x20)
122
123#define _LC1 0x410
124#define LC1(n) (_LC1 + (n)*0x20)
125
126#define DBGSTATUS 0xd00
127#define DBG_BUSY (1 << 0)
128
129#define DBGCMD 0xd04
130#define DBGINST0 0xd08
131#define DBGINST1 0xd0c
132
133#define CR0 0xe00
134#define CR1 0xe04
135#define CR2 0xe08
136#define CR3 0xe0c
137#define CR4 0xe10
138#define CRD 0xe14
139
140#define PERIPH_ID 0xfe0
3ecf51a4
BK
141#define PERIPH_REV_SHIFT 20
142#define PERIPH_REV_MASK 0xf
143#define PERIPH_REV_R0P0 0
144#define PERIPH_REV_R1P0 1
145#define PERIPH_REV_R1P1 2
b7d861d9
BK
146
147#define CR0_PERIPH_REQ_SET (1 << 0)
148#define CR0_BOOT_EN_SET (1 << 1)
149#define CR0_BOOT_MAN_NS (1 << 2)
150#define CR0_NUM_CHANS_SHIFT 4
151#define CR0_NUM_CHANS_MASK 0x7
152#define CR0_NUM_PERIPH_SHIFT 12
153#define CR0_NUM_PERIPH_MASK 0x1f
154#define CR0_NUM_EVENTS_SHIFT 17
155#define CR0_NUM_EVENTS_MASK 0x1f
156
157#define CR1_ICACHE_LEN_SHIFT 0
158#define CR1_ICACHE_LEN_MASK 0x7
159#define CR1_NUM_ICACHELINES_SHIFT 4
160#define CR1_NUM_ICACHELINES_MASK 0xf
161
162#define CRD_DATA_WIDTH_SHIFT 0
163#define CRD_DATA_WIDTH_MASK 0x7
164#define CRD_WR_CAP_SHIFT 4
165#define CRD_WR_CAP_MASK 0x7
166#define CRD_WR_Q_DEP_SHIFT 8
167#define CRD_WR_Q_DEP_MASK 0xf
168#define CRD_RD_CAP_SHIFT 12
169#define CRD_RD_CAP_MASK 0x7
170#define CRD_RD_Q_DEP_SHIFT 16
171#define CRD_RD_Q_DEP_MASK 0xf
172#define CRD_DATA_BUFF_SHIFT 20
173#define CRD_DATA_BUFF_MASK 0x3ff
174
175#define PART 0x330
176#define DESIGNER 0x41
177#define REVISION 0x0
178#define INTEG_CFG 0x0
179#define PERIPH_ID_VAL ((PART << 0) | (DESIGNER << 12))
180
b7d861d9
BK
181#define PL330_STATE_STOPPED (1 << 0)
182#define PL330_STATE_EXECUTING (1 << 1)
183#define PL330_STATE_WFE (1 << 2)
184#define PL330_STATE_FAULTING (1 << 3)
185#define PL330_STATE_COMPLETING (1 << 4)
186#define PL330_STATE_WFP (1 << 5)
187#define PL330_STATE_KILLING (1 << 6)
188#define PL330_STATE_FAULT_COMPLETING (1 << 7)
189#define PL330_STATE_CACHEMISS (1 << 8)
190#define PL330_STATE_UPDTPC (1 << 9)
191#define PL330_STATE_ATBARRIER (1 << 10)
192#define PL330_STATE_QUEUEBUSY (1 << 11)
193#define PL330_STATE_INVALID (1 << 15)
194
195#define PL330_STABLE_STATES (PL330_STATE_STOPPED | PL330_STATE_EXECUTING \
196 | PL330_STATE_WFE | PL330_STATE_FAULTING)
197
198#define CMD_DMAADDH 0x54
199#define CMD_DMAEND 0x00
200#define CMD_DMAFLUSHP 0x35
201#define CMD_DMAGO 0xa0
202#define CMD_DMALD 0x04
203#define CMD_DMALDP 0x25
204#define CMD_DMALP 0x20
205#define CMD_DMALPEND 0x28
206#define CMD_DMAKILL 0x01
207#define CMD_DMAMOV 0xbc
208#define CMD_DMANOP 0x18
209#define CMD_DMARMB 0x12
210#define CMD_DMASEV 0x34
211#define CMD_DMAST 0x08
212#define CMD_DMASTP 0x29
213#define CMD_DMASTZ 0x0c
214#define CMD_DMAWFE 0x36
215#define CMD_DMAWFP 0x30
216#define CMD_DMAWMB 0x13
217
218#define SZ_DMAADDH 3
219#define SZ_DMAEND 1
220#define SZ_DMAFLUSHP 2
221#define SZ_DMALD 1
222#define SZ_DMALDP 2
223#define SZ_DMALP 2
224#define SZ_DMALPEND 2
225#define SZ_DMAKILL 1
226#define SZ_DMAMOV 6
227#define SZ_DMANOP 1
228#define SZ_DMARMB 1
229#define SZ_DMASEV 2
230#define SZ_DMAST 1
231#define SZ_DMASTP 2
232#define SZ_DMASTZ 1
233#define SZ_DMAWFE 2
234#define SZ_DMAWFP 2
235#define SZ_DMAWMB 1
236#define SZ_DMAGO 6
237
238#define BRST_LEN(ccr) ((((ccr) >> CC_SRCBRSTLEN_SHFT) & 0xf) + 1)
239#define BRST_SIZE(ccr) (1 << (((ccr) >> CC_SRCBRSTSIZE_SHFT) & 0x7))
240
241#define BYTE_TO_BURST(b, ccr) ((b) / BRST_SIZE(ccr) / BRST_LEN(ccr))
242#define BURST_TO_BYTE(c, ccr) ((c) * BRST_SIZE(ccr) * BRST_LEN(ccr))
243
244/*
245 * With 256 bytes, we can do more than 2.5MB and 5MB xfers per req
246 * at 1byte/burst for P<->M and M<->M respectively.
247 * For typical scenario, at 1word/burst, 10MB and 20MB xfers per req
248 * should be enough for P<->M and M<->M respectively.
249 */
250#define MCODE_BUFF_PER_REQ 256
251
b7d861d9
BK
252/* Use this _only_ to wait on transient states */
253#define UNTIL(t, s) while (!(_state(t) & (s))) cpu_relax();
254
255#ifdef PL330_DEBUG_MCGEN
256static unsigned cmd_line;
257#define PL330_DBGCMD_DUMP(off, x...) do { \
258 printk("%x:", cmd_line); \
259 printk(x); \
260 cmd_line += off; \
261 } while (0)
262#define PL330_DBGMC_START(addr) (cmd_line = addr)
263#else
264#define PL330_DBGCMD_DUMP(off, x...) do {} while (0)
265#define PL330_DBGMC_START(addr) do {} while (0)
266#endif
267
268/* The number of default descriptors */
d2ebfb33 269
b3040e40
JB
270#define NR_DEFAULT_DESC 16
271
ae43b328
KK
272/* Delay for runtime PM autosuspend, ms */
273#define PL330_AUTOSUSPEND_DELAY 20
274
b7d861d9
BK
275/* Populated by the PL330 core driver for DMA API driver's info */
276struct pl330_config {
277 u32 periph_id;
b7d861d9
BK
278#define DMAC_MODE_NS (1 << 0)
279 unsigned int mode;
280 unsigned int data_bus_width:10; /* In number of bits */
1f0a5cbf 281 unsigned int data_buf_dep:11;
b7d861d9
BK
282 unsigned int num_chan:4;
283 unsigned int num_peri:6;
284 u32 peri_ns;
285 unsigned int num_events:6;
286 u32 irq_ns;
287};
288
b7d861d9
BK
289/**
290 * Request Configuration.
291 * The PL330 core does not modify this and uses the last
292 * working configuration if the request doesn't provide any.
293 *
294 * The Client may want to provide this info only for the
295 * first request and a request with new settings.
296 */
297struct pl330_reqcfg {
298 /* Address Incrementing */
299 unsigned dst_inc:1;
300 unsigned src_inc:1;
301
302 /*
303 * For now, the SRC & DST protection levels
304 * and burst size/length are assumed same.
305 */
306 bool nonsecure;
307 bool privileged;
308 bool insnaccess;
309 unsigned brst_len:5;
310 unsigned brst_size:3; /* in power of 2 */
311
f0564c7e
LPC
312 enum pl330_cachectrl dcctl;
313 enum pl330_cachectrl scctl;
b7d861d9 314 enum pl330_byteswap swap;
3ecf51a4 315 struct pl330_config *pcfg;
b7d861d9
BK
316};
317
318/*
319 * One cycle of DMAC operation.
320 * There may be more than one xfer in a request.
321 */
322struct pl330_xfer {
323 u32 src_addr;
324 u32 dst_addr;
325 /* Size to xfer */
326 u32 bytes;
b7d861d9
BK
327};
328
329/* The xfer callbacks are made with one of these arguments. */
330enum pl330_op_err {
331 /* The all xfers in the request were success. */
332 PL330_ERR_NONE,
333 /* If req aborted due to global error. */
334 PL330_ERR_ABORT,
335 /* If req failed due to problem with Channel. */
336 PL330_ERR_FAIL,
337};
338
b7d861d9
BK
339enum dmamov_dst {
340 SAR = 0,
341 CCR,
342 DAR,
343};
344
345enum pl330_dst {
346 SRC = 0,
347 DST,
348};
349
350enum pl330_cond {
351 SINGLE,
352 BURST,
353 ALWAYS,
354};
355
9dc5a315
LPC
356struct dma_pl330_desc;
357
b7d861d9
BK
358struct _pl330_req {
359 u32 mc_bus;
360 void *mc_cpu;
9dc5a315 361 struct dma_pl330_desc *desc;
b7d861d9
BK
362};
363
364/* ToBeDone for tasklet */
365struct _pl330_tbd {
366 bool reset_dmac;
367 bool reset_mngr;
368 u8 reset_chan;
369};
370
371/* A DMAC Thread */
372struct pl330_thread {
373 u8 id;
374 int ev;
375 /* If the channel is not yet acquired by any client */
376 bool free;
377 /* Parent DMAC */
378 struct pl330_dmac *dmac;
379 /* Only two at a time */
380 struct _pl330_req req[2];
381 /* Index of the last enqueued request */
382 unsigned lstenq;
383 /* Index of the last submitted request or -1 if the DMA is stopped */
384 int req_running;
385};
386
387enum pl330_dmac_state {
388 UNINIT,
389 INIT,
390 DYING,
391};
392
b3040e40
JB
393enum desc_status {
394 /* In the DMAC pool */
395 FREE,
396 /*
d73111c6 397 * Allocated to some channel during prep_xxx
b3040e40
JB
398 * Also may be sitting on the work_list.
399 */
400 PREP,
401 /*
402 * Sitting on the work_list and already submitted
403 * to the PL330 core. Not more than two descriptors
404 * of a channel can be BUSY at any time.
405 */
406 BUSY,
407 /*
408 * Sitting on the channel work_list but xfer done
409 * by PL330 core
410 */
411 DONE,
412};
413
414struct dma_pl330_chan {
415 /* Schedule desc completion */
416 struct tasklet_struct task;
417
418 /* DMA-Engine Channel */
419 struct dma_chan chan;
420
04abf5da
LPC
421 /* List of submitted descriptors */
422 struct list_head submitted_list;
423 /* List of issued descriptors */
b3040e40 424 struct list_head work_list;
39ff8613
LPC
425 /* List of completed descriptors */
426 struct list_head completed_list;
b3040e40
JB
427
428 /* Pointer to the DMAC that manages this channel,
429 * NULL if the channel is available to be acquired.
430 * As the parent, this DMAC also provides descriptors
431 * to the channel.
432 */
f6f2421c 433 struct pl330_dmac *dmac;
b3040e40
JB
434
435 /* To protect channel manipulation */
436 spinlock_t lock;
437
65ad6060
LPC
438 /*
439 * Hardware channel thread of PL330 DMAC. NULL if the channel is
440 * available.
b3040e40 441 */
65ad6060 442 struct pl330_thread *thread;
1b9bb715
BK
443
444 /* For D-to-M and M-to-D channels */
445 int burst_sz; /* the peripheral fifo width */
1d0c1d60 446 int burst_len; /* the number of burst */
1b9bb715 447 dma_addr_t fifo_addr;
42bc9cf4
BK
448
449 /* for cyclic capability */
450 bool cyclic;
5c9e6c2b
MS
451
452 /* for runtime pm tracking */
453 bool active;
b3040e40
JB
454};
455
f6f2421c 456struct pl330_dmac {
b3040e40
JB
457 /* DMA-Engine Device */
458 struct dma_device ddma;
459
b714b84e
LPC
460 /* Holds info about sg limitations */
461 struct device_dma_parameters dma_parms;
462
b3040e40
JB
463 /* Pool of descriptors available for the DMAC's channels */
464 struct list_head desc_pool;
465 /* To protect desc_pool manipulation */
466 spinlock_t pool_lock;
467
f6f2421c
LPC
468 /* Size of MicroCode buffers for each channel. */
469 unsigned mcbufsz;
470 /* ioremap'ed address of PL330 registers. */
471 void __iomem *base;
472 /* Populated by the PL330 core driver during pl330_add */
473 struct pl330_config pcfg;
474
475 spinlock_t lock;
476 /* Maximum possible events/irqs */
477 int events[32];
478 /* BUS address of MicroCode buffer */
479 dma_addr_t mcode_bus;
480 /* CPU address of MicroCode buffer */
481 void *mcode_cpu;
482 /* List of all Channel threads */
483 struct pl330_thread *channels;
484 /* Pointer to the MANAGER thread */
485 struct pl330_thread *manager;
486 /* To handle bad news in interrupt */
487 struct tasklet_struct tasks;
488 struct _pl330_tbd dmac_tbd;
489 /* State of DMAC operation */
490 enum pl330_dmac_state state;
491 /* Holds list of reqs with due callbacks */
492 struct list_head req_done;
493
b3040e40 494 /* Peripheral channels connected to this DMAC */
70cbb163 495 unsigned int num_peripherals;
4e0e6109 496 struct dma_pl330_chan *peripherals; /* keep at end */
271e1b86
AK
497 int quirks;
498};
499
500static struct pl330_of_quirks {
501 char *quirk;
502 int id;
503} of_quirks[] = {
504 {
505 .quirk = "arm,pl330-broken-no-flushp",
506 .id = PL330_QUIRK_BROKEN_NO_FLUSHP,
507 }
b3040e40
JB
508};
509
510struct dma_pl330_desc {
511 /* To attach to a queue as child */
512 struct list_head node;
513
514 /* Descriptor for the DMA Engine API */
515 struct dma_async_tx_descriptor txd;
516
517 /* Xfer for PL330 core */
518 struct pl330_xfer px;
519
520 struct pl330_reqcfg rqcfg;
b3040e40
JB
521
522 enum desc_status status;
523
aee4d1fa
RB
524 int bytes_requested;
525 bool last;
526
b3040e40
JB
527 /* The channel which currently holds this desc */
528 struct dma_pl330_chan *pchan;
9dc5a315
LPC
529
530 enum dma_transfer_direction rqtype;
531 /* Index of peripheral for the xfer. */
532 unsigned peri:5;
533 /* Hook to attach to DMAC's list of reqs with due callback */
534 struct list_head rqd;
535};
536
537struct _xfer_spec {
538 u32 ccr;
539 struct dma_pl330_desc *desc;
b3040e40
JB
540};
541
b7d861d9
BK
542static inline bool _queue_empty(struct pl330_thread *thrd)
543{
8ed30a14 544 return thrd->req[0].desc == NULL && thrd->req[1].desc == NULL;
b7d861d9
BK
545}
546
547static inline bool _queue_full(struct pl330_thread *thrd)
548{
8ed30a14 549 return thrd->req[0].desc != NULL && thrd->req[1].desc != NULL;
b7d861d9
BK
550}
551
552static inline bool is_manager(struct pl330_thread *thrd)
553{
fbbcd9be 554 return thrd->dmac->manager == thrd;
b7d861d9
BK
555}
556
557/* If manager of the thread is in Non-Secure mode */
558static inline bool _manager_ns(struct pl330_thread *thrd)
559{
f6f2421c 560 return (thrd->dmac->pcfg.mode & DMAC_MODE_NS) ? true : false;
b7d861d9
BK
561}
562
3ecf51a4
BK
563static inline u32 get_revision(u32 periph_id)
564{
565 return (periph_id >> PERIPH_REV_SHIFT) & PERIPH_REV_MASK;
566}
567
b7d861d9
BK
568static inline u32 _emit_ADDH(unsigned dry_run, u8 buf[],
569 enum pl330_dst da, u16 val)
570{
571 if (dry_run)
572 return SZ_DMAADDH;
573
574 buf[0] = CMD_DMAADDH;
575 buf[0] |= (da << 1);
d07c9e1e
VM
576 buf[1] = val;
577 buf[2] = val >> 8;
b7d861d9
BK
578
579 PL330_DBGCMD_DUMP(SZ_DMAADDH, "\tDMAADDH %s %u\n",
580 da == 1 ? "DA" : "SA", val);
581
582 return SZ_DMAADDH;
583}
584
585static inline u32 _emit_END(unsigned dry_run, u8 buf[])
586{
587 if (dry_run)
588 return SZ_DMAEND;
589
590 buf[0] = CMD_DMAEND;
591
592 PL330_DBGCMD_DUMP(SZ_DMAEND, "\tDMAEND\n");
593
594 return SZ_DMAEND;
595}
596
597static inline u32 _emit_FLUSHP(unsigned dry_run, u8 buf[], u8 peri)
598{
599 if (dry_run)
600 return SZ_DMAFLUSHP;
601
602 buf[0] = CMD_DMAFLUSHP;
603
604 peri &= 0x1f;
605 peri <<= 3;
606 buf[1] = peri;
607
608 PL330_DBGCMD_DUMP(SZ_DMAFLUSHP, "\tDMAFLUSHP %u\n", peri >> 3);
609
610 return SZ_DMAFLUSHP;
611}
612
613static inline u32 _emit_LD(unsigned dry_run, u8 buf[], enum pl330_cond cond)
614{
615 if (dry_run)
616 return SZ_DMALD;
617
618 buf[0] = CMD_DMALD;
619
620 if (cond == SINGLE)
621 buf[0] |= (0 << 1) | (1 << 0);
622 else if (cond == BURST)
623 buf[0] |= (1 << 1) | (1 << 0);
624
625 PL330_DBGCMD_DUMP(SZ_DMALD, "\tDMALD%c\n",
626 cond == SINGLE ? 'S' : (cond == BURST ? 'B' : 'A'));
627
628 return SZ_DMALD;
629}
630
631static inline u32 _emit_LDP(unsigned dry_run, u8 buf[],
632 enum pl330_cond cond, u8 peri)
633{
634 if (dry_run)
635 return SZ_DMALDP;
636
637 buf[0] = CMD_DMALDP;
638
639 if (cond == BURST)
640 buf[0] |= (1 << 1);
641
642 peri &= 0x1f;
643 peri <<= 3;
644 buf[1] = peri;
645
646 PL330_DBGCMD_DUMP(SZ_DMALDP, "\tDMALDP%c %u\n",
647 cond == SINGLE ? 'S' : 'B', peri >> 3);
648
649 return SZ_DMALDP;
650}
651
652static inline u32 _emit_LP(unsigned dry_run, u8 buf[],
653 unsigned loop, u8 cnt)
654{
655 if (dry_run)
656 return SZ_DMALP;
657
658 buf[0] = CMD_DMALP;
659
660 if (loop)
661 buf[0] |= (1 << 1);
662
663 cnt--; /* DMAC increments by 1 internally */
664 buf[1] = cnt;
665
666 PL330_DBGCMD_DUMP(SZ_DMALP, "\tDMALP_%c %u\n", loop ? '1' : '0', cnt);
667
668 return SZ_DMALP;
669}
670
671struct _arg_LPEND {
672 enum pl330_cond cond;
673 bool forever;
674 unsigned loop;
675 u8 bjump;
676};
677
678static inline u32 _emit_LPEND(unsigned dry_run, u8 buf[],
679 const struct _arg_LPEND *arg)
680{
681 enum pl330_cond cond = arg->cond;
682 bool forever = arg->forever;
683 unsigned loop = arg->loop;
684 u8 bjump = arg->bjump;
685
686 if (dry_run)
687 return SZ_DMALPEND;
688
689 buf[0] = CMD_DMALPEND;
690
691 if (loop)
692 buf[0] |= (1 << 2);
693
694 if (!forever)
695 buf[0] |= (1 << 4);
696
697 if (cond == SINGLE)
698 buf[0] |= (0 << 1) | (1 << 0);
699 else if (cond == BURST)
700 buf[0] |= (1 << 1) | (1 << 0);
701
702 buf[1] = bjump;
703
704 PL330_DBGCMD_DUMP(SZ_DMALPEND, "\tDMALP%s%c_%c bjmpto_%x\n",
705 forever ? "FE" : "END",
706 cond == SINGLE ? 'S' : (cond == BURST ? 'B' : 'A'),
707 loop ? '1' : '0',
708 bjump);
709
710 return SZ_DMALPEND;
711}
712
713static inline u32 _emit_KILL(unsigned dry_run, u8 buf[])
714{
715 if (dry_run)
716 return SZ_DMAKILL;
717
718 buf[0] = CMD_DMAKILL;
719
720 return SZ_DMAKILL;
721}
722
723static inline u32 _emit_MOV(unsigned dry_run, u8 buf[],
724 enum dmamov_dst dst, u32 val)
725{
726 if (dry_run)
727 return SZ_DMAMOV;
728
729 buf[0] = CMD_DMAMOV;
730 buf[1] = dst;
d07c9e1e
VM
731 buf[2] = val;
732 buf[3] = val >> 8;
733 buf[4] = val >> 16;
734 buf[5] = val >> 24;
b7d861d9
BK
735
736 PL330_DBGCMD_DUMP(SZ_DMAMOV, "\tDMAMOV %s 0x%x\n",
737 dst == SAR ? "SAR" : (dst == DAR ? "DAR" : "CCR"), val);
738
739 return SZ_DMAMOV;
740}
741
742static inline u32 _emit_NOP(unsigned dry_run, u8 buf[])
743{
744 if (dry_run)
745 return SZ_DMANOP;
746
747 buf[0] = CMD_DMANOP;
748
749 PL330_DBGCMD_DUMP(SZ_DMANOP, "\tDMANOP\n");
750
751 return SZ_DMANOP;
752}
753
754static inline u32 _emit_RMB(unsigned dry_run, u8 buf[])
755{
756 if (dry_run)
757 return SZ_DMARMB;
758
759 buf[0] = CMD_DMARMB;
760
761 PL330_DBGCMD_DUMP(SZ_DMARMB, "\tDMARMB\n");
762
763 return SZ_DMARMB;
764}
765
766static inline u32 _emit_SEV(unsigned dry_run, u8 buf[], u8 ev)
767{
768 if (dry_run)
769 return SZ_DMASEV;
770
771 buf[0] = CMD_DMASEV;
772
773 ev &= 0x1f;
774 ev <<= 3;
775 buf[1] = ev;
776
777 PL330_DBGCMD_DUMP(SZ_DMASEV, "\tDMASEV %u\n", ev >> 3);
778
779 return SZ_DMASEV;
780}
781
782static inline u32 _emit_ST(unsigned dry_run, u8 buf[], enum pl330_cond cond)
783{
784 if (dry_run)
785 return SZ_DMAST;
786
787 buf[0] = CMD_DMAST;
788
789 if (cond == SINGLE)
790 buf[0] |= (0 << 1) | (1 << 0);
791 else if (cond == BURST)
792 buf[0] |= (1 << 1) | (1 << 0);
793
794 PL330_DBGCMD_DUMP(SZ_DMAST, "\tDMAST%c\n",
795 cond == SINGLE ? 'S' : (cond == BURST ? 'B' : 'A'));
796
797 return SZ_DMAST;
798}
799
800static inline u32 _emit_STP(unsigned dry_run, u8 buf[],
801 enum pl330_cond cond, u8 peri)
802{
803 if (dry_run)
804 return SZ_DMASTP;
805
806 buf[0] = CMD_DMASTP;
807
808 if (cond == BURST)
809 buf[0] |= (1 << 1);
810
811 peri &= 0x1f;
812 peri <<= 3;
813 buf[1] = peri;
814
815 PL330_DBGCMD_DUMP(SZ_DMASTP, "\tDMASTP%c %u\n",
816 cond == SINGLE ? 'S' : 'B', peri >> 3);
817
818 return SZ_DMASTP;
819}
820
821static inline u32 _emit_STZ(unsigned dry_run, u8 buf[])
822{
823 if (dry_run)
824 return SZ_DMASTZ;
825
826 buf[0] = CMD_DMASTZ;
827
828 PL330_DBGCMD_DUMP(SZ_DMASTZ, "\tDMASTZ\n");
829
830 return SZ_DMASTZ;
831}
832
833static inline u32 _emit_WFE(unsigned dry_run, u8 buf[], u8 ev,
834 unsigned invalidate)
835{
836 if (dry_run)
837 return SZ_DMAWFE;
838
839 buf[0] = CMD_DMAWFE;
840
841 ev &= 0x1f;
842 ev <<= 3;
843 buf[1] = ev;
844
845 if (invalidate)
846 buf[1] |= (1 << 1);
847
848 PL330_DBGCMD_DUMP(SZ_DMAWFE, "\tDMAWFE %u%s\n",
849 ev >> 3, invalidate ? ", I" : "");
850
851 return SZ_DMAWFE;
852}
853
854static inline u32 _emit_WFP(unsigned dry_run, u8 buf[],
855 enum pl330_cond cond, u8 peri)
856{
857 if (dry_run)
858 return SZ_DMAWFP;
859
860 buf[0] = CMD_DMAWFP;
861
862 if (cond == SINGLE)
863 buf[0] |= (0 << 1) | (0 << 0);
864 else if (cond == BURST)
865 buf[0] |= (1 << 1) | (0 << 0);
866 else
867 buf[0] |= (0 << 1) | (1 << 0);
868
869 peri &= 0x1f;
870 peri <<= 3;
871 buf[1] = peri;
872
873 PL330_DBGCMD_DUMP(SZ_DMAWFP, "\tDMAWFP%c %u\n",
874 cond == SINGLE ? 'S' : (cond == BURST ? 'B' : 'P'), peri >> 3);
875
876 return SZ_DMAWFP;
877}
878
879static inline u32 _emit_WMB(unsigned dry_run, u8 buf[])
880{
881 if (dry_run)
882 return SZ_DMAWMB;
883
884 buf[0] = CMD_DMAWMB;
885
886 PL330_DBGCMD_DUMP(SZ_DMAWMB, "\tDMAWMB\n");
887
888 return SZ_DMAWMB;
889}
890
891struct _arg_GO {
892 u8 chan;
893 u32 addr;
894 unsigned ns;
895};
896
897static inline u32 _emit_GO(unsigned dry_run, u8 buf[],
898 const struct _arg_GO *arg)
899{
900 u8 chan = arg->chan;
901 u32 addr = arg->addr;
902 unsigned ns = arg->ns;
903
904 if (dry_run)
905 return SZ_DMAGO;
906
907 buf[0] = CMD_DMAGO;
908 buf[0] |= (ns << 1);
b7d861d9 909 buf[1] = chan & 0x7;
d07c9e1e
VM
910 buf[2] = addr;
911 buf[3] = addr >> 8;
912 buf[4] = addr >> 16;
913 buf[5] = addr >> 24;
b7d861d9
BK
914
915 return SZ_DMAGO;
916}
917
918#define msecs_to_loops(t) (loops_per_jiffy / 1000 * HZ * t)
919
920/* Returns Time-Out */
921static bool _until_dmac_idle(struct pl330_thread *thrd)
922{
f6f2421c 923 void __iomem *regs = thrd->dmac->base;
b7d861d9
BK
924 unsigned long loops = msecs_to_loops(5);
925
926 do {
927 /* Until Manager is Idle */
928 if (!(readl(regs + DBGSTATUS) & DBG_BUSY))
929 break;
930
931 cpu_relax();
932 } while (--loops);
933
934 if (!loops)
935 return true;
936
937 return false;
938}
939
940static inline void _execute_DBGINSN(struct pl330_thread *thrd,
941 u8 insn[], bool as_manager)
942{
f6f2421c 943 void __iomem *regs = thrd->dmac->base;
b7d861d9
BK
944 u32 val;
945
946 val = (insn[0] << 16) | (insn[1] << 24);
947 if (!as_manager) {
948 val |= (1 << 0);
949 val |= (thrd->id << 8); /* Channel Number */
950 }
951 writel(val, regs + DBGINST0);
952
3a2307f7 953 val = le32_to_cpu(*((__le32 *)&insn[2]));
b7d861d9
BK
954 writel(val, regs + DBGINST1);
955
956 /* If timed out due to halted state-machine */
957 if (_until_dmac_idle(thrd)) {
f6f2421c 958 dev_err(thrd->dmac->ddma.dev, "DMAC halted!\n");
b7d861d9
BK
959 return;
960 }
961
962 /* Get going */
963 writel(0, regs + DBGCMD);
964}
965
b7d861d9
BK
966static inline u32 _state(struct pl330_thread *thrd)
967{
f6f2421c 968 void __iomem *regs = thrd->dmac->base;
b7d861d9
BK
969 u32 val;
970
971 if (is_manager(thrd))
972 val = readl(regs + DS) & 0xf;
973 else
974 val = readl(regs + CS(thrd->id)) & 0xf;
975
976 switch (val) {
977 case DS_ST_STOP:
978 return PL330_STATE_STOPPED;
979 case DS_ST_EXEC:
980 return PL330_STATE_EXECUTING;
981 case DS_ST_CMISS:
982 return PL330_STATE_CACHEMISS;
983 case DS_ST_UPDTPC:
984 return PL330_STATE_UPDTPC;
985 case DS_ST_WFE:
986 return PL330_STATE_WFE;
987 case DS_ST_FAULT:
988 return PL330_STATE_FAULTING;
989 case DS_ST_ATBRR:
990 if (is_manager(thrd))
991 return PL330_STATE_INVALID;
992 else
993 return PL330_STATE_ATBARRIER;
994 case DS_ST_QBUSY:
995 if (is_manager(thrd))
996 return PL330_STATE_INVALID;
997 else
998 return PL330_STATE_QUEUEBUSY;
999 case DS_ST_WFP:
1000 if (is_manager(thrd))
1001 return PL330_STATE_INVALID;
1002 else
1003 return PL330_STATE_WFP;
1004 case DS_ST_KILL:
1005 if (is_manager(thrd))
1006 return PL330_STATE_INVALID;
1007 else
1008 return PL330_STATE_KILLING;
1009 case DS_ST_CMPLT:
1010 if (is_manager(thrd))
1011 return PL330_STATE_INVALID;
1012 else
1013 return PL330_STATE_COMPLETING;
1014 case DS_ST_FLTCMP:
1015 if (is_manager(thrd))
1016 return PL330_STATE_INVALID;
1017 else
1018 return PL330_STATE_FAULT_COMPLETING;
1019 default:
1020 return PL330_STATE_INVALID;
1021 }
1022}
1023
1024static void _stop(struct pl330_thread *thrd)
1025{
f6f2421c 1026 void __iomem *regs = thrd->dmac->base;
b7d861d9
BK
1027 u8 insn[6] = {0, 0, 0, 0, 0, 0};
1028
1029 if (_state(thrd) == PL330_STATE_FAULT_COMPLETING)
1030 UNTIL(thrd, PL330_STATE_FAULTING | PL330_STATE_KILLING);
1031
1032 /* Return if nothing needs to be done */
1033 if (_state(thrd) == PL330_STATE_COMPLETING
1034 || _state(thrd) == PL330_STATE_KILLING
1035 || _state(thrd) == PL330_STATE_STOPPED)
1036 return;
1037
1038 _emit_KILL(0, insn);
1039
1040 /* Stop generating interrupts for SEV */
1041 writel(readl(regs + INTEN) & ~(1 << thrd->ev), regs + INTEN);
1042
1043 _execute_DBGINSN(thrd, insn, is_manager(thrd));
1044}
1045
1046/* Start doing req 'idx' of thread 'thrd' */
1047static bool _trigger(struct pl330_thread *thrd)
1048{
f6f2421c 1049 void __iomem *regs = thrd->dmac->base;
b7d861d9 1050 struct _pl330_req *req;
9dc5a315 1051 struct dma_pl330_desc *desc;
b7d861d9
BK
1052 struct _arg_GO go;
1053 unsigned ns;
1054 u8 insn[6] = {0, 0, 0, 0, 0, 0};
1055 int idx;
1056
1057 /* Return if already ACTIVE */
1058 if (_state(thrd) != PL330_STATE_STOPPED)
1059 return true;
1060
1061 idx = 1 - thrd->lstenq;
8ed30a14 1062 if (thrd->req[idx].desc != NULL) {
b7d861d9 1063 req = &thrd->req[idx];
8ed30a14 1064 } else {
b7d861d9 1065 idx = thrd->lstenq;
8ed30a14 1066 if (thrd->req[idx].desc != NULL)
b7d861d9
BK
1067 req = &thrd->req[idx];
1068 else
1069 req = NULL;
1070 }
1071
1072 /* Return if no request */
8ed30a14 1073 if (!req)
b7d861d9
BK
1074 return true;
1075
0091b9d6
AK
1076 /* Return if req is running */
1077 if (idx == thrd->req_running)
1078 return true;
1079
9dc5a315 1080 desc = req->desc;
b7d861d9 1081
9dc5a315 1082 ns = desc->rqcfg.nonsecure ? 1 : 0;
b7d861d9
BK
1083
1084 /* See 'Abort Sources' point-4 at Page 2-25 */
1085 if (_manager_ns(thrd) && !ns)
f6f2421c 1086 dev_info(thrd->dmac->ddma.dev, "%s:%d Recipe for ABORT!\n",
b7d861d9
BK
1087 __func__, __LINE__);
1088
1089 go.chan = thrd->id;
1090 go.addr = req->mc_bus;
1091 go.ns = ns;
1092 _emit_GO(0, insn, &go);
1093
1094 /* Set to generate interrupts for SEV */
1095 writel(readl(regs + INTEN) | (1 << thrd->ev), regs + INTEN);
1096
1097 /* Only manager can execute GO */
1098 _execute_DBGINSN(thrd, insn, true);
1099
1100 thrd->req_running = idx;
1101
1102 return true;
1103}
1104
1105static bool _start(struct pl330_thread *thrd)
1106{
1107 switch (_state(thrd)) {
1108 case PL330_STATE_FAULT_COMPLETING:
1109 UNTIL(thrd, PL330_STATE_FAULTING | PL330_STATE_KILLING);
1110
1111 if (_state(thrd) == PL330_STATE_KILLING)
1112 UNTIL(thrd, PL330_STATE_STOPPED)
1113
1114 case PL330_STATE_FAULTING:
1115 _stop(thrd);
1116
1117 case PL330_STATE_KILLING:
1118 case PL330_STATE_COMPLETING:
1119 UNTIL(thrd, PL330_STATE_STOPPED)
1120
1121 case PL330_STATE_STOPPED:
1122 return _trigger(thrd);
1123
1124 case PL330_STATE_WFP:
1125 case PL330_STATE_QUEUEBUSY:
1126 case PL330_STATE_ATBARRIER:
1127 case PL330_STATE_UPDTPC:
1128 case PL330_STATE_CACHEMISS:
1129 case PL330_STATE_EXECUTING:
1130 return true;
1131
1132 case PL330_STATE_WFE: /* For RESUME, nothing yet */
1133 default:
1134 return false;
1135 }
1136}
1137
1138static inline int _ldst_memtomem(unsigned dry_run, u8 buf[],
1139 const struct _xfer_spec *pxs, int cyc)
1140{
1141 int off = 0;
9dc5a315 1142 struct pl330_config *pcfg = pxs->desc->rqcfg.pcfg;
b7d861d9 1143
3ecf51a4
BK
1144 /* check lock-up free version */
1145 if (get_revision(pcfg->periph_id) >= PERIPH_REV_R1P0) {
1146 while (cyc--) {
1147 off += _emit_LD(dry_run, &buf[off], ALWAYS);
1148 off += _emit_ST(dry_run, &buf[off], ALWAYS);
1149 }
1150 } else {
1151 while (cyc--) {
1152 off += _emit_LD(dry_run, &buf[off], ALWAYS);
1153 off += _emit_RMB(dry_run, &buf[off]);
1154 off += _emit_ST(dry_run, &buf[off], ALWAYS);
1155 off += _emit_WMB(dry_run, &buf[off]);
1156 }
b7d861d9
BK
1157 }
1158
1159 return off;
1160}
1161
271e1b86
AK
1162static inline int _ldst_devtomem(struct pl330_dmac *pl330, unsigned dry_run,
1163 u8 buf[], const struct _xfer_spec *pxs,
1164 int cyc)
b7d861d9
BK
1165{
1166 int off = 0;
848e9776
BK
1167 enum pl330_cond cond;
1168
271e1b86
AK
1169 if (pl330->quirks & PL330_QUIRK_BROKEN_NO_FLUSHP)
1170 cond = BURST;
1171 else
0a18f9b2 1172 cond = SINGLE;
b7d861d9
BK
1173
1174 while (cyc--) {
848e9776
BK
1175 off += _emit_WFP(dry_run, &buf[off], cond, pxs->desc->peri);
1176 off += _emit_LDP(dry_run, &buf[off], cond, pxs->desc->peri);
b7d861d9 1177 off += _emit_ST(dry_run, &buf[off], ALWAYS);
271e1b86
AK
1178
1179 if (!(pl330->quirks & PL330_QUIRK_BROKEN_NO_FLUSHP))
1180 off += _emit_FLUSHP(dry_run, &buf[off],
1181 pxs->desc->peri);
b7d861d9
BK
1182 }
1183
1184 return off;
1185}
1186
271e1b86
AK
1187static inline int _ldst_memtodev(struct pl330_dmac *pl330,
1188 unsigned dry_run, u8 buf[],
1189 const struct _xfer_spec *pxs, int cyc)
b7d861d9
BK
1190{
1191 int off = 0;
848e9776
BK
1192 enum pl330_cond cond;
1193
271e1b86
AK
1194 if (pl330->quirks & PL330_QUIRK_BROKEN_NO_FLUSHP)
1195 cond = BURST;
1196 else
0a18f9b2 1197 cond = SINGLE;
b7d861d9
BK
1198
1199 while (cyc--) {
848e9776 1200 off += _emit_WFP(dry_run, &buf[off], cond, pxs->desc->peri);
b7d861d9 1201 off += _emit_LD(dry_run, &buf[off], ALWAYS);
848e9776 1202 off += _emit_STP(dry_run, &buf[off], cond, pxs->desc->peri);
271e1b86
AK
1203
1204 if (!(pl330->quirks & PL330_QUIRK_BROKEN_NO_FLUSHP))
1205 off += _emit_FLUSHP(dry_run, &buf[off],
1206 pxs->desc->peri);
b7d861d9
BK
1207 }
1208
1209 return off;
1210}
1211
271e1b86 1212static int _bursts(struct pl330_dmac *pl330, unsigned dry_run, u8 buf[],
b7d861d9
BK
1213 const struct _xfer_spec *pxs, int cyc)
1214{
1215 int off = 0;
1216
9dc5a315 1217 switch (pxs->desc->rqtype) {
585a9d0b 1218 case DMA_MEM_TO_DEV:
271e1b86 1219 off += _ldst_memtodev(pl330, dry_run, &buf[off], pxs, cyc);
b7d861d9 1220 break;
585a9d0b 1221 case DMA_DEV_TO_MEM:
271e1b86 1222 off += _ldst_devtomem(pl330, dry_run, &buf[off], pxs, cyc);
b7d861d9 1223 break;
585a9d0b 1224 case DMA_MEM_TO_MEM:
b7d861d9
BK
1225 off += _ldst_memtomem(dry_run, &buf[off], pxs, cyc);
1226 break;
1227 default:
1228 off += 0x40000000; /* Scare off the Client */
1229 break;
1230 }
1231
1232 return off;
1233}
1234
1235/* Returns bytes consumed and updates bursts */
271e1b86 1236static inline int _loop(struct pl330_dmac *pl330, unsigned dry_run, u8 buf[],
b7d861d9
BK
1237 unsigned long *bursts, const struct _xfer_spec *pxs)
1238{
1239 int cyc, cycmax, szlp, szlpend, szbrst, off;
1240 unsigned lcnt0, lcnt1, ljmp0, ljmp1;
1241 struct _arg_LPEND lpend;
1242
31495d60 1243 if (*bursts == 1)
848e9776 1244 return _bursts(pl330, dry_run, buf, pxs, 1);
31495d60 1245
b7d861d9
BK
1246 /* Max iterations possible in DMALP is 256 */
1247 if (*bursts >= 256*256) {
1248 lcnt1 = 256;
1249 lcnt0 = 256;
1250 cyc = *bursts / lcnt1 / lcnt0;
1251 } else if (*bursts > 256) {
1252 lcnt1 = 256;
1253 lcnt0 = *bursts / lcnt1;
1254 cyc = 1;
1255 } else {
1256 lcnt1 = *bursts;
1257 lcnt0 = 0;
1258 cyc = 1;
1259 }
1260
1261 szlp = _emit_LP(1, buf, 0, 0);
271e1b86 1262 szbrst = _bursts(pl330, 1, buf, pxs, 1);
b7d861d9
BK
1263
1264 lpend.cond = ALWAYS;
1265 lpend.forever = false;
1266 lpend.loop = 0;
1267 lpend.bjump = 0;
1268 szlpend = _emit_LPEND(1, buf, &lpend);
1269
1270 if (lcnt0) {
1271 szlp *= 2;
1272 szlpend *= 2;
1273 }
1274
1275 /*
1276 * Max bursts that we can unroll due to limit on the
1277 * size of backward jump that can be encoded in DMALPEND
1278 * which is 8-bits and hence 255
1279 */
1280 cycmax = (255 - (szlp + szlpend)) / szbrst;
1281
1282 cyc = (cycmax < cyc) ? cycmax : cyc;
1283
1284 off = 0;
1285
1286 if (lcnt0) {
1287 off += _emit_LP(dry_run, &buf[off], 0, lcnt0);
1288 ljmp0 = off;
1289 }
1290
1291 off += _emit_LP(dry_run, &buf[off], 1, lcnt1);
1292 ljmp1 = off;
1293
271e1b86 1294 off += _bursts(pl330, dry_run, &buf[off], pxs, cyc);
b7d861d9
BK
1295
1296 lpend.cond = ALWAYS;
1297 lpend.forever = false;
1298 lpend.loop = 1;
1299 lpend.bjump = off - ljmp1;
1300 off += _emit_LPEND(dry_run, &buf[off], &lpend);
1301
1302 if (lcnt0) {
1303 lpend.cond = ALWAYS;
1304 lpend.forever = false;
1305 lpend.loop = 0;
1306 lpend.bjump = off - ljmp0;
1307 off += _emit_LPEND(dry_run, &buf[off], &lpend);
1308 }
1309
1310 *bursts = lcnt1 * cyc;
1311 if (lcnt0)
1312 *bursts *= lcnt0;
1313
1314 return off;
1315}
1316
271e1b86
AK
1317static inline int _setup_loops(struct pl330_dmac *pl330,
1318 unsigned dry_run, u8 buf[],
1319 const struct _xfer_spec *pxs)
b7d861d9 1320{
9dc5a315 1321 struct pl330_xfer *x = &pxs->desc->px;
b7d861d9
BK
1322 u32 ccr = pxs->ccr;
1323 unsigned long c, bursts = BYTE_TO_BURST(x->bytes, ccr);
1324 int off = 0;
1325
1326 while (bursts) {
1327 c = bursts;
271e1b86 1328 off += _loop(pl330, dry_run, &buf[off], &c, pxs);
b7d861d9
BK
1329 bursts -= c;
1330 }
1331
1332 return off;
1333}
1334
271e1b86
AK
1335static inline int _setup_xfer(struct pl330_dmac *pl330,
1336 unsigned dry_run, u8 buf[],
1337 const struct _xfer_spec *pxs)
b7d861d9 1338{
9dc5a315 1339 struct pl330_xfer *x = &pxs->desc->px;
b7d861d9
BK
1340 int off = 0;
1341
1342 /* DMAMOV SAR, x->src_addr */
1343 off += _emit_MOV(dry_run, &buf[off], SAR, x->src_addr);
1344 /* DMAMOV DAR, x->dst_addr */
1345 off += _emit_MOV(dry_run, &buf[off], DAR, x->dst_addr);
1346
1347 /* Setup Loop(s) */
271e1b86 1348 off += _setup_loops(pl330, dry_run, &buf[off], pxs);
b7d861d9
BK
1349
1350 return off;
1351}
1352
1353/*
1354 * A req is a sequence of one or more xfer units.
1355 * Returns the number of bytes taken to setup the MC for the req.
1356 */
271e1b86
AK
1357static int _setup_req(struct pl330_dmac *pl330, unsigned dry_run,
1358 struct pl330_thread *thrd, unsigned index,
1359 struct _xfer_spec *pxs)
b7d861d9
BK
1360{
1361 struct _pl330_req *req = &thrd->req[index];
1362 struct pl330_xfer *x;
1363 u8 *buf = req->mc_cpu;
1364 int off = 0;
1365
1366 PL330_DBGMC_START(req->mc_bus);
1367
1368 /* DMAMOV CCR, ccr */
1369 off += _emit_MOV(dry_run, &buf[off], CCR, pxs->ccr);
1370
9dc5a315 1371 x = &pxs->desc->px;
d5cef121
LPC
1372 /* Error if xfer length is not aligned at burst size */
1373 if (x->bytes % (BRST_SIZE(pxs->ccr) * BRST_LEN(pxs->ccr)))
1374 return -EINVAL;
b7d861d9 1375
271e1b86 1376 off += _setup_xfer(pl330, dry_run, &buf[off], pxs);
b7d861d9
BK
1377
1378 /* DMASEV peripheral/event */
1379 off += _emit_SEV(dry_run, &buf[off], thrd->ev);
1380 /* DMAEND */
1381 off += _emit_END(dry_run, &buf[off]);
1382
1383 return off;
1384}
1385
1386static inline u32 _prepare_ccr(const struct pl330_reqcfg *rqc)
1387{
1388 u32 ccr = 0;
1389
1390 if (rqc->src_inc)
1391 ccr |= CC_SRCINC;
1392
1393 if (rqc->dst_inc)
1394 ccr |= CC_DSTINC;
1395
1396 /* We set same protection levels for Src and DST for now */
1397 if (rqc->privileged)
1398 ccr |= CC_SRCPRI | CC_DSTPRI;
1399 if (rqc->nonsecure)
1400 ccr |= CC_SRCNS | CC_DSTNS;
1401 if (rqc->insnaccess)
1402 ccr |= CC_SRCIA | CC_DSTIA;
1403
1404 ccr |= (((rqc->brst_len - 1) & 0xf) << CC_SRCBRSTLEN_SHFT);
1405 ccr |= (((rqc->brst_len - 1) & 0xf) << CC_DSTBRSTLEN_SHFT);
1406
1407 ccr |= (rqc->brst_size << CC_SRCBRSTSIZE_SHFT);
1408 ccr |= (rqc->brst_size << CC_DSTBRSTSIZE_SHFT);
1409
1410 ccr |= (rqc->scctl << CC_SRCCCTRL_SHFT);
1411 ccr |= (rqc->dcctl << CC_DSTCCTRL_SHFT);
1412
1413 ccr |= (rqc->swap << CC_SWAP_SHFT);
1414
1415 return ccr;
1416}
1417
b7d861d9
BK
1418/*
1419 * Submit a list of xfers after which the client wants notification.
1420 * Client is not notified after each xfer unit, just once after all
1421 * xfer units are done or some error occurs.
1422 */
9dc5a315
LPC
1423static int pl330_submit_req(struct pl330_thread *thrd,
1424 struct dma_pl330_desc *desc)
b7d861d9 1425{
f6f2421c 1426 struct pl330_dmac *pl330 = thrd->dmac;
b7d861d9
BK
1427 struct _xfer_spec xs;
1428 unsigned long flags;
b7d861d9
BK
1429 unsigned idx;
1430 u32 ccr;
1431 int ret = 0;
1432
b7d861d9
BK
1433 if (pl330->state == DYING
1434 || pl330->dmac_tbd.reset_chan & (1 << thrd->id)) {
f6f2421c 1435 dev_info(thrd->dmac->ddma.dev, "%s:%d\n",
b7d861d9
BK
1436 __func__, __LINE__);
1437 return -EAGAIN;
1438 }
1439
1440 /* If request for non-existing peripheral */
9dc5a315
LPC
1441 if (desc->rqtype != DMA_MEM_TO_MEM &&
1442 desc->peri >= pl330->pcfg.num_peri) {
f6f2421c 1443 dev_info(thrd->dmac->ddma.dev,
b7d861d9 1444 "%s:%d Invalid peripheral(%u)!\n",
9dc5a315 1445 __func__, __LINE__, desc->peri);
b7d861d9
BK
1446 return -EINVAL;
1447 }
1448
1449 spin_lock_irqsave(&pl330->lock, flags);
1450
1451 if (_queue_full(thrd)) {
1452 ret = -EAGAIN;
1453 goto xfer_exit;
1454 }
1455
9dc5a315
LPC
1456 /* Prefer Secure Channel */
1457 if (!_manager_ns(thrd))
1458 desc->rqcfg.nonsecure = 0;
1459 else
1460 desc->rqcfg.nonsecure = 1;
b7d861d9 1461
9dc5a315 1462 ccr = _prepare_ccr(&desc->rqcfg);
b7d861d9 1463
8ed30a14 1464 idx = thrd->req[0].desc == NULL ? 0 : 1;
b7d861d9
BK
1465
1466 xs.ccr = ccr;
9dc5a315 1467 xs.desc = desc;
b7d861d9
BK
1468
1469 /* First dry run to check if req is acceptable */
271e1b86 1470 ret = _setup_req(pl330, 1, thrd, idx, &xs);
b7d861d9
BK
1471 if (ret < 0)
1472 goto xfer_exit;
1473
f6f2421c 1474 if (ret > pl330->mcbufsz / 2) {
e5489d5e
MS
1475 dev_info(pl330->ddma.dev, "%s:%d Try increasing mcbufsz (%i/%i)\n",
1476 __func__, __LINE__, ret, pl330->mcbufsz / 2);
b7d861d9
BK
1477 ret = -ENOMEM;
1478 goto xfer_exit;
1479 }
1480
1481 /* Hook the request */
1482 thrd->lstenq = idx;
9dc5a315 1483 thrd->req[idx].desc = desc;
271e1b86 1484 _setup_req(pl330, 0, thrd, idx, &xs);
b7d861d9
BK
1485
1486 ret = 0;
1487
1488xfer_exit:
1489 spin_unlock_irqrestore(&pl330->lock, flags);
1490
1491 return ret;
1492}
1493
9dc5a315 1494static void dma_pl330_rqcb(struct dma_pl330_desc *desc, enum pl330_op_err err)
6079d38c 1495{
b1e51d77 1496 struct dma_pl330_chan *pch;
6079d38c
LPC
1497 unsigned long flags;
1498
b1e51d77
JMC
1499 if (!desc)
1500 return;
1501
1502 pch = desc->pchan;
1503
6079d38c
LPC
1504 /* If desc aborted */
1505 if (!pch)
1506 return;
1507
1508 spin_lock_irqsave(&pch->lock, flags);
1509
1510 desc->status = DONE;
1511
1512 spin_unlock_irqrestore(&pch->lock, flags);
1513
1514 tasklet_schedule(&pch->task);
1515}
1516
b7d861d9
BK
1517static void pl330_dotask(unsigned long data)
1518{
1519 struct pl330_dmac *pl330 = (struct pl330_dmac *) data;
b7d861d9
BK
1520 unsigned long flags;
1521 int i;
1522
1523 spin_lock_irqsave(&pl330->lock, flags);
1524
1525 /* The DMAC itself gone nuts */
1526 if (pl330->dmac_tbd.reset_dmac) {
1527 pl330->state = DYING;
1528 /* Reset the manager too */
1529 pl330->dmac_tbd.reset_mngr = true;
1530 /* Clear the reset flag */
1531 pl330->dmac_tbd.reset_dmac = false;
1532 }
1533
1534 if (pl330->dmac_tbd.reset_mngr) {
1535 _stop(pl330->manager);
1536 /* Reset all channels */
f6f2421c 1537 pl330->dmac_tbd.reset_chan = (1 << pl330->pcfg.num_chan) - 1;
b7d861d9
BK
1538 /* Clear the reset flag */
1539 pl330->dmac_tbd.reset_mngr = false;
1540 }
1541
f6f2421c 1542 for (i = 0; i < pl330->pcfg.num_chan; i++) {
b7d861d9
BK
1543
1544 if (pl330->dmac_tbd.reset_chan & (1 << i)) {
1545 struct pl330_thread *thrd = &pl330->channels[i];
f6f2421c 1546 void __iomem *regs = pl330->base;
b7d861d9
BK
1547 enum pl330_op_err err;
1548
1549 _stop(thrd);
1550
1551 if (readl(regs + FSC) & (1 << thrd->id))
1552 err = PL330_ERR_FAIL;
1553 else
1554 err = PL330_ERR_ABORT;
1555
1556 spin_unlock_irqrestore(&pl330->lock, flags);
9dc5a315
LPC
1557 dma_pl330_rqcb(thrd->req[1 - thrd->lstenq].desc, err);
1558 dma_pl330_rqcb(thrd->req[thrd->lstenq].desc, err);
b7d861d9
BK
1559 spin_lock_irqsave(&pl330->lock, flags);
1560
9dc5a315
LPC
1561 thrd->req[0].desc = NULL;
1562 thrd->req[1].desc = NULL;
8ed30a14 1563 thrd->req_running = -1;
b7d861d9
BK
1564
1565 /* Clear the reset flag */
1566 pl330->dmac_tbd.reset_chan &= ~(1 << i);
1567 }
1568 }
1569
1570 spin_unlock_irqrestore(&pl330->lock, flags);
1571
1572 return;
1573}
1574
1575/* Returns 1 if state was updated, 0 otherwise */
f6f2421c 1576static int pl330_update(struct pl330_dmac *pl330)
b7d861d9 1577{
9dc5a315 1578 struct dma_pl330_desc *descdone, *tmp;
b7d861d9
BK
1579 unsigned long flags;
1580 void __iomem *regs;
1581 u32 val;
1582 int id, ev, ret = 0;
1583
f6f2421c 1584 regs = pl330->base;
b7d861d9
BK
1585
1586 spin_lock_irqsave(&pl330->lock, flags);
1587
1588 val = readl(regs + FSM) & 0x1;
1589 if (val)
1590 pl330->dmac_tbd.reset_mngr = true;
1591 else
1592 pl330->dmac_tbd.reset_mngr = false;
1593
f6f2421c 1594 val = readl(regs + FSC) & ((1 << pl330->pcfg.num_chan) - 1);
b7d861d9
BK
1595 pl330->dmac_tbd.reset_chan |= val;
1596 if (val) {
1597 int i = 0;
f6f2421c 1598 while (i < pl330->pcfg.num_chan) {
b7d861d9 1599 if (val & (1 << i)) {
f6f2421c 1600 dev_info(pl330->ddma.dev,
b7d861d9
BK
1601 "Reset Channel-%d\t CS-%x FTC-%x\n",
1602 i, readl(regs + CS(i)),
1603 readl(regs + FTC(i)));
1604 _stop(&pl330->channels[i]);
1605 }
1606 i++;
1607 }
1608 }
1609
1610 /* Check which event happened i.e, thread notified */
1611 val = readl(regs + ES);
f6f2421c
LPC
1612 if (pl330->pcfg.num_events < 32
1613 && val & ~((1 << pl330->pcfg.num_events) - 1)) {
b7d861d9 1614 pl330->dmac_tbd.reset_dmac = true;
f6f2421c
LPC
1615 dev_err(pl330->ddma.dev, "%s:%d Unexpected!\n", __func__,
1616 __LINE__);
b7d861d9
BK
1617 ret = 1;
1618 goto updt_exit;
1619 }
1620
f6f2421c 1621 for (ev = 0; ev < pl330->pcfg.num_events; ev++) {
b7d861d9
BK
1622 if (val & (1 << ev)) { /* Event occurred */
1623 struct pl330_thread *thrd;
1624 u32 inten = readl(regs + INTEN);
1625 int active;
1626
1627 /* Clear the event */
1628 if (inten & (1 << ev))
1629 writel(1 << ev, regs + INTCLR);
1630
1631 ret = 1;
1632
1633 id = pl330->events[ev];
1634
1635 thrd = &pl330->channels[id];
1636
1637 active = thrd->req_running;
1638 if (active == -1) /* Aborted */
1639 continue;
1640
fdec53d5 1641 /* Detach the req */
9dc5a315
LPC
1642 descdone = thrd->req[active].desc;
1643 thrd->req[active].desc = NULL;
fdec53d5 1644
0091b9d6
AK
1645 thrd->req_running = -1;
1646
b7d861d9
BK
1647 /* Get going again ASAP */
1648 _start(thrd);
1649
1650 /* For now, just make a list of callbacks to be done */
9dc5a315 1651 list_add_tail(&descdone->rqd, &pl330->req_done);
b7d861d9
BK
1652 }
1653 }
1654
1655 /* Now that we are in no hurry, do the callbacks */
9dc5a315
LPC
1656 list_for_each_entry_safe(descdone, tmp, &pl330->req_done, rqd) {
1657 list_del(&descdone->rqd);
b7d861d9 1658 spin_unlock_irqrestore(&pl330->lock, flags);
9dc5a315 1659 dma_pl330_rqcb(descdone, PL330_ERR_NONE);
b7d861d9
BK
1660 spin_lock_irqsave(&pl330->lock, flags);
1661 }
1662
1663updt_exit:
1664 spin_unlock_irqrestore(&pl330->lock, flags);
1665
1666 if (pl330->dmac_tbd.reset_dmac
1667 || pl330->dmac_tbd.reset_mngr
1668 || pl330->dmac_tbd.reset_chan) {
1669 ret = 1;
1670 tasklet_schedule(&pl330->tasks);
1671 }
1672
1673 return ret;
1674}
1675
b7d861d9
BK
1676/* Reserve an event */
1677static inline int _alloc_event(struct pl330_thread *thrd)
1678{
1679 struct pl330_dmac *pl330 = thrd->dmac;
b7d861d9
BK
1680 int ev;
1681
f6f2421c 1682 for (ev = 0; ev < pl330->pcfg.num_events; ev++)
b7d861d9
BK
1683 if (pl330->events[ev] == -1) {
1684 pl330->events[ev] = thrd->id;
1685 return ev;
1686 }
1687
1688 return -1;
1689}
1690
f6f2421c 1691static bool _chan_ns(const struct pl330_dmac *pl330, int i)
b7d861d9 1692{
f6f2421c 1693 return pl330->pcfg.irq_ns & (1 << i);
b7d861d9
BK
1694}
1695
1696/* Upon success, returns IdentityToken for the
1697 * allocated channel, NULL otherwise.
1698 */
f6f2421c 1699static struct pl330_thread *pl330_request_channel(struct pl330_dmac *pl330)
b7d861d9
BK
1700{
1701 struct pl330_thread *thrd = NULL;
b7d861d9
BK
1702 unsigned long flags;
1703 int chans, i;
1704
b7d861d9
BK
1705 if (pl330->state == DYING)
1706 return NULL;
1707
f6f2421c 1708 chans = pl330->pcfg.num_chan;
b7d861d9
BK
1709
1710 spin_lock_irqsave(&pl330->lock, flags);
1711
1712 for (i = 0; i < chans; i++) {
1713 thrd = &pl330->channels[i];
1714 if ((thrd->free) && (!_manager_ns(thrd) ||
f6f2421c 1715 _chan_ns(pl330, i))) {
b7d861d9
BK
1716 thrd->ev = _alloc_event(thrd);
1717 if (thrd->ev >= 0) {
1718 thrd->free = false;
1719 thrd->lstenq = 1;
9dc5a315 1720 thrd->req[0].desc = NULL;
9dc5a315 1721 thrd->req[1].desc = NULL;
8ed30a14 1722 thrd->req_running = -1;
b7d861d9
BK
1723 break;
1724 }
1725 }
1726 thrd = NULL;
1727 }
1728
1729 spin_unlock_irqrestore(&pl330->lock, flags);
1730
1731 return thrd;
1732}
1733
1734/* Release an event */
1735static inline void _free_event(struct pl330_thread *thrd, int ev)
1736{
1737 struct pl330_dmac *pl330 = thrd->dmac;
b7d861d9
BK
1738
1739 /* If the event is valid and was held by the thread */
f6f2421c 1740 if (ev >= 0 && ev < pl330->pcfg.num_events
b7d861d9
BK
1741 && pl330->events[ev] == thrd->id)
1742 pl330->events[ev] = -1;
1743}
1744
65ad6060 1745static void pl330_release_channel(struct pl330_thread *thrd)
b7d861d9 1746{
b7d861d9
BK
1747 struct pl330_dmac *pl330;
1748 unsigned long flags;
1749
1750 if (!thrd || thrd->free)
1751 return;
1752
1753 _stop(thrd);
1754
9dc5a315
LPC
1755 dma_pl330_rqcb(thrd->req[1 - thrd->lstenq].desc, PL330_ERR_ABORT);
1756 dma_pl330_rqcb(thrd->req[thrd->lstenq].desc, PL330_ERR_ABORT);
b7d861d9
BK
1757
1758 pl330 = thrd->dmac;
1759
1760 spin_lock_irqsave(&pl330->lock, flags);
1761 _free_event(thrd, thrd->ev);
1762 thrd->free = true;
1763 spin_unlock_irqrestore(&pl330->lock, flags);
1764}
1765
1766/* Initialize the structure for PL330 configuration, that can be used
1767 * by the client driver the make best use of the DMAC
1768 */
f6f2421c 1769static void read_dmac_config(struct pl330_dmac *pl330)
b7d861d9 1770{
f6f2421c 1771 void __iomem *regs = pl330->base;
b7d861d9
BK
1772 u32 val;
1773
1774 val = readl(regs + CRD) >> CRD_DATA_WIDTH_SHIFT;
1775 val &= CRD_DATA_WIDTH_MASK;
f6f2421c 1776 pl330->pcfg.data_bus_width = 8 * (1 << val);
b7d861d9
BK
1777
1778 val = readl(regs + CRD) >> CRD_DATA_BUFF_SHIFT;
1779 val &= CRD_DATA_BUFF_MASK;
f6f2421c 1780 pl330->pcfg.data_buf_dep = val + 1;
b7d861d9
BK
1781
1782 val = readl(regs + CR0) >> CR0_NUM_CHANS_SHIFT;
1783 val &= CR0_NUM_CHANS_MASK;
1784 val += 1;
f6f2421c 1785 pl330->pcfg.num_chan = val;
b7d861d9
BK
1786
1787 val = readl(regs + CR0);
1788 if (val & CR0_PERIPH_REQ_SET) {
1789 val = (val >> CR0_NUM_PERIPH_SHIFT) & CR0_NUM_PERIPH_MASK;
1790 val += 1;
f6f2421c
LPC
1791 pl330->pcfg.num_peri = val;
1792 pl330->pcfg.peri_ns = readl(regs + CR4);
b7d861d9 1793 } else {
f6f2421c 1794 pl330->pcfg.num_peri = 0;
b7d861d9
BK
1795 }
1796
1797 val = readl(regs + CR0);
1798 if (val & CR0_BOOT_MAN_NS)
f6f2421c 1799 pl330->pcfg.mode |= DMAC_MODE_NS;
b7d861d9 1800 else
f6f2421c 1801 pl330->pcfg.mode &= ~DMAC_MODE_NS;
b7d861d9
BK
1802
1803 val = readl(regs + CR0) >> CR0_NUM_EVENTS_SHIFT;
1804 val &= CR0_NUM_EVENTS_MASK;
1805 val += 1;
f6f2421c 1806 pl330->pcfg.num_events = val;
b7d861d9 1807
f6f2421c 1808 pl330->pcfg.irq_ns = readl(regs + CR3);
b7d861d9
BK
1809}
1810
1811static inline void _reset_thread(struct pl330_thread *thrd)
1812{
1813 struct pl330_dmac *pl330 = thrd->dmac;
b7d861d9
BK
1814
1815 thrd->req[0].mc_cpu = pl330->mcode_cpu
f6f2421c 1816 + (thrd->id * pl330->mcbufsz);
b7d861d9 1817 thrd->req[0].mc_bus = pl330->mcode_bus
f6f2421c 1818 + (thrd->id * pl330->mcbufsz);
9dc5a315 1819 thrd->req[0].desc = NULL;
b7d861d9
BK
1820
1821 thrd->req[1].mc_cpu = thrd->req[0].mc_cpu
f6f2421c 1822 + pl330->mcbufsz / 2;
b7d861d9 1823 thrd->req[1].mc_bus = thrd->req[0].mc_bus
f6f2421c 1824 + pl330->mcbufsz / 2;
9dc5a315 1825 thrd->req[1].desc = NULL;
8ed30a14
LPC
1826
1827 thrd->req_running = -1;
b7d861d9
BK
1828}
1829
1830static int dmac_alloc_threads(struct pl330_dmac *pl330)
1831{
f6f2421c 1832 int chans = pl330->pcfg.num_chan;
b7d861d9
BK
1833 struct pl330_thread *thrd;
1834 int i;
1835
1836 /* Allocate 1 Manager and 'chans' Channel threads */
1837 pl330->channels = kzalloc((1 + chans) * sizeof(*thrd),
1838 GFP_KERNEL);
1839 if (!pl330->channels)
1840 return -ENOMEM;
1841
1842 /* Init Channel threads */
1843 for (i = 0; i < chans; i++) {
1844 thrd = &pl330->channels[i];
1845 thrd->id = i;
1846 thrd->dmac = pl330;
1847 _reset_thread(thrd);
1848 thrd->free = true;
1849 }
1850
1851 /* MANAGER is indexed at the end */
1852 thrd = &pl330->channels[chans];
1853 thrd->id = chans;
1854 thrd->dmac = pl330;
1855 thrd->free = false;
1856 pl330->manager = thrd;
1857
1858 return 0;
1859}
1860
1861static int dmac_alloc_resources(struct pl330_dmac *pl330)
1862{
f6f2421c 1863 int chans = pl330->pcfg.num_chan;
b7d861d9 1864 int ret;
b3040e40 1865
b3040e40 1866 /*
b7d861d9
BK
1867 * Alloc MicroCode buffer for 'chans' Channel threads.
1868 * A channel's buffer offset is (Channel_Id * MCODE_BUFF_PERCHAN)
b3040e40 1869 */
f6f2421c
LPC
1870 pl330->mcode_cpu = dma_alloc_coherent(pl330->ddma.dev,
1871 chans * pl330->mcbufsz,
b7d861d9
BK
1872 &pl330->mcode_bus, GFP_KERNEL);
1873 if (!pl330->mcode_cpu) {
f6f2421c 1874 dev_err(pl330->ddma.dev, "%s:%d Can't allocate memory!\n",
b7d861d9
BK
1875 __func__, __LINE__);
1876 return -ENOMEM;
1877 }
1878
1879 ret = dmac_alloc_threads(pl330);
1880 if (ret) {
f6f2421c 1881 dev_err(pl330->ddma.dev, "%s:%d Can't to create channels for DMAC!\n",
b7d861d9 1882 __func__, __LINE__);
f6f2421c
LPC
1883 dma_free_coherent(pl330->ddma.dev,
1884 chans * pl330->mcbufsz,
b7d861d9
BK
1885 pl330->mcode_cpu, pl330->mcode_bus);
1886 return ret;
1887 }
1888
1889 return 0;
1890}
1891
f6f2421c 1892static int pl330_add(struct pl330_dmac *pl330)
b7d861d9 1893{
b7d861d9
BK
1894 int i, ret;
1895
b7d861d9 1896 /* Check if we can handle this DMAC */
f6f2421c
LPC
1897 if ((pl330->pcfg.periph_id & 0xfffff) != PERIPH_ID_VAL) {
1898 dev_err(pl330->ddma.dev, "PERIPH_ID 0x%x !\n",
1899 pl330->pcfg.periph_id);
b7d861d9
BK
1900 return -EINVAL;
1901 }
b3040e40 1902
b7d861d9 1903 /* Read the configuration of the DMAC */
f6f2421c 1904 read_dmac_config(pl330);
b3040e40 1905
f6f2421c
LPC
1906 if (pl330->pcfg.num_events == 0) {
1907 dev_err(pl330->ddma.dev, "%s:%d Can't work without events!\n",
b7d861d9
BK
1908 __func__, __LINE__);
1909 return -EINVAL;
1910 }
b3040e40 1911
b7d861d9 1912 spin_lock_init(&pl330->lock);
1b9bb715 1913
b7d861d9 1914 INIT_LIST_HEAD(&pl330->req_done);
42bc9cf4 1915
b7d861d9 1916 /* Use default MC buffer size if not provided */
f6f2421c
LPC
1917 if (!pl330->mcbufsz)
1918 pl330->mcbufsz = MCODE_BUFF_PER_REQ * 2;
b3040e40 1919
b7d861d9 1920 /* Mark all events as free */
f6f2421c 1921 for (i = 0; i < pl330->pcfg.num_events; i++)
b7d861d9 1922 pl330->events[i] = -1;
b3040e40 1923
b7d861d9
BK
1924 /* Allocate resources needed by the DMAC */
1925 ret = dmac_alloc_resources(pl330);
1926 if (ret) {
f6f2421c 1927 dev_err(pl330->ddma.dev, "Unable to create channels for DMAC\n");
b7d861d9
BK
1928 return ret;
1929 }
b3040e40 1930
b7d861d9 1931 tasklet_init(&pl330->tasks, pl330_dotask, (unsigned long) pl330);
b3040e40 1932
b7d861d9 1933 pl330->state = INIT;
a2f5203f 1934
b7d861d9
BK
1935 return 0;
1936}
b3040e40 1937
b7d861d9
BK
1938static int dmac_free_threads(struct pl330_dmac *pl330)
1939{
b7d861d9
BK
1940 struct pl330_thread *thrd;
1941 int i;
b3040e40 1942
b7d861d9 1943 /* Release Channel threads */
f6f2421c 1944 for (i = 0; i < pl330->pcfg.num_chan; i++) {
b7d861d9 1945 thrd = &pl330->channels[i];
65ad6060 1946 pl330_release_channel(thrd);
b7d861d9 1947 }
b3040e40 1948
b7d861d9
BK
1949 /* Free memory */
1950 kfree(pl330->channels);
b3040e40 1951
b7d861d9
BK
1952 return 0;
1953}
b3040e40 1954
f6f2421c 1955static void pl330_del(struct pl330_dmac *pl330)
b7d861d9 1956{
b7d861d9
BK
1957 pl330->state = UNINIT;
1958
1959 tasklet_kill(&pl330->tasks);
1960
1961 /* Free DMAC resources */
f6f2421c 1962 dmac_free_threads(pl330);
b7d861d9 1963
f6f2421c
LPC
1964 dma_free_coherent(pl330->ddma.dev,
1965 pl330->pcfg.num_chan * pl330->mcbufsz, pl330->mcode_cpu,
1966 pl330->mcode_bus);
b7d861d9 1967}
b3040e40 1968
3e2ec13a
TA
1969/* forward declaration */
1970static struct amba_driver pl330_driver;
1971
b3040e40
JB
1972static inline struct dma_pl330_chan *
1973to_pchan(struct dma_chan *ch)
1974{
1975 if (!ch)
1976 return NULL;
1977
1978 return container_of(ch, struct dma_pl330_chan, chan);
1979}
1980
1981static inline struct dma_pl330_desc *
1982to_desc(struct dma_async_tx_descriptor *tx)
1983{
1984 return container_of(tx, struct dma_pl330_desc, txd);
1985}
1986
b3040e40
JB
1987static inline void fill_queue(struct dma_pl330_chan *pch)
1988{
1989 struct dma_pl330_desc *desc;
1990 int ret;
1991
1992 list_for_each_entry(desc, &pch->work_list, node) {
1993
1994 /* If already submitted */
1995 if (desc->status == BUSY)
30fb980b 1996 continue;
b3040e40 1997
9dc5a315 1998 ret = pl330_submit_req(pch->thread, desc);
b3040e40
JB
1999 if (!ret) {
2000 desc->status = BUSY;
b3040e40
JB
2001 } else if (ret == -EAGAIN) {
2002 /* QFull or DMAC Dying */
2003 break;
2004 } else {
2005 /* Unacceptable request */
2006 desc->status = DONE;
f6f2421c 2007 dev_err(pch->dmac->ddma.dev, "%s:%d Bad Desc(%d)\n",
b3040e40
JB
2008 __func__, __LINE__, desc->txd.cookie);
2009 tasklet_schedule(&pch->task);
2010 }
2011 }
2012}
2013
2014static void pl330_tasklet(unsigned long data)
2015{
2016 struct dma_pl330_chan *pch = (struct dma_pl330_chan *)data;
2017 struct dma_pl330_desc *desc, *_dt;
2018 unsigned long flags;
ae43b328 2019 bool power_down = false;
b3040e40
JB
2020
2021 spin_lock_irqsave(&pch->lock, flags);
2022
2023 /* Pick up ripe tomatoes */
2024 list_for_each_entry_safe(desc, _dt, &pch->work_list, node)
2025 if (desc->status == DONE) {
30c1dc0f 2026 if (!pch->cyclic)
eab21585 2027 dma_cookie_complete(&desc->txd);
39ff8613 2028 list_move_tail(&desc->node, &pch->completed_list);
b3040e40
JB
2029 }
2030
2031 /* Try to submit a req imm. next to the last completed cookie */
2032 fill_queue(pch);
2033
ae43b328
KK
2034 if (list_empty(&pch->work_list)) {
2035 spin_lock(&pch->thread->dmac->lock);
2036 _stop(pch->thread);
2037 spin_unlock(&pch->thread->dmac->lock);
2038 power_down = true;
5c9e6c2b 2039 pch->active = false;
ae43b328
KK
2040 } else {
2041 /* Make sure the PL330 Channel thread is active */
2042 spin_lock(&pch->thread->dmac->lock);
2043 _start(pch->thread);
2044 spin_unlock(&pch->thread->dmac->lock);
2045 }
b3040e40 2046
39ff8613 2047 while (!list_empty(&pch->completed_list)) {
f08462c6 2048 struct dmaengine_desc_callback cb;
b3040e40 2049
39ff8613
LPC
2050 desc = list_first_entry(&pch->completed_list,
2051 struct dma_pl330_desc, node);
2052
f08462c6 2053 dmaengine_desc_get_callback(&desc->txd, &cb);
39ff8613
LPC
2054
2055 if (pch->cyclic) {
2056 desc->status = PREP;
2057 list_move_tail(&desc->node, &pch->work_list);
ae43b328 2058 if (power_down) {
5c9e6c2b 2059 pch->active = true;
ae43b328
KK
2060 spin_lock(&pch->thread->dmac->lock);
2061 _start(pch->thread);
2062 spin_unlock(&pch->thread->dmac->lock);
2063 power_down = false;
2064 }
39ff8613
LPC
2065 } else {
2066 desc->status = FREE;
2067 list_move_tail(&desc->node, &pch->dmac->desc_pool);
2068 }
2069
d38a8c62
DW
2070 dma_descriptor_unmap(&desc->txd);
2071
f08462c6 2072 if (dmaengine_desc_callback_valid(&cb)) {
39ff8613 2073 spin_unlock_irqrestore(&pch->lock, flags);
f08462c6 2074 dmaengine_desc_callback_invoke(&cb, NULL);
39ff8613
LPC
2075 spin_lock_irqsave(&pch->lock, flags);
2076 }
2077 }
2078 spin_unlock_irqrestore(&pch->lock, flags);
ae43b328
KK
2079
2080 /* If work list empty, power down */
2081 if (power_down) {
2082 pm_runtime_mark_last_busy(pch->dmac->ddma.dev);
2083 pm_runtime_put_autosuspend(pch->dmac->ddma.dev);
2084 }
b3040e40
JB
2085}
2086
3e2ec13a
TA
2087bool pl330_filter(struct dma_chan *chan, void *param)
2088{
cd072515 2089 u8 *peri_id;
3e2ec13a
TA
2090
2091 if (chan->device->dev->driver != &pl330_driver.drv)
2092 return false;
2093
cd072515 2094 peri_id = chan->private;
2f986ec6 2095 return *peri_id == (unsigned long)param;
3e2ec13a
TA
2096}
2097EXPORT_SYMBOL(pl330_filter);
2098
a80258f9
PV
2099static struct dma_chan *of_dma_pl330_xlate(struct of_phandle_args *dma_spec,
2100 struct of_dma *ofdma)
2101{
2102 int count = dma_spec->args_count;
f6f2421c 2103 struct pl330_dmac *pl330 = ofdma->of_dma_data;
70cbb163 2104 unsigned int chan_id;
a80258f9 2105
f6f2421c
LPC
2106 if (!pl330)
2107 return NULL;
2108
a80258f9
PV
2109 if (count != 1)
2110 return NULL;
2111
70cbb163 2112 chan_id = dma_spec->args[0];
f6f2421c 2113 if (chan_id >= pl330->num_peripherals)
70cbb163 2114 return NULL;
a80258f9 2115
f6f2421c 2116 return dma_get_slave_channel(&pl330->peripherals[chan_id].chan);
a80258f9
PV
2117}
2118
b3040e40
JB
2119static int pl330_alloc_chan_resources(struct dma_chan *chan)
2120{
2121 struct dma_pl330_chan *pch = to_pchan(chan);
f6f2421c 2122 struct pl330_dmac *pl330 = pch->dmac;
b3040e40
JB
2123 unsigned long flags;
2124
2125 spin_lock_irqsave(&pch->lock, flags);
2126
d3ee98cd 2127 dma_cookie_init(chan);
42bc9cf4 2128 pch->cyclic = false;
b3040e40 2129
f6f2421c 2130 pch->thread = pl330_request_channel(pl330);
65ad6060 2131 if (!pch->thread) {
b3040e40 2132 spin_unlock_irqrestore(&pch->lock, flags);
02747885 2133 return -ENOMEM;
b3040e40
JB
2134 }
2135
2136 tasklet_init(&pch->task, pl330_tasklet, (unsigned long) pch);
2137
2138 spin_unlock_irqrestore(&pch->lock, flags);
2139
2140 return 1;
2141}
2142
740aa957
MR
2143static int pl330_config(struct dma_chan *chan,
2144 struct dma_slave_config *slave_config)
2145{
2146 struct dma_pl330_chan *pch = to_pchan(chan);
2147
2148 if (slave_config->direction == DMA_MEM_TO_DEV) {
2149 if (slave_config->dst_addr)
2150 pch->fifo_addr = slave_config->dst_addr;
2151 if (slave_config->dst_addr_width)
2152 pch->burst_sz = __ffs(slave_config->dst_addr_width);
2153 if (slave_config->dst_maxburst)
2154 pch->burst_len = slave_config->dst_maxburst;
2155 } else if (slave_config->direction == DMA_DEV_TO_MEM) {
2156 if (slave_config->src_addr)
2157 pch->fifo_addr = slave_config->src_addr;
2158 if (slave_config->src_addr_width)
2159 pch->burst_sz = __ffs(slave_config->src_addr_width);
2160 if (slave_config->src_maxburst)
2161 pch->burst_len = slave_config->src_maxburst;
2162 }
2163
2164 return 0;
2165}
2166
2167static int pl330_terminate_all(struct dma_chan *chan)
b3040e40
JB
2168{
2169 struct dma_pl330_chan *pch = to_pchan(chan);
39ff8613 2170 struct dma_pl330_desc *desc;
b3040e40 2171 unsigned long flags;
f6f2421c 2172 struct pl330_dmac *pl330 = pch->dmac;
ae43b886 2173 LIST_HEAD(list);
5c9e6c2b 2174 bool power_down = false;
b3040e40 2175
81cc6edc 2176 pm_runtime_get_sync(pl330->ddma.dev);
740aa957
MR
2177 spin_lock_irqsave(&pch->lock, flags);
2178 spin_lock(&pl330->lock);
2179 _stop(pch->thread);
2180 spin_unlock(&pl330->lock);
2181
2182 pch->thread->req[0].desc = NULL;
2183 pch->thread->req[1].desc = NULL;
2184 pch->thread->req_running = -1;
5c9e6c2b
MS
2185 power_down = pch->active;
2186 pch->active = false;
740aa957
MR
2187
2188 /* Mark all desc done */
2189 list_for_each_entry(desc, &pch->submitted_list, node) {
2190 desc->status = FREE;
2191 dma_cookie_complete(&desc->txd);
2192 }
ae43b328 2193
740aa957
MR
2194 list_for_each_entry(desc, &pch->work_list , node) {
2195 desc->status = FREE;
2196 dma_cookie_complete(&desc->txd);
1d0c1d60 2197 }
b3040e40 2198
740aa957
MR
2199 list_splice_tail_init(&pch->submitted_list, &pl330->desc_pool);
2200 list_splice_tail_init(&pch->work_list, &pl330->desc_pool);
2201 list_splice_tail_init(&pch->completed_list, &pl330->desc_pool);
2202 spin_unlock_irqrestore(&pch->lock, flags);
81cc6edc 2203 pm_runtime_mark_last_busy(pl330->ddma.dev);
5c9e6c2b
MS
2204 if (power_down)
2205 pm_runtime_put_autosuspend(pl330->ddma.dev);
81cc6edc 2206 pm_runtime_put_autosuspend(pl330->ddma.dev);
740aa957 2207
b3040e40
JB
2208 return 0;
2209}
2210
88987d2c
RB
2211/*
2212 * We don't support DMA_RESUME command because of hardware
2213 * limitations, so after pausing the channel we cannot restore
2214 * it to active state. We have to terminate channel and setup
2215 * DMA transfer again. This pause feature was implemented to
2216 * allow safely read residue before channel termination.
2217 */
5503aed8 2218static int pl330_pause(struct dma_chan *chan)
88987d2c
RB
2219{
2220 struct dma_pl330_chan *pch = to_pchan(chan);
2221 struct pl330_dmac *pl330 = pch->dmac;
2222 unsigned long flags;
2223
2224 pm_runtime_get_sync(pl330->ddma.dev);
2225 spin_lock_irqsave(&pch->lock, flags);
2226
2227 spin_lock(&pl330->lock);
2228 _stop(pch->thread);
2229 spin_unlock(&pl330->lock);
2230
2231 spin_unlock_irqrestore(&pch->lock, flags);
2232 pm_runtime_mark_last_busy(pl330->ddma.dev);
2233 pm_runtime_put_autosuspend(pl330->ddma.dev);
2234
2235 return 0;
2236}
2237
b3040e40
JB
2238static void pl330_free_chan_resources(struct dma_chan *chan)
2239{
2240 struct dma_pl330_chan *pch = to_pchan(chan);
2241 unsigned long flags;
2242
b3040e40
JB
2243 tasklet_kill(&pch->task);
2244
ae43b328 2245 pm_runtime_get_sync(pch->dmac->ddma.dev);
da331ba8
BZ
2246 spin_lock_irqsave(&pch->lock, flags);
2247
65ad6060
LPC
2248 pl330_release_channel(pch->thread);
2249 pch->thread = NULL;
b3040e40 2250
42bc9cf4
BK
2251 if (pch->cyclic)
2252 list_splice_tail_init(&pch->work_list, &pch->dmac->desc_pool);
2253
b3040e40 2254 spin_unlock_irqrestore(&pch->lock, flags);
ae43b328
KK
2255 pm_runtime_mark_last_busy(pch->dmac->ddma.dev);
2256 pm_runtime_put_autosuspend(pch->dmac->ddma.dev);
b3040e40
JB
2257}
2258
5503aed8
BD
2259static int pl330_get_current_xferred_count(struct dma_pl330_chan *pch,
2260 struct dma_pl330_desc *desc)
aee4d1fa
RB
2261{
2262 struct pl330_thread *thrd = pch->thread;
2263 struct pl330_dmac *pl330 = pch->dmac;
2264 void __iomem *regs = thrd->dmac->base;
2265 u32 val, addr;
2266
2267 pm_runtime_get_sync(pl330->ddma.dev);
2268 val = addr = 0;
2269 if (desc->rqcfg.src_inc) {
2270 val = readl(regs + SA(thrd->id));
2271 addr = desc->px.src_addr;
2272 } else {
2273 val = readl(regs + DA(thrd->id));
2274 addr = desc->px.dst_addr;
2275 }
2276 pm_runtime_mark_last_busy(pch->dmac->ddma.dev);
2277 pm_runtime_put_autosuspend(pl330->ddma.dev);
c44da03d
SB
2278
2279 /* If DMAMOV hasn't finished yet, SAR/DAR can be zero */
2280 if (!val)
2281 return 0;
2282
aee4d1fa
RB
2283 return val - addr;
2284}
2285
b3040e40
JB
2286static enum dma_status
2287pl330_tx_status(struct dma_chan *chan, dma_cookie_t cookie,
2288 struct dma_tx_state *txstate)
2289{
aee4d1fa
RB
2290 enum dma_status ret;
2291 unsigned long flags;
d64e9a2c 2292 struct dma_pl330_desc *desc, *running = NULL, *last_enq = NULL;
aee4d1fa
RB
2293 struct dma_pl330_chan *pch = to_pchan(chan);
2294 unsigned int transferred, residual = 0;
2295
2296 ret = dma_cookie_status(chan, cookie, txstate);
2297
2298 if (!txstate)
2299 return ret;
2300
2301 if (ret == DMA_COMPLETE)
2302 goto out;
2303
2304 spin_lock_irqsave(&pch->lock, flags);
a40235a2 2305 spin_lock(&pch->thread->dmac->lock);
aee4d1fa
RB
2306
2307 if (pch->thread->req_running != -1)
2308 running = pch->thread->req[pch->thread->req_running].desc;
2309
d64e9a2c
SB
2310 last_enq = pch->thread->req[pch->thread->lstenq].desc;
2311
aee4d1fa
RB
2312 /* Check in pending list */
2313 list_for_each_entry(desc, &pch->work_list, node) {
2314 if (desc->status == DONE)
2315 transferred = desc->bytes_requested;
2316 else if (running && desc == running)
2317 transferred =
2318 pl330_get_current_xferred_count(pch, desc);
d64e9a2c
SB
2319 else if (desc->status == BUSY)
2320 /*
2321 * Busy but not running means either just enqueued,
2322 * or finished and not yet marked done
2323 */
2324 if (desc == last_enq)
2325 transferred = 0;
2326 else
2327 transferred = desc->bytes_requested;
aee4d1fa
RB
2328 else
2329 transferred = 0;
2330 residual += desc->bytes_requested - transferred;
2331 if (desc->txd.cookie == cookie) {
75967b78
BD
2332 switch (desc->status) {
2333 case DONE:
2334 ret = DMA_COMPLETE;
2335 break;
2336 case PREP:
2337 case BUSY:
2338 ret = DMA_IN_PROGRESS;
2339 break;
2340 default:
2341 WARN_ON(1);
2342 }
aee4d1fa
RB
2343 break;
2344 }
2345 if (desc->last)
2346 residual = 0;
2347 }
a40235a2 2348 spin_unlock(&pch->thread->dmac->lock);
aee4d1fa
RB
2349 spin_unlock_irqrestore(&pch->lock, flags);
2350
2351out:
2352 dma_set_residue(txstate, residual);
2353
2354 return ret;
b3040e40
JB
2355}
2356
2357static void pl330_issue_pending(struct dma_chan *chan)
2358{
04abf5da
LPC
2359 struct dma_pl330_chan *pch = to_pchan(chan);
2360 unsigned long flags;
2361
2362 spin_lock_irqsave(&pch->lock, flags);
ae43b328
KK
2363 if (list_empty(&pch->work_list)) {
2364 /*
2365 * Warn on nothing pending. Empty submitted_list may
2366 * break our pm_runtime usage counter as it is
2367 * updated on work_list emptiness status.
2368 */
2369 WARN_ON(list_empty(&pch->submitted_list));
5c9e6c2b 2370 pch->active = true;
ae43b328
KK
2371 pm_runtime_get_sync(pch->dmac->ddma.dev);
2372 }
04abf5da
LPC
2373 list_splice_tail_init(&pch->submitted_list, &pch->work_list);
2374 spin_unlock_irqrestore(&pch->lock, flags);
2375
2376 pl330_tasklet((unsigned long)pch);
b3040e40
JB
2377}
2378
2379/*
2380 * We returned the last one of the circular list of descriptor(s)
2381 * from prep_xxx, so the argument to submit corresponds to the last
2382 * descriptor of the list.
2383 */
2384static dma_cookie_t pl330_tx_submit(struct dma_async_tx_descriptor *tx)
2385{
2386 struct dma_pl330_desc *desc, *last = to_desc(tx);
2387 struct dma_pl330_chan *pch = to_pchan(tx->chan);
2388 dma_cookie_t cookie;
2389 unsigned long flags;
2390
2391 spin_lock_irqsave(&pch->lock, flags);
2392
2393 /* Assign cookies to all nodes */
b3040e40
JB
2394 while (!list_empty(&last->node)) {
2395 desc = list_entry(last->node.next, struct dma_pl330_desc, node);
fc514460
LPC
2396 if (pch->cyclic) {
2397 desc->txd.callback = last->txd.callback;
2398 desc->txd.callback_param = last->txd.callback_param;
2399 }
5dd90e5b 2400 desc->last = false;
b3040e40 2401
884485e1 2402 dma_cookie_assign(&desc->txd);
b3040e40 2403
04abf5da 2404 list_move_tail(&desc->node, &pch->submitted_list);
b3040e40
JB
2405 }
2406
aee4d1fa 2407 last->last = true;
884485e1 2408 cookie = dma_cookie_assign(&last->txd);
04abf5da 2409 list_add_tail(&last->node, &pch->submitted_list);
b3040e40
JB
2410 spin_unlock_irqrestore(&pch->lock, flags);
2411
2412 return cookie;
2413}
2414
2415static inline void _init_desc(struct dma_pl330_desc *desc)
2416{
b3040e40 2417 desc->rqcfg.swap = SWAP_NO;
f0564c7e
LPC
2418 desc->rqcfg.scctl = CCTRL0;
2419 desc->rqcfg.dcctl = CCTRL0;
b3040e40
JB
2420 desc->txd.tx_submit = pl330_tx_submit;
2421
2422 INIT_LIST_HEAD(&desc->node);
2423}
2424
2425/* Returns the number of descriptors added to the DMAC pool */
f6f2421c 2426static int add_desc(struct pl330_dmac *pl330, gfp_t flg, int count)
b3040e40
JB
2427{
2428 struct dma_pl330_desc *desc;
2429 unsigned long flags;
2430 int i;
2431
0baf8f6a 2432 desc = kcalloc(count, sizeof(*desc), flg);
b3040e40
JB
2433 if (!desc)
2434 return 0;
2435
f6f2421c 2436 spin_lock_irqsave(&pl330->pool_lock, flags);
b3040e40
JB
2437
2438 for (i = 0; i < count; i++) {
2439 _init_desc(&desc[i]);
f6f2421c 2440 list_add_tail(&desc[i].node, &pl330->desc_pool);
b3040e40
JB
2441 }
2442
f6f2421c 2443 spin_unlock_irqrestore(&pl330->pool_lock, flags);
b3040e40
JB
2444
2445 return count;
2446}
2447
f6f2421c 2448static struct dma_pl330_desc *pluck_desc(struct pl330_dmac *pl330)
b3040e40
JB
2449{
2450 struct dma_pl330_desc *desc = NULL;
2451 unsigned long flags;
2452
f6f2421c 2453 spin_lock_irqsave(&pl330->pool_lock, flags);
b3040e40 2454
f6f2421c
LPC
2455 if (!list_empty(&pl330->desc_pool)) {
2456 desc = list_entry(pl330->desc_pool.next,
b3040e40
JB
2457 struct dma_pl330_desc, node);
2458
2459 list_del_init(&desc->node);
2460
2461 desc->status = PREP;
2462 desc->txd.callback = NULL;
2463 }
2464
f6f2421c 2465 spin_unlock_irqrestore(&pl330->pool_lock, flags);
b3040e40
JB
2466
2467 return desc;
2468}
2469
2470static struct dma_pl330_desc *pl330_get_desc(struct dma_pl330_chan *pch)
2471{
f6f2421c 2472 struct pl330_dmac *pl330 = pch->dmac;
cd072515 2473 u8 *peri_id = pch->chan.private;
b3040e40
JB
2474 struct dma_pl330_desc *desc;
2475
2476 /* Pluck one desc from the pool of DMAC */
f6f2421c 2477 desc = pluck_desc(pl330);
b3040e40
JB
2478
2479 /* If the DMAC pool is empty, alloc new */
2480 if (!desc) {
f6f2421c 2481 if (!add_desc(pl330, GFP_ATOMIC, 1))
b3040e40
JB
2482 return NULL;
2483
2484 /* Try again */
f6f2421c 2485 desc = pluck_desc(pl330);
b3040e40 2486 if (!desc) {
f6f2421c 2487 dev_err(pch->dmac->ddma.dev,
b3040e40
JB
2488 "%s:%d ALERT!\n", __func__, __LINE__);
2489 return NULL;
2490 }
2491 }
2492
2493 /* Initialize the descriptor */
2494 desc->pchan = pch;
2495 desc->txd.cookie = 0;
2496 async_tx_ack(&desc->txd);
2497
9dc5a315 2498 desc->peri = peri_id ? pch->chan.chan_id : 0;
f6f2421c 2499 desc->rqcfg.pcfg = &pch->dmac->pcfg;
b3040e40
JB
2500
2501 dma_async_tx_descriptor_init(&desc->txd, &pch->chan);
2502
2503 return desc;
2504}
2505
2506static inline void fill_px(struct pl330_xfer *px,
2507 dma_addr_t dst, dma_addr_t src, size_t len)
2508{
b3040e40
JB
2509 px->bytes = len;
2510 px->dst_addr = dst;
2511 px->src_addr = src;
2512}
2513
2514static struct dma_pl330_desc *
2515__pl330_prep_dma_memcpy(struct dma_pl330_chan *pch, dma_addr_t dst,
2516 dma_addr_t src, size_t len)
2517{
2518 struct dma_pl330_desc *desc = pl330_get_desc(pch);
2519
2520 if (!desc) {
f6f2421c 2521 dev_err(pch->dmac->ddma.dev, "%s:%d Unable to fetch desc\n",
b3040e40
JB
2522 __func__, __LINE__);
2523 return NULL;
2524 }
2525
2526 /*
2527 * Ideally we should lookout for reqs bigger than
2528 * those that can be programmed with 256 bytes of
2529 * MC buffer, but considering a req size is seldom
2530 * going to be word-unaligned and more than 200MB,
2531 * we take it easy.
2532 * Also, should the limit is reached we'd rather
2533 * have the platform increase MC buffer size than
2534 * complicating this API driver.
2535 */
2536 fill_px(&desc->px, dst, src, len);
2537
2538 return desc;
2539}
2540
2541/* Call after fixing burst size */
2542static inline int get_burst_len(struct dma_pl330_desc *desc, size_t len)
2543{
2544 struct dma_pl330_chan *pch = desc->pchan;
f6f2421c 2545 struct pl330_dmac *pl330 = pch->dmac;
b3040e40
JB
2546 int burst_len;
2547
f6f2421c 2548 burst_len = pl330->pcfg.data_bus_width / 8;
c27f9556 2549 burst_len *= pl330->pcfg.data_buf_dep / pl330->pcfg.num_chan;
b3040e40
JB
2550 burst_len >>= desc->rqcfg.brst_size;
2551
2552 /* src/dst_burst_len can't be more than 16 */
2553 if (burst_len > 16)
2554 burst_len = 16;
2555
2556 while (burst_len > 1) {
2557 if (!(len % (burst_len << desc->rqcfg.brst_size)))
2558 break;
2559 burst_len--;
2560 }
2561
2562 return burst_len;
2563}
2564
42bc9cf4
BK
2565static struct dma_async_tx_descriptor *pl330_prep_dma_cyclic(
2566 struct dma_chan *chan, dma_addr_t dma_addr, size_t len,
185ecb5f 2567 size_t period_len, enum dma_transfer_direction direction,
31c1e5a1 2568 unsigned long flags)
42bc9cf4 2569{
fc514460 2570 struct dma_pl330_desc *desc = NULL, *first = NULL;
42bc9cf4 2571 struct dma_pl330_chan *pch = to_pchan(chan);
f6f2421c 2572 struct pl330_dmac *pl330 = pch->dmac;
fc514460 2573 unsigned int i;
42bc9cf4
BK
2574 dma_addr_t dst;
2575 dma_addr_t src;
2576
fc514460 2577 if (len % period_len != 0)
42bc9cf4 2578 return NULL;
42bc9cf4 2579
fc514460 2580 if (!is_slave_direction(direction)) {
f6f2421c 2581 dev_err(pch->dmac->ddma.dev, "%s:%d Invalid dma direction\n",
42bc9cf4
BK
2582 __func__, __LINE__);
2583 return NULL;
2584 }
2585
fc514460
LPC
2586 for (i = 0; i < len / period_len; i++) {
2587 desc = pl330_get_desc(pch);
2588 if (!desc) {
f6f2421c 2589 dev_err(pch->dmac->ddma.dev, "%s:%d Unable to fetch desc\n",
fc514460 2590 __func__, __LINE__);
42bc9cf4 2591
fc514460
LPC
2592 if (!first)
2593 return NULL;
2594
f6f2421c 2595 spin_lock_irqsave(&pl330->pool_lock, flags);
fc514460
LPC
2596
2597 while (!list_empty(&first->node)) {
2598 desc = list_entry(first->node.next,
2599 struct dma_pl330_desc, node);
f6f2421c 2600 list_move_tail(&desc->node, &pl330->desc_pool);
fc514460
LPC
2601 }
2602
f6f2421c 2603 list_move_tail(&first->node, &pl330->desc_pool);
fc514460 2604
f6f2421c 2605 spin_unlock_irqrestore(&pl330->pool_lock, flags);
42bc9cf4 2606
fc514460
LPC
2607 return NULL;
2608 }
2609
2610 switch (direction) {
2611 case DMA_MEM_TO_DEV:
2612 desc->rqcfg.src_inc = 1;
2613 desc->rqcfg.dst_inc = 0;
fc514460
LPC
2614 src = dma_addr;
2615 dst = pch->fifo_addr;
2616 break;
2617 case DMA_DEV_TO_MEM:
2618 desc->rqcfg.src_inc = 0;
2619 desc->rqcfg.dst_inc = 1;
fc514460
LPC
2620 src = pch->fifo_addr;
2621 dst = dma_addr;
2622 break;
2623 default:
2624 break;
2625 }
2626
9dc5a315 2627 desc->rqtype = direction;
fc514460 2628 desc->rqcfg.brst_size = pch->burst_sz;
0a18f9b2 2629 desc->rqcfg.brst_len = 1;
aee4d1fa 2630 desc->bytes_requested = period_len;
fc514460
LPC
2631 fill_px(&desc->px, dst, src, period_len);
2632
2633 if (!first)
2634 first = desc;
2635 else
2636 list_add_tail(&desc->node, &first->node);
2637
2638 dma_addr += period_len;
2639 }
2640
2641 if (!desc)
2642 return NULL;
2643
2644 pch->cyclic = true;
2645 desc->txd.flags = flags;
42bc9cf4
BK
2646
2647 return &desc->txd;
2648}
2649
b3040e40
JB
2650static struct dma_async_tx_descriptor *
2651pl330_prep_dma_memcpy(struct dma_chan *chan, dma_addr_t dst,
2652 dma_addr_t src, size_t len, unsigned long flags)
2653{
2654 struct dma_pl330_desc *desc;
2655 struct dma_pl330_chan *pch = to_pchan(chan);
f5636854 2656 struct pl330_dmac *pl330;
b3040e40
JB
2657 int burst;
2658
4e0e6109 2659 if (unlikely(!pch || !len))
b3040e40
JB
2660 return NULL;
2661
f5636854
MS
2662 pl330 = pch->dmac;
2663
b3040e40
JB
2664 desc = __pl330_prep_dma_memcpy(pch, dst, src, len);
2665 if (!desc)
2666 return NULL;
2667
2668 desc->rqcfg.src_inc = 1;
2669 desc->rqcfg.dst_inc = 1;
9dc5a315 2670 desc->rqtype = DMA_MEM_TO_MEM;
b3040e40
JB
2671
2672 /* Select max possible burst size */
f6f2421c 2673 burst = pl330->pcfg.data_bus_width / 8;
b3040e40 2674
137bd110
JM
2675 /*
2676 * Make sure we use a burst size that aligns with all the memcpy
2677 * parameters because our DMA programming algorithm doesn't cope with
2678 * transfers which straddle an entry in the DMA device's MFIFO.
2679 */
2680 while ((src | dst | len) & (burst - 1))
b3040e40 2681 burst /= 2;
b3040e40
JB
2682
2683 desc->rqcfg.brst_size = 0;
2684 while (burst != (1 << desc->rqcfg.brst_size))
2685 desc->rqcfg.brst_size++;
2686
137bd110
JM
2687 /*
2688 * If burst size is smaller than bus width then make sure we only
2689 * transfer one at a time to avoid a burst stradling an MFIFO entry.
2690 */
2691 if (desc->rqcfg.brst_size * 8 < pl330->pcfg.data_bus_width)
2692 desc->rqcfg.brst_len = 1;
2693
b3040e40 2694 desc->rqcfg.brst_len = get_burst_len(desc, len);
ae128293 2695 desc->bytes_requested = len;
b3040e40
JB
2696
2697 desc->txd.flags = flags;
2698
2699 return &desc->txd;
2700}
2701
f6f2421c 2702static void __pl330_giveback_desc(struct pl330_dmac *pl330,
52a9d179
CP
2703 struct dma_pl330_desc *first)
2704{
2705 unsigned long flags;
2706 struct dma_pl330_desc *desc;
2707
2708 if (!first)
2709 return;
2710
f6f2421c 2711 spin_lock_irqsave(&pl330->pool_lock, flags);
52a9d179
CP
2712
2713 while (!list_empty(&first->node)) {
2714 desc = list_entry(first->node.next,
2715 struct dma_pl330_desc, node);
f6f2421c 2716 list_move_tail(&desc->node, &pl330->desc_pool);
52a9d179
CP
2717 }
2718
f6f2421c 2719 list_move_tail(&first->node, &pl330->desc_pool);
52a9d179 2720
f6f2421c 2721 spin_unlock_irqrestore(&pl330->pool_lock, flags);
52a9d179
CP
2722}
2723
b3040e40
JB
2724static struct dma_async_tx_descriptor *
2725pl330_prep_slave_sg(struct dma_chan *chan, struct scatterlist *sgl,
db8196df 2726 unsigned int sg_len, enum dma_transfer_direction direction,
185ecb5f 2727 unsigned long flg, void *context)
b3040e40
JB
2728{
2729 struct dma_pl330_desc *first, *desc = NULL;
2730 struct dma_pl330_chan *pch = to_pchan(chan);
b3040e40 2731 struct scatterlist *sg;
1b9bb715 2732 int i;
b3040e40
JB
2733 dma_addr_t addr;
2734
cd072515 2735 if (unlikely(!pch || !sgl || !sg_len))
b3040e40
JB
2736 return NULL;
2737
1b9bb715 2738 addr = pch->fifo_addr;
b3040e40
JB
2739
2740 first = NULL;
2741
2742 for_each_sg(sgl, sg, sg_len, i) {
2743
2744 desc = pl330_get_desc(pch);
2745 if (!desc) {
f6f2421c 2746 struct pl330_dmac *pl330 = pch->dmac;
b3040e40 2747
f6f2421c 2748 dev_err(pch->dmac->ddma.dev,
b3040e40
JB
2749 "%s:%d Unable to fetch desc\n",
2750 __func__, __LINE__);
f6f2421c 2751 __pl330_giveback_desc(pl330, first);
b3040e40
JB
2752
2753 return NULL;
2754 }
2755
2756 if (!first)
2757 first = desc;
2758 else
2759 list_add_tail(&desc->node, &first->node);
2760
db8196df 2761 if (direction == DMA_MEM_TO_DEV) {
b3040e40
JB
2762 desc->rqcfg.src_inc = 1;
2763 desc->rqcfg.dst_inc = 0;
2764 fill_px(&desc->px,
2765 addr, sg_dma_address(sg), sg_dma_len(sg));
2766 } else {
2767 desc->rqcfg.src_inc = 0;
2768 desc->rqcfg.dst_inc = 1;
2769 fill_px(&desc->px,
2770 sg_dma_address(sg), addr, sg_dma_len(sg));
2771 }
2772
1b9bb715 2773 desc->rqcfg.brst_size = pch->burst_sz;
0a18f9b2 2774 desc->rqcfg.brst_len = 1;
9dc5a315 2775 desc->rqtype = direction;
aee4d1fa 2776 desc->bytes_requested = sg_dma_len(sg);
b3040e40
JB
2777 }
2778
2779 /* Return the last desc in the chain */
2780 desc->txd.flags = flg;
2781 return &desc->txd;
2782}
2783
2784static irqreturn_t pl330_irq_handler(int irq, void *data)
2785{
2786 if (pl330_update(data))
2787 return IRQ_HANDLED;
2788 else
2789 return IRQ_NONE;
2790}
2791
ca38ff13
LPC
2792#define PL330_DMA_BUSWIDTHS \
2793 BIT(DMA_SLAVE_BUSWIDTH_UNDEFINED) | \
2794 BIT(DMA_SLAVE_BUSWIDTH_1_BYTE) | \
2795 BIT(DMA_SLAVE_BUSWIDTH_2_BYTES) | \
2796 BIT(DMA_SLAVE_BUSWIDTH_4_BYTES) | \
2797 BIT(DMA_SLAVE_BUSWIDTH_8_BYTES)
2798
b816ccc5
KK
2799/*
2800 * Runtime PM callbacks are provided by amba/bus.c driver.
2801 *
2802 * It is assumed here that IRQ safe runtime PM is chosen in probe and amba
2803 * bus driver will only disable/enable the clock in runtime PM callbacks.
2804 */
2805static int __maybe_unused pl330_suspend(struct device *dev)
2806{
2807 struct amba_device *pcdev = to_amba_device(dev);
2808
2809 pm_runtime_disable(dev);
2810
2811 if (!pm_runtime_status_suspended(dev)) {
2812 /* amba did not disable the clock */
2813 amba_pclk_disable(pcdev);
2814 }
2815 amba_pclk_unprepare(pcdev);
2816
2817 return 0;
2818}
2819
2820static int __maybe_unused pl330_resume(struct device *dev)
2821{
2822 struct amba_device *pcdev = to_amba_device(dev);
2823 int ret;
2824
2825 ret = amba_pclk_prepare(pcdev);
2826 if (ret)
2827 return ret;
2828
2829 if (!pm_runtime_status_suspended(dev))
2830 ret = amba_pclk_enable(pcdev);
2831
2832 pm_runtime_enable(dev);
2833
2834 return ret;
2835}
2836
2837static SIMPLE_DEV_PM_OPS(pl330_pm, pl330_suspend, pl330_resume);
2838
463a1f8b 2839static int
aa25afad 2840pl330_probe(struct amba_device *adev, const struct amba_id *id)
b3040e40
JB
2841{
2842 struct dma_pl330_platdata *pdat;
f6f2421c
LPC
2843 struct pl330_config *pcfg;
2844 struct pl330_dmac *pl330;
0b94c577 2845 struct dma_pl330_chan *pch, *_p;
b3040e40
JB
2846 struct dma_device *pd;
2847 struct resource *res;
2848 int i, ret, irq;
4e0e6109 2849 int num_chan;
271e1b86 2850 struct device_node *np = adev->dev.of_node;
b3040e40 2851
d4adcc01 2852 pdat = dev_get_platdata(&adev->dev);
b3040e40 2853
64113016
RK
2854 ret = dma_set_mask_and_coherent(&adev->dev, DMA_BIT_MASK(32));
2855 if (ret)
2856 return ret;
2857
b3040e40 2858 /* Allocate a new DMAC and its Channels */
f6f2421c 2859 pl330 = devm_kzalloc(&adev->dev, sizeof(*pl330), GFP_KERNEL);
aef94fea 2860 if (!pl330)
b3040e40 2861 return -ENOMEM;
b3040e40 2862
cee42392
AJ
2863 pd = &pl330->ddma;
2864 pd->dev = &adev->dev;
2865
f6f2421c 2866 pl330->mcbufsz = pdat ? pdat->mcbuf_sz : 0;
b3040e40 2867
271e1b86
AK
2868 /* get quirk */
2869 for (i = 0; i < ARRAY_SIZE(of_quirks); i++)
2870 if (of_property_read_bool(np, of_quirks[i].quirk))
2871 pl330->quirks |= of_quirks[i].id;
2872
b3040e40 2873 res = &adev->res;
f6f2421c
LPC
2874 pl330->base = devm_ioremap_resource(&adev->dev, res);
2875 if (IS_ERR(pl330->base))
2876 return PTR_ERR(pl330->base);
b3040e40 2877
f6f2421c 2878 amba_set_drvdata(adev, pl330);
a2f5203f 2879
02808b42 2880 for (i = 0; i < AMBA_NR_IRQS; i++) {
e98b3caf
MS
2881 irq = adev->irq[i];
2882 if (irq) {
2883 ret = devm_request_irq(&adev->dev, irq,
2884 pl330_irq_handler, 0,
f6f2421c 2885 dev_name(&adev->dev), pl330);
e98b3caf
MS
2886 if (ret)
2887 return ret;
2888 } else {
2889 break;
2890 }
2891 }
b3040e40 2892
f6f2421c
LPC
2893 pcfg = &pl330->pcfg;
2894
2895 pcfg->periph_id = adev->periphid;
2896 ret = pl330_add(pl330);
b3040e40 2897 if (ret)
173e838c 2898 return ret;
b3040e40 2899
f6f2421c
LPC
2900 INIT_LIST_HEAD(&pl330->desc_pool);
2901 spin_lock_init(&pl330->pool_lock);
b3040e40
JB
2902
2903 /* Create a descriptor pool of default size */
f6f2421c 2904 if (!add_desc(pl330, GFP_KERNEL, NR_DEFAULT_DESC))
b3040e40
JB
2905 dev_warn(&adev->dev, "unable to allocate desc\n");
2906
b3040e40
JB
2907 INIT_LIST_HEAD(&pd->channels);
2908
2909 /* Initialize channel parameters */
c8473828 2910 if (pdat)
f6f2421c 2911 num_chan = max_t(int, pdat->nr_valid_peri, pcfg->num_chan);
c8473828 2912 else
f6f2421c 2913 num_chan = max_t(int, pcfg->num_peri, pcfg->num_chan);
c8473828 2914
f6f2421c 2915 pl330->num_peripherals = num_chan;
70cbb163 2916
f6f2421c
LPC
2917 pl330->peripherals = kzalloc(num_chan * sizeof(*pch), GFP_KERNEL);
2918 if (!pl330->peripherals) {
61c6e753 2919 ret = -ENOMEM;
e4d43c17 2920 goto probe_err2;
61c6e753 2921 }
b3040e40 2922
4e0e6109 2923 for (i = 0; i < num_chan; i++) {
f6f2421c 2924 pch = &pl330->peripherals[i];
93ed5544
TA
2925 if (!adev->dev.of_node)
2926 pch->chan.private = pdat ? &pdat->peri_id[i] : NULL;
2927 else
2928 pch->chan.private = adev->dev.of_node;
b3040e40 2929
04abf5da 2930 INIT_LIST_HEAD(&pch->submitted_list);
b3040e40 2931 INIT_LIST_HEAD(&pch->work_list);
39ff8613 2932 INIT_LIST_HEAD(&pch->completed_list);
b3040e40 2933 spin_lock_init(&pch->lock);
65ad6060 2934 pch->thread = NULL;
b3040e40 2935 pch->chan.device = pd;
f6f2421c 2936 pch->dmac = pl330;
b3040e40
JB
2937
2938 /* Add the channel to the DMAC list */
b3040e40
JB
2939 list_add_tail(&pch->chan.device_node, &pd->channels);
2940 }
2941
93ed5544 2942 if (pdat) {
cd072515 2943 pd->cap_mask = pdat->cap_mask;
93ed5544 2944 } else {
cd072515 2945 dma_cap_set(DMA_MEMCPY, pd->cap_mask);
f6f2421c 2946 if (pcfg->num_peri) {
93ed5544
TA
2947 dma_cap_set(DMA_SLAVE, pd->cap_mask);
2948 dma_cap_set(DMA_CYCLIC, pd->cap_mask);
5557a419 2949 dma_cap_set(DMA_PRIVATE, pd->cap_mask);
93ed5544
TA
2950 }
2951 }
b3040e40
JB
2952
2953 pd->device_alloc_chan_resources = pl330_alloc_chan_resources;
2954 pd->device_free_chan_resources = pl330_free_chan_resources;
2955 pd->device_prep_dma_memcpy = pl330_prep_dma_memcpy;
42bc9cf4 2956 pd->device_prep_dma_cyclic = pl330_prep_dma_cyclic;
b3040e40
JB
2957 pd->device_tx_status = pl330_tx_status;
2958 pd->device_prep_slave_sg = pl330_prep_slave_sg;
740aa957 2959 pd->device_config = pl330_config;
88987d2c 2960 pd->device_pause = pl330_pause;
740aa957 2961 pd->device_terminate_all = pl330_terminate_all;
b3040e40 2962 pd->device_issue_pending = pl330_issue_pending;
dcabe456
MR
2963 pd->src_addr_widths = PL330_DMA_BUSWIDTHS;
2964 pd->dst_addr_widths = PL330_DMA_BUSWIDTHS;
2965 pd->directions = BIT(DMA_DEV_TO_MEM) | BIT(DMA_MEM_TO_DEV);
aee4d1fa 2966 pd->residue_granularity = DMA_RESIDUE_GRANULARITY_SEGMENT;
86a8ce7d
SL
2967 pd->max_burst = ((pl330->quirks & PL330_QUIRK_BROKEN_NO_FLUSHP) ?
2968 1 : PL330_MAX_BURST);
b3040e40
JB
2969
2970 ret = dma_async_device_register(pd);
2971 if (ret) {
2972 dev_err(&adev->dev, "unable to register DMAC\n");
0b94c577
PV
2973 goto probe_err3;
2974 }
2975
2976 if (adev->dev.of_node) {
2977 ret = of_dma_controller_register(adev->dev.of_node,
f6f2421c 2978 of_dma_pl330_xlate, pl330);
0b94c577
PV
2979 if (ret) {
2980 dev_err(&adev->dev,
2981 "unable to register DMA to the generic DT DMA helpers\n");
2982 }
b3040e40 2983 }
b714b84e 2984
f6f2421c 2985 adev->dev.dma_parms = &pl330->dma_parms;
b714b84e 2986
dbaf6d85
VK
2987 /*
2988 * This is the limit for transfers with a buswidth of 1, larger
2989 * buswidths will have larger limits.
2990 */
2991 ret = dma_set_max_seg_size(&adev->dev, 1900800);
2992 if (ret)
2993 dev_err(&adev->dev, "unable to set the seg size\n");
2994
b3040e40 2995
b3040e40 2996 dev_info(&adev->dev,
1f0a5cbf 2997 "Loaded driver for PL330 DMAC-%x\n", adev->periphid);
b3040e40
JB
2998 dev_info(&adev->dev,
2999 "\tDBUFF-%ux%ubytes Num_Chans-%u Num_Peri-%u Num_Events-%u\n",
f6f2421c
LPC
3000 pcfg->data_buf_dep, pcfg->data_bus_width / 8, pcfg->num_chan,
3001 pcfg->num_peri, pcfg->num_events);
b3040e40 3002
ae43b328
KK
3003 pm_runtime_irq_safe(&adev->dev);
3004 pm_runtime_use_autosuspend(&adev->dev);
3005 pm_runtime_set_autosuspend_delay(&adev->dev, PL330_AUTOSUSPEND_DELAY);
3006 pm_runtime_mark_last_busy(&adev->dev);
3007 pm_runtime_put_autosuspend(&adev->dev);
3008
b3040e40 3009 return 0;
0b94c577 3010probe_err3:
0b94c577 3011 /* Idle the DMAC */
f6f2421c 3012 list_for_each_entry_safe(pch, _p, &pl330->ddma.channels,
0b94c577
PV
3013 chan.device_node) {
3014
3015 /* Remove the channel */
3016 list_del(&pch->chan.device_node);
3017
3018 /* Flush the channel */
0f5ebabd 3019 if (pch->thread) {
740aa957 3020 pl330_terminate_all(&pch->chan);
0f5ebabd
KK
3021 pl330_free_chan_resources(&pch->chan);
3022 }
0b94c577 3023 }
b3040e40 3024probe_err2:
f6f2421c 3025 pl330_del(pl330);
b3040e40
JB
3026
3027 return ret;
3028}
3029
4bf27b8b 3030static int pl330_remove(struct amba_device *adev)
b3040e40 3031{
f6f2421c 3032 struct pl330_dmac *pl330 = amba_get_drvdata(adev);
b3040e40 3033 struct dma_pl330_chan *pch, *_p;
46cf94d6 3034 int i, irq;
b3040e40 3035
ae43b328
KK
3036 pm_runtime_get_noresume(pl330->ddma.dev);
3037
0b94c577
PV
3038 if (adev->dev.of_node)
3039 of_dma_controller_free(adev->dev.of_node);
421da89a 3040
46cf94d6
VK
3041 for (i = 0; i < AMBA_NR_IRQS; i++) {
3042 irq = adev->irq[i];
3043 devm_free_irq(&adev->dev, irq, pl330);
3044 }
3045
f6f2421c 3046 dma_async_device_unregister(&pl330->ddma);
b3040e40
JB
3047
3048 /* Idle the DMAC */
f6f2421c 3049 list_for_each_entry_safe(pch, _p, &pl330->ddma.channels,
b3040e40
JB
3050 chan.device_node) {
3051
3052 /* Remove the channel */
3053 list_del(&pch->chan.device_node);
3054
3055 /* Flush the channel */
6e4a2a83 3056 if (pch->thread) {
740aa957 3057 pl330_terminate_all(&pch->chan);
6e4a2a83
KK
3058 pl330_free_chan_resources(&pch->chan);
3059 }
b3040e40
JB
3060 }
3061
f6f2421c 3062 pl330_del(pl330);
b3040e40 3063
b3040e40
JB
3064 return 0;
3065}
3066
3067static struct amba_id pl330_ids[] = {
3068 {
3069 .id = 0x00041330,
3070 .mask = 0x000fffff,
3071 },
3072 { 0, 0 },
3073};
3074
e8fa516a
DM
3075MODULE_DEVICE_TABLE(amba, pl330_ids);
3076
b3040e40
JB
3077static struct amba_driver pl330_driver = {
3078 .drv = {
3079 .owner = THIS_MODULE,
3080 .name = "dma-pl330",
b816ccc5 3081 .pm = &pl330_pm,
b3040e40
JB
3082 },
3083 .id_table = pl330_ids,
3084 .probe = pl330_probe,
3085 .remove = pl330_remove,
3086};
3087
9e5ed094 3088module_amba_driver(pl330_driver);
b3040e40 3089
046209f6 3090MODULE_AUTHOR("Jaswinder Singh <jassisinghbrar@gmail.com>");
b3040e40
JB
3091MODULE_DESCRIPTION("API Driver for PL330 DMAC");
3092MODULE_LICENSE("GPL");