]> git.proxmox.com Git - mirror_ubuntu-focal-kernel.git/blame - drivers/edac/edac_mc.c
EDAC/aspeed: Fix handling of platform_get_irq() error
[mirror_ubuntu-focal-kernel.git] / drivers / edac / edac_mc.c
CommitLineData
da9bb1d2
AC
1/*
2 * edac_mc kernel module
49c0dab7 3 * (C) 2005, 2006 Linux Networx (http://lnxi.com)
da9bb1d2
AC
4 * This file may be distributed under the terms of the
5 * GNU General Public License.
6 *
7 * Written by Thayne Harbaugh
8 * Based on work by Dan Hollis <goemon at anime dot net> and others.
9 * http://www.anime.net/~goemon/linux-ecc/
10 *
11 * Modified by Dave Peterson and Doug Thompson
12 *
13 */
14
da9bb1d2
AC
15#include <linux/module.h>
16#include <linux/proc_fs.h>
17#include <linux/kernel.h>
18#include <linux/types.h>
19#include <linux/smp.h>
20#include <linux/init.h>
21#include <linux/sysctl.h>
22#include <linux/highmem.h>
23#include <linux/timer.h>
24#include <linux/slab.h>
25#include <linux/jiffies.h>
26#include <linux/spinlock.h>
27#include <linux/list.h>
da9bb1d2 28#include <linux/ctype.h>
c0d12172 29#include <linux/edac.h>
53f2d028 30#include <linux/bitops.h>
7c0f6ba6 31#include <linux/uaccess.h>
da9bb1d2 32#include <asm/page.h>
78d88e8a 33#include "edac_mc.h"
7c9281d7 34#include "edac_module.h"
53f2d028
MCC
35#include <ras/ras_event.h>
36
b01aec9b
BP
37#ifdef CONFIG_EDAC_ATOMIC_SCRUB
38#include <asm/edac.h>
39#else
40#define edac_atomic_scrub(va, size) do { } while (0)
41#endif
42
8c22b4fe
BP
43int edac_op_state = EDAC_OPSTATE_INVAL;
44EXPORT_SYMBOL_GPL(edac_op_state);
45
fee27d7d
BP
46static int edac_report = EDAC_REPORTING_ENABLED;
47
da9bb1d2 48/* lock to memory controller's control array */
63b7df91 49static DEFINE_MUTEX(mem_ctls_mutex);
ff6ac2a6 50static LIST_HEAD(mc_devices);
da9bb1d2 51
80cc7d87
MCC
52/*
53 * Used to lock EDAC MC to just one module, avoiding two drivers e. g.
54 * apei/ghes and i7core_edac to be used at the same time.
55 */
3877c7d1 56static const char *edac_mc_owner;
80cc7d87 57
bffc7dec 58int edac_get_report_status(void)
fee27d7d
BP
59{
60 return edac_report;
61}
bffc7dec 62EXPORT_SYMBOL_GPL(edac_get_report_status);
fee27d7d 63
bffc7dec 64void edac_set_report_status(int new)
fee27d7d
BP
65{
66 if (new == EDAC_REPORTING_ENABLED ||
67 new == EDAC_REPORTING_DISABLED ||
68 new == EDAC_REPORTING_FORCE)
69 edac_report = new;
70}
bffc7dec 71EXPORT_SYMBOL_GPL(edac_set_report_status);
fee27d7d
BP
72
73static int edac_report_set(const char *str, const struct kernel_param *kp)
74{
75 if (!str)
76 return -EINVAL;
77
78 if (!strncmp(str, "on", 2))
79 edac_report = EDAC_REPORTING_ENABLED;
80 else if (!strncmp(str, "off", 3))
81 edac_report = EDAC_REPORTING_DISABLED;
82 else if (!strncmp(str, "force", 5))
83 edac_report = EDAC_REPORTING_FORCE;
84
85 return 0;
86}
87
88static int edac_report_get(char *buffer, const struct kernel_param *kp)
89{
90 int ret = 0;
91
92 switch (edac_report) {
93 case EDAC_REPORTING_ENABLED:
94 ret = sprintf(buffer, "on");
95 break;
96 case EDAC_REPORTING_DISABLED:
97 ret = sprintf(buffer, "off");
98 break;
99 case EDAC_REPORTING_FORCE:
100 ret = sprintf(buffer, "force");
101 break;
102 default:
103 ret = -EINVAL;
104 break;
105 }
106
107 return ret;
108}
109
110static const struct kernel_param_ops edac_report_ops = {
111 .set = edac_report_set,
112 .get = edac_report_get,
113};
114
115module_param_cb(edac_report, &edac_report_ops, &edac_report, 0644);
116
d55c79ac
RR
117unsigned int edac_dimm_info_location(struct dimm_info *dimm, char *buf,
118 unsigned int len)
6e84d359
MCC
119{
120 struct mem_ctl_info *mci = dimm->mci;
121 int i, n, count = 0;
122 char *p = buf;
123
124 for (i = 0; i < mci->n_layers; i++) {
125 n = snprintf(p, len, "%s %d ",
126 edac_layer_name[mci->layers[i].type],
127 dimm->location[i]);
128 p += n;
129 len -= n;
130 count += n;
131 if (!len)
132 break;
133 }
134
135 return count;
136}
137
da9bb1d2
AC
138#ifdef CONFIG_EDAC_DEBUG
139
a4b4be3f 140static void edac_mc_dump_channel(struct rank_info *chan)
da9bb1d2 141{
6e84d359
MCC
142 edac_dbg(4, " channel->chan_idx = %d\n", chan->chan_idx);
143 edac_dbg(4, " channel = %p\n", chan);
144 edac_dbg(4, " channel->csrow = %p\n", chan->csrow);
145 edac_dbg(4, " channel->dimm = %p\n", chan->dimm);
4275be63
MCC
146}
147
6e84d359 148static void edac_mc_dump_dimm(struct dimm_info *dimm, int number)
4275be63 149{
6e84d359
MCC
150 char location[80];
151
152 edac_dimm_info_location(dimm, location, sizeof(location));
153
154 edac_dbg(4, "%s%i: %smapped as virtual row %d, chan %d\n",
9713faec 155 dimm->mci->csbased ? "rank" : "dimm",
6e84d359
MCC
156 number, location, dimm->csrow, dimm->cschannel);
157 edac_dbg(4, " dimm = %p\n", dimm);
158 edac_dbg(4, " dimm->label = '%s'\n", dimm->label);
159 edac_dbg(4, " dimm->nr_pages = 0x%x\n", dimm->nr_pages);
160 edac_dbg(4, " dimm->grain = %d\n", dimm->grain);
161 edac_dbg(4, " dimm->nr_pages = 0x%x\n", dimm->nr_pages);
da9bb1d2
AC
162}
163
2da1c119 164static void edac_mc_dump_csrow(struct csrow_info *csrow)
da9bb1d2 165{
6e84d359
MCC
166 edac_dbg(4, "csrow->csrow_idx = %d\n", csrow->csrow_idx);
167 edac_dbg(4, " csrow = %p\n", csrow);
168 edac_dbg(4, " csrow->first_page = 0x%lx\n", csrow->first_page);
169 edac_dbg(4, " csrow->last_page = 0x%lx\n", csrow->last_page);
170 edac_dbg(4, " csrow->page_mask = 0x%lx\n", csrow->page_mask);
171 edac_dbg(4, " csrow->nr_channels = %d\n", csrow->nr_channels);
172 edac_dbg(4, " csrow->channels = %p\n", csrow->channels);
173 edac_dbg(4, " csrow->mci = %p\n", csrow->mci);
da9bb1d2
AC
174}
175
2da1c119 176static void edac_mc_dump_mci(struct mem_ctl_info *mci)
da9bb1d2 177{
956b9ba1
JP
178 edac_dbg(3, "\tmci = %p\n", mci);
179 edac_dbg(3, "\tmci->mtype_cap = %lx\n", mci->mtype_cap);
180 edac_dbg(3, "\tmci->edac_ctl_cap = %lx\n", mci->edac_ctl_cap);
181 edac_dbg(3, "\tmci->edac_cap = %lx\n", mci->edac_cap);
182 edac_dbg(4, "\tmci->edac_check = %p\n", mci->edac_check);
183 edac_dbg(3, "\tmci->nr_csrows = %d, csrows = %p\n",
184 mci->nr_csrows, mci->csrows);
185 edac_dbg(3, "\tmci->nr_dimms = %d, dimms = %p\n",
186 mci->tot_dimms, mci->dimms);
187 edac_dbg(3, "\tdev = %p\n", mci->pdev);
188 edac_dbg(3, "\tmod_name:ctl_name = %s:%s\n",
189 mci->mod_name, mci->ctl_name);
190 edac_dbg(3, "\tpvt_info = %p\n\n", mci->pvt_info);
da9bb1d2
AC
191}
192
24f9a7fe
BP
193#endif /* CONFIG_EDAC_DEBUG */
194
f4ce6eca 195const char * const edac_mem_types[] = {
d6dd77eb
TL
196 [MEM_EMPTY] = "Empty",
197 [MEM_RESERVED] = "Reserved",
198 [MEM_UNKNOWN] = "Unknown",
199 [MEM_FPM] = "FPM",
200 [MEM_EDO] = "EDO",
201 [MEM_BEDO] = "BEDO",
202 [MEM_SDR] = "Unbuffered-SDR",
203 [MEM_RDR] = "Registered-SDR",
204 [MEM_DDR] = "Unbuffered-DDR",
205 [MEM_RDDR] = "Registered-DDR",
206 [MEM_RMBS] = "RMBS",
207 [MEM_DDR2] = "Unbuffered-DDR2",
208 [MEM_FB_DDR2] = "FullyBuffered-DDR2",
209 [MEM_RDDR2] = "Registered-DDR2",
210 [MEM_XDR] = "XDR",
211 [MEM_DDR3] = "Unbuffered-DDR3",
212 [MEM_RDDR3] = "Registered-DDR3",
213 [MEM_LRDDR3] = "Load-Reduced-DDR3-RAM",
214 [MEM_DDR4] = "Unbuffered-DDR4",
001f8613 215 [MEM_RDDR4] = "Registered-DDR4",
b748f2de 216 [MEM_LRDDR4] = "Load-Reduced-DDR4-RAM",
001f8613 217 [MEM_NVDIMM] = "Non-volatile-RAM",
239642fe
BP
218};
219EXPORT_SYMBOL_GPL(edac_mem_types);
220
93e4fe64
MCC
221/**
222 * edac_align_ptr - Prepares the pointer offsets for a single-shot allocation
223 * @p: pointer to a pointer with the memory offset to be used. At
224 * return, this will be incremented to point to the next offset
225 * @size: Size of the data structure to be reserved
226 * @n_elems: Number of elements that should be reserved
da9bb1d2
AC
227 *
228 * If 'size' is a constant, the compiler will optimize this whole function
93e4fe64
MCC
229 * down to either a no-op or the addition of a constant to the value of '*p'.
230 *
231 * The 'p' pointer is absolutely needed to keep the proper advancing
232 * further in memory to the proper offsets when allocating the struct along
233 * with its embedded structs, as edac_device_alloc_ctl_info() does it
234 * above, for example.
235 *
236 * At return, the pointer 'p' will be incremented to be used on a next call
237 * to this function.
da9bb1d2 238 */
d55c79ac 239void *edac_align_ptr(void **p, unsigned int size, int n_elems)
da9bb1d2 240{
d55c79ac 241 unsigned int align, r;
93e4fe64 242 void *ptr = *p;
da9bb1d2 243
93e4fe64
MCC
244 *p += size * n_elems;
245
246 /*
247 * 'p' can possibly be an unaligned item X such that sizeof(X) is
248 * 'size'. Adjust 'p' so that its alignment is at least as
249 * stringent as what the compiler would provide for X and return
250 * the aligned result.
251 * Here we assume that the alignment of a "long long" is the most
da9bb1d2
AC
252 * stringent alignment that the compiler will ever provide by default.
253 * As far as I know, this is a reasonable assumption.
254 */
255 if (size > sizeof(long))
256 align = sizeof(long long);
257 else if (size > sizeof(int))
258 align = sizeof(long);
259 else if (size > sizeof(short))
260 align = sizeof(int);
261 else if (size > sizeof(char))
262 align = sizeof(short);
263 else
079708b9 264 return (char *)ptr;
da9bb1d2 265
8447c4d1 266 r = (unsigned long)p % align;
da9bb1d2
AC
267
268 if (r == 0)
079708b9 269 return (char *)ptr;
da9bb1d2 270
93e4fe64
MCC
271 *p += align - r;
272
7391c6dc 273 return (void *)(((unsigned long)ptr) + align - r);
da9bb1d2
AC
274}
275
faa2ad09
SR
276static void _edac_mc_free(struct mem_ctl_info *mci)
277{
faa2ad09 278 struct csrow_info *csr;
718d5851 279 int i, chn, row;
faa2ad09
SR
280
281 if (mci->dimms) {
718d5851 282 for (i = 0; i < mci->tot_dimms; i++)
faa2ad09
SR
283 kfree(mci->dimms[i]);
284 kfree(mci->dimms);
285 }
718d5851 286
faa2ad09 287 if (mci->csrows) {
718d5851 288 for (row = 0; row < mci->nr_csrows; row++) {
faa2ad09 289 csr = mci->csrows[row];
718d5851
RR
290 if (!csr)
291 continue;
292
293 if (csr->channels) {
294 for (chn = 0; chn < mci->num_cschannel; chn++)
295 kfree(csr->channels[chn]);
296 kfree(csr->channels);
faa2ad09 297 }
718d5851 298 kfree(csr);
faa2ad09
SR
299 }
300 kfree(mci->csrows);
301 }
302 kfree(mci);
303}
304
d55c79ac
RR
305struct mem_ctl_info *edac_mc_alloc(unsigned int mc_num,
306 unsigned int n_layers,
ca0907b9 307 struct edac_mc_layer *layers,
d55c79ac 308 unsigned int sz_pvt)
da9bb1d2
AC
309{
310 struct mem_ctl_info *mci;
4275be63 311 struct edac_mc_layer *layer;
de3910eb
MCC
312 struct csrow_info *csr;
313 struct rank_info *chan;
a7d7d2e1 314 struct dimm_info *dimm;
4275be63 315 u32 *ce_per_layer[EDAC_MAX_LAYERS], *ue_per_layer[EDAC_MAX_LAYERS];
d55c79ac
RR
316 unsigned int pos[EDAC_MAX_LAYERS];
317 unsigned int size, tot_dimms = 1, count = 1;
318 unsigned int tot_csrows = 1, tot_channels = 1, tot_errcount = 0;
5926ff50 319 void *pvt, *p, *ptr = NULL;
de3910eb 320 int i, j, row, chn, n, len, off;
4275be63
MCC
321 bool per_rank = false;
322
323 BUG_ON(n_layers > EDAC_MAX_LAYERS || n_layers == 0);
324 /*
325 * Calculate the total amount of dimms and csrows/cschannels while
326 * in the old API emulation mode
327 */
328 for (i = 0; i < n_layers; i++) {
329 tot_dimms *= layers[i].size;
330 if (layers[i].is_virt_csrow)
331 tot_csrows *= layers[i].size;
332 else
333 tot_channels *= layers[i].size;
334
335 if (layers[i].type == EDAC_MC_LAYER_CHIP_SELECT)
336 per_rank = true;
337 }
da9bb1d2
AC
338
339 /* Figure out the offsets of the various items from the start of an mc
340 * structure. We want the alignment of each item to be at least as
341 * stringent as what the compiler would provide if we could simply
342 * hardcode everything into a single struct.
343 */
93e4fe64 344 mci = edac_align_ptr(&ptr, sizeof(*mci), 1);
4275be63 345 layer = edac_align_ptr(&ptr, sizeof(*layer), n_layers);
4275be63
MCC
346 for (i = 0; i < n_layers; i++) {
347 count *= layers[i].size;
956b9ba1 348 edac_dbg(4, "errcount layer %d size %d\n", i, count);
4275be63
MCC
349 ce_per_layer[i] = edac_align_ptr(&ptr, sizeof(u32), count);
350 ue_per_layer[i] = edac_align_ptr(&ptr, sizeof(u32), count);
351 tot_errcount += 2 * count;
352 }
353
956b9ba1 354 edac_dbg(4, "allocating %d error counters\n", tot_errcount);
93e4fe64 355 pvt = edac_align_ptr(&ptr, sz_pvt, 1);
079708b9 356 size = ((unsigned long)pvt) + sz_pvt;
da9bb1d2 357
956b9ba1
JP
358 edac_dbg(1, "allocating %u bytes for mci data (%d %s, %d csrows/channels)\n",
359 size,
360 tot_dimms,
361 per_rank ? "ranks" : "dimms",
362 tot_csrows * tot_channels);
de3910eb 363
8096cfaf
DT
364 mci = kzalloc(size, GFP_KERNEL);
365 if (mci == NULL)
da9bb1d2
AC
366 return NULL;
367
368 /* Adjust pointers so they point within the memory we just allocated
369 * rather than an imaginary chunk of memory located at address 0.
370 */
4275be63 371 layer = (struct edac_mc_layer *)(((char *)mci) + ((unsigned long)layer));
4275be63
MCC
372 for (i = 0; i < n_layers; i++) {
373 mci->ce_per_layer[i] = (u32 *)((char *)mci + ((unsigned long)ce_per_layer[i]));
374 mci->ue_per_layer[i] = (u32 *)((char *)mci + ((unsigned long)ue_per_layer[i]));
375 }
079708b9 376 pvt = sz_pvt ? (((char *)mci) + ((unsigned long)pvt)) : NULL;
da9bb1d2 377
b8f6f975 378 /* setup index and various internal pointers */
4275be63 379 mci->mc_idx = mc_num;
4275be63 380 mci->tot_dimms = tot_dimms;
da9bb1d2 381 mci->pvt_info = pvt;
4275be63
MCC
382 mci->n_layers = n_layers;
383 mci->layers = layer;
384 memcpy(mci->layers, layers, sizeof(*layer) * n_layers);
385 mci->nr_csrows = tot_csrows;
386 mci->num_cschannel = tot_channels;
9713faec 387 mci->csbased = per_rank;
da9bb1d2 388
a7d7d2e1 389 /*
de3910eb 390 * Alocate and fill the csrow/channels structs
a7d7d2e1 391 */
d3d09e18 392 mci->csrows = kcalloc(tot_csrows, sizeof(*mci->csrows), GFP_KERNEL);
de3910eb
MCC
393 if (!mci->csrows)
394 goto error;
4275be63 395 for (row = 0; row < tot_csrows; row++) {
de3910eb
MCC
396 csr = kzalloc(sizeof(**mci->csrows), GFP_KERNEL);
397 if (!csr)
398 goto error;
399 mci->csrows[row] = csr;
4275be63
MCC
400 csr->csrow_idx = row;
401 csr->mci = mci;
402 csr->nr_channels = tot_channels;
d3d09e18 403 csr->channels = kcalloc(tot_channels, sizeof(*csr->channels),
de3910eb
MCC
404 GFP_KERNEL);
405 if (!csr->channels)
406 goto error;
4275be63
MCC
407
408 for (chn = 0; chn < tot_channels; chn++) {
de3910eb
MCC
409 chan = kzalloc(sizeof(**csr->channels), GFP_KERNEL);
410 if (!chan)
411 goto error;
412 csr->channels[chn] = chan;
da9bb1d2 413 chan->chan_idx = chn;
4275be63
MCC
414 chan->csrow = csr;
415 }
416 }
417
418 /*
de3910eb 419 * Allocate and fill the dimm structs
4275be63 420 */
d3d09e18 421 mci->dimms = kcalloc(tot_dimms, sizeof(*mci->dimms), GFP_KERNEL);
de3910eb
MCC
422 if (!mci->dimms)
423 goto error;
424
4275be63
MCC
425 memset(&pos, 0, sizeof(pos));
426 row = 0;
427 chn = 0;
4275be63 428 for (i = 0; i < tot_dimms; i++) {
de3910eb
MCC
429 chan = mci->csrows[row]->channels[chn];
430 off = EDAC_DIMM_OFF(layer, n_layers, pos[0], pos[1], pos[2]);
431 if (off < 0 || off >= tot_dimms) {
432 edac_mc_printk(mci, KERN_ERR, "EDAC core bug: EDAC_DIMM_OFF is trying to do an illegal data access\n");
433 goto error;
434 }
4275be63 435
de3910eb 436 dimm = kzalloc(sizeof(**mci->dimms), GFP_KERNEL);
08a4a136
DC
437 if (!dimm)
438 goto error;
de3910eb 439 mci->dimms[off] = dimm;
4275be63 440 dimm->mci = mci;
4275be63 441
5926ff50
MCC
442 /*
443 * Copy DIMM location and initialize it.
444 */
445 len = sizeof(dimm->label);
446 p = dimm->label;
447 n = snprintf(p, len, "mc#%u", mc_num);
448 p += n;
449 len -= n;
450 for (j = 0; j < n_layers; j++) {
451 n = snprintf(p, len, "%s#%u",
452 edac_layer_name[layers[j].type],
453 pos[j]);
454 p += n;
455 len -= n;
4275be63
MCC
456 dimm->location[j] = pos[j];
457
5926ff50
MCC
458 if (len <= 0)
459 break;
460 }
461
4275be63
MCC
462 /* Link it to the csrows old API data */
463 chan->dimm = dimm;
464 dimm->csrow = row;
465 dimm->cschannel = chn;
466
467 /* Increment csrow location */
24bef66e 468 if (layers[0].is_virt_csrow) {
4275be63 469 chn++;
24bef66e
MCC
470 if (chn == tot_channels) {
471 chn = 0;
472 row++;
473 }
474 } else {
475 row++;
476 if (row == tot_csrows) {
477 row = 0;
478 chn++;
479 }
4275be63 480 }
a7d7d2e1 481
4275be63
MCC
482 /* Increment dimm location */
483 for (j = n_layers - 1; j >= 0; j--) {
484 pos[j]++;
485 if (pos[j] < layers[j].size)
486 break;
487 pos[j] = 0;
da9bb1d2
AC
488 }
489 }
490
81d87cb1 491 mci->op_state = OP_ALLOC;
8096cfaf 492
da9bb1d2 493 return mci;
de3910eb
MCC
494
495error:
faa2ad09 496 _edac_mc_free(mci);
de3910eb
MCC
497
498 return NULL;
4275be63 499}
9110540f 500EXPORT_SYMBOL_GPL(edac_mc_alloc);
da9bb1d2 501
da9bb1d2
AC
502void edac_mc_free(struct mem_ctl_info *mci)
503{
956b9ba1 504 edac_dbg(1, "\n");
bbc560ae 505
610cbb83
RR
506 if (device_is_registered(&mci->dev))
507 edac_unregister_sysfs(mci);
faa2ad09 508
610cbb83 509 _edac_mc_free(mci);
da9bb1d2 510}
9110540f 511EXPORT_SYMBOL_GPL(edac_mc_free);
da9bb1d2 512
d7fc9d77
YG
513bool edac_has_mcs(void)
514{
515 bool ret;
516
517 mutex_lock(&mem_ctls_mutex);
518
519 ret = list_empty(&mc_devices);
520
521 mutex_unlock(&mem_ctls_mutex);
522
523 return !ret;
524}
525EXPORT_SYMBOL_GPL(edac_has_mcs);
526
c73e8833
BP
527/* Caller must hold mem_ctls_mutex */
528static struct mem_ctl_info *__find_mci_by_dev(struct device *dev)
da9bb1d2
AC
529{
530 struct mem_ctl_info *mci;
531 struct list_head *item;
532
956b9ba1 533 edac_dbg(3, "\n");
da9bb1d2
AC
534
535 list_for_each(item, &mc_devices) {
536 mci = list_entry(item, struct mem_ctl_info, link);
537
fd687502 538 if (mci->pdev == dev)
da9bb1d2
AC
539 return mci;
540 }
541
542 return NULL;
543}
c73e8833
BP
544
545/**
546 * find_mci_by_dev
547 *
548 * scan list of controllers looking for the one that manages
549 * the 'dev' device
550 * @dev: pointer to a struct device related with the MCI
551 */
552struct mem_ctl_info *find_mci_by_dev(struct device *dev)
553{
554 struct mem_ctl_info *ret;
555
556 mutex_lock(&mem_ctls_mutex);
557 ret = __find_mci_by_dev(dev);
558 mutex_unlock(&mem_ctls_mutex);
559
560 return ret;
561}
939747bd 562EXPORT_SYMBOL_GPL(find_mci_by_dev);
da9bb1d2 563
81d87cb1
DJ
564/*
565 * edac_mc_workq_function
566 * performs the operation scheduled by a workq request
567 */
81d87cb1
DJ
568static void edac_mc_workq_function(struct work_struct *work_req)
569{
fbeb4384 570 struct delayed_work *d_work = to_delayed_work(work_req);
81d87cb1 571 struct mem_ctl_info *mci = to_edac_mem_ctl_work(d_work);
81d87cb1
DJ
572
573 mutex_lock(&mem_ctls_mutex);
574
06e912d4 575 if (mci->op_state != OP_RUNNING_POLL) {
bf52fa4a
DT
576 mutex_unlock(&mem_ctls_mutex);
577 return;
578 }
579
d3116a08 580 if (edac_op_state == EDAC_OPSTATE_POLL)
81d87cb1
DJ
581 mci->edac_check(mci);
582
81d87cb1
DJ
583 mutex_unlock(&mem_ctls_mutex);
584
06e912d4 585 /* Queue ourselves again. */
c4cf3b45 586 edac_queue_work(&mci->work, msecs_to_jiffies(edac_mc_get_poll_msec()));
81d87cb1
DJ
587}
588
81d87cb1 589/*
bce19683
DT
590 * edac_mc_reset_delay_period(unsigned long value)
591 *
592 * user space has updated our poll period value, need to
593 * reset our workq delays
81d87cb1 594 */
9da21b15 595void edac_mc_reset_delay_period(unsigned long value)
81d87cb1 596{
bce19683
DT
597 struct mem_ctl_info *mci;
598 struct list_head *item;
599
600 mutex_lock(&mem_ctls_mutex);
601
bce19683
DT
602 list_for_each(item, &mc_devices) {
603 mci = list_entry(item, struct mem_ctl_info, link);
604
fbedcaf4
NK
605 if (mci->op_state == OP_RUNNING_POLL)
606 edac_mod_work(&mci->work, value);
bce19683 607 }
81d87cb1
DJ
608 mutex_unlock(&mem_ctls_mutex);
609}
610
bce19683
DT
611
612
2d7bbb91
DT
613/* Return 0 on success, 1 on failure.
614 * Before calling this function, caller must
615 * assign a unique value to mci->mc_idx.
bf52fa4a
DT
616 *
617 * locking model:
618 *
619 * called with the mem_ctls_mutex lock held
2d7bbb91 620 */
079708b9 621static int add_mc_to_global_list(struct mem_ctl_info *mci)
da9bb1d2
AC
622{
623 struct list_head *item, *insert_before;
624 struct mem_ctl_info *p;
da9bb1d2 625
2d7bbb91 626 insert_before = &mc_devices;
da9bb1d2 627
c73e8833 628 p = __find_mci_by_dev(mci->pdev);
bf52fa4a 629 if (unlikely(p != NULL))
2d7bbb91 630 goto fail0;
da9bb1d2 631
2d7bbb91
DT
632 list_for_each(item, &mc_devices) {
633 p = list_entry(item, struct mem_ctl_info, link);
da9bb1d2 634
2d7bbb91
DT
635 if (p->mc_idx >= mci->mc_idx) {
636 if (unlikely(p->mc_idx == mci->mc_idx))
637 goto fail1;
da9bb1d2 638
2d7bbb91
DT
639 insert_before = item;
640 break;
da9bb1d2 641 }
da9bb1d2
AC
642 }
643
644 list_add_tail_rcu(&mci->link, insert_before);
645 return 0;
2d7bbb91 646
052dfb45 647fail0:
2d7bbb91 648 edac_printk(KERN_WARNING, EDAC_MC,
fd687502 649 "%s (%s) %s %s already assigned %d\n", dev_name(p->pdev),
17aa7e03 650 edac_dev_name(mci), p->mod_name, p->ctl_name, p->mc_idx);
2d7bbb91
DT
651 return 1;
652
052dfb45 653fail1:
2d7bbb91 654 edac_printk(KERN_WARNING, EDAC_MC,
052dfb45
DT
655 "bug in low-level driver: attempt to assign\n"
656 " duplicate mc_idx %d in %s()\n", p->mc_idx, __func__);
2d7bbb91 657 return 1;
da9bb1d2
AC
658}
659
80cc7d87 660static int del_mc_from_global_list(struct mem_ctl_info *mci)
a1d03fcc
DP
661{
662 list_del_rcu(&mci->link);
e2e77098
LJ
663
664 /* these are for safe removal of devices from global list while
665 * NMI handlers may be traversing list
666 */
667 synchronize_rcu();
668 INIT_LIST_HEAD(&mci->link);
80cc7d87 669
97bb6c17 670 return list_empty(&mc_devices);
a1d03fcc
DP
671}
672
079708b9 673struct mem_ctl_info *edac_mc_find(int idx)
5da0831c 674{
29a0c843 675 struct mem_ctl_info *mci;
5da0831c 676 struct list_head *item;
c73e8833
BP
677
678 mutex_lock(&mem_ctls_mutex);
5da0831c
DT
679
680 list_for_each(item, &mc_devices) {
681 mci = list_entry(item, struct mem_ctl_info, link);
29a0c843
RR
682 if (mci->mc_idx == idx)
683 goto unlock;
5da0831c
DT
684 }
685
29a0c843 686 mci = NULL;
c73e8833
BP
687unlock:
688 mutex_unlock(&mem_ctls_mutex);
689 return mci;
5da0831c
DT
690}
691EXPORT_SYMBOL(edac_mc_find);
692
3877c7d1
TK
693const char *edac_get_owner(void)
694{
695 return edac_mc_owner;
696}
697EXPORT_SYMBOL_GPL(edac_get_owner);
da9bb1d2
AC
698
699/* FIXME - should a warning be printed if no error detection? correction? */
4e8d230d
TI
700int edac_mc_add_mc_with_groups(struct mem_ctl_info *mci,
701 const struct attribute_group **groups)
da9bb1d2 702{
80cc7d87 703 int ret = -EINVAL;
956b9ba1 704 edac_dbg(0, "\n");
b8f6f975 705
da9bb1d2
AC
706#ifdef CONFIG_EDAC_DEBUG
707 if (edac_debug_level >= 3)
708 edac_mc_dump_mci(mci);
e7ecd891 709
da9bb1d2
AC
710 if (edac_debug_level >= 4) {
711 int i;
712
713 for (i = 0; i < mci->nr_csrows; i++) {
6e84d359
MCC
714 struct csrow_info *csrow = mci->csrows[i];
715 u32 nr_pages = 0;
da9bb1d2 716 int j;
e7ecd891 717
6e84d359
MCC
718 for (j = 0; j < csrow->nr_channels; j++)
719 nr_pages += csrow->channels[j]->dimm->nr_pages;
720 if (!nr_pages)
721 continue;
722 edac_mc_dump_csrow(csrow);
723 for (j = 0; j < csrow->nr_channels; j++)
724 if (csrow->channels[j]->dimm->nr_pages)
725 edac_mc_dump_channel(csrow->channels[j]);
da9bb1d2 726 }
4275be63 727 for (i = 0; i < mci->tot_dimms; i++)
6e84d359
MCC
728 if (mci->dimms[i]->nr_pages)
729 edac_mc_dump_dimm(mci->dimms[i], i);
da9bb1d2
AC
730 }
731#endif
63b7df91 732 mutex_lock(&mem_ctls_mutex);
da9bb1d2 733
80cc7d87
MCC
734 if (edac_mc_owner && edac_mc_owner != mci->mod_name) {
735 ret = -EPERM;
736 goto fail0;
737 }
738
da9bb1d2 739 if (add_mc_to_global_list(mci))
028a7b6d 740 goto fail0;
da9bb1d2
AC
741
742 /* set load time so that error rate can be tracked */
743 mci->start_time = jiffies;
744
861e6ed6 745 mci->bus = edac_get_sysfs_subsys();
88d84ac9 746
4e8d230d 747 if (edac_create_sysfs_mci_device(mci, groups)) {
9794f33d 748 edac_mc_printk(mci, KERN_WARNING,
052dfb45 749 "failed to create sysfs device\n");
9794f33d 750 goto fail1;
751 }
da9bb1d2 752
09667606 753 if (mci->edac_check) {
81d87cb1
DJ
754 mci->op_state = OP_RUNNING_POLL;
755
626a7a4d
BP
756 INIT_DELAYED_WORK(&mci->work, edac_mc_workq_function);
757 edac_queue_work(&mci->work, msecs_to_jiffies(edac_mc_get_poll_msec()));
758
81d87cb1
DJ
759 } else {
760 mci->op_state = OP_RUNNING_INTERRUPT;
761 }
762
da9bb1d2 763 /* Report action taken */
7270a608
RR
764 edac_mc_printk(mci, KERN_INFO,
765 "Giving out device to module %s controller %s: DEV %s (%s)\n",
766 mci->mod_name, mci->ctl_name, mci->dev_name,
767 edac_op_state_to_string(mci->op_state));
da9bb1d2 768
80cc7d87
MCC
769 edac_mc_owner = mci->mod_name;
770
63b7df91 771 mutex_unlock(&mem_ctls_mutex);
028a7b6d 772 return 0;
da9bb1d2 773
052dfb45 774fail1:
028a7b6d
DP
775 del_mc_from_global_list(mci);
776
052dfb45 777fail0:
63b7df91 778 mutex_unlock(&mem_ctls_mutex);
80cc7d87 779 return ret;
da9bb1d2 780}
4e8d230d 781EXPORT_SYMBOL_GPL(edac_mc_add_mc_with_groups);
da9bb1d2 782
079708b9 783struct mem_ctl_info *edac_mc_del_mc(struct device *dev)
da9bb1d2 784{
18dbc337 785 struct mem_ctl_info *mci;
da9bb1d2 786
956b9ba1 787 edac_dbg(0, "\n");
bf52fa4a 788
63b7df91 789 mutex_lock(&mem_ctls_mutex);
18dbc337 790
bf52fa4a 791 /* find the requested mci struct in the global list */
c73e8833 792 mci = __find_mci_by_dev(dev);
bf52fa4a 793 if (mci == NULL) {
63b7df91 794 mutex_unlock(&mem_ctls_mutex);
18dbc337
DP
795 return NULL;
796 }
797
09667606
BP
798 /* mark MCI offline: */
799 mci->op_state = OP_OFFLINE;
800
97bb6c17 801 if (del_mc_from_global_list(mci))
80cc7d87 802 edac_mc_owner = NULL;
bf52fa4a 803
09667606 804 mutex_unlock(&mem_ctls_mutex);
bb31b312 805
09667606 806 if (mci->edac_check)
626a7a4d 807 edac_stop_work(&mci->work);
bb31b312
BP
808
809 /* remove from sysfs */
bf52fa4a
DT
810 edac_remove_sysfs_mci_device(mci);
811
537fba28 812 edac_printk(KERN_INFO, EDAC_MC,
052dfb45 813 "Removed device %d for %s %s: DEV %s\n", mci->mc_idx,
17aa7e03 814 mci->mod_name, mci->ctl_name, edac_dev_name(mci));
bf52fa4a 815
18dbc337 816 return mci;
da9bb1d2 817}
9110540f 818EXPORT_SYMBOL_GPL(edac_mc_del_mc);
da9bb1d2 819
2da1c119
AB
820static void edac_mc_scrub_block(unsigned long page, unsigned long offset,
821 u32 size)
da9bb1d2
AC
822{
823 struct page *pg;
824 void *virt_addr;
825 unsigned long flags = 0;
826
956b9ba1 827 edac_dbg(3, "\n");
da9bb1d2
AC
828
829 /* ECC error page was not in our memory. Ignore it. */
079708b9 830 if (!pfn_valid(page))
da9bb1d2
AC
831 return;
832
833 /* Find the actual page structure then map it and fix */
834 pg = pfn_to_page(page);
835
836 if (PageHighMem(pg))
837 local_irq_save(flags);
838
4e5df7ca 839 virt_addr = kmap_atomic(pg);
da9bb1d2
AC
840
841 /* Perform architecture specific atomic scrub operation */
b01aec9b 842 edac_atomic_scrub(virt_addr + offset, size);
da9bb1d2
AC
843
844 /* Unmap and complete */
4e5df7ca 845 kunmap_atomic(virt_addr);
da9bb1d2
AC
846
847 if (PageHighMem(pg))
848 local_irq_restore(flags);
849}
850
da9bb1d2 851/* FIXME - should return -1 */
e7ecd891 852int edac_mc_find_csrow_by_page(struct mem_ctl_info *mci, unsigned long page)
da9bb1d2 853{
de3910eb 854 struct csrow_info **csrows = mci->csrows;
a895bf8b 855 int row, i, j, n;
da9bb1d2 856
956b9ba1 857 edac_dbg(1, "MC%d: 0x%lx\n", mci->mc_idx, page);
da9bb1d2
AC
858 row = -1;
859
860 for (i = 0; i < mci->nr_csrows; i++) {
de3910eb 861 struct csrow_info *csrow = csrows[i];
a895bf8b
MCC
862 n = 0;
863 for (j = 0; j < csrow->nr_channels; j++) {
de3910eb 864 struct dimm_info *dimm = csrow->channels[j]->dimm;
a895bf8b
MCC
865 n += dimm->nr_pages;
866 }
867 if (n == 0)
da9bb1d2
AC
868 continue;
869
956b9ba1
JP
870 edac_dbg(3, "MC%d: first(0x%lx) page(0x%lx) last(0x%lx) mask(0x%lx)\n",
871 mci->mc_idx,
872 csrow->first_page, page, csrow->last_page,
873 csrow->page_mask);
da9bb1d2
AC
874
875 if ((page >= csrow->first_page) &&
876 (page <= csrow->last_page) &&
877 ((page & csrow->page_mask) ==
878 (csrow->first_page & csrow->page_mask))) {
879 row = i;
880 break;
881 }
882 }
883
884 if (row == -1)
537fba28 885 edac_mc_printk(mci, KERN_ERR,
052dfb45
DT
886 "could not look up page error address %lx\n",
887 (unsigned long)page);
da9bb1d2
AC
888
889 return row;
890}
9110540f 891EXPORT_SYMBOL_GPL(edac_mc_find_csrow_by_page);
da9bb1d2 892
4275be63
MCC
893const char *edac_layer_name[] = {
894 [EDAC_MC_LAYER_BRANCH] = "branch",
895 [EDAC_MC_LAYER_CHANNEL] = "channel",
896 [EDAC_MC_LAYER_SLOT] = "slot",
897 [EDAC_MC_LAYER_CHIP_SELECT] = "csrow",
c66b5a79 898 [EDAC_MC_LAYER_ALL_MEM] = "memory",
4275be63
MCC
899};
900EXPORT_SYMBOL_GPL(edac_layer_name);
901
902static void edac_inc_ce_error(struct mem_ctl_info *mci,
9eb07a7f
MCC
903 bool enable_per_layer_report,
904 const int pos[EDAC_MAX_LAYERS],
905 const u16 count)
da9bb1d2 906{
4275be63 907 int i, index = 0;
da9bb1d2 908
9eb07a7f 909 mci->ce_mc += count;
da9bb1d2 910
4275be63 911 if (!enable_per_layer_report) {
9eb07a7f 912 mci->ce_noinfo_count += count;
da9bb1d2
AC
913 return;
914 }
e7ecd891 915
4275be63
MCC
916 for (i = 0; i < mci->n_layers; i++) {
917 if (pos[i] < 0)
918 break;
919 index += pos[i];
9eb07a7f 920 mci->ce_per_layer[i][index] += count;
4275be63
MCC
921
922 if (i < mci->n_layers - 1)
923 index *= mci->layers[i + 1].size;
924 }
925}
926
927static void edac_inc_ue_error(struct mem_ctl_info *mci,
928 bool enable_per_layer_report,
9eb07a7f
MCC
929 const int pos[EDAC_MAX_LAYERS],
930 const u16 count)
4275be63
MCC
931{
932 int i, index = 0;
933
9eb07a7f 934 mci->ue_mc += count;
4275be63
MCC
935
936 if (!enable_per_layer_report) {
993f88f1 937 mci->ue_noinfo_count += count;
da9bb1d2
AC
938 return;
939 }
940
4275be63
MCC
941 for (i = 0; i < mci->n_layers; i++) {
942 if (pos[i] < 0)
943 break;
944 index += pos[i];
9eb07a7f 945 mci->ue_per_layer[i][index] += count;
a7d7d2e1 946
4275be63
MCC
947 if (i < mci->n_layers - 1)
948 index *= mci->layers[i + 1].size;
949 }
950}
da9bb1d2 951
4275be63 952static void edac_ce_error(struct mem_ctl_info *mci,
9eb07a7f 953 const u16 error_count,
4275be63
MCC
954 const int pos[EDAC_MAX_LAYERS],
955 const char *msg,
956 const char *location,
957 const char *label,
958 const char *detail,
959 const char *other_detail,
960 const bool enable_per_layer_report,
961 const unsigned long page_frame_number,
962 const unsigned long offset_in_page,
53f2d028 963 long grain)
4275be63
MCC
964{
965 unsigned long remapped_page;
f430d570
BP
966 char *msg_aux = "";
967
968 if (*msg)
969 msg_aux = " ";
4275be63
MCC
970
971 if (edac_mc_get_log_ce()) {
972 if (other_detail && *other_detail)
973 edac_mc_printk(mci, KERN_WARNING,
f430d570
BP
974 "%d CE %s%son %s (%s %s - %s)\n",
975 error_count, msg, msg_aux, label,
976 location, detail, other_detail);
4275be63
MCC
977 else
978 edac_mc_printk(mci, KERN_WARNING,
f430d570
BP
979 "%d CE %s%son %s (%s %s)\n",
980 error_count, msg, msg_aux, label,
981 location, detail);
4275be63 982 }
9eb07a7f 983 edac_inc_ce_error(mci, enable_per_layer_report, pos, error_count);
da9bb1d2 984
aa2064d7 985 if (mci->scrub_mode == SCRUB_SW_SRC) {
da9bb1d2 986 /*
4275be63
MCC
987 * Some memory controllers (called MCs below) can remap
988 * memory so that it is still available at a different
989 * address when PCI devices map into memory.
990 * MC's that can't do this, lose the memory where PCI
991 * devices are mapped. This mapping is MC-dependent
992 * and so we call back into the MC driver for it to
993 * map the MC page to a physical (CPU) page which can
994 * then be mapped to a virtual page - which can then
995 * be scrubbed.
996 */
da9bb1d2 997 remapped_page = mci->ctl_page_to_phys ?
052dfb45
DT
998 mci->ctl_page_to_phys(mci, page_frame_number) :
999 page_frame_number;
da9bb1d2 1000
4275be63
MCC
1001 edac_mc_scrub_block(remapped_page,
1002 offset_in_page, grain);
da9bb1d2
AC
1003 }
1004}
1005
4275be63 1006static void edac_ue_error(struct mem_ctl_info *mci,
9eb07a7f 1007 const u16 error_count,
4275be63
MCC
1008 const int pos[EDAC_MAX_LAYERS],
1009 const char *msg,
1010 const char *location,
1011 const char *label,
1012 const char *detail,
1013 const char *other_detail,
1014 const bool enable_per_layer_report)
da9bb1d2 1015{
f430d570
BP
1016 char *msg_aux = "";
1017
1018 if (*msg)
1019 msg_aux = " ";
1020
4275be63
MCC
1021 if (edac_mc_get_log_ue()) {
1022 if (other_detail && *other_detail)
1023 edac_mc_printk(mci, KERN_WARNING,
f430d570
BP
1024 "%d UE %s%son %s (%s %s - %s)\n",
1025 error_count, msg, msg_aux, label,
1026 location, detail, other_detail);
4275be63
MCC
1027 else
1028 edac_mc_printk(mci, KERN_WARNING,
f430d570
BP
1029 "%d UE %s%son %s (%s %s)\n",
1030 error_count, msg, msg_aux, label,
1031 location, detail);
4275be63 1032 }
e7ecd891 1033
4275be63
MCC
1034 if (edac_mc_get_panic_on_ue()) {
1035 if (other_detail && *other_detail)
f430d570
BP
1036 panic("UE %s%son %s (%s%s - %s)\n",
1037 msg, msg_aux, label, location, detail, other_detail);
4275be63 1038 else
f430d570
BP
1039 panic("UE %s%son %s (%s%s)\n",
1040 msg, msg_aux, label, location, detail);
4275be63
MCC
1041 }
1042
9eb07a7f 1043 edac_inc_ue_error(mci, enable_per_layer_report, pos, error_count);
da9bb1d2
AC
1044}
1045
e7e24830
MCC
1046void edac_raw_mc_handle_error(const enum hw_event_mc_err_type type,
1047 struct mem_ctl_info *mci,
1048 struct edac_raw_error_desc *e)
1049{
1050 char detail[80];
1051 int pos[EDAC_MAX_LAYERS] = { e->top_layer, e->mid_layer, e->low_layer };
1052
1053 /* Memory type dependent details about the error */
1054 if (type == HW_EVENT_ERR_CORRECTED) {
1055 snprintf(detail, sizeof(detail),
1056 "page:0x%lx offset:0x%lx grain:%ld syndrome:0x%lx",
1057 e->page_frame_number, e->offset_in_page,
1058 e->grain, e->syndrome);
1059 edac_ce_error(mci, e->error_count, pos, e->msg, e->location, e->label,
1060 detail, e->other_detail, e->enable_per_layer_report,
1061 e->page_frame_number, e->offset_in_page, e->grain);
1062 } else {
1063 snprintf(detail, sizeof(detail),
1064 "page:0x%lx offset:0x%lx grain:%ld",
1065 e->page_frame_number, e->offset_in_page, e->grain);
1066
1067 edac_ue_error(mci, e->error_count, pos, e->msg, e->location, e->label,
1068 detail, e->other_detail, e->enable_per_layer_report);
1069 }
1070
1071
1072}
1073EXPORT_SYMBOL_GPL(edac_raw_mc_handle_error);
53f2d028 1074
4275be63
MCC
1075void edac_mc_handle_error(const enum hw_event_mc_err_type type,
1076 struct mem_ctl_info *mci,
9eb07a7f 1077 const u16 error_count,
4275be63
MCC
1078 const unsigned long page_frame_number,
1079 const unsigned long offset_in_page,
1080 const unsigned long syndrome,
53f2d028
MCC
1081 const int top_layer,
1082 const int mid_layer,
1083 const int low_layer,
4275be63 1084 const char *msg,
03f7eae8 1085 const char *other_detail)
da9bb1d2 1086{
4275be63
MCC
1087 char *p;
1088 int row = -1, chan = -1;
53f2d028 1089 int pos[EDAC_MAX_LAYERS] = { top_layer, mid_layer, low_layer };
c7ef7645 1090 int i, n_labels = 0;
53f2d028 1091 u8 grain_bits;
c7ef7645 1092 struct edac_raw_error_desc *e = &mci->error_desc;
da9bb1d2 1093
956b9ba1 1094 edac_dbg(3, "MC%d\n", mci->mc_idx);
da9bb1d2 1095
c7ef7645
MCC
1096 /* Fills the error report buffer */
1097 memset(e, 0, sizeof (*e));
1098 e->error_count = error_count;
1099 e->top_layer = top_layer;
1100 e->mid_layer = mid_layer;
1101 e->low_layer = low_layer;
1102 e->page_frame_number = page_frame_number;
1103 e->offset_in_page = offset_in_page;
1104 e->syndrome = syndrome;
1105 e->msg = msg;
1106 e->other_detail = other_detail;
1107
4275be63
MCC
1108 /*
1109 * Check if the event report is consistent and if the memory
1110 * location is known. If it is known, enable_per_layer_report will be
1111 * true, the DIMM(s) label info will be filled and the per-layer
1112 * error counters will be incremented.
1113 */
1114 for (i = 0; i < mci->n_layers; i++) {
1115 if (pos[i] >= (int)mci->layers[i].size) {
4275be63
MCC
1116
1117 edac_mc_printk(mci, KERN_ERR,
1118 "INTERNAL ERROR: %s value is out of range (%d >= %d)\n",
1119 edac_layer_name[mci->layers[i].type],
1120 pos[i], mci->layers[i].size);
1121 /*
1122 * Instead of just returning it, let's use what's
1123 * known about the error. The increment routines and
1124 * the DIMM filter logic will do the right thing by
1125 * pointing the likely damaged DIMMs.
1126 */
1127 pos[i] = -1;
1128 }
1129 if (pos[i] >= 0)
c7ef7645 1130 e->enable_per_layer_report = true;
da9bb1d2
AC
1131 }
1132
4275be63
MCC
1133 /*
1134 * Get the dimm label/grain that applies to the match criteria.
1135 * As the error algorithm may not be able to point to just one memory
1136 * stick, the logic here will get all possible labels that could
1137 * pottentially be affected by the error.
1138 * On FB-DIMM memory controllers, for uncorrected errors, it is common
1139 * to have only the MC channel and the MC dimm (also called "branch")
1140 * but the channel is not known, as the memory is arranged in pairs,
1141 * where each memory belongs to a separate channel within the same
1142 * branch.
1143 */
c7ef7645 1144 p = e->label;
4275be63 1145 *p = '\0';
4da1b7bf 1146
4275be63 1147 for (i = 0; i < mci->tot_dimms; i++) {
de3910eb 1148 struct dimm_info *dimm = mci->dimms[i];
da9bb1d2 1149
53f2d028 1150 if (top_layer >= 0 && top_layer != dimm->location[0])
4275be63 1151 continue;
53f2d028 1152 if (mid_layer >= 0 && mid_layer != dimm->location[1])
4275be63 1153 continue;
53f2d028 1154 if (low_layer >= 0 && low_layer != dimm->location[2])
4275be63 1155 continue;
da9bb1d2 1156
4275be63 1157 /* get the max grain, over the error match range */
c7ef7645
MCC
1158 if (dimm->grain > e->grain)
1159 e->grain = dimm->grain;
9794f33d 1160
4275be63
MCC
1161 /*
1162 * If the error is memory-controller wide, there's no need to
1163 * seek for the affected DIMMs because the whole
1164 * channel/memory controller/... may be affected.
1165 * Also, don't show errors for empty DIMM slots.
1166 */
c7ef7645
MCC
1167 if (e->enable_per_layer_report && dimm->nr_pages) {
1168 if (n_labels >= EDAC_MAX_LABELS) {
1169 e->enable_per_layer_report = false;
1170 break;
1171 }
1172 n_labels++;
1173 if (p != e->label) {
4275be63
MCC
1174 strcpy(p, OTHER_LABEL);
1175 p += strlen(OTHER_LABEL);
1176 }
1177 strcpy(p, dimm->label);
1178 p += strlen(p);
1179 *p = '\0';
1180
1181 /*
1182 * get csrow/channel of the DIMM, in order to allow
1183 * incrementing the compat API counters
1184 */
956b9ba1 1185 edac_dbg(4, "%s csrows map: (%d,%d)\n",
9713faec 1186 mci->csbased ? "rank" : "dimm",
956b9ba1 1187 dimm->csrow, dimm->cschannel);
4275be63
MCC
1188 if (row == -1)
1189 row = dimm->csrow;
1190 else if (row >= 0 && row != dimm->csrow)
1191 row = -2;
1192
1193 if (chan == -1)
1194 chan = dimm->cschannel;
1195 else if (chan >= 0 && chan != dimm->cschannel)
1196 chan = -2;
1197 }
9794f33d 1198 }
1199
c7ef7645
MCC
1200 if (!e->enable_per_layer_report) {
1201 strcpy(e->label, "any memory");
4275be63 1202 } else {
956b9ba1 1203 edac_dbg(4, "csrow/channel to increment: (%d,%d)\n", row, chan);
c7ef7645
MCC
1204 if (p == e->label)
1205 strcpy(e->label, "unknown memory");
4275be63
MCC
1206 if (type == HW_EVENT_ERR_CORRECTED) {
1207 if (row >= 0) {
9eb07a7f 1208 mci->csrows[row]->ce_count += error_count;
4275be63 1209 if (chan >= 0)
9eb07a7f 1210 mci->csrows[row]->channels[chan]->ce_count += error_count;
4275be63
MCC
1211 }
1212 } else
1213 if (row >= 0)
9eb07a7f 1214 mci->csrows[row]->ue_count += error_count;
9794f33d 1215 }
1216
4275be63 1217 /* Fill the RAM location data */
c7ef7645 1218 p = e->location;
4da1b7bf 1219
4275be63
MCC
1220 for (i = 0; i < mci->n_layers; i++) {
1221 if (pos[i] < 0)
1222 continue;
9794f33d 1223
4275be63
MCC
1224 p += sprintf(p, "%s:%d ",
1225 edac_layer_name[mci->layers[i].type],
1226 pos[i]);
9794f33d 1227 }
c7ef7645 1228 if (p > e->location)
53f2d028
MCC
1229 *(p - 1) = '\0';
1230
3724ace5
RR
1231 /* Sanity-check driver-supplied grain value. */
1232 if (WARN_ON_ONCE(!e->grain))
1233 e->grain = 1;
1234
1235 grain_bits = fls_long(e->grain - 1);
be1d1629 1236
3724ace5 1237 /* Report the error via the trace interface */
be1d1629
BP
1238 if (IS_ENABLED(CONFIG_RAS))
1239 trace_mc_event(type, e->msg, e->label, e->error_count,
1240 mci->mc_idx, e->top_layer, e->mid_layer,
1241 e->low_layer,
1242 (e->page_frame_number << PAGE_SHIFT) | e->offset_in_page,
1243 grain_bits, e->syndrome, e->other_detail);
a7d7d2e1 1244
e7e24830 1245 edac_raw_mc_handle_error(type, mci, e);
9794f33d 1246}
4275be63 1247EXPORT_SYMBOL_GPL(edac_mc_handle_error);