]> git.proxmox.com Git - mirror_ubuntu-bionic-kernel.git/blame - drivers/firewire/ohci.c
firewire: add CSR CYCLE_TIME write support
[mirror_ubuntu-bionic-kernel.git] / drivers / firewire / ohci.c
CommitLineData
c781c06d
KH
1/*
2 * Driver for OHCI 1394 controllers
ed568912 3 *
ed568912
KH
4 * Copyright (C) 2003-2006 Kristian Hoegsberg <krh@bitplanet.net>
5 *
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License as published by
8 * the Free Software Foundation; either version 2 of the License, or
9 * (at your option) any later version.
10 *
11 * This program is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
14 * GNU General Public License for more details.
15 *
16 * You should have received a copy of the GNU General Public License
17 * along with this program; if not, write to the Free Software Foundation,
18 * Inc., 59 Temple Place - Suite 330, Boston, MA 02111-1307, USA.
19 */
20
e524f616 21#include <linux/compiler.h>
ed568912 22#include <linux/delay.h>
e8ca9702 23#include <linux/device.h>
cf3e72fd 24#include <linux/dma-mapping.h>
77c9a5da 25#include <linux/firewire.h>
e8ca9702 26#include <linux/firewire-constants.h>
c26f0234 27#include <linux/gfp.h>
a7fb60db
SR
28#include <linux/init.h>
29#include <linux/interrupt.h>
e8ca9702 30#include <linux/io.h>
a7fb60db 31#include <linux/kernel.h>
e8ca9702 32#include <linux/list.h>
faa2fb4e 33#include <linux/mm.h>
a7fb60db 34#include <linux/module.h>
ad3c0fe8 35#include <linux/moduleparam.h>
a7fb60db 36#include <linux/pci.h>
fc383796 37#include <linux/pci_ids.h>
c26f0234 38#include <linux/spinlock.h>
e8ca9702 39#include <linux/string.h>
cf3e72fd 40
e8ca9702 41#include <asm/byteorder.h>
c26f0234 42#include <asm/page.h>
ee71c2f9 43#include <asm/system.h>
ed568912 44
ea8d006b
SR
45#ifdef CONFIG_PPC_PMAC
46#include <asm/pmac_feature.h>
47#endif
48
77c9a5da
SR
49#include "core.h"
50#include "ohci.h"
ed568912 51
a77754a7
KH
52#define DESCRIPTOR_OUTPUT_MORE 0
53#define DESCRIPTOR_OUTPUT_LAST (1 << 12)
54#define DESCRIPTOR_INPUT_MORE (2 << 12)
55#define DESCRIPTOR_INPUT_LAST (3 << 12)
56#define DESCRIPTOR_STATUS (1 << 11)
57#define DESCRIPTOR_KEY_IMMEDIATE (2 << 8)
58#define DESCRIPTOR_PING (1 << 7)
59#define DESCRIPTOR_YY (1 << 6)
60#define DESCRIPTOR_NO_IRQ (0 << 4)
61#define DESCRIPTOR_IRQ_ERROR (1 << 4)
62#define DESCRIPTOR_IRQ_ALWAYS (3 << 4)
63#define DESCRIPTOR_BRANCH_ALWAYS (3 << 2)
64#define DESCRIPTOR_WAIT (3 << 0)
ed568912
KH
65
66struct descriptor {
67 __le16 req_count;
68 __le16 control;
69 __le32 data_address;
70 __le32 branch_address;
71 __le16 res_count;
72 __le16 transfer_status;
73} __attribute__((aligned(16)));
74
a77754a7
KH
75#define CONTROL_SET(regs) (regs)
76#define CONTROL_CLEAR(regs) ((regs) + 4)
77#define COMMAND_PTR(regs) ((regs) + 12)
78#define CONTEXT_MATCH(regs) ((regs) + 16)
72e318e0 79
32b46093 80struct ar_buffer {
ed568912 81 struct descriptor descriptor;
32b46093
KH
82 struct ar_buffer *next;
83 __le32 data[0];
84};
ed568912 85
32b46093
KH
86struct ar_context {
87 struct fw_ohci *ohci;
88 struct ar_buffer *current_buffer;
89 struct ar_buffer *last_buffer;
90 void *pointer;
72e318e0 91 u32 regs;
ed568912
KH
92 struct tasklet_struct tasklet;
93};
94
30200739
KH
95struct context;
96
97typedef int (*descriptor_callback_t)(struct context *ctx,
98 struct descriptor *d,
99 struct descriptor *last);
fe5ca634
DM
100
101/*
102 * A buffer that contains a block of DMA-able coherent memory used for
103 * storing a portion of a DMA descriptor program.
104 */
105struct descriptor_buffer {
106 struct list_head list;
107 dma_addr_t buffer_bus;
108 size_t buffer_size;
109 size_t used;
110 struct descriptor buffer[0];
111};
112
30200739 113struct context {
373b2edd 114 struct fw_ohci *ohci;
30200739 115 u32 regs;
fe5ca634 116 int total_allocation;
373b2edd 117
fe5ca634
DM
118 /*
119 * List of page-sized buffers for storing DMA descriptors.
120 * Head of list contains buffers in use and tail of list contains
121 * free buffers.
122 */
123 struct list_head buffer_list;
124
125 /*
126 * Pointer to a buffer inside buffer_list that contains the tail
127 * end of the current DMA program.
128 */
129 struct descriptor_buffer *buffer_tail;
130
131 /*
132 * The descriptor containing the branch address of the first
133 * descriptor that has not yet been filled by the device.
134 */
135 struct descriptor *last;
136
137 /*
138 * The last descriptor in the DMA program. It contains the branch
139 * address that must be updated upon appending a new descriptor.
140 */
141 struct descriptor *prev;
30200739
KH
142
143 descriptor_callback_t callback;
144
373b2edd 145 struct tasklet_struct tasklet;
30200739 146};
30200739 147
a77754a7
KH
148#define IT_HEADER_SY(v) ((v) << 0)
149#define IT_HEADER_TCODE(v) ((v) << 4)
150#define IT_HEADER_CHANNEL(v) ((v) << 8)
151#define IT_HEADER_TAG(v) ((v) << 14)
152#define IT_HEADER_SPEED(v) ((v) << 16)
153#define IT_HEADER_DATA_LENGTH(v) ((v) << 16)
ed568912
KH
154
155struct iso_context {
156 struct fw_iso_context base;
30200739 157 struct context context;
0642b657 158 int excess_bytes;
9b32d5f3
KH
159 void *header;
160 size_t header_length;
ed568912
KH
161};
162
163#define CONFIG_ROM_SIZE 1024
164
165struct fw_ohci {
166 struct fw_card card;
167
168 __iomem char *registers;
e636fe25 169 int node_id;
ed568912 170 int generation;
e09770db 171 int request_generation; /* for timestamping incoming requests */
4a635593 172 unsigned quirks;
ed568912 173
c781c06d
KH
174 /*
175 * Spinlock for accessing fw_ohci data. Never call out of
176 * this driver with this lock held.
177 */
ed568912 178 spinlock_t lock;
ed568912
KH
179
180 struct ar_context ar_request_ctx;
181 struct ar_context ar_response_ctx;
f319b6a0
KH
182 struct context at_request_ctx;
183 struct context at_response_ctx;
ed568912
KH
184
185 u32 it_context_mask;
186 struct iso_context *it_context_list;
4817ed24 187 u64 ir_context_channels;
ed568912
KH
188 u32 ir_context_mask;
189 struct iso_context *ir_context_list;
ecb1cf9c
SR
190
191 __be32 *config_rom;
192 dma_addr_t config_rom_bus;
193 __be32 *next_config_rom;
194 dma_addr_t next_config_rom_bus;
195 __be32 next_header;
196
197 __le32 *self_id_cpu;
198 dma_addr_t self_id_bus;
199 struct tasklet_struct bus_reset_tasklet;
200
201 u32 self_id_buffer[512];
ed568912
KH
202};
203
95688e97 204static inline struct fw_ohci *fw_ohci(struct fw_card *card)
ed568912
KH
205{
206 return container_of(card, struct fw_ohci, card);
207}
208
295e3feb
KH
209#define IT_CONTEXT_CYCLE_MATCH_ENABLE 0x80000000
210#define IR_CONTEXT_BUFFER_FILL 0x80000000
211#define IR_CONTEXT_ISOCH_HEADER 0x40000000
212#define IR_CONTEXT_CYCLE_MATCH_ENABLE 0x20000000
213#define IR_CONTEXT_MULTI_CHANNEL_MODE 0x10000000
214#define IR_CONTEXT_DUAL_BUFFER_MODE 0x08000000
ed568912
KH
215
216#define CONTEXT_RUN 0x8000
217#define CONTEXT_WAKE 0x1000
218#define CONTEXT_DEAD 0x0800
219#define CONTEXT_ACTIVE 0x0400
220
8b7b6afa 221#define OHCI1394_MAX_AT_REQ_RETRIES 0xf
ed568912
KH
222#define OHCI1394_MAX_AT_RESP_RETRIES 0x2
223#define OHCI1394_MAX_PHYS_RESP_RETRIES 0x8
224
ed568912
KH
225#define OHCI1394_REGISTER_SIZE 0x800
226#define OHCI_LOOP_COUNT 500
227#define OHCI1394_PCI_HCI_Control 0x40
228#define SELF_ID_BUF_SIZE 0x800
32b46093 229#define OHCI_TCODE_PHY_PACKET 0x0e
e364cf4e 230#define OHCI_VERSION_1_1 0x010010
0edeefd9 231
ed568912
KH
232static char ohci_driver_name[] = KBUILD_MODNAME;
233
262444ee 234#define PCI_DEVICE_ID_JMICRON_JMB38X_FW 0x2380
8301b91b
CL
235#define PCI_DEVICE_ID_TI_TSB12LV22 0x8009
236
4a635593
SR
237#define QUIRK_CYCLE_TIMER 1
238#define QUIRK_RESET_PACKET 2
239#define QUIRK_BE_HEADERS 4
925e7a65 240#define QUIRK_NO_1394A 8
262444ee 241#define QUIRK_NO_MSI 16
4a635593
SR
242
243/* In case of multiple matches in ohci_quirks[], only the first one is used. */
244static const struct {
245 unsigned short vendor, device, flags;
246} ohci_quirks[] = {
8301b91b 247 {PCI_VENDOR_ID_TI, PCI_DEVICE_ID_TI_TSB12LV22, QUIRK_CYCLE_TIMER |
925e7a65
CL
248 QUIRK_RESET_PACKET |
249 QUIRK_NO_1394A},
4a635593
SR
250 {PCI_VENDOR_ID_TI, PCI_ANY_ID, QUIRK_RESET_PACKET},
251 {PCI_VENDOR_ID_AL, PCI_ANY_ID, QUIRK_CYCLE_TIMER},
262444ee 252 {PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB38X_FW, QUIRK_NO_MSI},
4a635593
SR
253 {PCI_VENDOR_ID_NEC, PCI_ANY_ID, QUIRK_CYCLE_TIMER},
254 {PCI_VENDOR_ID_VIA, PCI_ANY_ID, QUIRK_CYCLE_TIMER},
255 {PCI_VENDOR_ID_APPLE, PCI_DEVICE_ID_APPLE_UNI_N_FW, QUIRK_BE_HEADERS},
256};
257
3e9cc2f3
SR
258/* This overrides anything that was found in ohci_quirks[]. */
259static int param_quirks;
260module_param_named(quirks, param_quirks, int, 0644);
261MODULE_PARM_DESC(quirks, "Chip quirks (default = 0"
262 ", nonatomic cycle timer = " __stringify(QUIRK_CYCLE_TIMER)
263 ", reset packet generation = " __stringify(QUIRK_RESET_PACKET)
264 ", AR/selfID endianess = " __stringify(QUIRK_BE_HEADERS)
925e7a65 265 ", no 1394a enhancements = " __stringify(QUIRK_NO_1394A)
262444ee 266 ", disable MSI = " __stringify(QUIRK_NO_MSI)
3e9cc2f3
SR
267 ")");
268
a007bb85 269#define OHCI_PARAM_DEBUG_AT_AR 1
ad3c0fe8 270#define OHCI_PARAM_DEBUG_SELFIDS 2
a007bb85
SR
271#define OHCI_PARAM_DEBUG_IRQS 4
272#define OHCI_PARAM_DEBUG_BUSRESETS 8 /* only effective before chip init */
ad3c0fe8 273
5da3dac8
SR
274#ifdef CONFIG_FIREWIRE_OHCI_DEBUG
275
ad3c0fe8
SR
276static int param_debug;
277module_param_named(debug, param_debug, int, 0644);
278MODULE_PARM_DESC(debug, "Verbose logging (default = 0"
ad3c0fe8 279 ", AT/AR events = " __stringify(OHCI_PARAM_DEBUG_AT_AR)
a007bb85
SR
280 ", self-IDs = " __stringify(OHCI_PARAM_DEBUG_SELFIDS)
281 ", IRQs = " __stringify(OHCI_PARAM_DEBUG_IRQS)
282 ", busReset events = " __stringify(OHCI_PARAM_DEBUG_BUSRESETS)
ad3c0fe8
SR
283 ", or a combination, or all = -1)");
284
285static void log_irqs(u32 evt)
286{
a007bb85
SR
287 if (likely(!(param_debug &
288 (OHCI_PARAM_DEBUG_IRQS | OHCI_PARAM_DEBUG_BUSRESETS))))
289 return;
290
291 if (!(param_debug & OHCI_PARAM_DEBUG_IRQS) &&
292 !(evt & OHCI1394_busReset))
ad3c0fe8
SR
293 return;
294
168cf9af 295 fw_notify("IRQ %08x%s%s%s%s%s%s%s%s%s%s%s%s%s\n", evt,
161b96e7
SR
296 evt & OHCI1394_selfIDComplete ? " selfID" : "",
297 evt & OHCI1394_RQPkt ? " AR_req" : "",
298 evt & OHCI1394_RSPkt ? " AR_resp" : "",
299 evt & OHCI1394_reqTxComplete ? " AT_req" : "",
300 evt & OHCI1394_respTxComplete ? " AT_resp" : "",
301 evt & OHCI1394_isochRx ? " IR" : "",
302 evt & OHCI1394_isochTx ? " IT" : "",
303 evt & OHCI1394_postedWriteErr ? " postedWriteErr" : "",
304 evt & OHCI1394_cycleTooLong ? " cycleTooLong" : "",
5ed1f321 305 evt & OHCI1394_cycleInconsistent ? " cycleInconsistent" : "",
161b96e7
SR
306 evt & OHCI1394_regAccessFail ? " regAccessFail" : "",
307 evt & OHCI1394_busReset ? " busReset" : "",
308 evt & ~(OHCI1394_selfIDComplete | OHCI1394_RQPkt |
309 OHCI1394_RSPkt | OHCI1394_reqTxComplete |
310 OHCI1394_respTxComplete | OHCI1394_isochRx |
311 OHCI1394_isochTx | OHCI1394_postedWriteErr |
168cf9af 312 OHCI1394_cycleTooLong | OHCI1394_cycleInconsistent |
161b96e7 313 OHCI1394_regAccessFail | OHCI1394_busReset)
ad3c0fe8
SR
314 ? " ?" : "");
315}
316
317static const char *speed[] = {
318 [0] = "S100", [1] = "S200", [2] = "S400", [3] = "beta",
319};
320static const char *power[] = {
321 [0] = "+0W", [1] = "+15W", [2] = "+30W", [3] = "+45W",
322 [4] = "-3W", [5] = " ?W", [6] = "-3..-6W", [7] = "-3..-10W",
323};
324static const char port[] = { '.', '-', 'p', 'c', };
325
326static char _p(u32 *s, int shift)
327{
328 return port[*s >> shift & 3];
329}
330
08ddb2f4 331static void log_selfids(int node_id, int generation, int self_id_count, u32 *s)
ad3c0fe8
SR
332{
333 if (likely(!(param_debug & OHCI_PARAM_DEBUG_SELFIDS)))
334 return;
335
161b96e7
SR
336 fw_notify("%d selfIDs, generation %d, local node ID %04x\n",
337 self_id_count, generation, node_id);
ad3c0fe8
SR
338
339 for (; self_id_count--; ++s)
340 if ((*s & 1 << 23) == 0)
161b96e7
SR
341 fw_notify("selfID 0: %08x, phy %d [%c%c%c] "
342 "%s gc=%d %s %s%s%s\n",
343 *s, *s >> 24 & 63, _p(s, 6), _p(s, 4), _p(s, 2),
344 speed[*s >> 14 & 3], *s >> 16 & 63,
345 power[*s >> 8 & 7], *s >> 22 & 1 ? "L" : "",
346 *s >> 11 & 1 ? "c" : "", *s & 2 ? "i" : "");
ad3c0fe8 347 else
161b96e7
SR
348 fw_notify("selfID n: %08x, phy %d [%c%c%c%c%c%c%c%c]\n",
349 *s, *s >> 24 & 63,
350 _p(s, 16), _p(s, 14), _p(s, 12), _p(s, 10),
351 _p(s, 8), _p(s, 6), _p(s, 4), _p(s, 2));
ad3c0fe8
SR
352}
353
354static const char *evts[] = {
355 [0x00] = "evt_no_status", [0x01] = "-reserved-",
356 [0x02] = "evt_long_packet", [0x03] = "evt_missing_ack",
357 [0x04] = "evt_underrun", [0x05] = "evt_overrun",
358 [0x06] = "evt_descriptor_read", [0x07] = "evt_data_read",
359 [0x08] = "evt_data_write", [0x09] = "evt_bus_reset",
360 [0x0a] = "evt_timeout", [0x0b] = "evt_tcode_err",
361 [0x0c] = "-reserved-", [0x0d] = "-reserved-",
362 [0x0e] = "evt_unknown", [0x0f] = "evt_flushed",
363 [0x10] = "-reserved-", [0x11] = "ack_complete",
364 [0x12] = "ack_pending ", [0x13] = "-reserved-",
365 [0x14] = "ack_busy_X", [0x15] = "ack_busy_A",
366 [0x16] = "ack_busy_B", [0x17] = "-reserved-",
367 [0x18] = "-reserved-", [0x19] = "-reserved-",
368 [0x1a] = "-reserved-", [0x1b] = "ack_tardy",
369 [0x1c] = "-reserved-", [0x1d] = "ack_data_error",
370 [0x1e] = "ack_type_error", [0x1f] = "-reserved-",
371 [0x20] = "pending/cancelled",
372};
373static const char *tcodes[] = {
374 [0x0] = "QW req", [0x1] = "BW req",
375 [0x2] = "W resp", [0x3] = "-reserved-",
376 [0x4] = "QR req", [0x5] = "BR req",
377 [0x6] = "QR resp", [0x7] = "BR resp",
378 [0x8] = "cycle start", [0x9] = "Lk req",
379 [0xa] = "async stream packet", [0xb] = "Lk resp",
380 [0xc] = "-reserved-", [0xd] = "-reserved-",
381 [0xe] = "link internal", [0xf] = "-reserved-",
382};
383static const char *phys[] = {
384 [0x0] = "phy config packet", [0x1] = "link-on packet",
385 [0x2] = "self-id packet", [0x3] = "-reserved-",
386};
387
388static void log_ar_at_event(char dir, int speed, u32 *header, int evt)
389{
390 int tcode = header[0] >> 4 & 0xf;
391 char specific[12];
392
393 if (likely(!(param_debug & OHCI_PARAM_DEBUG_AT_AR)))
394 return;
395
396 if (unlikely(evt >= ARRAY_SIZE(evts)))
397 evt = 0x1f;
398
08ddb2f4 399 if (evt == OHCI1394_evt_bus_reset) {
161b96e7
SR
400 fw_notify("A%c evt_bus_reset, generation %d\n",
401 dir, (header[2] >> 16) & 0xff);
08ddb2f4
SR
402 return;
403 }
404
ad3c0fe8 405 if (header[0] == ~header[1]) {
161b96e7
SR
406 fw_notify("A%c %s, %s, %08x\n",
407 dir, evts[evt], phys[header[0] >> 30 & 0x3], header[0]);
ad3c0fe8
SR
408 return;
409 }
410
411 switch (tcode) {
412 case 0x0: case 0x6: case 0x8:
413 snprintf(specific, sizeof(specific), " = %08x",
414 be32_to_cpu((__force __be32)header[3]));
415 break;
416 case 0x1: case 0x5: case 0x7: case 0x9: case 0xb:
417 snprintf(specific, sizeof(specific), " %x,%x",
418 header[3] >> 16, header[3] & 0xffff);
419 break;
420 default:
421 specific[0] = '\0';
422 }
423
424 switch (tcode) {
425 case 0xe: case 0xa:
161b96e7 426 fw_notify("A%c %s, %s\n", dir, evts[evt], tcodes[tcode]);
ad3c0fe8
SR
427 break;
428 case 0x0: case 0x1: case 0x4: case 0x5: case 0x9:
161b96e7
SR
429 fw_notify("A%c spd %x tl %02x, "
430 "%04x -> %04x, %s, "
431 "%s, %04x%08x%s\n",
432 dir, speed, header[0] >> 10 & 0x3f,
433 header[1] >> 16, header[0] >> 16, evts[evt],
434 tcodes[tcode], header[1] & 0xffff, header[2], specific);
ad3c0fe8
SR
435 break;
436 default:
161b96e7
SR
437 fw_notify("A%c spd %x tl %02x, "
438 "%04x -> %04x, %s, "
439 "%s%s\n",
440 dir, speed, header[0] >> 10 & 0x3f,
441 header[1] >> 16, header[0] >> 16, evts[evt],
442 tcodes[tcode], specific);
ad3c0fe8
SR
443 }
444}
445
446#else
447
5da3dac8
SR
448#define param_debug 0
449static inline void log_irqs(u32 evt) {}
450static inline void log_selfids(int node_id, int generation, int self_id_count, u32 *s) {}
451static inline void log_ar_at_event(char dir, int speed, u32 *header, int evt) {}
ad3c0fe8
SR
452
453#endif /* CONFIG_FIREWIRE_OHCI_DEBUG */
454
95688e97 455static inline void reg_write(const struct fw_ohci *ohci, int offset, u32 data)
ed568912
KH
456{
457 writel(data, ohci->registers + offset);
458}
459
95688e97 460static inline u32 reg_read(const struct fw_ohci *ohci, int offset)
ed568912
KH
461{
462 return readl(ohci->registers + offset);
463}
464
95688e97 465static inline void flush_writes(const struct fw_ohci *ohci)
ed568912
KH
466{
467 /* Do a dummy read to flush writes. */
468 reg_read(ohci, OHCI1394_Version);
469}
470
35d999b1 471static int read_phy_reg(struct fw_ohci *ohci, int addr)
ed568912 472{
4a96b4fc 473 u32 val;
35d999b1 474 int i;
ed568912
KH
475
476 reg_write(ohci, OHCI1394_PhyControl, OHCI1394_PhyControl_Read(addr));
153e3979 477 for (i = 0; i < 3 + 100; i++) {
35d999b1
SR
478 val = reg_read(ohci, OHCI1394_PhyControl);
479 if (val & OHCI1394_PhyControl_ReadDone)
480 return OHCI1394_PhyControl_ReadData(val);
481
153e3979
CL
482 /*
483 * Try a few times without waiting. Sleeping is necessary
484 * only when the link/PHY interface is busy.
485 */
486 if (i >= 3)
487 msleep(1);
ed568912 488 }
35d999b1 489 fw_error("failed to read phy reg\n");
ed568912 490
35d999b1
SR
491 return -EBUSY;
492}
4a96b4fc 493
35d999b1
SR
494static int write_phy_reg(const struct fw_ohci *ohci, int addr, u32 val)
495{
496 int i;
497
498 reg_write(ohci, OHCI1394_PhyControl,
499 OHCI1394_PhyControl_Write(addr, val));
153e3979 500 for (i = 0; i < 3 + 100; i++) {
35d999b1
SR
501 val = reg_read(ohci, OHCI1394_PhyControl);
502 if (!(val & OHCI1394_PhyControl_WritePending))
503 return 0;
504
153e3979
CL
505 if (i >= 3)
506 msleep(1);
35d999b1
SR
507 }
508 fw_error("failed to write phy reg\n");
509
510 return -EBUSY;
4a96b4fc
CL
511}
512
513static int ohci_update_phy_reg(struct fw_card *card, int addr,
514 int clear_bits, int set_bits)
515{
516 struct fw_ohci *ohci = fw_ohci(card);
35d999b1 517 int ret;
4a96b4fc 518
35d999b1
SR
519 ret = read_phy_reg(ohci, addr);
520 if (ret < 0)
521 return ret;
4a96b4fc 522
e7014dad
CL
523 /*
524 * The interrupt status bits are cleared by writing a one bit.
525 * Avoid clearing them unless explicitly requested in set_bits.
526 */
527 if (addr == 5)
528 clear_bits |= PHY_INT_STATUS_BITS;
529
35d999b1 530 return write_phy_reg(ohci, addr, (ret & ~clear_bits) | set_bits);
ed568912
KH
531}
532
35d999b1 533static int read_paged_phy_reg(struct fw_ohci *ohci, int page, int addr)
925e7a65 534{
35d999b1 535 int ret;
925e7a65 536
35d999b1
SR
537 ret = ohci_update_phy_reg(&ohci->card, 7, PHY_PAGE_SELECT, page << 5);
538 if (ret < 0)
539 return ret;
925e7a65 540
35d999b1 541 return read_phy_reg(ohci, addr);
925e7a65
CL
542}
543
32b46093 544static int ar_context_add_page(struct ar_context *ctx)
ed568912 545{
32b46093
KH
546 struct device *dev = ctx->ohci->card.device;
547 struct ar_buffer *ab;
f5101d58 548 dma_addr_t uninitialized_var(ab_bus);
32b46093
KH
549 size_t offset;
550
bde1709a 551 ab = dma_alloc_coherent(dev, PAGE_SIZE, &ab_bus, GFP_ATOMIC);
32b46093
KH
552 if (ab == NULL)
553 return -ENOMEM;
554
a55709ba 555 ab->next = NULL;
2d826cc5 556 memset(&ab->descriptor, 0, sizeof(ab->descriptor));
a77754a7
KH
557 ab->descriptor.control = cpu_to_le16(DESCRIPTOR_INPUT_MORE |
558 DESCRIPTOR_STATUS |
559 DESCRIPTOR_BRANCH_ALWAYS);
32b46093
KH
560 offset = offsetof(struct ar_buffer, data);
561 ab->descriptor.req_count = cpu_to_le16(PAGE_SIZE - offset);
562 ab->descriptor.data_address = cpu_to_le32(ab_bus + offset);
563 ab->descriptor.res_count = cpu_to_le16(PAGE_SIZE - offset);
564 ab->descriptor.branch_address = 0;
565
ec839e43 566 ctx->last_buffer->descriptor.branch_address = cpu_to_le32(ab_bus | 1);
32b46093
KH
567 ctx->last_buffer->next = ab;
568 ctx->last_buffer = ab;
569
a77754a7 570 reg_write(ctx->ohci, CONTROL_SET(ctx->regs), CONTEXT_WAKE);
ed568912 571 flush_writes(ctx->ohci);
32b46093
KH
572
573 return 0;
ed568912
KH
574}
575
a55709ba
JF
576static void ar_context_release(struct ar_context *ctx)
577{
578 struct ar_buffer *ab, *ab_next;
579 size_t offset;
580 dma_addr_t ab_bus;
581
582 for (ab = ctx->current_buffer; ab; ab = ab_next) {
583 ab_next = ab->next;
584 offset = offsetof(struct ar_buffer, data);
585 ab_bus = le32_to_cpu(ab->descriptor.data_address) - offset;
586 dma_free_coherent(ctx->ohci->card.device, PAGE_SIZE,
587 ab, ab_bus);
588 }
589}
590
11bf20ad
SR
591#if defined(CONFIG_PPC_PMAC) && defined(CONFIG_PPC32)
592#define cond_le32_to_cpu(v) \
4a635593 593 (ohci->quirks & QUIRK_BE_HEADERS ? (__force __u32)(v) : le32_to_cpu(v))
11bf20ad
SR
594#else
595#define cond_le32_to_cpu(v) le32_to_cpu(v)
596#endif
597
32b46093 598static __le32 *handle_ar_packet(struct ar_context *ctx, __le32 *buffer)
ed568912 599{
ed568912 600 struct fw_ohci *ohci = ctx->ohci;
2639a6fb
KH
601 struct fw_packet p;
602 u32 status, length, tcode;
43286568 603 int evt;
2639a6fb 604
11bf20ad
SR
605 p.header[0] = cond_le32_to_cpu(buffer[0]);
606 p.header[1] = cond_le32_to_cpu(buffer[1]);
607 p.header[2] = cond_le32_to_cpu(buffer[2]);
2639a6fb
KH
608
609 tcode = (p.header[0] >> 4) & 0x0f;
610 switch (tcode) {
611 case TCODE_WRITE_QUADLET_REQUEST:
612 case TCODE_READ_QUADLET_RESPONSE:
32b46093 613 p.header[3] = (__force __u32) buffer[3];
2639a6fb 614 p.header_length = 16;
32b46093 615 p.payload_length = 0;
2639a6fb
KH
616 break;
617
2639a6fb 618 case TCODE_READ_BLOCK_REQUEST :
11bf20ad 619 p.header[3] = cond_le32_to_cpu(buffer[3]);
32b46093
KH
620 p.header_length = 16;
621 p.payload_length = 0;
622 break;
623
624 case TCODE_WRITE_BLOCK_REQUEST:
2639a6fb
KH
625 case TCODE_READ_BLOCK_RESPONSE:
626 case TCODE_LOCK_REQUEST:
627 case TCODE_LOCK_RESPONSE:
11bf20ad 628 p.header[3] = cond_le32_to_cpu(buffer[3]);
2639a6fb 629 p.header_length = 16;
32b46093 630 p.payload_length = p.header[3] >> 16;
2639a6fb
KH
631 break;
632
633 case TCODE_WRITE_RESPONSE:
634 case TCODE_READ_QUADLET_REQUEST:
32b46093 635 case OHCI_TCODE_PHY_PACKET:
2639a6fb 636 p.header_length = 12;
32b46093 637 p.payload_length = 0;
2639a6fb 638 break;
ccff9629
SR
639
640 default:
641 /* FIXME: Stop context, discard everything, and restart? */
642 p.header_length = 0;
643 p.payload_length = 0;
2639a6fb 644 }
ed568912 645
32b46093
KH
646 p.payload = (void *) buffer + p.header_length;
647
648 /* FIXME: What to do about evt_* errors? */
649 length = (p.header_length + p.payload_length + 3) / 4;
11bf20ad 650 status = cond_le32_to_cpu(buffer[length]);
43286568 651 evt = (status >> 16) & 0x1f;
32b46093 652
43286568 653 p.ack = evt - 16;
32b46093
KH
654 p.speed = (status >> 21) & 0x7;
655 p.timestamp = status & 0xffff;
656 p.generation = ohci->request_generation;
ed568912 657
43286568 658 log_ar_at_event('R', p.speed, p.header, evt);
ad3c0fe8 659
c781c06d
KH
660 /*
661 * The OHCI bus reset handler synthesizes a phy packet with
ed568912
KH
662 * the new generation number when a bus reset happens (see
663 * section 8.4.2.3). This helps us determine when a request
664 * was received and make sure we send the response in the same
665 * generation. We only need this for requests; for responses
666 * we use the unique tlabel for finding the matching
c781c06d 667 * request.
d34316a4
SR
668 *
669 * Alas some chips sometimes emit bus reset packets with a
670 * wrong generation. We set the correct generation for these
671 * at a slightly incorrect time (in bus_reset_tasklet).
c781c06d 672 */
d34316a4 673 if (evt == OHCI1394_evt_bus_reset) {
4a635593 674 if (!(ohci->quirks & QUIRK_RESET_PACKET))
d34316a4
SR
675 ohci->request_generation = (p.header[2] >> 16) & 0xff;
676 } else if (ctx == &ohci->ar_request_ctx) {
2639a6fb 677 fw_core_handle_request(&ohci->card, &p);
d34316a4 678 } else {
2639a6fb 679 fw_core_handle_response(&ohci->card, &p);
d34316a4 680 }
ed568912 681
32b46093
KH
682 return buffer + length + 1;
683}
ed568912 684
32b46093
KH
685static void ar_context_tasklet(unsigned long data)
686{
687 struct ar_context *ctx = (struct ar_context *)data;
688 struct fw_ohci *ohci = ctx->ohci;
689 struct ar_buffer *ab;
690 struct descriptor *d;
691 void *buffer, *end;
692
693 ab = ctx->current_buffer;
694 d = &ab->descriptor;
695
696 if (d->res_count == 0) {
697 size_t size, rest, offset;
6b84236d
JW
698 dma_addr_t start_bus;
699 void *start;
32b46093 700
c781c06d
KH
701 /*
702 * This descriptor is finished and we may have a
32b46093 703 * packet split across this and the next buffer. We
c781c06d
KH
704 * reuse the page for reassembling the split packet.
705 */
32b46093
KH
706
707 offset = offsetof(struct ar_buffer, data);
6b84236d
JW
708 start = buffer = ab;
709 start_bus = le32_to_cpu(ab->descriptor.data_address) - offset;
32b46093 710
32b46093
KH
711 ab = ab->next;
712 d = &ab->descriptor;
713 size = buffer + PAGE_SIZE - ctx->pointer;
714 rest = le16_to_cpu(d->req_count) - le16_to_cpu(d->res_count);
715 memmove(buffer, ctx->pointer, size);
716 memcpy(buffer + size, ab->data, rest);
717 ctx->current_buffer = ab;
718 ctx->pointer = (void *) ab->data + rest;
719 end = buffer + size + rest;
720
721 while (buffer < end)
722 buffer = handle_ar_packet(ctx, buffer);
723
bde1709a 724 dma_free_coherent(ohci->card.device, PAGE_SIZE,
6b84236d 725 start, start_bus);
32b46093
KH
726 ar_context_add_page(ctx);
727 } else {
728 buffer = ctx->pointer;
729 ctx->pointer = end =
730 (void *) ab + PAGE_SIZE - le16_to_cpu(d->res_count);
731
732 while (buffer < end)
733 buffer = handle_ar_packet(ctx, buffer);
734 }
ed568912
KH
735}
736
53dca511
SR
737static int ar_context_init(struct ar_context *ctx,
738 struct fw_ohci *ohci, u32 regs)
ed568912 739{
32b46093 740 struct ar_buffer ab;
ed568912 741
72e318e0
KH
742 ctx->regs = regs;
743 ctx->ohci = ohci;
744 ctx->last_buffer = &ab;
ed568912
KH
745 tasklet_init(&ctx->tasklet, ar_context_tasklet, (unsigned long)ctx);
746
32b46093
KH
747 ar_context_add_page(ctx);
748 ar_context_add_page(ctx);
749 ctx->current_buffer = ab.next;
750 ctx->pointer = ctx->current_buffer->data;
751
2aef469a
KH
752 return 0;
753}
754
755static void ar_context_run(struct ar_context *ctx)
756{
757 struct ar_buffer *ab = ctx->current_buffer;
758 dma_addr_t ab_bus;
759 size_t offset;
760
761 offset = offsetof(struct ar_buffer, data);
0a9972ba 762 ab_bus = le32_to_cpu(ab->descriptor.data_address) - offset;
2aef469a
KH
763
764 reg_write(ctx->ohci, COMMAND_PTR(ctx->regs), ab_bus | 1);
a77754a7 765 reg_write(ctx->ohci, CONTROL_SET(ctx->regs), CONTEXT_RUN);
32b46093 766 flush_writes(ctx->ohci);
ed568912 767}
373b2edd 768
53dca511 769static struct descriptor *find_branch_descriptor(struct descriptor *d, int z)
a186b4a6
JW
770{
771 int b, key;
772
773 b = (le16_to_cpu(d->control) & DESCRIPTOR_BRANCH_ALWAYS) >> 2;
774 key = (le16_to_cpu(d->control) & DESCRIPTOR_KEY_IMMEDIATE) >> 8;
775
776 /* figure out which descriptor the branch address goes in */
777 if (z == 2 && (b == 3 || key == 2))
778 return d;
779 else
780 return d + z - 1;
781}
782
30200739
KH
783static void context_tasklet(unsigned long data)
784{
785 struct context *ctx = (struct context *) data;
30200739
KH
786 struct descriptor *d, *last;
787 u32 address;
788 int z;
fe5ca634 789 struct descriptor_buffer *desc;
30200739 790
fe5ca634
DM
791 desc = list_entry(ctx->buffer_list.next,
792 struct descriptor_buffer, list);
793 last = ctx->last;
30200739 794 while (last->branch_address != 0) {
fe5ca634 795 struct descriptor_buffer *old_desc = desc;
30200739
KH
796 address = le32_to_cpu(last->branch_address);
797 z = address & 0xf;
fe5ca634
DM
798 address &= ~0xf;
799
800 /* If the branch address points to a buffer outside of the
801 * current buffer, advance to the next buffer. */
802 if (address < desc->buffer_bus ||
803 address >= desc->buffer_bus + desc->used)
804 desc = list_entry(desc->list.next,
805 struct descriptor_buffer, list);
806 d = desc->buffer + (address - desc->buffer_bus) / sizeof(*d);
a186b4a6 807 last = find_branch_descriptor(d, z);
30200739
KH
808
809 if (!ctx->callback(ctx, d, last))
810 break;
811
fe5ca634
DM
812 if (old_desc != desc) {
813 /* If we've advanced to the next buffer, move the
814 * previous buffer to the free list. */
815 unsigned long flags;
816 old_desc->used = 0;
817 spin_lock_irqsave(&ctx->ohci->lock, flags);
818 list_move_tail(&old_desc->list, &ctx->buffer_list);
819 spin_unlock_irqrestore(&ctx->ohci->lock, flags);
820 }
821 ctx->last = last;
30200739
KH
822 }
823}
824
fe5ca634
DM
825/*
826 * Allocate a new buffer and add it to the list of free buffers for this
827 * context. Must be called with ohci->lock held.
828 */
53dca511 829static int context_add_buffer(struct context *ctx)
fe5ca634
DM
830{
831 struct descriptor_buffer *desc;
f5101d58 832 dma_addr_t uninitialized_var(bus_addr);
fe5ca634
DM
833 int offset;
834
835 /*
836 * 16MB of descriptors should be far more than enough for any DMA
837 * program. This will catch run-away userspace or DoS attacks.
838 */
839 if (ctx->total_allocation >= 16*1024*1024)
840 return -ENOMEM;
841
842 desc = dma_alloc_coherent(ctx->ohci->card.device, PAGE_SIZE,
843 &bus_addr, GFP_ATOMIC);
844 if (!desc)
845 return -ENOMEM;
846
847 offset = (void *)&desc->buffer - (void *)desc;
848 desc->buffer_size = PAGE_SIZE - offset;
849 desc->buffer_bus = bus_addr + offset;
850 desc->used = 0;
851
852 list_add_tail(&desc->list, &ctx->buffer_list);
853 ctx->total_allocation += PAGE_SIZE;
854
855 return 0;
856}
857
53dca511
SR
858static int context_init(struct context *ctx, struct fw_ohci *ohci,
859 u32 regs, descriptor_callback_t callback)
30200739
KH
860{
861 ctx->ohci = ohci;
862 ctx->regs = regs;
fe5ca634
DM
863 ctx->total_allocation = 0;
864
865 INIT_LIST_HEAD(&ctx->buffer_list);
866 if (context_add_buffer(ctx) < 0)
30200739
KH
867 return -ENOMEM;
868
fe5ca634
DM
869 ctx->buffer_tail = list_entry(ctx->buffer_list.next,
870 struct descriptor_buffer, list);
871
30200739
KH
872 tasklet_init(&ctx->tasklet, context_tasklet, (unsigned long)ctx);
873 ctx->callback = callback;
874
c781c06d
KH
875 /*
876 * We put a dummy descriptor in the buffer that has a NULL
30200739 877 * branch address and looks like it's been sent. That way we
fe5ca634 878 * have a descriptor to append DMA programs to.
c781c06d 879 */
fe5ca634
DM
880 memset(ctx->buffer_tail->buffer, 0, sizeof(*ctx->buffer_tail->buffer));
881 ctx->buffer_tail->buffer->control = cpu_to_le16(DESCRIPTOR_OUTPUT_LAST);
882 ctx->buffer_tail->buffer->transfer_status = cpu_to_le16(0x8011);
883 ctx->buffer_tail->used += sizeof(*ctx->buffer_tail->buffer);
884 ctx->last = ctx->buffer_tail->buffer;
885 ctx->prev = ctx->buffer_tail->buffer;
30200739
KH
886
887 return 0;
888}
889
53dca511 890static void context_release(struct context *ctx)
30200739
KH
891{
892 struct fw_card *card = &ctx->ohci->card;
fe5ca634 893 struct descriptor_buffer *desc, *tmp;
30200739 894
fe5ca634
DM
895 list_for_each_entry_safe(desc, tmp, &ctx->buffer_list, list)
896 dma_free_coherent(card->device, PAGE_SIZE, desc,
897 desc->buffer_bus -
898 ((void *)&desc->buffer - (void *)desc));
30200739
KH
899}
900
fe5ca634 901/* Must be called with ohci->lock held */
53dca511
SR
902static struct descriptor *context_get_descriptors(struct context *ctx,
903 int z, dma_addr_t *d_bus)
30200739 904{
fe5ca634
DM
905 struct descriptor *d = NULL;
906 struct descriptor_buffer *desc = ctx->buffer_tail;
907
908 if (z * sizeof(*d) > desc->buffer_size)
909 return NULL;
910
911 if (z * sizeof(*d) > desc->buffer_size - desc->used) {
912 /* No room for the descriptor in this buffer, so advance to the
913 * next one. */
30200739 914
fe5ca634
DM
915 if (desc->list.next == &ctx->buffer_list) {
916 /* If there is no free buffer next in the list,
917 * allocate one. */
918 if (context_add_buffer(ctx) < 0)
919 return NULL;
920 }
921 desc = list_entry(desc->list.next,
922 struct descriptor_buffer, list);
923 ctx->buffer_tail = desc;
924 }
30200739 925
fe5ca634 926 d = desc->buffer + desc->used / sizeof(*d);
2d826cc5 927 memset(d, 0, z * sizeof(*d));
fe5ca634 928 *d_bus = desc->buffer_bus + desc->used;
30200739
KH
929
930 return d;
931}
932
295e3feb 933static void context_run(struct context *ctx, u32 extra)
30200739
KH
934{
935 struct fw_ohci *ohci = ctx->ohci;
936
a77754a7 937 reg_write(ohci, COMMAND_PTR(ctx->regs),
fe5ca634 938 le32_to_cpu(ctx->last->branch_address));
a77754a7
KH
939 reg_write(ohci, CONTROL_CLEAR(ctx->regs), ~0);
940 reg_write(ohci, CONTROL_SET(ctx->regs), CONTEXT_RUN | extra);
30200739
KH
941 flush_writes(ohci);
942}
943
944static void context_append(struct context *ctx,
945 struct descriptor *d, int z, int extra)
946{
947 dma_addr_t d_bus;
fe5ca634 948 struct descriptor_buffer *desc = ctx->buffer_tail;
30200739 949
fe5ca634 950 d_bus = desc->buffer_bus + (d - desc->buffer) * sizeof(*d);
30200739 951
fe5ca634
DM
952 desc->used += (z + extra) * sizeof(*d);
953 ctx->prev->branch_address = cpu_to_le32(d_bus | z);
954 ctx->prev = find_branch_descriptor(d, z);
30200739 955
a77754a7 956 reg_write(ctx->ohci, CONTROL_SET(ctx->regs), CONTEXT_WAKE);
30200739
KH
957 flush_writes(ctx->ohci);
958}
959
960static void context_stop(struct context *ctx)
961{
962 u32 reg;
b8295668 963 int i;
30200739 964
a77754a7 965 reg_write(ctx->ohci, CONTROL_CLEAR(ctx->regs), CONTEXT_RUN);
b8295668 966 flush_writes(ctx->ohci);
30200739 967
b8295668 968 for (i = 0; i < 10; i++) {
a77754a7 969 reg = reg_read(ctx->ohci, CONTROL_SET(ctx->regs));
b8295668 970 if ((reg & CONTEXT_ACTIVE) == 0)
b0068549 971 return;
b8295668 972
b980f5a2 973 mdelay(1);
b8295668 974 }
b0068549 975 fw_error("Error: DMA context still active (0x%08x)\n", reg);
30200739 976}
ed568912 977
f319b6a0
KH
978struct driver_data {
979 struct fw_packet *packet;
980};
ed568912 981
c781c06d
KH
982/*
983 * This function apppends a packet to the DMA queue for transmission.
f319b6a0 984 * Must always be called with the ochi->lock held to ensure proper
c781c06d
KH
985 * generation handling and locking around packet queue manipulation.
986 */
53dca511
SR
987static int at_context_queue_packet(struct context *ctx,
988 struct fw_packet *packet)
ed568912 989{
ed568912 990 struct fw_ohci *ohci = ctx->ohci;
4b6d51ec 991 dma_addr_t d_bus, uninitialized_var(payload_bus);
f319b6a0
KH
992 struct driver_data *driver_data;
993 struct descriptor *d, *last;
994 __le32 *header;
ed568912 995 int z, tcode;
f319b6a0 996 u32 reg;
ed568912 997
f319b6a0
KH
998 d = context_get_descriptors(ctx, 4, &d_bus);
999 if (d == NULL) {
1000 packet->ack = RCODE_SEND_ERROR;
1001 return -1;
ed568912
KH
1002 }
1003
a77754a7 1004 d[0].control = cpu_to_le16(DESCRIPTOR_KEY_IMMEDIATE);
f319b6a0
KH
1005 d[0].res_count = cpu_to_le16(packet->timestamp);
1006
c781c06d
KH
1007 /*
1008 * The DMA format for asyncronous link packets is different
ed568912
KH
1009 * from the IEEE1394 layout, so shift the fields around
1010 * accordingly. If header_length is 8, it's a PHY packet, to
c781c06d
KH
1011 * which we need to prepend an extra quadlet.
1012 */
f319b6a0
KH
1013
1014 header = (__le32 *) &d[1];
f8c2287c
JF
1015 switch (packet->header_length) {
1016 case 16:
1017 case 12:
f319b6a0
KH
1018 header[0] = cpu_to_le32((packet->header[0] & 0xffff) |
1019 (packet->speed << 16));
1020 header[1] = cpu_to_le32((packet->header[1] & 0xffff) |
1021 (packet->header[0] & 0xffff0000));
1022 header[2] = cpu_to_le32(packet->header[2]);
ed568912
KH
1023
1024 tcode = (packet->header[0] >> 4) & 0x0f;
1025 if (TCODE_IS_BLOCK_PACKET(tcode))
f319b6a0 1026 header[3] = cpu_to_le32(packet->header[3]);
ed568912 1027 else
f319b6a0
KH
1028 header[3] = (__force __le32) packet->header[3];
1029
1030 d[0].req_count = cpu_to_le16(packet->header_length);
f8c2287c
JF
1031 break;
1032
1033 case 8:
f319b6a0
KH
1034 header[0] = cpu_to_le32((OHCI1394_phy_tcode << 4) |
1035 (packet->speed << 16));
1036 header[1] = cpu_to_le32(packet->header[0]);
1037 header[2] = cpu_to_le32(packet->header[1]);
1038 d[0].req_count = cpu_to_le16(12);
f8c2287c
JF
1039 break;
1040
1041 case 4:
1042 header[0] = cpu_to_le32((packet->header[0] & 0xffff) |
1043 (packet->speed << 16));
1044 header[1] = cpu_to_le32(packet->header[0] & 0xffff0000);
1045 d[0].req_count = cpu_to_le16(8);
1046 break;
1047
1048 default:
1049 /* BUG(); */
1050 packet->ack = RCODE_SEND_ERROR;
1051 return -1;
ed568912
KH
1052 }
1053
f319b6a0
KH
1054 driver_data = (struct driver_data *) &d[3];
1055 driver_data->packet = packet;
20d11673 1056 packet->driver_data = driver_data;
a186b4a6 1057
f319b6a0
KH
1058 if (packet->payload_length > 0) {
1059 payload_bus =
1060 dma_map_single(ohci->card.device, packet->payload,
1061 packet->payload_length, DMA_TO_DEVICE);
8d8bb39b 1062 if (dma_mapping_error(ohci->card.device, payload_bus)) {
f319b6a0
KH
1063 packet->ack = RCODE_SEND_ERROR;
1064 return -1;
1065 }
19593ffd
SR
1066 packet->payload_bus = payload_bus;
1067 packet->payload_mapped = true;
f319b6a0
KH
1068
1069 d[2].req_count = cpu_to_le16(packet->payload_length);
1070 d[2].data_address = cpu_to_le32(payload_bus);
1071 last = &d[2];
1072 z = 3;
ed568912 1073 } else {
f319b6a0
KH
1074 last = &d[0];
1075 z = 2;
ed568912 1076 }
ed568912 1077
a77754a7
KH
1078 last->control |= cpu_to_le16(DESCRIPTOR_OUTPUT_LAST |
1079 DESCRIPTOR_IRQ_ALWAYS |
1080 DESCRIPTOR_BRANCH_ALWAYS);
ed568912 1081
76f73ca1
JW
1082 /*
1083 * If the controller and packet generations don't match, we need to
1084 * bail out and try again. If IntEvent.busReset is set, the AT context
1085 * is halted, so appending to the context and trying to run it is
1086 * futile. Most controllers do the right thing and just flush the AT
1087 * queue (per section 7.2.3.2 of the OHCI 1.1 specification), but
1088 * some controllers (like a JMicron JMB381 PCI-e) misbehave and wind
1089 * up stalling out. So we just bail out in software and try again
1090 * later, and everyone is happy.
1091 * FIXME: Document how the locking works.
1092 */
1093 if (ohci->generation != packet->generation ||
1094 reg_read(ohci, OHCI1394_IntEventSet) & OHCI1394_busReset) {
19593ffd 1095 if (packet->payload_mapped)
ab88ca48
SR
1096 dma_unmap_single(ohci->card.device, payload_bus,
1097 packet->payload_length, DMA_TO_DEVICE);
f319b6a0
KH
1098 packet->ack = RCODE_GENERATION;
1099 return -1;
1100 }
1101
1102 context_append(ctx, d, z, 4 - z);
ed568912 1103
f319b6a0 1104 /* If the context isn't already running, start it up. */
a77754a7 1105 reg = reg_read(ctx->ohci, CONTROL_SET(ctx->regs));
053b3080 1106 if ((reg & CONTEXT_RUN) == 0)
f319b6a0
KH
1107 context_run(ctx, 0);
1108
1109 return 0;
ed568912
KH
1110}
1111
f319b6a0
KH
1112static int handle_at_packet(struct context *context,
1113 struct descriptor *d,
1114 struct descriptor *last)
ed568912 1115{
f319b6a0 1116 struct driver_data *driver_data;
ed568912 1117 struct fw_packet *packet;
f319b6a0 1118 struct fw_ohci *ohci = context->ohci;
ed568912
KH
1119 int evt;
1120
f319b6a0
KH
1121 if (last->transfer_status == 0)
1122 /* This descriptor isn't done yet, stop iteration. */
1123 return 0;
ed568912 1124
f319b6a0
KH
1125 driver_data = (struct driver_data *) &d[3];
1126 packet = driver_data->packet;
1127 if (packet == NULL)
1128 /* This packet was cancelled, just continue. */
1129 return 1;
730c32f5 1130
19593ffd 1131 if (packet->payload_mapped)
1d1dc5e8 1132 dma_unmap_single(ohci->card.device, packet->payload_bus,
ed568912 1133 packet->payload_length, DMA_TO_DEVICE);
ed568912 1134
f319b6a0
KH
1135 evt = le16_to_cpu(last->transfer_status) & 0x1f;
1136 packet->timestamp = le16_to_cpu(last->res_count);
ed568912 1137
ad3c0fe8
SR
1138 log_ar_at_event('T', packet->speed, packet->header, evt);
1139
f319b6a0
KH
1140 switch (evt) {
1141 case OHCI1394_evt_timeout:
1142 /* Async response transmit timed out. */
1143 packet->ack = RCODE_CANCELLED;
1144 break;
ed568912 1145
f319b6a0 1146 case OHCI1394_evt_flushed:
c781c06d
KH
1147 /*
1148 * The packet was flushed should give same error as
1149 * when we try to use a stale generation count.
1150 */
f319b6a0
KH
1151 packet->ack = RCODE_GENERATION;
1152 break;
ed568912 1153
f319b6a0 1154 case OHCI1394_evt_missing_ack:
c781c06d
KH
1155 /*
1156 * Using a valid (current) generation count, but the
1157 * node is not on the bus or not sending acks.
1158 */
f319b6a0
KH
1159 packet->ack = RCODE_NO_ACK;
1160 break;
ed568912 1161
f319b6a0
KH
1162 case ACK_COMPLETE + 0x10:
1163 case ACK_PENDING + 0x10:
1164 case ACK_BUSY_X + 0x10:
1165 case ACK_BUSY_A + 0x10:
1166 case ACK_BUSY_B + 0x10:
1167 case ACK_DATA_ERROR + 0x10:
1168 case ACK_TYPE_ERROR + 0x10:
1169 packet->ack = evt - 0x10;
1170 break;
ed568912 1171
f319b6a0
KH
1172 default:
1173 packet->ack = RCODE_SEND_ERROR;
1174 break;
1175 }
ed568912 1176
f319b6a0 1177 packet->callback(packet, &ohci->card, packet->ack);
ed568912 1178
f319b6a0 1179 return 1;
ed568912
KH
1180}
1181
a77754a7
KH
1182#define HEADER_GET_DESTINATION(q) (((q) >> 16) & 0xffff)
1183#define HEADER_GET_TCODE(q) (((q) >> 4) & 0x0f)
1184#define HEADER_GET_OFFSET_HIGH(q) (((q) >> 0) & 0xffff)
1185#define HEADER_GET_DATA_LENGTH(q) (((q) >> 16) & 0xffff)
1186#define HEADER_GET_EXTENDED_TCODE(q) (((q) >> 0) & 0xffff)
93c4cceb 1187
53dca511
SR
1188static void handle_local_rom(struct fw_ohci *ohci,
1189 struct fw_packet *packet, u32 csr)
93c4cceb
KH
1190{
1191 struct fw_packet response;
1192 int tcode, length, i;
1193
a77754a7 1194 tcode = HEADER_GET_TCODE(packet->header[0]);
93c4cceb 1195 if (TCODE_IS_BLOCK_PACKET(tcode))
a77754a7 1196 length = HEADER_GET_DATA_LENGTH(packet->header[3]);
93c4cceb
KH
1197 else
1198 length = 4;
1199
1200 i = csr - CSR_CONFIG_ROM;
1201 if (i + length > CONFIG_ROM_SIZE) {
1202 fw_fill_response(&response, packet->header,
1203 RCODE_ADDRESS_ERROR, NULL, 0);
1204 } else if (!TCODE_IS_READ_REQUEST(tcode)) {
1205 fw_fill_response(&response, packet->header,
1206 RCODE_TYPE_ERROR, NULL, 0);
1207 } else {
1208 fw_fill_response(&response, packet->header, RCODE_COMPLETE,
1209 (void *) ohci->config_rom + i, length);
1210 }
1211
1212 fw_core_handle_response(&ohci->card, &response);
1213}
1214
53dca511
SR
1215static void handle_local_lock(struct fw_ohci *ohci,
1216 struct fw_packet *packet, u32 csr)
93c4cceb
KH
1217{
1218 struct fw_packet response;
1219 int tcode, length, ext_tcode, sel;
1220 __be32 *payload, lock_old;
1221 u32 lock_arg, lock_data;
1222
a77754a7
KH
1223 tcode = HEADER_GET_TCODE(packet->header[0]);
1224 length = HEADER_GET_DATA_LENGTH(packet->header[3]);
93c4cceb 1225 payload = packet->payload;
a77754a7 1226 ext_tcode = HEADER_GET_EXTENDED_TCODE(packet->header[3]);
93c4cceb
KH
1227
1228 if (tcode == TCODE_LOCK_REQUEST &&
1229 ext_tcode == EXTCODE_COMPARE_SWAP && length == 8) {
1230 lock_arg = be32_to_cpu(payload[0]);
1231 lock_data = be32_to_cpu(payload[1]);
1232 } else if (tcode == TCODE_READ_QUADLET_REQUEST) {
1233 lock_arg = 0;
1234 lock_data = 0;
1235 } else {
1236 fw_fill_response(&response, packet->header,
1237 RCODE_TYPE_ERROR, NULL, 0);
1238 goto out;
1239 }
1240
1241 sel = (csr - CSR_BUS_MANAGER_ID) / 4;
1242 reg_write(ohci, OHCI1394_CSRData, lock_data);
1243 reg_write(ohci, OHCI1394_CSRCompareData, lock_arg);
1244 reg_write(ohci, OHCI1394_CSRControl, sel);
1245
1246 if (reg_read(ohci, OHCI1394_CSRControl) & 0x80000000)
1247 lock_old = cpu_to_be32(reg_read(ohci, OHCI1394_CSRData));
1248 else
1249 fw_notify("swap not done yet\n");
1250
1251 fw_fill_response(&response, packet->header,
2d826cc5 1252 RCODE_COMPLETE, &lock_old, sizeof(lock_old));
93c4cceb
KH
1253 out:
1254 fw_core_handle_response(&ohci->card, &response);
1255}
1256
53dca511 1257static void handle_local_request(struct context *ctx, struct fw_packet *packet)
93c4cceb
KH
1258{
1259 u64 offset;
1260 u32 csr;
1261
473d28c7
KH
1262 if (ctx == &ctx->ohci->at_request_ctx) {
1263 packet->ack = ACK_PENDING;
1264 packet->callback(packet, &ctx->ohci->card, packet->ack);
1265 }
93c4cceb
KH
1266
1267 offset =
1268 ((unsigned long long)
a77754a7 1269 HEADER_GET_OFFSET_HIGH(packet->header[1]) << 32) |
93c4cceb
KH
1270 packet->header[2];
1271 csr = offset - CSR_REGISTER_BASE;
1272
1273 /* Handle config rom reads. */
1274 if (csr >= CSR_CONFIG_ROM && csr < CSR_CONFIG_ROM_END)
1275 handle_local_rom(ctx->ohci, packet, csr);
1276 else switch (csr) {
1277 case CSR_BUS_MANAGER_ID:
1278 case CSR_BANDWIDTH_AVAILABLE:
1279 case CSR_CHANNELS_AVAILABLE_HI:
1280 case CSR_CHANNELS_AVAILABLE_LO:
1281 handle_local_lock(ctx->ohci, packet, csr);
1282 break;
1283 default:
1284 if (ctx == &ctx->ohci->at_request_ctx)
1285 fw_core_handle_request(&ctx->ohci->card, packet);
1286 else
1287 fw_core_handle_response(&ctx->ohci->card, packet);
1288 break;
1289 }
473d28c7
KH
1290
1291 if (ctx == &ctx->ohci->at_response_ctx) {
1292 packet->ack = ACK_COMPLETE;
1293 packet->callback(packet, &ctx->ohci->card, packet->ack);
1294 }
93c4cceb 1295}
e636fe25 1296
53dca511 1297static void at_context_transmit(struct context *ctx, struct fw_packet *packet)
ed568912 1298{
ed568912 1299 unsigned long flags;
2dbd7d7e 1300 int ret;
ed568912
KH
1301
1302 spin_lock_irqsave(&ctx->ohci->lock, flags);
1303
a77754a7 1304 if (HEADER_GET_DESTINATION(packet->header[0]) == ctx->ohci->node_id &&
e636fe25 1305 ctx->ohci->generation == packet->generation) {
93c4cceb
KH
1306 spin_unlock_irqrestore(&ctx->ohci->lock, flags);
1307 handle_local_request(ctx, packet);
1308 return;
e636fe25 1309 }
ed568912 1310
2dbd7d7e 1311 ret = at_context_queue_packet(ctx, packet);
ed568912
KH
1312 spin_unlock_irqrestore(&ctx->ohci->lock, flags);
1313
2dbd7d7e 1314 if (ret < 0)
f319b6a0 1315 packet->callback(packet, &ctx->ohci->card, packet->ack);
a186b4a6 1316
ed568912
KH
1317}
1318
1319static void bus_reset_tasklet(unsigned long data)
1320{
1321 struct fw_ohci *ohci = (struct fw_ohci *)data;
e636fe25 1322 int self_id_count, i, j, reg;
ed568912
KH
1323 int generation, new_generation;
1324 unsigned long flags;
4eaff7d6
SR
1325 void *free_rom = NULL;
1326 dma_addr_t free_rom_bus = 0;
ed568912
KH
1327
1328 reg = reg_read(ohci, OHCI1394_NodeID);
1329 if (!(reg & OHCI1394_NodeID_idValid)) {
02ff8f8e 1330 fw_notify("node ID not valid, new bus reset in progress\n");
ed568912
KH
1331 return;
1332 }
02ff8f8e
SR
1333 if ((reg & OHCI1394_NodeID_nodeNumber) == 63) {
1334 fw_notify("malconfigured bus\n");
1335 return;
1336 }
1337 ohci->node_id = reg & (OHCI1394_NodeID_busNumber |
1338 OHCI1394_NodeID_nodeNumber);
ed568912 1339
c8a9a498
SR
1340 reg = reg_read(ohci, OHCI1394_SelfIDCount);
1341 if (reg & OHCI1394_SelfIDCount_selfIDError) {
1342 fw_notify("inconsistent self IDs\n");
1343 return;
1344 }
c781c06d
KH
1345 /*
1346 * The count in the SelfIDCount register is the number of
ed568912
KH
1347 * bytes in the self ID receive buffer. Since we also receive
1348 * the inverted quadlets and a header quadlet, we shift one
c781c06d
KH
1349 * bit extra to get the actual number of self IDs.
1350 */
928ec5f1
SR
1351 self_id_count = (reg >> 3) & 0xff;
1352 if (self_id_count == 0 || self_id_count > 252) {
016bf3df
SR
1353 fw_notify("inconsistent self IDs\n");
1354 return;
1355 }
11bf20ad 1356 generation = (cond_le32_to_cpu(ohci->self_id_cpu[0]) >> 16) & 0xff;
ee71c2f9 1357 rmb();
ed568912
KH
1358
1359 for (i = 1, j = 0; j < self_id_count; i += 2, j++) {
c8a9a498
SR
1360 if (ohci->self_id_cpu[i] != ~ohci->self_id_cpu[i + 1]) {
1361 fw_notify("inconsistent self IDs\n");
1362 return;
1363 }
11bf20ad
SR
1364 ohci->self_id_buffer[j] =
1365 cond_le32_to_cpu(ohci->self_id_cpu[i]);
ed568912 1366 }
ee71c2f9 1367 rmb();
ed568912 1368
c781c06d
KH
1369 /*
1370 * Check the consistency of the self IDs we just read. The
ed568912
KH
1371 * problem we face is that a new bus reset can start while we
1372 * read out the self IDs from the DMA buffer. If this happens,
1373 * the DMA buffer will be overwritten with new self IDs and we
1374 * will read out inconsistent data. The OHCI specification
1375 * (section 11.2) recommends a technique similar to
1376 * linux/seqlock.h, where we remember the generation of the
1377 * self IDs in the buffer before reading them out and compare
1378 * it to the current generation after reading them out. If
1379 * the two generations match we know we have a consistent set
c781c06d
KH
1380 * of self IDs.
1381 */
ed568912
KH
1382
1383 new_generation = (reg_read(ohci, OHCI1394_SelfIDCount) >> 16) & 0xff;
1384 if (new_generation != generation) {
1385 fw_notify("recursive bus reset detected, "
1386 "discarding self ids\n");
1387 return;
1388 }
1389
1390 /* FIXME: Document how the locking works. */
1391 spin_lock_irqsave(&ohci->lock, flags);
1392
1393 ohci->generation = generation;
f319b6a0
KH
1394 context_stop(&ohci->at_request_ctx);
1395 context_stop(&ohci->at_response_ctx);
ed568912
KH
1396 reg_write(ohci, OHCI1394_IntEventClear, OHCI1394_busReset);
1397
4a635593 1398 if (ohci->quirks & QUIRK_RESET_PACKET)
d34316a4
SR
1399 ohci->request_generation = generation;
1400
c781c06d
KH
1401 /*
1402 * This next bit is unrelated to the AT context stuff but we
ed568912
KH
1403 * have to do it under the spinlock also. If a new config rom
1404 * was set up before this reset, the old one is now no longer
1405 * in use and we can free it. Update the config rom pointers
1406 * to point to the current config rom and clear the
c781c06d
KH
1407 * next_config_rom pointer so a new udpate can take place.
1408 */
ed568912
KH
1409
1410 if (ohci->next_config_rom != NULL) {
0bd243c4
KH
1411 if (ohci->next_config_rom != ohci->config_rom) {
1412 free_rom = ohci->config_rom;
1413 free_rom_bus = ohci->config_rom_bus;
1414 }
ed568912
KH
1415 ohci->config_rom = ohci->next_config_rom;
1416 ohci->config_rom_bus = ohci->next_config_rom_bus;
1417 ohci->next_config_rom = NULL;
1418
c781c06d
KH
1419 /*
1420 * Restore config_rom image and manually update
ed568912
KH
1421 * config_rom registers. Writing the header quadlet
1422 * will indicate that the config rom is ready, so we
c781c06d
KH
1423 * do that last.
1424 */
ed568912
KH
1425 reg_write(ohci, OHCI1394_BusOptions,
1426 be32_to_cpu(ohci->config_rom[2]));
8e85973e
SR
1427 ohci->config_rom[0] = ohci->next_header;
1428 reg_write(ohci, OHCI1394_ConfigROMhdr,
1429 be32_to_cpu(ohci->next_header));
ed568912
KH
1430 }
1431
080de8c2
SR
1432#ifdef CONFIG_FIREWIRE_OHCI_REMOTE_DMA
1433 reg_write(ohci, OHCI1394_PhyReqFilterHiSet, ~0);
1434 reg_write(ohci, OHCI1394_PhyReqFilterLoSet, ~0);
1435#endif
1436
ed568912
KH
1437 spin_unlock_irqrestore(&ohci->lock, flags);
1438
4eaff7d6
SR
1439 if (free_rom)
1440 dma_free_coherent(ohci->card.device, CONFIG_ROM_SIZE,
1441 free_rom, free_rom_bus);
1442
08ddb2f4
SR
1443 log_selfids(ohci->node_id, generation,
1444 self_id_count, ohci->self_id_buffer);
ad3c0fe8 1445
e636fe25 1446 fw_core_handle_bus_reset(&ohci->card, ohci->node_id, generation,
ed568912
KH
1447 self_id_count, ohci->self_id_buffer);
1448}
1449
1450static irqreturn_t irq_handler(int irq, void *data)
1451{
1452 struct fw_ohci *ohci = data;
168cf9af 1453 u32 event, iso_event;
ed568912
KH
1454 int i;
1455
1456 event = reg_read(ohci, OHCI1394_IntEventClear);
1457
a515958d 1458 if (!event || !~event)
ed568912
KH
1459 return IRQ_NONE;
1460
a007bb85
SR
1461 /* busReset must not be cleared yet, see OHCI 1.1 clause 7.2.3.2 */
1462 reg_write(ohci, OHCI1394_IntEventClear, event & ~OHCI1394_busReset);
ad3c0fe8 1463 log_irqs(event);
ed568912
KH
1464
1465 if (event & OHCI1394_selfIDComplete)
1466 tasklet_schedule(&ohci->bus_reset_tasklet);
1467
1468 if (event & OHCI1394_RQPkt)
1469 tasklet_schedule(&ohci->ar_request_ctx.tasklet);
1470
1471 if (event & OHCI1394_RSPkt)
1472 tasklet_schedule(&ohci->ar_response_ctx.tasklet);
1473
1474 if (event & OHCI1394_reqTxComplete)
1475 tasklet_schedule(&ohci->at_request_ctx.tasklet);
1476
1477 if (event & OHCI1394_respTxComplete)
1478 tasklet_schedule(&ohci->at_response_ctx.tasklet);
1479
c889475f 1480 iso_event = reg_read(ohci, OHCI1394_IsoRecvIntEventClear);
ed568912
KH
1481 reg_write(ohci, OHCI1394_IsoRecvIntEventClear, iso_event);
1482
1483 while (iso_event) {
1484 i = ffs(iso_event) - 1;
30200739 1485 tasklet_schedule(&ohci->ir_context_list[i].context.tasklet);
ed568912
KH
1486 iso_event &= ~(1 << i);
1487 }
1488
c889475f 1489 iso_event = reg_read(ohci, OHCI1394_IsoXmitIntEventClear);
ed568912
KH
1490 reg_write(ohci, OHCI1394_IsoXmitIntEventClear, iso_event);
1491
1492 while (iso_event) {
1493 i = ffs(iso_event) - 1;
30200739 1494 tasklet_schedule(&ohci->it_context_list[i].context.tasklet);
ed568912
KH
1495 iso_event &= ~(1 << i);
1496 }
1497
75f7832e
JW
1498 if (unlikely(event & OHCI1394_regAccessFail))
1499 fw_error("Register access failure - "
1500 "please notify linux1394-devel@lists.sf.net\n");
1501
e524f616
SR
1502 if (unlikely(event & OHCI1394_postedWriteErr))
1503 fw_error("PCI posted write error\n");
1504
bb9f2206
SR
1505 if (unlikely(event & OHCI1394_cycleTooLong)) {
1506 if (printk_ratelimit())
1507 fw_notify("isochronous cycle too long\n");
1508 reg_write(ohci, OHCI1394_LinkControlSet,
1509 OHCI1394_LinkControl_cycleMaster);
1510 }
1511
5ed1f321
JF
1512 if (unlikely(event & OHCI1394_cycleInconsistent)) {
1513 /*
1514 * We need to clear this event bit in order to make
1515 * cycleMatch isochronous I/O work. In theory we should
1516 * stop active cycleMatch iso contexts now and restart
1517 * them at least two cycles later. (FIXME?)
1518 */
1519 if (printk_ratelimit())
1520 fw_notify("isochronous cycle inconsistent\n");
1521 }
1522
ed568912
KH
1523 return IRQ_HANDLED;
1524}
1525
2aef469a
KH
1526static int software_reset(struct fw_ohci *ohci)
1527{
1528 int i;
1529
1530 reg_write(ohci, OHCI1394_HCControlSet, OHCI1394_HCControl_softReset);
1531
1532 for (i = 0; i < OHCI_LOOP_COUNT; i++) {
1533 if ((reg_read(ohci, OHCI1394_HCControlSet) &
1534 OHCI1394_HCControl_softReset) == 0)
1535 return 0;
1536 msleep(1);
1537 }
1538
1539 return -EBUSY;
1540}
1541
8e85973e
SR
1542static void copy_config_rom(__be32 *dest, const __be32 *src, size_t length)
1543{
1544 size_t size = length * 4;
1545
1546 memcpy(dest, src, size);
1547 if (size < CONFIG_ROM_SIZE)
1548 memset(&dest[length], 0, CONFIG_ROM_SIZE - size);
1549}
1550
925e7a65
CL
1551static int configure_1394a_enhancements(struct fw_ohci *ohci)
1552{
1553 bool enable_1394a;
35d999b1 1554 int ret, clear, set, offset;
925e7a65
CL
1555
1556 /* Check if the driver should configure link and PHY. */
1557 if (!(reg_read(ohci, OHCI1394_HCControlSet) &
1558 OHCI1394_HCControl_programPhyEnable))
1559 return 0;
1560
1561 /* Paranoia: check whether the PHY supports 1394a, too. */
1562 enable_1394a = false;
35d999b1
SR
1563 ret = read_phy_reg(ohci, 2);
1564 if (ret < 0)
1565 return ret;
1566 if ((ret & PHY_EXTENDED_REGISTERS) == PHY_EXTENDED_REGISTERS) {
1567 ret = read_paged_phy_reg(ohci, 1, 8);
1568 if (ret < 0)
1569 return ret;
1570 if (ret >= 1)
925e7a65
CL
1571 enable_1394a = true;
1572 }
1573
1574 if (ohci->quirks & QUIRK_NO_1394A)
1575 enable_1394a = false;
1576
1577 /* Configure PHY and link consistently. */
1578 if (enable_1394a) {
1579 clear = 0;
1580 set = PHY_ENABLE_ACCEL | PHY_ENABLE_MULTI;
1581 } else {
1582 clear = PHY_ENABLE_ACCEL | PHY_ENABLE_MULTI;
1583 set = 0;
1584 }
35d999b1
SR
1585 ret = ohci_update_phy_reg(&ohci->card, 5, clear, set);
1586 if (ret < 0)
1587 return ret;
925e7a65
CL
1588
1589 if (enable_1394a)
1590 offset = OHCI1394_HCControlSet;
1591 else
1592 offset = OHCI1394_HCControlClear;
1593 reg_write(ohci, offset, OHCI1394_HCControl_aPhyEnhanceEnable);
1594
1595 /* Clean up: configuration has been taken care of. */
1596 reg_write(ohci, OHCI1394_HCControlClear,
1597 OHCI1394_HCControl_programPhyEnable);
1598
1599 return 0;
1600}
1601
8e85973e
SR
1602static int ohci_enable(struct fw_card *card,
1603 const __be32 *config_rom, size_t length)
ed568912
KH
1604{
1605 struct fw_ohci *ohci = fw_ohci(card);
1606 struct pci_dev *dev = to_pci_dev(card->device);
148c7866 1607 u32 lps, irqs;
35d999b1 1608 int i, ret;
ed568912 1609
2aef469a
KH
1610 if (software_reset(ohci)) {
1611 fw_error("Failed to reset ohci card.\n");
1612 return -EBUSY;
1613 }
1614
1615 /*
1616 * Now enable LPS, which we need in order to start accessing
1617 * most of the registers. In fact, on some cards (ALI M5251),
1618 * accessing registers in the SClk domain without LPS enabled
1619 * will lock up the machine. Wait 50msec to make sure we have
02214724
JW
1620 * full link enabled. However, with some cards (well, at least
1621 * a JMicron PCIe card), we have to try again sometimes.
2aef469a
KH
1622 */
1623 reg_write(ohci, OHCI1394_HCControlSet,
1624 OHCI1394_HCControl_LPS |
1625 OHCI1394_HCControl_postedWriteEnable);
1626 flush_writes(ohci);
02214724
JW
1627
1628 for (lps = 0, i = 0; !lps && i < 3; i++) {
1629 msleep(50);
1630 lps = reg_read(ohci, OHCI1394_HCControlSet) &
1631 OHCI1394_HCControl_LPS;
1632 }
1633
1634 if (!lps) {
1635 fw_error("Failed to set Link Power Status\n");
1636 return -EIO;
1637 }
2aef469a
KH
1638
1639 reg_write(ohci, OHCI1394_HCControlClear,
1640 OHCI1394_HCControl_noByteSwapData);
1641
affc9c24 1642 reg_write(ohci, OHCI1394_SelfIDBuffer, ohci->self_id_bus);
e896ec43
SR
1643 reg_write(ohci, OHCI1394_LinkControlClear,
1644 OHCI1394_LinkControl_rcvPhyPkt);
2aef469a
KH
1645 reg_write(ohci, OHCI1394_LinkControlSet,
1646 OHCI1394_LinkControl_rcvSelfID |
1647 OHCI1394_LinkControl_cycleTimerEnable |
1648 OHCI1394_LinkControl_cycleMaster);
1649
1650 reg_write(ohci, OHCI1394_ATRetries,
1651 OHCI1394_MAX_AT_REQ_RETRIES |
1652 (OHCI1394_MAX_AT_RESP_RETRIES << 4) |
1653 (OHCI1394_MAX_PHYS_RESP_RETRIES << 8));
1654
1655 ar_context_run(&ohci->ar_request_ctx);
1656 ar_context_run(&ohci->ar_response_ctx);
1657
2aef469a
KH
1658 reg_write(ohci, OHCI1394_PhyUpperBound, 0x00010000);
1659 reg_write(ohci, OHCI1394_IntEventClear, ~0);
1660 reg_write(ohci, OHCI1394_IntMaskClear, ~0);
2aef469a 1661
35d999b1
SR
1662 ret = configure_1394a_enhancements(ohci);
1663 if (ret < 0)
1664 return ret;
925e7a65 1665
2aef469a 1666 /* Activate link_on bit and contender bit in our self ID packets.*/
35d999b1
SR
1667 ret = ohci_update_phy_reg(card, 4, 0, PHY_LINK_ACTIVE | PHY_CONTENDER);
1668 if (ret < 0)
1669 return ret;
2aef469a 1670
c781c06d
KH
1671 /*
1672 * When the link is not yet enabled, the atomic config rom
ed568912
KH
1673 * update mechanism described below in ohci_set_config_rom()
1674 * is not active. We have to update ConfigRomHeader and
1675 * BusOptions manually, and the write to ConfigROMmap takes
1676 * effect immediately. We tie this to the enabling of the
1677 * link, so we have a valid config rom before enabling - the
1678 * OHCI requires that ConfigROMhdr and BusOptions have valid
1679 * values before enabling.
1680 *
1681 * However, when the ConfigROMmap is written, some controllers
1682 * always read back quadlets 0 and 2 from the config rom to
1683 * the ConfigRomHeader and BusOptions registers on bus reset.
1684 * They shouldn't do that in this initial case where the link
1685 * isn't enabled. This means we have to use the same
1686 * workaround here, setting the bus header to 0 and then write
1687 * the right values in the bus reset tasklet.
1688 */
1689
0bd243c4
KH
1690 if (config_rom) {
1691 ohci->next_config_rom =
1692 dma_alloc_coherent(ohci->card.device, CONFIG_ROM_SIZE,
1693 &ohci->next_config_rom_bus,
1694 GFP_KERNEL);
1695 if (ohci->next_config_rom == NULL)
1696 return -ENOMEM;
ed568912 1697
8e85973e 1698 copy_config_rom(ohci->next_config_rom, config_rom, length);
0bd243c4
KH
1699 } else {
1700 /*
1701 * In the suspend case, config_rom is NULL, which
1702 * means that we just reuse the old config rom.
1703 */
1704 ohci->next_config_rom = ohci->config_rom;
1705 ohci->next_config_rom_bus = ohci->config_rom_bus;
1706 }
ed568912 1707
8e85973e 1708 ohci->next_header = ohci->next_config_rom[0];
ed568912
KH
1709 ohci->next_config_rom[0] = 0;
1710 reg_write(ohci, OHCI1394_ConfigROMhdr, 0);
0bd243c4
KH
1711 reg_write(ohci, OHCI1394_BusOptions,
1712 be32_to_cpu(ohci->next_config_rom[2]));
ed568912
KH
1713 reg_write(ohci, OHCI1394_ConfigROMmap, ohci->next_config_rom_bus);
1714
1715 reg_write(ohci, OHCI1394_AsReqFilterHiSet, 0x80000000);
1716
262444ee
CL
1717 if (!(ohci->quirks & QUIRK_NO_MSI))
1718 pci_enable_msi(dev);
ed568912 1719 if (request_irq(dev->irq, irq_handler,
262444ee
CL
1720 pci_dev_msi_enabled(dev) ? 0 : IRQF_SHARED,
1721 ohci_driver_name, ohci)) {
1722 fw_error("Failed to allocate interrupt %d.\n", dev->irq);
1723 pci_disable_msi(dev);
ed568912
KH
1724 dma_free_coherent(ohci->card.device, CONFIG_ROM_SIZE,
1725 ohci->config_rom, ohci->config_rom_bus);
1726 return -EIO;
1727 }
1728
148c7866
SR
1729 irqs = OHCI1394_reqTxComplete | OHCI1394_respTxComplete |
1730 OHCI1394_RQPkt | OHCI1394_RSPkt |
1731 OHCI1394_isochTx | OHCI1394_isochRx |
1732 OHCI1394_postedWriteErr |
1733 OHCI1394_selfIDComplete |
1734 OHCI1394_regAccessFail |
1735 OHCI1394_cycleInconsistent | OHCI1394_cycleTooLong |
1736 OHCI1394_masterIntEnable;
1737 if (param_debug & OHCI_PARAM_DEBUG_BUSRESETS)
1738 irqs |= OHCI1394_busReset;
1739 reg_write(ohci, OHCI1394_IntMaskSet, irqs);
1740
ed568912
KH
1741 reg_write(ohci, OHCI1394_HCControlSet,
1742 OHCI1394_HCControl_linkEnable |
1743 OHCI1394_HCControl_BIBimageValid);
1744 flush_writes(ohci);
1745
c781c06d
KH
1746 /*
1747 * We are ready to go, initiate bus reset to finish the
1748 * initialization.
1749 */
ed568912
KH
1750
1751 fw_core_initiate_bus_reset(&ohci->card, 1);
1752
1753 return 0;
1754}
1755
53dca511 1756static int ohci_set_config_rom(struct fw_card *card,
8e85973e 1757 const __be32 *config_rom, size_t length)
ed568912
KH
1758{
1759 struct fw_ohci *ohci;
1760 unsigned long flags;
2dbd7d7e 1761 int ret = -EBUSY;
ed568912 1762 __be32 *next_config_rom;
f5101d58 1763 dma_addr_t uninitialized_var(next_config_rom_bus);
ed568912
KH
1764
1765 ohci = fw_ohci(card);
1766
c781c06d
KH
1767 /*
1768 * When the OHCI controller is enabled, the config rom update
ed568912
KH
1769 * mechanism is a bit tricky, but easy enough to use. See
1770 * section 5.5.6 in the OHCI specification.
1771 *
1772 * The OHCI controller caches the new config rom address in a
1773 * shadow register (ConfigROMmapNext) and needs a bus reset
1774 * for the changes to take place. When the bus reset is
1775 * detected, the controller loads the new values for the
1776 * ConfigRomHeader and BusOptions registers from the specified
1777 * config rom and loads ConfigROMmap from the ConfigROMmapNext
1778 * shadow register. All automatically and atomically.
1779 *
1780 * Now, there's a twist to this story. The automatic load of
1781 * ConfigRomHeader and BusOptions doesn't honor the
1782 * noByteSwapData bit, so with a be32 config rom, the
1783 * controller will load be32 values in to these registers
1784 * during the atomic update, even on litte endian
1785 * architectures. The workaround we use is to put a 0 in the
1786 * header quadlet; 0 is endian agnostic and means that the
1787 * config rom isn't ready yet. In the bus reset tasklet we
1788 * then set up the real values for the two registers.
1789 *
1790 * We use ohci->lock to avoid racing with the code that sets
1791 * ohci->next_config_rom to NULL (see bus_reset_tasklet).
1792 */
1793
1794 next_config_rom =
1795 dma_alloc_coherent(ohci->card.device, CONFIG_ROM_SIZE,
1796 &next_config_rom_bus, GFP_KERNEL);
1797 if (next_config_rom == NULL)
1798 return -ENOMEM;
1799
1800 spin_lock_irqsave(&ohci->lock, flags);
1801
1802 if (ohci->next_config_rom == NULL) {
1803 ohci->next_config_rom = next_config_rom;
1804 ohci->next_config_rom_bus = next_config_rom_bus;
1805
8e85973e 1806 copy_config_rom(ohci->next_config_rom, config_rom, length);
ed568912
KH
1807
1808 ohci->next_header = config_rom[0];
1809 ohci->next_config_rom[0] = 0;
1810
1811 reg_write(ohci, OHCI1394_ConfigROMmap,
1812 ohci->next_config_rom_bus);
2dbd7d7e 1813 ret = 0;
ed568912
KH
1814 }
1815
1816 spin_unlock_irqrestore(&ohci->lock, flags);
1817
c781c06d
KH
1818 /*
1819 * Now initiate a bus reset to have the changes take
ed568912
KH
1820 * effect. We clean up the old config rom memory and DMA
1821 * mappings in the bus reset tasklet, since the OHCI
1822 * controller could need to access it before the bus reset
c781c06d
KH
1823 * takes effect.
1824 */
2dbd7d7e 1825 if (ret == 0)
ed568912 1826 fw_core_initiate_bus_reset(&ohci->card, 1);
4eaff7d6
SR
1827 else
1828 dma_free_coherent(ohci->card.device, CONFIG_ROM_SIZE,
1829 next_config_rom, next_config_rom_bus);
ed568912 1830
2dbd7d7e 1831 return ret;
ed568912
KH
1832}
1833
1834static void ohci_send_request(struct fw_card *card, struct fw_packet *packet)
1835{
1836 struct fw_ohci *ohci = fw_ohci(card);
1837
1838 at_context_transmit(&ohci->at_request_ctx, packet);
1839}
1840
1841static void ohci_send_response(struct fw_card *card, struct fw_packet *packet)
1842{
1843 struct fw_ohci *ohci = fw_ohci(card);
1844
1845 at_context_transmit(&ohci->at_response_ctx, packet);
1846}
1847
730c32f5
KH
1848static int ohci_cancel_packet(struct fw_card *card, struct fw_packet *packet)
1849{
1850 struct fw_ohci *ohci = fw_ohci(card);
f319b6a0
KH
1851 struct context *ctx = &ohci->at_request_ctx;
1852 struct driver_data *driver_data = packet->driver_data;
2dbd7d7e 1853 int ret = -ENOENT;
730c32f5 1854
f319b6a0 1855 tasklet_disable(&ctx->tasklet);
730c32f5 1856
f319b6a0
KH
1857 if (packet->ack != 0)
1858 goto out;
730c32f5 1859
19593ffd 1860 if (packet->payload_mapped)
1d1dc5e8
SR
1861 dma_unmap_single(ohci->card.device, packet->payload_bus,
1862 packet->payload_length, DMA_TO_DEVICE);
1863
ad3c0fe8 1864 log_ar_at_event('T', packet->speed, packet->header, 0x20);
f319b6a0
KH
1865 driver_data->packet = NULL;
1866 packet->ack = RCODE_CANCELLED;
1867 packet->callback(packet, &ohci->card, packet->ack);
2dbd7d7e 1868 ret = 0;
f319b6a0
KH
1869 out:
1870 tasklet_enable(&ctx->tasklet);
730c32f5 1871
2dbd7d7e 1872 return ret;
730c32f5
KH
1873}
1874
53dca511
SR
1875static int ohci_enable_phys_dma(struct fw_card *card,
1876 int node_id, int generation)
ed568912 1877{
080de8c2
SR
1878#ifdef CONFIG_FIREWIRE_OHCI_REMOTE_DMA
1879 return 0;
1880#else
ed568912
KH
1881 struct fw_ohci *ohci = fw_ohci(card);
1882 unsigned long flags;
2dbd7d7e 1883 int n, ret = 0;
ed568912 1884
c781c06d
KH
1885 /*
1886 * FIXME: Make sure this bitmask is cleared when we clear the busReset
1887 * interrupt bit. Clear physReqResourceAllBuses on bus reset.
1888 */
ed568912
KH
1889
1890 spin_lock_irqsave(&ohci->lock, flags);
1891
1892 if (ohci->generation != generation) {
2dbd7d7e 1893 ret = -ESTALE;
ed568912
KH
1894 goto out;
1895 }
1896
c781c06d
KH
1897 /*
1898 * Note, if the node ID contains a non-local bus ID, physical DMA is
1899 * enabled for _all_ nodes on remote buses.
1900 */
907293d7
SR
1901
1902 n = (node_id & 0xffc0) == LOCAL_BUS ? node_id & 0x3f : 63;
1903 if (n < 32)
1904 reg_write(ohci, OHCI1394_PhyReqFilterLoSet, 1 << n);
1905 else
1906 reg_write(ohci, OHCI1394_PhyReqFilterHiSet, 1 << (n - 32));
1907
ed568912 1908 flush_writes(ohci);
ed568912 1909 out:
6cad95fe 1910 spin_unlock_irqrestore(&ohci->lock, flags);
2dbd7d7e
SR
1911
1912 return ret;
080de8c2 1913#endif /* CONFIG_FIREWIRE_OHCI_REMOTE_DMA */
ed568912 1914}
373b2edd 1915
4a9bde9b 1916static u32 cycle_timer_ticks(u32 cycle_timer)
b677532b
CL
1917{
1918 u32 ticks;
1919
1920 ticks = cycle_timer & 0xfff;
1921 ticks += 3072 * ((cycle_timer >> 12) & 0x1fff);
1922 ticks += (3072 * 8000) * (cycle_timer >> 25);
4a9bde9b 1923
b677532b
CL
1924 return ticks;
1925}
1926
4a9bde9b
SR
1927/*
1928 * Some controllers exhibit one or more of the following bugs when updating the
1929 * iso cycle timer register:
1930 * - When the lowest six bits are wrapping around to zero, a read that happens
1931 * at the same time will return garbage in the lowest ten bits.
1932 * - When the cycleOffset field wraps around to zero, the cycleCount field is
1933 * not incremented for about 60 ns.
1934 * - Occasionally, the entire register reads zero.
1935 *
1936 * To catch these, we read the register three times and ensure that the
1937 * difference between each two consecutive reads is approximately the same, i.e.
1938 * less than twice the other. Furthermore, any negative difference indicates an
1939 * error. (A PCI read should take at least 20 ticks of the 24.576 MHz timer to
1940 * execute, so we have enough precision to compute the ratio of the differences.)
1941 */
60d32970 1942static u32 get_cycle_time(struct fw_ohci *ohci)
d60d7f1d 1943{
b677532b
CL
1944 u32 c0, c1, c2;
1945 u32 t0, t1, t2;
1946 s32 diff01, diff12;
4a9bde9b 1947 int i;
d60d7f1d 1948
4a9bde9b
SR
1949 c2 = reg_read(ohci, OHCI1394_IsochronousCycleTimer);
1950
4a635593 1951 if (ohci->quirks & QUIRK_CYCLE_TIMER) {
4a9bde9b
SR
1952 i = 0;
1953 c1 = c2;
b677532b 1954 c2 = reg_read(ohci, OHCI1394_IsochronousCycleTimer);
b677532b 1955 do {
4a9bde9b
SR
1956 c0 = c1;
1957 c1 = c2;
b677532b
CL
1958 c2 = reg_read(ohci, OHCI1394_IsochronousCycleTimer);
1959 t0 = cycle_timer_ticks(c0);
1960 t1 = cycle_timer_ticks(c1);
1961 t2 = cycle_timer_ticks(c2);
1962 diff01 = t1 - t0;
1963 diff12 = t2 - t1;
4a9bde9b
SR
1964 } while ((diff01 <= 0 || diff12 <= 0 ||
1965 diff01 / diff12 >= 2 || diff12 / diff01 >= 2)
1966 && i++ < 20);
b677532b 1967 }
d60d7f1d 1968
168cf9af 1969 return c2;
d60d7f1d
KH
1970}
1971
60d32970
CL
1972static u32 ohci_read_csr_reg(struct fw_card *card, int csr_offset)
1973{
1974 struct fw_ohci *ohci = fw_ohci(card);
1975
1976 switch (csr_offset) {
506f1a31
CL
1977 case CSR_NODE_IDS:
1978 return reg_read(ohci, OHCI1394_NodeID) << 16;
1979
60d32970
CL
1980 case CSR_CYCLE_TIME:
1981 return get_cycle_time(ohci);
1982
1983 default:
1984 WARN_ON(1);
1985 return 0;
1986 }
1987}
1988
506f1a31
CL
1989static void ohci_write_csr_reg(struct fw_card *card, int csr_offset, u32 value)
1990{
1991 struct fw_ohci *ohci = fw_ohci(card);
1992
1993 switch (csr_offset) {
1994 case CSR_NODE_IDS:
1995 reg_write(ohci, OHCI1394_NodeID, value >> 16);
1996 flush_writes(ohci);
1997 break;
1998
9ab5071c
CL
1999 case CSR_CYCLE_TIME:
2000 reg_write(ohci, OHCI1394_IsochronousCycleTimer, value);
2001 reg_write(ohci, OHCI1394_IntEventSet,
2002 OHCI1394_cycleInconsistent);
2003 flush_writes(ohci);
2004 break;
2005
506f1a31
CL
2006 default:
2007 WARN_ON(1);
2008 break;
2009 }
2010}
2011
1aa292bb
DM
2012static void copy_iso_headers(struct iso_context *ctx, void *p)
2013{
2014 int i = ctx->header_length;
2015
2016 if (i + ctx->base.header_size > PAGE_SIZE)
2017 return;
2018
2019 /*
2020 * The iso header is byteswapped to little endian by
2021 * the controller, but the remaining header quadlets
2022 * are big endian. We want to present all the headers
2023 * as big endian, so we have to swap the first quadlet.
2024 */
2025 if (ctx->base.header_size > 0)
2026 *(u32 *) (ctx->header + i) = __swab32(*(u32 *) (p + 4));
2027 if (ctx->base.header_size > 4)
2028 *(u32 *) (ctx->header + i + 4) = __swab32(*(u32 *) p);
2029 if (ctx->base.header_size > 8)
2030 memcpy(ctx->header + i + 8, p + 8, ctx->base.header_size - 8);
2031 ctx->header_length += ctx->base.header_size;
2032}
2033
a186b4a6
JW
2034static int handle_ir_packet_per_buffer(struct context *context,
2035 struct descriptor *d,
2036 struct descriptor *last)
2037{
2038 struct iso_context *ctx =
2039 container_of(context, struct iso_context, context);
bcee893c 2040 struct descriptor *pd;
a186b4a6 2041 __le32 *ir_header;
bcee893c 2042 void *p;
a186b4a6 2043
bcee893c
DM
2044 for (pd = d; pd <= last; pd++) {
2045 if (pd->transfer_status)
2046 break;
2047 }
2048 if (pd > last)
a186b4a6
JW
2049 /* Descriptor(s) not done yet, stop iteration */
2050 return 0;
2051
1aa292bb
DM
2052 p = last + 1;
2053 copy_iso_headers(ctx, p);
a186b4a6 2054
bcee893c
DM
2055 if (le16_to_cpu(last->control) & DESCRIPTOR_IRQ_ALWAYS) {
2056 ir_header = (__le32 *) p;
a186b4a6
JW
2057 ctx->base.callback(&ctx->base,
2058 le32_to_cpu(ir_header[0]) & 0xffff,
2059 ctx->header_length, ctx->header,
2060 ctx->base.callback_data);
2061 ctx->header_length = 0;
2062 }
2063
a186b4a6
JW
2064 return 1;
2065}
2066
30200739
KH
2067static int handle_it_packet(struct context *context,
2068 struct descriptor *d,
2069 struct descriptor *last)
ed568912 2070{
30200739
KH
2071 struct iso_context *ctx =
2072 container_of(context, struct iso_context, context);
31769cef
JF
2073 int i;
2074 struct descriptor *pd;
373b2edd 2075
31769cef
JF
2076 for (pd = d; pd <= last; pd++)
2077 if (pd->transfer_status)
2078 break;
2079 if (pd > last)
2080 /* Descriptor(s) not done yet, stop iteration */
30200739
KH
2081 return 0;
2082
31769cef
JF
2083 i = ctx->header_length;
2084 if (i + 4 < PAGE_SIZE) {
2085 /* Present this value as big-endian to match the receive code */
2086 *(__be32 *)(ctx->header + i) = cpu_to_be32(
2087 ((u32)le16_to_cpu(pd->transfer_status) << 16) |
2088 le16_to_cpu(pd->res_count));
2089 ctx->header_length += 4;
2090 }
2091 if (le16_to_cpu(last->control) & DESCRIPTOR_IRQ_ALWAYS) {
9b32d5f3 2092 ctx->base.callback(&ctx->base, le16_to_cpu(last->res_count),
31769cef
JF
2093 ctx->header_length, ctx->header,
2094 ctx->base.callback_data);
2095 ctx->header_length = 0;
2096 }
30200739 2097 return 1;
ed568912
KH
2098}
2099
53dca511 2100static struct fw_iso_context *ohci_allocate_iso_context(struct fw_card *card,
4817ed24 2101 int type, int channel, size_t header_size)
ed568912
KH
2102{
2103 struct fw_ohci *ohci = fw_ohci(card);
2104 struct iso_context *ctx, *list;
30200739 2105 descriptor_callback_t callback;
4817ed24 2106 u64 *channels, dont_care = ~0ULL;
295e3feb 2107 u32 *mask, regs;
ed568912 2108 unsigned long flags;
2dbd7d7e 2109 int index, ret = -ENOMEM;
ed568912
KH
2110
2111 if (type == FW_ISO_CONTEXT_TRANSMIT) {
4817ed24 2112 channels = &dont_care;
ed568912
KH
2113 mask = &ohci->it_context_mask;
2114 list = ohci->it_context_list;
30200739 2115 callback = handle_it_packet;
ed568912 2116 } else {
4817ed24 2117 channels = &ohci->ir_context_channels;
373b2edd
SR
2118 mask = &ohci->ir_context_mask;
2119 list = ohci->ir_context_list;
6498ba04 2120 callback = handle_ir_packet_per_buffer;
ed568912
KH
2121 }
2122
2123 spin_lock_irqsave(&ohci->lock, flags);
4817ed24
SR
2124 index = *channels & 1ULL << channel ? ffs(*mask) - 1 : -1;
2125 if (index >= 0) {
2126 *channels &= ~(1ULL << channel);
ed568912 2127 *mask &= ~(1 << index);
4817ed24 2128 }
ed568912
KH
2129 spin_unlock_irqrestore(&ohci->lock, flags);
2130
2131 if (index < 0)
2132 return ERR_PTR(-EBUSY);
2133
373b2edd
SR
2134 if (type == FW_ISO_CONTEXT_TRANSMIT)
2135 regs = OHCI1394_IsoXmitContextBase(index);
2136 else
2137 regs = OHCI1394_IsoRcvContextBase(index);
2138
ed568912 2139 ctx = &list[index];
2d826cc5 2140 memset(ctx, 0, sizeof(*ctx));
9b32d5f3
KH
2141 ctx->header_length = 0;
2142 ctx->header = (void *) __get_free_page(GFP_KERNEL);
2143 if (ctx->header == NULL)
2144 goto out;
2145
2dbd7d7e
SR
2146 ret = context_init(&ctx->context, ohci, regs, callback);
2147 if (ret < 0)
9b32d5f3 2148 goto out_with_header;
ed568912
KH
2149
2150 return &ctx->base;
9b32d5f3
KH
2151
2152 out_with_header:
2153 free_page((unsigned long)ctx->header);
2154 out:
2155 spin_lock_irqsave(&ohci->lock, flags);
2156 *mask |= 1 << index;
2157 spin_unlock_irqrestore(&ohci->lock, flags);
2158
2dbd7d7e 2159 return ERR_PTR(ret);
ed568912
KH
2160}
2161
eb0306ea
KH
2162static int ohci_start_iso(struct fw_iso_context *base,
2163 s32 cycle, u32 sync, u32 tags)
ed568912 2164{
373b2edd 2165 struct iso_context *ctx = container_of(base, struct iso_context, base);
30200739 2166 struct fw_ohci *ohci = ctx->context.ohci;
8a2f7d93 2167 u32 control, match;
ed568912
KH
2168 int index;
2169
295e3feb
KH
2170 if (ctx->base.type == FW_ISO_CONTEXT_TRANSMIT) {
2171 index = ctx - ohci->it_context_list;
8a2f7d93
KH
2172 match = 0;
2173 if (cycle >= 0)
2174 match = IT_CONTEXT_CYCLE_MATCH_ENABLE |
295e3feb 2175 (cycle & 0x7fff) << 16;
21efb3cf 2176
295e3feb
KH
2177 reg_write(ohci, OHCI1394_IsoXmitIntEventClear, 1 << index);
2178 reg_write(ohci, OHCI1394_IsoXmitIntMaskSet, 1 << index);
8a2f7d93 2179 context_run(&ctx->context, match);
295e3feb
KH
2180 } else {
2181 index = ctx - ohci->ir_context_list;
a186b4a6 2182 control = IR_CONTEXT_ISOCH_HEADER;
8a2f7d93
KH
2183 match = (tags << 28) | (sync << 8) | ctx->base.channel;
2184 if (cycle >= 0) {
2185 match |= (cycle & 0x07fff) << 12;
2186 control |= IR_CONTEXT_CYCLE_MATCH_ENABLE;
2187 }
ed568912 2188
295e3feb
KH
2189 reg_write(ohci, OHCI1394_IsoRecvIntEventClear, 1 << index);
2190 reg_write(ohci, OHCI1394_IsoRecvIntMaskSet, 1 << index);
a77754a7 2191 reg_write(ohci, CONTEXT_MATCH(ctx->context.regs), match);
8a2f7d93 2192 context_run(&ctx->context, control);
295e3feb 2193 }
ed568912
KH
2194
2195 return 0;
2196}
2197
b8295668
KH
2198static int ohci_stop_iso(struct fw_iso_context *base)
2199{
2200 struct fw_ohci *ohci = fw_ohci(base->card);
373b2edd 2201 struct iso_context *ctx = container_of(base, struct iso_context, base);
b8295668
KH
2202 int index;
2203
2204 if (ctx->base.type == FW_ISO_CONTEXT_TRANSMIT) {
2205 index = ctx - ohci->it_context_list;
2206 reg_write(ohci, OHCI1394_IsoXmitIntMaskClear, 1 << index);
2207 } else {
2208 index = ctx - ohci->ir_context_list;
2209 reg_write(ohci, OHCI1394_IsoRecvIntMaskClear, 1 << index);
2210 }
2211 flush_writes(ohci);
2212 context_stop(&ctx->context);
2213
2214 return 0;
2215}
2216
ed568912
KH
2217static void ohci_free_iso_context(struct fw_iso_context *base)
2218{
2219 struct fw_ohci *ohci = fw_ohci(base->card);
373b2edd 2220 struct iso_context *ctx = container_of(base, struct iso_context, base);
ed568912
KH
2221 unsigned long flags;
2222 int index;
2223
b8295668
KH
2224 ohci_stop_iso(base);
2225 context_release(&ctx->context);
9b32d5f3 2226 free_page((unsigned long)ctx->header);
b8295668 2227
ed568912
KH
2228 spin_lock_irqsave(&ohci->lock, flags);
2229
2230 if (ctx->base.type == FW_ISO_CONTEXT_TRANSMIT) {
2231 index = ctx - ohci->it_context_list;
ed568912
KH
2232 ohci->it_context_mask |= 1 << index;
2233 } else {
2234 index = ctx - ohci->ir_context_list;
ed568912 2235 ohci->ir_context_mask |= 1 << index;
4817ed24 2236 ohci->ir_context_channels |= 1ULL << base->channel;
ed568912 2237 }
ed568912
KH
2238
2239 spin_unlock_irqrestore(&ohci->lock, flags);
2240}
2241
53dca511
SR
2242static int ohci_queue_iso_transmit(struct fw_iso_context *base,
2243 struct fw_iso_packet *packet,
2244 struct fw_iso_buffer *buffer,
2245 unsigned long payload)
ed568912 2246{
373b2edd 2247 struct iso_context *ctx = container_of(base, struct iso_context, base);
30200739 2248 struct descriptor *d, *last, *pd;
ed568912
KH
2249 struct fw_iso_packet *p;
2250 __le32 *header;
9aad8125 2251 dma_addr_t d_bus, page_bus;
ed568912
KH
2252 u32 z, header_z, payload_z, irq;
2253 u32 payload_index, payload_end_index, next_page_index;
30200739 2254 int page, end_page, i, length, offset;
ed568912 2255
ed568912 2256 p = packet;
9aad8125 2257 payload_index = payload;
ed568912
KH
2258
2259 if (p->skip)
2260 z = 1;
2261 else
2262 z = 2;
2263 if (p->header_length > 0)
2264 z++;
2265
2266 /* Determine the first page the payload isn't contained in. */
2267 end_page = PAGE_ALIGN(payload_index + p->payload_length) >> PAGE_SHIFT;
2268 if (p->payload_length > 0)
2269 payload_z = end_page - (payload_index >> PAGE_SHIFT);
2270 else
2271 payload_z = 0;
2272
2273 z += payload_z;
2274
2275 /* Get header size in number of descriptors. */
2d826cc5 2276 header_z = DIV_ROUND_UP(p->header_length, sizeof(*d));
ed568912 2277
30200739
KH
2278 d = context_get_descriptors(&ctx->context, z + header_z, &d_bus);
2279 if (d == NULL)
2280 return -ENOMEM;
ed568912
KH
2281
2282 if (!p->skip) {
a77754a7 2283 d[0].control = cpu_to_le16(DESCRIPTOR_KEY_IMMEDIATE);
ed568912 2284 d[0].req_count = cpu_to_le16(8);
7f51a100
CL
2285 /*
2286 * Link the skip address to this descriptor itself. This causes
2287 * a context to skip a cycle whenever lost cycles or FIFO
2288 * overruns occur, without dropping the data. The application
2289 * should then decide whether this is an error condition or not.
2290 * FIXME: Make the context's cycle-lost behaviour configurable?
2291 */
2292 d[0].branch_address = cpu_to_le32(d_bus | z);
ed568912
KH
2293
2294 header = (__le32 *) &d[1];
a77754a7
KH
2295 header[0] = cpu_to_le32(IT_HEADER_SY(p->sy) |
2296 IT_HEADER_TAG(p->tag) |
2297 IT_HEADER_TCODE(TCODE_STREAM_DATA) |
2298 IT_HEADER_CHANNEL(ctx->base.channel) |
2299 IT_HEADER_SPEED(ctx->base.speed));
ed568912 2300 header[1] =
a77754a7 2301 cpu_to_le32(IT_HEADER_DATA_LENGTH(p->header_length +
ed568912
KH
2302 p->payload_length));
2303 }
2304
2305 if (p->header_length > 0) {
2306 d[2].req_count = cpu_to_le16(p->header_length);
2d826cc5 2307 d[2].data_address = cpu_to_le32(d_bus + z * sizeof(*d));
ed568912
KH
2308 memcpy(&d[z], p->header, p->header_length);
2309 }
2310
2311 pd = d + z - payload_z;
2312 payload_end_index = payload_index + p->payload_length;
2313 for (i = 0; i < payload_z; i++) {
2314 page = payload_index >> PAGE_SHIFT;
2315 offset = payload_index & ~PAGE_MASK;
2316 next_page_index = (page + 1) << PAGE_SHIFT;
2317 length =
2318 min(next_page_index, payload_end_index) - payload_index;
2319 pd[i].req_count = cpu_to_le16(length);
9aad8125
KH
2320
2321 page_bus = page_private(buffer->pages[page]);
2322 pd[i].data_address = cpu_to_le32(page_bus + offset);
ed568912
KH
2323
2324 payload_index += length;
2325 }
2326
ed568912 2327 if (p->interrupt)
a77754a7 2328 irq = DESCRIPTOR_IRQ_ALWAYS;
ed568912 2329 else
a77754a7 2330 irq = DESCRIPTOR_NO_IRQ;
ed568912 2331
30200739 2332 last = z == 2 ? d : d + z - 1;
a77754a7
KH
2333 last->control |= cpu_to_le16(DESCRIPTOR_OUTPUT_LAST |
2334 DESCRIPTOR_STATUS |
2335 DESCRIPTOR_BRANCH_ALWAYS |
cbb59da7 2336 irq);
ed568912 2337
30200739 2338 context_append(&ctx->context, d, z, header_z);
ed568912
KH
2339
2340 return 0;
2341}
373b2edd 2342
53dca511
SR
2343static int ohci_queue_iso_receive_packet_per_buffer(struct fw_iso_context *base,
2344 struct fw_iso_packet *packet,
2345 struct fw_iso_buffer *buffer,
2346 unsigned long payload)
a186b4a6
JW
2347{
2348 struct iso_context *ctx = container_of(base, struct iso_context, base);
8c0c0cc2 2349 struct descriptor *d, *pd;
bcee893c 2350 struct fw_iso_packet *p = packet;
a186b4a6
JW
2351 dma_addr_t d_bus, page_bus;
2352 u32 z, header_z, rest;
bcee893c
DM
2353 int i, j, length;
2354 int page, offset, packet_count, header_size, payload_per_buffer;
a186b4a6
JW
2355
2356 /*
1aa292bb
DM
2357 * The OHCI controller puts the isochronous header and trailer in the
2358 * buffer, so we need at least 8 bytes.
a186b4a6
JW
2359 */
2360 packet_count = p->header_length / ctx->base.header_size;
1aa292bb 2361 header_size = max(ctx->base.header_size, (size_t)8);
a186b4a6
JW
2362
2363 /* Get header size in number of descriptors. */
2364 header_z = DIV_ROUND_UP(header_size, sizeof(*d));
2365 page = payload >> PAGE_SHIFT;
2366 offset = payload & ~PAGE_MASK;
bcee893c 2367 payload_per_buffer = p->payload_length / packet_count;
a186b4a6
JW
2368
2369 for (i = 0; i < packet_count; i++) {
2370 /* d points to the header descriptor */
bcee893c 2371 z = DIV_ROUND_UP(payload_per_buffer + offset, PAGE_SIZE) + 1;
a186b4a6 2372 d = context_get_descriptors(&ctx->context,
bcee893c 2373 z + header_z, &d_bus);
a186b4a6
JW
2374 if (d == NULL)
2375 return -ENOMEM;
2376
bcee893c
DM
2377 d->control = cpu_to_le16(DESCRIPTOR_STATUS |
2378 DESCRIPTOR_INPUT_MORE);
2379 if (p->skip && i == 0)
2380 d->control |= cpu_to_le16(DESCRIPTOR_WAIT);
a186b4a6
JW
2381 d->req_count = cpu_to_le16(header_size);
2382 d->res_count = d->req_count;
bcee893c 2383 d->transfer_status = 0;
a186b4a6
JW
2384 d->data_address = cpu_to_le32(d_bus + (z * sizeof(*d)));
2385
bcee893c 2386 rest = payload_per_buffer;
8c0c0cc2 2387 pd = d;
bcee893c 2388 for (j = 1; j < z; j++) {
8c0c0cc2 2389 pd++;
bcee893c
DM
2390 pd->control = cpu_to_le16(DESCRIPTOR_STATUS |
2391 DESCRIPTOR_INPUT_MORE);
2392
2393 if (offset + rest < PAGE_SIZE)
2394 length = rest;
2395 else
2396 length = PAGE_SIZE - offset;
2397 pd->req_count = cpu_to_le16(length);
2398 pd->res_count = pd->req_count;
2399 pd->transfer_status = 0;
2400
2401 page_bus = page_private(buffer->pages[page]);
2402 pd->data_address = cpu_to_le32(page_bus + offset);
2403
2404 offset = (offset + length) & ~PAGE_MASK;
2405 rest -= length;
2406 if (offset == 0)
2407 page++;
2408 }
a186b4a6
JW
2409 pd->control = cpu_to_le16(DESCRIPTOR_STATUS |
2410 DESCRIPTOR_INPUT_LAST |
2411 DESCRIPTOR_BRANCH_ALWAYS);
bcee893c 2412 if (p->interrupt && i == packet_count - 1)
a186b4a6
JW
2413 pd->control |= cpu_to_le16(DESCRIPTOR_IRQ_ALWAYS);
2414
a186b4a6
JW
2415 context_append(&ctx->context, d, z, header_z);
2416 }
2417
2418 return 0;
2419}
2420
53dca511
SR
2421static int ohci_queue_iso(struct fw_iso_context *base,
2422 struct fw_iso_packet *packet,
2423 struct fw_iso_buffer *buffer,
2424 unsigned long payload)
295e3feb 2425{
e364cf4e 2426 struct iso_context *ctx = container_of(base, struct iso_context, base);
fe5ca634 2427 unsigned long flags;
2dbd7d7e 2428 int ret;
e364cf4e 2429
fe5ca634 2430 spin_lock_irqsave(&ctx->context.ohci->lock, flags);
295e3feb 2431 if (base->type == FW_ISO_CONTEXT_TRANSMIT)
2dbd7d7e 2432 ret = ohci_queue_iso_transmit(base, packet, buffer, payload);
e364cf4e 2433 else
2dbd7d7e
SR
2434 ret = ohci_queue_iso_receive_packet_per_buffer(base, packet,
2435 buffer, payload);
fe5ca634
DM
2436 spin_unlock_irqrestore(&ctx->context.ohci->lock, flags);
2437
2dbd7d7e 2438 return ret;
295e3feb
KH
2439}
2440
21ebcd12 2441static const struct fw_card_driver ohci_driver = {
ed568912
KH
2442 .enable = ohci_enable,
2443 .update_phy_reg = ohci_update_phy_reg,
2444 .set_config_rom = ohci_set_config_rom,
2445 .send_request = ohci_send_request,
2446 .send_response = ohci_send_response,
730c32f5 2447 .cancel_packet = ohci_cancel_packet,
ed568912 2448 .enable_phys_dma = ohci_enable_phys_dma,
60d32970 2449 .read_csr_reg = ohci_read_csr_reg,
506f1a31 2450 .write_csr_reg = ohci_write_csr_reg,
ed568912
KH
2451
2452 .allocate_iso_context = ohci_allocate_iso_context,
2453 .free_iso_context = ohci_free_iso_context,
2454 .queue_iso = ohci_queue_iso,
69cdb726 2455 .start_iso = ohci_start_iso,
b8295668 2456 .stop_iso = ohci_stop_iso,
ed568912
KH
2457};
2458
ea8d006b 2459#ifdef CONFIG_PPC_PMAC
5da3dac8 2460static void pmac_ohci_on(struct pci_dev *dev)
2ed0f181 2461{
ea8d006b
SR
2462 if (machine_is(powermac)) {
2463 struct device_node *ofn = pci_device_to_OF_node(dev);
2464
2465 if (ofn) {
2466 pmac_call_feature(PMAC_FTR_1394_CABLE_POWER, ofn, 0, 1);
2467 pmac_call_feature(PMAC_FTR_1394_ENABLE, ofn, 0, 1);
2468 }
2469 }
2ed0f181
SR
2470}
2471
5da3dac8 2472static void pmac_ohci_off(struct pci_dev *dev)
2ed0f181
SR
2473{
2474 if (machine_is(powermac)) {
2475 struct device_node *ofn = pci_device_to_OF_node(dev);
2476
2477 if (ofn) {
2478 pmac_call_feature(PMAC_FTR_1394_ENABLE, ofn, 0, 0);
2479 pmac_call_feature(PMAC_FTR_1394_CABLE_POWER, ofn, 0, 0);
2480 }
2481 }
2482}
2483#else
5da3dac8
SR
2484static inline void pmac_ohci_on(struct pci_dev *dev) {}
2485static inline void pmac_ohci_off(struct pci_dev *dev) {}
ea8d006b
SR
2486#endif /* CONFIG_PPC_PMAC */
2487
53dca511
SR
2488static int __devinit pci_probe(struct pci_dev *dev,
2489 const struct pci_device_id *ent)
2ed0f181
SR
2490{
2491 struct fw_ohci *ohci;
54672386 2492 u32 bus_options, max_receive, link_speed, version, link_enh;
2ed0f181 2493 u64 guid;
6fdb2ee2 2494 int i, err, n_ir, n_it;
2ed0f181
SR
2495 size_t size;
2496
2d826cc5 2497 ohci = kzalloc(sizeof(*ohci), GFP_KERNEL);
ed568912 2498 if (ohci == NULL) {
7007a076
SR
2499 err = -ENOMEM;
2500 goto fail;
ed568912
KH
2501 }
2502
2503 fw_card_initialize(&ohci->card, &ohci_driver, &dev->dev);
2504
5da3dac8 2505 pmac_ohci_on(dev);
130d5496 2506
d79406dd
KH
2507 err = pci_enable_device(dev);
2508 if (err) {
7007a076 2509 fw_error("Failed to enable OHCI hardware\n");
bd7dee63 2510 goto fail_free;
ed568912
KH
2511 }
2512
2513 pci_set_master(dev);
2514 pci_write_config_dword(dev, OHCI1394_PCI_HCI_Control, 0);
2515 pci_set_drvdata(dev, ohci);
2516
2517 spin_lock_init(&ohci->lock);
2518
2519 tasklet_init(&ohci->bus_reset_tasklet,
2520 bus_reset_tasklet, (unsigned long)ohci);
2521
d79406dd
KH
2522 err = pci_request_region(dev, 0, ohci_driver_name);
2523 if (err) {
ed568912 2524 fw_error("MMIO resource unavailable\n");
d79406dd 2525 goto fail_disable;
ed568912
KH
2526 }
2527
2528 ohci->registers = pci_iomap(dev, 0, OHCI1394_REGISTER_SIZE);
2529 if (ohci->registers == NULL) {
2530 fw_error("Failed to remap registers\n");
d79406dd
KH
2531 err = -ENXIO;
2532 goto fail_iomem;
ed568912
KH
2533 }
2534
4a635593
SR
2535 for (i = 0; i < ARRAY_SIZE(ohci_quirks); i++)
2536 if (ohci_quirks[i].vendor == dev->vendor &&
2537 (ohci_quirks[i].device == dev->device ||
2538 ohci_quirks[i].device == (unsigned short)PCI_ANY_ID)) {
2539 ohci->quirks = ohci_quirks[i].flags;
2540 break;
2541 }
3e9cc2f3
SR
2542 if (param_quirks)
2543 ohci->quirks = param_quirks;
b677532b 2544
54672386
CL
2545 /* TI OHCI-Lynx and compatible: set recommended configuration bits. */
2546 if (dev->vendor == PCI_VENDOR_ID_TI) {
2547 pci_read_config_dword(dev, PCI_CFG_TI_LinkEnh, &link_enh);
2548
2549 /* adjust latency of ATx FIFO: use 1.7 KB threshold */
2550 link_enh &= ~TI_LinkEnh_atx_thresh_mask;
2551 link_enh |= TI_LinkEnh_atx_thresh_1_7K;
2552
2553 /* use priority arbitration for asynchronous responses */
2554 link_enh |= TI_LinkEnh_enab_unfair;
2555
2556 /* required for aPhyEnhanceEnable to work */
2557 link_enh |= TI_LinkEnh_enab_accel;
2558
2559 pci_write_config_dword(dev, PCI_CFG_TI_LinkEnh, link_enh);
2560 }
2561
ed568912
KH
2562 ar_context_init(&ohci->ar_request_ctx, ohci,
2563 OHCI1394_AsReqRcvContextControlSet);
2564
2565 ar_context_init(&ohci->ar_response_ctx, ohci,
2566 OHCI1394_AsRspRcvContextControlSet);
2567
fe5ca634 2568 context_init(&ohci->at_request_ctx, ohci,
f319b6a0 2569 OHCI1394_AsReqTrContextControlSet, handle_at_packet);
ed568912 2570
fe5ca634 2571 context_init(&ohci->at_response_ctx, ohci,
f319b6a0 2572 OHCI1394_AsRspTrContextControlSet, handle_at_packet);
ed568912 2573
ed568912 2574 reg_write(ohci, OHCI1394_IsoRecvIntMaskSet, ~0);
4802f16d
SR
2575 ohci->ir_context_channels = ~0ULL;
2576 ohci->ir_context_mask = reg_read(ohci, OHCI1394_IsoRecvIntMaskSet);
ed568912 2577 reg_write(ohci, OHCI1394_IsoRecvIntMaskClear, ~0);
6fdb2ee2
SR
2578 n_ir = hweight32(ohci->ir_context_mask);
2579 size = sizeof(struct iso_context) * n_ir;
4802f16d 2580 ohci->ir_context_list = kzalloc(size, GFP_KERNEL);
ed568912
KH
2581
2582 reg_write(ohci, OHCI1394_IsoXmitIntMaskSet, ~0);
4802f16d 2583 ohci->it_context_mask = reg_read(ohci, OHCI1394_IsoXmitIntMaskSet);
ed568912 2584 reg_write(ohci, OHCI1394_IsoXmitIntMaskClear, ~0);
6fdb2ee2
SR
2585 n_it = hweight32(ohci->it_context_mask);
2586 size = sizeof(struct iso_context) * n_it;
4802f16d 2587 ohci->it_context_list = kzalloc(size, GFP_KERNEL);
ed568912
KH
2588
2589 if (ohci->it_context_list == NULL || ohci->ir_context_list == NULL) {
d79406dd 2590 err = -ENOMEM;
7007a076 2591 goto fail_contexts;
ed568912
KH
2592 }
2593
2594 /* self-id dma buffer allocation */
2595 ohci->self_id_cpu = dma_alloc_coherent(ohci->card.device,
2596 SELF_ID_BUF_SIZE,
2597 &ohci->self_id_bus,
2598 GFP_KERNEL);
2599 if (ohci->self_id_cpu == NULL) {
d79406dd 2600 err = -ENOMEM;
7007a076 2601 goto fail_contexts;
ed568912
KH
2602 }
2603
ed568912
KH
2604 bus_options = reg_read(ohci, OHCI1394_BusOptions);
2605 max_receive = (bus_options >> 12) & 0xf;
2606 link_speed = bus_options & 0x7;
2607 guid = ((u64) reg_read(ohci, OHCI1394_GUIDHi) << 32) |
2608 reg_read(ohci, OHCI1394_GUIDLo);
2609
d79406dd 2610 err = fw_card_add(&ohci->card, max_receive, link_speed, guid);
e1eff7a3 2611 if (err)
d79406dd 2612 goto fail_self_id;
ed568912 2613
6fdb2ee2
SR
2614 version = reg_read(ohci, OHCI1394_Version) & 0x00ff00ff;
2615 fw_notify("Added fw-ohci device %s, OHCI v%x.%x, "
2616 "%d IR + %d IT contexts, quirks 0x%x\n",
2617 dev_name(&dev->dev), version >> 16, version & 0xff,
2618 n_ir, n_it, ohci->quirks);
e1eff7a3 2619
ed568912 2620 return 0;
d79406dd
KH
2621
2622 fail_self_id:
2623 dma_free_coherent(ohci->card.device, SELF_ID_BUF_SIZE,
2624 ohci->self_id_cpu, ohci->self_id_bus);
7007a076 2625 fail_contexts:
d79406dd 2626 kfree(ohci->ir_context_list);
7007a076
SR
2627 kfree(ohci->it_context_list);
2628 context_release(&ohci->at_response_ctx);
2629 context_release(&ohci->at_request_ctx);
2630 ar_context_release(&ohci->ar_response_ctx);
2631 ar_context_release(&ohci->ar_request_ctx);
d79406dd
KH
2632 pci_iounmap(dev, ohci->registers);
2633 fail_iomem:
2634 pci_release_region(dev, 0);
2635 fail_disable:
2636 pci_disable_device(dev);
bd7dee63
SR
2637 fail_free:
2638 kfree(&ohci->card);
5da3dac8 2639 pmac_ohci_off(dev);
7007a076
SR
2640 fail:
2641 if (err == -ENOMEM)
2642 fw_error("Out of memory\n");
d79406dd
KH
2643
2644 return err;
ed568912
KH
2645}
2646
2647static void pci_remove(struct pci_dev *dev)
2648{
2649 struct fw_ohci *ohci;
2650
2651 ohci = pci_get_drvdata(dev);
e254a4b4
KH
2652 reg_write(ohci, OHCI1394_IntMaskClear, ~0);
2653 flush_writes(ohci);
ed568912
KH
2654 fw_core_remove_card(&ohci->card);
2655
c781c06d
KH
2656 /*
2657 * FIXME: Fail all pending packets here, now that the upper
2658 * layers can't queue any more.
2659 */
ed568912
KH
2660
2661 software_reset(ohci);
2662 free_irq(dev->irq, ohci);
a55709ba
JF
2663
2664 if (ohci->next_config_rom && ohci->next_config_rom != ohci->config_rom)
2665 dma_free_coherent(ohci->card.device, CONFIG_ROM_SIZE,
2666 ohci->next_config_rom, ohci->next_config_rom_bus);
2667 if (ohci->config_rom)
2668 dma_free_coherent(ohci->card.device, CONFIG_ROM_SIZE,
2669 ohci->config_rom, ohci->config_rom_bus);
d79406dd
KH
2670 dma_free_coherent(ohci->card.device, SELF_ID_BUF_SIZE,
2671 ohci->self_id_cpu, ohci->self_id_bus);
a55709ba
JF
2672 ar_context_release(&ohci->ar_request_ctx);
2673 ar_context_release(&ohci->ar_response_ctx);
2674 context_release(&ohci->at_request_ctx);
2675 context_release(&ohci->at_response_ctx);
d79406dd
KH
2676 kfree(ohci->it_context_list);
2677 kfree(ohci->ir_context_list);
262444ee 2678 pci_disable_msi(dev);
d79406dd
KH
2679 pci_iounmap(dev, ohci->registers);
2680 pci_release_region(dev, 0);
2681 pci_disable_device(dev);
bd7dee63 2682 kfree(&ohci->card);
5da3dac8 2683 pmac_ohci_off(dev);
ea8d006b 2684
ed568912
KH
2685 fw_notify("Removed fw-ohci device.\n");
2686}
2687
2aef469a 2688#ifdef CONFIG_PM
2ed0f181 2689static int pci_suspend(struct pci_dev *dev, pm_message_t state)
2aef469a 2690{
2ed0f181 2691 struct fw_ohci *ohci = pci_get_drvdata(dev);
2aef469a
KH
2692 int err;
2693
2694 software_reset(ohci);
2ed0f181 2695 free_irq(dev->irq, ohci);
262444ee 2696 pci_disable_msi(dev);
2ed0f181 2697 err = pci_save_state(dev);
2aef469a 2698 if (err) {
8a8cea27 2699 fw_error("pci_save_state failed\n");
2aef469a
KH
2700 return err;
2701 }
2ed0f181 2702 err = pci_set_power_state(dev, pci_choose_state(dev, state));
55111428
SR
2703 if (err)
2704 fw_error("pci_set_power_state failed with %d\n", err);
5da3dac8 2705 pmac_ohci_off(dev);
ea8d006b 2706
2aef469a
KH
2707 return 0;
2708}
2709
2ed0f181 2710static int pci_resume(struct pci_dev *dev)
2aef469a 2711{
2ed0f181 2712 struct fw_ohci *ohci = pci_get_drvdata(dev);
2aef469a
KH
2713 int err;
2714
5da3dac8 2715 pmac_ohci_on(dev);
2ed0f181
SR
2716 pci_set_power_state(dev, PCI_D0);
2717 pci_restore_state(dev);
2718 err = pci_enable_device(dev);
2aef469a 2719 if (err) {
8a8cea27 2720 fw_error("pci_enable_device failed\n");
2aef469a
KH
2721 return err;
2722 }
2723
0bd243c4 2724 return ohci_enable(&ohci->card, NULL, 0);
2aef469a
KH
2725}
2726#endif
2727
a67483d2 2728static const struct pci_device_id pci_table[] = {
ed568912
KH
2729 { PCI_DEVICE_CLASS(PCI_CLASS_SERIAL_FIREWIRE_OHCI, ~0) },
2730 { }
2731};
2732
2733MODULE_DEVICE_TABLE(pci, pci_table);
2734
2735static struct pci_driver fw_ohci_pci_driver = {
2736 .name = ohci_driver_name,
2737 .id_table = pci_table,
2738 .probe = pci_probe,
2739 .remove = pci_remove,
2aef469a
KH
2740#ifdef CONFIG_PM
2741 .resume = pci_resume,
2742 .suspend = pci_suspend,
2743#endif
ed568912
KH
2744};
2745
2746MODULE_AUTHOR("Kristian Hoegsberg <krh@bitplanet.net>");
2747MODULE_DESCRIPTION("Driver for PCI OHCI IEEE1394 controllers");
2748MODULE_LICENSE("GPL");
2749
1e4c7b0d
OH
2750/* Provide a module alias so root-on-sbp2 initrds don't break. */
2751#ifndef CONFIG_IEEE1394_OHCI1394_MODULE
2752MODULE_ALIAS("ohci1394");
2753#endif
2754
ed568912
KH
2755static int __init fw_ohci_init(void)
2756{
2757 return pci_register_driver(&fw_ohci_pci_driver);
2758}
2759
2760static void __exit fw_ohci_cleanup(void)
2761{
2762 pci_unregister_driver(&fw_ohci_pci_driver);
2763}
2764
2765module_init(fw_ohci_init);
2766module_exit(fw_ohci_cleanup);