]> git.proxmox.com Git - mirror_ubuntu-artful-kernel.git/blame - drivers/firewire/ohci.c
firewire: ohci: add a comment on PHY reg access serialization
[mirror_ubuntu-artful-kernel.git] / drivers / firewire / ohci.c
CommitLineData
c781c06d
KH
1/*
2 * Driver for OHCI 1394 controllers
ed568912 3 *
ed568912
KH
4 * Copyright (C) 2003-2006 Kristian Hoegsberg <krh@bitplanet.net>
5 *
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License as published by
8 * the Free Software Foundation; either version 2 of the License, or
9 * (at your option) any later version.
10 *
11 * This program is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
14 * GNU General Public License for more details.
15 *
16 * You should have received a copy of the GNU General Public License
17 * along with this program; if not, write to the Free Software Foundation,
18 * Inc., 59 Temple Place - Suite 330, Boston, MA 02111-1307, USA.
19 */
20
dd23736e 21#include <linux/bitops.h>
65b2742a 22#include <linux/bug.h>
e524f616 23#include <linux/compiler.h>
ed568912 24#include <linux/delay.h>
e8ca9702 25#include <linux/device.h>
cf3e72fd 26#include <linux/dma-mapping.h>
77c9a5da 27#include <linux/firewire.h>
e8ca9702 28#include <linux/firewire-constants.h>
a7fb60db
SR
29#include <linux/init.h>
30#include <linux/interrupt.h>
e8ca9702 31#include <linux/io.h>
a7fb60db 32#include <linux/kernel.h>
e8ca9702 33#include <linux/list.h>
faa2fb4e 34#include <linux/mm.h>
a7fb60db 35#include <linux/module.h>
ad3c0fe8 36#include <linux/moduleparam.h>
02d37bed 37#include <linux/mutex.h>
a7fb60db 38#include <linux/pci.h>
fc383796 39#include <linux/pci_ids.h>
5a0e3ad6 40#include <linux/slab.h>
c26f0234 41#include <linux/spinlock.h>
e8ca9702 42#include <linux/string.h>
e78483c5 43#include <linux/time.h>
7a39d8b8 44#include <linux/vmalloc.h>
cf3e72fd 45
e8ca9702 46#include <asm/byteorder.h>
c26f0234 47#include <asm/page.h>
ee71c2f9 48#include <asm/system.h>
ed568912 49
ea8d006b
SR
50#ifdef CONFIG_PPC_PMAC
51#include <asm/pmac_feature.h>
52#endif
53
77c9a5da
SR
54#include "core.h"
55#include "ohci.h"
ed568912 56
a77754a7
KH
57#define DESCRIPTOR_OUTPUT_MORE 0
58#define DESCRIPTOR_OUTPUT_LAST (1 << 12)
59#define DESCRIPTOR_INPUT_MORE (2 << 12)
60#define DESCRIPTOR_INPUT_LAST (3 << 12)
61#define DESCRIPTOR_STATUS (1 << 11)
62#define DESCRIPTOR_KEY_IMMEDIATE (2 << 8)
63#define DESCRIPTOR_PING (1 << 7)
64#define DESCRIPTOR_YY (1 << 6)
65#define DESCRIPTOR_NO_IRQ (0 << 4)
66#define DESCRIPTOR_IRQ_ERROR (1 << 4)
67#define DESCRIPTOR_IRQ_ALWAYS (3 << 4)
68#define DESCRIPTOR_BRANCH_ALWAYS (3 << 2)
69#define DESCRIPTOR_WAIT (3 << 0)
ed568912
KH
70
71struct descriptor {
72 __le16 req_count;
73 __le16 control;
74 __le32 data_address;
75 __le32 branch_address;
76 __le16 res_count;
77 __le16 transfer_status;
78} __attribute__((aligned(16)));
79
a77754a7
KH
80#define CONTROL_SET(regs) (regs)
81#define CONTROL_CLEAR(regs) ((regs) + 4)
82#define COMMAND_PTR(regs) ((regs) + 12)
83#define CONTEXT_MATCH(regs) ((regs) + 16)
72e318e0 84
7a39d8b8
CL
85#define AR_BUFFER_SIZE (32*1024)
86#define AR_BUFFERS_MIN DIV_ROUND_UP(AR_BUFFER_SIZE, PAGE_SIZE)
87/* we need at least two pages for proper list management */
88#define AR_BUFFERS (AR_BUFFERS_MIN >= 2 ? AR_BUFFERS_MIN : 2)
89
90#define MAX_ASYNC_PAYLOAD 4096
91#define MAX_AR_PACKET_SIZE (16 + MAX_ASYNC_PAYLOAD + 4)
92#define AR_WRAPAROUND_PAGES DIV_ROUND_UP(MAX_AR_PACKET_SIZE, PAGE_SIZE)
ed568912 93
32b46093
KH
94struct ar_context {
95 struct fw_ohci *ohci;
7a39d8b8
CL
96 struct page *pages[AR_BUFFERS];
97 void *buffer;
98 struct descriptor *descriptors;
99 dma_addr_t descriptors_bus;
32b46093 100 void *pointer;
7a39d8b8 101 unsigned int last_buffer_index;
72e318e0 102 u32 regs;
ed568912
KH
103 struct tasklet_struct tasklet;
104};
105
30200739
KH
106struct context;
107
108typedef int (*descriptor_callback_t)(struct context *ctx,
109 struct descriptor *d,
110 struct descriptor *last);
fe5ca634
DM
111
112/*
113 * A buffer that contains a block of DMA-able coherent memory used for
114 * storing a portion of a DMA descriptor program.
115 */
116struct descriptor_buffer {
117 struct list_head list;
118 dma_addr_t buffer_bus;
119 size_t buffer_size;
120 size_t used;
121 struct descriptor buffer[0];
122};
123
30200739 124struct context {
373b2edd 125 struct fw_ohci *ohci;
30200739 126 u32 regs;
fe5ca634 127 int total_allocation;
386a4153 128 bool running;
82b662dc 129 bool flushing;
373b2edd 130
fe5ca634
DM
131 /*
132 * List of page-sized buffers for storing DMA descriptors.
133 * Head of list contains buffers in use and tail of list contains
134 * free buffers.
135 */
136 struct list_head buffer_list;
137
138 /*
139 * Pointer to a buffer inside buffer_list that contains the tail
140 * end of the current DMA program.
141 */
142 struct descriptor_buffer *buffer_tail;
143
144 /*
145 * The descriptor containing the branch address of the first
146 * descriptor that has not yet been filled by the device.
147 */
148 struct descriptor *last;
149
150 /*
151 * The last descriptor in the DMA program. It contains the branch
152 * address that must be updated upon appending a new descriptor.
153 */
154 struct descriptor *prev;
30200739
KH
155
156 descriptor_callback_t callback;
157
373b2edd 158 struct tasklet_struct tasklet;
30200739 159};
30200739 160
a77754a7
KH
161#define IT_HEADER_SY(v) ((v) << 0)
162#define IT_HEADER_TCODE(v) ((v) << 4)
163#define IT_HEADER_CHANNEL(v) ((v) << 8)
164#define IT_HEADER_TAG(v) ((v) << 14)
165#define IT_HEADER_SPEED(v) ((v) << 16)
166#define IT_HEADER_DATA_LENGTH(v) ((v) << 16)
ed568912
KH
167
168struct iso_context {
169 struct fw_iso_context base;
30200739 170 struct context context;
0642b657 171 int excess_bytes;
9b32d5f3
KH
172 void *header;
173 size_t header_length;
dd23736e
ML
174
175 u8 sync;
176 u8 tags;
ed568912
KH
177};
178
179#define CONFIG_ROM_SIZE 1024
180
181struct fw_ohci {
182 struct fw_card card;
183
184 __iomem char *registers;
e636fe25 185 int node_id;
ed568912 186 int generation;
e09770db 187 int request_generation; /* for timestamping incoming requests */
4a635593 188 unsigned quirks;
a1a1132b 189 unsigned int pri_req_max;
a48777e0 190 u32 bus_time;
4ffb7a6a 191 bool is_root;
c8a94ded 192 bool csr_state_setclear_abdicate;
dd23736e
ML
193 int n_ir;
194 int n_it;
c781c06d
KH
195 /*
196 * Spinlock for accessing fw_ohci data. Never call out of
197 * this driver with this lock held.
198 */
ed568912 199 spinlock_t lock;
ed568912 200
02d37bed
SR
201 struct mutex phy_reg_mutex;
202
ec766a79
CL
203 void *misc_buffer;
204 dma_addr_t misc_buffer_bus;
205
ed568912
KH
206 struct ar_context ar_request_ctx;
207 struct ar_context ar_response_ctx;
f319b6a0
KH
208 struct context at_request_ctx;
209 struct context at_response_ctx;
ed568912 210
f117a3e3 211 u32 it_context_support;
872e330e 212 u32 it_context_mask; /* unoccupied IT contexts */
ed568912 213 struct iso_context *it_context_list;
872e330e 214 u64 ir_context_channels; /* unoccupied channels */
f117a3e3 215 u32 ir_context_support;
872e330e 216 u32 ir_context_mask; /* unoccupied IR contexts */
ed568912 217 struct iso_context *ir_context_list;
872e330e
SR
218 u64 mc_channels; /* channels in use by the multichannel IR context */
219 bool mc_allocated;
ecb1cf9c
SR
220
221 __be32 *config_rom;
222 dma_addr_t config_rom_bus;
223 __be32 *next_config_rom;
224 dma_addr_t next_config_rom_bus;
225 __be32 next_header;
226
227 __le32 *self_id_cpu;
228 dma_addr_t self_id_bus;
229 struct tasklet_struct bus_reset_tasklet;
230
231 u32 self_id_buffer[512];
ed568912
KH
232};
233
95688e97 234static inline struct fw_ohci *fw_ohci(struct fw_card *card)
ed568912
KH
235{
236 return container_of(card, struct fw_ohci, card);
237}
238
295e3feb
KH
239#define IT_CONTEXT_CYCLE_MATCH_ENABLE 0x80000000
240#define IR_CONTEXT_BUFFER_FILL 0x80000000
241#define IR_CONTEXT_ISOCH_HEADER 0x40000000
242#define IR_CONTEXT_CYCLE_MATCH_ENABLE 0x20000000
243#define IR_CONTEXT_MULTI_CHANNEL_MODE 0x10000000
244#define IR_CONTEXT_DUAL_BUFFER_MODE 0x08000000
ed568912
KH
245
246#define CONTEXT_RUN 0x8000
247#define CONTEXT_WAKE 0x1000
248#define CONTEXT_DEAD 0x0800
249#define CONTEXT_ACTIVE 0x0400
250
8b7b6afa 251#define OHCI1394_MAX_AT_REQ_RETRIES 0xf
ed568912
KH
252#define OHCI1394_MAX_AT_RESP_RETRIES 0x2
253#define OHCI1394_MAX_PHYS_RESP_RETRIES 0x8
254
ed568912
KH
255#define OHCI1394_REGISTER_SIZE 0x800
256#define OHCI_LOOP_COUNT 500
257#define OHCI1394_PCI_HCI_Control 0x40
258#define SELF_ID_BUF_SIZE 0x800
32b46093 259#define OHCI_TCODE_PHY_PACKET 0x0e
e364cf4e 260#define OHCI_VERSION_1_1 0x010010
0edeefd9 261
ed568912
KH
262static char ohci_driver_name[] = KBUILD_MODNAME;
263
9993e0fe 264#define PCI_DEVICE_ID_AGERE_FW643 0x5901
262444ee 265#define PCI_DEVICE_ID_JMICRON_JMB38X_FW 0x2380
8301b91b
CL
266#define PCI_DEVICE_ID_TI_TSB12LV22 0x8009
267
4a635593
SR
268#define QUIRK_CYCLE_TIMER 1
269#define QUIRK_RESET_PACKET 2
270#define QUIRK_BE_HEADERS 4
925e7a65 271#define QUIRK_NO_1394A 8
262444ee 272#define QUIRK_NO_MSI 16
4a635593
SR
273
274/* In case of multiple matches in ohci_quirks[], only the first one is used. */
275static const struct {
9993e0fe 276 unsigned short vendor, device, revision, flags;
4a635593 277} ohci_quirks[] = {
9993e0fe
SR
278 {PCI_VENDOR_ID_AL, PCI_ANY_ID, PCI_ANY_ID,
279 QUIRK_CYCLE_TIMER},
280
281 {PCI_VENDOR_ID_APPLE, PCI_DEVICE_ID_APPLE_UNI_N_FW, PCI_ANY_ID,
282 QUIRK_BE_HEADERS},
283
284 {PCI_VENDOR_ID_ATT, PCI_DEVICE_ID_AGERE_FW643, 6,
285 QUIRK_NO_MSI},
286
287 {PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB38X_FW, PCI_ANY_ID,
288 QUIRK_NO_MSI},
289
290 {PCI_VENDOR_ID_NEC, PCI_ANY_ID, PCI_ANY_ID,
291 QUIRK_CYCLE_TIMER},
292
293 {PCI_VENDOR_ID_RICOH, PCI_ANY_ID, PCI_ANY_ID,
294 QUIRK_CYCLE_TIMER},
295
296 {PCI_VENDOR_ID_TI, PCI_DEVICE_ID_TI_TSB12LV22, PCI_ANY_ID,
297 QUIRK_CYCLE_TIMER | QUIRK_RESET_PACKET | QUIRK_NO_1394A},
298
299 {PCI_VENDOR_ID_TI, PCI_ANY_ID, PCI_ANY_ID,
300 QUIRK_RESET_PACKET},
301
302 {PCI_VENDOR_ID_VIA, PCI_ANY_ID, PCI_ANY_ID,
303 QUIRK_CYCLE_TIMER | QUIRK_NO_MSI},
4a635593
SR
304};
305
3e9cc2f3
SR
306/* This overrides anything that was found in ohci_quirks[]. */
307static int param_quirks;
308module_param_named(quirks, param_quirks, int, 0644);
309MODULE_PARM_DESC(quirks, "Chip quirks (default = 0"
310 ", nonatomic cycle timer = " __stringify(QUIRK_CYCLE_TIMER)
311 ", reset packet generation = " __stringify(QUIRK_RESET_PACKET)
312 ", AR/selfID endianess = " __stringify(QUIRK_BE_HEADERS)
925e7a65 313 ", no 1394a enhancements = " __stringify(QUIRK_NO_1394A)
262444ee 314 ", disable MSI = " __stringify(QUIRK_NO_MSI)
3e9cc2f3
SR
315 ")");
316
a007bb85 317#define OHCI_PARAM_DEBUG_AT_AR 1
ad3c0fe8 318#define OHCI_PARAM_DEBUG_SELFIDS 2
a007bb85
SR
319#define OHCI_PARAM_DEBUG_IRQS 4
320#define OHCI_PARAM_DEBUG_BUSRESETS 8 /* only effective before chip init */
ad3c0fe8 321
5da3dac8
SR
322#ifdef CONFIG_FIREWIRE_OHCI_DEBUG
323
ad3c0fe8
SR
324static int param_debug;
325module_param_named(debug, param_debug, int, 0644);
326MODULE_PARM_DESC(debug, "Verbose logging (default = 0"
ad3c0fe8 327 ", AT/AR events = " __stringify(OHCI_PARAM_DEBUG_AT_AR)
a007bb85
SR
328 ", self-IDs = " __stringify(OHCI_PARAM_DEBUG_SELFIDS)
329 ", IRQs = " __stringify(OHCI_PARAM_DEBUG_IRQS)
330 ", busReset events = " __stringify(OHCI_PARAM_DEBUG_BUSRESETS)
ad3c0fe8
SR
331 ", or a combination, or all = -1)");
332
333static void log_irqs(u32 evt)
334{
a007bb85
SR
335 if (likely(!(param_debug &
336 (OHCI_PARAM_DEBUG_IRQS | OHCI_PARAM_DEBUG_BUSRESETS))))
337 return;
338
339 if (!(param_debug & OHCI_PARAM_DEBUG_IRQS) &&
340 !(evt & OHCI1394_busReset))
ad3c0fe8
SR
341 return;
342
f117a3e3 343 fw_notify("IRQ %08x%s%s%s%s%s%s%s%s%s%s%s%s%s%s%s\n", evt,
161b96e7
SR
344 evt & OHCI1394_selfIDComplete ? " selfID" : "",
345 evt & OHCI1394_RQPkt ? " AR_req" : "",
346 evt & OHCI1394_RSPkt ? " AR_resp" : "",
347 evt & OHCI1394_reqTxComplete ? " AT_req" : "",
348 evt & OHCI1394_respTxComplete ? " AT_resp" : "",
349 evt & OHCI1394_isochRx ? " IR" : "",
350 evt & OHCI1394_isochTx ? " IT" : "",
351 evt & OHCI1394_postedWriteErr ? " postedWriteErr" : "",
352 evt & OHCI1394_cycleTooLong ? " cycleTooLong" : "",
a48777e0 353 evt & OHCI1394_cycle64Seconds ? " cycle64Seconds" : "",
5ed1f321 354 evt & OHCI1394_cycleInconsistent ? " cycleInconsistent" : "",
161b96e7 355 evt & OHCI1394_regAccessFail ? " regAccessFail" : "",
f117a3e3 356 evt & OHCI1394_unrecoverableError ? " unrecoverableError" : "",
161b96e7
SR
357 evt & OHCI1394_busReset ? " busReset" : "",
358 evt & ~(OHCI1394_selfIDComplete | OHCI1394_RQPkt |
359 OHCI1394_RSPkt | OHCI1394_reqTxComplete |
360 OHCI1394_respTxComplete | OHCI1394_isochRx |
361 OHCI1394_isochTx | OHCI1394_postedWriteErr |
a48777e0
CL
362 OHCI1394_cycleTooLong | OHCI1394_cycle64Seconds |
363 OHCI1394_cycleInconsistent |
161b96e7 364 OHCI1394_regAccessFail | OHCI1394_busReset)
ad3c0fe8
SR
365 ? " ?" : "");
366}
367
368static const char *speed[] = {
369 [0] = "S100", [1] = "S200", [2] = "S400", [3] = "beta",
370};
371static const char *power[] = {
372 [0] = "+0W", [1] = "+15W", [2] = "+30W", [3] = "+45W",
373 [4] = "-3W", [5] = " ?W", [6] = "-3..-6W", [7] = "-3..-10W",
374};
375static const char port[] = { '.', '-', 'p', 'c', };
376
377static char _p(u32 *s, int shift)
378{
379 return port[*s >> shift & 3];
380}
381
08ddb2f4 382static void log_selfids(int node_id, int generation, int self_id_count, u32 *s)
ad3c0fe8
SR
383{
384 if (likely(!(param_debug & OHCI_PARAM_DEBUG_SELFIDS)))
385 return;
386
161b96e7
SR
387 fw_notify("%d selfIDs, generation %d, local node ID %04x\n",
388 self_id_count, generation, node_id);
ad3c0fe8
SR
389
390 for (; self_id_count--; ++s)
391 if ((*s & 1 << 23) == 0)
161b96e7
SR
392 fw_notify("selfID 0: %08x, phy %d [%c%c%c] "
393 "%s gc=%d %s %s%s%s\n",
394 *s, *s >> 24 & 63, _p(s, 6), _p(s, 4), _p(s, 2),
395 speed[*s >> 14 & 3], *s >> 16 & 63,
396 power[*s >> 8 & 7], *s >> 22 & 1 ? "L" : "",
397 *s >> 11 & 1 ? "c" : "", *s & 2 ? "i" : "");
ad3c0fe8 398 else
161b96e7
SR
399 fw_notify("selfID n: %08x, phy %d [%c%c%c%c%c%c%c%c]\n",
400 *s, *s >> 24 & 63,
401 _p(s, 16), _p(s, 14), _p(s, 12), _p(s, 10),
402 _p(s, 8), _p(s, 6), _p(s, 4), _p(s, 2));
ad3c0fe8
SR
403}
404
405static const char *evts[] = {
406 [0x00] = "evt_no_status", [0x01] = "-reserved-",
407 [0x02] = "evt_long_packet", [0x03] = "evt_missing_ack",
408 [0x04] = "evt_underrun", [0x05] = "evt_overrun",
409 [0x06] = "evt_descriptor_read", [0x07] = "evt_data_read",
410 [0x08] = "evt_data_write", [0x09] = "evt_bus_reset",
411 [0x0a] = "evt_timeout", [0x0b] = "evt_tcode_err",
412 [0x0c] = "-reserved-", [0x0d] = "-reserved-",
413 [0x0e] = "evt_unknown", [0x0f] = "evt_flushed",
414 [0x10] = "-reserved-", [0x11] = "ack_complete",
415 [0x12] = "ack_pending ", [0x13] = "-reserved-",
416 [0x14] = "ack_busy_X", [0x15] = "ack_busy_A",
417 [0x16] = "ack_busy_B", [0x17] = "-reserved-",
418 [0x18] = "-reserved-", [0x19] = "-reserved-",
419 [0x1a] = "-reserved-", [0x1b] = "ack_tardy",
420 [0x1c] = "-reserved-", [0x1d] = "ack_data_error",
421 [0x1e] = "ack_type_error", [0x1f] = "-reserved-",
422 [0x20] = "pending/cancelled",
423};
424static const char *tcodes[] = {
425 [0x0] = "QW req", [0x1] = "BW req",
426 [0x2] = "W resp", [0x3] = "-reserved-",
427 [0x4] = "QR req", [0x5] = "BR req",
428 [0x6] = "QR resp", [0x7] = "BR resp",
429 [0x8] = "cycle start", [0x9] = "Lk req",
430 [0xa] = "async stream packet", [0xb] = "Lk resp",
431 [0xc] = "-reserved-", [0xd] = "-reserved-",
432 [0xe] = "link internal", [0xf] = "-reserved-",
433};
ad3c0fe8
SR
434
435static void log_ar_at_event(char dir, int speed, u32 *header, int evt)
436{
437 int tcode = header[0] >> 4 & 0xf;
438 char specific[12];
439
440 if (likely(!(param_debug & OHCI_PARAM_DEBUG_AT_AR)))
441 return;
442
443 if (unlikely(evt >= ARRAY_SIZE(evts)))
444 evt = 0x1f;
445
08ddb2f4 446 if (evt == OHCI1394_evt_bus_reset) {
161b96e7
SR
447 fw_notify("A%c evt_bus_reset, generation %d\n",
448 dir, (header[2] >> 16) & 0xff);
08ddb2f4
SR
449 return;
450 }
451
ad3c0fe8
SR
452 switch (tcode) {
453 case 0x0: case 0x6: case 0x8:
454 snprintf(specific, sizeof(specific), " = %08x",
455 be32_to_cpu((__force __be32)header[3]));
456 break;
457 case 0x1: case 0x5: case 0x7: case 0x9: case 0xb:
458 snprintf(specific, sizeof(specific), " %x,%x",
459 header[3] >> 16, header[3] & 0xffff);
460 break;
461 default:
462 specific[0] = '\0';
463 }
464
465 switch (tcode) {
5b06db16 466 case 0xa:
161b96e7 467 fw_notify("A%c %s, %s\n", dir, evts[evt], tcodes[tcode]);
ad3c0fe8 468 break;
5b06db16
CL
469 case 0xe:
470 fw_notify("A%c %s, PHY %08x %08x\n",
471 dir, evts[evt], header[1], header[2]);
472 break;
ad3c0fe8 473 case 0x0: case 0x1: case 0x4: case 0x5: case 0x9:
161b96e7
SR
474 fw_notify("A%c spd %x tl %02x, "
475 "%04x -> %04x, %s, "
476 "%s, %04x%08x%s\n",
477 dir, speed, header[0] >> 10 & 0x3f,
478 header[1] >> 16, header[0] >> 16, evts[evt],
479 tcodes[tcode], header[1] & 0xffff, header[2], specific);
ad3c0fe8
SR
480 break;
481 default:
161b96e7
SR
482 fw_notify("A%c spd %x tl %02x, "
483 "%04x -> %04x, %s, "
484 "%s%s\n",
485 dir, speed, header[0] >> 10 & 0x3f,
486 header[1] >> 16, header[0] >> 16, evts[evt],
487 tcodes[tcode], specific);
ad3c0fe8
SR
488 }
489}
490
491#else
492
5da3dac8
SR
493#define param_debug 0
494static inline void log_irqs(u32 evt) {}
495static inline void log_selfids(int node_id, int generation, int self_id_count, u32 *s) {}
496static inline void log_ar_at_event(char dir, int speed, u32 *header, int evt) {}
ad3c0fe8
SR
497
498#endif /* CONFIG_FIREWIRE_OHCI_DEBUG */
499
95688e97 500static inline void reg_write(const struct fw_ohci *ohci, int offset, u32 data)
ed568912
KH
501{
502 writel(data, ohci->registers + offset);
503}
504
95688e97 505static inline u32 reg_read(const struct fw_ohci *ohci, int offset)
ed568912
KH
506{
507 return readl(ohci->registers + offset);
508}
509
95688e97 510static inline void flush_writes(const struct fw_ohci *ohci)
ed568912
KH
511{
512 /* Do a dummy read to flush writes. */
513 reg_read(ohci, OHCI1394_Version);
514}
515
b14c369d
SR
516/*
517 * Beware! read_phy_reg(), write_phy_reg(), update_phy_reg(), and
518 * read_paged_phy_reg() require the caller to hold ohci->phy_reg_mutex.
519 * In other words, only use ohci_read_phy_reg() and ohci_update_phy_reg()
520 * directly. Exceptions are intrinsically serialized contexts like pci_probe.
521 */
35d999b1 522static int read_phy_reg(struct fw_ohci *ohci, int addr)
ed568912 523{
4a96b4fc 524 u32 val;
35d999b1 525 int i;
ed568912
KH
526
527 reg_write(ohci, OHCI1394_PhyControl, OHCI1394_PhyControl_Read(addr));
153e3979 528 for (i = 0; i < 3 + 100; i++) {
35d999b1
SR
529 val = reg_read(ohci, OHCI1394_PhyControl);
530 if (val & OHCI1394_PhyControl_ReadDone)
531 return OHCI1394_PhyControl_ReadData(val);
532
153e3979
CL
533 /*
534 * Try a few times without waiting. Sleeping is necessary
535 * only when the link/PHY interface is busy.
536 */
537 if (i >= 3)
538 msleep(1);
ed568912 539 }
35d999b1 540 fw_error("failed to read phy reg\n");
ed568912 541
35d999b1
SR
542 return -EBUSY;
543}
4a96b4fc 544
35d999b1
SR
545static int write_phy_reg(const struct fw_ohci *ohci, int addr, u32 val)
546{
547 int i;
ed568912 548
ed568912 549 reg_write(ohci, OHCI1394_PhyControl,
35d999b1 550 OHCI1394_PhyControl_Write(addr, val));
153e3979 551 for (i = 0; i < 3 + 100; i++) {
35d999b1
SR
552 val = reg_read(ohci, OHCI1394_PhyControl);
553 if (!(val & OHCI1394_PhyControl_WritePending))
554 return 0;
ed568912 555
153e3979
CL
556 if (i >= 3)
557 msleep(1);
35d999b1
SR
558 }
559 fw_error("failed to write phy reg\n");
560
561 return -EBUSY;
4a96b4fc
CL
562}
563
02d37bed
SR
564static int update_phy_reg(struct fw_ohci *ohci, int addr,
565 int clear_bits, int set_bits)
4a96b4fc 566{
02d37bed 567 int ret = read_phy_reg(ohci, addr);
35d999b1
SR
568 if (ret < 0)
569 return ret;
4a96b4fc 570
e7014dad
CL
571 /*
572 * The interrupt status bits are cleared by writing a one bit.
573 * Avoid clearing them unless explicitly requested in set_bits.
574 */
575 if (addr == 5)
576 clear_bits |= PHY_INT_STATUS_BITS;
577
35d999b1 578 return write_phy_reg(ohci, addr, (ret & ~clear_bits) | set_bits);
ed568912
KH
579}
580
35d999b1 581static int read_paged_phy_reg(struct fw_ohci *ohci, int page, int addr)
925e7a65 582{
35d999b1 583 int ret;
925e7a65 584
02d37bed 585 ret = update_phy_reg(ohci, 7, PHY_PAGE_SELECT, page << 5);
35d999b1
SR
586 if (ret < 0)
587 return ret;
925e7a65 588
35d999b1 589 return read_phy_reg(ohci, addr);
ed568912
KH
590}
591
02d37bed
SR
592static int ohci_read_phy_reg(struct fw_card *card, int addr)
593{
594 struct fw_ohci *ohci = fw_ohci(card);
595 int ret;
596
597 mutex_lock(&ohci->phy_reg_mutex);
598 ret = read_phy_reg(ohci, addr);
599 mutex_unlock(&ohci->phy_reg_mutex);
600
601 return ret;
602}
603
604static int ohci_update_phy_reg(struct fw_card *card, int addr,
605 int clear_bits, int set_bits)
606{
607 struct fw_ohci *ohci = fw_ohci(card);
608 int ret;
609
610 mutex_lock(&ohci->phy_reg_mutex);
611 ret = update_phy_reg(ohci, addr, clear_bits, set_bits);
612 mutex_unlock(&ohci->phy_reg_mutex);
613
614 return ret;
ed568912
KH
615}
616
7a39d8b8
CL
617static inline dma_addr_t ar_buffer_bus(struct ar_context *ctx, unsigned int i)
618{
619 return page_private(ctx->pages[i]);
620}
621
622static void ar_context_link_page(struct ar_context *ctx, unsigned int index)
ed568912 623{
7a39d8b8 624 struct descriptor *d;
32b46093 625
7a39d8b8
CL
626 d = &ctx->descriptors[index];
627 d->branch_address &= cpu_to_le32(~0xf);
628 d->res_count = cpu_to_le16(PAGE_SIZE);
629 d->transfer_status = 0;
32b46093 630
071595eb 631 wmb(); /* finish init of new descriptors before branch_address update */
7a39d8b8
CL
632 d = &ctx->descriptors[ctx->last_buffer_index];
633 d->branch_address |= cpu_to_le32(1);
634
635 ctx->last_buffer_index = index;
32b46093 636
a77754a7 637 reg_write(ctx->ohci, CONTROL_SET(ctx->regs), CONTEXT_WAKE);
837596a6
CL
638}
639
7a39d8b8 640static void ar_context_release(struct ar_context *ctx)
837596a6 641{
7a39d8b8 642 unsigned int i;
837596a6 643
7a39d8b8
CL
644 if (ctx->buffer)
645 vm_unmap_ram(ctx->buffer, AR_BUFFERS + AR_WRAPAROUND_PAGES);
32b46093 646
7a39d8b8
CL
647 for (i = 0; i < AR_BUFFERS; i++)
648 if (ctx->pages[i]) {
649 dma_unmap_page(ctx->ohci->card.device,
650 ar_buffer_bus(ctx, i),
651 PAGE_SIZE, DMA_FROM_DEVICE);
652 __free_page(ctx->pages[i]);
653 }
ed568912
KH
654}
655
7a39d8b8 656static void ar_context_abort(struct ar_context *ctx, const char *error_msg)
a55709ba 657{
7a39d8b8
CL
658 if (reg_read(ctx->ohci, CONTROL_CLEAR(ctx->regs)) & CONTEXT_RUN) {
659 reg_write(ctx->ohci, CONTROL_CLEAR(ctx->regs), CONTEXT_RUN);
660 flush_writes(ctx->ohci);
a55709ba 661
7a39d8b8 662 fw_error("AR error: %s; DMA stopped\n", error_msg);
a55709ba 663 }
7a39d8b8
CL
664 /* FIXME: restart? */
665}
666
667static inline unsigned int ar_next_buffer_index(unsigned int index)
668{
669 return (index + 1) % AR_BUFFERS;
670}
671
672static inline unsigned int ar_prev_buffer_index(unsigned int index)
673{
674 return (index - 1 + AR_BUFFERS) % AR_BUFFERS;
675}
676
677static inline unsigned int ar_first_buffer_index(struct ar_context *ctx)
678{
679 return ar_next_buffer_index(ctx->last_buffer_index);
680}
681
682/*
683 * We search for the buffer that contains the last AR packet DMA data written
684 * by the controller.
685 */
686static unsigned int ar_search_last_active_buffer(struct ar_context *ctx,
687 unsigned int *buffer_offset)
688{
689 unsigned int i, next_i, last = ctx->last_buffer_index;
690 __le16 res_count, next_res_count;
691
692 i = ar_first_buffer_index(ctx);
693 res_count = ACCESS_ONCE(ctx->descriptors[i].res_count);
694
695 /* A buffer that is not yet completely filled must be the last one. */
696 while (i != last && res_count == 0) {
697
698 /* Peek at the next descriptor. */
699 next_i = ar_next_buffer_index(i);
700 rmb(); /* read descriptors in order */
701 next_res_count = ACCESS_ONCE(
702 ctx->descriptors[next_i].res_count);
703 /*
704 * If the next descriptor is still empty, we must stop at this
705 * descriptor.
706 */
707 if (next_res_count == cpu_to_le16(PAGE_SIZE)) {
708 /*
709 * The exception is when the DMA data for one packet is
710 * split over three buffers; in this case, the middle
711 * buffer's descriptor might be never updated by the
712 * controller and look still empty, and we have to peek
713 * at the third one.
714 */
715 if (MAX_AR_PACKET_SIZE > PAGE_SIZE && i != last) {
716 next_i = ar_next_buffer_index(next_i);
717 rmb();
718 next_res_count = ACCESS_ONCE(
719 ctx->descriptors[next_i].res_count);
720 if (next_res_count != cpu_to_le16(PAGE_SIZE))
721 goto next_buffer_is_active;
722 }
723
724 break;
725 }
726
727next_buffer_is_active:
728 i = next_i;
729 res_count = next_res_count;
730 }
731
732 rmb(); /* read res_count before the DMA data */
733
734 *buffer_offset = PAGE_SIZE - le16_to_cpu(res_count);
735 if (*buffer_offset > PAGE_SIZE) {
736 *buffer_offset = 0;
737 ar_context_abort(ctx, "corrupted descriptor");
738 }
739
740 return i;
741}
742
743static void ar_sync_buffers_for_cpu(struct ar_context *ctx,
744 unsigned int end_buffer_index,
745 unsigned int end_buffer_offset)
746{
747 unsigned int i;
748
749 i = ar_first_buffer_index(ctx);
750 while (i != end_buffer_index) {
751 dma_sync_single_for_cpu(ctx->ohci->card.device,
752 ar_buffer_bus(ctx, i),
753 PAGE_SIZE, DMA_FROM_DEVICE);
754 i = ar_next_buffer_index(i);
755 }
756 if (end_buffer_offset > 0)
757 dma_sync_single_for_cpu(ctx->ohci->card.device,
758 ar_buffer_bus(ctx, i),
759 end_buffer_offset, DMA_FROM_DEVICE);
a55709ba
JF
760}
761
11bf20ad
SR
762#if defined(CONFIG_PPC_PMAC) && defined(CONFIG_PPC32)
763#define cond_le32_to_cpu(v) \
4a635593 764 (ohci->quirks & QUIRK_BE_HEADERS ? (__force __u32)(v) : le32_to_cpu(v))
11bf20ad
SR
765#else
766#define cond_le32_to_cpu(v) le32_to_cpu(v)
767#endif
768
32b46093 769static __le32 *handle_ar_packet(struct ar_context *ctx, __le32 *buffer)
ed568912 770{
ed568912 771 struct fw_ohci *ohci = ctx->ohci;
2639a6fb
KH
772 struct fw_packet p;
773 u32 status, length, tcode;
43286568 774 int evt;
2639a6fb 775
11bf20ad
SR
776 p.header[0] = cond_le32_to_cpu(buffer[0]);
777 p.header[1] = cond_le32_to_cpu(buffer[1]);
778 p.header[2] = cond_le32_to_cpu(buffer[2]);
2639a6fb
KH
779
780 tcode = (p.header[0] >> 4) & 0x0f;
781 switch (tcode) {
782 case TCODE_WRITE_QUADLET_REQUEST:
783 case TCODE_READ_QUADLET_RESPONSE:
32b46093 784 p.header[3] = (__force __u32) buffer[3];
2639a6fb 785 p.header_length = 16;
32b46093 786 p.payload_length = 0;
2639a6fb
KH
787 break;
788
2639a6fb 789 case TCODE_READ_BLOCK_REQUEST :
11bf20ad 790 p.header[3] = cond_le32_to_cpu(buffer[3]);
32b46093
KH
791 p.header_length = 16;
792 p.payload_length = 0;
793 break;
794
795 case TCODE_WRITE_BLOCK_REQUEST:
2639a6fb
KH
796 case TCODE_READ_BLOCK_RESPONSE:
797 case TCODE_LOCK_REQUEST:
798 case TCODE_LOCK_RESPONSE:
11bf20ad 799 p.header[3] = cond_le32_to_cpu(buffer[3]);
2639a6fb 800 p.header_length = 16;
32b46093 801 p.payload_length = p.header[3] >> 16;
7a39d8b8
CL
802 if (p.payload_length > MAX_ASYNC_PAYLOAD) {
803 ar_context_abort(ctx, "invalid packet length");
804 return NULL;
805 }
2639a6fb
KH
806 break;
807
808 case TCODE_WRITE_RESPONSE:
809 case TCODE_READ_QUADLET_REQUEST:
32b46093 810 case OHCI_TCODE_PHY_PACKET:
2639a6fb 811 p.header_length = 12;
32b46093 812 p.payload_length = 0;
2639a6fb 813 break;
ccff9629
SR
814
815 default:
7a39d8b8
CL
816 ar_context_abort(ctx, "invalid tcode");
817 return NULL;
2639a6fb 818 }
ed568912 819
32b46093
KH
820 p.payload = (void *) buffer + p.header_length;
821
822 /* FIXME: What to do about evt_* errors? */
823 length = (p.header_length + p.payload_length + 3) / 4;
11bf20ad 824 status = cond_le32_to_cpu(buffer[length]);
43286568 825 evt = (status >> 16) & 0x1f;
32b46093 826
43286568 827 p.ack = evt - 16;
32b46093
KH
828 p.speed = (status >> 21) & 0x7;
829 p.timestamp = status & 0xffff;
830 p.generation = ohci->request_generation;
ed568912 831
43286568 832 log_ar_at_event('R', p.speed, p.header, evt);
ad3c0fe8 833
c781c06d 834 /*
a4dc090b
SR
835 * Several controllers, notably from NEC and VIA, forget to
836 * write ack_complete status at PHY packet reception.
837 */
838 if (evt == OHCI1394_evt_no_status &&
839 (p.header[0] & 0xff) == (OHCI1394_phy_tcode << 4))
840 p.ack = ACK_COMPLETE;
841
842 /*
843 * The OHCI bus reset handler synthesizes a PHY packet with
ed568912
KH
844 * the new generation number when a bus reset happens (see
845 * section 8.4.2.3). This helps us determine when a request
846 * was received and make sure we send the response in the same
847 * generation. We only need this for requests; for responses
848 * we use the unique tlabel for finding the matching
c781c06d 849 * request.
d34316a4
SR
850 *
851 * Alas some chips sometimes emit bus reset packets with a
852 * wrong generation. We set the correct generation for these
853 * at a slightly incorrect time (in bus_reset_tasklet).
c781c06d 854 */
d34316a4 855 if (evt == OHCI1394_evt_bus_reset) {
4a635593 856 if (!(ohci->quirks & QUIRK_RESET_PACKET))
d34316a4
SR
857 ohci->request_generation = (p.header[2] >> 16) & 0xff;
858 } else if (ctx == &ohci->ar_request_ctx) {
2639a6fb 859 fw_core_handle_request(&ohci->card, &p);
d34316a4 860 } else {
2639a6fb 861 fw_core_handle_response(&ohci->card, &p);
d34316a4 862 }
ed568912 863
32b46093
KH
864 return buffer + length + 1;
865}
ed568912 866
7a39d8b8
CL
867static void *handle_ar_packets(struct ar_context *ctx, void *p, void *end)
868{
869 void *next;
870
871 while (p < end) {
872 next = handle_ar_packet(ctx, p);
873 if (!next)
874 return p;
875 p = next;
876 }
877
878 return p;
879}
880
881static void ar_recycle_buffers(struct ar_context *ctx, unsigned int end_buffer)
882{
883 unsigned int i;
884
885 i = ar_first_buffer_index(ctx);
886 while (i != end_buffer) {
887 dma_sync_single_for_device(ctx->ohci->card.device,
888 ar_buffer_bus(ctx, i),
889 PAGE_SIZE, DMA_FROM_DEVICE);
890 ar_context_link_page(ctx, i);
891 i = ar_next_buffer_index(i);
892 }
893}
894
32b46093
KH
895static void ar_context_tasklet(unsigned long data)
896{
897 struct ar_context *ctx = (struct ar_context *)data;
7a39d8b8
CL
898 unsigned int end_buffer_index, end_buffer_offset;
899 void *p, *end;
32b46093 900
7a39d8b8
CL
901 p = ctx->pointer;
902 if (!p)
903 return;
32b46093 904
7a39d8b8
CL
905 end_buffer_index = ar_search_last_active_buffer(ctx,
906 &end_buffer_offset);
907 ar_sync_buffers_for_cpu(ctx, end_buffer_index, end_buffer_offset);
908 end = ctx->buffer + end_buffer_index * PAGE_SIZE + end_buffer_offset;
32b46093 909
7a39d8b8 910 if (end_buffer_index < ar_first_buffer_index(ctx)) {
c781c06d 911 /*
7a39d8b8
CL
912 * The filled part of the overall buffer wraps around; handle
913 * all packets up to the buffer end here. If the last packet
914 * wraps around, its tail will be visible after the buffer end
915 * because the buffer start pages are mapped there again.
c781c06d 916 */
7a39d8b8
CL
917 void *buffer_end = ctx->buffer + AR_BUFFERS * PAGE_SIZE;
918 p = handle_ar_packets(ctx, p, buffer_end);
919 if (p < buffer_end)
920 goto error;
921 /* adjust p to point back into the actual buffer */
922 p -= AR_BUFFERS * PAGE_SIZE;
923 }
32b46093 924
7a39d8b8
CL
925 p = handle_ar_packets(ctx, p, end);
926 if (p != end) {
927 if (p > end)
928 ar_context_abort(ctx, "inconsistent descriptor");
929 goto error;
930 }
32b46093 931
7a39d8b8
CL
932 ctx->pointer = p;
933 ar_recycle_buffers(ctx, end_buffer_index);
32b46093 934
7a39d8b8 935 return;
a1f805e5 936
7a39d8b8
CL
937error:
938 ctx->pointer = NULL;
ed568912
KH
939}
940
ec766a79
CL
941static int ar_context_init(struct ar_context *ctx, struct fw_ohci *ohci,
942 unsigned int descriptors_offset, u32 regs)
ed568912 943{
7a39d8b8
CL
944 unsigned int i;
945 dma_addr_t dma_addr;
946 struct page *pages[AR_BUFFERS + AR_WRAPAROUND_PAGES];
947 struct descriptor *d;
ed568912 948
72e318e0
KH
949 ctx->regs = regs;
950 ctx->ohci = ohci;
ed568912
KH
951 tasklet_init(&ctx->tasklet, ar_context_tasklet, (unsigned long)ctx);
952
7a39d8b8
CL
953 for (i = 0; i < AR_BUFFERS; i++) {
954 ctx->pages[i] = alloc_page(GFP_KERNEL | GFP_DMA32);
955 if (!ctx->pages[i])
956 goto out_of_memory;
957 dma_addr = dma_map_page(ohci->card.device, ctx->pages[i],
958 0, PAGE_SIZE, DMA_FROM_DEVICE);
959 if (dma_mapping_error(ohci->card.device, dma_addr)) {
960 __free_page(ctx->pages[i]);
961 ctx->pages[i] = NULL;
962 goto out_of_memory;
963 }
964 set_page_private(ctx->pages[i], dma_addr);
965 }
966
967 for (i = 0; i < AR_BUFFERS; i++)
968 pages[i] = ctx->pages[i];
969 for (i = 0; i < AR_WRAPAROUND_PAGES; i++)
970 pages[AR_BUFFERS + i] = ctx->pages[i];
971 ctx->buffer = vm_map_ram(pages, AR_BUFFERS + AR_WRAPAROUND_PAGES,
14271304 972 -1, PAGE_KERNEL);
7a39d8b8
CL
973 if (!ctx->buffer)
974 goto out_of_memory;
975
ec766a79
CL
976 ctx->descriptors = ohci->misc_buffer + descriptors_offset;
977 ctx->descriptors_bus = ohci->misc_buffer_bus + descriptors_offset;
7a39d8b8
CL
978
979 for (i = 0; i < AR_BUFFERS; i++) {
980 d = &ctx->descriptors[i];
981 d->req_count = cpu_to_le16(PAGE_SIZE);
982 d->control = cpu_to_le16(DESCRIPTOR_INPUT_MORE |
983 DESCRIPTOR_STATUS |
984 DESCRIPTOR_BRANCH_ALWAYS);
985 d->data_address = cpu_to_le32(ar_buffer_bus(ctx, i));
986 d->branch_address = cpu_to_le32(ctx->descriptors_bus +
987 ar_next_buffer_index(i) * sizeof(struct descriptor));
988 }
32b46093 989
2aef469a 990 return 0;
7a39d8b8
CL
991
992out_of_memory:
993 ar_context_release(ctx);
994
995 return -ENOMEM;
2aef469a
KH
996}
997
998static void ar_context_run(struct ar_context *ctx)
999{
7a39d8b8
CL
1000 unsigned int i;
1001
1002 for (i = 0; i < AR_BUFFERS; i++)
1003 ar_context_link_page(ctx, i);
2aef469a 1004
7a39d8b8 1005 ctx->pointer = ctx->buffer;
2aef469a 1006
7a39d8b8 1007 reg_write(ctx->ohci, COMMAND_PTR(ctx->regs), ctx->descriptors_bus | 1);
a77754a7 1008 reg_write(ctx->ohci, CONTROL_SET(ctx->regs), CONTEXT_RUN);
ed568912 1009}
373b2edd 1010
53dca511 1011static struct descriptor *find_branch_descriptor(struct descriptor *d, int z)
a186b4a6 1012{
0ff8fbc6 1013 __le16 branch;
a186b4a6 1014
0ff8fbc6 1015 branch = d->control & cpu_to_le16(DESCRIPTOR_BRANCH_ALWAYS);
a186b4a6
JW
1016
1017 /* figure out which descriptor the branch address goes in */
0ff8fbc6 1018 if (z == 2 && branch == cpu_to_le16(DESCRIPTOR_BRANCH_ALWAYS))
a186b4a6
JW
1019 return d;
1020 else
1021 return d + z - 1;
1022}
1023
30200739
KH
1024static void context_tasklet(unsigned long data)
1025{
1026 struct context *ctx = (struct context *) data;
30200739
KH
1027 struct descriptor *d, *last;
1028 u32 address;
1029 int z;
fe5ca634 1030 struct descriptor_buffer *desc;
30200739 1031
fe5ca634
DM
1032 desc = list_entry(ctx->buffer_list.next,
1033 struct descriptor_buffer, list);
1034 last = ctx->last;
30200739 1035 while (last->branch_address != 0) {
fe5ca634 1036 struct descriptor_buffer *old_desc = desc;
30200739
KH
1037 address = le32_to_cpu(last->branch_address);
1038 z = address & 0xf;
fe5ca634
DM
1039 address &= ~0xf;
1040
1041 /* If the branch address points to a buffer outside of the
1042 * current buffer, advance to the next buffer. */
1043 if (address < desc->buffer_bus ||
1044 address >= desc->buffer_bus + desc->used)
1045 desc = list_entry(desc->list.next,
1046 struct descriptor_buffer, list);
1047 d = desc->buffer + (address - desc->buffer_bus) / sizeof(*d);
a186b4a6 1048 last = find_branch_descriptor(d, z);
30200739
KH
1049
1050 if (!ctx->callback(ctx, d, last))
1051 break;
1052
fe5ca634
DM
1053 if (old_desc != desc) {
1054 /* If we've advanced to the next buffer, move the
1055 * previous buffer to the free list. */
1056 unsigned long flags;
1057 old_desc->used = 0;
1058 spin_lock_irqsave(&ctx->ohci->lock, flags);
1059 list_move_tail(&old_desc->list, &ctx->buffer_list);
1060 spin_unlock_irqrestore(&ctx->ohci->lock, flags);
1061 }
1062 ctx->last = last;
30200739
KH
1063 }
1064}
1065
fe5ca634
DM
1066/*
1067 * Allocate a new buffer and add it to the list of free buffers for this
1068 * context. Must be called with ohci->lock held.
1069 */
53dca511 1070static int context_add_buffer(struct context *ctx)
fe5ca634
DM
1071{
1072 struct descriptor_buffer *desc;
f5101d58 1073 dma_addr_t uninitialized_var(bus_addr);
fe5ca634
DM
1074 int offset;
1075
1076 /*
1077 * 16MB of descriptors should be far more than enough for any DMA
1078 * program. This will catch run-away userspace or DoS attacks.
1079 */
1080 if (ctx->total_allocation >= 16*1024*1024)
1081 return -ENOMEM;
1082
1083 desc = dma_alloc_coherent(ctx->ohci->card.device, PAGE_SIZE,
1084 &bus_addr, GFP_ATOMIC);
1085 if (!desc)
1086 return -ENOMEM;
1087
1088 offset = (void *)&desc->buffer - (void *)desc;
1089 desc->buffer_size = PAGE_SIZE - offset;
1090 desc->buffer_bus = bus_addr + offset;
1091 desc->used = 0;
1092
1093 list_add_tail(&desc->list, &ctx->buffer_list);
1094 ctx->total_allocation += PAGE_SIZE;
1095
1096 return 0;
1097}
1098
53dca511
SR
1099static int context_init(struct context *ctx, struct fw_ohci *ohci,
1100 u32 regs, descriptor_callback_t callback)
30200739
KH
1101{
1102 ctx->ohci = ohci;
1103 ctx->regs = regs;
fe5ca634
DM
1104 ctx->total_allocation = 0;
1105
1106 INIT_LIST_HEAD(&ctx->buffer_list);
1107 if (context_add_buffer(ctx) < 0)
30200739
KH
1108 return -ENOMEM;
1109
fe5ca634
DM
1110 ctx->buffer_tail = list_entry(ctx->buffer_list.next,
1111 struct descriptor_buffer, list);
1112
30200739
KH
1113 tasklet_init(&ctx->tasklet, context_tasklet, (unsigned long)ctx);
1114 ctx->callback = callback;
1115
c781c06d
KH
1116 /*
1117 * We put a dummy descriptor in the buffer that has a NULL
30200739 1118 * branch address and looks like it's been sent. That way we
fe5ca634 1119 * have a descriptor to append DMA programs to.
c781c06d 1120 */
fe5ca634
DM
1121 memset(ctx->buffer_tail->buffer, 0, sizeof(*ctx->buffer_tail->buffer));
1122 ctx->buffer_tail->buffer->control = cpu_to_le16(DESCRIPTOR_OUTPUT_LAST);
1123 ctx->buffer_tail->buffer->transfer_status = cpu_to_le16(0x8011);
1124 ctx->buffer_tail->used += sizeof(*ctx->buffer_tail->buffer);
1125 ctx->last = ctx->buffer_tail->buffer;
1126 ctx->prev = ctx->buffer_tail->buffer;
30200739
KH
1127
1128 return 0;
1129}
1130
53dca511 1131static void context_release(struct context *ctx)
30200739
KH
1132{
1133 struct fw_card *card = &ctx->ohci->card;
fe5ca634 1134 struct descriptor_buffer *desc, *tmp;
30200739 1135
fe5ca634
DM
1136 list_for_each_entry_safe(desc, tmp, &ctx->buffer_list, list)
1137 dma_free_coherent(card->device, PAGE_SIZE, desc,
1138 desc->buffer_bus -
1139 ((void *)&desc->buffer - (void *)desc));
30200739
KH
1140}
1141
fe5ca634 1142/* Must be called with ohci->lock held */
53dca511
SR
1143static struct descriptor *context_get_descriptors(struct context *ctx,
1144 int z, dma_addr_t *d_bus)
30200739 1145{
fe5ca634
DM
1146 struct descriptor *d = NULL;
1147 struct descriptor_buffer *desc = ctx->buffer_tail;
1148
1149 if (z * sizeof(*d) > desc->buffer_size)
1150 return NULL;
1151
1152 if (z * sizeof(*d) > desc->buffer_size - desc->used) {
1153 /* No room for the descriptor in this buffer, so advance to the
1154 * next one. */
30200739 1155
fe5ca634
DM
1156 if (desc->list.next == &ctx->buffer_list) {
1157 /* If there is no free buffer next in the list,
1158 * allocate one. */
1159 if (context_add_buffer(ctx) < 0)
1160 return NULL;
1161 }
1162 desc = list_entry(desc->list.next,
1163 struct descriptor_buffer, list);
1164 ctx->buffer_tail = desc;
1165 }
30200739 1166
fe5ca634 1167 d = desc->buffer + desc->used / sizeof(*d);
2d826cc5 1168 memset(d, 0, z * sizeof(*d));
fe5ca634 1169 *d_bus = desc->buffer_bus + desc->used;
30200739
KH
1170
1171 return d;
1172}
1173
295e3feb 1174static void context_run(struct context *ctx, u32 extra)
30200739
KH
1175{
1176 struct fw_ohci *ohci = ctx->ohci;
1177
a77754a7 1178 reg_write(ohci, COMMAND_PTR(ctx->regs),
fe5ca634 1179 le32_to_cpu(ctx->last->branch_address));
a77754a7
KH
1180 reg_write(ohci, CONTROL_CLEAR(ctx->regs), ~0);
1181 reg_write(ohci, CONTROL_SET(ctx->regs), CONTEXT_RUN | extra);
386a4153 1182 ctx->running = true;
30200739
KH
1183 flush_writes(ohci);
1184}
1185
1186static void context_append(struct context *ctx,
1187 struct descriptor *d, int z, int extra)
1188{
1189 dma_addr_t d_bus;
fe5ca634 1190 struct descriptor_buffer *desc = ctx->buffer_tail;
30200739 1191
fe5ca634 1192 d_bus = desc->buffer_bus + (d - desc->buffer) * sizeof(*d);
30200739 1193
fe5ca634 1194 desc->used += (z + extra) * sizeof(*d);
071595eb
SR
1195
1196 wmb(); /* finish init of new descriptors before branch_address update */
fe5ca634
DM
1197 ctx->prev->branch_address = cpu_to_le32(d_bus | z);
1198 ctx->prev = find_branch_descriptor(d, z);
30200739
KH
1199}
1200
1201static void context_stop(struct context *ctx)
1202{
1203 u32 reg;
b8295668 1204 int i;
30200739 1205
a77754a7 1206 reg_write(ctx->ohci, CONTROL_CLEAR(ctx->regs), CONTEXT_RUN);
386a4153 1207 ctx->running = false;
30200739 1208
9ef28ccd 1209 for (i = 0; i < 1000; i++) {
a77754a7 1210 reg = reg_read(ctx->ohci, CONTROL_SET(ctx->regs));
b8295668 1211 if ((reg & CONTEXT_ACTIVE) == 0)
b0068549 1212 return;
b8295668 1213
9ef28ccd
SR
1214 if (i)
1215 udelay(10);
b8295668 1216 }
b0068549 1217 fw_error("Error: DMA context still active (0x%08x)\n", reg);
30200739 1218}
ed568912 1219
f319b6a0 1220struct driver_data {
da28947e 1221 u8 inline_data[8];
f319b6a0
KH
1222 struct fw_packet *packet;
1223};
ed568912 1224
c781c06d
KH
1225/*
1226 * This function apppends a packet to the DMA queue for transmission.
f319b6a0 1227 * Must always be called with the ochi->lock held to ensure proper
c781c06d
KH
1228 * generation handling and locking around packet queue manipulation.
1229 */
53dca511
SR
1230static int at_context_queue_packet(struct context *ctx,
1231 struct fw_packet *packet)
ed568912 1232{
ed568912 1233 struct fw_ohci *ohci = ctx->ohci;
4b6d51ec 1234 dma_addr_t d_bus, uninitialized_var(payload_bus);
f319b6a0
KH
1235 struct driver_data *driver_data;
1236 struct descriptor *d, *last;
1237 __le32 *header;
ed568912
KH
1238 int z, tcode;
1239
f319b6a0
KH
1240 d = context_get_descriptors(ctx, 4, &d_bus);
1241 if (d == NULL) {
1242 packet->ack = RCODE_SEND_ERROR;
1243 return -1;
ed568912
KH
1244 }
1245
a77754a7 1246 d[0].control = cpu_to_le16(DESCRIPTOR_KEY_IMMEDIATE);
f319b6a0
KH
1247 d[0].res_count = cpu_to_le16(packet->timestamp);
1248
c781c06d
KH
1249 /*
1250 * The DMA format for asyncronous link packets is different
ed568912 1251 * from the IEEE1394 layout, so shift the fields around
5b06db16 1252 * accordingly.
c781c06d 1253 */
f319b6a0 1254
5b06db16 1255 tcode = (packet->header[0] >> 4) & 0x0f;
f319b6a0 1256 header = (__le32 *) &d[1];
5b06db16
CL
1257 switch (tcode) {
1258 case TCODE_WRITE_QUADLET_REQUEST:
1259 case TCODE_WRITE_BLOCK_REQUEST:
1260 case TCODE_WRITE_RESPONSE:
1261 case TCODE_READ_QUADLET_REQUEST:
1262 case TCODE_READ_BLOCK_REQUEST:
1263 case TCODE_READ_QUADLET_RESPONSE:
1264 case TCODE_READ_BLOCK_RESPONSE:
1265 case TCODE_LOCK_REQUEST:
1266 case TCODE_LOCK_RESPONSE:
f319b6a0
KH
1267 header[0] = cpu_to_le32((packet->header[0] & 0xffff) |
1268 (packet->speed << 16));
1269 header[1] = cpu_to_le32((packet->header[1] & 0xffff) |
1270 (packet->header[0] & 0xffff0000));
1271 header[2] = cpu_to_le32(packet->header[2]);
ed568912 1272
ed568912 1273 if (TCODE_IS_BLOCK_PACKET(tcode))
f319b6a0 1274 header[3] = cpu_to_le32(packet->header[3]);
ed568912 1275 else
f319b6a0
KH
1276 header[3] = (__force __le32) packet->header[3];
1277
1278 d[0].req_count = cpu_to_le16(packet->header_length);
f8c2287c
JF
1279 break;
1280
5b06db16 1281 case TCODE_LINK_INTERNAL:
f319b6a0
KH
1282 header[0] = cpu_to_le32((OHCI1394_phy_tcode << 4) |
1283 (packet->speed << 16));
5b06db16
CL
1284 header[1] = cpu_to_le32(packet->header[1]);
1285 header[2] = cpu_to_le32(packet->header[2]);
f319b6a0 1286 d[0].req_count = cpu_to_le16(12);
cc550216 1287
5b06db16 1288 if (is_ping_packet(&packet->header[1]))
cc550216 1289 d[0].control |= cpu_to_le16(DESCRIPTOR_PING);
f8c2287c
JF
1290 break;
1291
5b06db16 1292 case TCODE_STREAM_DATA:
f8c2287c
JF
1293 header[0] = cpu_to_le32((packet->header[0] & 0xffff) |
1294 (packet->speed << 16));
1295 header[1] = cpu_to_le32(packet->header[0] & 0xffff0000);
1296 d[0].req_count = cpu_to_le16(8);
1297 break;
1298
1299 default:
1300 /* BUG(); */
1301 packet->ack = RCODE_SEND_ERROR;
1302 return -1;
ed568912
KH
1303 }
1304
da28947e 1305 BUILD_BUG_ON(sizeof(struct driver_data) > sizeof(struct descriptor));
f319b6a0
KH
1306 driver_data = (struct driver_data *) &d[3];
1307 driver_data->packet = packet;
20d11673 1308 packet->driver_data = driver_data;
a186b4a6 1309
f319b6a0 1310 if (packet->payload_length > 0) {
da28947e
CL
1311 if (packet->payload_length > sizeof(driver_data->inline_data)) {
1312 payload_bus = dma_map_single(ohci->card.device,
1313 packet->payload,
1314 packet->payload_length,
1315 DMA_TO_DEVICE);
1316 if (dma_mapping_error(ohci->card.device, payload_bus)) {
1317 packet->ack = RCODE_SEND_ERROR;
1318 return -1;
1319 }
1320 packet->payload_bus = payload_bus;
1321 packet->payload_mapped = true;
1322 } else {
1323 memcpy(driver_data->inline_data, packet->payload,
1324 packet->payload_length);
1325 payload_bus = d_bus + 3 * sizeof(*d);
f319b6a0
KH
1326 }
1327
1328 d[2].req_count = cpu_to_le16(packet->payload_length);
1329 d[2].data_address = cpu_to_le32(payload_bus);
1330 last = &d[2];
1331 z = 3;
ed568912 1332 } else {
f319b6a0
KH
1333 last = &d[0];
1334 z = 2;
ed568912 1335 }
ed568912 1336
a77754a7
KH
1337 last->control |= cpu_to_le16(DESCRIPTOR_OUTPUT_LAST |
1338 DESCRIPTOR_IRQ_ALWAYS |
1339 DESCRIPTOR_BRANCH_ALWAYS);
ed568912 1340
b6258fc1
SR
1341 /* FIXME: Document how the locking works. */
1342 if (ohci->generation != packet->generation) {
19593ffd 1343 if (packet->payload_mapped)
ab88ca48
SR
1344 dma_unmap_single(ohci->card.device, payload_bus,
1345 packet->payload_length, DMA_TO_DEVICE);
f319b6a0
KH
1346 packet->ack = RCODE_GENERATION;
1347 return -1;
1348 }
1349
1350 context_append(ctx, d, z, 4 - z);
ed568912 1351
dd6254e5 1352 if (ctx->running)
13882a82 1353 reg_write(ohci, CONTROL_SET(ctx->regs), CONTEXT_WAKE);
dd6254e5 1354 else
f319b6a0
KH
1355 context_run(ctx, 0);
1356
1357 return 0;
ed568912
KH
1358}
1359
82b662dc
CL
1360static void at_context_flush(struct context *ctx)
1361{
1362 tasklet_disable(&ctx->tasklet);
1363
1364 ctx->flushing = true;
1365 context_tasklet((unsigned long)ctx);
1366 ctx->flushing = false;
1367
1368 tasklet_enable(&ctx->tasklet);
1369}
1370
f319b6a0
KH
1371static int handle_at_packet(struct context *context,
1372 struct descriptor *d,
1373 struct descriptor *last)
ed568912 1374{
f319b6a0 1375 struct driver_data *driver_data;
ed568912 1376 struct fw_packet *packet;
f319b6a0 1377 struct fw_ohci *ohci = context->ohci;
ed568912
KH
1378 int evt;
1379
82b662dc 1380 if (last->transfer_status == 0 && !context->flushing)
f319b6a0
KH
1381 /* This descriptor isn't done yet, stop iteration. */
1382 return 0;
ed568912 1383
f319b6a0
KH
1384 driver_data = (struct driver_data *) &d[3];
1385 packet = driver_data->packet;
1386 if (packet == NULL)
1387 /* This packet was cancelled, just continue. */
1388 return 1;
730c32f5 1389
19593ffd 1390 if (packet->payload_mapped)
1d1dc5e8 1391 dma_unmap_single(ohci->card.device, packet->payload_bus,
ed568912 1392 packet->payload_length, DMA_TO_DEVICE);
ed568912 1393
f319b6a0
KH
1394 evt = le16_to_cpu(last->transfer_status) & 0x1f;
1395 packet->timestamp = le16_to_cpu(last->res_count);
ed568912 1396
ad3c0fe8
SR
1397 log_ar_at_event('T', packet->speed, packet->header, evt);
1398
f319b6a0
KH
1399 switch (evt) {
1400 case OHCI1394_evt_timeout:
1401 /* Async response transmit timed out. */
1402 packet->ack = RCODE_CANCELLED;
1403 break;
ed568912 1404
f319b6a0 1405 case OHCI1394_evt_flushed:
c781c06d
KH
1406 /*
1407 * The packet was flushed should give same error as
1408 * when we try to use a stale generation count.
1409 */
f319b6a0
KH
1410 packet->ack = RCODE_GENERATION;
1411 break;
ed568912 1412
f319b6a0 1413 case OHCI1394_evt_missing_ack:
82b662dc
CL
1414 if (context->flushing)
1415 packet->ack = RCODE_GENERATION;
1416 else {
1417 /*
1418 * Using a valid (current) generation count, but the
1419 * node is not on the bus or not sending acks.
1420 */
1421 packet->ack = RCODE_NO_ACK;
1422 }
f319b6a0 1423 break;
ed568912 1424
f319b6a0
KH
1425 case ACK_COMPLETE + 0x10:
1426 case ACK_PENDING + 0x10:
1427 case ACK_BUSY_X + 0x10:
1428 case ACK_BUSY_A + 0x10:
1429 case ACK_BUSY_B + 0x10:
1430 case ACK_DATA_ERROR + 0x10:
1431 case ACK_TYPE_ERROR + 0x10:
1432 packet->ack = evt - 0x10;
1433 break;
ed568912 1434
82b662dc
CL
1435 case OHCI1394_evt_no_status:
1436 if (context->flushing) {
1437 packet->ack = RCODE_GENERATION;
1438 break;
1439 }
1440 /* fall through */
1441
f319b6a0
KH
1442 default:
1443 packet->ack = RCODE_SEND_ERROR;
1444 break;
1445 }
ed568912 1446
f319b6a0 1447 packet->callback(packet, &ohci->card, packet->ack);
ed568912 1448
f319b6a0 1449 return 1;
ed568912
KH
1450}
1451
a77754a7
KH
1452#define HEADER_GET_DESTINATION(q) (((q) >> 16) & 0xffff)
1453#define HEADER_GET_TCODE(q) (((q) >> 4) & 0x0f)
1454#define HEADER_GET_OFFSET_HIGH(q) (((q) >> 0) & 0xffff)
1455#define HEADER_GET_DATA_LENGTH(q) (((q) >> 16) & 0xffff)
1456#define HEADER_GET_EXTENDED_TCODE(q) (((q) >> 0) & 0xffff)
93c4cceb 1457
53dca511
SR
1458static void handle_local_rom(struct fw_ohci *ohci,
1459 struct fw_packet *packet, u32 csr)
93c4cceb
KH
1460{
1461 struct fw_packet response;
1462 int tcode, length, i;
1463
a77754a7 1464 tcode = HEADER_GET_TCODE(packet->header[0]);
93c4cceb 1465 if (TCODE_IS_BLOCK_PACKET(tcode))
a77754a7 1466 length = HEADER_GET_DATA_LENGTH(packet->header[3]);
93c4cceb
KH
1467 else
1468 length = 4;
1469
1470 i = csr - CSR_CONFIG_ROM;
1471 if (i + length > CONFIG_ROM_SIZE) {
1472 fw_fill_response(&response, packet->header,
1473 RCODE_ADDRESS_ERROR, NULL, 0);
1474 } else if (!TCODE_IS_READ_REQUEST(tcode)) {
1475 fw_fill_response(&response, packet->header,
1476 RCODE_TYPE_ERROR, NULL, 0);
1477 } else {
1478 fw_fill_response(&response, packet->header, RCODE_COMPLETE,
1479 (void *) ohci->config_rom + i, length);
1480 }
1481
1482 fw_core_handle_response(&ohci->card, &response);
1483}
1484
53dca511
SR
1485static void handle_local_lock(struct fw_ohci *ohci,
1486 struct fw_packet *packet, u32 csr)
93c4cceb
KH
1487{
1488 struct fw_packet response;
e1393667 1489 int tcode, length, ext_tcode, sel, try;
93c4cceb
KH
1490 __be32 *payload, lock_old;
1491 u32 lock_arg, lock_data;
1492
a77754a7
KH
1493 tcode = HEADER_GET_TCODE(packet->header[0]);
1494 length = HEADER_GET_DATA_LENGTH(packet->header[3]);
93c4cceb 1495 payload = packet->payload;
a77754a7 1496 ext_tcode = HEADER_GET_EXTENDED_TCODE(packet->header[3]);
93c4cceb
KH
1497
1498 if (tcode == TCODE_LOCK_REQUEST &&
1499 ext_tcode == EXTCODE_COMPARE_SWAP && length == 8) {
1500 lock_arg = be32_to_cpu(payload[0]);
1501 lock_data = be32_to_cpu(payload[1]);
1502 } else if (tcode == TCODE_READ_QUADLET_REQUEST) {
1503 lock_arg = 0;
1504 lock_data = 0;
1505 } else {
1506 fw_fill_response(&response, packet->header,
1507 RCODE_TYPE_ERROR, NULL, 0);
1508 goto out;
1509 }
1510
1511 sel = (csr - CSR_BUS_MANAGER_ID) / 4;
1512 reg_write(ohci, OHCI1394_CSRData, lock_data);
1513 reg_write(ohci, OHCI1394_CSRCompareData, lock_arg);
1514 reg_write(ohci, OHCI1394_CSRControl, sel);
1515
e1393667
CL
1516 for (try = 0; try < 20; try++)
1517 if (reg_read(ohci, OHCI1394_CSRControl) & 0x80000000) {
1518 lock_old = cpu_to_be32(reg_read(ohci,
1519 OHCI1394_CSRData));
1520 fw_fill_response(&response, packet->header,
1521 RCODE_COMPLETE,
1522 &lock_old, sizeof(lock_old));
1523 goto out;
1524 }
1525
1526 fw_error("swap not done (CSR lock timeout)\n");
1527 fw_fill_response(&response, packet->header, RCODE_BUSY, NULL, 0);
93c4cceb 1528
93c4cceb
KH
1529 out:
1530 fw_core_handle_response(&ohci->card, &response);
1531}
1532
53dca511 1533static void handle_local_request(struct context *ctx, struct fw_packet *packet)
93c4cceb 1534{
2608203d 1535 u64 offset, csr;
93c4cceb 1536
473d28c7
KH
1537 if (ctx == &ctx->ohci->at_request_ctx) {
1538 packet->ack = ACK_PENDING;
1539 packet->callback(packet, &ctx->ohci->card, packet->ack);
1540 }
93c4cceb
KH
1541
1542 offset =
1543 ((unsigned long long)
a77754a7 1544 HEADER_GET_OFFSET_HIGH(packet->header[1]) << 32) |
93c4cceb
KH
1545 packet->header[2];
1546 csr = offset - CSR_REGISTER_BASE;
1547
1548 /* Handle config rom reads. */
1549 if (csr >= CSR_CONFIG_ROM && csr < CSR_CONFIG_ROM_END)
1550 handle_local_rom(ctx->ohci, packet, csr);
1551 else switch (csr) {
1552 case CSR_BUS_MANAGER_ID:
1553 case CSR_BANDWIDTH_AVAILABLE:
1554 case CSR_CHANNELS_AVAILABLE_HI:
1555 case CSR_CHANNELS_AVAILABLE_LO:
1556 handle_local_lock(ctx->ohci, packet, csr);
1557 break;
1558 default:
1559 if (ctx == &ctx->ohci->at_request_ctx)
1560 fw_core_handle_request(&ctx->ohci->card, packet);
1561 else
1562 fw_core_handle_response(&ctx->ohci->card, packet);
1563 break;
1564 }
473d28c7
KH
1565
1566 if (ctx == &ctx->ohci->at_response_ctx) {
1567 packet->ack = ACK_COMPLETE;
1568 packet->callback(packet, &ctx->ohci->card, packet->ack);
1569 }
93c4cceb 1570}
e636fe25 1571
53dca511 1572static void at_context_transmit(struct context *ctx, struct fw_packet *packet)
ed568912 1573{
ed568912 1574 unsigned long flags;
2dbd7d7e 1575 int ret;
ed568912
KH
1576
1577 spin_lock_irqsave(&ctx->ohci->lock, flags);
1578
a77754a7 1579 if (HEADER_GET_DESTINATION(packet->header[0]) == ctx->ohci->node_id &&
e636fe25 1580 ctx->ohci->generation == packet->generation) {
93c4cceb
KH
1581 spin_unlock_irqrestore(&ctx->ohci->lock, flags);
1582 handle_local_request(ctx, packet);
1583 return;
e636fe25 1584 }
ed568912 1585
2dbd7d7e 1586 ret = at_context_queue_packet(ctx, packet);
ed568912
KH
1587 spin_unlock_irqrestore(&ctx->ohci->lock, flags);
1588
2dbd7d7e 1589 if (ret < 0)
f319b6a0 1590 packet->callback(packet, &ctx->ohci->card, packet->ack);
a186b4a6 1591
ed568912
KH
1592}
1593
f117a3e3
CL
1594static void detect_dead_context(struct fw_ohci *ohci,
1595 const char *name, unsigned int regs)
1596{
1597 u32 ctl;
1598
1599 ctl = reg_read(ohci, CONTROL_SET(regs));
1600 if (ctl & CONTEXT_DEAD) {
1601#ifdef CONFIG_FIREWIRE_OHCI_DEBUG
1602 fw_error("DMA context %s has stopped, error code: %s\n",
1603 name, evts[ctl & 0x1f]);
1604#else
1605 fw_error("DMA context %s has stopped, error code: %#x\n",
1606 name, ctl & 0x1f);
1607#endif
1608 }
1609}
1610
1611static void handle_dead_contexts(struct fw_ohci *ohci)
1612{
1613 unsigned int i;
1614 char name[8];
1615
1616 detect_dead_context(ohci, "ATReq", OHCI1394_AsReqTrContextBase);
1617 detect_dead_context(ohci, "ATRsp", OHCI1394_AsRspTrContextBase);
1618 detect_dead_context(ohci, "ARReq", OHCI1394_AsReqRcvContextBase);
1619 detect_dead_context(ohci, "ARRsp", OHCI1394_AsRspRcvContextBase);
1620 for (i = 0; i < 32; ++i) {
1621 if (!(ohci->it_context_support & (1 << i)))
1622 continue;
1623 sprintf(name, "IT%u", i);
1624 detect_dead_context(ohci, name, OHCI1394_IsoXmitContextBase(i));
1625 }
1626 for (i = 0; i < 32; ++i) {
1627 if (!(ohci->ir_context_support & (1 << i)))
1628 continue;
1629 sprintf(name, "IR%u", i);
1630 detect_dead_context(ohci, name, OHCI1394_IsoRcvContextBase(i));
1631 }
1632 /* TODO: maybe try to flush and restart the dead contexts */
1633}
1634
a48777e0
CL
1635static u32 cycle_timer_ticks(u32 cycle_timer)
1636{
1637 u32 ticks;
1638
1639 ticks = cycle_timer & 0xfff;
1640 ticks += 3072 * ((cycle_timer >> 12) & 0x1fff);
1641 ticks += (3072 * 8000) * (cycle_timer >> 25);
1642
1643 return ticks;
1644}
1645
1646/*
1647 * Some controllers exhibit one or more of the following bugs when updating the
1648 * iso cycle timer register:
1649 * - When the lowest six bits are wrapping around to zero, a read that happens
1650 * at the same time will return garbage in the lowest ten bits.
1651 * - When the cycleOffset field wraps around to zero, the cycleCount field is
1652 * not incremented for about 60 ns.
1653 * - Occasionally, the entire register reads zero.
1654 *
1655 * To catch these, we read the register three times and ensure that the
1656 * difference between each two consecutive reads is approximately the same, i.e.
1657 * less than twice the other. Furthermore, any negative difference indicates an
1658 * error. (A PCI read should take at least 20 ticks of the 24.576 MHz timer to
1659 * execute, so we have enough precision to compute the ratio of the differences.)
1660 */
1661static u32 get_cycle_time(struct fw_ohci *ohci)
1662{
1663 u32 c0, c1, c2;
1664 u32 t0, t1, t2;
1665 s32 diff01, diff12;
1666 int i;
1667
1668 c2 = reg_read(ohci, OHCI1394_IsochronousCycleTimer);
1669
1670 if (ohci->quirks & QUIRK_CYCLE_TIMER) {
1671 i = 0;
1672 c1 = c2;
1673 c2 = reg_read(ohci, OHCI1394_IsochronousCycleTimer);
1674 do {
1675 c0 = c1;
1676 c1 = c2;
1677 c2 = reg_read(ohci, OHCI1394_IsochronousCycleTimer);
1678 t0 = cycle_timer_ticks(c0);
1679 t1 = cycle_timer_ticks(c1);
1680 t2 = cycle_timer_ticks(c2);
1681 diff01 = t1 - t0;
1682 diff12 = t2 - t1;
1683 } while ((diff01 <= 0 || diff12 <= 0 ||
1684 diff01 / diff12 >= 2 || diff12 / diff01 >= 2)
1685 && i++ < 20);
1686 }
1687
1688 return c2;
1689}
1690
1691/*
1692 * This function has to be called at least every 64 seconds. The bus_time
1693 * field stores not only the upper 25 bits of the BUS_TIME register but also
1694 * the most significant bit of the cycle timer in bit 6 so that we can detect
1695 * changes in this bit.
1696 */
1697static u32 update_bus_time(struct fw_ohci *ohci)
1698{
1699 u32 cycle_time_seconds = get_cycle_time(ohci) >> 25;
1700
1701 if ((ohci->bus_time & 0x40) != (cycle_time_seconds & 0x40))
1702 ohci->bus_time += 0x40;
1703
1704 return ohci->bus_time | cycle_time_seconds;
1705}
1706
ed568912
KH
1707static void bus_reset_tasklet(unsigned long data)
1708{
1709 struct fw_ohci *ohci = (struct fw_ohci *)data;
e636fe25 1710 int self_id_count, i, j, reg;
ed568912
KH
1711 int generation, new_generation;
1712 unsigned long flags;
4eaff7d6
SR
1713 void *free_rom = NULL;
1714 dma_addr_t free_rom_bus = 0;
4ffb7a6a 1715 bool is_new_root;
ed568912
KH
1716
1717 reg = reg_read(ohci, OHCI1394_NodeID);
1718 if (!(reg & OHCI1394_NodeID_idValid)) {
02ff8f8e 1719 fw_notify("node ID not valid, new bus reset in progress\n");
ed568912
KH
1720 return;
1721 }
02ff8f8e
SR
1722 if ((reg & OHCI1394_NodeID_nodeNumber) == 63) {
1723 fw_notify("malconfigured bus\n");
1724 return;
1725 }
1726 ohci->node_id = reg & (OHCI1394_NodeID_busNumber |
1727 OHCI1394_NodeID_nodeNumber);
ed568912 1728
4ffb7a6a
CL
1729 is_new_root = (reg & OHCI1394_NodeID_root) != 0;
1730 if (!(ohci->is_root && is_new_root))
1731 reg_write(ohci, OHCI1394_LinkControlSet,
1732 OHCI1394_LinkControl_cycleMaster);
1733 ohci->is_root = is_new_root;
1734
c8a9a498
SR
1735 reg = reg_read(ohci, OHCI1394_SelfIDCount);
1736 if (reg & OHCI1394_SelfIDCount_selfIDError) {
1737 fw_notify("inconsistent self IDs\n");
1738 return;
1739 }
c781c06d
KH
1740 /*
1741 * The count in the SelfIDCount register is the number of
ed568912
KH
1742 * bytes in the self ID receive buffer. Since we also receive
1743 * the inverted quadlets and a header quadlet, we shift one
c781c06d
KH
1744 * bit extra to get the actual number of self IDs.
1745 */
928ec5f1
SR
1746 self_id_count = (reg >> 3) & 0xff;
1747 if (self_id_count == 0 || self_id_count > 252) {
016bf3df
SR
1748 fw_notify("inconsistent self IDs\n");
1749 return;
1750 }
11bf20ad 1751 generation = (cond_le32_to_cpu(ohci->self_id_cpu[0]) >> 16) & 0xff;
ee71c2f9 1752 rmb();
ed568912
KH
1753
1754 for (i = 1, j = 0; j < self_id_count; i += 2, j++) {
c8a9a498
SR
1755 if (ohci->self_id_cpu[i] != ~ohci->self_id_cpu[i + 1]) {
1756 fw_notify("inconsistent self IDs\n");
1757 return;
1758 }
11bf20ad
SR
1759 ohci->self_id_buffer[j] =
1760 cond_le32_to_cpu(ohci->self_id_cpu[i]);
ed568912 1761 }
ee71c2f9 1762 rmb();
ed568912 1763
c781c06d
KH
1764 /*
1765 * Check the consistency of the self IDs we just read. The
ed568912
KH
1766 * problem we face is that a new bus reset can start while we
1767 * read out the self IDs from the DMA buffer. If this happens,
1768 * the DMA buffer will be overwritten with new self IDs and we
1769 * will read out inconsistent data. The OHCI specification
1770 * (section 11.2) recommends a technique similar to
1771 * linux/seqlock.h, where we remember the generation of the
1772 * self IDs in the buffer before reading them out and compare
1773 * it to the current generation after reading them out. If
1774 * the two generations match we know we have a consistent set
c781c06d
KH
1775 * of self IDs.
1776 */
ed568912
KH
1777
1778 new_generation = (reg_read(ohci, OHCI1394_SelfIDCount) >> 16) & 0xff;
1779 if (new_generation != generation) {
1780 fw_notify("recursive bus reset detected, "
1781 "discarding self ids\n");
1782 return;
1783 }
1784
1785 /* FIXME: Document how the locking works. */
1786 spin_lock_irqsave(&ohci->lock, flags);
1787
82b662dc 1788 ohci->generation = -1; /* prevent AT packet queueing */
f319b6a0
KH
1789 context_stop(&ohci->at_request_ctx);
1790 context_stop(&ohci->at_response_ctx);
82b662dc
CL
1791
1792 spin_unlock_irqrestore(&ohci->lock, flags);
1793
78dec56d
SR
1794 /*
1795 * Per OHCI 1.2 draft, clause 7.2.3.3, hardware may leave unsent
1796 * packets in the AT queues and software needs to drain them.
1797 * Some OHCI 1.1 controllers (JMicron) apparently require this too.
1798 */
82b662dc
CL
1799 at_context_flush(&ohci->at_request_ctx);
1800 at_context_flush(&ohci->at_response_ctx);
1801
1802 spin_lock_irqsave(&ohci->lock, flags);
1803
1804 ohci->generation = generation;
ed568912
KH
1805 reg_write(ohci, OHCI1394_IntEventClear, OHCI1394_busReset);
1806
4a635593 1807 if (ohci->quirks & QUIRK_RESET_PACKET)
d34316a4
SR
1808 ohci->request_generation = generation;
1809
c781c06d
KH
1810 /*
1811 * This next bit is unrelated to the AT context stuff but we
ed568912
KH
1812 * have to do it under the spinlock also. If a new config rom
1813 * was set up before this reset, the old one is now no longer
1814 * in use and we can free it. Update the config rom pointers
1815 * to point to the current config rom and clear the
88393161 1816 * next_config_rom pointer so a new update can take place.
c781c06d 1817 */
ed568912
KH
1818
1819 if (ohci->next_config_rom != NULL) {
0bd243c4
KH
1820 if (ohci->next_config_rom != ohci->config_rom) {
1821 free_rom = ohci->config_rom;
1822 free_rom_bus = ohci->config_rom_bus;
1823 }
ed568912
KH
1824 ohci->config_rom = ohci->next_config_rom;
1825 ohci->config_rom_bus = ohci->next_config_rom_bus;
1826 ohci->next_config_rom = NULL;
1827
c781c06d
KH
1828 /*
1829 * Restore config_rom image and manually update
ed568912
KH
1830 * config_rom registers. Writing the header quadlet
1831 * will indicate that the config rom is ready, so we
c781c06d
KH
1832 * do that last.
1833 */
ed568912
KH
1834 reg_write(ohci, OHCI1394_BusOptions,
1835 be32_to_cpu(ohci->config_rom[2]));
8e85973e
SR
1836 ohci->config_rom[0] = ohci->next_header;
1837 reg_write(ohci, OHCI1394_ConfigROMhdr,
1838 be32_to_cpu(ohci->next_header));
ed568912
KH
1839 }
1840
080de8c2
SR
1841#ifdef CONFIG_FIREWIRE_OHCI_REMOTE_DMA
1842 reg_write(ohci, OHCI1394_PhyReqFilterHiSet, ~0);
1843 reg_write(ohci, OHCI1394_PhyReqFilterLoSet, ~0);
1844#endif
1845
ed568912
KH
1846 spin_unlock_irqrestore(&ohci->lock, flags);
1847
4eaff7d6
SR
1848 if (free_rom)
1849 dma_free_coherent(ohci->card.device, CONFIG_ROM_SIZE,
1850 free_rom, free_rom_bus);
1851
08ddb2f4
SR
1852 log_selfids(ohci->node_id, generation,
1853 self_id_count, ohci->self_id_buffer);
ad3c0fe8 1854
e636fe25 1855 fw_core_handle_bus_reset(&ohci->card, ohci->node_id, generation,
c8a94ded
SR
1856 self_id_count, ohci->self_id_buffer,
1857 ohci->csr_state_setclear_abdicate);
1858 ohci->csr_state_setclear_abdicate = false;
ed568912
KH
1859}
1860
1861static irqreturn_t irq_handler(int irq, void *data)
1862{
1863 struct fw_ohci *ohci = data;
168cf9af 1864 u32 event, iso_event;
ed568912
KH
1865 int i;
1866
1867 event = reg_read(ohci, OHCI1394_IntEventClear);
1868
a515958d 1869 if (!event || !~event)
ed568912
KH
1870 return IRQ_NONE;
1871
8327b37b
CL
1872 /*
1873 * busReset and postedWriteErr must not be cleared yet
1874 * (OHCI 1.1 clauses 7.2.3.2 and 13.2.8.1)
1875 */
1876 reg_write(ohci, OHCI1394_IntEventClear,
1877 event & ~(OHCI1394_busReset | OHCI1394_postedWriteErr));
ad3c0fe8 1878 log_irqs(event);
ed568912
KH
1879
1880 if (event & OHCI1394_selfIDComplete)
1881 tasklet_schedule(&ohci->bus_reset_tasklet);
1882
1883 if (event & OHCI1394_RQPkt)
1884 tasklet_schedule(&ohci->ar_request_ctx.tasklet);
1885
1886 if (event & OHCI1394_RSPkt)
1887 tasklet_schedule(&ohci->ar_response_ctx.tasklet);
1888
1889 if (event & OHCI1394_reqTxComplete)
1890 tasklet_schedule(&ohci->at_request_ctx.tasklet);
1891
1892 if (event & OHCI1394_respTxComplete)
1893 tasklet_schedule(&ohci->at_response_ctx.tasklet);
1894
2dd5bed5
CL
1895 if (event & OHCI1394_isochRx) {
1896 iso_event = reg_read(ohci, OHCI1394_IsoRecvIntEventClear);
1897 reg_write(ohci, OHCI1394_IsoRecvIntEventClear, iso_event);
1898
1899 while (iso_event) {
1900 i = ffs(iso_event) - 1;
1901 tasklet_schedule(
1902 &ohci->ir_context_list[i].context.tasklet);
1903 iso_event &= ~(1 << i);
1904 }
ed568912
KH
1905 }
1906
2dd5bed5
CL
1907 if (event & OHCI1394_isochTx) {
1908 iso_event = reg_read(ohci, OHCI1394_IsoXmitIntEventClear);
1909 reg_write(ohci, OHCI1394_IsoXmitIntEventClear, iso_event);
ed568912 1910
2dd5bed5
CL
1911 while (iso_event) {
1912 i = ffs(iso_event) - 1;
1913 tasklet_schedule(
1914 &ohci->it_context_list[i].context.tasklet);
1915 iso_event &= ~(1 << i);
1916 }
ed568912
KH
1917 }
1918
75f7832e
JW
1919 if (unlikely(event & OHCI1394_regAccessFail))
1920 fw_error("Register access failure - "
1921 "please notify linux1394-devel@lists.sf.net\n");
1922
8327b37b
CL
1923 if (unlikely(event & OHCI1394_postedWriteErr)) {
1924 reg_read(ohci, OHCI1394_PostedWriteAddressHi);
1925 reg_read(ohci, OHCI1394_PostedWriteAddressLo);
1926 reg_write(ohci, OHCI1394_IntEventClear,
1927 OHCI1394_postedWriteErr);
e524f616 1928 fw_error("PCI posted write error\n");
8327b37b 1929 }
e524f616 1930
bb9f2206
SR
1931 if (unlikely(event & OHCI1394_cycleTooLong)) {
1932 if (printk_ratelimit())
1933 fw_notify("isochronous cycle too long\n");
1934 reg_write(ohci, OHCI1394_LinkControlSet,
1935 OHCI1394_LinkControl_cycleMaster);
1936 }
1937
5ed1f321
JF
1938 if (unlikely(event & OHCI1394_cycleInconsistent)) {
1939 /*
1940 * We need to clear this event bit in order to make
1941 * cycleMatch isochronous I/O work. In theory we should
1942 * stop active cycleMatch iso contexts now and restart
1943 * them at least two cycles later. (FIXME?)
1944 */
1945 if (printk_ratelimit())
1946 fw_notify("isochronous cycle inconsistent\n");
1947 }
1948
f117a3e3
CL
1949 if (unlikely(event & OHCI1394_unrecoverableError))
1950 handle_dead_contexts(ohci);
1951
a48777e0
CL
1952 if (event & OHCI1394_cycle64Seconds) {
1953 spin_lock(&ohci->lock);
1954 update_bus_time(ohci);
1955 spin_unlock(&ohci->lock);
e597e989
CL
1956 } else
1957 flush_writes(ohci);
a48777e0 1958
ed568912
KH
1959 return IRQ_HANDLED;
1960}
1961
2aef469a
KH
1962static int software_reset(struct fw_ohci *ohci)
1963{
1964 int i;
1965
1966 reg_write(ohci, OHCI1394_HCControlSet, OHCI1394_HCControl_softReset);
1967
1968 for (i = 0; i < OHCI_LOOP_COUNT; i++) {
1969 if ((reg_read(ohci, OHCI1394_HCControlSet) &
1970 OHCI1394_HCControl_softReset) == 0)
1971 return 0;
1972 msleep(1);
1973 }
1974
1975 return -EBUSY;
1976}
1977
8e85973e
SR
1978static void copy_config_rom(__be32 *dest, const __be32 *src, size_t length)
1979{
1980 size_t size = length * 4;
1981
1982 memcpy(dest, src, size);
1983 if (size < CONFIG_ROM_SIZE)
1984 memset(&dest[length], 0, CONFIG_ROM_SIZE - size);
1985}
1986
925e7a65
CL
1987static int configure_1394a_enhancements(struct fw_ohci *ohci)
1988{
1989 bool enable_1394a;
35d999b1 1990 int ret, clear, set, offset;
925e7a65
CL
1991
1992 /* Check if the driver should configure link and PHY. */
1993 if (!(reg_read(ohci, OHCI1394_HCControlSet) &
1994 OHCI1394_HCControl_programPhyEnable))
1995 return 0;
1996
1997 /* Paranoia: check whether the PHY supports 1394a, too. */
1998 enable_1394a = false;
35d999b1
SR
1999 ret = read_phy_reg(ohci, 2);
2000 if (ret < 0)
2001 return ret;
2002 if ((ret & PHY_EXTENDED_REGISTERS) == PHY_EXTENDED_REGISTERS) {
2003 ret = read_paged_phy_reg(ohci, 1, 8);
2004 if (ret < 0)
2005 return ret;
2006 if (ret >= 1)
925e7a65
CL
2007 enable_1394a = true;
2008 }
2009
2010 if (ohci->quirks & QUIRK_NO_1394A)
2011 enable_1394a = false;
2012
2013 /* Configure PHY and link consistently. */
2014 if (enable_1394a) {
2015 clear = 0;
2016 set = PHY_ENABLE_ACCEL | PHY_ENABLE_MULTI;
2017 } else {
2018 clear = PHY_ENABLE_ACCEL | PHY_ENABLE_MULTI;
2019 set = 0;
2020 }
02d37bed 2021 ret = update_phy_reg(ohci, 5, clear, set);
35d999b1
SR
2022 if (ret < 0)
2023 return ret;
925e7a65
CL
2024
2025 if (enable_1394a)
2026 offset = OHCI1394_HCControlSet;
2027 else
2028 offset = OHCI1394_HCControlClear;
2029 reg_write(ohci, offset, OHCI1394_HCControl_aPhyEnhanceEnable);
2030
2031 /* Clean up: configuration has been taken care of. */
2032 reg_write(ohci, OHCI1394_HCControlClear,
2033 OHCI1394_HCControl_programPhyEnable);
2034
2035 return 0;
2036}
2037
8e85973e
SR
2038static int ohci_enable(struct fw_card *card,
2039 const __be32 *config_rom, size_t length)
ed568912
KH
2040{
2041 struct fw_ohci *ohci = fw_ohci(card);
2042 struct pci_dev *dev = to_pci_dev(card->device);
e91b2787 2043 u32 lps, seconds, version, irqs;
35d999b1 2044 int i, ret;
ed568912 2045
2aef469a
KH
2046 if (software_reset(ohci)) {
2047 fw_error("Failed to reset ohci card.\n");
2048 return -EBUSY;
2049 }
2050
2051 /*
2052 * Now enable LPS, which we need in order to start accessing
2053 * most of the registers. In fact, on some cards (ALI M5251),
2054 * accessing registers in the SClk domain without LPS enabled
2055 * will lock up the machine. Wait 50msec to make sure we have
02214724
JW
2056 * full link enabled. However, with some cards (well, at least
2057 * a JMicron PCIe card), we have to try again sometimes.
2aef469a
KH
2058 */
2059 reg_write(ohci, OHCI1394_HCControlSet,
2060 OHCI1394_HCControl_LPS |
2061 OHCI1394_HCControl_postedWriteEnable);
2062 flush_writes(ohci);
02214724
JW
2063
2064 for (lps = 0, i = 0; !lps && i < 3; i++) {
2065 msleep(50);
2066 lps = reg_read(ohci, OHCI1394_HCControlSet) &
2067 OHCI1394_HCControl_LPS;
2068 }
2069
2070 if (!lps) {
2071 fw_error("Failed to set Link Power Status\n");
2072 return -EIO;
2073 }
2aef469a
KH
2074
2075 reg_write(ohci, OHCI1394_HCControlClear,
2076 OHCI1394_HCControl_noByteSwapData);
2077
affc9c24 2078 reg_write(ohci, OHCI1394_SelfIDBuffer, ohci->self_id_bus);
2aef469a 2079 reg_write(ohci, OHCI1394_LinkControlSet,
2aef469a
KH
2080 OHCI1394_LinkControl_cycleTimerEnable |
2081 OHCI1394_LinkControl_cycleMaster);
2082
2083 reg_write(ohci, OHCI1394_ATRetries,
2084 OHCI1394_MAX_AT_REQ_RETRIES |
2085 (OHCI1394_MAX_AT_RESP_RETRIES << 4) |
27a2329f
CL
2086 (OHCI1394_MAX_PHYS_RESP_RETRIES << 8) |
2087 (200 << 16));
2aef469a 2088
a48777e0
CL
2089 seconds = lower_32_bits(get_seconds());
2090 reg_write(ohci, OHCI1394_IsochronousCycleTimer, seconds << 25);
2091 ohci->bus_time = seconds & ~0x3f;
2092
e91b2787
CL
2093 version = reg_read(ohci, OHCI1394_Version) & 0x00ff00ff;
2094 if (version >= OHCI_VERSION_1_1) {
2095 reg_write(ohci, OHCI1394_InitialChannelsAvailableHi,
2096 0xfffffffe);
db3c9cc1 2097 card->broadcast_channel_auto_allocated = true;
e91b2787
CL
2098 }
2099
a1a1132b
CL
2100 /* Get implemented bits of the priority arbitration request counter. */
2101 reg_write(ohci, OHCI1394_FairnessControl, 0x3f);
2102 ohci->pri_req_max = reg_read(ohci, OHCI1394_FairnessControl) & 0x3f;
2103 reg_write(ohci, OHCI1394_FairnessControl, 0);
db3c9cc1 2104 card->priority_budget_implemented = ohci->pri_req_max != 0;
2aef469a 2105
2aef469a
KH
2106 reg_write(ohci, OHCI1394_PhyUpperBound, 0x00010000);
2107 reg_write(ohci, OHCI1394_IntEventClear, ~0);
2108 reg_write(ohci, OHCI1394_IntMaskClear, ~0);
2aef469a 2109
35d999b1
SR
2110 ret = configure_1394a_enhancements(ohci);
2111 if (ret < 0)
2112 return ret;
925e7a65 2113
2aef469a 2114 /* Activate link_on bit and contender bit in our self ID packets.*/
35d999b1
SR
2115 ret = ohci_update_phy_reg(card, 4, 0, PHY_LINK_ACTIVE | PHY_CONTENDER);
2116 if (ret < 0)
2117 return ret;
2aef469a 2118
c781c06d
KH
2119 /*
2120 * When the link is not yet enabled, the atomic config rom
ed568912
KH
2121 * update mechanism described below in ohci_set_config_rom()
2122 * is not active. We have to update ConfigRomHeader and
2123 * BusOptions manually, and the write to ConfigROMmap takes
2124 * effect immediately. We tie this to the enabling of the
2125 * link, so we have a valid config rom before enabling - the
2126 * OHCI requires that ConfigROMhdr and BusOptions have valid
2127 * values before enabling.
2128 *
2129 * However, when the ConfigROMmap is written, some controllers
2130 * always read back quadlets 0 and 2 from the config rom to
2131 * the ConfigRomHeader and BusOptions registers on bus reset.
2132 * They shouldn't do that in this initial case where the link
2133 * isn't enabled. This means we have to use the same
2134 * workaround here, setting the bus header to 0 and then write
2135 * the right values in the bus reset tasklet.
2136 */
2137
0bd243c4
KH
2138 if (config_rom) {
2139 ohci->next_config_rom =
2140 dma_alloc_coherent(ohci->card.device, CONFIG_ROM_SIZE,
2141 &ohci->next_config_rom_bus,
2142 GFP_KERNEL);
2143 if (ohci->next_config_rom == NULL)
2144 return -ENOMEM;
ed568912 2145
8e85973e 2146 copy_config_rom(ohci->next_config_rom, config_rom, length);
0bd243c4
KH
2147 } else {
2148 /*
2149 * In the suspend case, config_rom is NULL, which
2150 * means that we just reuse the old config rom.
2151 */
2152 ohci->next_config_rom = ohci->config_rom;
2153 ohci->next_config_rom_bus = ohci->config_rom_bus;
2154 }
ed568912 2155
8e85973e 2156 ohci->next_header = ohci->next_config_rom[0];
ed568912
KH
2157 ohci->next_config_rom[0] = 0;
2158 reg_write(ohci, OHCI1394_ConfigROMhdr, 0);
0bd243c4
KH
2159 reg_write(ohci, OHCI1394_BusOptions,
2160 be32_to_cpu(ohci->next_config_rom[2]));
ed568912
KH
2161 reg_write(ohci, OHCI1394_ConfigROMmap, ohci->next_config_rom_bus);
2162
2163 reg_write(ohci, OHCI1394_AsReqFilterHiSet, 0x80000000);
2164
262444ee
CL
2165 if (!(ohci->quirks & QUIRK_NO_MSI))
2166 pci_enable_msi(dev);
ed568912 2167 if (request_irq(dev->irq, irq_handler,
262444ee
CL
2168 pci_dev_msi_enabled(dev) ? 0 : IRQF_SHARED,
2169 ohci_driver_name, ohci)) {
2170 fw_error("Failed to allocate interrupt %d.\n", dev->irq);
2171 pci_disable_msi(dev);
ed568912
KH
2172 dma_free_coherent(ohci->card.device, CONFIG_ROM_SIZE,
2173 ohci->config_rom, ohci->config_rom_bus);
2174 return -EIO;
2175 }
2176
148c7866
SR
2177 irqs = OHCI1394_reqTxComplete | OHCI1394_respTxComplete |
2178 OHCI1394_RQPkt | OHCI1394_RSPkt |
2179 OHCI1394_isochTx | OHCI1394_isochRx |
2180 OHCI1394_postedWriteErr |
2181 OHCI1394_selfIDComplete |
2182 OHCI1394_regAccessFail |
a48777e0 2183 OHCI1394_cycle64Seconds |
f117a3e3
CL
2184 OHCI1394_cycleInconsistent |
2185 OHCI1394_unrecoverableError |
2186 OHCI1394_cycleTooLong |
148c7866
SR
2187 OHCI1394_masterIntEnable;
2188 if (param_debug & OHCI_PARAM_DEBUG_BUSRESETS)
2189 irqs |= OHCI1394_busReset;
2190 reg_write(ohci, OHCI1394_IntMaskSet, irqs);
2191
ed568912
KH
2192 reg_write(ohci, OHCI1394_HCControlSet,
2193 OHCI1394_HCControl_linkEnable |
2194 OHCI1394_HCControl_BIBimageValid);
ecf8328e
CL
2195
2196 reg_write(ohci, OHCI1394_LinkControlSet,
2197 OHCI1394_LinkControl_rcvSelfID |
2198 OHCI1394_LinkControl_rcvPhyPkt);
2199
2200 ar_context_run(&ohci->ar_request_ctx);
dd6254e5
CL
2201 ar_context_run(&ohci->ar_response_ctx);
2202
2203 flush_writes(ohci);
ed568912 2204
02d37bed
SR
2205 /* We are ready to go, reset bus to finish initialization. */
2206 fw_schedule_bus_reset(&ohci->card, false, true);
ed568912
KH
2207
2208 return 0;
2209}
2210
53dca511 2211static int ohci_set_config_rom(struct fw_card *card,
8e85973e 2212 const __be32 *config_rom, size_t length)
ed568912
KH
2213{
2214 struct fw_ohci *ohci;
2215 unsigned long flags;
ed568912 2216 __be32 *next_config_rom;
f5101d58 2217 dma_addr_t uninitialized_var(next_config_rom_bus);
ed568912
KH
2218
2219 ohci = fw_ohci(card);
2220
c781c06d
KH
2221 /*
2222 * When the OHCI controller is enabled, the config rom update
ed568912
KH
2223 * mechanism is a bit tricky, but easy enough to use. See
2224 * section 5.5.6 in the OHCI specification.
2225 *
2226 * The OHCI controller caches the new config rom address in a
2227 * shadow register (ConfigROMmapNext) and needs a bus reset
2228 * for the changes to take place. When the bus reset is
2229 * detected, the controller loads the new values for the
2230 * ConfigRomHeader and BusOptions registers from the specified
2231 * config rom and loads ConfigROMmap from the ConfigROMmapNext
2232 * shadow register. All automatically and atomically.
2233 *
2234 * Now, there's a twist to this story. The automatic load of
2235 * ConfigRomHeader and BusOptions doesn't honor the
2236 * noByteSwapData bit, so with a be32 config rom, the
2237 * controller will load be32 values in to these registers
2238 * during the atomic update, even on litte endian
2239 * architectures. The workaround we use is to put a 0 in the
2240 * header quadlet; 0 is endian agnostic and means that the
2241 * config rom isn't ready yet. In the bus reset tasklet we
2242 * then set up the real values for the two registers.
2243 *
2244 * We use ohci->lock to avoid racing with the code that sets
2245 * ohci->next_config_rom to NULL (see bus_reset_tasklet).
2246 */
2247
2248 next_config_rom =
2249 dma_alloc_coherent(ohci->card.device, CONFIG_ROM_SIZE,
2250 &next_config_rom_bus, GFP_KERNEL);
2251 if (next_config_rom == NULL)
2252 return -ENOMEM;
2253
2254 spin_lock_irqsave(&ohci->lock, flags);
2255
2e053a27
B
2256 /*
2257 * If there is not an already pending config_rom update,
2258 * push our new allocation into the ohci->next_config_rom
2259 * and then mark the local variable as null so that we
2260 * won't deallocate the new buffer.
2261 *
2262 * OTOH, if there is a pending config_rom update, just
2263 * use that buffer with the new config_rom data, and
2264 * let this routine free the unused DMA allocation.
2265 */
2266
ed568912
KH
2267 if (ohci->next_config_rom == NULL) {
2268 ohci->next_config_rom = next_config_rom;
2269 ohci->next_config_rom_bus = next_config_rom_bus;
2e053a27
B
2270 next_config_rom = NULL;
2271 }
ed568912 2272
2e053a27 2273 copy_config_rom(ohci->next_config_rom, config_rom, length);
ed568912 2274
2e053a27
B
2275 ohci->next_header = config_rom[0];
2276 ohci->next_config_rom[0] = 0;
ed568912 2277
2e053a27 2278 reg_write(ohci, OHCI1394_ConfigROMmap, ohci->next_config_rom_bus);
ed568912
KH
2279
2280 spin_unlock_irqrestore(&ohci->lock, flags);
2281
2e053a27
B
2282 /* If we didn't use the DMA allocation, delete it. */
2283 if (next_config_rom != NULL)
2284 dma_free_coherent(ohci->card.device, CONFIG_ROM_SIZE,
2285 next_config_rom, next_config_rom_bus);
2286
c781c06d
KH
2287 /*
2288 * Now initiate a bus reset to have the changes take
ed568912
KH
2289 * effect. We clean up the old config rom memory and DMA
2290 * mappings in the bus reset tasklet, since the OHCI
2291 * controller could need to access it before the bus reset
c781c06d
KH
2292 * takes effect.
2293 */
ed568912 2294
2e053a27
B
2295 fw_schedule_bus_reset(&ohci->card, true, true);
2296
2297 return 0;
ed568912
KH
2298}
2299
2300static void ohci_send_request(struct fw_card *card, struct fw_packet *packet)
2301{
2302 struct fw_ohci *ohci = fw_ohci(card);
2303
2304 at_context_transmit(&ohci->at_request_ctx, packet);
2305}
2306
2307static void ohci_send_response(struct fw_card *card, struct fw_packet *packet)
2308{
2309 struct fw_ohci *ohci = fw_ohci(card);
2310
2311 at_context_transmit(&ohci->at_response_ctx, packet);
2312}
2313
730c32f5
KH
2314static int ohci_cancel_packet(struct fw_card *card, struct fw_packet *packet)
2315{
2316 struct fw_ohci *ohci = fw_ohci(card);
f319b6a0
KH
2317 struct context *ctx = &ohci->at_request_ctx;
2318 struct driver_data *driver_data = packet->driver_data;
2dbd7d7e 2319 int ret = -ENOENT;
730c32f5 2320
f319b6a0 2321 tasklet_disable(&ctx->tasklet);
730c32f5 2322
f319b6a0
KH
2323 if (packet->ack != 0)
2324 goto out;
730c32f5 2325
19593ffd 2326 if (packet->payload_mapped)
1d1dc5e8
SR
2327 dma_unmap_single(ohci->card.device, packet->payload_bus,
2328 packet->payload_length, DMA_TO_DEVICE);
2329
ad3c0fe8 2330 log_ar_at_event('T', packet->speed, packet->header, 0x20);
f319b6a0
KH
2331 driver_data->packet = NULL;
2332 packet->ack = RCODE_CANCELLED;
2333 packet->callback(packet, &ohci->card, packet->ack);
2dbd7d7e 2334 ret = 0;
f319b6a0
KH
2335 out:
2336 tasklet_enable(&ctx->tasklet);
730c32f5 2337
2dbd7d7e 2338 return ret;
730c32f5
KH
2339}
2340
53dca511
SR
2341static int ohci_enable_phys_dma(struct fw_card *card,
2342 int node_id, int generation)
ed568912 2343{
080de8c2
SR
2344#ifdef CONFIG_FIREWIRE_OHCI_REMOTE_DMA
2345 return 0;
2346#else
ed568912
KH
2347 struct fw_ohci *ohci = fw_ohci(card);
2348 unsigned long flags;
2dbd7d7e 2349 int n, ret = 0;
ed568912 2350
c781c06d
KH
2351 /*
2352 * FIXME: Make sure this bitmask is cleared when we clear the busReset
2353 * interrupt bit. Clear physReqResourceAllBuses on bus reset.
2354 */
ed568912
KH
2355
2356 spin_lock_irqsave(&ohci->lock, flags);
2357
2358 if (ohci->generation != generation) {
2dbd7d7e 2359 ret = -ESTALE;
ed568912
KH
2360 goto out;
2361 }
2362
c781c06d
KH
2363 /*
2364 * Note, if the node ID contains a non-local bus ID, physical DMA is
2365 * enabled for _all_ nodes on remote buses.
2366 */
907293d7
SR
2367
2368 n = (node_id & 0xffc0) == LOCAL_BUS ? node_id & 0x3f : 63;
2369 if (n < 32)
2370 reg_write(ohci, OHCI1394_PhyReqFilterLoSet, 1 << n);
2371 else
2372 reg_write(ohci, OHCI1394_PhyReqFilterHiSet, 1 << (n - 32));
2373
ed568912 2374 flush_writes(ohci);
ed568912 2375 out:
6cad95fe 2376 spin_unlock_irqrestore(&ohci->lock, flags);
2dbd7d7e
SR
2377
2378 return ret;
080de8c2 2379#endif /* CONFIG_FIREWIRE_OHCI_REMOTE_DMA */
ed568912 2380}
373b2edd 2381
0fcff4e3 2382static u32 ohci_read_csr(struct fw_card *card, int csr_offset)
b677532b 2383{
60d32970 2384 struct fw_ohci *ohci = fw_ohci(card);
a48777e0
CL
2385 unsigned long flags;
2386 u32 value;
60d32970
CL
2387
2388 switch (csr_offset) {
4ffb7a6a
CL
2389 case CSR_STATE_CLEAR:
2390 case CSR_STATE_SET:
4ffb7a6a
CL
2391 if (ohci->is_root &&
2392 (reg_read(ohci, OHCI1394_LinkControlSet) &
2393 OHCI1394_LinkControl_cycleMaster))
c8a94ded 2394 value = CSR_STATE_BIT_CMSTR;
4ffb7a6a 2395 else
c8a94ded
SR
2396 value = 0;
2397 if (ohci->csr_state_setclear_abdicate)
2398 value |= CSR_STATE_BIT_ABDICATE;
b677532b 2399
c8a94ded 2400 return value;
4a9bde9b 2401
506f1a31
CL
2402 case CSR_NODE_IDS:
2403 return reg_read(ohci, OHCI1394_NodeID) << 16;
2404
60d32970
CL
2405 case CSR_CYCLE_TIME:
2406 return get_cycle_time(ohci);
2407
a48777e0
CL
2408 case CSR_BUS_TIME:
2409 /*
2410 * We might be called just after the cycle timer has wrapped
2411 * around but just before the cycle64Seconds handler, so we
2412 * better check here, too, if the bus time needs to be updated.
2413 */
2414 spin_lock_irqsave(&ohci->lock, flags);
2415 value = update_bus_time(ohci);
2416 spin_unlock_irqrestore(&ohci->lock, flags);
2417 return value;
2418
27a2329f
CL
2419 case CSR_BUSY_TIMEOUT:
2420 value = reg_read(ohci, OHCI1394_ATRetries);
2421 return (value >> 4) & 0x0ffff00f;
2422
a1a1132b
CL
2423 case CSR_PRIORITY_BUDGET:
2424 return (reg_read(ohci, OHCI1394_FairnessControl) & 0x3f) |
2425 (ohci->pri_req_max << 8);
2426
60d32970
CL
2427 default:
2428 WARN_ON(1);
2429 return 0;
2430 }
b677532b
CL
2431}
2432
0fcff4e3 2433static void ohci_write_csr(struct fw_card *card, int csr_offset, u32 value)
d60d7f1d
KH
2434{
2435 struct fw_ohci *ohci = fw_ohci(card);
a48777e0 2436 unsigned long flags;
d60d7f1d 2437
506f1a31 2438 switch (csr_offset) {
4ffb7a6a 2439 case CSR_STATE_CLEAR:
4ffb7a6a
CL
2440 if ((value & CSR_STATE_BIT_CMSTR) && ohci->is_root) {
2441 reg_write(ohci, OHCI1394_LinkControlClear,
2442 OHCI1394_LinkControl_cycleMaster);
2443 flush_writes(ohci);
2444 }
c8a94ded
SR
2445 if (value & CSR_STATE_BIT_ABDICATE)
2446 ohci->csr_state_setclear_abdicate = false;
4ffb7a6a 2447 break;
4a9bde9b 2448
4ffb7a6a
CL
2449 case CSR_STATE_SET:
2450 if ((value & CSR_STATE_BIT_CMSTR) && ohci->is_root) {
2451 reg_write(ohci, OHCI1394_LinkControlSet,
2452 OHCI1394_LinkControl_cycleMaster);
2453 flush_writes(ohci);
2454 }
c8a94ded
SR
2455 if (value & CSR_STATE_BIT_ABDICATE)
2456 ohci->csr_state_setclear_abdicate = true;
4ffb7a6a 2457 break;
d60d7f1d 2458
506f1a31
CL
2459 case CSR_NODE_IDS:
2460 reg_write(ohci, OHCI1394_NodeID, value >> 16);
2461 flush_writes(ohci);
2462 break;
2463
9ab5071c
CL
2464 case CSR_CYCLE_TIME:
2465 reg_write(ohci, OHCI1394_IsochronousCycleTimer, value);
2466 reg_write(ohci, OHCI1394_IntEventSet,
2467 OHCI1394_cycleInconsistent);
2468 flush_writes(ohci);
2469 break;
2470
a48777e0
CL
2471 case CSR_BUS_TIME:
2472 spin_lock_irqsave(&ohci->lock, flags);
2473 ohci->bus_time = (ohci->bus_time & 0x7f) | (value & ~0x7f);
2474 spin_unlock_irqrestore(&ohci->lock, flags);
2475 break;
2476
27a2329f
CL
2477 case CSR_BUSY_TIMEOUT:
2478 value = (value & 0xf) | ((value & 0xf) << 4) |
2479 ((value & 0xf) << 8) | ((value & 0x0ffff000) << 4);
2480 reg_write(ohci, OHCI1394_ATRetries, value);
2481 flush_writes(ohci);
2482 break;
2483
a1a1132b
CL
2484 case CSR_PRIORITY_BUDGET:
2485 reg_write(ohci, OHCI1394_FairnessControl, value & 0x3f);
2486 flush_writes(ohci);
2487 break;
2488
506f1a31
CL
2489 default:
2490 WARN_ON(1);
2491 break;
2492 }
d60d7f1d
KH
2493}
2494
1aa292bb
DM
2495static void copy_iso_headers(struct iso_context *ctx, void *p)
2496{
2497 int i = ctx->header_length;
2498
2499 if (i + ctx->base.header_size > PAGE_SIZE)
2500 return;
2501
2502 /*
2503 * The iso header is byteswapped to little endian by
2504 * the controller, but the remaining header quadlets
2505 * are big endian. We want to present all the headers
2506 * as big endian, so we have to swap the first quadlet.
2507 */
2508 if (ctx->base.header_size > 0)
2509 *(u32 *) (ctx->header + i) = __swab32(*(u32 *) (p + 4));
2510 if (ctx->base.header_size > 4)
2511 *(u32 *) (ctx->header + i + 4) = __swab32(*(u32 *) p);
2512 if (ctx->base.header_size > 8)
2513 memcpy(ctx->header + i + 8, p + 8, ctx->base.header_size - 8);
2514 ctx->header_length += ctx->base.header_size;
2515}
2516
a186b4a6
JW
2517static int handle_ir_packet_per_buffer(struct context *context,
2518 struct descriptor *d,
2519 struct descriptor *last)
2520{
2521 struct iso_context *ctx =
2522 container_of(context, struct iso_context, context);
bcee893c 2523 struct descriptor *pd;
a186b4a6 2524 __le32 *ir_header;
bcee893c 2525 void *p;
a186b4a6 2526
872e330e 2527 for (pd = d; pd <= last; pd++)
bcee893c
DM
2528 if (pd->transfer_status)
2529 break;
bcee893c 2530 if (pd > last)
a186b4a6
JW
2531 /* Descriptor(s) not done yet, stop iteration */
2532 return 0;
2533
1aa292bb
DM
2534 p = last + 1;
2535 copy_iso_headers(ctx, p);
a186b4a6 2536
bcee893c
DM
2537 if (le16_to_cpu(last->control) & DESCRIPTOR_IRQ_ALWAYS) {
2538 ir_header = (__le32 *) p;
872e330e
SR
2539 ctx->base.callback.sc(&ctx->base,
2540 le32_to_cpu(ir_header[0]) & 0xffff,
2541 ctx->header_length, ctx->header,
2542 ctx->base.callback_data);
a186b4a6
JW
2543 ctx->header_length = 0;
2544 }
2545
a186b4a6
JW
2546 return 1;
2547}
2548
872e330e
SR
2549/* d == last because each descriptor block is only a single descriptor. */
2550static int handle_ir_buffer_fill(struct context *context,
2551 struct descriptor *d,
2552 struct descriptor *last)
2553{
2554 struct iso_context *ctx =
2555 container_of(context, struct iso_context, context);
2556
2557 if (!last->transfer_status)
2558 /* Descriptor(s) not done yet, stop iteration */
2559 return 0;
2560
2561 if (le16_to_cpu(last->control) & DESCRIPTOR_IRQ_ALWAYS)
2562 ctx->base.callback.mc(&ctx->base,
2563 le32_to_cpu(last->data_address) +
2564 le16_to_cpu(last->req_count) -
2565 le16_to_cpu(last->res_count),
2566 ctx->base.callback_data);
2567
2568 return 1;
2569}
2570
30200739
KH
2571static int handle_it_packet(struct context *context,
2572 struct descriptor *d,
2573 struct descriptor *last)
ed568912 2574{
30200739
KH
2575 struct iso_context *ctx =
2576 container_of(context, struct iso_context, context);
31769cef
JF
2577 int i;
2578 struct descriptor *pd;
373b2edd 2579
31769cef
JF
2580 for (pd = d; pd <= last; pd++)
2581 if (pd->transfer_status)
2582 break;
2583 if (pd > last)
2584 /* Descriptor(s) not done yet, stop iteration */
30200739
KH
2585 return 0;
2586
31769cef
JF
2587 i = ctx->header_length;
2588 if (i + 4 < PAGE_SIZE) {
2589 /* Present this value as big-endian to match the receive code */
2590 *(__be32 *)(ctx->header + i) = cpu_to_be32(
2591 ((u32)le16_to_cpu(pd->transfer_status) << 16) |
2592 le16_to_cpu(pd->res_count));
2593 ctx->header_length += 4;
2594 }
2595 if (le16_to_cpu(last->control) & DESCRIPTOR_IRQ_ALWAYS) {
872e330e
SR
2596 ctx->base.callback.sc(&ctx->base, le16_to_cpu(last->res_count),
2597 ctx->header_length, ctx->header,
2598 ctx->base.callback_data);
31769cef
JF
2599 ctx->header_length = 0;
2600 }
30200739 2601 return 1;
ed568912
KH
2602}
2603
872e330e
SR
2604static void set_multichannel_mask(struct fw_ohci *ohci, u64 channels)
2605{
2606 u32 hi = channels >> 32, lo = channels;
2607
2608 reg_write(ohci, OHCI1394_IRMultiChanMaskHiClear, ~hi);
2609 reg_write(ohci, OHCI1394_IRMultiChanMaskLoClear, ~lo);
2610 reg_write(ohci, OHCI1394_IRMultiChanMaskHiSet, hi);
2611 reg_write(ohci, OHCI1394_IRMultiChanMaskLoSet, lo);
2612 mmiowb();
2613 ohci->mc_channels = channels;
2614}
2615
53dca511 2616static struct fw_iso_context *ohci_allocate_iso_context(struct fw_card *card,
4817ed24 2617 int type, int channel, size_t header_size)
ed568912
KH
2618{
2619 struct fw_ohci *ohci = fw_ohci(card);
872e330e
SR
2620 struct iso_context *uninitialized_var(ctx);
2621 descriptor_callback_t uninitialized_var(callback);
2622 u64 *uninitialized_var(channels);
2623 u32 *uninitialized_var(mask), uninitialized_var(regs);
ed568912 2624 unsigned long flags;
872e330e 2625 int index, ret = -EBUSY;
ed568912 2626
872e330e 2627 spin_lock_irqsave(&ohci->lock, flags);
ed568912 2628
872e330e
SR
2629 switch (type) {
2630 case FW_ISO_CONTEXT_TRANSMIT:
2631 mask = &ohci->it_context_mask;
30200739 2632 callback = handle_it_packet;
872e330e
SR
2633 index = ffs(*mask) - 1;
2634 if (index >= 0) {
2635 *mask &= ~(1 << index);
2636 regs = OHCI1394_IsoXmitContextBase(index);
2637 ctx = &ohci->it_context_list[index];
2638 }
2639 break;
2640
2641 case FW_ISO_CONTEXT_RECEIVE:
4817ed24 2642 channels = &ohci->ir_context_channels;
872e330e 2643 mask = &ohci->ir_context_mask;
6498ba04 2644 callback = handle_ir_packet_per_buffer;
872e330e
SR
2645 index = *channels & 1ULL << channel ? ffs(*mask) - 1 : -1;
2646 if (index >= 0) {
2647 *channels &= ~(1ULL << channel);
2648 *mask &= ~(1 << index);
2649 regs = OHCI1394_IsoRcvContextBase(index);
2650 ctx = &ohci->ir_context_list[index];
2651 }
2652 break;
ed568912 2653
872e330e
SR
2654 case FW_ISO_CONTEXT_RECEIVE_MULTICHANNEL:
2655 mask = &ohci->ir_context_mask;
2656 callback = handle_ir_buffer_fill;
2657 index = !ohci->mc_allocated ? ffs(*mask) - 1 : -1;
2658 if (index >= 0) {
2659 ohci->mc_allocated = true;
2660 *mask &= ~(1 << index);
2661 regs = OHCI1394_IsoRcvContextBase(index);
2662 ctx = &ohci->ir_context_list[index];
2663 }
2664 break;
2665
2666 default:
2667 index = -1;
2668 ret = -ENOSYS;
4817ed24 2669 }
872e330e 2670
ed568912
KH
2671 spin_unlock_irqrestore(&ohci->lock, flags);
2672
2673 if (index < 0)
872e330e 2674 return ERR_PTR(ret);
373b2edd 2675
2d826cc5 2676 memset(ctx, 0, sizeof(*ctx));
9b32d5f3
KH
2677 ctx->header_length = 0;
2678 ctx->header = (void *) __get_free_page(GFP_KERNEL);
872e330e
SR
2679 if (ctx->header == NULL) {
2680 ret = -ENOMEM;
9b32d5f3 2681 goto out;
872e330e 2682 }
2dbd7d7e
SR
2683 ret = context_init(&ctx->context, ohci, regs, callback);
2684 if (ret < 0)
9b32d5f3 2685 goto out_with_header;
ed568912 2686
872e330e
SR
2687 if (type == FW_ISO_CONTEXT_RECEIVE_MULTICHANNEL)
2688 set_multichannel_mask(ohci, 0);
2689
ed568912 2690 return &ctx->base;
9b32d5f3
KH
2691
2692 out_with_header:
2693 free_page((unsigned long)ctx->header);
2694 out:
2695 spin_lock_irqsave(&ohci->lock, flags);
872e330e
SR
2696
2697 switch (type) {
2698 case FW_ISO_CONTEXT_RECEIVE:
2699 *channels |= 1ULL << channel;
2700 break;
2701
2702 case FW_ISO_CONTEXT_RECEIVE_MULTICHANNEL:
2703 ohci->mc_allocated = false;
2704 break;
2705 }
9b32d5f3 2706 *mask |= 1 << index;
872e330e 2707
9b32d5f3
KH
2708 spin_unlock_irqrestore(&ohci->lock, flags);
2709
2dbd7d7e 2710 return ERR_PTR(ret);
ed568912
KH
2711}
2712
eb0306ea
KH
2713static int ohci_start_iso(struct fw_iso_context *base,
2714 s32 cycle, u32 sync, u32 tags)
ed568912 2715{
373b2edd 2716 struct iso_context *ctx = container_of(base, struct iso_context, base);
30200739 2717 struct fw_ohci *ohci = ctx->context.ohci;
872e330e 2718 u32 control = IR_CONTEXT_ISOCH_HEADER, match;
ed568912
KH
2719 int index;
2720
44b74d90
CL
2721 /* the controller cannot start without any queued packets */
2722 if (ctx->context.last->branch_address == 0)
2723 return -ENODATA;
2724
872e330e
SR
2725 switch (ctx->base.type) {
2726 case FW_ISO_CONTEXT_TRANSMIT:
295e3feb 2727 index = ctx - ohci->it_context_list;
8a2f7d93
KH
2728 match = 0;
2729 if (cycle >= 0)
2730 match = IT_CONTEXT_CYCLE_MATCH_ENABLE |
295e3feb 2731 (cycle & 0x7fff) << 16;
21efb3cf 2732
295e3feb
KH
2733 reg_write(ohci, OHCI1394_IsoXmitIntEventClear, 1 << index);
2734 reg_write(ohci, OHCI1394_IsoXmitIntMaskSet, 1 << index);
8a2f7d93 2735 context_run(&ctx->context, match);
872e330e
SR
2736 break;
2737
2738 case FW_ISO_CONTEXT_RECEIVE_MULTICHANNEL:
2739 control |= IR_CONTEXT_BUFFER_FILL|IR_CONTEXT_MULTI_CHANNEL_MODE;
2740 /* fall through */
2741 case FW_ISO_CONTEXT_RECEIVE:
295e3feb 2742 index = ctx - ohci->ir_context_list;
8a2f7d93
KH
2743 match = (tags << 28) | (sync << 8) | ctx->base.channel;
2744 if (cycle >= 0) {
2745 match |= (cycle & 0x07fff) << 12;
2746 control |= IR_CONTEXT_CYCLE_MATCH_ENABLE;
2747 }
ed568912 2748
295e3feb
KH
2749 reg_write(ohci, OHCI1394_IsoRecvIntEventClear, 1 << index);
2750 reg_write(ohci, OHCI1394_IsoRecvIntMaskSet, 1 << index);
a77754a7 2751 reg_write(ohci, CONTEXT_MATCH(ctx->context.regs), match);
8a2f7d93 2752 context_run(&ctx->context, control);
dd23736e
ML
2753
2754 ctx->sync = sync;
2755 ctx->tags = tags;
2756
872e330e 2757 break;
295e3feb 2758 }
ed568912
KH
2759
2760 return 0;
2761}
2762
b8295668
KH
2763static int ohci_stop_iso(struct fw_iso_context *base)
2764{
2765 struct fw_ohci *ohci = fw_ohci(base->card);
373b2edd 2766 struct iso_context *ctx = container_of(base, struct iso_context, base);
b8295668
KH
2767 int index;
2768
872e330e
SR
2769 switch (ctx->base.type) {
2770 case FW_ISO_CONTEXT_TRANSMIT:
b8295668
KH
2771 index = ctx - ohci->it_context_list;
2772 reg_write(ohci, OHCI1394_IsoXmitIntMaskClear, 1 << index);
872e330e
SR
2773 break;
2774
2775 case FW_ISO_CONTEXT_RECEIVE:
2776 case FW_ISO_CONTEXT_RECEIVE_MULTICHANNEL:
b8295668
KH
2777 index = ctx - ohci->ir_context_list;
2778 reg_write(ohci, OHCI1394_IsoRecvIntMaskClear, 1 << index);
872e330e 2779 break;
b8295668
KH
2780 }
2781 flush_writes(ohci);
2782 context_stop(&ctx->context);
e81cbebd 2783 tasklet_kill(&ctx->context.tasklet);
b8295668
KH
2784
2785 return 0;
2786}
2787
ed568912
KH
2788static void ohci_free_iso_context(struct fw_iso_context *base)
2789{
2790 struct fw_ohci *ohci = fw_ohci(base->card);
373b2edd 2791 struct iso_context *ctx = container_of(base, struct iso_context, base);
ed568912
KH
2792 unsigned long flags;
2793 int index;
2794
b8295668
KH
2795 ohci_stop_iso(base);
2796 context_release(&ctx->context);
9b32d5f3 2797 free_page((unsigned long)ctx->header);
b8295668 2798
ed568912
KH
2799 spin_lock_irqsave(&ohci->lock, flags);
2800
872e330e
SR
2801 switch (base->type) {
2802 case FW_ISO_CONTEXT_TRANSMIT:
ed568912 2803 index = ctx - ohci->it_context_list;
ed568912 2804 ohci->it_context_mask |= 1 << index;
872e330e
SR
2805 break;
2806
2807 case FW_ISO_CONTEXT_RECEIVE:
ed568912 2808 index = ctx - ohci->ir_context_list;
ed568912 2809 ohci->ir_context_mask |= 1 << index;
4817ed24 2810 ohci->ir_context_channels |= 1ULL << base->channel;
872e330e
SR
2811 break;
2812
2813 case FW_ISO_CONTEXT_RECEIVE_MULTICHANNEL:
2814 index = ctx - ohci->ir_context_list;
2815 ohci->ir_context_mask |= 1 << index;
2816 ohci->ir_context_channels |= ohci->mc_channels;
2817 ohci->mc_channels = 0;
2818 ohci->mc_allocated = false;
2819 break;
ed568912 2820 }
ed568912
KH
2821
2822 spin_unlock_irqrestore(&ohci->lock, flags);
2823}
2824
872e330e
SR
2825static int ohci_set_iso_channels(struct fw_iso_context *base, u64 *channels)
2826{
2827 struct fw_ohci *ohci = fw_ohci(base->card);
2828 unsigned long flags;
2829 int ret;
2830
2831 switch (base->type) {
2832 case FW_ISO_CONTEXT_RECEIVE_MULTICHANNEL:
2833
2834 spin_lock_irqsave(&ohci->lock, flags);
2835
2836 /* Don't allow multichannel to grab other contexts' channels. */
2837 if (~ohci->ir_context_channels & ~ohci->mc_channels & *channels) {
2838 *channels = ohci->ir_context_channels;
2839 ret = -EBUSY;
2840 } else {
2841 set_multichannel_mask(ohci, *channels);
2842 ret = 0;
2843 }
2844
2845 spin_unlock_irqrestore(&ohci->lock, flags);
2846
2847 break;
2848 default:
2849 ret = -EINVAL;
2850 }
2851
2852 return ret;
2853}
2854
dd23736e
ML
2855#ifdef CONFIG_PM
2856static void ohci_resume_iso_dma(struct fw_ohci *ohci)
2857{
2858 int i;
2859 struct iso_context *ctx;
2860
2861 for (i = 0 ; i < ohci->n_ir ; i++) {
2862 ctx = &ohci->ir_context_list[i];
693a50b5 2863 if (ctx->context.running)
dd23736e
ML
2864 ohci_start_iso(&ctx->base, 0, ctx->sync, ctx->tags);
2865 }
2866
2867 for (i = 0 ; i < ohci->n_it ; i++) {
2868 ctx = &ohci->it_context_list[i];
693a50b5 2869 if (ctx->context.running)
dd23736e
ML
2870 ohci_start_iso(&ctx->base, 0, ctx->sync, ctx->tags);
2871 }
2872}
2873#endif
2874
872e330e
SR
2875static int queue_iso_transmit(struct iso_context *ctx,
2876 struct fw_iso_packet *packet,
2877 struct fw_iso_buffer *buffer,
2878 unsigned long payload)
ed568912 2879{
30200739 2880 struct descriptor *d, *last, *pd;
ed568912
KH
2881 struct fw_iso_packet *p;
2882 __le32 *header;
9aad8125 2883 dma_addr_t d_bus, page_bus;
ed568912
KH
2884 u32 z, header_z, payload_z, irq;
2885 u32 payload_index, payload_end_index, next_page_index;
30200739 2886 int page, end_page, i, length, offset;
ed568912 2887
ed568912 2888 p = packet;
9aad8125 2889 payload_index = payload;
ed568912
KH
2890
2891 if (p->skip)
2892 z = 1;
2893 else
2894 z = 2;
2895 if (p->header_length > 0)
2896 z++;
2897
2898 /* Determine the first page the payload isn't contained in. */
2899 end_page = PAGE_ALIGN(payload_index + p->payload_length) >> PAGE_SHIFT;
2900 if (p->payload_length > 0)
2901 payload_z = end_page - (payload_index >> PAGE_SHIFT);
2902 else
2903 payload_z = 0;
2904
2905 z += payload_z;
2906
2907 /* Get header size in number of descriptors. */
2d826cc5 2908 header_z = DIV_ROUND_UP(p->header_length, sizeof(*d));
ed568912 2909
30200739
KH
2910 d = context_get_descriptors(&ctx->context, z + header_z, &d_bus);
2911 if (d == NULL)
2912 return -ENOMEM;
ed568912
KH
2913
2914 if (!p->skip) {
a77754a7 2915 d[0].control = cpu_to_le16(DESCRIPTOR_KEY_IMMEDIATE);
ed568912 2916 d[0].req_count = cpu_to_le16(8);
7f51a100
CL
2917 /*
2918 * Link the skip address to this descriptor itself. This causes
2919 * a context to skip a cycle whenever lost cycles or FIFO
2920 * overruns occur, without dropping the data. The application
2921 * should then decide whether this is an error condition or not.
2922 * FIXME: Make the context's cycle-lost behaviour configurable?
2923 */
2924 d[0].branch_address = cpu_to_le32(d_bus | z);
ed568912
KH
2925
2926 header = (__le32 *) &d[1];
a77754a7
KH
2927 header[0] = cpu_to_le32(IT_HEADER_SY(p->sy) |
2928 IT_HEADER_TAG(p->tag) |
2929 IT_HEADER_TCODE(TCODE_STREAM_DATA) |
2930 IT_HEADER_CHANNEL(ctx->base.channel) |
2931 IT_HEADER_SPEED(ctx->base.speed));
ed568912 2932 header[1] =
a77754a7 2933 cpu_to_le32(IT_HEADER_DATA_LENGTH(p->header_length +
ed568912
KH
2934 p->payload_length));
2935 }
2936
2937 if (p->header_length > 0) {
2938 d[2].req_count = cpu_to_le16(p->header_length);
2d826cc5 2939 d[2].data_address = cpu_to_le32(d_bus + z * sizeof(*d));
ed568912
KH
2940 memcpy(&d[z], p->header, p->header_length);
2941 }
2942
2943 pd = d + z - payload_z;
2944 payload_end_index = payload_index + p->payload_length;
2945 for (i = 0; i < payload_z; i++) {
2946 page = payload_index >> PAGE_SHIFT;
2947 offset = payload_index & ~PAGE_MASK;
2948 next_page_index = (page + 1) << PAGE_SHIFT;
2949 length =
2950 min(next_page_index, payload_end_index) - payload_index;
2951 pd[i].req_count = cpu_to_le16(length);
9aad8125
KH
2952
2953 page_bus = page_private(buffer->pages[page]);
2954 pd[i].data_address = cpu_to_le32(page_bus + offset);
ed568912
KH
2955
2956 payload_index += length;
2957 }
2958
ed568912 2959 if (p->interrupt)
a77754a7 2960 irq = DESCRIPTOR_IRQ_ALWAYS;
ed568912 2961 else
a77754a7 2962 irq = DESCRIPTOR_NO_IRQ;
ed568912 2963
30200739 2964 last = z == 2 ? d : d + z - 1;
a77754a7
KH
2965 last->control |= cpu_to_le16(DESCRIPTOR_OUTPUT_LAST |
2966 DESCRIPTOR_STATUS |
2967 DESCRIPTOR_BRANCH_ALWAYS |
cbb59da7 2968 irq);
ed568912 2969
30200739 2970 context_append(&ctx->context, d, z, header_z);
ed568912
KH
2971
2972 return 0;
2973}
373b2edd 2974
872e330e
SR
2975static int queue_iso_packet_per_buffer(struct iso_context *ctx,
2976 struct fw_iso_packet *packet,
2977 struct fw_iso_buffer *buffer,
2978 unsigned long payload)
a186b4a6 2979{
8c0c0cc2 2980 struct descriptor *d, *pd;
a186b4a6
JW
2981 dma_addr_t d_bus, page_bus;
2982 u32 z, header_z, rest;
bcee893c
DM
2983 int i, j, length;
2984 int page, offset, packet_count, header_size, payload_per_buffer;
a186b4a6
JW
2985
2986 /*
1aa292bb
DM
2987 * The OHCI controller puts the isochronous header and trailer in the
2988 * buffer, so we need at least 8 bytes.
a186b4a6 2989 */
872e330e 2990 packet_count = packet->header_length / ctx->base.header_size;
1aa292bb 2991 header_size = max(ctx->base.header_size, (size_t)8);
a186b4a6
JW
2992
2993 /* Get header size in number of descriptors. */
2994 header_z = DIV_ROUND_UP(header_size, sizeof(*d));
2995 page = payload >> PAGE_SHIFT;
2996 offset = payload & ~PAGE_MASK;
872e330e 2997 payload_per_buffer = packet->payload_length / packet_count;
a186b4a6
JW
2998
2999 for (i = 0; i < packet_count; i++) {
3000 /* d points to the header descriptor */
bcee893c 3001 z = DIV_ROUND_UP(payload_per_buffer + offset, PAGE_SIZE) + 1;
a186b4a6 3002 d = context_get_descriptors(&ctx->context,
bcee893c 3003 z + header_z, &d_bus);
a186b4a6
JW
3004 if (d == NULL)
3005 return -ENOMEM;
3006
bcee893c
DM
3007 d->control = cpu_to_le16(DESCRIPTOR_STATUS |
3008 DESCRIPTOR_INPUT_MORE);
872e330e 3009 if (packet->skip && i == 0)
bcee893c 3010 d->control |= cpu_to_le16(DESCRIPTOR_WAIT);
a186b4a6
JW
3011 d->req_count = cpu_to_le16(header_size);
3012 d->res_count = d->req_count;
bcee893c 3013 d->transfer_status = 0;
a186b4a6
JW
3014 d->data_address = cpu_to_le32(d_bus + (z * sizeof(*d)));
3015
bcee893c 3016 rest = payload_per_buffer;
8c0c0cc2 3017 pd = d;
bcee893c 3018 for (j = 1; j < z; j++) {
8c0c0cc2 3019 pd++;
bcee893c
DM
3020 pd->control = cpu_to_le16(DESCRIPTOR_STATUS |
3021 DESCRIPTOR_INPUT_MORE);
3022
3023 if (offset + rest < PAGE_SIZE)
3024 length = rest;
3025 else
3026 length = PAGE_SIZE - offset;
3027 pd->req_count = cpu_to_le16(length);
3028 pd->res_count = pd->req_count;
3029 pd->transfer_status = 0;
3030
3031 page_bus = page_private(buffer->pages[page]);
3032 pd->data_address = cpu_to_le32(page_bus + offset);
3033
3034 offset = (offset + length) & ~PAGE_MASK;
3035 rest -= length;
3036 if (offset == 0)
3037 page++;
3038 }
a186b4a6
JW
3039 pd->control = cpu_to_le16(DESCRIPTOR_STATUS |
3040 DESCRIPTOR_INPUT_LAST |
3041 DESCRIPTOR_BRANCH_ALWAYS);
872e330e 3042 if (packet->interrupt && i == packet_count - 1)
a186b4a6
JW
3043 pd->control |= cpu_to_le16(DESCRIPTOR_IRQ_ALWAYS);
3044
a186b4a6
JW
3045 context_append(&ctx->context, d, z, header_z);
3046 }
3047
3048 return 0;
3049}
3050
872e330e
SR
3051static int queue_iso_buffer_fill(struct iso_context *ctx,
3052 struct fw_iso_packet *packet,
3053 struct fw_iso_buffer *buffer,
3054 unsigned long payload)
3055{
3056 struct descriptor *d;
3057 dma_addr_t d_bus, page_bus;
3058 int page, offset, rest, z, i, length;
3059
3060 page = payload >> PAGE_SHIFT;
3061 offset = payload & ~PAGE_MASK;
3062 rest = packet->payload_length;
3063
3064 /* We need one descriptor for each page in the buffer. */
3065 z = DIV_ROUND_UP(offset + rest, PAGE_SIZE);
3066
3067 if (WARN_ON(offset & 3 || rest & 3 || page + z > buffer->page_count))
3068 return -EFAULT;
3069
3070 for (i = 0; i < z; i++) {
3071 d = context_get_descriptors(&ctx->context, 1, &d_bus);
3072 if (d == NULL)
3073 return -ENOMEM;
3074
3075 d->control = cpu_to_le16(DESCRIPTOR_INPUT_MORE |
3076 DESCRIPTOR_BRANCH_ALWAYS);
3077 if (packet->skip && i == 0)
3078 d->control |= cpu_to_le16(DESCRIPTOR_WAIT);
3079 if (packet->interrupt && i == z - 1)
3080 d->control |= cpu_to_le16(DESCRIPTOR_IRQ_ALWAYS);
3081
3082 if (offset + rest < PAGE_SIZE)
3083 length = rest;
3084 else
3085 length = PAGE_SIZE - offset;
3086 d->req_count = cpu_to_le16(length);
3087 d->res_count = d->req_count;
3088 d->transfer_status = 0;
3089
3090 page_bus = page_private(buffer->pages[page]);
3091 d->data_address = cpu_to_le32(page_bus + offset);
3092
3093 rest -= length;
3094 offset = 0;
3095 page++;
3096
3097 context_append(&ctx->context, d, 1, 0);
3098 }
3099
3100 return 0;
3101}
3102
53dca511
SR
3103static int ohci_queue_iso(struct fw_iso_context *base,
3104 struct fw_iso_packet *packet,
3105 struct fw_iso_buffer *buffer,
3106 unsigned long payload)
295e3feb 3107{
e364cf4e 3108 struct iso_context *ctx = container_of(base, struct iso_context, base);
fe5ca634 3109 unsigned long flags;
872e330e 3110 int ret = -ENOSYS;
e364cf4e 3111
fe5ca634 3112 spin_lock_irqsave(&ctx->context.ohci->lock, flags);
872e330e
SR
3113 switch (base->type) {
3114 case FW_ISO_CONTEXT_TRANSMIT:
3115 ret = queue_iso_transmit(ctx, packet, buffer, payload);
3116 break;
3117 case FW_ISO_CONTEXT_RECEIVE:
3118 ret = queue_iso_packet_per_buffer(ctx, packet, buffer, payload);
3119 break;
3120 case FW_ISO_CONTEXT_RECEIVE_MULTICHANNEL:
3121 ret = queue_iso_buffer_fill(ctx, packet, buffer, payload);
3122 break;
3123 }
fe5ca634
DM
3124 spin_unlock_irqrestore(&ctx->context.ohci->lock, flags);
3125
2dbd7d7e 3126 return ret;
295e3feb
KH
3127}
3128
13882a82
CL
3129static void ohci_flush_queue_iso(struct fw_iso_context *base)
3130{
3131 struct context *ctx =
3132 &container_of(base, struct iso_context, base)->context;
3133
3134 reg_write(ctx->ohci, CONTROL_SET(ctx->regs), CONTEXT_WAKE);
13882a82
CL
3135}
3136
21ebcd12 3137static const struct fw_card_driver ohci_driver = {
ed568912 3138 .enable = ohci_enable,
02d37bed 3139 .read_phy_reg = ohci_read_phy_reg,
ed568912
KH
3140 .update_phy_reg = ohci_update_phy_reg,
3141 .set_config_rom = ohci_set_config_rom,
3142 .send_request = ohci_send_request,
3143 .send_response = ohci_send_response,
730c32f5 3144 .cancel_packet = ohci_cancel_packet,
ed568912 3145 .enable_phys_dma = ohci_enable_phys_dma,
0fcff4e3
SR
3146 .read_csr = ohci_read_csr,
3147 .write_csr = ohci_write_csr,
ed568912
KH
3148
3149 .allocate_iso_context = ohci_allocate_iso_context,
3150 .free_iso_context = ohci_free_iso_context,
872e330e 3151 .set_iso_channels = ohci_set_iso_channels,
ed568912 3152 .queue_iso = ohci_queue_iso,
13882a82 3153 .flush_queue_iso = ohci_flush_queue_iso,
69cdb726 3154 .start_iso = ohci_start_iso,
b8295668 3155 .stop_iso = ohci_stop_iso,
ed568912
KH
3156};
3157
ea8d006b 3158#ifdef CONFIG_PPC_PMAC
5da3dac8 3159static void pmac_ohci_on(struct pci_dev *dev)
2ed0f181 3160{
ea8d006b
SR
3161 if (machine_is(powermac)) {
3162 struct device_node *ofn = pci_device_to_OF_node(dev);
3163
3164 if (ofn) {
3165 pmac_call_feature(PMAC_FTR_1394_CABLE_POWER, ofn, 0, 1);
3166 pmac_call_feature(PMAC_FTR_1394_ENABLE, ofn, 0, 1);
3167 }
3168 }
2ed0f181
SR
3169}
3170
5da3dac8 3171static void pmac_ohci_off(struct pci_dev *dev)
2ed0f181
SR
3172{
3173 if (machine_is(powermac)) {
3174 struct device_node *ofn = pci_device_to_OF_node(dev);
3175
3176 if (ofn) {
3177 pmac_call_feature(PMAC_FTR_1394_ENABLE, ofn, 0, 0);
3178 pmac_call_feature(PMAC_FTR_1394_CABLE_POWER, ofn, 0, 0);
3179 }
3180 }
3181}
3182#else
5da3dac8
SR
3183static inline void pmac_ohci_on(struct pci_dev *dev) {}
3184static inline void pmac_ohci_off(struct pci_dev *dev) {}
ea8d006b
SR
3185#endif /* CONFIG_PPC_PMAC */
3186
53dca511
SR
3187static int __devinit pci_probe(struct pci_dev *dev,
3188 const struct pci_device_id *ent)
2ed0f181
SR
3189{
3190 struct fw_ohci *ohci;
aa0170ff 3191 u32 bus_options, max_receive, link_speed, version;
2ed0f181 3192 u64 guid;
dd23736e 3193 int i, err;
2ed0f181
SR
3194 size_t size;
3195
2d826cc5 3196 ohci = kzalloc(sizeof(*ohci), GFP_KERNEL);
ed568912 3197 if (ohci == NULL) {
7007a076
SR
3198 err = -ENOMEM;
3199 goto fail;
ed568912
KH
3200 }
3201
3202 fw_card_initialize(&ohci->card, &ohci_driver, &dev->dev);
3203
5da3dac8 3204 pmac_ohci_on(dev);
130d5496 3205
d79406dd
KH
3206 err = pci_enable_device(dev);
3207 if (err) {
7007a076 3208 fw_error("Failed to enable OHCI hardware\n");
bd7dee63 3209 goto fail_free;
ed568912
KH
3210 }
3211
3212 pci_set_master(dev);
3213 pci_write_config_dword(dev, OHCI1394_PCI_HCI_Control, 0);
3214 pci_set_drvdata(dev, ohci);
3215
3216 spin_lock_init(&ohci->lock);
02d37bed 3217 mutex_init(&ohci->phy_reg_mutex);
ed568912
KH
3218
3219 tasklet_init(&ohci->bus_reset_tasklet,
3220 bus_reset_tasklet, (unsigned long)ohci);
3221
d79406dd
KH
3222 err = pci_request_region(dev, 0, ohci_driver_name);
3223 if (err) {
ed568912 3224 fw_error("MMIO resource unavailable\n");
d79406dd 3225 goto fail_disable;
ed568912
KH
3226 }
3227
3228 ohci->registers = pci_iomap(dev, 0, OHCI1394_REGISTER_SIZE);
3229 if (ohci->registers == NULL) {
3230 fw_error("Failed to remap registers\n");
d79406dd
KH
3231 err = -ENXIO;
3232 goto fail_iomem;
ed568912
KH
3233 }
3234
4a635593 3235 for (i = 0; i < ARRAY_SIZE(ohci_quirks); i++)
9993e0fe
SR
3236 if ((ohci_quirks[i].vendor == dev->vendor) &&
3237 (ohci_quirks[i].device == (unsigned short)PCI_ANY_ID ||
3238 ohci_quirks[i].device == dev->device) &&
3239 (ohci_quirks[i].revision == (unsigned short)PCI_ANY_ID ||
3240 ohci_quirks[i].revision >= dev->revision)) {
4a635593
SR
3241 ohci->quirks = ohci_quirks[i].flags;
3242 break;
3243 }
3e9cc2f3
SR
3244 if (param_quirks)
3245 ohci->quirks = param_quirks;
b677532b 3246
ec766a79
CL
3247 /*
3248 * Because dma_alloc_coherent() allocates at least one page,
3249 * we save space by using a common buffer for the AR request/
3250 * response descriptors and the self IDs buffer.
3251 */
3252 BUILD_BUG_ON(AR_BUFFERS * sizeof(struct descriptor) > PAGE_SIZE/4);
3253 BUILD_BUG_ON(SELF_ID_BUF_SIZE > PAGE_SIZE/2);
3254 ohci->misc_buffer = dma_alloc_coherent(ohci->card.device,
3255 PAGE_SIZE,
3256 &ohci->misc_buffer_bus,
3257 GFP_KERNEL);
3258 if (!ohci->misc_buffer) {
3259 err = -ENOMEM;
3260 goto fail_iounmap;
3261 }
3262
3263 err = ar_context_init(&ohci->ar_request_ctx, ohci, 0,
7a39d8b8
CL
3264 OHCI1394_AsReqRcvContextControlSet);
3265 if (err < 0)
ec766a79 3266 goto fail_misc_buf;
ed568912 3267
ec766a79 3268 err = ar_context_init(&ohci->ar_response_ctx, ohci, PAGE_SIZE/4,
7a39d8b8
CL
3269 OHCI1394_AsRspRcvContextControlSet);
3270 if (err < 0)
3271 goto fail_arreq_ctx;
ed568912 3272
c088ab30
CL
3273 err = context_init(&ohci->at_request_ctx, ohci,
3274 OHCI1394_AsReqTrContextControlSet, handle_at_packet);
3275 if (err < 0)
3276 goto fail_arrsp_ctx;
ed568912 3277
c088ab30
CL
3278 err = context_init(&ohci->at_response_ctx, ohci,
3279 OHCI1394_AsRspTrContextControlSet, handle_at_packet);
3280 if (err < 0)
3281 goto fail_atreq_ctx;
ed568912 3282
ed568912 3283 reg_write(ohci, OHCI1394_IsoRecvIntMaskSet, ~0);
4802f16d 3284 ohci->ir_context_channels = ~0ULL;
f117a3e3 3285 ohci->ir_context_support = reg_read(ohci, OHCI1394_IsoRecvIntMaskSet);
ed568912 3286 reg_write(ohci, OHCI1394_IsoRecvIntMaskClear, ~0);
f117a3e3 3287 ohci->ir_context_mask = ohci->ir_context_support;
dd23736e
ML
3288 ohci->n_ir = hweight32(ohci->ir_context_mask);
3289 size = sizeof(struct iso_context) * ohci->n_ir;
4802f16d 3290 ohci->ir_context_list = kzalloc(size, GFP_KERNEL);
ed568912
KH
3291
3292 reg_write(ohci, OHCI1394_IsoXmitIntMaskSet, ~0);
f117a3e3 3293 ohci->it_context_support = reg_read(ohci, OHCI1394_IsoXmitIntMaskSet);
ed568912 3294 reg_write(ohci, OHCI1394_IsoXmitIntMaskClear, ~0);
f117a3e3 3295 ohci->it_context_mask = ohci->it_context_support;
dd23736e
ML
3296 ohci->n_it = hweight32(ohci->it_context_mask);
3297 size = sizeof(struct iso_context) * ohci->n_it;
4802f16d 3298 ohci->it_context_list = kzalloc(size, GFP_KERNEL);
ed568912
KH
3299
3300 if (ohci->it_context_list == NULL || ohci->ir_context_list == NULL) {
d79406dd 3301 err = -ENOMEM;
7007a076 3302 goto fail_contexts;
ed568912
KH
3303 }
3304
ec766a79
CL
3305 ohci->self_id_cpu = ohci->misc_buffer + PAGE_SIZE/2;
3306 ohci->self_id_bus = ohci->misc_buffer_bus + PAGE_SIZE/2;
ed568912 3307
ed568912
KH
3308 bus_options = reg_read(ohci, OHCI1394_BusOptions);
3309 max_receive = (bus_options >> 12) & 0xf;
3310 link_speed = bus_options & 0x7;
3311 guid = ((u64) reg_read(ohci, OHCI1394_GUIDHi) << 32) |
3312 reg_read(ohci, OHCI1394_GUIDLo);
3313
d79406dd 3314 err = fw_card_add(&ohci->card, max_receive, link_speed, guid);
e1eff7a3 3315 if (err)
ec766a79 3316 goto fail_contexts;
ed568912 3317
6fdb2ee2
SR
3318 version = reg_read(ohci, OHCI1394_Version) & 0x00ff00ff;
3319 fw_notify("Added fw-ohci device %s, OHCI v%x.%x, "
3320 "%d IR + %d IT contexts, quirks 0x%x\n",
3321 dev_name(&dev->dev), version >> 16, version & 0xff,
dd23736e 3322 ohci->n_ir, ohci->n_it, ohci->quirks);
e1eff7a3 3323
ed568912 3324 return 0;
d79406dd 3325
7007a076 3326 fail_contexts:
d79406dd 3327 kfree(ohci->ir_context_list);
7007a076
SR
3328 kfree(ohci->it_context_list);
3329 context_release(&ohci->at_response_ctx);
c088ab30 3330 fail_atreq_ctx:
7007a076 3331 context_release(&ohci->at_request_ctx);
c088ab30 3332 fail_arrsp_ctx:
7007a076 3333 ar_context_release(&ohci->ar_response_ctx);
7a39d8b8 3334 fail_arreq_ctx:
7007a076 3335 ar_context_release(&ohci->ar_request_ctx);
ec766a79
CL
3336 fail_misc_buf:
3337 dma_free_coherent(ohci->card.device, PAGE_SIZE,
3338 ohci->misc_buffer, ohci->misc_buffer_bus);
7a39d8b8 3339 fail_iounmap:
d79406dd
KH
3340 pci_iounmap(dev, ohci->registers);
3341 fail_iomem:
3342 pci_release_region(dev, 0);
3343 fail_disable:
3344 pci_disable_device(dev);
bd7dee63 3345 fail_free:
d838d2c0 3346 kfree(ohci);
5da3dac8 3347 pmac_ohci_off(dev);
7007a076
SR
3348 fail:
3349 if (err == -ENOMEM)
3350 fw_error("Out of memory\n");
d79406dd
KH
3351
3352 return err;
ed568912
KH
3353}
3354
3355static void pci_remove(struct pci_dev *dev)
3356{
3357 struct fw_ohci *ohci;
3358
3359 ohci = pci_get_drvdata(dev);
e254a4b4
KH
3360 reg_write(ohci, OHCI1394_IntMaskClear, ~0);
3361 flush_writes(ohci);
ed568912
KH
3362 fw_core_remove_card(&ohci->card);
3363
c781c06d
KH
3364 /*
3365 * FIXME: Fail all pending packets here, now that the upper
3366 * layers can't queue any more.
3367 */
ed568912
KH
3368
3369 software_reset(ohci);
3370 free_irq(dev->irq, ohci);
a55709ba
JF
3371
3372 if (ohci->next_config_rom && ohci->next_config_rom != ohci->config_rom)
3373 dma_free_coherent(ohci->card.device, CONFIG_ROM_SIZE,
3374 ohci->next_config_rom, ohci->next_config_rom_bus);
3375 if (ohci->config_rom)
3376 dma_free_coherent(ohci->card.device, CONFIG_ROM_SIZE,
3377 ohci->config_rom, ohci->config_rom_bus);
a55709ba
JF
3378 ar_context_release(&ohci->ar_request_ctx);
3379 ar_context_release(&ohci->ar_response_ctx);
ec766a79
CL
3380 dma_free_coherent(ohci->card.device, PAGE_SIZE,
3381 ohci->misc_buffer, ohci->misc_buffer_bus);
a55709ba
JF
3382 context_release(&ohci->at_request_ctx);
3383 context_release(&ohci->at_response_ctx);
d79406dd
KH
3384 kfree(ohci->it_context_list);
3385 kfree(ohci->ir_context_list);
262444ee 3386 pci_disable_msi(dev);
d79406dd
KH
3387 pci_iounmap(dev, ohci->registers);
3388 pci_release_region(dev, 0);
3389 pci_disable_device(dev);
d838d2c0 3390 kfree(ohci);
5da3dac8 3391 pmac_ohci_off(dev);
ea8d006b 3392
ed568912
KH
3393 fw_notify("Removed fw-ohci device.\n");
3394}
3395
2aef469a 3396#ifdef CONFIG_PM
2ed0f181 3397static int pci_suspend(struct pci_dev *dev, pm_message_t state)
2aef469a 3398{
2ed0f181 3399 struct fw_ohci *ohci = pci_get_drvdata(dev);
2aef469a
KH
3400 int err;
3401
3402 software_reset(ohci);
2ed0f181 3403 free_irq(dev->irq, ohci);
262444ee 3404 pci_disable_msi(dev);
2ed0f181 3405 err = pci_save_state(dev);
2aef469a 3406 if (err) {
8a8cea27 3407 fw_error("pci_save_state failed\n");
2aef469a
KH
3408 return err;
3409 }
2ed0f181 3410 err = pci_set_power_state(dev, pci_choose_state(dev, state));
55111428
SR
3411 if (err)
3412 fw_error("pci_set_power_state failed with %d\n", err);
5da3dac8 3413 pmac_ohci_off(dev);
ea8d006b 3414
2aef469a
KH
3415 return 0;
3416}
3417
2ed0f181 3418static int pci_resume(struct pci_dev *dev)
2aef469a 3419{
2ed0f181 3420 struct fw_ohci *ohci = pci_get_drvdata(dev);
2aef469a
KH
3421 int err;
3422
5da3dac8 3423 pmac_ohci_on(dev);
2ed0f181
SR
3424 pci_set_power_state(dev, PCI_D0);
3425 pci_restore_state(dev);
3426 err = pci_enable_device(dev);
2aef469a 3427 if (err) {
8a8cea27 3428 fw_error("pci_enable_device failed\n");
2aef469a
KH
3429 return err;
3430 }
3431
8662b6b0
ML
3432 /* Some systems don't setup GUID register on resume from ram */
3433 if (!reg_read(ohci, OHCI1394_GUIDLo) &&
3434 !reg_read(ohci, OHCI1394_GUIDHi)) {
3435 reg_write(ohci, OHCI1394_GUIDLo, (u32)ohci->card.guid);
3436 reg_write(ohci, OHCI1394_GUIDHi, (u32)(ohci->card.guid >> 32));
3437 }
3438
dd23736e 3439 err = ohci_enable(&ohci->card, NULL, 0);
dd23736e
ML
3440 if (err)
3441 return err;
3442
3443 ohci_resume_iso_dma(ohci);
693a50b5 3444
dd23736e 3445 return 0;
2aef469a
KH
3446}
3447#endif
3448
a67483d2 3449static const struct pci_device_id pci_table[] = {
ed568912
KH
3450 { PCI_DEVICE_CLASS(PCI_CLASS_SERIAL_FIREWIRE_OHCI, ~0) },
3451 { }
3452};
3453
3454MODULE_DEVICE_TABLE(pci, pci_table);
3455
3456static struct pci_driver fw_ohci_pci_driver = {
3457 .name = ohci_driver_name,
3458 .id_table = pci_table,
3459 .probe = pci_probe,
3460 .remove = pci_remove,
2aef469a
KH
3461#ifdef CONFIG_PM
3462 .resume = pci_resume,
3463 .suspend = pci_suspend,
3464#endif
ed568912
KH
3465};
3466
3467MODULE_AUTHOR("Kristian Hoegsberg <krh@bitplanet.net>");
3468MODULE_DESCRIPTION("Driver for PCI OHCI IEEE1394 controllers");
3469MODULE_LICENSE("GPL");
3470
1e4c7b0d
OH
3471/* Provide a module alias so root-on-sbp2 initrds don't break. */
3472#ifndef CONFIG_IEEE1394_OHCI1394_MODULE
3473MODULE_ALIAS("ohci1394");
3474#endif
3475
ed568912
KH
3476static int __init fw_ohci_init(void)
3477{
3478 return pci_register_driver(&fw_ohci_pci_driver);
3479}
3480
3481static void __exit fw_ohci_cleanup(void)
3482{
3483 pci_unregister_driver(&fw_ohci_pci_driver);
3484}
3485
3486module_init(fw_ohci_init);
3487module_exit(fw_ohci_cleanup);