]> git.proxmox.com Git - mirror_ubuntu-bionic-kernel.git/blame - drivers/gpio/gpio-mcp23s08.c
Merge remote-tracking branches 'asoc/topic/sgtl5000', 'asoc/topic/simple', 'asoc...
[mirror_ubuntu-bionic-kernel.git] / drivers / gpio / gpio-mcp23s08.c
CommitLineData
e58b9e27 1/*
4e47f91b
LP
2 * MCP23S08 SPI/I2C GPIO gpio expander driver
3 *
4 * The inputs and outputs of the mcp23s08, mcp23s17, mcp23008 and mcp23017 are
5 * supported.
6 * For the I2C versions of the chips (mcp23008 and mcp23017) generation of
7 * interrupts is also supported.
8 * The hardware of the SPI versions of the chips (mcp23s08 and mcp23s17) is
9 * also capable of generating interrupts, but the linux driver does not
10 * support that yet.
e58b9e27
DB
11 */
12
13#include <linux/kernel.h>
14#include <linux/device.h>
e58b9e27 15#include <linux/mutex.h>
bb207ef1 16#include <linux/module.h>
d120c17f 17#include <linux/gpio.h>
752ad5e8 18#include <linux/i2c.h>
e58b9e27
DB
19#include <linux/spi/spi.h>
20#include <linux/spi/mcp23s08.h>
5a0e3ad6 21#include <linux/slab.h>
0b7bb77f 22#include <asm/byteorder.h>
4e47f91b
LP
23#include <linux/interrupt.h>
24#include <linux/of_irq.h>
97ddb1c8 25#include <linux/of_device.h>
e58b9e27 26
0b7bb77f
PK
27/**
28 * MCP types supported by driver
29 */
30#define MCP_TYPE_S08 0
31#define MCP_TYPE_S17 1
752ad5e8
PK
32#define MCP_TYPE_008 2
33#define MCP_TYPE_017 3
28c5a41e 34#define MCP_TYPE_S18 4
e58b9e27
DB
35
36/* Registers are all 8 bits wide.
37 *
38 * The mcp23s17 has twice as many bits, and can be configured to work
39 * with either 16 bit registers or with two adjacent 8 bit banks.
e58b9e27
DB
40 */
41#define MCP_IODIR 0x00 /* init/reset: all ones */
42#define MCP_IPOL 0x01
43#define MCP_GPINTEN 0x02
44#define MCP_DEFVAL 0x03
45#define MCP_INTCON 0x04
46#define MCP_IOCON 0x05
4e47f91b 47# define IOCON_MIRROR (1 << 6)
e58b9e27
DB
48# define IOCON_SEQOP (1 << 5)
49# define IOCON_HAEN (1 << 3)
50# define IOCON_ODR (1 << 2)
51# define IOCON_INTPOL (1 << 1)
3539699c 52# define IOCON_INTCC (1)
e58b9e27
DB
53#define MCP_GPPU 0x06
54#define MCP_INTF 0x07
55#define MCP_INTCAP 0x08
56#define MCP_GPIO 0x09
57#define MCP_OLAT 0x0a
58
0b7bb77f
PK
59struct mcp23s08;
60
61struct mcp23s08_ops {
62 int (*read)(struct mcp23s08 *mcp, unsigned reg);
63 int (*write)(struct mcp23s08 *mcp, unsigned reg, unsigned val);
64 int (*read_regs)(struct mcp23s08 *mcp, unsigned reg,
65 u16 *vals, unsigned n);
66};
67
e58b9e27 68struct mcp23s08 {
e58b9e27 69 u8 addr;
a4e63554 70 bool irq_active_high;
e58b9e27 71
0b7bb77f 72 u16 cache[11];
4e47f91b
LP
73 u16 irq_rise;
74 u16 irq_fall;
75 int irq;
76 bool irq_controller;
e58b9e27
DB
77 /* lock protects the cached values */
78 struct mutex lock;
4e47f91b 79 struct mutex irq_lock;
e58b9e27
DB
80
81 struct gpio_chip chip;
82
0b7bb77f 83 const struct mcp23s08_ops *ops;
d62b98f3 84 void *data; /* ops specific data */
e58b9e27
DB
85};
86
0b7bb77f 87/* A given spi_device can represent up to eight mcp23sxx chips
8f1cc3b1
DB
88 * sharing the same chipselect but using different addresses
89 * (e.g. chips #0 and #3 might be populated, but not #1 or $2).
90 * Driver data holds all the per-chip data.
91 */
92struct mcp23s08_driver_data {
93 unsigned ngpio;
0b7bb77f 94 struct mcp23s08 *mcp[8];
8f1cc3b1
DB
95 struct mcp23s08 chip[];
96};
97
752ad5e8
PK
98/*----------------------------------------------------------------------*/
99
cbf24fad 100#if IS_ENABLED(CONFIG_I2C)
752ad5e8
PK
101
102static int mcp23008_read(struct mcp23s08 *mcp, unsigned reg)
103{
104 return i2c_smbus_read_byte_data(mcp->data, reg);
105}
106
107static int mcp23008_write(struct mcp23s08 *mcp, unsigned reg, unsigned val)
108{
109 return i2c_smbus_write_byte_data(mcp->data, reg, val);
110}
111
112static int
113mcp23008_read_regs(struct mcp23s08 *mcp, unsigned reg, u16 *vals, unsigned n)
114{
115 while (n--) {
116 int ret = mcp23008_read(mcp, reg++);
117 if (ret < 0)
118 return ret;
119 *vals++ = ret;
120 }
121
122 return 0;
123}
124
125static int mcp23017_read(struct mcp23s08 *mcp, unsigned reg)
126{
127 return i2c_smbus_read_word_data(mcp->data, reg << 1);
128}
129
130static int mcp23017_write(struct mcp23s08 *mcp, unsigned reg, unsigned val)
131{
132 return i2c_smbus_write_word_data(mcp->data, reg << 1, val);
133}
134
135static int
136mcp23017_read_regs(struct mcp23s08 *mcp, unsigned reg, u16 *vals, unsigned n)
137{
138 while (n--) {
139 int ret = mcp23017_read(mcp, reg++);
140 if (ret < 0)
141 return ret;
142 *vals++ = ret;
143 }
144
145 return 0;
146}
147
148static const struct mcp23s08_ops mcp23008_ops = {
149 .read = mcp23008_read,
150 .write = mcp23008_write,
151 .read_regs = mcp23008_read_regs,
152};
153
154static const struct mcp23s08_ops mcp23017_ops = {
155 .read = mcp23017_read,
156 .write = mcp23017_write,
157 .read_regs = mcp23017_read_regs,
158};
159
160#endif /* CONFIG_I2C */
161
162/*----------------------------------------------------------------------*/
163
d62b98f3
PK
164#ifdef CONFIG_SPI_MASTER
165
e58b9e27
DB
166static int mcp23s08_read(struct mcp23s08 *mcp, unsigned reg)
167{
168 u8 tx[2], rx[1];
169 int status;
170
171 tx[0] = mcp->addr | 0x01;
172 tx[1] = reg;
33bc8411 173 status = spi_write_then_read(mcp->data, tx, sizeof(tx), rx, sizeof(rx));
e58b9e27
DB
174 return (status < 0) ? status : rx[0];
175}
176
0b7bb77f 177static int mcp23s08_write(struct mcp23s08 *mcp, unsigned reg, unsigned val)
e58b9e27
DB
178{
179 u8 tx[3];
180
181 tx[0] = mcp->addr;
182 tx[1] = reg;
183 tx[2] = val;
33bc8411 184 return spi_write_then_read(mcp->data, tx, sizeof(tx), NULL, 0);
e58b9e27
DB
185}
186
187static int
0b7bb77f 188mcp23s08_read_regs(struct mcp23s08 *mcp, unsigned reg, u16 *vals, unsigned n)
e58b9e27 189{
0b7bb77f
PK
190 u8 tx[2], *tmp;
191 int status;
e58b9e27 192
33bc8411 193 if ((n + reg) > sizeof(mcp->cache))
e58b9e27
DB
194 return -EINVAL;
195 tx[0] = mcp->addr | 0x01;
196 tx[1] = reg;
0b7bb77f
PK
197
198 tmp = (u8 *)vals;
33bc8411 199 status = spi_write_then_read(mcp->data, tx, sizeof(tx), tmp, n);
0b7bb77f
PK
200 if (status >= 0) {
201 while (n--)
202 vals[n] = tmp[n]; /* expand to 16bit */
203 }
204 return status;
205}
206
207static int mcp23s17_read(struct mcp23s08 *mcp, unsigned reg)
208{
209 u8 tx[2], rx[2];
210 int status;
211
212 tx[0] = mcp->addr | 0x01;
213 tx[1] = reg << 1;
33bc8411 214 status = spi_write_then_read(mcp->data, tx, sizeof(tx), rx, sizeof(rx));
0b7bb77f
PK
215 return (status < 0) ? status : (rx[0] | (rx[1] << 8));
216}
217
218static int mcp23s17_write(struct mcp23s08 *mcp, unsigned reg, unsigned val)
219{
220 u8 tx[4];
221
222 tx[0] = mcp->addr;
223 tx[1] = reg << 1;
224 tx[2] = val;
225 tx[3] = val >> 8;
33bc8411 226 return spi_write_then_read(mcp->data, tx, sizeof(tx), NULL, 0);
0b7bb77f
PK
227}
228
229static int
230mcp23s17_read_regs(struct mcp23s08 *mcp, unsigned reg, u16 *vals, unsigned n)
231{
232 u8 tx[2];
233 int status;
234
33bc8411 235 if ((n + reg) > sizeof(mcp->cache))
0b7bb77f
PK
236 return -EINVAL;
237 tx[0] = mcp->addr | 0x01;
238 tx[1] = reg << 1;
239
33bc8411 240 status = spi_write_then_read(mcp->data, tx, sizeof(tx),
0b7bb77f
PK
241 (u8 *)vals, n * 2);
242 if (status >= 0) {
243 while (n--)
244 vals[n] = __le16_to_cpu((__le16)vals[n]);
245 }
246
247 return status;
e58b9e27
DB
248}
249
0b7bb77f
PK
250static const struct mcp23s08_ops mcp23s08_ops = {
251 .read = mcp23s08_read,
252 .write = mcp23s08_write,
253 .read_regs = mcp23s08_read_regs,
254};
255
256static const struct mcp23s08_ops mcp23s17_ops = {
257 .read = mcp23s17_read,
258 .write = mcp23s17_write,
259 .read_regs = mcp23s17_read_regs,
260};
261
d62b98f3 262#endif /* CONFIG_SPI_MASTER */
0b7bb77f 263
e58b9e27
DB
264/*----------------------------------------------------------------------*/
265
266static int mcp23s08_direction_input(struct gpio_chip *chip, unsigned offset)
267{
9e03cf0b 268 struct mcp23s08 *mcp = gpiochip_get_data(chip);
e58b9e27
DB
269 int status;
270
271 mutex_lock(&mcp->lock);
272 mcp->cache[MCP_IODIR] |= (1 << offset);
0b7bb77f 273 status = mcp->ops->write(mcp, MCP_IODIR, mcp->cache[MCP_IODIR]);
e58b9e27
DB
274 mutex_unlock(&mcp->lock);
275 return status;
276}
277
278static int mcp23s08_get(struct gpio_chip *chip, unsigned offset)
279{
9e03cf0b 280 struct mcp23s08 *mcp = gpiochip_get_data(chip);
e58b9e27
DB
281 int status;
282
283 mutex_lock(&mcp->lock);
284
285 /* REVISIT reading this clears any IRQ ... */
0b7bb77f 286 status = mcp->ops->read(mcp, MCP_GPIO);
e58b9e27
DB
287 if (status < 0)
288 status = 0;
289 else {
290 mcp->cache[MCP_GPIO] = status;
291 status = !!(status & (1 << offset));
292 }
293 mutex_unlock(&mcp->lock);
294 return status;
295}
296
297static int __mcp23s08_set(struct mcp23s08 *mcp, unsigned mask, int value)
298{
0b7bb77f 299 unsigned olat = mcp->cache[MCP_OLAT];
e58b9e27
DB
300
301 if (value)
302 olat |= mask;
303 else
304 olat &= ~mask;
305 mcp->cache[MCP_OLAT] = olat;
0b7bb77f 306 return mcp->ops->write(mcp, MCP_OLAT, olat);
e58b9e27
DB
307}
308
309static void mcp23s08_set(struct gpio_chip *chip, unsigned offset, int value)
310{
9e03cf0b 311 struct mcp23s08 *mcp = gpiochip_get_data(chip);
0b7bb77f 312 unsigned mask = 1 << offset;
e58b9e27
DB
313
314 mutex_lock(&mcp->lock);
315 __mcp23s08_set(mcp, mask, value);
316 mutex_unlock(&mcp->lock);
317}
318
319static int
320mcp23s08_direction_output(struct gpio_chip *chip, unsigned offset, int value)
321{
9e03cf0b 322 struct mcp23s08 *mcp = gpiochip_get_data(chip);
0b7bb77f 323 unsigned mask = 1 << offset;
e58b9e27
DB
324 int status;
325
326 mutex_lock(&mcp->lock);
327 status = __mcp23s08_set(mcp, mask, value);
328 if (status == 0) {
329 mcp->cache[MCP_IODIR] &= ~mask;
0b7bb77f 330 status = mcp->ops->write(mcp, MCP_IODIR, mcp->cache[MCP_IODIR]);
e58b9e27
DB
331 }
332 mutex_unlock(&mcp->lock);
333 return status;
334}
335
4e47f91b
LP
336/*----------------------------------------------------------------------*/
337static irqreturn_t mcp23s08_irq(int irq, void *data)
338{
339 struct mcp23s08 *mcp = data;
340 int intcap, intf, i;
341 unsigned int child_irq;
342
343 mutex_lock(&mcp->lock);
344 intf = mcp->ops->read(mcp, MCP_INTF);
345 if (intf < 0) {
346 mutex_unlock(&mcp->lock);
347 return IRQ_HANDLED;
348 }
349
350 mcp->cache[MCP_INTF] = intf;
351
352 intcap = mcp->ops->read(mcp, MCP_INTCAP);
353 if (intcap < 0) {
354 mutex_unlock(&mcp->lock);
355 return IRQ_HANDLED;
356 }
357
358 mcp->cache[MCP_INTCAP] = intcap;
359 mutex_unlock(&mcp->lock);
360
361
362 for (i = 0; i < mcp->chip.ngpio; i++) {
363 if ((BIT(i) & mcp->cache[MCP_INTF]) &&
364 ((BIT(i) & intcap & mcp->irq_rise) ||
16fe1ad2
AS
365 (mcp->irq_fall & ~intcap & BIT(i)) ||
366 (BIT(i) & mcp->cache[MCP_INTCON]))) {
dad3d272 367 child_irq = irq_find_mapping(mcp->chip.irqdomain, i);
4e47f91b
LP
368 handle_nested_irq(child_irq);
369 }
370 }
371
372 return IRQ_HANDLED;
373}
374
4e47f91b
LP
375static void mcp23s08_irq_mask(struct irq_data *data)
376{
dad3d272
PR
377 struct gpio_chip *gc = irq_data_get_irq_chip_data(data);
378 struct mcp23s08 *mcp = gpiochip_get_data(gc);
4e47f91b
LP
379 unsigned int pos = data->hwirq;
380
381 mcp->cache[MCP_GPINTEN] &= ~BIT(pos);
382}
383
384static void mcp23s08_irq_unmask(struct irq_data *data)
385{
dad3d272
PR
386 struct gpio_chip *gc = irq_data_get_irq_chip_data(data);
387 struct mcp23s08 *mcp = gpiochip_get_data(gc);
4e47f91b
LP
388 unsigned int pos = data->hwirq;
389
390 mcp->cache[MCP_GPINTEN] |= BIT(pos);
391}
392
393static int mcp23s08_irq_set_type(struct irq_data *data, unsigned int type)
394{
dad3d272
PR
395 struct gpio_chip *gc = irq_data_get_irq_chip_data(data);
396 struct mcp23s08 *mcp = gpiochip_get_data(gc);
4e47f91b
LP
397 unsigned int pos = data->hwirq;
398 int status = 0;
399
400 if ((type & IRQ_TYPE_EDGE_BOTH) == IRQ_TYPE_EDGE_BOTH) {
401 mcp->cache[MCP_INTCON] &= ~BIT(pos);
402 mcp->irq_rise |= BIT(pos);
403 mcp->irq_fall |= BIT(pos);
404 } else if (type & IRQ_TYPE_EDGE_RISING) {
405 mcp->cache[MCP_INTCON] &= ~BIT(pos);
406 mcp->irq_rise |= BIT(pos);
407 mcp->irq_fall &= ~BIT(pos);
408 } else if (type & IRQ_TYPE_EDGE_FALLING) {
409 mcp->cache[MCP_INTCON] &= ~BIT(pos);
410 mcp->irq_rise &= ~BIT(pos);
411 mcp->irq_fall |= BIT(pos);
16fe1ad2
AS
412 } else if (type & IRQ_TYPE_LEVEL_HIGH) {
413 mcp->cache[MCP_INTCON] |= BIT(pos);
414 mcp->cache[MCP_DEFVAL] &= ~BIT(pos);
415 } else if (type & IRQ_TYPE_LEVEL_LOW) {
416 mcp->cache[MCP_INTCON] |= BIT(pos);
417 mcp->cache[MCP_DEFVAL] |= BIT(pos);
4e47f91b
LP
418 } else
419 return -EINVAL;
420
421 return status;
422}
423
424static void mcp23s08_irq_bus_lock(struct irq_data *data)
425{
dad3d272
PR
426 struct gpio_chip *gc = irq_data_get_irq_chip_data(data);
427 struct mcp23s08 *mcp = gpiochip_get_data(gc);
4e47f91b
LP
428
429 mutex_lock(&mcp->irq_lock);
430}
431
432static void mcp23s08_irq_bus_unlock(struct irq_data *data)
433{
dad3d272
PR
434 struct gpio_chip *gc = irq_data_get_irq_chip_data(data);
435 struct mcp23s08 *mcp = gpiochip_get_data(gc);
4e47f91b
LP
436
437 mutex_lock(&mcp->lock);
438 mcp->ops->write(mcp, MCP_GPINTEN, mcp->cache[MCP_GPINTEN]);
439 mcp->ops->write(mcp, MCP_DEFVAL, mcp->cache[MCP_DEFVAL]);
440 mcp->ops->write(mcp, MCP_INTCON, mcp->cache[MCP_INTCON]);
441 mutex_unlock(&mcp->lock);
442 mutex_unlock(&mcp->irq_lock);
443}
444
4e47f91b
LP
445static struct irq_chip mcp23s08_irq_chip = {
446 .name = "gpio-mcp23xxx",
447 .irq_mask = mcp23s08_irq_mask,
448 .irq_unmask = mcp23s08_irq_unmask,
449 .irq_set_type = mcp23s08_irq_set_type,
450 .irq_bus_lock = mcp23s08_irq_bus_lock,
451 .irq_bus_sync_unlock = mcp23s08_irq_bus_unlock,
4e47f91b
LP
452};
453
454static int mcp23s08_irq_setup(struct mcp23s08 *mcp)
455{
456 struct gpio_chip *chip = &mcp->chip;
dad3d272 457 int err;
a4e63554 458 unsigned long irqflags = IRQF_ONESHOT | IRQF_SHARED;
4e47f91b
LP
459
460 mutex_init(&mcp->irq_lock);
461
a4e63554
AS
462 if (mcp->irq_active_high)
463 irqflags |= IRQF_TRIGGER_HIGH;
464 else
465 irqflags |= IRQF_TRIGGER_LOW;
466
58383c78
LW
467 err = devm_request_threaded_irq(chip->parent, mcp->irq, NULL,
468 mcp23s08_irq,
469 irqflags, dev_name(chip->parent), mcp);
4e47f91b 470 if (err != 0) {
58383c78 471 dev_err(chip->parent, "unable to request IRQ#%d: %d\n",
4e47f91b
LP
472 mcp->irq, err);
473 return err;
474 }
475
dad3d272
PR
476 err = gpiochip_irqchip_add(chip,
477 &mcp23s08_irq_chip,
478 0,
479 handle_simple_irq,
480 IRQ_TYPE_NONE);
481 if (err) {
482 dev_err(chip->parent,
483 "could not connect irqchip to gpiochip: %d\n", err);
484 return err;
4e47f91b 485 }
4e47f91b 486
dad3d272
PR
487 gpiochip_set_chained_irqchip(chip,
488 &mcp23s08_irq_chip,
489 mcp->irq,
490 NULL);
4e47f91b 491
dad3d272 492 return 0;
4e47f91b
LP
493}
494
e58b9e27
DB
495/*----------------------------------------------------------------------*/
496
497#ifdef CONFIG_DEBUG_FS
498
499#include <linux/seq_file.h>
500
501/*
502 * This shows more info than the generic gpio dump code:
503 * pullups, deglitching, open drain drive.
504 */
505static void mcp23s08_dbg_show(struct seq_file *s, struct gpio_chip *chip)
506{
507 struct mcp23s08 *mcp;
508 char bank;
1d1c1d9b 509 int t;
e58b9e27
DB
510 unsigned mask;
511
9e03cf0b 512 mcp = gpiochip_get_data(chip);
e58b9e27
DB
513
514 /* NOTE: we only handle one bank for now ... */
0b7bb77f 515 bank = '0' + ((mcp->addr >> 1) & 0x7);
e58b9e27
DB
516
517 mutex_lock(&mcp->lock);
0b7bb77f 518 t = mcp->ops->read_regs(mcp, 0, mcp->cache, ARRAY_SIZE(mcp->cache));
e58b9e27
DB
519 if (t < 0) {
520 seq_printf(s, " I/O ERROR %d\n", t);
521 goto done;
522 }
523
0b7bb77f 524 for (t = 0, mask = 1; t < chip->ngpio; t++, mask <<= 1) {
e58b9e27
DB
525 const char *label;
526
527 label = gpiochip_is_requested(chip, t);
528 if (!label)
529 continue;
530
531 seq_printf(s, " gpio-%-3d P%c.%d (%-12s) %s %s %s",
532 chip->base + t, bank, t, label,
533 (mcp->cache[MCP_IODIR] & mask) ? "in " : "out",
534 (mcp->cache[MCP_GPIO] & mask) ? "hi" : "lo",
eb1567f7 535 (mcp->cache[MCP_GPPU] & mask) ? "up" : " ");
e58b9e27 536 /* NOTE: ignoring the irq-related registers */
33bc8411 537 seq_puts(s, "\n");
e58b9e27
DB
538 }
539done:
540 mutex_unlock(&mcp->lock);
541}
542
543#else
544#define mcp23s08_dbg_show NULL
545#endif
546
547/*----------------------------------------------------------------------*/
548
d62b98f3 549static int mcp23s08_probe_one(struct mcp23s08 *mcp, struct device *dev,
4e47f91b 550 void *data, unsigned addr, unsigned type,
3af0dbd5 551 struct mcp23s08_platform_data *pdata, int cs)
e58b9e27 552{
d62b98f3 553 int status;
4e47f91b 554 bool mirror = false;
e58b9e27 555
e58b9e27
DB
556 mutex_init(&mcp->lock);
557
d62b98f3
PK
558 mcp->data = data;
559 mcp->addr = addr;
a4e63554 560 mcp->irq_active_high = false;
e58b9e27 561
e58b9e27
DB
562 mcp->chip.direction_input = mcp23s08_direction_input;
563 mcp->chip.get = mcp23s08_get;
564 mcp->chip.direction_output = mcp23s08_direction_output;
565 mcp->chip.set = mcp23s08_set;
566 mcp->chip.dbg_show = mcp23s08_dbg_show;
60f749f8 567#ifdef CONFIG_OF_GPIO
97ddb1c8
LP
568 mcp->chip.of_gpio_n_cells = 2;
569 mcp->chip.of_node = dev->of_node;
570#endif
e58b9e27 571
d62b98f3
PK
572 switch (type) {
573#ifdef CONFIG_SPI_MASTER
574 case MCP_TYPE_S08:
0b7bb77f
PK
575 mcp->ops = &mcp23s08_ops;
576 mcp->chip.ngpio = 8;
577 mcp->chip.label = "mcp23s08";
d62b98f3
PK
578 break;
579
580 case MCP_TYPE_S17:
581 mcp->ops = &mcp23s17_ops;
582 mcp->chip.ngpio = 16;
583 mcp->chip.label = "mcp23s17";
584 break;
28c5a41e
PR
585
586 case MCP_TYPE_S18:
587 mcp->ops = &mcp23s17_ops;
588 mcp->chip.ngpio = 16;
589 mcp->chip.label = "mcp23s18";
590 break;
d62b98f3
PK
591#endif /* CONFIG_SPI_MASTER */
592
cbf24fad 593#if IS_ENABLED(CONFIG_I2C)
752ad5e8
PK
594 case MCP_TYPE_008:
595 mcp->ops = &mcp23008_ops;
596 mcp->chip.ngpio = 8;
597 mcp->chip.label = "mcp23008";
598 break;
599
600 case MCP_TYPE_017:
601 mcp->ops = &mcp23017_ops;
602 mcp->chip.ngpio = 16;
603 mcp->chip.label = "mcp23017";
604 break;
605#endif /* CONFIG_I2C */
606
d62b98f3
PK
607 default:
608 dev_err(dev, "invalid device type (%d)\n", type);
609 return -EINVAL;
0b7bb77f 610 }
d62b98f3 611
3af0dbd5 612 mcp->chip.base = pdata->base;
9fb1f39e 613 mcp->chip.can_sleep = true;
58383c78 614 mcp->chip.parent = dev;
d72cbed0 615 mcp->chip.owner = THIS_MODULE;
e58b9e27 616
8f1cc3b1
DB
617 /* verify MCP_IOCON.SEQOP = 0, so sequential reads work,
618 * and MCP_IOCON.HAEN = 1, so we work with all chips.
619 */
4e47f91b 620
0b7bb77f 621 status = mcp->ops->read(mcp, MCP_IOCON);
e58b9e27
DB
622 if (status < 0)
623 goto fail;
4e47f91b 624
3af0dbd5 625 mcp->irq_controller = pdata->irq_controller;
a4e63554 626 if (mcp->irq && mcp->irq_controller) {
170680ab 627 mcp->irq_active_high =
58383c78 628 of_property_read_bool(mcp->chip.parent->of_node,
170680ab 629 "microchip,irq-active-high");
4e47f91b 630
28c5a41e 631 mirror = pdata->mirror;
a4e63554
AS
632 }
633
634 if ((status & IOCON_SEQOP) || !(status & IOCON_HAEN) || mirror ||
635 mcp->irq_active_high) {
0b7bb77f
PK
636 /* mcp23s17 has IOCON twice, make sure they are in sync */
637 status &= ~(IOCON_SEQOP | (IOCON_SEQOP << 8));
638 status |= IOCON_HAEN | (IOCON_HAEN << 8);
a4e63554
AS
639 if (mcp->irq_active_high)
640 status |= IOCON_INTPOL | (IOCON_INTPOL << 8);
641 else
642 status &= ~(IOCON_INTPOL | (IOCON_INTPOL << 8));
643
4e47f91b
LP
644 if (mirror)
645 status |= IOCON_MIRROR | (IOCON_MIRROR << 8);
646
3539699c
PR
647 if (type == MCP_TYPE_S18)
648 status |= IOCON_INTCC | (IOCON_INTCC << 8);
649
0b7bb77f 650 status = mcp->ops->write(mcp, MCP_IOCON, status);
e58b9e27
DB
651 if (status < 0)
652 goto fail;
653 }
654
655 /* configure ~100K pullups */
3af0dbd5 656 status = mcp->ops->write(mcp, MCP_GPPU, pdata->chip[cs].pullups);
e58b9e27
DB
657 if (status < 0)
658 goto fail;
659
0b7bb77f 660 status = mcp->ops->read_regs(mcp, 0, mcp->cache, ARRAY_SIZE(mcp->cache));
e58b9e27
DB
661 if (status < 0)
662 goto fail;
663
664 /* disable inverter on input */
665 if (mcp->cache[MCP_IPOL] != 0) {
666 mcp->cache[MCP_IPOL] = 0;
0b7bb77f
PK
667 status = mcp->ops->write(mcp, MCP_IPOL, 0);
668 if (status < 0)
669 goto fail;
e58b9e27
DB
670 }
671
672 /* disable irqs */
673 if (mcp->cache[MCP_GPINTEN] != 0) {
674 mcp->cache[MCP_GPINTEN] = 0;
0b7bb77f 675 status = mcp->ops->write(mcp, MCP_GPINTEN, 0);
8f1cc3b1
DB
676 if (status < 0)
677 goto fail;
e58b9e27
DB
678 }
679
9e03cf0b 680 status = gpiochip_add_data(&mcp->chip, mcp);
4e47f91b
LP
681 if (status < 0)
682 goto fail;
683
684 if (mcp->irq && mcp->irq_controller) {
685 status = mcp23s08_irq_setup(mcp);
686 if (status) {
4e47f91b
LP
687 goto fail;
688 }
689 }
8f1cc3b1
DB
690fail:
691 if (status < 0)
d62b98f3
PK
692 dev_dbg(dev, "can't setup chip %d, --> %d\n",
693 addr, status);
8f1cc3b1
DB
694 return status;
695}
696
752ad5e8
PK
697/*----------------------------------------------------------------------*/
698
97ddb1c8
LP
699#ifdef CONFIG_OF
700#ifdef CONFIG_SPI_MASTER
ac791804 701static const struct of_device_id mcp23s08_spi_of_match[] = {
97ddb1c8 702 {
45971686
LP
703 .compatible = "microchip,mcp23s08",
704 .data = (void *) MCP_TYPE_S08,
97ddb1c8
LP
705 },
706 {
45971686
LP
707 .compatible = "microchip,mcp23s17",
708 .data = (void *) MCP_TYPE_S17,
709 },
28c5a41e
PR
710 {
711 .compatible = "microchip,mcp23s18",
712 .data = (void *) MCP_TYPE_S18,
713 },
45971686
LP
714/* NOTE: The use of the mcp prefix is deprecated and will be removed. */
715 {
716 .compatible = "mcp,mcp23s08",
717 .data = (void *) MCP_TYPE_S08,
718 },
719 {
720 .compatible = "mcp,mcp23s17",
721 .data = (void *) MCP_TYPE_S17,
97ddb1c8
LP
722 },
723 { },
724};
725MODULE_DEVICE_TABLE(of, mcp23s08_spi_of_match);
726#endif
727
728#if IS_ENABLED(CONFIG_I2C)
ac791804 729static const struct of_device_id mcp23s08_i2c_of_match[] = {
97ddb1c8 730 {
45971686
LP
731 .compatible = "microchip,mcp23008",
732 .data = (void *) MCP_TYPE_008,
97ddb1c8
LP
733 },
734 {
45971686
LP
735 .compatible = "microchip,mcp23017",
736 .data = (void *) MCP_TYPE_017,
737 },
738/* NOTE: The use of the mcp prefix is deprecated and will be removed. */
739 {
740 .compatible = "mcp,mcp23008",
741 .data = (void *) MCP_TYPE_008,
742 },
743 {
744 .compatible = "mcp,mcp23017",
745 .data = (void *) MCP_TYPE_017,
97ddb1c8
LP
746 },
747 { },
748};
749MODULE_DEVICE_TABLE(of, mcp23s08_i2c_of_match);
750#endif
751#endif /* CONFIG_OF */
752
753
cbf24fad 754#if IS_ENABLED(CONFIG_I2C)
752ad5e8 755
3836309d 756static int mcp230xx_probe(struct i2c_client *client,
752ad5e8
PK
757 const struct i2c_device_id *id)
758{
3af0dbd5 759 struct mcp23s08_platform_data *pdata, local_pdata;
752ad5e8 760 struct mcp23s08 *mcp;
3af0dbd5 761 int status;
97ddb1c8
LP
762 const struct of_device_id *match;
763
764 match = of_match_device(of_match_ptr(mcp23s08_i2c_of_match),
765 &client->dev);
3af0dbd5
SZ
766 if (match) {
767 pdata = &local_pdata;
768 pdata->base = -1;
769 pdata->chip[0].pullups = 0;
770 pdata->irq_controller = of_property_read_bool(
771 client->dev.of_node,
772 "interrupt-controller");
773 pdata->mirror = of_property_read_bool(client->dev.of_node,
774 "microchip,irq-mirror");
4e47f91b 775 client->irq = irq_of_parse_and_map(client->dev.of_node, 0);
97ddb1c8 776 } else {
3af0dbd5 777 pdata = dev_get_platdata(&client->dev);
b184c388
SZ
778 if (!pdata) {
779 pdata = devm_kzalloc(&client->dev,
780 sizeof(struct mcp23s08_platform_data),
781 GFP_KERNEL);
aaf2b3af
IY
782 if (!pdata)
783 return -ENOMEM;
b184c388 784 pdata->base = -1;
97ddb1c8 785 }
752ad5e8
PK
786 }
787
33bc8411 788 mcp = kzalloc(sizeof(*mcp), GFP_KERNEL);
752ad5e8
PK
789 if (!mcp)
790 return -ENOMEM;
791
4e47f91b 792 mcp->irq = client->irq;
752ad5e8 793 status = mcp23s08_probe_one(mcp, &client->dev, client, client->addr,
3af0dbd5 794 id->driver_data, pdata, 0);
752ad5e8
PK
795 if (status)
796 goto fail;
797
798 i2c_set_clientdata(client, mcp);
799
800 return 0;
801
802fail:
803 kfree(mcp);
804
805 return status;
806}
807
206210ce 808static int mcp230xx_remove(struct i2c_client *client)
752ad5e8
PK
809{
810 struct mcp23s08 *mcp = i2c_get_clientdata(client);
752ad5e8 811
9f5132ae 812 gpiochip_remove(&mcp->chip);
813 kfree(mcp);
752ad5e8 814
9f5132ae 815 return 0;
752ad5e8
PK
816}
817
818static const struct i2c_device_id mcp230xx_id[] = {
819 { "mcp23008", MCP_TYPE_008 },
820 { "mcp23017", MCP_TYPE_017 },
821 { },
822};
823MODULE_DEVICE_TABLE(i2c, mcp230xx_id);
824
825static struct i2c_driver mcp230xx_driver = {
826 .driver = {
827 .name = "mcp230xx",
97ddb1c8 828 .of_match_table = of_match_ptr(mcp23s08_i2c_of_match),
752ad5e8
PK
829 },
830 .probe = mcp230xx_probe,
8283c4ff 831 .remove = mcp230xx_remove,
752ad5e8
PK
832 .id_table = mcp230xx_id,
833};
834
835static int __init mcp23s08_i2c_init(void)
836{
837 return i2c_add_driver(&mcp230xx_driver);
838}
839
840static void mcp23s08_i2c_exit(void)
841{
842 i2c_del_driver(&mcp230xx_driver);
843}
844
845#else
846
847static int __init mcp23s08_i2c_init(void) { return 0; }
848static void mcp23s08_i2c_exit(void) { }
849
850#endif /* CONFIG_I2C */
851
852/*----------------------------------------------------------------------*/
853
d62b98f3
PK
854#ifdef CONFIG_SPI_MASTER
855
8f1cc3b1
DB
856static int mcp23s08_probe(struct spi_device *spi)
857{
3af0dbd5 858 struct mcp23s08_platform_data *pdata, local_pdata;
8f1cc3b1 859 unsigned addr;
596a1c5f 860 int chips = 0;
8f1cc3b1 861 struct mcp23s08_driver_data *data;
0b7bb77f 862 int status, type;
3af0dbd5 863 unsigned ngpio = 0;
97ddb1c8
LP
864 const struct of_device_id *match;
865 u32 spi_present_mask = 0;
866
867 match = of_match_device(of_match_ptr(mcp23s08_spi_of_match), &spi->dev);
868 if (match) {
de755c33 869 type = (int)(uintptr_t)match->data;
97ddb1c8 870 status = of_property_read_u32(spi->dev.of_node,
45971686 871 "microchip,spi-present-mask", &spi_present_mask);
97ddb1c8 872 if (status) {
45971686
LP
873 status = of_property_read_u32(spi->dev.of_node,
874 "mcp,spi-present-mask", &spi_present_mask);
875 if (status) {
876 dev_err(&spi->dev,
877 "DT has no spi-present-mask\n");
878 return -ENODEV;
879 }
97ddb1c8
LP
880 }
881 if ((spi_present_mask <= 0) || (spi_present_mask >= 256)) {
882 dev_err(&spi->dev, "invalid spi-present-mask\n");
883 return -ENODEV;
884 }
8f1cc3b1 885
3af0dbd5
SZ
886 pdata = &local_pdata;
887 pdata->base = -1;
99e4b98d 888 for (addr = 0; addr < ARRAY_SIZE(pdata->chip); addr++) {
3af0dbd5 889 pdata->chip[addr].pullups = 0;
3e3bed91
MS
890 if (spi_present_mask & (1 << addr))
891 chips++;
99e4b98d 892 }
3af0dbd5
SZ
893 pdata->irq_controller = of_property_read_bool(
894 spi->dev.of_node,
895 "interrupt-controller");
896 pdata->mirror = of_property_read_bool(spi->dev.of_node,
897 "microchip,irq-mirror");
97ddb1c8
LP
898 } else {
899 type = spi_get_device_id(spi)->driver_data;
e56aee18 900 pdata = dev_get_platdata(&spi->dev);
b184c388
SZ
901 if (!pdata) {
902 pdata = devm_kzalloc(&spi->dev,
903 sizeof(struct mcp23s08_platform_data),
904 GFP_KERNEL);
905 pdata->base = -1;
0b7bb77f 906 }
97ddb1c8
LP
907
908 for (addr = 0; addr < ARRAY_SIZE(pdata->chip); addr++) {
909 if (!pdata->chip[addr].is_present)
910 continue;
911 chips++;
912 if ((type == MCP_TYPE_S08) && (addr > 3)) {
913 dev_err(&spi->dev,
914 "mcp23s08 only supports address 0..3\n");
915 return -EINVAL;
916 }
917 spi_present_mask |= 1 << addr;
97ddb1c8 918 }
8f1cc3b1 919 }
8f1cc3b1 920
99e4b98d
MW
921 if (!chips)
922 return -ENODEV;
923
7898b31e
VB
924 data = devm_kzalloc(&spi->dev,
925 sizeof(*data) + chips * sizeof(struct mcp23s08),
926 GFP_KERNEL);
8f1cc3b1
DB
927 if (!data)
928 return -ENOMEM;
7898b31e 929
8f1cc3b1
DB
930 spi_set_drvdata(spi, data);
931
a231b88c
AS
932 spi->irq = irq_of_parse_and_map(spi->dev.of_node, 0);
933
0b7bb77f 934 for (addr = 0; addr < ARRAY_SIZE(pdata->chip); addr++) {
97ddb1c8 935 if (!(spi_present_mask & (1 << addr)))
8f1cc3b1
DB
936 continue;
937 chips--;
938 data->mcp[addr] = &data->chip[chips];
a231b88c 939 data->mcp[addr]->irq = spi->irq;
d62b98f3 940 status = mcp23s08_probe_one(data->mcp[addr], &spi->dev, spi,
3af0dbd5
SZ
941 0x40 | (addr << 1), type, pdata,
942 addr);
8f1cc3b1
DB
943 if (status < 0)
944 goto fail;
0b7bb77f 945
3af0dbd5 946 if (pdata->base != -1)
28c5a41e
PR
947 pdata->base += data->mcp[addr]->chip.ngpio;
948 ngpio += data->mcp[addr]->chip.ngpio;
8f1cc3b1 949 }
97ddb1c8 950 data->ngpio = ngpio;
e58b9e27
DB
951
952 /* NOTE: these chips have a relatively sane IRQ framework, with
953 * per-signal masking and level/edge triggering. It's not yet
954 * handled here...
955 */
956
e58b9e27
DB
957 return 0;
958
959fail:
0b7bb77f 960 for (addr = 0; addr < ARRAY_SIZE(data->mcp); addr++) {
8f1cc3b1
DB
961
962 if (!data->mcp[addr])
963 continue;
9f5132ae 964 gpiochip_remove(&data->mcp[addr]->chip);
8f1cc3b1 965 }
e58b9e27
DB
966 return status;
967}
968
969static int mcp23s08_remove(struct spi_device *spi)
970{
8f1cc3b1 971 struct mcp23s08_driver_data *data = spi_get_drvdata(spi);
8f1cc3b1 972 unsigned addr;
e58b9e27 973
0b7bb77f 974 for (addr = 0; addr < ARRAY_SIZE(data->mcp); addr++) {
8f1cc3b1
DB
975
976 if (!data->mcp[addr])
977 continue;
978
9f5132ae 979 gpiochip_remove(&data->mcp[addr]->chip);
8f1cc3b1 980 }
c4941e07 981
9f5132ae 982 return 0;
e58b9e27
DB
983}
984
0b7bb77f
PK
985static const struct spi_device_id mcp23s08_ids[] = {
986 { "mcp23s08", MCP_TYPE_S08 },
987 { "mcp23s17", MCP_TYPE_S17 },
28c5a41e 988 { "mcp23s18", MCP_TYPE_S18 },
0b7bb77f
PK
989 { },
990};
991MODULE_DEVICE_TABLE(spi, mcp23s08_ids);
992
e58b9e27
DB
993static struct spi_driver mcp23s08_driver = {
994 .probe = mcp23s08_probe,
995 .remove = mcp23s08_remove,
0b7bb77f 996 .id_table = mcp23s08_ids,
e58b9e27
DB
997 .driver = {
998 .name = "mcp23s08",
97ddb1c8 999 .of_match_table = of_match_ptr(mcp23s08_spi_of_match),
e58b9e27
DB
1000 },
1001};
1002
d62b98f3
PK
1003static int __init mcp23s08_spi_init(void)
1004{
1005 return spi_register_driver(&mcp23s08_driver);
1006}
1007
1008static void mcp23s08_spi_exit(void)
1009{
1010 spi_unregister_driver(&mcp23s08_driver);
1011}
1012
1013#else
1014
1015static int __init mcp23s08_spi_init(void) { return 0; }
1016static void mcp23s08_spi_exit(void) { }
1017
1018#endif /* CONFIG_SPI_MASTER */
1019
e58b9e27
DB
1020/*----------------------------------------------------------------------*/
1021
1022static int __init mcp23s08_init(void)
1023{
752ad5e8
PK
1024 int ret;
1025
1026 ret = mcp23s08_spi_init();
1027 if (ret)
1028 goto spi_fail;
1029
1030 ret = mcp23s08_i2c_init();
1031 if (ret)
1032 goto i2c_fail;
1033
1034 return 0;
1035
1036 i2c_fail:
1037 mcp23s08_spi_exit();
1038 spi_fail:
1039 return ret;
e58b9e27 1040}
752ad5e8 1041/* register after spi/i2c postcore initcall and before
673c0c00
DB
1042 * subsys initcalls that may rely on these GPIOs
1043 */
1044subsys_initcall(mcp23s08_init);
e58b9e27
DB
1045
1046static void __exit mcp23s08_exit(void)
1047{
d62b98f3 1048 mcp23s08_spi_exit();
752ad5e8 1049 mcp23s08_i2c_exit();
e58b9e27
DB
1050}
1051module_exit(mcp23s08_exit);
1052
1053MODULE_LICENSE("GPL");