]> git.proxmox.com Git - mirror_ubuntu-artful-kernel.git/blame - drivers/gpio/gpio-omap.c
Merge tag 'dm-4.3-fixes' of git://git.kernel.org/pub/scm/linux/kernel/git/device...
[mirror_ubuntu-artful-kernel.git] / drivers / gpio / gpio-omap.c
CommitLineData
5e1c5ff4 1/*
5e1c5ff4
TL
2 * Support functions for OMAP GPIO
3 *
92105bb7 4 * Copyright (C) 2003-2005 Nokia Corporation
96de0e25 5 * Written by Juha Yrjölä <juha.yrjola@nokia.com>
5e1c5ff4 6 *
44169075
SS
7 * Copyright (C) 2009 Texas Instruments
8 * Added OMAP4 support - Santosh Shilimkar <santosh.shilimkar@ti.com>
9 *
5e1c5ff4
TL
10 * This program is free software; you can redistribute it and/or modify
11 * it under the terms of the GNU General Public License version 2 as
12 * published by the Free Software Foundation.
13 */
14
5e1c5ff4
TL
15#include <linux/init.h>
16#include <linux/module.h>
5e1c5ff4 17#include <linux/interrupt.h>
3c437ffd 18#include <linux/syscore_ops.h>
92105bb7 19#include <linux/err.h>
f8ce2547 20#include <linux/clk.h>
fced80c7 21#include <linux/io.h>
96751fcb 22#include <linux/device.h>
77640aab 23#include <linux/pm_runtime.h>
55b93c32 24#include <linux/pm.h>
384ebe1c
BC
25#include <linux/of.h>
26#include <linux/of_device.h>
4b25408f 27#include <linux/gpio.h>
9370084e 28#include <linux/bitops.h>
4b25408f 29#include <linux/platform_data/gpio-omap.h>
5e1c5ff4 30
2dc983c5 31#define OFF_MODE 1
e85ec6c3 32#define OMAP4_GPIO_DEBOUNCINGTIME_MASK 0xFF
2dc983c5 33
03e128ca
C
34static LIST_HEAD(omap_gpio_list);
35
6d62e216
C
36struct gpio_regs {
37 u32 irqenable1;
38 u32 irqenable2;
39 u32 wake_en;
40 u32 ctrl;
41 u32 oe;
42 u32 leveldetect0;
43 u32 leveldetect1;
44 u32 risingdetect;
45 u32 fallingdetect;
46 u32 dataout;
ae547354
NM
47 u32 debounce;
48 u32 debounce_en;
6d62e216
C
49};
50
5e1c5ff4 51struct gpio_bank {
03e128ca 52 struct list_head node;
92105bb7 53 void __iomem *base;
5e1c5ff4 54 u16 irq;
3ac4fa99
JY
55 u32 non_wakeup_gpios;
56 u32 enabled_non_wakeup_gpios;
6d62e216 57 struct gpio_regs context;
3ac4fa99 58 u32 saved_datain;
b144ff6f 59 u32 level_mask;
4318f36b 60 u32 toggle_mask;
4dbada2b 61 raw_spinlock_t lock;
52e31344 62 struct gpio_chip chip;
89db9482 63 struct clk *dbck;
058af1ea 64 u32 mod_usage;
fa365e4d 65 u32 irq_usage;
8865b9b6 66 u32 dbck_enable_mask;
72f83af9 67 bool dbck_enabled;
77640aab 68 struct device *dev;
d0d665a8 69 bool is_mpuio;
77640aab 70 bool dbck_flag;
0cde8d03 71 bool loses_context;
352a2d5b 72 bool context_valid;
5de62b86 73 int stride;
d5f46247 74 u32 width;
60a3437d 75 int context_loss_count;
2dc983c5
TKD
76 int power_mode;
77 bool workaround_enabled;
fa87931a 78
04ebcbd8 79 void (*set_dataout)(struct gpio_bank *bank, unsigned gpio, int enable);
60a3437d 80 int (*get_context_loss_count)(struct device *dev);
fa87931a
KH
81
82 struct omap_gpio_reg_offs *regs;
5e1c5ff4
TL
83};
84
c8eef65a 85#define GPIO_MOD_CTRL_BIT BIT(0)
5e1c5ff4 86
fa365e4d 87#define BANK_USED(bank) (bank->mod_usage || bank->irq_usage)
b1e9fec2 88#define LINE_USED(line, offset) (line & (BIT(offset)))
fa365e4d 89
3d009c8c
TL
90static void omap_gpio_unmask_irq(struct irq_data *d);
91
a0e827c6 92static inline struct gpio_bank *omap_irq_data_get_bank(struct irq_data *d)
ede4d7a5 93{
fb655f57
JMC
94 struct gpio_chip *chip = irq_data_get_irq_chip_data(d);
95 return container_of(chip, struct gpio_bank, chip);
25db711d
BC
96}
97
a0e827c6
JMC
98static void omap_set_gpio_direction(struct gpio_bank *bank, int gpio,
99 int is_input)
5e1c5ff4 100{
92105bb7 101 void __iomem *reg = bank->base;
5e1c5ff4
TL
102 u32 l;
103
fa87931a 104 reg += bank->regs->direction;
661553b9 105 l = readl_relaxed(reg);
5e1c5ff4 106 if (is_input)
b1e9fec2 107 l |= BIT(gpio);
5e1c5ff4 108 else
b1e9fec2 109 l &= ~(BIT(gpio));
661553b9 110 writel_relaxed(l, reg);
41d87cbd 111 bank->context.oe = l;
5e1c5ff4
TL
112}
113
fa87931a
KH
114
115/* set data out value using dedicate set/clear register */
04ebcbd8 116static void omap_set_gpio_dataout_reg(struct gpio_bank *bank, unsigned offset,
a0e827c6 117 int enable)
5e1c5ff4 118{
92105bb7 119 void __iomem *reg = bank->base;
04ebcbd8 120 u32 l = BIT(offset);
5e1c5ff4 121
2c836f7e 122 if (enable) {
fa87931a 123 reg += bank->regs->set_dataout;
2c836f7e
TKD
124 bank->context.dataout |= l;
125 } else {
fa87931a 126 reg += bank->regs->clr_dataout;
2c836f7e
TKD
127 bank->context.dataout &= ~l;
128 }
5e1c5ff4 129
661553b9 130 writel_relaxed(l, reg);
5e1c5ff4
TL
131}
132
fa87931a 133/* set data out value using mask register */
04ebcbd8 134static void omap_set_gpio_dataout_mask(struct gpio_bank *bank, unsigned offset,
a0e827c6 135 int enable)
5e1c5ff4 136{
fa87931a 137 void __iomem *reg = bank->base + bank->regs->dataout;
04ebcbd8 138 u32 gpio_bit = BIT(offset);
fa87931a 139 u32 l;
5e1c5ff4 140
661553b9 141 l = readl_relaxed(reg);
fa87931a
KH
142 if (enable)
143 l |= gpio_bit;
144 else
145 l &= ~gpio_bit;
661553b9 146 writel_relaxed(l, reg);
41d87cbd 147 bank->context.dataout = l;
5e1c5ff4
TL
148}
149
a0e827c6 150static int omap_get_gpio_datain(struct gpio_bank *bank, int offset)
b37c45b8 151{
fa87931a 152 void __iomem *reg = bank->base + bank->regs->datain;
b37c45b8 153
b1e9fec2 154 return (readl_relaxed(reg) & (BIT(offset))) != 0;
5e1c5ff4 155}
b37c45b8 156
a0e827c6 157static int omap_get_gpio_dataout(struct gpio_bank *bank, int offset)
b37c45b8 158{
fa87931a 159 void __iomem *reg = bank->base + bank->regs->dataout;
b37c45b8 160
b1e9fec2 161 return (readl_relaxed(reg) & (BIT(offset))) != 0;
b37c45b8
RQ
162}
163
a0e827c6 164static inline void omap_gpio_rmw(void __iomem *base, u32 reg, u32 mask, bool set)
ece9528e 165{
661553b9 166 int l = readl_relaxed(base + reg);
ece9528e 167
862ff640 168 if (set)
ece9528e
KH
169 l |= mask;
170 else
171 l &= ~mask;
172
661553b9 173 writel_relaxed(l, base + reg);
ece9528e 174}
92105bb7 175
a0e827c6 176static inline void omap_gpio_dbck_enable(struct gpio_bank *bank)
72f83af9
TKD
177{
178 if (bank->dbck_enable_mask && !bank->dbck_enabled) {
5d9452e7 179 clk_enable(bank->dbck);
72f83af9 180 bank->dbck_enabled = true;
9e303f22 181
661553b9 182 writel_relaxed(bank->dbck_enable_mask,
9e303f22 183 bank->base + bank->regs->debounce_en);
72f83af9
TKD
184 }
185}
186
a0e827c6 187static inline void omap_gpio_dbck_disable(struct gpio_bank *bank)
72f83af9
TKD
188{
189 if (bank->dbck_enable_mask && bank->dbck_enabled) {
9e303f22
GI
190 /*
191 * Disable debounce before cutting it's clock. If debounce is
192 * enabled but the clock is not, GPIO module seems to be unable
193 * to detect events and generate interrupts at least on OMAP3.
194 */
661553b9 195 writel_relaxed(0, bank->base + bank->regs->debounce_en);
9e303f22 196
5d9452e7 197 clk_disable(bank->dbck);
72f83af9
TKD
198 bank->dbck_enabled = false;
199 }
200}
201
168ef3d9 202/**
a0e827c6 203 * omap2_set_gpio_debounce - low level gpio debounce time
168ef3d9 204 * @bank: the gpio bank we're acting upon
4a58d229 205 * @offset: the gpio number on this @bank
168ef3d9
FB
206 * @debounce: debounce time to use
207 *
e85ec6c3
GS
208 * OMAP's debounce time is in 31us steps
209 * <debounce time> = (GPIO_DEBOUNCINGTIME[7:0].DEBOUNCETIME + 1) x 31
210 * so we need to convert and round up to the closest unit.
168ef3d9 211 */
4a58d229 212static void omap2_set_gpio_debounce(struct gpio_bank *bank, unsigned offset,
a0e827c6 213 unsigned debounce)
168ef3d9 214{
9942da0e 215 void __iomem *reg;
168ef3d9
FB
216 u32 val;
217 u32 l;
e85ec6c3 218 bool enable = !!debounce;
168ef3d9 219
77640aab
VC
220 if (!bank->dbck_flag)
221 return;
222
e85ec6c3
GS
223 if (enable) {
224 debounce = DIV_ROUND_UP(debounce, 31) - 1;
225 debounce &= OMAP4_GPIO_DEBOUNCINGTIME_MASK;
226 }
168ef3d9 227
4a58d229 228 l = BIT(offset);
168ef3d9 229
5d9452e7 230 clk_enable(bank->dbck);
9942da0e 231 reg = bank->base + bank->regs->debounce;
661553b9 232 writel_relaxed(debounce, reg);
168ef3d9 233
9942da0e 234 reg = bank->base + bank->regs->debounce_en;
661553b9 235 val = readl_relaxed(reg);
168ef3d9 236
e85ec6c3 237 if (enable)
168ef3d9 238 val |= l;
6fd9c421 239 else
168ef3d9 240 val &= ~l;
f7ec0b0b 241 bank->dbck_enable_mask = val;
168ef3d9 242
661553b9 243 writel_relaxed(val, reg);
5d9452e7 244 clk_disable(bank->dbck);
6fd9c421
TKD
245 /*
246 * Enable debounce clock per module.
247 * This call is mandatory because in omap_gpio_request() when
248 * *_runtime_get_sync() is called, _gpio_dbck_enable() within
249 * runtime callbck fails to turn on dbck because dbck_enable_mask
250 * used within _gpio_dbck_enable() is still not initialized at
251 * that point. Therefore we have to enable dbck here.
252 */
a0e827c6 253 omap_gpio_dbck_enable(bank);
ae547354
NM
254 if (bank->dbck_enable_mask) {
255 bank->context.debounce = debounce;
256 bank->context.debounce_en = val;
257 }
168ef3d9
FB
258}
259
c9c55d92 260/**
a0e827c6 261 * omap_clear_gpio_debounce - clear debounce settings for a gpio
c9c55d92 262 * @bank: the gpio bank we're acting upon
4a58d229 263 * @offset: the gpio number on this @bank
c9c55d92
JH
264 *
265 * If a gpio is using debounce, then clear the debounce enable bit and if
266 * this is the only gpio in this bank using debounce, then clear the debounce
267 * time too. The debounce clock will also be disabled when calling this function
268 * if this is the only gpio in the bank using debounce.
269 */
4a58d229 270static void omap_clear_gpio_debounce(struct gpio_bank *bank, unsigned offset)
c9c55d92 271{
4a58d229 272 u32 gpio_bit = BIT(offset);
c9c55d92
JH
273
274 if (!bank->dbck_flag)
275 return;
276
277 if (!(bank->dbck_enable_mask & gpio_bit))
278 return;
279
280 bank->dbck_enable_mask &= ~gpio_bit;
281 bank->context.debounce_en &= ~gpio_bit;
661553b9 282 writel_relaxed(bank->context.debounce_en,
c9c55d92
JH
283 bank->base + bank->regs->debounce_en);
284
285 if (!bank->dbck_enable_mask) {
286 bank->context.debounce = 0;
661553b9 287 writel_relaxed(bank->context.debounce, bank->base +
c9c55d92 288 bank->regs->debounce);
5d9452e7 289 clk_disable(bank->dbck);
c9c55d92
JH
290 bank->dbck_enabled = false;
291 }
292}
293
a0e827c6 294static inline void omap_set_gpio_trigger(struct gpio_bank *bank, int gpio,
00ece7e4 295 unsigned trigger)
5e1c5ff4 296{
3ac4fa99 297 void __iomem *base = bank->base;
b1e9fec2 298 u32 gpio_bit = BIT(gpio);
92105bb7 299
a0e827c6
JMC
300 omap_gpio_rmw(base, bank->regs->leveldetect0, gpio_bit,
301 trigger & IRQ_TYPE_LEVEL_LOW);
302 omap_gpio_rmw(base, bank->regs->leveldetect1, gpio_bit,
303 trigger & IRQ_TYPE_LEVEL_HIGH);
304 omap_gpio_rmw(base, bank->regs->risingdetect, gpio_bit,
305 trigger & IRQ_TYPE_EDGE_RISING);
306 omap_gpio_rmw(base, bank->regs->fallingdetect, gpio_bit,
307 trigger & IRQ_TYPE_EDGE_FALLING);
5e571f38 308
41d87cbd 309 bank->context.leveldetect0 =
661553b9 310 readl_relaxed(bank->base + bank->regs->leveldetect0);
41d87cbd 311 bank->context.leveldetect1 =
661553b9 312 readl_relaxed(bank->base + bank->regs->leveldetect1);
41d87cbd 313 bank->context.risingdetect =
661553b9 314 readl_relaxed(bank->base + bank->regs->risingdetect);
41d87cbd 315 bank->context.fallingdetect =
661553b9 316 readl_relaxed(bank->base + bank->regs->fallingdetect);
41d87cbd
TKD
317
318 if (likely(!(bank->non_wakeup_gpios & gpio_bit))) {
a0e827c6 319 omap_gpio_rmw(base, bank->regs->wkup_en, gpio_bit, trigger != 0);
41d87cbd 320 bank->context.wake_en =
661553b9 321 readl_relaxed(bank->base + bank->regs->wkup_en);
41d87cbd 322 }
5e571f38 323
55b220ca 324 /* This part needs to be executed always for OMAP{34xx, 44xx} */
5e571f38
TKD
325 if (!bank->regs->irqctrl) {
326 /* On omap24xx proceed only when valid GPIO bit is set */
327 if (bank->non_wakeup_gpios) {
328 if (!(bank->non_wakeup_gpios & gpio_bit))
329 goto exit;
330 }
331
699117a6
CW
332 /*
333 * Log the edge gpio and manually trigger the IRQ
334 * after resume if the input level changes
335 * to avoid irq lost during PER RET/OFF mode
336 * Applies for omap2 non-wakeup gpio and all omap3 gpios
337 */
338 if (trigger & IRQ_TYPE_EDGE_BOTH)
3ac4fa99
JY
339 bank->enabled_non_wakeup_gpios |= gpio_bit;
340 else
341 bank->enabled_non_wakeup_gpios &= ~gpio_bit;
342 }
5eb3bb9c 343
5e571f38 344exit:
9ea14d8c 345 bank->level_mask =
661553b9
VK
346 readl_relaxed(bank->base + bank->regs->leveldetect0) |
347 readl_relaxed(bank->base + bank->regs->leveldetect1);
92105bb7
TL
348}
349
9198bcd3 350#ifdef CONFIG_ARCH_OMAP1
4318f36b
CM
351/*
352 * This only applies to chips that can't do both rising and falling edge
353 * detection at once. For all other chips, this function is a noop.
354 */
a0e827c6 355static void omap_toggle_gpio_edge_triggering(struct gpio_bank *bank, int gpio)
4318f36b
CM
356{
357 void __iomem *reg = bank->base;
358 u32 l = 0;
359
5e571f38 360 if (!bank->regs->irqctrl)
4318f36b 361 return;
5e571f38
TKD
362
363 reg += bank->regs->irqctrl;
4318f36b 364
661553b9 365 l = readl_relaxed(reg);
4318f36b 366 if ((l >> gpio) & 1)
b1e9fec2 367 l &= ~(BIT(gpio));
4318f36b 368 else
b1e9fec2 369 l |= BIT(gpio);
4318f36b 370
661553b9 371 writel_relaxed(l, reg);
4318f36b 372}
5e571f38 373#else
a0e827c6 374static void omap_toggle_gpio_edge_triggering(struct gpio_bank *bank, int gpio) {}
9198bcd3 375#endif
4318f36b 376
a0e827c6
JMC
377static int omap_set_gpio_triggering(struct gpio_bank *bank, int gpio,
378 unsigned trigger)
92105bb7
TL
379{
380 void __iomem *reg = bank->base;
5e571f38 381 void __iomem *base = bank->base;
92105bb7 382 u32 l = 0;
5e1c5ff4 383
5e571f38 384 if (bank->regs->leveldetect0 && bank->regs->wkup_en) {
a0e827c6 385 omap_set_gpio_trigger(bank, gpio, trigger);
5e571f38
TKD
386 } else if (bank->regs->irqctrl) {
387 reg += bank->regs->irqctrl;
388
661553b9 389 l = readl_relaxed(reg);
29501577 390 if ((trigger & IRQ_TYPE_SENSE_MASK) == IRQ_TYPE_EDGE_BOTH)
b1e9fec2 391 bank->toggle_mask |= BIT(gpio);
6cab4860 392 if (trigger & IRQ_TYPE_EDGE_RISING)
b1e9fec2 393 l |= BIT(gpio);
6cab4860 394 else if (trigger & IRQ_TYPE_EDGE_FALLING)
b1e9fec2 395 l &= ~(BIT(gpio));
92105bb7 396 else
5e571f38
TKD
397 return -EINVAL;
398
661553b9 399 writel_relaxed(l, reg);
5e571f38 400 } else if (bank->regs->edgectrl1) {
5e1c5ff4 401 if (gpio & 0x08)
5e571f38 402 reg += bank->regs->edgectrl2;
5e1c5ff4 403 else
5e571f38
TKD
404 reg += bank->regs->edgectrl1;
405
5e1c5ff4 406 gpio &= 0x07;
661553b9 407 l = readl_relaxed(reg);
5e1c5ff4 408 l &= ~(3 << (gpio << 1));
6cab4860 409 if (trigger & IRQ_TYPE_EDGE_RISING)
6e60e79a 410 l |= 2 << (gpio << 1);
6cab4860 411 if (trigger & IRQ_TYPE_EDGE_FALLING)
b1e9fec2 412 l |= BIT(gpio << 1);
5e571f38
TKD
413
414 /* Enable wake-up during idle for dynamic tick */
a0e827c6 415 omap_gpio_rmw(base, bank->regs->wkup_en, BIT(gpio), trigger);
41d87cbd 416 bank->context.wake_en =
661553b9
VK
417 readl_relaxed(bank->base + bank->regs->wkup_en);
418 writel_relaxed(l, reg);
5e1c5ff4 419 }
92105bb7 420 return 0;
5e1c5ff4
TL
421}
422
a0e827c6 423static void omap_enable_gpio_module(struct gpio_bank *bank, unsigned offset)
fac7fa16
JMC
424{
425 if (bank->regs->pinctrl) {
426 void __iomem *reg = bank->base + bank->regs->pinctrl;
427
428 /* Claim the pin for MPU */
b1e9fec2 429 writel_relaxed(readl_relaxed(reg) | (BIT(offset)), reg);
fac7fa16
JMC
430 }
431
432 if (bank->regs->ctrl && !BANK_USED(bank)) {
433 void __iomem *reg = bank->base + bank->regs->ctrl;
434 u32 ctrl;
435
661553b9 436 ctrl = readl_relaxed(reg);
fac7fa16
JMC
437 /* Module is enabled, clocks are not gated */
438 ctrl &= ~GPIO_MOD_CTRL_BIT;
661553b9 439 writel_relaxed(ctrl, reg);
fac7fa16
JMC
440 bank->context.ctrl = ctrl;
441 }
442}
443
a0e827c6 444static void omap_disable_gpio_module(struct gpio_bank *bank, unsigned offset)
fac7fa16
JMC
445{
446 void __iomem *base = bank->base;
447
448 if (bank->regs->wkup_en &&
449 !LINE_USED(bank->mod_usage, offset) &&
450 !LINE_USED(bank->irq_usage, offset)) {
451 /* Disable wake-up during idle for dynamic tick */
a0e827c6 452 omap_gpio_rmw(base, bank->regs->wkup_en, BIT(offset), 0);
fac7fa16 453 bank->context.wake_en =
661553b9 454 readl_relaxed(bank->base + bank->regs->wkup_en);
fac7fa16
JMC
455 }
456
457 if (bank->regs->ctrl && !BANK_USED(bank)) {
458 void __iomem *reg = bank->base + bank->regs->ctrl;
459 u32 ctrl;
460
661553b9 461 ctrl = readl_relaxed(reg);
fac7fa16
JMC
462 /* Module is disabled, clocks are gated */
463 ctrl |= GPIO_MOD_CTRL_BIT;
661553b9 464 writel_relaxed(ctrl, reg);
fac7fa16
JMC
465 bank->context.ctrl = ctrl;
466 }
467}
468
b2b20045 469static int omap_gpio_is_input(struct gpio_bank *bank, unsigned offset)
fa365e4d
JMC
470{
471 void __iomem *reg = bank->base + bank->regs->direction;
472
b2b20045 473 return readl_relaxed(reg) & BIT(offset);
fa365e4d
JMC
474}
475
37e14ecf 476static void omap_gpio_init_irq(struct gpio_bank *bank, unsigned offset)
3d009c8c
TL
477{
478 if (!LINE_USED(bank->mod_usage, offset)) {
479 omap_enable_gpio_module(bank, offset);
480 omap_set_gpio_direction(bank, offset, 1);
481 }
37e14ecf 482 bank->irq_usage |= BIT(offset);
3d009c8c
TL
483}
484
a0e827c6 485static int omap_gpio_irq_type(struct irq_data *d, unsigned type)
5e1c5ff4 486{
a0e827c6 487 struct gpio_bank *bank = omap_irq_data_get_bank(d);
92105bb7 488 int retval;
a6472533 489 unsigned long flags;
ea5fbe8d 490 unsigned offset = d->hwirq;
92105bb7 491
e5c56ed3 492 if (type & ~IRQ_TYPE_SENSE_MASK)
6e60e79a 493 return -EINVAL;
e5c56ed3 494
9ea14d8c
TKD
495 if (!bank->regs->leveldetect0 &&
496 (type & (IRQ_TYPE_LEVEL_LOW|IRQ_TYPE_LEVEL_HIGH)))
92105bb7
TL
497 return -EINVAL;
498
1562e461
GS
499 if (!BANK_USED(bank))
500 pm_runtime_get_sync(bank->dev);
501
4dbada2b 502 raw_spin_lock_irqsave(&bank->lock, flags);
a0e827c6 503 retval = omap_set_gpio_triggering(bank, offset, type);
977bd8a9 504 if (retval) {
627c89b4 505 raw_spin_unlock_irqrestore(&bank->lock, flags);
1562e461 506 goto error;
977bd8a9 507 }
37e14ecf 508 omap_gpio_init_irq(bank, offset);
b2b20045 509 if (!omap_gpio_is_input(bank, offset)) {
4dbada2b 510 raw_spin_unlock_irqrestore(&bank->lock, flags);
1562e461
GS
511 retval = -EINVAL;
512 goto error;
fac7fa16 513 }
4dbada2b 514 raw_spin_unlock_irqrestore(&bank->lock, flags);
672e302e
KH
515
516 if (type & (IRQ_TYPE_LEVEL_LOW | IRQ_TYPE_LEVEL_HIGH))
43ec2e43 517 irq_set_handler_locked(d, handle_level_irq);
672e302e 518 else if (type & (IRQ_TYPE_EDGE_FALLING | IRQ_TYPE_EDGE_RISING))
43ec2e43 519 irq_set_handler_locked(d, handle_edge_irq);
672e302e 520
1562e461
GS
521 return 0;
522
523error:
524 if (!BANK_USED(bank))
525 pm_runtime_put(bank->dev);
92105bb7 526 return retval;
5e1c5ff4
TL
527}
528
a0e827c6 529static void omap_clear_gpio_irqbank(struct gpio_bank *bank, int gpio_mask)
5e1c5ff4 530{
92105bb7 531 void __iomem *reg = bank->base;
5e1c5ff4 532
eef4bec7 533 reg += bank->regs->irqstatus;
661553b9 534 writel_relaxed(gpio_mask, reg);
bee7930f
HD
535
536 /* Workaround for clearing DSP GPIO interrupts to allow retention */
eef4bec7
KH
537 if (bank->regs->irqstatus2) {
538 reg = bank->base + bank->regs->irqstatus2;
661553b9 539 writel_relaxed(gpio_mask, reg);
eef4bec7 540 }
bedfd154
RQ
541
542 /* Flush posted write for the irq status to avoid spurious interrupts */
661553b9 543 readl_relaxed(reg);
5e1c5ff4
TL
544}
545
9943f261
GS
546static inline void omap_clear_gpio_irqstatus(struct gpio_bank *bank,
547 unsigned offset)
5e1c5ff4 548{
9943f261 549 omap_clear_gpio_irqbank(bank, BIT(offset));
5e1c5ff4
TL
550}
551
a0e827c6 552static u32 omap_get_gpio_irqbank_mask(struct gpio_bank *bank)
ea6dedd7
ID
553{
554 void __iomem *reg = bank->base;
99c47707 555 u32 l;
b1e9fec2 556 u32 mask = (BIT(bank->width)) - 1;
ea6dedd7 557
28f3b5a0 558 reg += bank->regs->irqenable;
661553b9 559 l = readl_relaxed(reg);
28f3b5a0 560 if (bank->regs->irqenable_inv)
99c47707
ID
561 l = ~l;
562 l &= mask;
563 return l;
ea6dedd7
ID
564}
565
a0e827c6 566static void omap_enable_gpio_irqbank(struct gpio_bank *bank, int gpio_mask)
5e1c5ff4 567{
92105bb7 568 void __iomem *reg = bank->base;
5e1c5ff4
TL
569 u32 l;
570
28f3b5a0
KH
571 if (bank->regs->set_irqenable) {
572 reg += bank->regs->set_irqenable;
573 l = gpio_mask;
2a900eb7 574 bank->context.irqenable1 |= gpio_mask;
28f3b5a0
KH
575 } else {
576 reg += bank->regs->irqenable;
661553b9 577 l = readl_relaxed(reg);
28f3b5a0
KH
578 if (bank->regs->irqenable_inv)
579 l &= ~gpio_mask;
5e1c5ff4
TL
580 else
581 l |= gpio_mask;
2a900eb7 582 bank->context.irqenable1 = l;
28f3b5a0
KH
583 }
584
661553b9 585 writel_relaxed(l, reg);
28f3b5a0
KH
586}
587
a0e827c6 588static void omap_disable_gpio_irqbank(struct gpio_bank *bank, int gpio_mask)
28f3b5a0
KH
589{
590 void __iomem *reg = bank->base;
591 u32 l;
592
593 if (bank->regs->clr_irqenable) {
594 reg += bank->regs->clr_irqenable;
5e1c5ff4 595 l = gpio_mask;
2a900eb7 596 bank->context.irqenable1 &= ~gpio_mask;
28f3b5a0
KH
597 } else {
598 reg += bank->regs->irqenable;
661553b9 599 l = readl_relaxed(reg);
28f3b5a0 600 if (bank->regs->irqenable_inv)
56739a69 601 l |= gpio_mask;
92105bb7 602 else
28f3b5a0 603 l &= ~gpio_mask;
2a900eb7 604 bank->context.irqenable1 = l;
5e1c5ff4 605 }
28f3b5a0 606
661553b9 607 writel_relaxed(l, reg);
5e1c5ff4
TL
608}
609
9943f261
GS
610static inline void omap_set_gpio_irqenable(struct gpio_bank *bank,
611 unsigned offset, int enable)
5e1c5ff4 612{
8276536c 613 if (enable)
9943f261 614 omap_enable_gpio_irqbank(bank, BIT(offset));
8276536c 615 else
9943f261 616 omap_disable_gpio_irqbank(bank, BIT(offset));
5e1c5ff4
TL
617}
618
92105bb7
TL
619/*
620 * Note that ENAWAKEUP needs to be enabled in GPIO_SYSCONFIG register.
621 * 1510 does not seem to have a wake-up register. If JTAG is connected
622 * to the target, system will wake up always on GPIO events. While
623 * system is running all registered GPIO interrupts need to have wake-up
624 * enabled. When system is suspended, only selected GPIO interrupts need
625 * to have wake-up enabled.
626 */
9943f261
GS
627static int omap_set_gpio_wakeup(struct gpio_bank *bank, unsigned offset,
628 int enable)
92105bb7 629{
9943f261 630 u32 gpio_bit = BIT(offset);
f64ad1a0 631 unsigned long flags;
a6472533 632
f64ad1a0 633 if (bank->non_wakeup_gpios & gpio_bit) {
862ff640 634 dev_err(bank->dev,
9943f261
GS
635 "Unable to modify wakeup on non-wakeup GPIO%d\n",
636 offset);
92105bb7
TL
637 return -EINVAL;
638 }
f64ad1a0 639
4dbada2b 640 raw_spin_lock_irqsave(&bank->lock, flags);
f64ad1a0 641 if (enable)
0aa27273 642 bank->context.wake_en |= gpio_bit;
f64ad1a0 643 else
0aa27273 644 bank->context.wake_en &= ~gpio_bit;
f64ad1a0 645
661553b9 646 writel_relaxed(bank->context.wake_en, bank->base + bank->regs->wkup_en);
4dbada2b 647 raw_spin_unlock_irqrestore(&bank->lock, flags);
f64ad1a0
KH
648
649 return 0;
92105bb7
TL
650}
651
652/* Use disable_irq_wake() and enable_irq_wake() functions from drivers */
a0e827c6 653static int omap_gpio_wake_enable(struct irq_data *d, unsigned int enable)
92105bb7 654{
a0e827c6 655 struct gpio_bank *bank = omap_irq_data_get_bank(d);
9943f261 656 unsigned offset = d->hwirq;
92105bb7 657
9943f261 658 return omap_set_gpio_wakeup(bank, offset, enable);
92105bb7
TL
659}
660
3ff164e1 661static int omap_gpio_request(struct gpio_chip *chip, unsigned offset)
5e1c5ff4 662{
3ff164e1 663 struct gpio_bank *bank = container_of(chip, struct gpio_bank, chip);
a6472533 664 unsigned long flags;
52e31344 665
55b93c32
TKD
666 /*
667 * If this is the first gpio_request for the bank,
668 * enable the bank module.
669 */
fa365e4d 670 if (!BANK_USED(bank))
55b93c32 671 pm_runtime_get_sync(bank->dev);
92105bb7 672
4dbada2b 673 raw_spin_lock_irqsave(&bank->lock, flags);
c3518172 674 omap_enable_gpio_module(bank, offset);
b1e9fec2 675 bank->mod_usage |= BIT(offset);
4dbada2b 676 raw_spin_unlock_irqrestore(&bank->lock, flags);
5e1c5ff4
TL
677
678 return 0;
679}
680
3ff164e1 681static void omap_gpio_free(struct gpio_chip *chip, unsigned offset)
5e1c5ff4 682{
3ff164e1 683 struct gpio_bank *bank = container_of(chip, struct gpio_bank, chip);
a6472533 684 unsigned long flags;
5e1c5ff4 685
4dbada2b 686 raw_spin_lock_irqsave(&bank->lock, flags);
b1e9fec2 687 bank->mod_usage &= ~(BIT(offset));
5f982c70
GS
688 if (!LINE_USED(bank->irq_usage, offset)) {
689 omap_set_gpio_direction(bank, offset, 1);
690 omap_clear_gpio_debounce(bank, offset);
691 }
a0e827c6 692 omap_disable_gpio_module(bank, offset);
4dbada2b 693 raw_spin_unlock_irqrestore(&bank->lock, flags);
55b93c32
TKD
694
695 /*
696 * If this is the last gpio to be freed in the bank,
697 * disable the bank module.
698 */
fa365e4d 699 if (!BANK_USED(bank))
55b93c32 700 pm_runtime_put(bank->dev);
5e1c5ff4
TL
701}
702
703/*
704 * We need to unmask the GPIO bank interrupt as soon as possible to
705 * avoid missing GPIO interrupts for other lines in the bank.
706 * Then we need to mask-read-clear-unmask the triggered GPIO lines
707 * in the bank to avoid missing nested interrupts for a GPIO line.
708 * If we wait to unmask individual GPIO lines in the bank after the
709 * line's interrupt handler has been run, we may miss some nested
710 * interrupts.
711 */
bd0b9ac4 712static void omap_gpio_irq_handler(struct irq_desc *desc)
5e1c5ff4 713{
92105bb7 714 void __iomem *isr_reg = NULL;
5e1c5ff4 715 u32 isr;
3513cdec 716 unsigned int bit;
5e1c5ff4 717 struct gpio_bank *bank;
ea6dedd7 718 int unmasked = 0;
fb655f57 719 struct irq_chip *irqchip = irq_desc_get_chip(desc);
476f8b4c 720 struct gpio_chip *chip = irq_desc_get_handler_data(desc);
235f1eb1 721 unsigned long lock_flags;
5e1c5ff4 722
fb655f57 723 chained_irq_enter(irqchip, desc);
5e1c5ff4 724
fb655f57 725 bank = container_of(chip, struct gpio_bank, chip);
eef4bec7 726 isr_reg = bank->base + bank->regs->irqstatus;
55b93c32 727 pm_runtime_get_sync(bank->dev);
b1cc4c55
EK
728
729 if (WARN_ON(!isr_reg))
730 goto exit;
731
e83507b7 732 while (1) {
6e60e79a 733 u32 isr_saved, level_mask = 0;
ea6dedd7 734 u32 enabled;
6e60e79a 735
235f1eb1
GS
736 raw_spin_lock_irqsave(&bank->lock, lock_flags);
737
a0e827c6 738 enabled = omap_get_gpio_irqbank_mask(bank);
661553b9 739 isr_saved = isr = readl_relaxed(isr_reg) & enabled;
6e60e79a 740
9ea14d8c 741 if (bank->level_mask)
b144ff6f 742 level_mask = bank->level_mask & enabled;
6e60e79a
TL
743
744 /* clear edge sensitive interrupts before handler(s) are
745 called so that we don't miss any interrupt occurred while
746 executing them */
a0e827c6
JMC
747 omap_disable_gpio_irqbank(bank, isr_saved & ~level_mask);
748 omap_clear_gpio_irqbank(bank, isr_saved & ~level_mask);
749 omap_enable_gpio_irqbank(bank, isr_saved & ~level_mask);
6e60e79a 750
235f1eb1
GS
751 raw_spin_unlock_irqrestore(&bank->lock, lock_flags);
752
6e60e79a
TL
753 /* if there is only edge sensitive GPIO pin interrupts
754 configured, we could unmask GPIO bank interrupt immediately */
ea6dedd7
ID
755 if (!level_mask && !unmasked) {
756 unmasked = 1;
fb655f57 757 chained_irq_exit(irqchip, desc);
ea6dedd7 758 }
92105bb7
TL
759
760 if (!isr)
761 break;
762
3513cdec
JH
763 while (isr) {
764 bit = __ffs(isr);
b1e9fec2 765 isr &= ~(BIT(bit));
25db711d 766
235f1eb1 767 raw_spin_lock_irqsave(&bank->lock, lock_flags);
4318f36b
CM
768 /*
769 * Some chips can't respond to both rising and falling
770 * at the same time. If this irq was requested with
771 * both flags, we need to flip the ICR data for the IRQ
772 * to respond to the IRQ for the opposite direction.
773 * This will be indicated in the bank toggle_mask.
774 */
b1e9fec2 775 if (bank->toggle_mask & (BIT(bit)))
a0e827c6 776 omap_toggle_gpio_edge_triggering(bank, bit);
4318f36b 777
235f1eb1
GS
778 raw_spin_unlock_irqrestore(&bank->lock, lock_flags);
779
fb655f57
JMC
780 generic_handle_irq(irq_find_mapping(bank->chip.irqdomain,
781 bit));
92105bb7 782 }
1a8bfa1e 783 }
ea6dedd7
ID
784 /* if bank has any level sensitive GPIO pin interrupt
785 configured, we must unmask the bank interrupt only after
786 handler(s) are executed in order to avoid spurious bank
787 interrupt */
b1cc4c55 788exit:
ea6dedd7 789 if (!unmasked)
fb655f57 790 chained_irq_exit(irqchip, desc);
55b93c32 791 pm_runtime_put(bank->dev);
5e1c5ff4
TL
792}
793
3d009c8c
TL
794static unsigned int omap_gpio_irq_startup(struct irq_data *d)
795{
796 struct gpio_bank *bank = omap_irq_data_get_bank(d);
3d009c8c 797 unsigned long flags;
37e14ecf 798 unsigned offset = d->hwirq;
3d009c8c
TL
799
800 if (!BANK_USED(bank))
801 pm_runtime_get_sync(bank->dev);
802
4dbada2b 803 raw_spin_lock_irqsave(&bank->lock, flags);
121dcb76
GS
804
805 if (!LINE_USED(bank->mod_usage, offset))
806 omap_set_gpio_direction(bank, offset, 1);
807 else if (!omap_gpio_is_input(bank, offset))
808 goto err;
809 omap_enable_gpio_module(bank, offset);
810 bank->irq_usage |= BIT(offset);
811
4dbada2b 812 raw_spin_unlock_irqrestore(&bank->lock, flags);
3d009c8c
TL
813 omap_gpio_unmask_irq(d);
814
815 return 0;
121dcb76 816err:
4dbada2b 817 raw_spin_unlock_irqrestore(&bank->lock, flags);
121dcb76
GS
818 if (!BANK_USED(bank))
819 pm_runtime_put(bank->dev);
820 return -EINVAL;
3d009c8c
TL
821}
822
a0e827c6 823static void omap_gpio_irq_shutdown(struct irq_data *d)
4196dd6b 824{
a0e827c6 825 struct gpio_bank *bank = omap_irq_data_get_bank(d);
85ec7b97 826 unsigned long flags;
9943f261 827 unsigned offset = d->hwirq;
4196dd6b 828
4dbada2b 829 raw_spin_lock_irqsave(&bank->lock, flags);
b1e9fec2 830 bank->irq_usage &= ~(BIT(offset));
6e96c1b5
GS
831 omap_set_gpio_irqenable(bank, offset, 0);
832 omap_clear_gpio_irqstatus(bank, offset);
833 omap_set_gpio_triggering(bank, offset, IRQ_TYPE_NONE);
834 if (!LINE_USED(bank->mod_usage, offset))
835 omap_clear_gpio_debounce(bank, offset);
a0e827c6 836 omap_disable_gpio_module(bank, offset);
4dbada2b 837 raw_spin_unlock_irqrestore(&bank->lock, flags);
fac7fa16
JMC
838
839 /*
840 * If this is the last IRQ to be freed in the bank,
841 * disable the bank module.
842 */
843 if (!BANK_USED(bank))
844 pm_runtime_put(bank->dev);
4196dd6b
TL
845}
846
a0e827c6 847static void omap_gpio_ack_irq(struct irq_data *d)
5e1c5ff4 848{
a0e827c6 849 struct gpio_bank *bank = omap_irq_data_get_bank(d);
9943f261 850 unsigned offset = d->hwirq;
5e1c5ff4 851
9943f261 852 omap_clear_gpio_irqstatus(bank, offset);
5e1c5ff4
TL
853}
854
a0e827c6 855static void omap_gpio_mask_irq(struct irq_data *d)
5e1c5ff4 856{
a0e827c6 857 struct gpio_bank *bank = omap_irq_data_get_bank(d);
9943f261 858 unsigned offset = d->hwirq;
85ec7b97 859 unsigned long flags;
5e1c5ff4 860
4dbada2b 861 raw_spin_lock_irqsave(&bank->lock, flags);
9943f261
GS
862 omap_set_gpio_irqenable(bank, offset, 0);
863 omap_set_gpio_triggering(bank, offset, IRQ_TYPE_NONE);
4dbada2b 864 raw_spin_unlock_irqrestore(&bank->lock, flags);
5e1c5ff4
TL
865}
866
a0e827c6 867static void omap_gpio_unmask_irq(struct irq_data *d)
5e1c5ff4 868{
a0e827c6 869 struct gpio_bank *bank = omap_irq_data_get_bank(d);
9943f261 870 unsigned offset = d->hwirq;
8c04a176 871 u32 trigger = irqd_get_trigger_type(d);
85ec7b97 872 unsigned long flags;
55b6019a 873
4dbada2b 874 raw_spin_lock_irqsave(&bank->lock, flags);
55b6019a 875 if (trigger)
9943f261 876 omap_set_gpio_triggering(bank, offset, trigger);
b144ff6f
KH
877
878 /* For level-triggered GPIOs, the clearing must be done after
879 * the HW source is cleared, thus after the handler has run */
9943f261
GS
880 if (bank->level_mask & BIT(offset)) {
881 omap_set_gpio_irqenable(bank, offset, 0);
882 omap_clear_gpio_irqstatus(bank, offset);
b144ff6f 883 }
5e1c5ff4 884
9943f261 885 omap_set_gpio_irqenable(bank, offset, 1);
4dbada2b 886 raw_spin_unlock_irqrestore(&bank->lock, flags);
5e1c5ff4
TL
887}
888
e5c56ed3
DB
889/*---------------------------------------------------------------------*/
890
79ee031f 891static int omap_mpuio_suspend_noirq(struct device *dev)
11a78b79 892{
79ee031f 893 struct platform_device *pdev = to_platform_device(dev);
11a78b79 894 struct gpio_bank *bank = platform_get_drvdata(pdev);
5de62b86
TL
895 void __iomem *mask_reg = bank->base +
896 OMAP_MPUIO_GPIO_MASKIT / bank->stride;
a6472533 897 unsigned long flags;
11a78b79 898
4dbada2b 899 raw_spin_lock_irqsave(&bank->lock, flags);
661553b9 900 writel_relaxed(0xffff & ~bank->context.wake_en, mask_reg);
4dbada2b 901 raw_spin_unlock_irqrestore(&bank->lock, flags);
11a78b79
DB
902
903 return 0;
904}
905
79ee031f 906static int omap_mpuio_resume_noirq(struct device *dev)
11a78b79 907{
79ee031f 908 struct platform_device *pdev = to_platform_device(dev);
11a78b79 909 struct gpio_bank *bank = platform_get_drvdata(pdev);
5de62b86
TL
910 void __iomem *mask_reg = bank->base +
911 OMAP_MPUIO_GPIO_MASKIT / bank->stride;
a6472533 912 unsigned long flags;
11a78b79 913
4dbada2b 914 raw_spin_lock_irqsave(&bank->lock, flags);
661553b9 915 writel_relaxed(bank->context.wake_en, mask_reg);
4dbada2b 916 raw_spin_unlock_irqrestore(&bank->lock, flags);
11a78b79
DB
917
918 return 0;
919}
920
47145210 921static const struct dev_pm_ops omap_mpuio_dev_pm_ops = {
79ee031f
MD
922 .suspend_noirq = omap_mpuio_suspend_noirq,
923 .resume_noirq = omap_mpuio_resume_noirq,
924};
925
3c437ffd 926/* use platform_driver for this. */
11a78b79 927static struct platform_driver omap_mpuio_driver = {
11a78b79
DB
928 .driver = {
929 .name = "mpuio",
79ee031f 930 .pm = &omap_mpuio_dev_pm_ops,
11a78b79
DB
931 },
932};
933
934static struct platform_device omap_mpuio_device = {
935 .name = "mpuio",
936 .id = -1,
937 .dev = {
938 .driver = &omap_mpuio_driver.driver,
939 }
940 /* could list the /proc/iomem resources */
941};
942
a0e827c6 943static inline void omap_mpuio_init(struct gpio_bank *bank)
11a78b79 944{
77640aab 945 platform_set_drvdata(&omap_mpuio_device, bank);
fcf126d8 946
11a78b79
DB
947 if (platform_driver_register(&omap_mpuio_driver) == 0)
948 (void) platform_device_register(&omap_mpuio_device);
949}
950
e5c56ed3 951/*---------------------------------------------------------------------*/
5e1c5ff4 952
a0e827c6 953static int omap_gpio_get_direction(struct gpio_chip *chip, unsigned offset)
9370084e
YY
954{
955 struct gpio_bank *bank;
956 unsigned long flags;
957 void __iomem *reg;
958 int dir;
959
960 bank = container_of(chip, struct gpio_bank, chip);
961 reg = bank->base + bank->regs->direction;
4dbada2b 962 raw_spin_lock_irqsave(&bank->lock, flags);
9370084e 963 dir = !!(readl_relaxed(reg) & BIT(offset));
4dbada2b 964 raw_spin_unlock_irqrestore(&bank->lock, flags);
9370084e
YY
965 return dir;
966}
967
a0e827c6 968static int omap_gpio_input(struct gpio_chip *chip, unsigned offset)
52e31344
DB
969{
970 struct gpio_bank *bank;
971 unsigned long flags;
972
973 bank = container_of(chip, struct gpio_bank, chip);
4dbada2b 974 raw_spin_lock_irqsave(&bank->lock, flags);
a0e827c6 975 omap_set_gpio_direction(bank, offset, 1);
4dbada2b 976 raw_spin_unlock_irqrestore(&bank->lock, flags);
52e31344
DB
977 return 0;
978}
979
a0e827c6 980static int omap_gpio_get(struct gpio_chip *chip, unsigned offset)
52e31344 981{
b37c45b8 982 struct gpio_bank *bank;
b37c45b8 983
a8be8daf 984 bank = container_of(chip, struct gpio_bank, chip);
b37c45b8 985
b2b20045 986 if (omap_gpio_is_input(bank, offset))
a0e827c6 987 return omap_get_gpio_datain(bank, offset);
b37c45b8 988 else
a0e827c6 989 return omap_get_gpio_dataout(bank, offset);
52e31344
DB
990}
991
a0e827c6 992static int omap_gpio_output(struct gpio_chip *chip, unsigned offset, int value)
52e31344
DB
993{
994 struct gpio_bank *bank;
995 unsigned long flags;
996
997 bank = container_of(chip, struct gpio_bank, chip);
4dbada2b 998 raw_spin_lock_irqsave(&bank->lock, flags);
fa87931a 999 bank->set_dataout(bank, offset, value);
a0e827c6 1000 omap_set_gpio_direction(bank, offset, 0);
4dbada2b 1001 raw_spin_unlock_irqrestore(&bank->lock, flags);
2f56e0a5 1002 return 0;
52e31344
DB
1003}
1004
a0e827c6
JMC
1005static int omap_gpio_debounce(struct gpio_chip *chip, unsigned offset,
1006 unsigned debounce)
168ef3d9
FB
1007{
1008 struct gpio_bank *bank;
1009 unsigned long flags;
1010
1011 bank = container_of(chip, struct gpio_bank, chip);
77640aab 1012
4dbada2b 1013 raw_spin_lock_irqsave(&bank->lock, flags);
a0e827c6 1014 omap2_set_gpio_debounce(bank, offset, debounce);
4dbada2b 1015 raw_spin_unlock_irqrestore(&bank->lock, flags);
168ef3d9
FB
1016
1017 return 0;
1018}
1019
a0e827c6 1020static void omap_gpio_set(struct gpio_chip *chip, unsigned offset, int value)
52e31344
DB
1021{
1022 struct gpio_bank *bank;
1023 unsigned long flags;
1024
1025 bank = container_of(chip, struct gpio_bank, chip);
4dbada2b 1026 raw_spin_lock_irqsave(&bank->lock, flags);
fa87931a 1027 bank->set_dataout(bank, offset, value);
4dbada2b 1028 raw_spin_unlock_irqrestore(&bank->lock, flags);
52e31344
DB
1029}
1030
1031/*---------------------------------------------------------------------*/
1032
9a748053 1033static void __init omap_gpio_show_rev(struct gpio_bank *bank)
9f7065da 1034{
e5ff4440 1035 static bool called;
9f7065da
TL
1036 u32 rev;
1037
e5ff4440 1038 if (called || bank->regs->revision == USHRT_MAX)
9f7065da
TL
1039 return;
1040
661553b9 1041 rev = readw_relaxed(bank->base + bank->regs->revision);
e5ff4440 1042 pr_info("OMAP GPIO hardware version %d.%d\n",
9f7065da 1043 (rev >> 4) & 0x0f, rev & 0x0f);
e5ff4440
KH
1044
1045 called = true;
9f7065da
TL
1046}
1047
03e128ca 1048static void omap_gpio_mod_init(struct gpio_bank *bank)
2fae7fbe 1049{
ab985f0f
TKD
1050 void __iomem *base = bank->base;
1051 u32 l = 0xffffffff;
2fae7fbe 1052
ab985f0f
TKD
1053 if (bank->width == 16)
1054 l = 0xffff;
1055
d0d665a8 1056 if (bank->is_mpuio) {
661553b9 1057 writel_relaxed(l, bank->base + bank->regs->irqenable);
ab985f0f 1058 return;
2fae7fbe 1059 }
ab985f0f 1060
a0e827c6
JMC
1061 omap_gpio_rmw(base, bank->regs->irqenable, l,
1062 bank->regs->irqenable_inv);
1063 omap_gpio_rmw(base, bank->regs->irqstatus, l,
1064 !bank->regs->irqenable_inv);
ab985f0f 1065 if (bank->regs->debounce_en)
661553b9 1066 writel_relaxed(0, base + bank->regs->debounce_en);
ab985f0f 1067
2dc983c5 1068 /* Save OE default value (0xffffffff) in the context */
661553b9 1069 bank->context.oe = readl_relaxed(bank->base + bank->regs->direction);
ab985f0f
TKD
1070 /* Initialize interface clk ungated, module enabled */
1071 if (bank->regs->ctrl)
661553b9 1072 writel_relaxed(0, base + bank->regs->ctrl);
2fae7fbe
VC
1073}
1074
46824e22 1075static int omap_gpio_chip_init(struct gpio_bank *bank, struct irq_chip *irqc)
2fae7fbe 1076{
2fae7fbe 1077 static int gpio;
fb655f57 1078 int irq_base = 0;
6ef7f385 1079 int ret;
2fae7fbe 1080
2fae7fbe
VC
1081 /*
1082 * REVISIT eventually switch from OMAP-specific gpio structs
1083 * over to the generic ones
1084 */
1085 bank->chip.request = omap_gpio_request;
1086 bank->chip.free = omap_gpio_free;
a0e827c6
JMC
1087 bank->chip.get_direction = omap_gpio_get_direction;
1088 bank->chip.direction_input = omap_gpio_input;
1089 bank->chip.get = omap_gpio_get;
1090 bank->chip.direction_output = omap_gpio_output;
1091 bank->chip.set_debounce = omap_gpio_debounce;
1092 bank->chip.set = omap_gpio_set;
d0d665a8 1093 if (bank->is_mpuio) {
2fae7fbe 1094 bank->chip.label = "mpuio";
6ed87c5b
TKD
1095 if (bank->regs->wkup_en)
1096 bank->chip.dev = &omap_mpuio_device.dev;
2fae7fbe
VC
1097 bank->chip.base = OMAP_MPUIO(0);
1098 } else {
1099 bank->chip.label = "gpio";
1100 bank->chip.base = gpio;
2fae7fbe 1101 }
d5f46247 1102 bank->chip.ngpio = bank->width;
2fae7fbe 1103
6ef7f385
JMC
1104 ret = gpiochip_add(&bank->chip);
1105 if (ret) {
fb655f57 1106 dev_err(bank->dev, "Could not register gpio chip %d\n", ret);
6ef7f385
JMC
1107 return ret;
1108 }
2fae7fbe 1109
46d4f7c2
TL
1110 if (!bank->is_mpuio)
1111 gpio += bank->width;
1112
fb655f57
JMC
1113#ifdef CONFIG_ARCH_OMAP1
1114 /*
1115 * REVISIT: Once we have OMAP1 supporting SPARSE_IRQ, we can drop
1116 * irq_alloc_descs() since a base IRQ offset will no longer be needed.
1117 */
1118 irq_base = irq_alloc_descs(-1, 0, bank->width, 0);
1119 if (irq_base < 0) {
1120 dev_err(bank->dev, "Couldn't allocate IRQ numbers\n");
1121 return -ENODEV;
1122 }
1123#endif
1124
d2d05c65
TL
1125 /* MPUIO is a bit different, reading IRQ status clears it */
1126 if (bank->is_mpuio) {
1127 irqc->irq_ack = dummy_irq_chip.irq_ack;
1128 irqc->irq_mask = irq_gc_mask_set_bit;
1129 irqc->irq_unmask = irq_gc_mask_clr_bit;
1130 if (!bank->regs->wkup_en)
1131 irqc->irq_set_wake = NULL;
1132 }
1133
46824e22 1134 ret = gpiochip_irqchip_add(&bank->chip, irqc,
a0e827c6 1135 irq_base, omap_gpio_irq_handler,
fb655f57
JMC
1136 IRQ_TYPE_NONE);
1137
1138 if (ret) {
1139 dev_err(bank->dev, "Couldn't add irqchip to gpiochip %d\n", ret);
da26d5d8 1140 gpiochip_remove(&bank->chip);
fb655f57
JMC
1141 return -ENODEV;
1142 }
1143
46824e22 1144 gpiochip_set_chained_irqchip(&bank->chip, irqc,
a0e827c6 1145 bank->irq, omap_gpio_irq_handler);
fb655f57 1146
fb655f57 1147 return 0;
2fae7fbe
VC
1148}
1149
384ebe1c
BC
1150static const struct of_device_id omap_gpio_match[];
1151
3836309d 1152static int omap_gpio_probe(struct platform_device *pdev)
5e1c5ff4 1153{
862ff640 1154 struct device *dev = &pdev->dev;
384ebe1c
BC
1155 struct device_node *node = dev->of_node;
1156 const struct of_device_id *match;
f6817a2c 1157 const struct omap_gpio_platform_data *pdata;
77640aab 1158 struct resource *res;
5e1c5ff4 1159 struct gpio_bank *bank;
46824e22 1160 struct irq_chip *irqc;
6ef7f385 1161 int ret;
5e1c5ff4 1162
384ebe1c
BC
1163 match = of_match_device(of_match_ptr(omap_gpio_match), dev);
1164
e56aee18 1165 pdata = match ? match->data : dev_get_platdata(dev);
384ebe1c 1166 if (!pdata)
96751fcb 1167 return -EINVAL;
5492fb1a 1168
086d585f 1169 bank = devm_kzalloc(dev, sizeof(struct gpio_bank), GFP_KERNEL);
03e128ca 1170 if (!bank) {
862ff640 1171 dev_err(dev, "Memory alloc failed\n");
96751fcb 1172 return -ENOMEM;
03e128ca 1173 }
92105bb7 1174
46824e22
NM
1175 irqc = devm_kzalloc(dev, sizeof(*irqc), GFP_KERNEL);
1176 if (!irqc)
1177 return -ENOMEM;
1178
3d009c8c 1179 irqc->irq_startup = omap_gpio_irq_startup,
46824e22
NM
1180 irqc->irq_shutdown = omap_gpio_irq_shutdown,
1181 irqc->irq_ack = omap_gpio_ack_irq,
1182 irqc->irq_mask = omap_gpio_mask_irq,
1183 irqc->irq_unmask = omap_gpio_unmask_irq,
1184 irqc->irq_set_type = omap_gpio_irq_type,
1185 irqc->irq_set_wake = omap_gpio_wake_enable,
1186 irqc->name = dev_name(&pdev->dev);
1187
89d18e3a
GS
1188 bank->irq = platform_get_irq(pdev, 0);
1189 if (bank->irq <= 0) {
1190 if (!bank->irq)
1191 bank->irq = -ENXIO;
1192 if (bank->irq != -EPROBE_DEFER)
1193 dev_err(dev,
1194 "can't get irq resource ret=%d\n", bank->irq);
1195 return bank->irq;
44169075 1196 }
5e1c5ff4 1197
862ff640 1198 bank->dev = dev;
fb655f57 1199 bank->chip.dev = dev;
c23837ce 1200 bank->chip.owner = THIS_MODULE;
77640aab 1201 bank->dbck_flag = pdata->dbck_flag;
5de62b86 1202 bank->stride = pdata->bank_stride;
d5f46247 1203 bank->width = pdata->bank_width;
d0d665a8 1204 bank->is_mpuio = pdata->is_mpuio;
803a2434 1205 bank->non_wakeup_gpios = pdata->non_wakeup_gpios;
fa87931a 1206 bank->regs = pdata->regs;
384ebe1c
BC
1207#ifdef CONFIG_OF_GPIO
1208 bank->chip.of_node = of_node_get(node);
1209#endif
a2797bea
JH
1210 if (node) {
1211 if (!of_property_read_bool(node, "ti,gpio-always-on"))
1212 bank->loses_context = true;
1213 } else {
1214 bank->loses_context = pdata->loses_context;
352a2d5b
JH
1215
1216 if (bank->loses_context)
1217 bank->get_context_loss_count =
1218 pdata->get_context_loss_count;
384ebe1c
BC
1219 }
1220
fa87931a 1221 if (bank->regs->set_dataout && bank->regs->clr_dataout)
a0e827c6 1222 bank->set_dataout = omap_set_gpio_dataout_reg;
fa87931a 1223 else
a0e827c6 1224 bank->set_dataout = omap_set_gpio_dataout_mask;
9f7065da 1225
4dbada2b 1226 raw_spin_lock_init(&bank->lock);
9f7065da 1227
77640aab
VC
1228 /* Static mapping, never released */
1229 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
717f70e3
JH
1230 bank->base = devm_ioremap_resource(dev, res);
1231 if (IS_ERR(bank->base)) {
717f70e3 1232 return PTR_ERR(bank->base);
5e1c5ff4
TL
1233 }
1234
5d9452e7
GS
1235 if (bank->dbck_flag) {
1236 bank->dbck = devm_clk_get(bank->dev, "dbclk");
1237 if (IS_ERR(bank->dbck)) {
1238 dev_err(bank->dev,
1239 "Could not get gpio dbck. Disable debounce\n");
1240 bank->dbck_flag = false;
1241 } else {
1242 clk_prepare(bank->dbck);
1243 }
1244 }
1245
065cd795
TKD
1246 platform_set_drvdata(pdev, bank);
1247
77640aab 1248 pm_runtime_enable(bank->dev);
55b93c32 1249 pm_runtime_irq_safe(bank->dev);
77640aab
VC
1250 pm_runtime_get_sync(bank->dev);
1251
d0d665a8 1252 if (bank->is_mpuio)
a0e827c6 1253 omap_mpuio_init(bank);
ab985f0f 1254
03e128ca 1255 omap_gpio_mod_init(bank);
6ef7f385 1256
46824e22 1257 ret = omap_gpio_chip_init(bank, irqc);
5e606abe
TL
1258 if (ret) {
1259 pm_runtime_put_sync(bank->dev);
1260 pm_runtime_disable(bank->dev);
6ef7f385 1261 return ret;
5e606abe 1262 }
6ef7f385 1263
9a748053 1264 omap_gpio_show_rev(bank);
9f7065da 1265
55b93c32
TKD
1266 pm_runtime_put(bank->dev);
1267
03e128ca 1268 list_add_tail(&bank->node, &omap_gpio_list);
77640aab 1269
879fe324 1270 return 0;
5e1c5ff4
TL
1271}
1272
cac089f9
TL
1273static int omap_gpio_remove(struct platform_device *pdev)
1274{
1275 struct gpio_bank *bank = platform_get_drvdata(pdev);
1276
1277 list_del(&bank->node);
1278 gpiochip_remove(&bank->chip);
1279 pm_runtime_disable(bank->dev);
5d9452e7
GS
1280 if (bank->dbck_flag)
1281 clk_unprepare(bank->dbck);
cac089f9
TL
1282
1283 return 0;
1284}
1285
55b93c32
TKD
1286#ifdef CONFIG_ARCH_OMAP2PLUS
1287
ecb2312f 1288#if defined(CONFIG_PM)
60a3437d 1289static void omap_gpio_restore_context(struct gpio_bank *bank);
3ac4fa99 1290
2dc983c5 1291static int omap_gpio_runtime_suspend(struct device *dev)
3ac4fa99 1292{
2dc983c5
TKD
1293 struct platform_device *pdev = to_platform_device(dev);
1294 struct gpio_bank *bank = platform_get_drvdata(pdev);
1295 u32 l1 = 0, l2 = 0;
1296 unsigned long flags;
68942edb 1297 u32 wake_low, wake_hi;
8865b9b6 1298
4dbada2b 1299 raw_spin_lock_irqsave(&bank->lock, flags);
68942edb
KH
1300
1301 /*
1302 * Only edges can generate a wakeup event to the PRCM.
1303 *
1304 * Therefore, ensure any wake-up capable GPIOs have
1305 * edge-detection enabled before going idle to ensure a wakeup
1306 * to the PRCM is generated on a GPIO transition. (c.f. 34xx
1307 * NDA TRM 25.5.3.1)
1308 *
1309 * The normal values will be restored upon ->runtime_resume()
1310 * by writing back the values saved in bank->context.
1311 */
1312 wake_low = bank->context.leveldetect0 & bank->context.wake_en;
1313 if (wake_low)
661553b9 1314 writel_relaxed(wake_low | bank->context.fallingdetect,
68942edb
KH
1315 bank->base + bank->regs->fallingdetect);
1316 wake_hi = bank->context.leveldetect1 & bank->context.wake_en;
1317 if (wake_hi)
661553b9 1318 writel_relaxed(wake_hi | bank->context.risingdetect,
68942edb
KH
1319 bank->base + bank->regs->risingdetect);
1320
b3c64bc3
KH
1321 if (!bank->enabled_non_wakeup_gpios)
1322 goto update_gpio_context_count;
1323
2dc983c5
TKD
1324 if (bank->power_mode != OFF_MODE) {
1325 bank->power_mode = 0;
41d87cbd 1326 goto update_gpio_context_count;
2dc983c5
TKD
1327 }
1328 /*
1329 * If going to OFF, remove triggering for all
1330 * non-wakeup GPIOs. Otherwise spurious IRQs will be
1331 * generated. See OMAP2420 Errata item 1.101.
1332 */
661553b9 1333 bank->saved_datain = readl_relaxed(bank->base +
2dc983c5 1334 bank->regs->datain);
c6f31c9e
TKD
1335 l1 = bank->context.fallingdetect;
1336 l2 = bank->context.risingdetect;
3f1686a9 1337
2dc983c5
TKD
1338 l1 &= ~bank->enabled_non_wakeup_gpios;
1339 l2 &= ~bank->enabled_non_wakeup_gpios;
3f1686a9 1340
661553b9
VK
1341 writel_relaxed(l1, bank->base + bank->regs->fallingdetect);
1342 writel_relaxed(l2, bank->base + bank->regs->risingdetect);
3f1686a9 1343
2dc983c5 1344 bank->workaround_enabled = true;
3f1686a9 1345
41d87cbd 1346update_gpio_context_count:
2dc983c5
TKD
1347 if (bank->get_context_loss_count)
1348 bank->context_loss_count =
60a3437d
TKD
1349 bank->get_context_loss_count(bank->dev);
1350
a0e827c6 1351 omap_gpio_dbck_disable(bank);
4dbada2b 1352 raw_spin_unlock_irqrestore(&bank->lock, flags);
55b93c32 1353
2dc983c5 1354 return 0;
3ac4fa99
JY
1355}
1356
352a2d5b
JH
1357static void omap_gpio_init_context(struct gpio_bank *p);
1358
2dc983c5 1359static int omap_gpio_runtime_resume(struct device *dev)
3ac4fa99 1360{
2dc983c5
TKD
1361 struct platform_device *pdev = to_platform_device(dev);
1362 struct gpio_bank *bank = platform_get_drvdata(pdev);
2dc983c5
TKD
1363 u32 l = 0, gen, gen0, gen1;
1364 unsigned long flags;
a2797bea 1365 int c;
8865b9b6 1366
4dbada2b 1367 raw_spin_lock_irqsave(&bank->lock, flags);
352a2d5b
JH
1368
1369 /*
1370 * On the first resume during the probe, the context has not
1371 * been initialised and so initialise it now. Also initialise
1372 * the context loss count.
1373 */
1374 if (bank->loses_context && !bank->context_valid) {
1375 omap_gpio_init_context(bank);
1376
1377 if (bank->get_context_loss_count)
1378 bank->context_loss_count =
1379 bank->get_context_loss_count(bank->dev);
1380 }
1381
a0e827c6 1382 omap_gpio_dbck_enable(bank);
68942edb
KH
1383
1384 /*
1385 * In ->runtime_suspend(), level-triggered, wakeup-enabled
1386 * GPIOs were set to edge trigger also in order to be able to
1387 * generate a PRCM wakeup. Here we restore the
1388 * pre-runtime_suspend() values for edge triggering.
1389 */
661553b9 1390 writel_relaxed(bank->context.fallingdetect,
68942edb 1391 bank->base + bank->regs->fallingdetect);
661553b9 1392 writel_relaxed(bank->context.risingdetect,
68942edb
KH
1393 bank->base + bank->regs->risingdetect);
1394
a2797bea
JH
1395 if (bank->loses_context) {
1396 if (!bank->get_context_loss_count) {
2dc983c5
TKD
1397 omap_gpio_restore_context(bank);
1398 } else {
a2797bea
JH
1399 c = bank->get_context_loss_count(bank->dev);
1400 if (c != bank->context_loss_count) {
1401 omap_gpio_restore_context(bank);
1402 } else {
4dbada2b 1403 raw_spin_unlock_irqrestore(&bank->lock, flags);
a2797bea
JH
1404 return 0;
1405 }
60a3437d 1406 }
2dc983c5 1407 }
43ffcd9a 1408
1b128703 1409 if (!bank->workaround_enabled) {
4dbada2b 1410 raw_spin_unlock_irqrestore(&bank->lock, flags);
1b128703
TKD
1411 return 0;
1412 }
1413
661553b9 1414 l = readl_relaxed(bank->base + bank->regs->datain);
3f1686a9 1415
2dc983c5
TKD
1416 /*
1417 * Check if any of the non-wakeup interrupt GPIOs have changed
1418 * state. If so, generate an IRQ by software. This is
1419 * horribly racy, but it's the best we can do to work around
1420 * this silicon bug.
1421 */
1422 l ^= bank->saved_datain;
1423 l &= bank->enabled_non_wakeup_gpios;
3f1686a9 1424
2dc983c5
TKD
1425 /*
1426 * No need to generate IRQs for the rising edge for gpio IRQs
1427 * configured with falling edge only; and vice versa.
1428 */
c6f31c9e 1429 gen0 = l & bank->context.fallingdetect;
2dc983c5 1430 gen0 &= bank->saved_datain;
82dbb9d3 1431
c6f31c9e 1432 gen1 = l & bank->context.risingdetect;
2dc983c5 1433 gen1 &= ~(bank->saved_datain);
82dbb9d3 1434
2dc983c5 1435 /* FIXME: Consider GPIO IRQs with level detections properly! */
c6f31c9e
TKD
1436 gen = l & (~(bank->context.fallingdetect) &
1437 ~(bank->context.risingdetect));
2dc983c5
TKD
1438 /* Consider all GPIO IRQs needed to be updated */
1439 gen |= gen0 | gen1;
82dbb9d3 1440
2dc983c5
TKD
1441 if (gen) {
1442 u32 old0, old1;
82dbb9d3 1443
661553b9
VK
1444 old0 = readl_relaxed(bank->base + bank->regs->leveldetect0);
1445 old1 = readl_relaxed(bank->base + bank->regs->leveldetect1);
3f1686a9 1446
4e962e89 1447 if (!bank->regs->irqstatus_raw0) {
661553b9 1448 writel_relaxed(old0 | gen, bank->base +
9ea14d8c 1449 bank->regs->leveldetect0);
661553b9 1450 writel_relaxed(old1 | gen, bank->base +
9ea14d8c 1451 bank->regs->leveldetect1);
2dc983c5 1452 }
9ea14d8c 1453
4e962e89 1454 if (bank->regs->irqstatus_raw0) {
661553b9 1455 writel_relaxed(old0 | l, bank->base +
9ea14d8c 1456 bank->regs->leveldetect0);
661553b9 1457 writel_relaxed(old1 | l, bank->base +
9ea14d8c 1458 bank->regs->leveldetect1);
3ac4fa99 1459 }
661553b9
VK
1460 writel_relaxed(old0, bank->base + bank->regs->leveldetect0);
1461 writel_relaxed(old1, bank->base + bank->regs->leveldetect1);
2dc983c5
TKD
1462 }
1463
1464 bank->workaround_enabled = false;
4dbada2b 1465 raw_spin_unlock_irqrestore(&bank->lock, flags);
2dc983c5
TKD
1466
1467 return 0;
1468}
ecb2312f 1469#endif /* CONFIG_PM */
2dc983c5 1470
cac089f9 1471#if IS_BUILTIN(CONFIG_GPIO_OMAP)
2dc983c5
TKD
1472void omap2_gpio_prepare_for_idle(int pwr_mode)
1473{
1474 struct gpio_bank *bank;
1475
1476 list_for_each_entry(bank, &omap_gpio_list, node) {
fa365e4d 1477 if (!BANK_USED(bank) || !bank->loses_context)
2dc983c5
TKD
1478 continue;
1479
1480 bank->power_mode = pwr_mode;
1481
2dc983c5
TKD
1482 pm_runtime_put_sync_suspend(bank->dev);
1483 }
1484}
1485
1486void omap2_gpio_resume_after_idle(void)
1487{
1488 struct gpio_bank *bank;
1489
1490 list_for_each_entry(bank, &omap_gpio_list, node) {
fa365e4d 1491 if (!BANK_USED(bank) || !bank->loses_context)
2dc983c5
TKD
1492 continue;
1493
2dc983c5 1494 pm_runtime_get_sync(bank->dev);
3ac4fa99 1495 }
3ac4fa99 1496}
cac089f9 1497#endif
3ac4fa99 1498
ecb2312f 1499#if defined(CONFIG_PM)
352a2d5b
JH
1500static void omap_gpio_init_context(struct gpio_bank *p)
1501{
1502 struct omap_gpio_reg_offs *regs = p->regs;
1503 void __iomem *base = p->base;
1504
661553b9
VK
1505 p->context.ctrl = readl_relaxed(base + regs->ctrl);
1506 p->context.oe = readl_relaxed(base + regs->direction);
1507 p->context.wake_en = readl_relaxed(base + regs->wkup_en);
1508 p->context.leveldetect0 = readl_relaxed(base + regs->leveldetect0);
1509 p->context.leveldetect1 = readl_relaxed(base + regs->leveldetect1);
1510 p->context.risingdetect = readl_relaxed(base + regs->risingdetect);
1511 p->context.fallingdetect = readl_relaxed(base + regs->fallingdetect);
1512 p->context.irqenable1 = readl_relaxed(base + regs->irqenable);
1513 p->context.irqenable2 = readl_relaxed(base + regs->irqenable2);
352a2d5b
JH
1514
1515 if (regs->set_dataout && p->regs->clr_dataout)
661553b9 1516 p->context.dataout = readl_relaxed(base + regs->set_dataout);
352a2d5b 1517 else
661553b9 1518 p->context.dataout = readl_relaxed(base + regs->dataout);
352a2d5b
JH
1519
1520 p->context_valid = true;
1521}
1522
60a3437d 1523static void omap_gpio_restore_context(struct gpio_bank *bank)
40c670f0 1524{
661553b9 1525 writel_relaxed(bank->context.wake_en,
ae10f233 1526 bank->base + bank->regs->wkup_en);
661553b9
VK
1527 writel_relaxed(bank->context.ctrl, bank->base + bank->regs->ctrl);
1528 writel_relaxed(bank->context.leveldetect0,
ae10f233 1529 bank->base + bank->regs->leveldetect0);
661553b9 1530 writel_relaxed(bank->context.leveldetect1,
ae10f233 1531 bank->base + bank->regs->leveldetect1);
661553b9 1532 writel_relaxed(bank->context.risingdetect,
ae10f233 1533 bank->base + bank->regs->risingdetect);
661553b9 1534 writel_relaxed(bank->context.fallingdetect,
ae10f233 1535 bank->base + bank->regs->fallingdetect);
f86bcc30 1536 if (bank->regs->set_dataout && bank->regs->clr_dataout)
661553b9 1537 writel_relaxed(bank->context.dataout,
f86bcc30
NM
1538 bank->base + bank->regs->set_dataout);
1539 else
661553b9 1540 writel_relaxed(bank->context.dataout,
f86bcc30 1541 bank->base + bank->regs->dataout);
661553b9 1542 writel_relaxed(bank->context.oe, bank->base + bank->regs->direction);
6d13eaaf 1543
ae547354 1544 if (bank->dbck_enable_mask) {
661553b9 1545 writel_relaxed(bank->context.debounce, bank->base +
ae547354 1546 bank->regs->debounce);
661553b9 1547 writel_relaxed(bank->context.debounce_en,
ae547354
NM
1548 bank->base + bank->regs->debounce_en);
1549 }
ba805be5 1550
661553b9 1551 writel_relaxed(bank->context.irqenable1,
ba805be5 1552 bank->base + bank->regs->irqenable);
661553b9 1553 writel_relaxed(bank->context.irqenable2,
ba805be5 1554 bank->base + bank->regs->irqenable2);
40c670f0 1555}
ecb2312f 1556#endif /* CONFIG_PM */
55b93c32 1557#else
2dc983c5
TKD
1558#define omap_gpio_runtime_suspend NULL
1559#define omap_gpio_runtime_resume NULL
ea4a21a2 1560static inline void omap_gpio_init_context(struct gpio_bank *p) {}
40c670f0
RN
1561#endif
1562
55b93c32 1563static const struct dev_pm_ops gpio_pm_ops = {
2dc983c5
TKD
1564 SET_RUNTIME_PM_OPS(omap_gpio_runtime_suspend, omap_gpio_runtime_resume,
1565 NULL)
55b93c32
TKD
1566};
1567
384ebe1c
BC
1568#if defined(CONFIG_OF)
1569static struct omap_gpio_reg_offs omap2_gpio_regs = {
1570 .revision = OMAP24XX_GPIO_REVISION,
1571 .direction = OMAP24XX_GPIO_OE,
1572 .datain = OMAP24XX_GPIO_DATAIN,
1573 .dataout = OMAP24XX_GPIO_DATAOUT,
1574 .set_dataout = OMAP24XX_GPIO_SETDATAOUT,
1575 .clr_dataout = OMAP24XX_GPIO_CLEARDATAOUT,
1576 .irqstatus = OMAP24XX_GPIO_IRQSTATUS1,
1577 .irqstatus2 = OMAP24XX_GPIO_IRQSTATUS2,
1578 .irqenable = OMAP24XX_GPIO_IRQENABLE1,
1579 .irqenable2 = OMAP24XX_GPIO_IRQENABLE2,
1580 .set_irqenable = OMAP24XX_GPIO_SETIRQENABLE1,
1581 .clr_irqenable = OMAP24XX_GPIO_CLEARIRQENABLE1,
1582 .debounce = OMAP24XX_GPIO_DEBOUNCE_VAL,
1583 .debounce_en = OMAP24XX_GPIO_DEBOUNCE_EN,
1584 .ctrl = OMAP24XX_GPIO_CTRL,
1585 .wkup_en = OMAP24XX_GPIO_WAKE_EN,
1586 .leveldetect0 = OMAP24XX_GPIO_LEVELDETECT0,
1587 .leveldetect1 = OMAP24XX_GPIO_LEVELDETECT1,
1588 .risingdetect = OMAP24XX_GPIO_RISINGDETECT,
1589 .fallingdetect = OMAP24XX_GPIO_FALLINGDETECT,
1590};
1591
1592static struct omap_gpio_reg_offs omap4_gpio_regs = {
1593 .revision = OMAP4_GPIO_REVISION,
1594 .direction = OMAP4_GPIO_OE,
1595 .datain = OMAP4_GPIO_DATAIN,
1596 .dataout = OMAP4_GPIO_DATAOUT,
1597 .set_dataout = OMAP4_GPIO_SETDATAOUT,
1598 .clr_dataout = OMAP4_GPIO_CLEARDATAOUT,
1599 .irqstatus = OMAP4_GPIO_IRQSTATUS0,
1600 .irqstatus2 = OMAP4_GPIO_IRQSTATUS1,
1601 .irqenable = OMAP4_GPIO_IRQSTATUSSET0,
1602 .irqenable2 = OMAP4_GPIO_IRQSTATUSSET1,
1603 .set_irqenable = OMAP4_GPIO_IRQSTATUSSET0,
1604 .clr_irqenable = OMAP4_GPIO_IRQSTATUSCLR0,
1605 .debounce = OMAP4_GPIO_DEBOUNCINGTIME,
1606 .debounce_en = OMAP4_GPIO_DEBOUNCENABLE,
1607 .ctrl = OMAP4_GPIO_CTRL,
1608 .wkup_en = OMAP4_GPIO_IRQWAKEN0,
1609 .leveldetect0 = OMAP4_GPIO_LEVELDETECT0,
1610 .leveldetect1 = OMAP4_GPIO_LEVELDETECT1,
1611 .risingdetect = OMAP4_GPIO_RISINGDETECT,
1612 .fallingdetect = OMAP4_GPIO_FALLINGDETECT,
1613};
1614
e9a65bb6 1615static const struct omap_gpio_platform_data omap2_pdata = {
384ebe1c
BC
1616 .regs = &omap2_gpio_regs,
1617 .bank_width = 32,
1618 .dbck_flag = false,
1619};
1620
e9a65bb6 1621static const struct omap_gpio_platform_data omap3_pdata = {
384ebe1c
BC
1622 .regs = &omap2_gpio_regs,
1623 .bank_width = 32,
1624 .dbck_flag = true,
1625};
1626
e9a65bb6 1627static const struct omap_gpio_platform_data omap4_pdata = {
384ebe1c
BC
1628 .regs = &omap4_gpio_regs,
1629 .bank_width = 32,
1630 .dbck_flag = true,
1631};
1632
1633static const struct of_device_id omap_gpio_match[] = {
1634 {
1635 .compatible = "ti,omap4-gpio",
1636 .data = &omap4_pdata,
1637 },
1638 {
1639 .compatible = "ti,omap3-gpio",
1640 .data = &omap3_pdata,
1641 },
1642 {
1643 .compatible = "ti,omap2-gpio",
1644 .data = &omap2_pdata,
1645 },
1646 { },
1647};
1648MODULE_DEVICE_TABLE(of, omap_gpio_match);
1649#endif
1650
77640aab
VC
1651static struct platform_driver omap_gpio_driver = {
1652 .probe = omap_gpio_probe,
cac089f9 1653 .remove = omap_gpio_remove,
77640aab
VC
1654 .driver = {
1655 .name = "omap_gpio",
55b93c32 1656 .pm = &gpio_pm_ops,
384ebe1c 1657 .of_match_table = of_match_ptr(omap_gpio_match),
77640aab
VC
1658 },
1659};
1660
5e1c5ff4 1661/*
77640aab
VC
1662 * gpio driver register needs to be done before
1663 * machine_init functions access gpio APIs.
1664 * Hence omap_gpio_drv_reg() is a postcore_initcall.
5e1c5ff4 1665 */
77640aab 1666static int __init omap_gpio_drv_reg(void)
5e1c5ff4 1667{
77640aab 1668 return platform_driver_register(&omap_gpio_driver);
5e1c5ff4 1669}
77640aab 1670postcore_initcall(omap_gpio_drv_reg);
cac089f9
TL
1671
1672static void __exit omap_gpio_exit(void)
1673{
1674 platform_driver_unregister(&omap_gpio_driver);
1675}
1676module_exit(omap_gpio_exit);
1677
1678MODULE_DESCRIPTION("omap gpio driver");
1679MODULE_ALIAS("platform:gpio-omap");
1680MODULE_LICENSE("GPL v2");