]> git.proxmox.com Git - mirror_ubuntu-artful-kernel.git/blame - drivers/gpio/gpio-omap.c
Merge branch 'linus' of git://git.kernel.org/pub/scm/linux/kernel/git/herbert/crypto-2.6
[mirror_ubuntu-artful-kernel.git] / drivers / gpio / gpio-omap.c
CommitLineData
5e1c5ff4 1/*
5e1c5ff4
TL
2 * Support functions for OMAP GPIO
3 *
92105bb7 4 * Copyright (C) 2003-2005 Nokia Corporation
96de0e25 5 * Written by Juha Yrjölä <juha.yrjola@nokia.com>
5e1c5ff4 6 *
44169075
SS
7 * Copyright (C) 2009 Texas Instruments
8 * Added OMAP4 support - Santosh Shilimkar <santosh.shilimkar@ti.com>
9 *
5e1c5ff4
TL
10 * This program is free software; you can redistribute it and/or modify
11 * it under the terms of the GNU General Public License version 2 as
12 * published by the Free Software Foundation.
13 */
14
5e1c5ff4
TL
15#include <linux/init.h>
16#include <linux/module.h>
5e1c5ff4 17#include <linux/interrupt.h>
3c437ffd 18#include <linux/syscore_ops.h>
92105bb7 19#include <linux/err.h>
f8ce2547 20#include <linux/clk.h>
fced80c7 21#include <linux/io.h>
96751fcb 22#include <linux/device.h>
77640aab 23#include <linux/pm_runtime.h>
55b93c32 24#include <linux/pm.h>
384ebe1c
BC
25#include <linux/of.h>
26#include <linux/of_device.h>
4b25408f 27#include <linux/gpio.h>
9370084e 28#include <linux/bitops.h>
4b25408f 29#include <linux/platform_data/gpio-omap.h>
5e1c5ff4 30
2dc983c5 31#define OFF_MODE 1
e85ec6c3 32#define OMAP4_GPIO_DEBOUNCINGTIME_MASK 0xFF
2dc983c5 33
03e128ca
C
34static LIST_HEAD(omap_gpio_list);
35
6d62e216
C
36struct gpio_regs {
37 u32 irqenable1;
38 u32 irqenable2;
39 u32 wake_en;
40 u32 ctrl;
41 u32 oe;
42 u32 leveldetect0;
43 u32 leveldetect1;
44 u32 risingdetect;
45 u32 fallingdetect;
46 u32 dataout;
ae547354
NM
47 u32 debounce;
48 u32 debounce_en;
6d62e216
C
49};
50
5e1c5ff4 51struct gpio_bank {
03e128ca 52 struct list_head node;
92105bb7 53 void __iomem *base;
30cefeac 54 int irq;
3ac4fa99
JY
55 u32 non_wakeup_gpios;
56 u32 enabled_non_wakeup_gpios;
6d62e216 57 struct gpio_regs context;
3ac4fa99 58 u32 saved_datain;
b144ff6f 59 u32 level_mask;
4318f36b 60 u32 toggle_mask;
4dbada2b 61 raw_spinlock_t lock;
450fa54c 62 raw_spinlock_t wa_lock;
52e31344 63 struct gpio_chip chip;
89db9482 64 struct clk *dbck;
058af1ea 65 u32 mod_usage;
fa365e4d 66 u32 irq_usage;
8865b9b6 67 u32 dbck_enable_mask;
72f83af9 68 bool dbck_enabled;
d0d665a8 69 bool is_mpuio;
77640aab 70 bool dbck_flag;
0cde8d03 71 bool loses_context;
352a2d5b 72 bool context_valid;
5de62b86 73 int stride;
d5f46247 74 u32 width;
60a3437d 75 int context_loss_count;
2dc983c5
TKD
76 int power_mode;
77 bool workaround_enabled;
fa87931a 78
04ebcbd8 79 void (*set_dataout)(struct gpio_bank *bank, unsigned gpio, int enable);
60a3437d 80 int (*get_context_loss_count)(struct device *dev);
fa87931a
KH
81
82 struct omap_gpio_reg_offs *regs;
5e1c5ff4
TL
83};
84
c8eef65a 85#define GPIO_MOD_CTRL_BIT BIT(0)
5e1c5ff4 86
fa365e4d 87#define BANK_USED(bank) (bank->mod_usage || bank->irq_usage)
b1e9fec2 88#define LINE_USED(line, offset) (line & (BIT(offset)))
fa365e4d 89
3d009c8c
TL
90static void omap_gpio_unmask_irq(struct irq_data *d);
91
a0e827c6 92static inline struct gpio_bank *omap_irq_data_get_bank(struct irq_data *d)
ede4d7a5 93{
fb655f57 94 struct gpio_chip *chip = irq_data_get_irq_chip_data(d);
d99f7aec 95 return gpiochip_get_data(chip);
25db711d
BC
96}
97
a0e827c6
JMC
98static void omap_set_gpio_direction(struct gpio_bank *bank, int gpio,
99 int is_input)
5e1c5ff4 100{
92105bb7 101 void __iomem *reg = bank->base;
5e1c5ff4
TL
102 u32 l;
103
fa87931a 104 reg += bank->regs->direction;
661553b9 105 l = readl_relaxed(reg);
5e1c5ff4 106 if (is_input)
b1e9fec2 107 l |= BIT(gpio);
5e1c5ff4 108 else
b1e9fec2 109 l &= ~(BIT(gpio));
661553b9 110 writel_relaxed(l, reg);
41d87cbd 111 bank->context.oe = l;
5e1c5ff4
TL
112}
113
fa87931a
KH
114
115/* set data out value using dedicate set/clear register */
04ebcbd8 116static void omap_set_gpio_dataout_reg(struct gpio_bank *bank, unsigned offset,
a0e827c6 117 int enable)
5e1c5ff4 118{
92105bb7 119 void __iomem *reg = bank->base;
04ebcbd8 120 u32 l = BIT(offset);
5e1c5ff4 121
2c836f7e 122 if (enable) {
fa87931a 123 reg += bank->regs->set_dataout;
2c836f7e
TKD
124 bank->context.dataout |= l;
125 } else {
fa87931a 126 reg += bank->regs->clr_dataout;
2c836f7e
TKD
127 bank->context.dataout &= ~l;
128 }
5e1c5ff4 129
661553b9 130 writel_relaxed(l, reg);
5e1c5ff4
TL
131}
132
fa87931a 133/* set data out value using mask register */
04ebcbd8 134static void omap_set_gpio_dataout_mask(struct gpio_bank *bank, unsigned offset,
a0e827c6 135 int enable)
5e1c5ff4 136{
fa87931a 137 void __iomem *reg = bank->base + bank->regs->dataout;
04ebcbd8 138 u32 gpio_bit = BIT(offset);
fa87931a 139 u32 l;
5e1c5ff4 140
661553b9 141 l = readl_relaxed(reg);
fa87931a
KH
142 if (enable)
143 l |= gpio_bit;
144 else
145 l &= ~gpio_bit;
661553b9 146 writel_relaxed(l, reg);
41d87cbd 147 bank->context.dataout = l;
5e1c5ff4
TL
148}
149
a0e827c6 150static int omap_get_gpio_datain(struct gpio_bank *bank, int offset)
b37c45b8 151{
fa87931a 152 void __iomem *reg = bank->base + bank->regs->datain;
b37c45b8 153
b1e9fec2 154 return (readl_relaxed(reg) & (BIT(offset))) != 0;
5e1c5ff4 155}
b37c45b8 156
a0e827c6 157static int omap_get_gpio_dataout(struct gpio_bank *bank, int offset)
b37c45b8 158{
fa87931a 159 void __iomem *reg = bank->base + bank->regs->dataout;
b37c45b8 160
b1e9fec2 161 return (readl_relaxed(reg) & (BIT(offset))) != 0;
b37c45b8
RQ
162}
163
a0e827c6 164static inline void omap_gpio_rmw(void __iomem *base, u32 reg, u32 mask, bool set)
ece9528e 165{
661553b9 166 int l = readl_relaxed(base + reg);
ece9528e 167
862ff640 168 if (set)
ece9528e
KH
169 l |= mask;
170 else
171 l &= ~mask;
172
661553b9 173 writel_relaxed(l, base + reg);
ece9528e 174}
92105bb7 175
a0e827c6 176static inline void omap_gpio_dbck_enable(struct gpio_bank *bank)
72f83af9
TKD
177{
178 if (bank->dbck_enable_mask && !bank->dbck_enabled) {
5d9452e7 179 clk_enable(bank->dbck);
72f83af9 180 bank->dbck_enabled = true;
9e303f22 181
661553b9 182 writel_relaxed(bank->dbck_enable_mask,
9e303f22 183 bank->base + bank->regs->debounce_en);
72f83af9
TKD
184 }
185}
186
a0e827c6 187static inline void omap_gpio_dbck_disable(struct gpio_bank *bank)
72f83af9
TKD
188{
189 if (bank->dbck_enable_mask && bank->dbck_enabled) {
9e303f22
GI
190 /*
191 * Disable debounce before cutting it's clock. If debounce is
192 * enabled but the clock is not, GPIO module seems to be unable
193 * to detect events and generate interrupts at least on OMAP3.
194 */
661553b9 195 writel_relaxed(0, bank->base + bank->regs->debounce_en);
9e303f22 196
5d9452e7 197 clk_disable(bank->dbck);
72f83af9
TKD
198 bank->dbck_enabled = false;
199 }
200}
201
168ef3d9 202/**
a0e827c6 203 * omap2_set_gpio_debounce - low level gpio debounce time
168ef3d9 204 * @bank: the gpio bank we're acting upon
4a58d229 205 * @offset: the gpio number on this @bank
168ef3d9
FB
206 * @debounce: debounce time to use
207 *
e85ec6c3
GS
208 * OMAP's debounce time is in 31us steps
209 * <debounce time> = (GPIO_DEBOUNCINGTIME[7:0].DEBOUNCETIME + 1) x 31
210 * so we need to convert and round up to the closest unit.
83977443
DR
211 *
212 * Return: 0 on success, negative error otherwise.
168ef3d9 213 */
83977443
DR
214static int omap2_set_gpio_debounce(struct gpio_bank *bank, unsigned offset,
215 unsigned debounce)
168ef3d9 216{
9942da0e 217 void __iomem *reg;
168ef3d9
FB
218 u32 val;
219 u32 l;
e85ec6c3 220 bool enable = !!debounce;
168ef3d9 221
77640aab 222 if (!bank->dbck_flag)
83977443 223 return -ENOTSUPP;
77640aab 224
e85ec6c3
GS
225 if (enable) {
226 debounce = DIV_ROUND_UP(debounce, 31) - 1;
83977443
DR
227 if ((debounce & OMAP4_GPIO_DEBOUNCINGTIME_MASK) != debounce)
228 return -EINVAL;
e85ec6c3 229 }
168ef3d9 230
4a58d229 231 l = BIT(offset);
168ef3d9 232
5d9452e7 233 clk_enable(bank->dbck);
9942da0e 234 reg = bank->base + bank->regs->debounce;
661553b9 235 writel_relaxed(debounce, reg);
168ef3d9 236
9942da0e 237 reg = bank->base + bank->regs->debounce_en;
661553b9 238 val = readl_relaxed(reg);
168ef3d9 239
e85ec6c3 240 if (enable)
168ef3d9 241 val |= l;
6fd9c421 242 else
168ef3d9 243 val &= ~l;
f7ec0b0b 244 bank->dbck_enable_mask = val;
168ef3d9 245
661553b9 246 writel_relaxed(val, reg);
5d9452e7 247 clk_disable(bank->dbck);
6fd9c421
TKD
248 /*
249 * Enable debounce clock per module.
250 * This call is mandatory because in omap_gpio_request() when
251 * *_runtime_get_sync() is called, _gpio_dbck_enable() within
252 * runtime callbck fails to turn on dbck because dbck_enable_mask
253 * used within _gpio_dbck_enable() is still not initialized at
254 * that point. Therefore we have to enable dbck here.
255 */
a0e827c6 256 omap_gpio_dbck_enable(bank);
ae547354
NM
257 if (bank->dbck_enable_mask) {
258 bank->context.debounce = debounce;
259 bank->context.debounce_en = val;
260 }
83977443
DR
261
262 return 0;
168ef3d9
FB
263}
264
c9c55d92 265/**
a0e827c6 266 * omap_clear_gpio_debounce - clear debounce settings for a gpio
c9c55d92 267 * @bank: the gpio bank we're acting upon
4a58d229 268 * @offset: the gpio number on this @bank
c9c55d92
JH
269 *
270 * If a gpio is using debounce, then clear the debounce enable bit and if
271 * this is the only gpio in this bank using debounce, then clear the debounce
272 * time too. The debounce clock will also be disabled when calling this function
273 * if this is the only gpio in the bank using debounce.
274 */
4a58d229 275static void omap_clear_gpio_debounce(struct gpio_bank *bank, unsigned offset)
c9c55d92 276{
4a58d229 277 u32 gpio_bit = BIT(offset);
c9c55d92
JH
278
279 if (!bank->dbck_flag)
280 return;
281
282 if (!(bank->dbck_enable_mask & gpio_bit))
283 return;
284
285 bank->dbck_enable_mask &= ~gpio_bit;
286 bank->context.debounce_en &= ~gpio_bit;
661553b9 287 writel_relaxed(bank->context.debounce_en,
c9c55d92
JH
288 bank->base + bank->regs->debounce_en);
289
290 if (!bank->dbck_enable_mask) {
291 bank->context.debounce = 0;
661553b9 292 writel_relaxed(bank->context.debounce, bank->base +
c9c55d92 293 bank->regs->debounce);
5d9452e7 294 clk_disable(bank->dbck);
c9c55d92
JH
295 bank->dbck_enabled = false;
296 }
297}
298
a0e827c6 299static inline void omap_set_gpio_trigger(struct gpio_bank *bank, int gpio,
00ece7e4 300 unsigned trigger)
5e1c5ff4 301{
3ac4fa99 302 void __iomem *base = bank->base;
b1e9fec2 303 u32 gpio_bit = BIT(gpio);
92105bb7 304
a0e827c6
JMC
305 omap_gpio_rmw(base, bank->regs->leveldetect0, gpio_bit,
306 trigger & IRQ_TYPE_LEVEL_LOW);
307 omap_gpio_rmw(base, bank->regs->leveldetect1, gpio_bit,
308 trigger & IRQ_TYPE_LEVEL_HIGH);
309 omap_gpio_rmw(base, bank->regs->risingdetect, gpio_bit,
310 trigger & IRQ_TYPE_EDGE_RISING);
311 omap_gpio_rmw(base, bank->regs->fallingdetect, gpio_bit,
312 trigger & IRQ_TYPE_EDGE_FALLING);
5e571f38 313
41d87cbd 314 bank->context.leveldetect0 =
661553b9 315 readl_relaxed(bank->base + bank->regs->leveldetect0);
41d87cbd 316 bank->context.leveldetect1 =
661553b9 317 readl_relaxed(bank->base + bank->regs->leveldetect1);
41d87cbd 318 bank->context.risingdetect =
661553b9 319 readl_relaxed(bank->base + bank->regs->risingdetect);
41d87cbd 320 bank->context.fallingdetect =
661553b9 321 readl_relaxed(bank->base + bank->regs->fallingdetect);
41d87cbd
TKD
322
323 if (likely(!(bank->non_wakeup_gpios & gpio_bit))) {
a0e827c6 324 omap_gpio_rmw(base, bank->regs->wkup_en, gpio_bit, trigger != 0);
41d87cbd 325 bank->context.wake_en =
661553b9 326 readl_relaxed(bank->base + bank->regs->wkup_en);
41d87cbd 327 }
5e571f38 328
55b220ca 329 /* This part needs to be executed always for OMAP{34xx, 44xx} */
5e571f38
TKD
330 if (!bank->regs->irqctrl) {
331 /* On omap24xx proceed only when valid GPIO bit is set */
332 if (bank->non_wakeup_gpios) {
333 if (!(bank->non_wakeup_gpios & gpio_bit))
334 goto exit;
335 }
336
699117a6
CW
337 /*
338 * Log the edge gpio and manually trigger the IRQ
339 * after resume if the input level changes
340 * to avoid irq lost during PER RET/OFF mode
341 * Applies for omap2 non-wakeup gpio and all omap3 gpios
342 */
343 if (trigger & IRQ_TYPE_EDGE_BOTH)
3ac4fa99
JY
344 bank->enabled_non_wakeup_gpios |= gpio_bit;
345 else
346 bank->enabled_non_wakeup_gpios &= ~gpio_bit;
347 }
5eb3bb9c 348
5e571f38 349exit:
9ea14d8c 350 bank->level_mask =
661553b9
VK
351 readl_relaxed(bank->base + bank->regs->leveldetect0) |
352 readl_relaxed(bank->base + bank->regs->leveldetect1);
92105bb7
TL
353}
354
9198bcd3 355#ifdef CONFIG_ARCH_OMAP1
4318f36b
CM
356/*
357 * This only applies to chips that can't do both rising and falling edge
358 * detection at once. For all other chips, this function is a noop.
359 */
a0e827c6 360static void omap_toggle_gpio_edge_triggering(struct gpio_bank *bank, int gpio)
4318f36b
CM
361{
362 void __iomem *reg = bank->base;
363 u32 l = 0;
364
5e571f38 365 if (!bank->regs->irqctrl)
4318f36b 366 return;
5e571f38
TKD
367
368 reg += bank->regs->irqctrl;
4318f36b 369
661553b9 370 l = readl_relaxed(reg);
4318f36b 371 if ((l >> gpio) & 1)
b1e9fec2 372 l &= ~(BIT(gpio));
4318f36b 373 else
b1e9fec2 374 l |= BIT(gpio);
4318f36b 375
661553b9 376 writel_relaxed(l, reg);
4318f36b 377}
5e571f38 378#else
a0e827c6 379static void omap_toggle_gpio_edge_triggering(struct gpio_bank *bank, int gpio) {}
9198bcd3 380#endif
4318f36b 381
a0e827c6
JMC
382static int omap_set_gpio_triggering(struct gpio_bank *bank, int gpio,
383 unsigned trigger)
92105bb7
TL
384{
385 void __iomem *reg = bank->base;
5e571f38 386 void __iomem *base = bank->base;
92105bb7 387 u32 l = 0;
5e1c5ff4 388
5e571f38 389 if (bank->regs->leveldetect0 && bank->regs->wkup_en) {
a0e827c6 390 omap_set_gpio_trigger(bank, gpio, trigger);
5e571f38
TKD
391 } else if (bank->regs->irqctrl) {
392 reg += bank->regs->irqctrl;
393
661553b9 394 l = readl_relaxed(reg);
29501577 395 if ((trigger & IRQ_TYPE_SENSE_MASK) == IRQ_TYPE_EDGE_BOTH)
b1e9fec2 396 bank->toggle_mask |= BIT(gpio);
6cab4860 397 if (trigger & IRQ_TYPE_EDGE_RISING)
b1e9fec2 398 l |= BIT(gpio);
6cab4860 399 else if (trigger & IRQ_TYPE_EDGE_FALLING)
b1e9fec2 400 l &= ~(BIT(gpio));
92105bb7 401 else
5e571f38
TKD
402 return -EINVAL;
403
661553b9 404 writel_relaxed(l, reg);
5e571f38 405 } else if (bank->regs->edgectrl1) {
5e1c5ff4 406 if (gpio & 0x08)
5e571f38 407 reg += bank->regs->edgectrl2;
5e1c5ff4 408 else
5e571f38
TKD
409 reg += bank->regs->edgectrl1;
410
5e1c5ff4 411 gpio &= 0x07;
661553b9 412 l = readl_relaxed(reg);
5e1c5ff4 413 l &= ~(3 << (gpio << 1));
6cab4860 414 if (trigger & IRQ_TYPE_EDGE_RISING)
6e60e79a 415 l |= 2 << (gpio << 1);
6cab4860 416 if (trigger & IRQ_TYPE_EDGE_FALLING)
b1e9fec2 417 l |= BIT(gpio << 1);
5e571f38
TKD
418
419 /* Enable wake-up during idle for dynamic tick */
a0e827c6 420 omap_gpio_rmw(base, bank->regs->wkup_en, BIT(gpio), trigger);
41d87cbd 421 bank->context.wake_en =
661553b9
VK
422 readl_relaxed(bank->base + bank->regs->wkup_en);
423 writel_relaxed(l, reg);
5e1c5ff4 424 }
92105bb7 425 return 0;
5e1c5ff4
TL
426}
427
a0e827c6 428static void omap_enable_gpio_module(struct gpio_bank *bank, unsigned offset)
fac7fa16
JMC
429{
430 if (bank->regs->pinctrl) {
431 void __iomem *reg = bank->base + bank->regs->pinctrl;
432
433 /* Claim the pin for MPU */
b1e9fec2 434 writel_relaxed(readl_relaxed(reg) | (BIT(offset)), reg);
fac7fa16
JMC
435 }
436
437 if (bank->regs->ctrl && !BANK_USED(bank)) {
438 void __iomem *reg = bank->base + bank->regs->ctrl;
439 u32 ctrl;
440
661553b9 441 ctrl = readl_relaxed(reg);
fac7fa16
JMC
442 /* Module is enabled, clocks are not gated */
443 ctrl &= ~GPIO_MOD_CTRL_BIT;
661553b9 444 writel_relaxed(ctrl, reg);
fac7fa16
JMC
445 bank->context.ctrl = ctrl;
446 }
447}
448
a0e827c6 449static void omap_disable_gpio_module(struct gpio_bank *bank, unsigned offset)
fac7fa16
JMC
450{
451 void __iomem *base = bank->base;
452
453 if (bank->regs->wkup_en &&
454 !LINE_USED(bank->mod_usage, offset) &&
455 !LINE_USED(bank->irq_usage, offset)) {
456 /* Disable wake-up during idle for dynamic tick */
a0e827c6 457 omap_gpio_rmw(base, bank->regs->wkup_en, BIT(offset), 0);
fac7fa16 458 bank->context.wake_en =
661553b9 459 readl_relaxed(bank->base + bank->regs->wkup_en);
fac7fa16
JMC
460 }
461
462 if (bank->regs->ctrl && !BANK_USED(bank)) {
463 void __iomem *reg = bank->base + bank->regs->ctrl;
464 u32 ctrl;
465
661553b9 466 ctrl = readl_relaxed(reg);
fac7fa16
JMC
467 /* Module is disabled, clocks are gated */
468 ctrl |= GPIO_MOD_CTRL_BIT;
661553b9 469 writel_relaxed(ctrl, reg);
fac7fa16
JMC
470 bank->context.ctrl = ctrl;
471 }
472}
473
b2b20045 474static int omap_gpio_is_input(struct gpio_bank *bank, unsigned offset)
fa365e4d
JMC
475{
476 void __iomem *reg = bank->base + bank->regs->direction;
477
b2b20045 478 return readl_relaxed(reg) & BIT(offset);
fa365e4d
JMC
479}
480
37e14ecf 481static void omap_gpio_init_irq(struct gpio_bank *bank, unsigned offset)
3d009c8c
TL
482{
483 if (!LINE_USED(bank->mod_usage, offset)) {
484 omap_enable_gpio_module(bank, offset);
485 omap_set_gpio_direction(bank, offset, 1);
486 }
37e14ecf 487 bank->irq_usage |= BIT(offset);
3d009c8c
TL
488}
489
a0e827c6 490static int omap_gpio_irq_type(struct irq_data *d, unsigned type)
5e1c5ff4 491{
a0e827c6 492 struct gpio_bank *bank = omap_irq_data_get_bank(d);
92105bb7 493 int retval;
a6472533 494 unsigned long flags;
ea5fbe8d 495 unsigned offset = d->hwirq;
92105bb7 496
e5c56ed3 497 if (type & ~IRQ_TYPE_SENSE_MASK)
6e60e79a 498 return -EINVAL;
e5c56ed3 499
9ea14d8c
TKD
500 if (!bank->regs->leveldetect0 &&
501 (type & (IRQ_TYPE_LEVEL_LOW|IRQ_TYPE_LEVEL_HIGH)))
92105bb7
TL
502 return -EINVAL;
503
4dbada2b 504 raw_spin_lock_irqsave(&bank->lock, flags);
a0e827c6 505 retval = omap_set_gpio_triggering(bank, offset, type);
977bd8a9 506 if (retval) {
627c89b4 507 raw_spin_unlock_irqrestore(&bank->lock, flags);
1562e461 508 goto error;
977bd8a9 509 }
37e14ecf 510 omap_gpio_init_irq(bank, offset);
b2b20045 511 if (!omap_gpio_is_input(bank, offset)) {
4dbada2b 512 raw_spin_unlock_irqrestore(&bank->lock, flags);
1562e461
GS
513 retval = -EINVAL;
514 goto error;
fac7fa16 515 }
4dbada2b 516 raw_spin_unlock_irqrestore(&bank->lock, flags);
672e302e
KH
517
518 if (type & (IRQ_TYPE_LEVEL_LOW | IRQ_TYPE_LEVEL_HIGH))
43ec2e43 519 irq_set_handler_locked(d, handle_level_irq);
672e302e 520 else if (type & (IRQ_TYPE_EDGE_FALLING | IRQ_TYPE_EDGE_RISING))
43ec2e43 521 irq_set_handler_locked(d, handle_edge_irq);
672e302e 522
1562e461
GS
523 return 0;
524
525error:
92105bb7 526 return retval;
5e1c5ff4
TL
527}
528
a0e827c6 529static void omap_clear_gpio_irqbank(struct gpio_bank *bank, int gpio_mask)
5e1c5ff4 530{
92105bb7 531 void __iomem *reg = bank->base;
5e1c5ff4 532
eef4bec7 533 reg += bank->regs->irqstatus;
661553b9 534 writel_relaxed(gpio_mask, reg);
bee7930f
HD
535
536 /* Workaround for clearing DSP GPIO interrupts to allow retention */
eef4bec7
KH
537 if (bank->regs->irqstatus2) {
538 reg = bank->base + bank->regs->irqstatus2;
661553b9 539 writel_relaxed(gpio_mask, reg);
eef4bec7 540 }
bedfd154
RQ
541
542 /* Flush posted write for the irq status to avoid spurious interrupts */
661553b9 543 readl_relaxed(reg);
5e1c5ff4
TL
544}
545
9943f261
GS
546static inline void omap_clear_gpio_irqstatus(struct gpio_bank *bank,
547 unsigned offset)
5e1c5ff4 548{
9943f261 549 omap_clear_gpio_irqbank(bank, BIT(offset));
5e1c5ff4
TL
550}
551
a0e827c6 552static u32 omap_get_gpio_irqbank_mask(struct gpio_bank *bank)
ea6dedd7
ID
553{
554 void __iomem *reg = bank->base;
99c47707 555 u32 l;
b1e9fec2 556 u32 mask = (BIT(bank->width)) - 1;
ea6dedd7 557
28f3b5a0 558 reg += bank->regs->irqenable;
661553b9 559 l = readl_relaxed(reg);
28f3b5a0 560 if (bank->regs->irqenable_inv)
99c47707
ID
561 l = ~l;
562 l &= mask;
563 return l;
ea6dedd7
ID
564}
565
a0e827c6 566static void omap_enable_gpio_irqbank(struct gpio_bank *bank, int gpio_mask)
5e1c5ff4 567{
92105bb7 568 void __iomem *reg = bank->base;
5e1c5ff4
TL
569 u32 l;
570
28f3b5a0
KH
571 if (bank->regs->set_irqenable) {
572 reg += bank->regs->set_irqenable;
573 l = gpio_mask;
2a900eb7 574 bank->context.irqenable1 |= gpio_mask;
28f3b5a0
KH
575 } else {
576 reg += bank->regs->irqenable;
661553b9 577 l = readl_relaxed(reg);
28f3b5a0
KH
578 if (bank->regs->irqenable_inv)
579 l &= ~gpio_mask;
5e1c5ff4
TL
580 else
581 l |= gpio_mask;
2a900eb7 582 bank->context.irqenable1 = l;
28f3b5a0
KH
583 }
584
661553b9 585 writel_relaxed(l, reg);
28f3b5a0
KH
586}
587
a0e827c6 588static void omap_disable_gpio_irqbank(struct gpio_bank *bank, int gpio_mask)
28f3b5a0
KH
589{
590 void __iomem *reg = bank->base;
591 u32 l;
592
593 if (bank->regs->clr_irqenable) {
594 reg += bank->regs->clr_irqenable;
5e1c5ff4 595 l = gpio_mask;
2a900eb7 596 bank->context.irqenable1 &= ~gpio_mask;
28f3b5a0
KH
597 } else {
598 reg += bank->regs->irqenable;
661553b9 599 l = readl_relaxed(reg);
28f3b5a0 600 if (bank->regs->irqenable_inv)
56739a69 601 l |= gpio_mask;
92105bb7 602 else
28f3b5a0 603 l &= ~gpio_mask;
2a900eb7 604 bank->context.irqenable1 = l;
5e1c5ff4 605 }
28f3b5a0 606
661553b9 607 writel_relaxed(l, reg);
5e1c5ff4
TL
608}
609
9943f261
GS
610static inline void omap_set_gpio_irqenable(struct gpio_bank *bank,
611 unsigned offset, int enable)
5e1c5ff4 612{
8276536c 613 if (enable)
9943f261 614 omap_enable_gpio_irqbank(bank, BIT(offset));
8276536c 615 else
9943f261 616 omap_disable_gpio_irqbank(bank, BIT(offset));
5e1c5ff4
TL
617}
618
92105bb7 619/* Use disable_irq_wake() and enable_irq_wake() functions from drivers */
a0e827c6 620static int omap_gpio_wake_enable(struct irq_data *d, unsigned int enable)
92105bb7 621{
a0e827c6 622 struct gpio_bank *bank = omap_irq_data_get_bank(d);
450fa54c 623
0c0451e7 624 return irq_set_irq_wake(bank->irq, enable);
92105bb7
TL
625}
626
3ff164e1 627static int omap_gpio_request(struct gpio_chip *chip, unsigned offset)
5e1c5ff4 628{
d99f7aec 629 struct gpio_bank *bank = gpiochip_get_data(chip);
a6472533 630 unsigned long flags;
52e31344 631
55b93c32
TKD
632 /*
633 * If this is the first gpio_request for the bank,
634 * enable the bank module.
635 */
fa365e4d 636 if (!BANK_USED(bank))
7b1e5dc8 637 pm_runtime_get_sync(chip->parent);
92105bb7 638
4dbada2b 639 raw_spin_lock_irqsave(&bank->lock, flags);
c3518172 640 omap_enable_gpio_module(bank, offset);
b1e9fec2 641 bank->mod_usage |= BIT(offset);
4dbada2b 642 raw_spin_unlock_irqrestore(&bank->lock, flags);
5e1c5ff4
TL
643
644 return 0;
645}
646
3ff164e1 647static void omap_gpio_free(struct gpio_chip *chip, unsigned offset)
5e1c5ff4 648{
d99f7aec 649 struct gpio_bank *bank = gpiochip_get_data(chip);
a6472533 650 unsigned long flags;
5e1c5ff4 651
4dbada2b 652 raw_spin_lock_irqsave(&bank->lock, flags);
b1e9fec2 653 bank->mod_usage &= ~(BIT(offset));
5f982c70
GS
654 if (!LINE_USED(bank->irq_usage, offset)) {
655 omap_set_gpio_direction(bank, offset, 1);
656 omap_clear_gpio_debounce(bank, offset);
657 }
a0e827c6 658 omap_disable_gpio_module(bank, offset);
4dbada2b 659 raw_spin_unlock_irqrestore(&bank->lock, flags);
55b93c32
TKD
660
661 /*
662 * If this is the last gpio to be freed in the bank,
663 * disable the bank module.
664 */
fa365e4d 665 if (!BANK_USED(bank))
7b1e5dc8 666 pm_runtime_put(chip->parent);
5e1c5ff4
TL
667}
668
669/*
670 * We need to unmask the GPIO bank interrupt as soon as possible to
671 * avoid missing GPIO interrupts for other lines in the bank.
672 * Then we need to mask-read-clear-unmask the triggered GPIO lines
673 * in the bank to avoid missing nested interrupts for a GPIO line.
674 * If we wait to unmask individual GPIO lines in the bank after the
675 * line's interrupt handler has been run, we may miss some nested
676 * interrupts.
677 */
450fa54c 678static irqreturn_t omap_gpio_irq_handler(int irq, void *gpiobank)
5e1c5ff4 679{
92105bb7 680 void __iomem *isr_reg = NULL;
5e1c5ff4 681 u32 isr;
3513cdec 682 unsigned int bit;
450fa54c
GS
683 struct gpio_bank *bank = gpiobank;
684 unsigned long wa_lock_flags;
235f1eb1 685 unsigned long lock_flags;
5e1c5ff4 686
eef4bec7 687 isr_reg = bank->base + bank->regs->irqstatus;
b1cc4c55
EK
688 if (WARN_ON(!isr_reg))
689 goto exit;
690
7b1e5dc8 691 pm_runtime_get_sync(bank->chip.parent);
450fa54c 692
e83507b7 693 while (1) {
6e60e79a 694 u32 isr_saved, level_mask = 0;
ea6dedd7 695 u32 enabled;
6e60e79a 696
235f1eb1
GS
697 raw_spin_lock_irqsave(&bank->lock, lock_flags);
698
a0e827c6 699 enabled = omap_get_gpio_irqbank_mask(bank);
661553b9 700 isr_saved = isr = readl_relaxed(isr_reg) & enabled;
6e60e79a 701
9ea14d8c 702 if (bank->level_mask)
b144ff6f 703 level_mask = bank->level_mask & enabled;
6e60e79a
TL
704
705 /* clear edge sensitive interrupts before handler(s) are
706 called so that we don't miss any interrupt occurred while
707 executing them */
a0e827c6
JMC
708 omap_disable_gpio_irqbank(bank, isr_saved & ~level_mask);
709 omap_clear_gpio_irqbank(bank, isr_saved & ~level_mask);
710 omap_enable_gpio_irqbank(bank, isr_saved & ~level_mask);
6e60e79a 711
235f1eb1
GS
712 raw_spin_unlock_irqrestore(&bank->lock, lock_flags);
713
92105bb7
TL
714 if (!isr)
715 break;
716
3513cdec
JH
717 while (isr) {
718 bit = __ffs(isr);
b1e9fec2 719 isr &= ~(BIT(bit));
25db711d 720
235f1eb1 721 raw_spin_lock_irqsave(&bank->lock, lock_flags);
4318f36b
CM
722 /*
723 * Some chips can't respond to both rising and falling
724 * at the same time. If this irq was requested with
725 * both flags, we need to flip the ICR data for the IRQ
726 * to respond to the IRQ for the opposite direction.
727 * This will be indicated in the bank toggle_mask.
728 */
b1e9fec2 729 if (bank->toggle_mask & (BIT(bit)))
a0e827c6 730 omap_toggle_gpio_edge_triggering(bank, bit);
4318f36b 731
235f1eb1
GS
732 raw_spin_unlock_irqrestore(&bank->lock, lock_flags);
733
450fa54c
GS
734 raw_spin_lock_irqsave(&bank->wa_lock, wa_lock_flags);
735
fb655f57
JMC
736 generic_handle_irq(irq_find_mapping(bank->chip.irqdomain,
737 bit));
450fa54c
GS
738
739 raw_spin_unlock_irqrestore(&bank->wa_lock,
740 wa_lock_flags);
92105bb7 741 }
1a8bfa1e 742 }
b1cc4c55 743exit:
7b1e5dc8 744 pm_runtime_put(bank->chip.parent);
450fa54c 745 return IRQ_HANDLED;
5e1c5ff4
TL
746}
747
3d009c8c
TL
748static unsigned int omap_gpio_irq_startup(struct irq_data *d)
749{
750 struct gpio_bank *bank = omap_irq_data_get_bank(d);
3d009c8c 751 unsigned long flags;
37e14ecf 752 unsigned offset = d->hwirq;
3d009c8c 753
4dbada2b 754 raw_spin_lock_irqsave(&bank->lock, flags);
121dcb76
GS
755
756 if (!LINE_USED(bank->mod_usage, offset))
757 omap_set_gpio_direction(bank, offset, 1);
758 else if (!omap_gpio_is_input(bank, offset))
759 goto err;
760 omap_enable_gpio_module(bank, offset);
761 bank->irq_usage |= BIT(offset);
762
4dbada2b 763 raw_spin_unlock_irqrestore(&bank->lock, flags);
3d009c8c
TL
764 omap_gpio_unmask_irq(d);
765
766 return 0;
121dcb76 767err:
4dbada2b 768 raw_spin_unlock_irqrestore(&bank->lock, flags);
121dcb76 769 return -EINVAL;
3d009c8c
TL
770}
771
a0e827c6 772static void omap_gpio_irq_shutdown(struct irq_data *d)
4196dd6b 773{
a0e827c6 774 struct gpio_bank *bank = omap_irq_data_get_bank(d);
85ec7b97 775 unsigned long flags;
9943f261 776 unsigned offset = d->hwirq;
4196dd6b 777
4dbada2b 778 raw_spin_lock_irqsave(&bank->lock, flags);
b1e9fec2 779 bank->irq_usage &= ~(BIT(offset));
6e96c1b5
GS
780 omap_set_gpio_irqenable(bank, offset, 0);
781 omap_clear_gpio_irqstatus(bank, offset);
782 omap_set_gpio_triggering(bank, offset, IRQ_TYPE_NONE);
783 if (!LINE_USED(bank->mod_usage, offset))
784 omap_clear_gpio_debounce(bank, offset);
a0e827c6 785 omap_disable_gpio_module(bank, offset);
4dbada2b 786 raw_spin_unlock_irqrestore(&bank->lock, flags);
aca82d1c
GS
787}
788
789static void omap_gpio_irq_bus_lock(struct irq_data *data)
790{
791 struct gpio_bank *bank = omap_irq_data_get_bank(data);
792
793 if (!BANK_USED(bank))
7b1e5dc8 794 pm_runtime_get_sync(bank->chip.parent);
aca82d1c
GS
795}
796
797static void gpio_irq_bus_sync_unlock(struct irq_data *data)
798{
799 struct gpio_bank *bank = omap_irq_data_get_bank(data);
fac7fa16
JMC
800
801 /*
802 * If this is the last IRQ to be freed in the bank,
803 * disable the bank module.
804 */
805 if (!BANK_USED(bank))
7b1e5dc8 806 pm_runtime_put(bank->chip.parent);
4196dd6b
TL
807}
808
a0e827c6 809static void omap_gpio_ack_irq(struct irq_data *d)
5e1c5ff4 810{
a0e827c6 811 struct gpio_bank *bank = omap_irq_data_get_bank(d);
9943f261 812 unsigned offset = d->hwirq;
5e1c5ff4 813
9943f261 814 omap_clear_gpio_irqstatus(bank, offset);
5e1c5ff4
TL
815}
816
a0e827c6 817static void omap_gpio_mask_irq(struct irq_data *d)
5e1c5ff4 818{
a0e827c6 819 struct gpio_bank *bank = omap_irq_data_get_bank(d);
9943f261 820 unsigned offset = d->hwirq;
85ec7b97 821 unsigned long flags;
5e1c5ff4 822
4dbada2b 823 raw_spin_lock_irqsave(&bank->lock, flags);
9943f261
GS
824 omap_set_gpio_irqenable(bank, offset, 0);
825 omap_set_gpio_triggering(bank, offset, IRQ_TYPE_NONE);
4dbada2b 826 raw_spin_unlock_irqrestore(&bank->lock, flags);
5e1c5ff4
TL
827}
828
a0e827c6 829static void omap_gpio_unmask_irq(struct irq_data *d)
5e1c5ff4 830{
a0e827c6 831 struct gpio_bank *bank = omap_irq_data_get_bank(d);
9943f261 832 unsigned offset = d->hwirq;
8c04a176 833 u32 trigger = irqd_get_trigger_type(d);
85ec7b97 834 unsigned long flags;
55b6019a 835
4dbada2b 836 raw_spin_lock_irqsave(&bank->lock, flags);
55b6019a 837 if (trigger)
9943f261 838 omap_set_gpio_triggering(bank, offset, trigger);
b144ff6f
KH
839
840 /* For level-triggered GPIOs, the clearing must be done after
841 * the HW source is cleared, thus after the handler has run */
9943f261
GS
842 if (bank->level_mask & BIT(offset)) {
843 omap_set_gpio_irqenable(bank, offset, 0);
844 omap_clear_gpio_irqstatus(bank, offset);
b144ff6f 845 }
5e1c5ff4 846
9943f261 847 omap_set_gpio_irqenable(bank, offset, 1);
4dbada2b 848 raw_spin_unlock_irqrestore(&bank->lock, flags);
5e1c5ff4
TL
849}
850
e5c56ed3
DB
851/*---------------------------------------------------------------------*/
852
79ee031f 853static int omap_mpuio_suspend_noirq(struct device *dev)
11a78b79 854{
79ee031f 855 struct platform_device *pdev = to_platform_device(dev);
11a78b79 856 struct gpio_bank *bank = platform_get_drvdata(pdev);
5de62b86
TL
857 void __iomem *mask_reg = bank->base +
858 OMAP_MPUIO_GPIO_MASKIT / bank->stride;
a6472533 859 unsigned long flags;
11a78b79 860
4dbada2b 861 raw_spin_lock_irqsave(&bank->lock, flags);
661553b9 862 writel_relaxed(0xffff & ~bank->context.wake_en, mask_reg);
4dbada2b 863 raw_spin_unlock_irqrestore(&bank->lock, flags);
11a78b79
DB
864
865 return 0;
866}
867
79ee031f 868static int omap_mpuio_resume_noirq(struct device *dev)
11a78b79 869{
79ee031f 870 struct platform_device *pdev = to_platform_device(dev);
11a78b79 871 struct gpio_bank *bank = platform_get_drvdata(pdev);
5de62b86
TL
872 void __iomem *mask_reg = bank->base +
873 OMAP_MPUIO_GPIO_MASKIT / bank->stride;
a6472533 874 unsigned long flags;
11a78b79 875
4dbada2b 876 raw_spin_lock_irqsave(&bank->lock, flags);
661553b9 877 writel_relaxed(bank->context.wake_en, mask_reg);
4dbada2b 878 raw_spin_unlock_irqrestore(&bank->lock, flags);
11a78b79
DB
879
880 return 0;
881}
882
47145210 883static const struct dev_pm_ops omap_mpuio_dev_pm_ops = {
79ee031f
MD
884 .suspend_noirq = omap_mpuio_suspend_noirq,
885 .resume_noirq = omap_mpuio_resume_noirq,
886};
887
3c437ffd 888/* use platform_driver for this. */
11a78b79 889static struct platform_driver omap_mpuio_driver = {
11a78b79
DB
890 .driver = {
891 .name = "mpuio",
79ee031f 892 .pm = &omap_mpuio_dev_pm_ops,
11a78b79
DB
893 },
894};
895
896static struct platform_device omap_mpuio_device = {
897 .name = "mpuio",
898 .id = -1,
899 .dev = {
900 .driver = &omap_mpuio_driver.driver,
901 }
902 /* could list the /proc/iomem resources */
903};
904
a0e827c6 905static inline void omap_mpuio_init(struct gpio_bank *bank)
11a78b79 906{
77640aab 907 platform_set_drvdata(&omap_mpuio_device, bank);
fcf126d8 908
11a78b79
DB
909 if (platform_driver_register(&omap_mpuio_driver) == 0)
910 (void) platform_device_register(&omap_mpuio_device);
911}
912
e5c56ed3 913/*---------------------------------------------------------------------*/
5e1c5ff4 914
a0e827c6 915static int omap_gpio_get_direction(struct gpio_chip *chip, unsigned offset)
9370084e
YY
916{
917 struct gpio_bank *bank;
918 unsigned long flags;
919 void __iomem *reg;
920 int dir;
921
d99f7aec 922 bank = gpiochip_get_data(chip);
9370084e 923 reg = bank->base + bank->regs->direction;
4dbada2b 924 raw_spin_lock_irqsave(&bank->lock, flags);
9370084e 925 dir = !!(readl_relaxed(reg) & BIT(offset));
4dbada2b 926 raw_spin_unlock_irqrestore(&bank->lock, flags);
9370084e
YY
927 return dir;
928}
929
a0e827c6 930static int omap_gpio_input(struct gpio_chip *chip, unsigned offset)
52e31344
DB
931{
932 struct gpio_bank *bank;
933 unsigned long flags;
934
d99f7aec 935 bank = gpiochip_get_data(chip);
4dbada2b 936 raw_spin_lock_irqsave(&bank->lock, flags);
a0e827c6 937 omap_set_gpio_direction(bank, offset, 1);
4dbada2b 938 raw_spin_unlock_irqrestore(&bank->lock, flags);
52e31344
DB
939 return 0;
940}
941
a0e827c6 942static int omap_gpio_get(struct gpio_chip *chip, unsigned offset)
52e31344 943{
b37c45b8 944 struct gpio_bank *bank;
b37c45b8 945
d99f7aec 946 bank = gpiochip_get_data(chip);
b37c45b8 947
b2b20045 948 if (omap_gpio_is_input(bank, offset))
a0e827c6 949 return omap_get_gpio_datain(bank, offset);
b37c45b8 950 else
a0e827c6 951 return omap_get_gpio_dataout(bank, offset);
52e31344
DB
952}
953
a0e827c6 954static int omap_gpio_output(struct gpio_chip *chip, unsigned offset, int value)
52e31344
DB
955{
956 struct gpio_bank *bank;
957 unsigned long flags;
958
d99f7aec 959 bank = gpiochip_get_data(chip);
4dbada2b 960 raw_spin_lock_irqsave(&bank->lock, flags);
fa87931a 961 bank->set_dataout(bank, offset, value);
a0e827c6 962 omap_set_gpio_direction(bank, offset, 0);
4dbada2b 963 raw_spin_unlock_irqrestore(&bank->lock, flags);
2f56e0a5 964 return 0;
52e31344
DB
965}
966
a0e827c6
JMC
967static int omap_gpio_debounce(struct gpio_chip *chip, unsigned offset,
968 unsigned debounce)
168ef3d9
FB
969{
970 struct gpio_bank *bank;
971 unsigned long flags;
83977443 972 int ret;
168ef3d9 973
d99f7aec 974 bank = gpiochip_get_data(chip);
77640aab 975
4dbada2b 976 raw_spin_lock_irqsave(&bank->lock, flags);
83977443 977 ret = omap2_set_gpio_debounce(bank, offset, debounce);
4dbada2b 978 raw_spin_unlock_irqrestore(&bank->lock, flags);
168ef3d9 979
83977443
DR
980 if (ret)
981 dev_info(chip->parent,
982 "Could not set line %u debounce to %u microseconds (%d)",
983 offset, debounce, ret);
984
985 return ret;
168ef3d9
FB
986}
987
2956b5d9
MW
988static int omap_gpio_set_config(struct gpio_chip *chip, unsigned offset,
989 unsigned long config)
990{
991 u32 debounce;
992
993 if (pinconf_to_config_param(config) != PIN_CONFIG_INPUT_DEBOUNCE)
994 return -ENOTSUPP;
995
996 debounce = pinconf_to_config_argument(config);
997 return omap_gpio_debounce(chip, offset, debounce);
998}
999
a0e827c6 1000static void omap_gpio_set(struct gpio_chip *chip, unsigned offset, int value)
52e31344
DB
1001{
1002 struct gpio_bank *bank;
1003 unsigned long flags;
1004
d99f7aec 1005 bank = gpiochip_get_data(chip);
4dbada2b 1006 raw_spin_lock_irqsave(&bank->lock, flags);
fa87931a 1007 bank->set_dataout(bank, offset, value);
4dbada2b 1008 raw_spin_unlock_irqrestore(&bank->lock, flags);
52e31344
DB
1009}
1010
1011/*---------------------------------------------------------------------*/
1012
9a748053 1013static void __init omap_gpio_show_rev(struct gpio_bank *bank)
9f7065da 1014{
e5ff4440 1015 static bool called;
9f7065da
TL
1016 u32 rev;
1017
e5ff4440 1018 if (called || bank->regs->revision == USHRT_MAX)
9f7065da
TL
1019 return;
1020
661553b9 1021 rev = readw_relaxed(bank->base + bank->regs->revision);
e5ff4440 1022 pr_info("OMAP GPIO hardware version %d.%d\n",
9f7065da 1023 (rev >> 4) & 0x0f, rev & 0x0f);
e5ff4440
KH
1024
1025 called = true;
9f7065da
TL
1026}
1027
03e128ca 1028static void omap_gpio_mod_init(struct gpio_bank *bank)
2fae7fbe 1029{
ab985f0f
TKD
1030 void __iomem *base = bank->base;
1031 u32 l = 0xffffffff;
2fae7fbe 1032
ab985f0f
TKD
1033 if (bank->width == 16)
1034 l = 0xffff;
1035
d0d665a8 1036 if (bank->is_mpuio) {
661553b9 1037 writel_relaxed(l, bank->base + bank->regs->irqenable);
ab985f0f 1038 return;
2fae7fbe 1039 }
ab985f0f 1040
a0e827c6
JMC
1041 omap_gpio_rmw(base, bank->regs->irqenable, l,
1042 bank->regs->irqenable_inv);
1043 omap_gpio_rmw(base, bank->regs->irqstatus, l,
1044 !bank->regs->irqenable_inv);
ab985f0f 1045 if (bank->regs->debounce_en)
661553b9 1046 writel_relaxed(0, base + bank->regs->debounce_en);
ab985f0f 1047
2dc983c5 1048 /* Save OE default value (0xffffffff) in the context */
661553b9 1049 bank->context.oe = readl_relaxed(bank->base + bank->regs->direction);
ab985f0f
TKD
1050 /* Initialize interface clk ungated, module enabled */
1051 if (bank->regs->ctrl)
661553b9 1052 writel_relaxed(0, base + bank->regs->ctrl);
2fae7fbe
VC
1053}
1054
46824e22 1055static int omap_gpio_chip_init(struct gpio_bank *bank, struct irq_chip *irqc)
2fae7fbe 1056{
2fae7fbe 1057 static int gpio;
fb655f57 1058 int irq_base = 0;
6ef7f385 1059 int ret;
2fae7fbe 1060
2fae7fbe
VC
1061 /*
1062 * REVISIT eventually switch from OMAP-specific gpio structs
1063 * over to the generic ones
1064 */
1065 bank->chip.request = omap_gpio_request;
1066 bank->chip.free = omap_gpio_free;
a0e827c6
JMC
1067 bank->chip.get_direction = omap_gpio_get_direction;
1068 bank->chip.direction_input = omap_gpio_input;
1069 bank->chip.get = omap_gpio_get;
1070 bank->chip.direction_output = omap_gpio_output;
2956b5d9 1071 bank->chip.set_config = omap_gpio_set_config;
a0e827c6 1072 bank->chip.set = omap_gpio_set;
d0d665a8 1073 if (bank->is_mpuio) {
2fae7fbe 1074 bank->chip.label = "mpuio";
6ed87c5b 1075 if (bank->regs->wkup_en)
58383c78 1076 bank->chip.parent = &omap_mpuio_device.dev;
2fae7fbe
VC
1077 bank->chip.base = OMAP_MPUIO(0);
1078 } else {
1079 bank->chip.label = "gpio";
1080 bank->chip.base = gpio;
2fae7fbe 1081 }
d5f46247 1082 bank->chip.ngpio = bank->width;
2fae7fbe 1083
d99f7aec 1084 ret = gpiochip_add_data(&bank->chip, bank);
6ef7f385 1085 if (ret) {
7b1e5dc8
GS
1086 dev_err(bank->chip.parent,
1087 "Could not register gpio chip %d\n", ret);
6ef7f385
JMC
1088 return ret;
1089 }
2fae7fbe 1090
46d4f7c2
TL
1091 if (!bank->is_mpuio)
1092 gpio += bank->width;
1093
fb655f57
JMC
1094#ifdef CONFIG_ARCH_OMAP1
1095 /*
1096 * REVISIT: Once we have OMAP1 supporting SPARSE_IRQ, we can drop
1097 * irq_alloc_descs() since a base IRQ offset will no longer be needed.
1098 */
2ed36f30
BG
1099 irq_base = devm_irq_alloc_descs(bank->chip.parent,
1100 -1, 0, bank->width, 0);
fb655f57 1101 if (irq_base < 0) {
7b1e5dc8 1102 dev_err(bank->chip.parent, "Couldn't allocate IRQ numbers\n");
fb655f57
JMC
1103 return -ENODEV;
1104 }
1105#endif
1106
d2d05c65
TL
1107 /* MPUIO is a bit different, reading IRQ status clears it */
1108 if (bank->is_mpuio) {
1109 irqc->irq_ack = dummy_irq_chip.irq_ack;
d2d05c65
TL
1110 if (!bank->regs->wkup_en)
1111 irqc->irq_set_wake = NULL;
1112 }
1113
46824e22 1114 ret = gpiochip_irqchip_add(&bank->chip, irqc,
450fa54c 1115 irq_base, handle_bad_irq,
fb655f57
JMC
1116 IRQ_TYPE_NONE);
1117
1118 if (ret) {
7b1e5dc8
GS
1119 dev_err(bank->chip.parent,
1120 "Couldn't add irqchip to gpiochip %d\n", ret);
da26d5d8 1121 gpiochip_remove(&bank->chip);
fb655f57
JMC
1122 return -ENODEV;
1123 }
1124
450fa54c 1125 gpiochip_set_chained_irqchip(&bank->chip, irqc, bank->irq, NULL);
fb655f57 1126
7b1e5dc8
GS
1127 ret = devm_request_irq(bank->chip.parent, bank->irq,
1128 omap_gpio_irq_handler,
1129 0, dev_name(bank->chip.parent), bank);
450fa54c
GS
1130 if (ret)
1131 gpiochip_remove(&bank->chip);
1132
1133 return ret;
2fae7fbe
VC
1134}
1135
384ebe1c
BC
1136static const struct of_device_id omap_gpio_match[];
1137
3836309d 1138static int omap_gpio_probe(struct platform_device *pdev)
5e1c5ff4 1139{
862ff640 1140 struct device *dev = &pdev->dev;
384ebe1c
BC
1141 struct device_node *node = dev->of_node;
1142 const struct of_device_id *match;
f6817a2c 1143 const struct omap_gpio_platform_data *pdata;
77640aab 1144 struct resource *res;
5e1c5ff4 1145 struct gpio_bank *bank;
46824e22 1146 struct irq_chip *irqc;
6ef7f385 1147 int ret;
5e1c5ff4 1148
384ebe1c
BC
1149 match = of_match_device(of_match_ptr(omap_gpio_match), dev);
1150
e56aee18 1151 pdata = match ? match->data : dev_get_platdata(dev);
384ebe1c 1152 if (!pdata)
96751fcb 1153 return -EINVAL;
5492fb1a 1154
086d585f 1155 bank = devm_kzalloc(dev, sizeof(struct gpio_bank), GFP_KERNEL);
03e128ca 1156 if (!bank) {
862ff640 1157 dev_err(dev, "Memory alloc failed\n");
96751fcb 1158 return -ENOMEM;
03e128ca 1159 }
92105bb7 1160
46824e22
NM
1161 irqc = devm_kzalloc(dev, sizeof(*irqc), GFP_KERNEL);
1162 if (!irqc)
1163 return -ENOMEM;
1164
3d009c8c 1165 irqc->irq_startup = omap_gpio_irq_startup,
46824e22
NM
1166 irqc->irq_shutdown = omap_gpio_irq_shutdown,
1167 irqc->irq_ack = omap_gpio_ack_irq,
1168 irqc->irq_mask = omap_gpio_mask_irq,
1169 irqc->irq_unmask = omap_gpio_unmask_irq,
1170 irqc->irq_set_type = omap_gpio_irq_type,
1171 irqc->irq_set_wake = omap_gpio_wake_enable,
aca82d1c
GS
1172 irqc->irq_bus_lock = omap_gpio_irq_bus_lock,
1173 irqc->irq_bus_sync_unlock = gpio_irq_bus_sync_unlock,
46824e22 1174 irqc->name = dev_name(&pdev->dev);
0c0451e7 1175 irqc->flags = IRQCHIP_MASK_ON_SUSPEND;
46824e22 1176
89d18e3a
GS
1177 bank->irq = platform_get_irq(pdev, 0);
1178 if (bank->irq <= 0) {
1179 if (!bank->irq)
1180 bank->irq = -ENXIO;
1181 if (bank->irq != -EPROBE_DEFER)
1182 dev_err(dev,
1183 "can't get irq resource ret=%d\n", bank->irq);
1184 return bank->irq;
44169075 1185 }
5e1c5ff4 1186
58383c78 1187 bank->chip.parent = dev;
c23837ce 1188 bank->chip.owner = THIS_MODULE;
77640aab 1189 bank->dbck_flag = pdata->dbck_flag;
5de62b86 1190 bank->stride = pdata->bank_stride;
d5f46247 1191 bank->width = pdata->bank_width;
d0d665a8 1192 bank->is_mpuio = pdata->is_mpuio;
803a2434 1193 bank->non_wakeup_gpios = pdata->non_wakeup_gpios;
fa87931a 1194 bank->regs = pdata->regs;
384ebe1c
BC
1195#ifdef CONFIG_OF_GPIO
1196 bank->chip.of_node = of_node_get(node);
1197#endif
a2797bea
JH
1198 if (node) {
1199 if (!of_property_read_bool(node, "ti,gpio-always-on"))
1200 bank->loses_context = true;
1201 } else {
1202 bank->loses_context = pdata->loses_context;
352a2d5b
JH
1203
1204 if (bank->loses_context)
1205 bank->get_context_loss_count =
1206 pdata->get_context_loss_count;
384ebe1c
BC
1207 }
1208
fa87931a 1209 if (bank->regs->set_dataout && bank->regs->clr_dataout)
a0e827c6 1210 bank->set_dataout = omap_set_gpio_dataout_reg;
fa87931a 1211 else
a0e827c6 1212 bank->set_dataout = omap_set_gpio_dataout_mask;
9f7065da 1213
4dbada2b 1214 raw_spin_lock_init(&bank->lock);
450fa54c 1215 raw_spin_lock_init(&bank->wa_lock);
9f7065da 1216
77640aab
VC
1217 /* Static mapping, never released */
1218 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
717f70e3
JH
1219 bank->base = devm_ioremap_resource(dev, res);
1220 if (IS_ERR(bank->base)) {
717f70e3 1221 return PTR_ERR(bank->base);
5e1c5ff4
TL
1222 }
1223
5d9452e7 1224 if (bank->dbck_flag) {
7b1e5dc8 1225 bank->dbck = devm_clk_get(dev, "dbclk");
5d9452e7 1226 if (IS_ERR(bank->dbck)) {
7b1e5dc8 1227 dev_err(dev,
5d9452e7
GS
1228 "Could not get gpio dbck. Disable debounce\n");
1229 bank->dbck_flag = false;
1230 } else {
1231 clk_prepare(bank->dbck);
1232 }
1233 }
1234
065cd795
TKD
1235 platform_set_drvdata(pdev, bank);
1236
7b1e5dc8
GS
1237 pm_runtime_enable(dev);
1238 pm_runtime_irq_safe(dev);
1239 pm_runtime_get_sync(dev);
77640aab 1240
d0d665a8 1241 if (bank->is_mpuio)
a0e827c6 1242 omap_mpuio_init(bank);
ab985f0f 1243
03e128ca 1244 omap_gpio_mod_init(bank);
6ef7f385 1245
46824e22 1246 ret = omap_gpio_chip_init(bank, irqc);
5e606abe 1247 if (ret) {
7b1e5dc8
GS
1248 pm_runtime_put_sync(dev);
1249 pm_runtime_disable(dev);
6ef7f385 1250 return ret;
5e606abe 1251 }
6ef7f385 1252
9a748053 1253 omap_gpio_show_rev(bank);
9f7065da 1254
7b1e5dc8 1255 pm_runtime_put(dev);
55b93c32 1256
03e128ca 1257 list_add_tail(&bank->node, &omap_gpio_list);
77640aab 1258
879fe324 1259 return 0;
5e1c5ff4
TL
1260}
1261
cac089f9
TL
1262static int omap_gpio_remove(struct platform_device *pdev)
1263{
1264 struct gpio_bank *bank = platform_get_drvdata(pdev);
1265
1266 list_del(&bank->node);
1267 gpiochip_remove(&bank->chip);
7b1e5dc8 1268 pm_runtime_disable(&pdev->dev);
5d9452e7
GS
1269 if (bank->dbck_flag)
1270 clk_unprepare(bank->dbck);
cac089f9
TL
1271
1272 return 0;
1273}
1274
55b93c32
TKD
1275#ifdef CONFIG_ARCH_OMAP2PLUS
1276
ecb2312f 1277#if defined(CONFIG_PM)
60a3437d 1278static void omap_gpio_restore_context(struct gpio_bank *bank);
3ac4fa99 1279
2dc983c5 1280static int omap_gpio_runtime_suspend(struct device *dev)
3ac4fa99 1281{
2dc983c5
TKD
1282 struct platform_device *pdev = to_platform_device(dev);
1283 struct gpio_bank *bank = platform_get_drvdata(pdev);
1284 u32 l1 = 0, l2 = 0;
1285 unsigned long flags;
68942edb 1286 u32 wake_low, wake_hi;
8865b9b6 1287
4dbada2b 1288 raw_spin_lock_irqsave(&bank->lock, flags);
68942edb
KH
1289
1290 /*
1291 * Only edges can generate a wakeup event to the PRCM.
1292 *
1293 * Therefore, ensure any wake-up capable GPIOs have
1294 * edge-detection enabled before going idle to ensure a wakeup
1295 * to the PRCM is generated on a GPIO transition. (c.f. 34xx
1296 * NDA TRM 25.5.3.1)
1297 *
1298 * The normal values will be restored upon ->runtime_resume()
1299 * by writing back the values saved in bank->context.
1300 */
1301 wake_low = bank->context.leveldetect0 & bank->context.wake_en;
1302 if (wake_low)
661553b9 1303 writel_relaxed(wake_low | bank->context.fallingdetect,
68942edb
KH
1304 bank->base + bank->regs->fallingdetect);
1305 wake_hi = bank->context.leveldetect1 & bank->context.wake_en;
1306 if (wake_hi)
661553b9 1307 writel_relaxed(wake_hi | bank->context.risingdetect,
68942edb
KH
1308 bank->base + bank->regs->risingdetect);
1309
b3c64bc3
KH
1310 if (!bank->enabled_non_wakeup_gpios)
1311 goto update_gpio_context_count;
1312
2dc983c5
TKD
1313 if (bank->power_mode != OFF_MODE) {
1314 bank->power_mode = 0;
41d87cbd 1315 goto update_gpio_context_count;
2dc983c5
TKD
1316 }
1317 /*
1318 * If going to OFF, remove triggering for all
1319 * non-wakeup GPIOs. Otherwise spurious IRQs will be
1320 * generated. See OMAP2420 Errata item 1.101.
1321 */
661553b9 1322 bank->saved_datain = readl_relaxed(bank->base +
2dc983c5 1323 bank->regs->datain);
c6f31c9e
TKD
1324 l1 = bank->context.fallingdetect;
1325 l2 = bank->context.risingdetect;
3f1686a9 1326
2dc983c5
TKD
1327 l1 &= ~bank->enabled_non_wakeup_gpios;
1328 l2 &= ~bank->enabled_non_wakeup_gpios;
3f1686a9 1329
661553b9
VK
1330 writel_relaxed(l1, bank->base + bank->regs->fallingdetect);
1331 writel_relaxed(l2, bank->base + bank->regs->risingdetect);
3f1686a9 1332
2dc983c5 1333 bank->workaround_enabled = true;
3f1686a9 1334
41d87cbd 1335update_gpio_context_count:
2dc983c5
TKD
1336 if (bank->get_context_loss_count)
1337 bank->context_loss_count =
7b1e5dc8 1338 bank->get_context_loss_count(dev);
60a3437d 1339
a0e827c6 1340 omap_gpio_dbck_disable(bank);
4dbada2b 1341 raw_spin_unlock_irqrestore(&bank->lock, flags);
55b93c32 1342
2dc983c5 1343 return 0;
3ac4fa99
JY
1344}
1345
352a2d5b
JH
1346static void omap_gpio_init_context(struct gpio_bank *p);
1347
2dc983c5 1348static int omap_gpio_runtime_resume(struct device *dev)
3ac4fa99 1349{
2dc983c5
TKD
1350 struct platform_device *pdev = to_platform_device(dev);
1351 struct gpio_bank *bank = platform_get_drvdata(pdev);
2dc983c5
TKD
1352 u32 l = 0, gen, gen0, gen1;
1353 unsigned long flags;
a2797bea 1354 int c;
8865b9b6 1355
4dbada2b 1356 raw_spin_lock_irqsave(&bank->lock, flags);
352a2d5b
JH
1357
1358 /*
1359 * On the first resume during the probe, the context has not
1360 * been initialised and so initialise it now. Also initialise
1361 * the context loss count.
1362 */
1363 if (bank->loses_context && !bank->context_valid) {
1364 omap_gpio_init_context(bank);
1365
1366 if (bank->get_context_loss_count)
1367 bank->context_loss_count =
7b1e5dc8 1368 bank->get_context_loss_count(dev);
352a2d5b
JH
1369 }
1370
a0e827c6 1371 omap_gpio_dbck_enable(bank);
68942edb
KH
1372
1373 /*
1374 * In ->runtime_suspend(), level-triggered, wakeup-enabled
1375 * GPIOs were set to edge trigger also in order to be able to
1376 * generate a PRCM wakeup. Here we restore the
1377 * pre-runtime_suspend() values for edge triggering.
1378 */
661553b9 1379 writel_relaxed(bank->context.fallingdetect,
68942edb 1380 bank->base + bank->regs->fallingdetect);
661553b9 1381 writel_relaxed(bank->context.risingdetect,
68942edb
KH
1382 bank->base + bank->regs->risingdetect);
1383
a2797bea
JH
1384 if (bank->loses_context) {
1385 if (!bank->get_context_loss_count) {
2dc983c5
TKD
1386 omap_gpio_restore_context(bank);
1387 } else {
7b1e5dc8 1388 c = bank->get_context_loss_count(dev);
a2797bea
JH
1389 if (c != bank->context_loss_count) {
1390 omap_gpio_restore_context(bank);
1391 } else {
4dbada2b 1392 raw_spin_unlock_irqrestore(&bank->lock, flags);
a2797bea
JH
1393 return 0;
1394 }
60a3437d 1395 }
2dc983c5 1396 }
43ffcd9a 1397
1b128703 1398 if (!bank->workaround_enabled) {
4dbada2b 1399 raw_spin_unlock_irqrestore(&bank->lock, flags);
1b128703
TKD
1400 return 0;
1401 }
1402
661553b9 1403 l = readl_relaxed(bank->base + bank->regs->datain);
3f1686a9 1404
2dc983c5
TKD
1405 /*
1406 * Check if any of the non-wakeup interrupt GPIOs have changed
1407 * state. If so, generate an IRQ by software. This is
1408 * horribly racy, but it's the best we can do to work around
1409 * this silicon bug.
1410 */
1411 l ^= bank->saved_datain;
1412 l &= bank->enabled_non_wakeup_gpios;
3f1686a9 1413
2dc983c5
TKD
1414 /*
1415 * No need to generate IRQs for the rising edge for gpio IRQs
1416 * configured with falling edge only; and vice versa.
1417 */
c6f31c9e 1418 gen0 = l & bank->context.fallingdetect;
2dc983c5 1419 gen0 &= bank->saved_datain;
82dbb9d3 1420
c6f31c9e 1421 gen1 = l & bank->context.risingdetect;
2dc983c5 1422 gen1 &= ~(bank->saved_datain);
82dbb9d3 1423
2dc983c5 1424 /* FIXME: Consider GPIO IRQs with level detections properly! */
c6f31c9e
TKD
1425 gen = l & (~(bank->context.fallingdetect) &
1426 ~(bank->context.risingdetect));
2dc983c5
TKD
1427 /* Consider all GPIO IRQs needed to be updated */
1428 gen |= gen0 | gen1;
82dbb9d3 1429
2dc983c5
TKD
1430 if (gen) {
1431 u32 old0, old1;
82dbb9d3 1432
661553b9
VK
1433 old0 = readl_relaxed(bank->base + bank->regs->leveldetect0);
1434 old1 = readl_relaxed(bank->base + bank->regs->leveldetect1);
3f1686a9 1435
4e962e89 1436 if (!bank->regs->irqstatus_raw0) {
661553b9 1437 writel_relaxed(old0 | gen, bank->base +
9ea14d8c 1438 bank->regs->leveldetect0);
661553b9 1439 writel_relaxed(old1 | gen, bank->base +
9ea14d8c 1440 bank->regs->leveldetect1);
2dc983c5 1441 }
9ea14d8c 1442
4e962e89 1443 if (bank->regs->irqstatus_raw0) {
661553b9 1444 writel_relaxed(old0 | l, bank->base +
9ea14d8c 1445 bank->regs->leveldetect0);
661553b9 1446 writel_relaxed(old1 | l, bank->base +
9ea14d8c 1447 bank->regs->leveldetect1);
3ac4fa99 1448 }
661553b9
VK
1449 writel_relaxed(old0, bank->base + bank->regs->leveldetect0);
1450 writel_relaxed(old1, bank->base + bank->regs->leveldetect1);
2dc983c5
TKD
1451 }
1452
1453 bank->workaround_enabled = false;
4dbada2b 1454 raw_spin_unlock_irqrestore(&bank->lock, flags);
2dc983c5
TKD
1455
1456 return 0;
1457}
ecb2312f 1458#endif /* CONFIG_PM */
2dc983c5 1459
cac089f9 1460#if IS_BUILTIN(CONFIG_GPIO_OMAP)
2dc983c5
TKD
1461void omap2_gpio_prepare_for_idle(int pwr_mode)
1462{
1463 struct gpio_bank *bank;
1464
1465 list_for_each_entry(bank, &omap_gpio_list, node) {
fa365e4d 1466 if (!BANK_USED(bank) || !bank->loses_context)
2dc983c5
TKD
1467 continue;
1468
1469 bank->power_mode = pwr_mode;
1470
7b1e5dc8 1471 pm_runtime_put_sync_suspend(bank->chip.parent);
2dc983c5
TKD
1472 }
1473}
1474
1475void omap2_gpio_resume_after_idle(void)
1476{
1477 struct gpio_bank *bank;
1478
1479 list_for_each_entry(bank, &omap_gpio_list, node) {
fa365e4d 1480 if (!BANK_USED(bank) || !bank->loses_context)
2dc983c5
TKD
1481 continue;
1482
7b1e5dc8 1483 pm_runtime_get_sync(bank->chip.parent);
3ac4fa99 1484 }
3ac4fa99 1485}
cac089f9 1486#endif
3ac4fa99 1487
ecb2312f 1488#if defined(CONFIG_PM)
352a2d5b
JH
1489static void omap_gpio_init_context(struct gpio_bank *p)
1490{
1491 struct omap_gpio_reg_offs *regs = p->regs;
1492 void __iomem *base = p->base;
1493
661553b9
VK
1494 p->context.ctrl = readl_relaxed(base + regs->ctrl);
1495 p->context.oe = readl_relaxed(base + regs->direction);
1496 p->context.wake_en = readl_relaxed(base + regs->wkup_en);
1497 p->context.leveldetect0 = readl_relaxed(base + regs->leveldetect0);
1498 p->context.leveldetect1 = readl_relaxed(base + regs->leveldetect1);
1499 p->context.risingdetect = readl_relaxed(base + regs->risingdetect);
1500 p->context.fallingdetect = readl_relaxed(base + regs->fallingdetect);
1501 p->context.irqenable1 = readl_relaxed(base + regs->irqenable);
1502 p->context.irqenable2 = readl_relaxed(base + regs->irqenable2);
352a2d5b
JH
1503
1504 if (regs->set_dataout && p->regs->clr_dataout)
661553b9 1505 p->context.dataout = readl_relaxed(base + regs->set_dataout);
352a2d5b 1506 else
661553b9 1507 p->context.dataout = readl_relaxed(base + regs->dataout);
352a2d5b
JH
1508
1509 p->context_valid = true;
1510}
1511
60a3437d 1512static void omap_gpio_restore_context(struct gpio_bank *bank)
40c670f0 1513{
661553b9 1514 writel_relaxed(bank->context.wake_en,
ae10f233 1515 bank->base + bank->regs->wkup_en);
661553b9
VK
1516 writel_relaxed(bank->context.ctrl, bank->base + bank->regs->ctrl);
1517 writel_relaxed(bank->context.leveldetect0,
ae10f233 1518 bank->base + bank->regs->leveldetect0);
661553b9 1519 writel_relaxed(bank->context.leveldetect1,
ae10f233 1520 bank->base + bank->regs->leveldetect1);
661553b9 1521 writel_relaxed(bank->context.risingdetect,
ae10f233 1522 bank->base + bank->regs->risingdetect);
661553b9 1523 writel_relaxed(bank->context.fallingdetect,
ae10f233 1524 bank->base + bank->regs->fallingdetect);
f86bcc30 1525 if (bank->regs->set_dataout && bank->regs->clr_dataout)
661553b9 1526 writel_relaxed(bank->context.dataout,
f86bcc30
NM
1527 bank->base + bank->regs->set_dataout);
1528 else
661553b9 1529 writel_relaxed(bank->context.dataout,
f86bcc30 1530 bank->base + bank->regs->dataout);
661553b9 1531 writel_relaxed(bank->context.oe, bank->base + bank->regs->direction);
6d13eaaf 1532
ae547354 1533 if (bank->dbck_enable_mask) {
661553b9 1534 writel_relaxed(bank->context.debounce, bank->base +
ae547354 1535 bank->regs->debounce);
661553b9 1536 writel_relaxed(bank->context.debounce_en,
ae547354
NM
1537 bank->base + bank->regs->debounce_en);
1538 }
ba805be5 1539
661553b9 1540 writel_relaxed(bank->context.irqenable1,
ba805be5 1541 bank->base + bank->regs->irqenable);
661553b9 1542 writel_relaxed(bank->context.irqenable2,
ba805be5 1543 bank->base + bank->regs->irqenable2);
40c670f0 1544}
ecb2312f 1545#endif /* CONFIG_PM */
55b93c32 1546#else
2dc983c5
TKD
1547#define omap_gpio_runtime_suspend NULL
1548#define omap_gpio_runtime_resume NULL
ea4a21a2 1549static inline void omap_gpio_init_context(struct gpio_bank *p) {}
40c670f0
RN
1550#endif
1551
55b93c32 1552static const struct dev_pm_ops gpio_pm_ops = {
2dc983c5
TKD
1553 SET_RUNTIME_PM_OPS(omap_gpio_runtime_suspend, omap_gpio_runtime_resume,
1554 NULL)
55b93c32
TKD
1555};
1556
384ebe1c
BC
1557#if defined(CONFIG_OF)
1558static struct omap_gpio_reg_offs omap2_gpio_regs = {
1559 .revision = OMAP24XX_GPIO_REVISION,
1560 .direction = OMAP24XX_GPIO_OE,
1561 .datain = OMAP24XX_GPIO_DATAIN,
1562 .dataout = OMAP24XX_GPIO_DATAOUT,
1563 .set_dataout = OMAP24XX_GPIO_SETDATAOUT,
1564 .clr_dataout = OMAP24XX_GPIO_CLEARDATAOUT,
1565 .irqstatus = OMAP24XX_GPIO_IRQSTATUS1,
1566 .irqstatus2 = OMAP24XX_GPIO_IRQSTATUS2,
1567 .irqenable = OMAP24XX_GPIO_IRQENABLE1,
1568 .irqenable2 = OMAP24XX_GPIO_IRQENABLE2,
1569 .set_irqenable = OMAP24XX_GPIO_SETIRQENABLE1,
1570 .clr_irqenable = OMAP24XX_GPIO_CLEARIRQENABLE1,
1571 .debounce = OMAP24XX_GPIO_DEBOUNCE_VAL,
1572 .debounce_en = OMAP24XX_GPIO_DEBOUNCE_EN,
1573 .ctrl = OMAP24XX_GPIO_CTRL,
1574 .wkup_en = OMAP24XX_GPIO_WAKE_EN,
1575 .leveldetect0 = OMAP24XX_GPIO_LEVELDETECT0,
1576 .leveldetect1 = OMAP24XX_GPIO_LEVELDETECT1,
1577 .risingdetect = OMAP24XX_GPIO_RISINGDETECT,
1578 .fallingdetect = OMAP24XX_GPIO_FALLINGDETECT,
1579};
1580
1581static struct omap_gpio_reg_offs omap4_gpio_regs = {
1582 .revision = OMAP4_GPIO_REVISION,
1583 .direction = OMAP4_GPIO_OE,
1584 .datain = OMAP4_GPIO_DATAIN,
1585 .dataout = OMAP4_GPIO_DATAOUT,
1586 .set_dataout = OMAP4_GPIO_SETDATAOUT,
1587 .clr_dataout = OMAP4_GPIO_CLEARDATAOUT,
1588 .irqstatus = OMAP4_GPIO_IRQSTATUS0,
1589 .irqstatus2 = OMAP4_GPIO_IRQSTATUS1,
1590 .irqenable = OMAP4_GPIO_IRQSTATUSSET0,
1591 .irqenable2 = OMAP4_GPIO_IRQSTATUSSET1,
1592 .set_irqenable = OMAP4_GPIO_IRQSTATUSSET0,
1593 .clr_irqenable = OMAP4_GPIO_IRQSTATUSCLR0,
1594 .debounce = OMAP4_GPIO_DEBOUNCINGTIME,
1595 .debounce_en = OMAP4_GPIO_DEBOUNCENABLE,
1596 .ctrl = OMAP4_GPIO_CTRL,
1597 .wkup_en = OMAP4_GPIO_IRQWAKEN0,
1598 .leveldetect0 = OMAP4_GPIO_LEVELDETECT0,
1599 .leveldetect1 = OMAP4_GPIO_LEVELDETECT1,
1600 .risingdetect = OMAP4_GPIO_RISINGDETECT,
1601 .fallingdetect = OMAP4_GPIO_FALLINGDETECT,
1602};
1603
e9a65bb6 1604static const struct omap_gpio_platform_data omap2_pdata = {
384ebe1c
BC
1605 .regs = &omap2_gpio_regs,
1606 .bank_width = 32,
1607 .dbck_flag = false,
1608};
1609
e9a65bb6 1610static const struct omap_gpio_platform_data omap3_pdata = {
384ebe1c
BC
1611 .regs = &omap2_gpio_regs,
1612 .bank_width = 32,
1613 .dbck_flag = true,
1614};
1615
e9a65bb6 1616static const struct omap_gpio_platform_data omap4_pdata = {
384ebe1c
BC
1617 .regs = &omap4_gpio_regs,
1618 .bank_width = 32,
1619 .dbck_flag = true,
1620};
1621
1622static const struct of_device_id omap_gpio_match[] = {
1623 {
1624 .compatible = "ti,omap4-gpio",
1625 .data = &omap4_pdata,
1626 },
1627 {
1628 .compatible = "ti,omap3-gpio",
1629 .data = &omap3_pdata,
1630 },
1631 {
1632 .compatible = "ti,omap2-gpio",
1633 .data = &omap2_pdata,
1634 },
1635 { },
1636};
1637MODULE_DEVICE_TABLE(of, omap_gpio_match);
1638#endif
1639
77640aab
VC
1640static struct platform_driver omap_gpio_driver = {
1641 .probe = omap_gpio_probe,
cac089f9 1642 .remove = omap_gpio_remove,
77640aab
VC
1643 .driver = {
1644 .name = "omap_gpio",
55b93c32 1645 .pm = &gpio_pm_ops,
384ebe1c 1646 .of_match_table = of_match_ptr(omap_gpio_match),
77640aab
VC
1647 },
1648};
1649
5e1c5ff4 1650/*
77640aab
VC
1651 * gpio driver register needs to be done before
1652 * machine_init functions access gpio APIs.
1653 * Hence omap_gpio_drv_reg() is a postcore_initcall.
5e1c5ff4 1654 */
77640aab 1655static int __init omap_gpio_drv_reg(void)
5e1c5ff4 1656{
77640aab 1657 return platform_driver_register(&omap_gpio_driver);
5e1c5ff4 1658}
77640aab 1659postcore_initcall(omap_gpio_drv_reg);
cac089f9
TL
1660
1661static void __exit omap_gpio_exit(void)
1662{
1663 platform_driver_unregister(&omap_gpio_driver);
1664}
1665module_exit(omap_gpio_exit);
1666
1667MODULE_DESCRIPTION("omap gpio driver");
1668MODULE_ALIAS("platform:gpio-omap");
1669MODULE_LICENSE("GPL v2");