]>
Commit | Line | Data |
---|---|---|
5e1c5ff4 | 1 | /* |
5e1c5ff4 TL |
2 | * Support functions for OMAP GPIO |
3 | * | |
92105bb7 | 4 | * Copyright (C) 2003-2005 Nokia Corporation |
96de0e25 | 5 | * Written by Juha Yrjölä <juha.yrjola@nokia.com> |
5e1c5ff4 | 6 | * |
44169075 SS |
7 | * Copyright (C) 2009 Texas Instruments |
8 | * Added OMAP4 support - Santosh Shilimkar <santosh.shilimkar@ti.com> | |
9 | * | |
5e1c5ff4 TL |
10 | * This program is free software; you can redistribute it and/or modify |
11 | * it under the terms of the GNU General Public License version 2 as | |
12 | * published by the Free Software Foundation. | |
13 | */ | |
14 | ||
5e1c5ff4 TL |
15 | #include <linux/init.h> |
16 | #include <linux/module.h> | |
5e1c5ff4 | 17 | #include <linux/interrupt.h> |
3c437ffd | 18 | #include <linux/syscore_ops.h> |
92105bb7 | 19 | #include <linux/err.h> |
f8ce2547 | 20 | #include <linux/clk.h> |
fced80c7 | 21 | #include <linux/io.h> |
96751fcb | 22 | #include <linux/device.h> |
77640aab | 23 | #include <linux/pm_runtime.h> |
55b93c32 | 24 | #include <linux/pm.h> |
384ebe1c BC |
25 | #include <linux/of.h> |
26 | #include <linux/of_device.h> | |
27 | #include <linux/irqdomain.h> | |
5e1c5ff4 | 28 | |
a09e64fb | 29 | #include <mach/hardware.h> |
5e1c5ff4 | 30 | #include <asm/irq.h> |
a09e64fb | 31 | #include <mach/irqs.h> |
1bc857f7 | 32 | #include <asm/gpio.h> |
5e1c5ff4 TL |
33 | #include <asm/mach/irq.h> |
34 | ||
2dc983c5 TKD |
35 | #define OFF_MODE 1 |
36 | ||
03e128ca C |
37 | static LIST_HEAD(omap_gpio_list); |
38 | ||
6d62e216 C |
39 | struct gpio_regs { |
40 | u32 irqenable1; | |
41 | u32 irqenable2; | |
42 | u32 wake_en; | |
43 | u32 ctrl; | |
44 | u32 oe; | |
45 | u32 leveldetect0; | |
46 | u32 leveldetect1; | |
47 | u32 risingdetect; | |
48 | u32 fallingdetect; | |
49 | u32 dataout; | |
ae547354 NM |
50 | u32 debounce; |
51 | u32 debounce_en; | |
6d62e216 C |
52 | }; |
53 | ||
5e1c5ff4 | 54 | struct gpio_bank { |
03e128ca | 55 | struct list_head node; |
92105bb7 | 56 | void __iomem *base; |
5e1c5ff4 | 57 | u16 irq; |
384ebe1c BC |
58 | int irq_base; |
59 | struct irq_domain *domain; | |
92105bb7 TL |
60 | u32 suspend_wakeup; |
61 | u32 saved_wakeup; | |
3ac4fa99 JY |
62 | u32 non_wakeup_gpios; |
63 | u32 enabled_non_wakeup_gpios; | |
6d62e216 | 64 | struct gpio_regs context; |
3ac4fa99 JY |
65 | u32 saved_datain; |
66 | u32 saved_fallingdetect; | |
67 | u32 saved_risingdetect; | |
b144ff6f | 68 | u32 level_mask; |
4318f36b | 69 | u32 toggle_mask; |
5e1c5ff4 | 70 | spinlock_t lock; |
52e31344 | 71 | struct gpio_chip chip; |
89db9482 | 72 | struct clk *dbck; |
058af1ea | 73 | u32 mod_usage; |
8865b9b6 | 74 | u32 dbck_enable_mask; |
72f83af9 | 75 | bool dbck_enabled; |
77640aab | 76 | struct device *dev; |
d0d665a8 | 77 | bool is_mpuio; |
77640aab | 78 | bool dbck_flag; |
0cde8d03 | 79 | bool loses_context; |
5de62b86 | 80 | int stride; |
d5f46247 | 81 | u32 width; |
60a3437d | 82 | int context_loss_count; |
2dc983c5 TKD |
83 | int power_mode; |
84 | bool workaround_enabled; | |
fa87931a KH |
85 | |
86 | void (*set_dataout)(struct gpio_bank *bank, int gpio, int enable); | |
60a3437d | 87 | int (*get_context_loss_count)(struct device *dev); |
fa87931a KH |
88 | |
89 | struct omap_gpio_reg_offs *regs; | |
5e1c5ff4 TL |
90 | }; |
91 | ||
129fd223 KH |
92 | #define GPIO_INDEX(bank, gpio) (gpio % bank->width) |
93 | #define GPIO_BIT(bank, gpio) (1 << GPIO_INDEX(bank, gpio)) | |
c8eef65a | 94 | #define GPIO_MOD_CTRL_BIT BIT(0) |
5e1c5ff4 | 95 | |
25db711d BC |
96 | static int irq_to_gpio(struct gpio_bank *bank, unsigned int gpio_irq) |
97 | { | |
98 | return gpio_irq - bank->irq_base + bank->chip.base; | |
99 | } | |
100 | ||
5e1c5ff4 TL |
101 | static void _set_gpio_direction(struct gpio_bank *bank, int gpio, int is_input) |
102 | { | |
92105bb7 | 103 | void __iomem *reg = bank->base; |
5e1c5ff4 TL |
104 | u32 l; |
105 | ||
fa87931a | 106 | reg += bank->regs->direction; |
5e1c5ff4 TL |
107 | l = __raw_readl(reg); |
108 | if (is_input) | |
109 | l |= 1 << gpio; | |
110 | else | |
111 | l &= ~(1 << gpio); | |
112 | __raw_writel(l, reg); | |
41d87cbd | 113 | bank->context.oe = l; |
5e1c5ff4 TL |
114 | } |
115 | ||
fa87931a KH |
116 | |
117 | /* set data out value using dedicate set/clear register */ | |
118 | static void _set_gpio_dataout_reg(struct gpio_bank *bank, int gpio, int enable) | |
5e1c5ff4 | 119 | { |
92105bb7 | 120 | void __iomem *reg = bank->base; |
fa87931a | 121 | u32 l = GPIO_BIT(bank, gpio); |
5e1c5ff4 | 122 | |
fa87931a KH |
123 | if (enable) |
124 | reg += bank->regs->set_dataout; | |
125 | else | |
126 | reg += bank->regs->clr_dataout; | |
5e1c5ff4 | 127 | |
5e1c5ff4 TL |
128 | __raw_writel(l, reg); |
129 | } | |
130 | ||
fa87931a KH |
131 | /* set data out value using mask register */ |
132 | static void _set_gpio_dataout_mask(struct gpio_bank *bank, int gpio, int enable) | |
5e1c5ff4 | 133 | { |
fa87931a KH |
134 | void __iomem *reg = bank->base + bank->regs->dataout; |
135 | u32 gpio_bit = GPIO_BIT(bank, gpio); | |
136 | u32 l; | |
5e1c5ff4 | 137 | |
fa87931a KH |
138 | l = __raw_readl(reg); |
139 | if (enable) | |
140 | l |= gpio_bit; | |
141 | else | |
142 | l &= ~gpio_bit; | |
5e1c5ff4 | 143 | __raw_writel(l, reg); |
41d87cbd | 144 | bank->context.dataout = l; |
5e1c5ff4 TL |
145 | } |
146 | ||
b37c45b8 | 147 | static int _get_gpio_datain(struct gpio_bank *bank, int gpio) |
b37c45b8 | 148 | { |
fa87931a | 149 | void __iomem *reg = bank->base + bank->regs->datain; |
b37c45b8 | 150 | |
fa87931a | 151 | return (__raw_readl(reg) & GPIO_BIT(bank, gpio)) != 0; |
5e1c5ff4 | 152 | } |
b37c45b8 | 153 | |
b37c45b8 RQ |
154 | static int _get_gpio_dataout(struct gpio_bank *bank, int gpio) |
155 | { | |
fa87931a | 156 | void __iomem *reg = bank->base + bank->regs->dataout; |
b37c45b8 | 157 | |
129fd223 | 158 | return (__raw_readl(reg) & GPIO_BIT(bank, gpio)) != 0; |
b37c45b8 RQ |
159 | } |
160 | ||
ece9528e KH |
161 | static inline void _gpio_rmw(void __iomem *base, u32 reg, u32 mask, bool set) |
162 | { | |
163 | int l = __raw_readl(base + reg); | |
164 | ||
862ff640 | 165 | if (set) |
ece9528e KH |
166 | l |= mask; |
167 | else | |
168 | l &= ~mask; | |
169 | ||
170 | __raw_writel(l, base + reg); | |
171 | } | |
92105bb7 | 172 | |
72f83af9 TKD |
173 | static inline void _gpio_dbck_enable(struct gpio_bank *bank) |
174 | { | |
175 | if (bank->dbck_enable_mask && !bank->dbck_enabled) { | |
176 | clk_enable(bank->dbck); | |
177 | bank->dbck_enabled = true; | |
178 | } | |
179 | } | |
180 | ||
181 | static inline void _gpio_dbck_disable(struct gpio_bank *bank) | |
182 | { | |
183 | if (bank->dbck_enable_mask && bank->dbck_enabled) { | |
184 | clk_disable(bank->dbck); | |
185 | bank->dbck_enabled = false; | |
186 | } | |
187 | } | |
188 | ||
168ef3d9 FB |
189 | /** |
190 | * _set_gpio_debounce - low level gpio debounce time | |
191 | * @bank: the gpio bank we're acting upon | |
192 | * @gpio: the gpio number on this @gpio | |
193 | * @debounce: debounce time to use | |
194 | * | |
195 | * OMAP's debounce time is in 31us steps so we need | |
196 | * to convert and round up to the closest unit. | |
197 | */ | |
198 | static void _set_gpio_debounce(struct gpio_bank *bank, unsigned gpio, | |
199 | unsigned debounce) | |
200 | { | |
9942da0e | 201 | void __iomem *reg; |
168ef3d9 FB |
202 | u32 val; |
203 | u32 l; | |
204 | ||
77640aab VC |
205 | if (!bank->dbck_flag) |
206 | return; | |
207 | ||
168ef3d9 FB |
208 | if (debounce < 32) |
209 | debounce = 0x01; | |
210 | else if (debounce > 7936) | |
211 | debounce = 0xff; | |
212 | else | |
213 | debounce = (debounce / 0x1f) - 1; | |
214 | ||
129fd223 | 215 | l = GPIO_BIT(bank, gpio); |
168ef3d9 | 216 | |
6fd9c421 | 217 | clk_enable(bank->dbck); |
9942da0e | 218 | reg = bank->base + bank->regs->debounce; |
168ef3d9 FB |
219 | __raw_writel(debounce, reg); |
220 | ||
9942da0e | 221 | reg = bank->base + bank->regs->debounce_en; |
168ef3d9 FB |
222 | val = __raw_readl(reg); |
223 | ||
6fd9c421 | 224 | if (debounce) |
168ef3d9 | 225 | val |= l; |
6fd9c421 | 226 | else |
168ef3d9 | 227 | val &= ~l; |
f7ec0b0b | 228 | bank->dbck_enable_mask = val; |
168ef3d9 FB |
229 | |
230 | __raw_writel(val, reg); | |
6fd9c421 TKD |
231 | clk_disable(bank->dbck); |
232 | /* | |
233 | * Enable debounce clock per module. | |
234 | * This call is mandatory because in omap_gpio_request() when | |
235 | * *_runtime_get_sync() is called, _gpio_dbck_enable() within | |
236 | * runtime callbck fails to turn on dbck because dbck_enable_mask | |
237 | * used within _gpio_dbck_enable() is still not initialized at | |
238 | * that point. Therefore we have to enable dbck here. | |
239 | */ | |
240 | _gpio_dbck_enable(bank); | |
ae547354 NM |
241 | if (bank->dbck_enable_mask) { |
242 | bank->context.debounce = debounce; | |
243 | bank->context.debounce_en = val; | |
244 | } | |
168ef3d9 FB |
245 | } |
246 | ||
5e571f38 | 247 | static inline void set_gpio_trigger(struct gpio_bank *bank, int gpio, |
5eb3bb9c | 248 | int trigger) |
5e1c5ff4 | 249 | { |
3ac4fa99 | 250 | void __iomem *base = bank->base; |
92105bb7 TL |
251 | u32 gpio_bit = 1 << gpio; |
252 | ||
5e571f38 TKD |
253 | _gpio_rmw(base, bank->regs->leveldetect0, gpio_bit, |
254 | trigger & IRQ_TYPE_LEVEL_LOW); | |
255 | _gpio_rmw(base, bank->regs->leveldetect1, gpio_bit, | |
256 | trigger & IRQ_TYPE_LEVEL_HIGH); | |
257 | _gpio_rmw(base, bank->regs->risingdetect, gpio_bit, | |
258 | trigger & IRQ_TYPE_EDGE_RISING); | |
259 | _gpio_rmw(base, bank->regs->fallingdetect, gpio_bit, | |
260 | trigger & IRQ_TYPE_EDGE_FALLING); | |
261 | ||
41d87cbd TKD |
262 | bank->context.leveldetect0 = |
263 | __raw_readl(bank->base + bank->regs->leveldetect0); | |
264 | bank->context.leveldetect1 = | |
265 | __raw_readl(bank->base + bank->regs->leveldetect1); | |
266 | bank->context.risingdetect = | |
267 | __raw_readl(bank->base + bank->regs->risingdetect); | |
268 | bank->context.fallingdetect = | |
269 | __raw_readl(bank->base + bank->regs->fallingdetect); | |
270 | ||
271 | if (likely(!(bank->non_wakeup_gpios & gpio_bit))) { | |
5e571f38 | 272 | _gpio_rmw(base, bank->regs->wkup_en, gpio_bit, trigger != 0); |
41d87cbd TKD |
273 | bank->context.wake_en = |
274 | __raw_readl(bank->base + bank->regs->wkup_en); | |
275 | } | |
5e571f38 | 276 | |
55b220ca | 277 | /* This part needs to be executed always for OMAP{34xx, 44xx} */ |
5e571f38 TKD |
278 | if (!bank->regs->irqctrl) { |
279 | /* On omap24xx proceed only when valid GPIO bit is set */ | |
280 | if (bank->non_wakeup_gpios) { | |
281 | if (!(bank->non_wakeup_gpios & gpio_bit)) | |
282 | goto exit; | |
283 | } | |
284 | ||
699117a6 CW |
285 | /* |
286 | * Log the edge gpio and manually trigger the IRQ | |
287 | * after resume if the input level changes | |
288 | * to avoid irq lost during PER RET/OFF mode | |
289 | * Applies for omap2 non-wakeup gpio and all omap3 gpios | |
290 | */ | |
291 | if (trigger & IRQ_TYPE_EDGE_BOTH) | |
3ac4fa99 JY |
292 | bank->enabled_non_wakeup_gpios |= gpio_bit; |
293 | else | |
294 | bank->enabled_non_wakeup_gpios &= ~gpio_bit; | |
295 | } | |
5eb3bb9c | 296 | |
5e571f38 | 297 | exit: |
9ea14d8c TKD |
298 | bank->level_mask = |
299 | __raw_readl(bank->base + bank->regs->leveldetect0) | | |
300 | __raw_readl(bank->base + bank->regs->leveldetect1); | |
92105bb7 TL |
301 | } |
302 | ||
9198bcd3 | 303 | #ifdef CONFIG_ARCH_OMAP1 |
4318f36b CM |
304 | /* |
305 | * This only applies to chips that can't do both rising and falling edge | |
306 | * detection at once. For all other chips, this function is a noop. | |
307 | */ | |
308 | static void _toggle_gpio_edge_triggering(struct gpio_bank *bank, int gpio) | |
309 | { | |
310 | void __iomem *reg = bank->base; | |
311 | u32 l = 0; | |
312 | ||
5e571f38 | 313 | if (!bank->regs->irqctrl) |
4318f36b | 314 | return; |
5e571f38 TKD |
315 | |
316 | reg += bank->regs->irqctrl; | |
4318f36b CM |
317 | |
318 | l = __raw_readl(reg); | |
319 | if ((l >> gpio) & 1) | |
320 | l &= ~(1 << gpio); | |
321 | else | |
322 | l |= 1 << gpio; | |
323 | ||
324 | __raw_writel(l, reg); | |
325 | } | |
5e571f38 TKD |
326 | #else |
327 | static void _toggle_gpio_edge_triggering(struct gpio_bank *bank, int gpio) {} | |
9198bcd3 | 328 | #endif |
4318f36b | 329 | |
92105bb7 TL |
330 | static int _set_gpio_triggering(struct gpio_bank *bank, int gpio, int trigger) |
331 | { | |
332 | void __iomem *reg = bank->base; | |
5e571f38 | 333 | void __iomem *base = bank->base; |
92105bb7 | 334 | u32 l = 0; |
5e1c5ff4 | 335 | |
5e571f38 TKD |
336 | if (bank->regs->leveldetect0 && bank->regs->wkup_en) { |
337 | set_gpio_trigger(bank, gpio, trigger); | |
338 | } else if (bank->regs->irqctrl) { | |
339 | reg += bank->regs->irqctrl; | |
340 | ||
5e1c5ff4 | 341 | l = __raw_readl(reg); |
29501577 | 342 | if ((trigger & IRQ_TYPE_SENSE_MASK) == IRQ_TYPE_EDGE_BOTH) |
4318f36b | 343 | bank->toggle_mask |= 1 << gpio; |
6cab4860 | 344 | if (trigger & IRQ_TYPE_EDGE_RISING) |
5e1c5ff4 | 345 | l |= 1 << gpio; |
6cab4860 | 346 | else if (trigger & IRQ_TYPE_EDGE_FALLING) |
5e1c5ff4 | 347 | l &= ~(1 << gpio); |
92105bb7 | 348 | else |
5e571f38 TKD |
349 | return -EINVAL; |
350 | ||
351 | __raw_writel(l, reg); | |
352 | } else if (bank->regs->edgectrl1) { | |
5e1c5ff4 | 353 | if (gpio & 0x08) |
5e571f38 | 354 | reg += bank->regs->edgectrl2; |
5e1c5ff4 | 355 | else |
5e571f38 TKD |
356 | reg += bank->regs->edgectrl1; |
357 | ||
5e1c5ff4 TL |
358 | gpio &= 0x07; |
359 | l = __raw_readl(reg); | |
360 | l &= ~(3 << (gpio << 1)); | |
6cab4860 | 361 | if (trigger & IRQ_TYPE_EDGE_RISING) |
6e60e79a | 362 | l |= 2 << (gpio << 1); |
6cab4860 | 363 | if (trigger & IRQ_TYPE_EDGE_FALLING) |
6e60e79a | 364 | l |= 1 << (gpio << 1); |
5e571f38 TKD |
365 | |
366 | /* Enable wake-up during idle for dynamic tick */ | |
367 | _gpio_rmw(base, bank->regs->wkup_en, 1 << gpio, trigger); | |
41d87cbd TKD |
368 | bank->context.wake_en = |
369 | __raw_readl(bank->base + bank->regs->wkup_en); | |
5e571f38 | 370 | __raw_writel(l, reg); |
5e1c5ff4 | 371 | } |
92105bb7 | 372 | return 0; |
5e1c5ff4 TL |
373 | } |
374 | ||
e9191028 | 375 | static int gpio_irq_type(struct irq_data *d, unsigned type) |
5e1c5ff4 | 376 | { |
25db711d | 377 | struct gpio_bank *bank = irq_data_get_irq_chip_data(d); |
92105bb7 TL |
378 | unsigned gpio; |
379 | int retval; | |
a6472533 | 380 | unsigned long flags; |
92105bb7 | 381 | |
e9191028 LB |
382 | if (!cpu_class_is_omap2() && d->irq > IH_MPUIO_BASE) |
383 | gpio = OMAP_MPUIO(d->irq - IH_MPUIO_BASE); | |
92105bb7 | 384 | else |
25db711d | 385 | gpio = irq_to_gpio(bank, d->irq); |
5e1c5ff4 | 386 | |
e5c56ed3 | 387 | if (type & ~IRQ_TYPE_SENSE_MASK) |
6e60e79a | 388 | return -EINVAL; |
e5c56ed3 | 389 | |
9ea14d8c TKD |
390 | if (!bank->regs->leveldetect0 && |
391 | (type & (IRQ_TYPE_LEVEL_LOW|IRQ_TYPE_LEVEL_HIGH))) | |
92105bb7 TL |
392 | return -EINVAL; |
393 | ||
a6472533 | 394 | spin_lock_irqsave(&bank->lock, flags); |
129fd223 | 395 | retval = _set_gpio_triggering(bank, GPIO_INDEX(bank, gpio), type); |
a6472533 | 396 | spin_unlock_irqrestore(&bank->lock, flags); |
672e302e KH |
397 | |
398 | if (type & (IRQ_TYPE_LEVEL_LOW | IRQ_TYPE_LEVEL_HIGH)) | |
6845664a | 399 | __irq_set_handler_locked(d->irq, handle_level_irq); |
672e302e | 400 | else if (type & (IRQ_TYPE_EDGE_FALLING | IRQ_TYPE_EDGE_RISING)) |
6845664a | 401 | __irq_set_handler_locked(d->irq, handle_edge_irq); |
672e302e | 402 | |
92105bb7 | 403 | return retval; |
5e1c5ff4 TL |
404 | } |
405 | ||
406 | static void _clear_gpio_irqbank(struct gpio_bank *bank, int gpio_mask) | |
407 | { | |
92105bb7 | 408 | void __iomem *reg = bank->base; |
5e1c5ff4 | 409 | |
eef4bec7 | 410 | reg += bank->regs->irqstatus; |
5e1c5ff4 | 411 | __raw_writel(gpio_mask, reg); |
bee7930f HD |
412 | |
413 | /* Workaround for clearing DSP GPIO interrupts to allow retention */ | |
eef4bec7 KH |
414 | if (bank->regs->irqstatus2) { |
415 | reg = bank->base + bank->regs->irqstatus2; | |
bedfd154 | 416 | __raw_writel(gpio_mask, reg); |
eef4bec7 | 417 | } |
bedfd154 RQ |
418 | |
419 | /* Flush posted write for the irq status to avoid spurious interrupts */ | |
420 | __raw_readl(reg); | |
5e1c5ff4 TL |
421 | } |
422 | ||
423 | static inline void _clear_gpio_irqstatus(struct gpio_bank *bank, int gpio) | |
424 | { | |
129fd223 | 425 | _clear_gpio_irqbank(bank, GPIO_BIT(bank, gpio)); |
5e1c5ff4 TL |
426 | } |
427 | ||
ea6dedd7 ID |
428 | static u32 _get_gpio_irqbank_mask(struct gpio_bank *bank) |
429 | { | |
430 | void __iomem *reg = bank->base; | |
99c47707 | 431 | u32 l; |
c390aad0 | 432 | u32 mask = (1 << bank->width) - 1; |
ea6dedd7 | 433 | |
28f3b5a0 | 434 | reg += bank->regs->irqenable; |
99c47707 | 435 | l = __raw_readl(reg); |
28f3b5a0 | 436 | if (bank->regs->irqenable_inv) |
99c47707 ID |
437 | l = ~l; |
438 | l &= mask; | |
439 | return l; | |
ea6dedd7 ID |
440 | } |
441 | ||
28f3b5a0 | 442 | static void _enable_gpio_irqbank(struct gpio_bank *bank, int gpio_mask) |
5e1c5ff4 | 443 | { |
92105bb7 | 444 | void __iomem *reg = bank->base; |
5e1c5ff4 TL |
445 | u32 l; |
446 | ||
28f3b5a0 KH |
447 | if (bank->regs->set_irqenable) { |
448 | reg += bank->regs->set_irqenable; | |
449 | l = gpio_mask; | |
450 | } else { | |
451 | reg += bank->regs->irqenable; | |
5e1c5ff4 | 452 | l = __raw_readl(reg); |
28f3b5a0 KH |
453 | if (bank->regs->irqenable_inv) |
454 | l &= ~gpio_mask; | |
5e1c5ff4 TL |
455 | else |
456 | l |= gpio_mask; | |
28f3b5a0 KH |
457 | } |
458 | ||
459 | __raw_writel(l, reg); | |
41d87cbd | 460 | bank->context.irqenable1 = l; |
28f3b5a0 KH |
461 | } |
462 | ||
463 | static void _disable_gpio_irqbank(struct gpio_bank *bank, int gpio_mask) | |
464 | { | |
465 | void __iomem *reg = bank->base; | |
466 | u32 l; | |
467 | ||
468 | if (bank->regs->clr_irqenable) { | |
469 | reg += bank->regs->clr_irqenable; | |
5e1c5ff4 | 470 | l = gpio_mask; |
28f3b5a0 KH |
471 | } else { |
472 | reg += bank->regs->irqenable; | |
56739a69 | 473 | l = __raw_readl(reg); |
28f3b5a0 | 474 | if (bank->regs->irqenable_inv) |
56739a69 | 475 | l |= gpio_mask; |
92105bb7 | 476 | else |
28f3b5a0 | 477 | l &= ~gpio_mask; |
5e1c5ff4 | 478 | } |
28f3b5a0 | 479 | |
5e1c5ff4 | 480 | __raw_writel(l, reg); |
41d87cbd | 481 | bank->context.irqenable1 = l; |
5e1c5ff4 TL |
482 | } |
483 | ||
484 | static inline void _set_gpio_irqenable(struct gpio_bank *bank, int gpio, int enable) | |
485 | { | |
28f3b5a0 | 486 | _enable_gpio_irqbank(bank, GPIO_BIT(bank, gpio)); |
5e1c5ff4 TL |
487 | } |
488 | ||
92105bb7 TL |
489 | /* |
490 | * Note that ENAWAKEUP needs to be enabled in GPIO_SYSCONFIG register. | |
491 | * 1510 does not seem to have a wake-up register. If JTAG is connected | |
492 | * to the target, system will wake up always on GPIO events. While | |
493 | * system is running all registered GPIO interrupts need to have wake-up | |
494 | * enabled. When system is suspended, only selected GPIO interrupts need | |
495 | * to have wake-up enabled. | |
496 | */ | |
497 | static int _set_gpio_wakeup(struct gpio_bank *bank, int gpio, int enable) | |
498 | { | |
f64ad1a0 KH |
499 | u32 gpio_bit = GPIO_BIT(bank, gpio); |
500 | unsigned long flags; | |
a6472533 | 501 | |
f64ad1a0 | 502 | if (bank->non_wakeup_gpios & gpio_bit) { |
862ff640 | 503 | dev_err(bank->dev, |
f64ad1a0 | 504 | "Unable to modify wakeup on non-wakeup GPIO%d\n", gpio); |
92105bb7 TL |
505 | return -EINVAL; |
506 | } | |
f64ad1a0 KH |
507 | |
508 | spin_lock_irqsave(&bank->lock, flags); | |
509 | if (enable) | |
510 | bank->suspend_wakeup |= gpio_bit; | |
511 | else | |
512 | bank->suspend_wakeup &= ~gpio_bit; | |
513 | ||
381a752f | 514 | __raw_writel(bank->suspend_wakeup, bank->base + bank->regs->wkup_en); |
f64ad1a0 KH |
515 | spin_unlock_irqrestore(&bank->lock, flags); |
516 | ||
517 | return 0; | |
92105bb7 TL |
518 | } |
519 | ||
4196dd6b TL |
520 | static void _reset_gpio(struct gpio_bank *bank, int gpio) |
521 | { | |
129fd223 | 522 | _set_gpio_direction(bank, GPIO_INDEX(bank, gpio), 1); |
4196dd6b TL |
523 | _set_gpio_irqenable(bank, gpio, 0); |
524 | _clear_gpio_irqstatus(bank, gpio); | |
129fd223 | 525 | _set_gpio_triggering(bank, GPIO_INDEX(bank, gpio), IRQ_TYPE_NONE); |
4196dd6b TL |
526 | } |
527 | ||
92105bb7 | 528 | /* Use disable_irq_wake() and enable_irq_wake() functions from drivers */ |
e9191028 | 529 | static int gpio_wake_enable(struct irq_data *d, unsigned int enable) |
92105bb7 | 530 | { |
25db711d BC |
531 | struct gpio_bank *bank = irq_data_get_irq_chip_data(d); |
532 | unsigned int gpio = irq_to_gpio(bank, d->irq); | |
92105bb7 | 533 | |
25db711d | 534 | return _set_gpio_wakeup(bank, gpio, enable); |
92105bb7 TL |
535 | } |
536 | ||
3ff164e1 | 537 | static int omap_gpio_request(struct gpio_chip *chip, unsigned offset) |
5e1c5ff4 | 538 | { |
3ff164e1 | 539 | struct gpio_bank *bank = container_of(chip, struct gpio_bank, chip); |
a6472533 | 540 | unsigned long flags; |
52e31344 | 541 | |
55b93c32 TKD |
542 | /* |
543 | * If this is the first gpio_request for the bank, | |
544 | * enable the bank module. | |
545 | */ | |
546 | if (!bank->mod_usage) | |
547 | pm_runtime_get_sync(bank->dev); | |
92105bb7 | 548 | |
55b93c32 | 549 | spin_lock_irqsave(&bank->lock, flags); |
4196dd6b TL |
550 | /* Set trigger to none. You need to enable the desired trigger with |
551 | * request_irq() or set_irq_type(). | |
552 | */ | |
3ff164e1 | 553 | _set_gpio_triggering(bank, offset, IRQ_TYPE_NONE); |
92105bb7 | 554 | |
fad96ea8 C |
555 | if (bank->regs->pinctrl) { |
556 | void __iomem *reg = bank->base + bank->regs->pinctrl; | |
5e1c5ff4 | 557 | |
92105bb7 | 558 | /* Claim the pin for MPU */ |
3ff164e1 | 559 | __raw_writel(__raw_readl(reg) | (1 << offset), reg); |
5e1c5ff4 | 560 | } |
fad96ea8 | 561 | |
c8eef65a C |
562 | if (bank->regs->ctrl && !bank->mod_usage) { |
563 | void __iomem *reg = bank->base + bank->regs->ctrl; | |
564 | u32 ctrl; | |
565 | ||
566 | ctrl = __raw_readl(reg); | |
567 | /* Module is enabled, clocks are not gated */ | |
568 | ctrl &= ~GPIO_MOD_CTRL_BIT; | |
569 | __raw_writel(ctrl, reg); | |
41d87cbd | 570 | bank->context.ctrl = ctrl; |
058af1ea | 571 | } |
c8eef65a C |
572 | |
573 | bank->mod_usage |= 1 << offset; | |
574 | ||
a6472533 | 575 | spin_unlock_irqrestore(&bank->lock, flags); |
5e1c5ff4 TL |
576 | |
577 | return 0; | |
578 | } | |
579 | ||
3ff164e1 | 580 | static void omap_gpio_free(struct gpio_chip *chip, unsigned offset) |
5e1c5ff4 | 581 | { |
3ff164e1 | 582 | struct gpio_bank *bank = container_of(chip, struct gpio_bank, chip); |
6ed87c5b | 583 | void __iomem *base = bank->base; |
a6472533 | 584 | unsigned long flags; |
5e1c5ff4 | 585 | |
a6472533 | 586 | spin_lock_irqsave(&bank->lock, flags); |
6ed87c5b | 587 | |
41d87cbd | 588 | if (bank->regs->wkup_en) { |
9f096868 | 589 | /* Disable wake-up during idle for dynamic tick */ |
6ed87c5b | 590 | _gpio_rmw(base, bank->regs->wkup_en, 1 << offset, 0); |
41d87cbd TKD |
591 | bank->context.wake_en = |
592 | __raw_readl(bank->base + bank->regs->wkup_en); | |
593 | } | |
6ed87c5b | 594 | |
c8eef65a C |
595 | bank->mod_usage &= ~(1 << offset); |
596 | ||
597 | if (bank->regs->ctrl && !bank->mod_usage) { | |
598 | void __iomem *reg = bank->base + bank->regs->ctrl; | |
599 | u32 ctrl; | |
600 | ||
601 | ctrl = __raw_readl(reg); | |
602 | /* Module is disabled, clocks are gated */ | |
603 | ctrl |= GPIO_MOD_CTRL_BIT; | |
604 | __raw_writel(ctrl, reg); | |
41d87cbd | 605 | bank->context.ctrl = ctrl; |
058af1ea | 606 | } |
c8eef65a | 607 | |
3ff164e1 | 608 | _reset_gpio(bank, bank->chip.base + offset); |
a6472533 | 609 | spin_unlock_irqrestore(&bank->lock, flags); |
55b93c32 TKD |
610 | |
611 | /* | |
612 | * If this is the last gpio to be freed in the bank, | |
613 | * disable the bank module. | |
614 | */ | |
615 | if (!bank->mod_usage) | |
616 | pm_runtime_put(bank->dev); | |
5e1c5ff4 TL |
617 | } |
618 | ||
619 | /* | |
620 | * We need to unmask the GPIO bank interrupt as soon as possible to | |
621 | * avoid missing GPIO interrupts for other lines in the bank. | |
622 | * Then we need to mask-read-clear-unmask the triggered GPIO lines | |
623 | * in the bank to avoid missing nested interrupts for a GPIO line. | |
624 | * If we wait to unmask individual GPIO lines in the bank after the | |
625 | * line's interrupt handler has been run, we may miss some nested | |
626 | * interrupts. | |
627 | */ | |
10dd5ce2 | 628 | static void gpio_irq_handler(unsigned int irq, struct irq_desc *desc) |
5e1c5ff4 | 629 | { |
92105bb7 | 630 | void __iomem *isr_reg = NULL; |
5e1c5ff4 | 631 | u32 isr; |
4318f36b | 632 | unsigned int gpio_irq, gpio_index; |
5e1c5ff4 | 633 | struct gpio_bank *bank; |
ea6dedd7 ID |
634 | u32 retrigger = 0; |
635 | int unmasked = 0; | |
ee144182 | 636 | struct irq_chip *chip = irq_desc_get_chip(desc); |
5e1c5ff4 | 637 | |
ee144182 | 638 | chained_irq_enter(chip, desc); |
5e1c5ff4 | 639 | |
6845664a | 640 | bank = irq_get_handler_data(irq); |
eef4bec7 | 641 | isr_reg = bank->base + bank->regs->irqstatus; |
55b93c32 | 642 | pm_runtime_get_sync(bank->dev); |
b1cc4c55 EK |
643 | |
644 | if (WARN_ON(!isr_reg)) | |
645 | goto exit; | |
646 | ||
92105bb7 | 647 | while(1) { |
6e60e79a | 648 | u32 isr_saved, level_mask = 0; |
ea6dedd7 | 649 | u32 enabled; |
6e60e79a | 650 | |
ea6dedd7 ID |
651 | enabled = _get_gpio_irqbank_mask(bank); |
652 | isr_saved = isr = __raw_readl(isr_reg) & enabled; | |
6e60e79a | 653 | |
9ea14d8c | 654 | if (bank->level_mask) |
b144ff6f | 655 | level_mask = bank->level_mask & enabled; |
6e60e79a TL |
656 | |
657 | /* clear edge sensitive interrupts before handler(s) are | |
658 | called so that we don't miss any interrupt occurred while | |
659 | executing them */ | |
28f3b5a0 | 660 | _disable_gpio_irqbank(bank, isr_saved & ~level_mask); |
6e60e79a | 661 | _clear_gpio_irqbank(bank, isr_saved & ~level_mask); |
28f3b5a0 | 662 | _enable_gpio_irqbank(bank, isr_saved & ~level_mask); |
6e60e79a TL |
663 | |
664 | /* if there is only edge sensitive GPIO pin interrupts | |
665 | configured, we could unmask GPIO bank interrupt immediately */ | |
ea6dedd7 ID |
666 | if (!level_mask && !unmasked) { |
667 | unmasked = 1; | |
ee144182 | 668 | chained_irq_exit(chip, desc); |
ea6dedd7 | 669 | } |
92105bb7 | 670 | |
ea6dedd7 ID |
671 | isr |= retrigger; |
672 | retrigger = 0; | |
92105bb7 TL |
673 | if (!isr) |
674 | break; | |
675 | ||
384ebe1c | 676 | gpio_irq = bank->irq_base; |
92105bb7 | 677 | for (; isr != 0; isr >>= 1, gpio_irq++) { |
25db711d | 678 | int gpio = irq_to_gpio(bank, gpio_irq); |
4318f36b | 679 | |
92105bb7 TL |
680 | if (!(isr & 1)) |
681 | continue; | |
29454dde | 682 | |
25db711d BC |
683 | gpio_index = GPIO_INDEX(bank, gpio); |
684 | ||
4318f36b CM |
685 | /* |
686 | * Some chips can't respond to both rising and falling | |
687 | * at the same time. If this irq was requested with | |
688 | * both flags, we need to flip the ICR data for the IRQ | |
689 | * to respond to the IRQ for the opposite direction. | |
690 | * This will be indicated in the bank toggle_mask. | |
691 | */ | |
692 | if (bank->toggle_mask & (1 << gpio_index)) | |
693 | _toggle_gpio_edge_triggering(bank, gpio_index); | |
4318f36b | 694 | |
d8aa0251 | 695 | generic_handle_irq(gpio_irq); |
92105bb7 | 696 | } |
1a8bfa1e | 697 | } |
ea6dedd7 ID |
698 | /* if bank has any level sensitive GPIO pin interrupt |
699 | configured, we must unmask the bank interrupt only after | |
700 | handler(s) are executed in order to avoid spurious bank | |
701 | interrupt */ | |
b1cc4c55 | 702 | exit: |
ea6dedd7 | 703 | if (!unmasked) |
ee144182 | 704 | chained_irq_exit(chip, desc); |
55b93c32 | 705 | pm_runtime_put(bank->dev); |
5e1c5ff4 TL |
706 | } |
707 | ||
e9191028 | 708 | static void gpio_irq_shutdown(struct irq_data *d) |
4196dd6b | 709 | { |
e9191028 | 710 | struct gpio_bank *bank = irq_data_get_irq_chip_data(d); |
25db711d | 711 | unsigned int gpio = irq_to_gpio(bank, d->irq); |
85ec7b97 | 712 | unsigned long flags; |
4196dd6b | 713 | |
85ec7b97 | 714 | spin_lock_irqsave(&bank->lock, flags); |
4196dd6b | 715 | _reset_gpio(bank, gpio); |
85ec7b97 | 716 | spin_unlock_irqrestore(&bank->lock, flags); |
4196dd6b TL |
717 | } |
718 | ||
e9191028 | 719 | static void gpio_ack_irq(struct irq_data *d) |
5e1c5ff4 | 720 | { |
e9191028 | 721 | struct gpio_bank *bank = irq_data_get_irq_chip_data(d); |
25db711d | 722 | unsigned int gpio = irq_to_gpio(bank, d->irq); |
5e1c5ff4 TL |
723 | |
724 | _clear_gpio_irqstatus(bank, gpio); | |
725 | } | |
726 | ||
e9191028 | 727 | static void gpio_mask_irq(struct irq_data *d) |
5e1c5ff4 | 728 | { |
e9191028 | 729 | struct gpio_bank *bank = irq_data_get_irq_chip_data(d); |
25db711d | 730 | unsigned int gpio = irq_to_gpio(bank, d->irq); |
85ec7b97 | 731 | unsigned long flags; |
5e1c5ff4 | 732 | |
85ec7b97 | 733 | spin_lock_irqsave(&bank->lock, flags); |
5e1c5ff4 | 734 | _set_gpio_irqenable(bank, gpio, 0); |
129fd223 | 735 | _set_gpio_triggering(bank, GPIO_INDEX(bank, gpio), IRQ_TYPE_NONE); |
85ec7b97 | 736 | spin_unlock_irqrestore(&bank->lock, flags); |
5e1c5ff4 TL |
737 | } |
738 | ||
e9191028 | 739 | static void gpio_unmask_irq(struct irq_data *d) |
5e1c5ff4 | 740 | { |
e9191028 | 741 | struct gpio_bank *bank = irq_data_get_irq_chip_data(d); |
25db711d | 742 | unsigned int gpio = irq_to_gpio(bank, d->irq); |
129fd223 | 743 | unsigned int irq_mask = GPIO_BIT(bank, gpio); |
8c04a176 | 744 | u32 trigger = irqd_get_trigger_type(d); |
85ec7b97 | 745 | unsigned long flags; |
55b6019a | 746 | |
85ec7b97 | 747 | spin_lock_irqsave(&bank->lock, flags); |
55b6019a | 748 | if (trigger) |
129fd223 | 749 | _set_gpio_triggering(bank, GPIO_INDEX(bank, gpio), trigger); |
b144ff6f KH |
750 | |
751 | /* For level-triggered GPIOs, the clearing must be done after | |
752 | * the HW source is cleared, thus after the handler has run */ | |
753 | if (bank->level_mask & irq_mask) { | |
754 | _set_gpio_irqenable(bank, gpio, 0); | |
755 | _clear_gpio_irqstatus(bank, gpio); | |
756 | } | |
5e1c5ff4 | 757 | |
4de8c75b | 758 | _set_gpio_irqenable(bank, gpio, 1); |
85ec7b97 | 759 | spin_unlock_irqrestore(&bank->lock, flags); |
5e1c5ff4 TL |
760 | } |
761 | ||
e5c56ed3 DB |
762 | static struct irq_chip gpio_irq_chip = { |
763 | .name = "GPIO", | |
e9191028 LB |
764 | .irq_shutdown = gpio_irq_shutdown, |
765 | .irq_ack = gpio_ack_irq, | |
766 | .irq_mask = gpio_mask_irq, | |
767 | .irq_unmask = gpio_unmask_irq, | |
768 | .irq_set_type = gpio_irq_type, | |
769 | .irq_set_wake = gpio_wake_enable, | |
e5c56ed3 DB |
770 | }; |
771 | ||
772 | /*---------------------------------------------------------------------*/ | |
773 | ||
79ee031f | 774 | static int omap_mpuio_suspend_noirq(struct device *dev) |
11a78b79 | 775 | { |
79ee031f | 776 | struct platform_device *pdev = to_platform_device(dev); |
11a78b79 | 777 | struct gpio_bank *bank = platform_get_drvdata(pdev); |
5de62b86 TL |
778 | void __iomem *mask_reg = bank->base + |
779 | OMAP_MPUIO_GPIO_MASKIT / bank->stride; | |
a6472533 | 780 | unsigned long flags; |
11a78b79 | 781 | |
a6472533 | 782 | spin_lock_irqsave(&bank->lock, flags); |
11a78b79 DB |
783 | bank->saved_wakeup = __raw_readl(mask_reg); |
784 | __raw_writel(0xffff & ~bank->suspend_wakeup, mask_reg); | |
a6472533 | 785 | spin_unlock_irqrestore(&bank->lock, flags); |
11a78b79 DB |
786 | |
787 | return 0; | |
788 | } | |
789 | ||
79ee031f | 790 | static int omap_mpuio_resume_noirq(struct device *dev) |
11a78b79 | 791 | { |
79ee031f | 792 | struct platform_device *pdev = to_platform_device(dev); |
11a78b79 | 793 | struct gpio_bank *bank = platform_get_drvdata(pdev); |
5de62b86 TL |
794 | void __iomem *mask_reg = bank->base + |
795 | OMAP_MPUIO_GPIO_MASKIT / bank->stride; | |
a6472533 | 796 | unsigned long flags; |
11a78b79 | 797 | |
a6472533 | 798 | spin_lock_irqsave(&bank->lock, flags); |
11a78b79 | 799 | __raw_writel(bank->saved_wakeup, mask_reg); |
a6472533 | 800 | spin_unlock_irqrestore(&bank->lock, flags); |
11a78b79 DB |
801 | |
802 | return 0; | |
803 | } | |
804 | ||
47145210 | 805 | static const struct dev_pm_ops omap_mpuio_dev_pm_ops = { |
79ee031f MD |
806 | .suspend_noirq = omap_mpuio_suspend_noirq, |
807 | .resume_noirq = omap_mpuio_resume_noirq, | |
808 | }; | |
809 | ||
3c437ffd | 810 | /* use platform_driver for this. */ |
11a78b79 | 811 | static struct platform_driver omap_mpuio_driver = { |
11a78b79 DB |
812 | .driver = { |
813 | .name = "mpuio", | |
79ee031f | 814 | .pm = &omap_mpuio_dev_pm_ops, |
11a78b79 DB |
815 | }, |
816 | }; | |
817 | ||
818 | static struct platform_device omap_mpuio_device = { | |
819 | .name = "mpuio", | |
820 | .id = -1, | |
821 | .dev = { | |
822 | .driver = &omap_mpuio_driver.driver, | |
823 | } | |
824 | /* could list the /proc/iomem resources */ | |
825 | }; | |
826 | ||
03e128ca | 827 | static inline void mpuio_init(struct gpio_bank *bank) |
11a78b79 | 828 | { |
77640aab | 829 | platform_set_drvdata(&omap_mpuio_device, bank); |
fcf126d8 | 830 | |
11a78b79 DB |
831 | if (platform_driver_register(&omap_mpuio_driver) == 0) |
832 | (void) platform_device_register(&omap_mpuio_device); | |
833 | } | |
834 | ||
e5c56ed3 | 835 | /*---------------------------------------------------------------------*/ |
5e1c5ff4 | 836 | |
52e31344 DB |
837 | static int gpio_input(struct gpio_chip *chip, unsigned offset) |
838 | { | |
839 | struct gpio_bank *bank; | |
840 | unsigned long flags; | |
841 | ||
842 | bank = container_of(chip, struct gpio_bank, chip); | |
843 | spin_lock_irqsave(&bank->lock, flags); | |
844 | _set_gpio_direction(bank, offset, 1); | |
845 | spin_unlock_irqrestore(&bank->lock, flags); | |
846 | return 0; | |
847 | } | |
848 | ||
b37c45b8 RQ |
849 | static int gpio_is_input(struct gpio_bank *bank, int mask) |
850 | { | |
fa87931a | 851 | void __iomem *reg = bank->base + bank->regs->direction; |
b37c45b8 | 852 | |
b37c45b8 RQ |
853 | return __raw_readl(reg) & mask; |
854 | } | |
855 | ||
52e31344 DB |
856 | static int gpio_get(struct gpio_chip *chip, unsigned offset) |
857 | { | |
b37c45b8 RQ |
858 | struct gpio_bank *bank; |
859 | void __iomem *reg; | |
860 | int gpio; | |
861 | u32 mask; | |
862 | ||
863 | gpio = chip->base + offset; | |
a8be8daf | 864 | bank = container_of(chip, struct gpio_bank, chip); |
b37c45b8 | 865 | reg = bank->base; |
129fd223 | 866 | mask = GPIO_BIT(bank, gpio); |
b37c45b8 RQ |
867 | |
868 | if (gpio_is_input(bank, mask)) | |
869 | return _get_gpio_datain(bank, gpio); | |
870 | else | |
871 | return _get_gpio_dataout(bank, gpio); | |
52e31344 DB |
872 | } |
873 | ||
874 | static int gpio_output(struct gpio_chip *chip, unsigned offset, int value) | |
875 | { | |
876 | struct gpio_bank *bank; | |
877 | unsigned long flags; | |
878 | ||
879 | bank = container_of(chip, struct gpio_bank, chip); | |
880 | spin_lock_irqsave(&bank->lock, flags); | |
fa87931a | 881 | bank->set_dataout(bank, offset, value); |
52e31344 DB |
882 | _set_gpio_direction(bank, offset, 0); |
883 | spin_unlock_irqrestore(&bank->lock, flags); | |
884 | return 0; | |
885 | } | |
886 | ||
168ef3d9 FB |
887 | static int gpio_debounce(struct gpio_chip *chip, unsigned offset, |
888 | unsigned debounce) | |
889 | { | |
890 | struct gpio_bank *bank; | |
891 | unsigned long flags; | |
892 | ||
893 | bank = container_of(chip, struct gpio_bank, chip); | |
77640aab VC |
894 | |
895 | if (!bank->dbck) { | |
896 | bank->dbck = clk_get(bank->dev, "dbclk"); | |
897 | if (IS_ERR(bank->dbck)) | |
898 | dev_err(bank->dev, "Could not get gpio dbck\n"); | |
899 | } | |
900 | ||
168ef3d9 FB |
901 | spin_lock_irqsave(&bank->lock, flags); |
902 | _set_gpio_debounce(bank, offset, debounce); | |
903 | spin_unlock_irqrestore(&bank->lock, flags); | |
904 | ||
905 | return 0; | |
906 | } | |
907 | ||
52e31344 DB |
908 | static void gpio_set(struct gpio_chip *chip, unsigned offset, int value) |
909 | { | |
910 | struct gpio_bank *bank; | |
911 | unsigned long flags; | |
912 | ||
913 | bank = container_of(chip, struct gpio_bank, chip); | |
914 | spin_lock_irqsave(&bank->lock, flags); | |
fa87931a | 915 | bank->set_dataout(bank, offset, value); |
52e31344 DB |
916 | spin_unlock_irqrestore(&bank->lock, flags); |
917 | } | |
918 | ||
a007b709 DB |
919 | static int gpio_2irq(struct gpio_chip *chip, unsigned offset) |
920 | { | |
921 | struct gpio_bank *bank; | |
922 | ||
923 | bank = container_of(chip, struct gpio_bank, chip); | |
384ebe1c | 924 | return bank->irq_base + offset; |
a007b709 DB |
925 | } |
926 | ||
52e31344 DB |
927 | /*---------------------------------------------------------------------*/ |
928 | ||
9a748053 | 929 | static void __init omap_gpio_show_rev(struct gpio_bank *bank) |
9f7065da | 930 | { |
e5ff4440 | 931 | static bool called; |
9f7065da TL |
932 | u32 rev; |
933 | ||
e5ff4440 | 934 | if (called || bank->regs->revision == USHRT_MAX) |
9f7065da TL |
935 | return; |
936 | ||
e5ff4440 KH |
937 | rev = __raw_readw(bank->base + bank->regs->revision); |
938 | pr_info("OMAP GPIO hardware version %d.%d\n", | |
9f7065da | 939 | (rev >> 4) & 0x0f, rev & 0x0f); |
e5ff4440 KH |
940 | |
941 | called = true; | |
9f7065da TL |
942 | } |
943 | ||
8ba55c5c DB |
944 | /* This lock class tells lockdep that GPIO irqs are in a different |
945 | * category than their parents, so it won't report false recursion. | |
946 | */ | |
947 | static struct lock_class_key gpio_lock_class; | |
948 | ||
03e128ca | 949 | static void omap_gpio_mod_init(struct gpio_bank *bank) |
2fae7fbe | 950 | { |
ab985f0f TKD |
951 | void __iomem *base = bank->base; |
952 | u32 l = 0xffffffff; | |
2fae7fbe | 953 | |
ab985f0f TKD |
954 | if (bank->width == 16) |
955 | l = 0xffff; | |
956 | ||
d0d665a8 | 957 | if (bank->is_mpuio) { |
ab985f0f TKD |
958 | __raw_writel(l, bank->base + bank->regs->irqenable); |
959 | return; | |
2fae7fbe | 960 | } |
ab985f0f TKD |
961 | |
962 | _gpio_rmw(base, bank->regs->irqenable, l, bank->regs->irqenable_inv); | |
963 | _gpio_rmw(base, bank->regs->irqstatus, l, | |
964 | bank->regs->irqenable_inv == false); | |
965 | _gpio_rmw(base, bank->regs->irqenable, l, bank->regs->debounce_en != 0); | |
966 | _gpio_rmw(base, bank->regs->irqenable, l, bank->regs->ctrl != 0); | |
967 | if (bank->regs->debounce_en) | |
968 | _gpio_rmw(base, bank->regs->debounce_en, 0, 1); | |
969 | ||
2dc983c5 TKD |
970 | /* Save OE default value (0xffffffff) in the context */ |
971 | bank->context.oe = __raw_readl(bank->base + bank->regs->direction); | |
ab985f0f TKD |
972 | /* Initialize interface clk ungated, module enabled */ |
973 | if (bank->regs->ctrl) | |
974 | _gpio_rmw(base, bank->regs->ctrl, 0, 1); | |
2fae7fbe VC |
975 | } |
976 | ||
8805f410 | 977 | static __devinit void |
f8b46b58 KH |
978 | omap_mpuio_alloc_gc(struct gpio_bank *bank, unsigned int irq_start, |
979 | unsigned int num) | |
980 | { | |
981 | struct irq_chip_generic *gc; | |
982 | struct irq_chip_type *ct; | |
983 | ||
984 | gc = irq_alloc_generic_chip("MPUIO", 1, irq_start, bank->base, | |
985 | handle_simple_irq); | |
83233749 TP |
986 | if (!gc) { |
987 | dev_err(bank->dev, "Memory alloc failed for gc\n"); | |
988 | return; | |
989 | } | |
990 | ||
f8b46b58 KH |
991 | ct = gc->chip_types; |
992 | ||
993 | /* NOTE: No ack required, reading IRQ status clears it. */ | |
994 | ct->chip.irq_mask = irq_gc_mask_set_bit; | |
995 | ct->chip.irq_unmask = irq_gc_mask_clr_bit; | |
996 | ct->chip.irq_set_type = gpio_irq_type; | |
6ed87c5b TKD |
997 | |
998 | if (bank->regs->wkup_en) | |
f8b46b58 KH |
999 | ct->chip.irq_set_wake = gpio_wake_enable, |
1000 | ||
1001 | ct->regs.mask = OMAP_MPUIO_GPIO_INT / bank->stride; | |
1002 | irq_setup_generic_chip(gc, IRQ_MSK(num), IRQ_GC_INIT_MASK_CACHE, | |
1003 | IRQ_NOREQUEST | IRQ_NOPROBE, 0); | |
1004 | } | |
1005 | ||
d52b31de | 1006 | static void __devinit omap_gpio_chip_init(struct gpio_bank *bank) |
2fae7fbe | 1007 | { |
77640aab | 1008 | int j; |
2fae7fbe VC |
1009 | static int gpio; |
1010 | ||
2fae7fbe VC |
1011 | /* |
1012 | * REVISIT eventually switch from OMAP-specific gpio structs | |
1013 | * over to the generic ones | |
1014 | */ | |
1015 | bank->chip.request = omap_gpio_request; | |
1016 | bank->chip.free = omap_gpio_free; | |
1017 | bank->chip.direction_input = gpio_input; | |
1018 | bank->chip.get = gpio_get; | |
1019 | bank->chip.direction_output = gpio_output; | |
1020 | bank->chip.set_debounce = gpio_debounce; | |
1021 | bank->chip.set = gpio_set; | |
1022 | bank->chip.to_irq = gpio_2irq; | |
d0d665a8 | 1023 | if (bank->is_mpuio) { |
2fae7fbe | 1024 | bank->chip.label = "mpuio"; |
6ed87c5b TKD |
1025 | if (bank->regs->wkup_en) |
1026 | bank->chip.dev = &omap_mpuio_device.dev; | |
2fae7fbe VC |
1027 | bank->chip.base = OMAP_MPUIO(0); |
1028 | } else { | |
1029 | bank->chip.label = "gpio"; | |
1030 | bank->chip.base = gpio; | |
d5f46247 | 1031 | gpio += bank->width; |
2fae7fbe | 1032 | } |
d5f46247 | 1033 | bank->chip.ngpio = bank->width; |
2fae7fbe VC |
1034 | |
1035 | gpiochip_add(&bank->chip); | |
1036 | ||
384ebe1c | 1037 | for (j = bank->irq_base; j < bank->irq_base + bank->width; j++) { |
1475b85d | 1038 | irq_set_lockdep_class(j, &gpio_lock_class); |
6845664a | 1039 | irq_set_chip_data(j, bank); |
d0d665a8 | 1040 | if (bank->is_mpuio) { |
f8b46b58 KH |
1041 | omap_mpuio_alloc_gc(bank, j, bank->width); |
1042 | } else { | |
6845664a | 1043 | irq_set_chip(j, &gpio_irq_chip); |
f8b46b58 KH |
1044 | irq_set_handler(j, handle_simple_irq); |
1045 | set_irq_flags(j, IRQF_VALID); | |
1046 | } | |
2fae7fbe | 1047 | } |
6845664a TG |
1048 | irq_set_chained_handler(bank->irq, gpio_irq_handler); |
1049 | irq_set_handler_data(bank->irq, bank); | |
2fae7fbe VC |
1050 | } |
1051 | ||
384ebe1c BC |
1052 | static const struct of_device_id omap_gpio_match[]; |
1053 | ||
77640aab | 1054 | static int __devinit omap_gpio_probe(struct platform_device *pdev) |
5e1c5ff4 | 1055 | { |
862ff640 | 1056 | struct device *dev = &pdev->dev; |
384ebe1c BC |
1057 | struct device_node *node = dev->of_node; |
1058 | const struct of_device_id *match; | |
77640aab VC |
1059 | struct omap_gpio_platform_data *pdata; |
1060 | struct resource *res; | |
5e1c5ff4 | 1061 | struct gpio_bank *bank; |
03e128ca | 1062 | int ret = 0; |
5e1c5ff4 | 1063 | |
384ebe1c BC |
1064 | match = of_match_device(of_match_ptr(omap_gpio_match), dev); |
1065 | ||
1066 | pdata = match ? match->data : dev->platform_data; | |
1067 | if (!pdata) | |
96751fcb | 1068 | return -EINVAL; |
5492fb1a | 1069 | |
96751fcb | 1070 | bank = devm_kzalloc(&pdev->dev, sizeof(struct gpio_bank), GFP_KERNEL); |
03e128ca | 1071 | if (!bank) { |
862ff640 | 1072 | dev_err(dev, "Memory alloc failed\n"); |
96751fcb | 1073 | return -ENOMEM; |
03e128ca | 1074 | } |
92105bb7 | 1075 | |
77640aab VC |
1076 | res = platform_get_resource(pdev, IORESOURCE_IRQ, 0); |
1077 | if (unlikely(!res)) { | |
862ff640 | 1078 | dev_err(dev, "Invalid IRQ resource\n"); |
96751fcb | 1079 | return -ENODEV; |
44169075 | 1080 | } |
5e1c5ff4 | 1081 | |
77640aab | 1082 | bank->irq = res->start; |
862ff640 | 1083 | bank->dev = dev; |
77640aab | 1084 | bank->dbck_flag = pdata->dbck_flag; |
5de62b86 | 1085 | bank->stride = pdata->bank_stride; |
d5f46247 | 1086 | bank->width = pdata->bank_width; |
d0d665a8 | 1087 | bank->is_mpuio = pdata->is_mpuio; |
803a2434 | 1088 | bank->non_wakeup_gpios = pdata->non_wakeup_gpios; |
0cde8d03 | 1089 | bank->loses_context = pdata->loses_context; |
60a3437d | 1090 | bank->get_context_loss_count = pdata->get_context_loss_count; |
fa87931a | 1091 | bank->regs = pdata->regs; |
384ebe1c BC |
1092 | #ifdef CONFIG_OF_GPIO |
1093 | bank->chip.of_node = of_node_get(node); | |
1094 | #endif | |
1095 | ||
1096 | bank->irq_base = irq_alloc_descs(-1, 0, bank->width, 0); | |
1097 | if (bank->irq_base < 0) { | |
1098 | dev_err(dev, "Couldn't allocate IRQ numbers\n"); | |
1099 | return -ENODEV; | |
1100 | } | |
1101 | ||
1102 | bank->domain = irq_domain_add_legacy(node, bank->width, bank->irq_base, | |
1103 | 0, &irq_domain_simple_ops, NULL); | |
fa87931a KH |
1104 | |
1105 | if (bank->regs->set_dataout && bank->regs->clr_dataout) | |
1106 | bank->set_dataout = _set_gpio_dataout_reg; | |
1107 | else | |
1108 | bank->set_dataout = _set_gpio_dataout_mask; | |
9f7065da | 1109 | |
77640aab | 1110 | spin_lock_init(&bank->lock); |
9f7065da | 1111 | |
77640aab VC |
1112 | /* Static mapping, never released */ |
1113 | res = platform_get_resource(pdev, IORESOURCE_MEM, 0); | |
1114 | if (unlikely(!res)) { | |
862ff640 | 1115 | dev_err(dev, "Invalid mem resource\n"); |
96751fcb BC |
1116 | return -ENODEV; |
1117 | } | |
1118 | ||
1119 | if (!devm_request_mem_region(dev, res->start, resource_size(res), | |
1120 | pdev->name)) { | |
1121 | dev_err(dev, "Region already claimed\n"); | |
1122 | return -EBUSY; | |
77640aab | 1123 | } |
89db9482 | 1124 | |
96751fcb | 1125 | bank->base = devm_ioremap(dev, res->start, resource_size(res)); |
77640aab | 1126 | if (!bank->base) { |
862ff640 | 1127 | dev_err(dev, "Could not ioremap\n"); |
96751fcb | 1128 | return -ENOMEM; |
5e1c5ff4 TL |
1129 | } |
1130 | ||
065cd795 TKD |
1131 | platform_set_drvdata(pdev, bank); |
1132 | ||
77640aab | 1133 | pm_runtime_enable(bank->dev); |
55b93c32 | 1134 | pm_runtime_irq_safe(bank->dev); |
77640aab VC |
1135 | pm_runtime_get_sync(bank->dev); |
1136 | ||
d0d665a8 | 1137 | if (bank->is_mpuio) |
ab985f0f TKD |
1138 | mpuio_init(bank); |
1139 | ||
03e128ca | 1140 | omap_gpio_mod_init(bank); |
77640aab | 1141 | omap_gpio_chip_init(bank); |
9a748053 | 1142 | omap_gpio_show_rev(bank); |
9f7065da | 1143 | |
55b93c32 TKD |
1144 | pm_runtime_put(bank->dev); |
1145 | ||
03e128ca | 1146 | list_add_tail(&bank->node, &omap_gpio_list); |
77640aab | 1147 | |
03e128ca | 1148 | return ret; |
5e1c5ff4 TL |
1149 | } |
1150 | ||
55b93c32 TKD |
1151 | #ifdef CONFIG_ARCH_OMAP2PLUS |
1152 | ||
1153 | #if defined(CONFIG_PM_SLEEP) | |
1154 | static int omap_gpio_suspend(struct device *dev) | |
92105bb7 | 1155 | { |
065cd795 TKD |
1156 | struct platform_device *pdev = to_platform_device(dev); |
1157 | struct gpio_bank *bank = platform_get_drvdata(pdev); | |
1158 | void __iomem *base = bank->base; | |
1159 | void __iomem *wakeup_enable; | |
1160 | unsigned long flags; | |
92105bb7 | 1161 | |
065cd795 TKD |
1162 | if (!bank->mod_usage || !bank->loses_context) |
1163 | return 0; | |
92105bb7 | 1164 | |
065cd795 TKD |
1165 | if (!bank->regs->wkup_en || !bank->suspend_wakeup) |
1166 | return 0; | |
6ed87c5b | 1167 | |
065cd795 | 1168 | wakeup_enable = bank->base + bank->regs->wkup_en; |
92105bb7 | 1169 | |
065cd795 TKD |
1170 | spin_lock_irqsave(&bank->lock, flags); |
1171 | bank->saved_wakeup = __raw_readl(wakeup_enable); | |
1172 | _gpio_rmw(base, bank->regs->wkup_en, 0xffffffff, 0); | |
1173 | _gpio_rmw(base, bank->regs->wkup_en, bank->suspend_wakeup, 1); | |
1174 | spin_unlock_irqrestore(&bank->lock, flags); | |
92105bb7 TL |
1175 | |
1176 | return 0; | |
1177 | } | |
1178 | ||
55b93c32 | 1179 | static int omap_gpio_resume(struct device *dev) |
92105bb7 | 1180 | { |
065cd795 TKD |
1181 | struct platform_device *pdev = to_platform_device(dev); |
1182 | struct gpio_bank *bank = platform_get_drvdata(pdev); | |
1183 | void __iomem *base = bank->base; | |
1184 | unsigned long flags; | |
92105bb7 | 1185 | |
065cd795 TKD |
1186 | if (!bank->mod_usage || !bank->loses_context) |
1187 | return 0; | |
92105bb7 | 1188 | |
065cd795 TKD |
1189 | if (!bank->regs->wkup_en || !bank->saved_wakeup) |
1190 | return 0; | |
92105bb7 | 1191 | |
065cd795 TKD |
1192 | spin_lock_irqsave(&bank->lock, flags); |
1193 | _gpio_rmw(base, bank->regs->wkup_en, 0xffffffff, 0); | |
1194 | _gpio_rmw(base, bank->regs->wkup_en, bank->saved_wakeup, 1); | |
1195 | spin_unlock_irqrestore(&bank->lock, flags); | |
92105bb7 | 1196 | |
55b93c32 TKD |
1197 | return 0; |
1198 | } | |
1199 | #endif /* CONFIG_PM_SLEEP */ | |
3ac4fa99 | 1200 | |
2dc983c5 | 1201 | #if defined(CONFIG_PM_RUNTIME) |
60a3437d | 1202 | static void omap_gpio_restore_context(struct gpio_bank *bank); |
3ac4fa99 | 1203 | |
2dc983c5 | 1204 | static int omap_gpio_runtime_suspend(struct device *dev) |
3ac4fa99 | 1205 | { |
2dc983c5 TKD |
1206 | struct platform_device *pdev = to_platform_device(dev); |
1207 | struct gpio_bank *bank = platform_get_drvdata(pdev); | |
1208 | u32 l1 = 0, l2 = 0; | |
1209 | unsigned long flags; | |
68942edb | 1210 | u32 wake_low, wake_hi; |
8865b9b6 | 1211 | |
2dc983c5 | 1212 | spin_lock_irqsave(&bank->lock, flags); |
68942edb KH |
1213 | |
1214 | /* | |
1215 | * Only edges can generate a wakeup event to the PRCM. | |
1216 | * | |
1217 | * Therefore, ensure any wake-up capable GPIOs have | |
1218 | * edge-detection enabled before going idle to ensure a wakeup | |
1219 | * to the PRCM is generated on a GPIO transition. (c.f. 34xx | |
1220 | * NDA TRM 25.5.3.1) | |
1221 | * | |
1222 | * The normal values will be restored upon ->runtime_resume() | |
1223 | * by writing back the values saved in bank->context. | |
1224 | */ | |
1225 | wake_low = bank->context.leveldetect0 & bank->context.wake_en; | |
1226 | if (wake_low) | |
1227 | __raw_writel(wake_low | bank->context.fallingdetect, | |
1228 | bank->base + bank->regs->fallingdetect); | |
1229 | wake_hi = bank->context.leveldetect1 & bank->context.wake_en; | |
1230 | if (wake_hi) | |
1231 | __raw_writel(wake_hi | bank->context.risingdetect, | |
1232 | bank->base + bank->regs->risingdetect); | |
1233 | ||
2dc983c5 TKD |
1234 | if (bank->power_mode != OFF_MODE) { |
1235 | bank->power_mode = 0; | |
41d87cbd | 1236 | goto update_gpio_context_count; |
2dc983c5 TKD |
1237 | } |
1238 | /* | |
1239 | * If going to OFF, remove triggering for all | |
1240 | * non-wakeup GPIOs. Otherwise spurious IRQs will be | |
1241 | * generated. See OMAP2420 Errata item 1.101. | |
1242 | */ | |
1243 | if (!(bank->enabled_non_wakeup_gpios)) | |
41d87cbd | 1244 | goto update_gpio_context_count; |
43ffcd9a | 1245 | |
2dc983c5 TKD |
1246 | bank->saved_datain = __raw_readl(bank->base + |
1247 | bank->regs->datain); | |
1248 | l1 = __raw_readl(bank->base + bank->regs->fallingdetect); | |
1249 | l2 = __raw_readl(bank->base + bank->regs->risingdetect); | |
3f1686a9 | 1250 | |
2dc983c5 TKD |
1251 | bank->saved_fallingdetect = l1; |
1252 | bank->saved_risingdetect = l2; | |
1253 | l1 &= ~bank->enabled_non_wakeup_gpios; | |
1254 | l2 &= ~bank->enabled_non_wakeup_gpios; | |
3f1686a9 | 1255 | |
2dc983c5 TKD |
1256 | __raw_writel(l1, bank->base + bank->regs->fallingdetect); |
1257 | __raw_writel(l2, bank->base + bank->regs->risingdetect); | |
3f1686a9 | 1258 | |
2dc983c5 | 1259 | bank->workaround_enabled = true; |
3f1686a9 | 1260 | |
41d87cbd | 1261 | update_gpio_context_count: |
2dc983c5 TKD |
1262 | if (bank->get_context_loss_count) |
1263 | bank->context_loss_count = | |
60a3437d TKD |
1264 | bank->get_context_loss_count(bank->dev); |
1265 | ||
72f83af9 | 1266 | _gpio_dbck_disable(bank); |
2dc983c5 | 1267 | spin_unlock_irqrestore(&bank->lock, flags); |
55b93c32 | 1268 | |
2dc983c5 | 1269 | return 0; |
3ac4fa99 JY |
1270 | } |
1271 | ||
2dc983c5 | 1272 | static int omap_gpio_runtime_resume(struct device *dev) |
3ac4fa99 | 1273 | { |
2dc983c5 TKD |
1274 | struct platform_device *pdev = to_platform_device(dev); |
1275 | struct gpio_bank *bank = platform_get_drvdata(pdev); | |
1276 | int context_lost_cnt_after; | |
1277 | u32 l = 0, gen, gen0, gen1; | |
1278 | unsigned long flags; | |
8865b9b6 | 1279 | |
2dc983c5 | 1280 | spin_lock_irqsave(&bank->lock, flags); |
72f83af9 | 1281 | _gpio_dbck_enable(bank); |
68942edb KH |
1282 | |
1283 | /* | |
1284 | * In ->runtime_suspend(), level-triggered, wakeup-enabled | |
1285 | * GPIOs were set to edge trigger also in order to be able to | |
1286 | * generate a PRCM wakeup. Here we restore the | |
1287 | * pre-runtime_suspend() values for edge triggering. | |
1288 | */ | |
1289 | __raw_writel(bank->context.fallingdetect, | |
1290 | bank->base + bank->regs->fallingdetect); | |
1291 | __raw_writel(bank->context.risingdetect, | |
1292 | bank->base + bank->regs->risingdetect); | |
1293 | ||
2dc983c5 TKD |
1294 | if (!bank->enabled_non_wakeup_gpios || !bank->workaround_enabled) { |
1295 | spin_unlock_irqrestore(&bank->lock, flags); | |
1296 | return 0; | |
1297 | } | |
55b93c32 | 1298 | |
2dc983c5 TKD |
1299 | if (bank->get_context_loss_count) { |
1300 | context_lost_cnt_after = | |
1301 | bank->get_context_loss_count(bank->dev); | |
1302 | if (context_lost_cnt_after != bank->context_loss_count || | |
1303 | !context_lost_cnt_after) { | |
1304 | omap_gpio_restore_context(bank); | |
1305 | } else { | |
1306 | spin_unlock_irqrestore(&bank->lock, flags); | |
1307 | return 0; | |
60a3437d | 1308 | } |
2dc983c5 | 1309 | } |
43ffcd9a | 1310 | |
2dc983c5 TKD |
1311 | __raw_writel(bank->saved_fallingdetect, |
1312 | bank->base + bank->regs->fallingdetect); | |
1313 | __raw_writel(bank->saved_risingdetect, | |
1314 | bank->base + bank->regs->risingdetect); | |
1315 | l = __raw_readl(bank->base + bank->regs->datain); | |
3f1686a9 | 1316 | |
2dc983c5 TKD |
1317 | /* |
1318 | * Check if any of the non-wakeup interrupt GPIOs have changed | |
1319 | * state. If so, generate an IRQ by software. This is | |
1320 | * horribly racy, but it's the best we can do to work around | |
1321 | * this silicon bug. | |
1322 | */ | |
1323 | l ^= bank->saved_datain; | |
1324 | l &= bank->enabled_non_wakeup_gpios; | |
3f1686a9 | 1325 | |
2dc983c5 TKD |
1326 | /* |
1327 | * No need to generate IRQs for the rising edge for gpio IRQs | |
1328 | * configured with falling edge only; and vice versa. | |
1329 | */ | |
1330 | gen0 = l & bank->saved_fallingdetect; | |
1331 | gen0 &= bank->saved_datain; | |
82dbb9d3 | 1332 | |
2dc983c5 TKD |
1333 | gen1 = l & bank->saved_risingdetect; |
1334 | gen1 &= ~(bank->saved_datain); | |
82dbb9d3 | 1335 | |
2dc983c5 TKD |
1336 | /* FIXME: Consider GPIO IRQs with level detections properly! */ |
1337 | gen = l & (~(bank->saved_fallingdetect) & ~(bank->saved_risingdetect)); | |
1338 | /* Consider all GPIO IRQs needed to be updated */ | |
1339 | gen |= gen0 | gen1; | |
82dbb9d3 | 1340 | |
2dc983c5 TKD |
1341 | if (gen) { |
1342 | u32 old0, old1; | |
82dbb9d3 | 1343 | |
2dc983c5 TKD |
1344 | old0 = __raw_readl(bank->base + bank->regs->leveldetect0); |
1345 | old1 = __raw_readl(bank->base + bank->regs->leveldetect1); | |
3f1686a9 | 1346 | |
2dc983c5 TKD |
1347 | if (cpu_is_omap24xx() || cpu_is_omap34xx()) { |
1348 | __raw_writel(old0 | gen, bank->base + | |
9ea14d8c | 1349 | bank->regs->leveldetect0); |
2dc983c5 | 1350 | __raw_writel(old1 | gen, bank->base + |
9ea14d8c | 1351 | bank->regs->leveldetect1); |
2dc983c5 | 1352 | } |
9ea14d8c | 1353 | |
2dc983c5 TKD |
1354 | if (cpu_is_omap44xx()) { |
1355 | __raw_writel(old0 | l, bank->base + | |
9ea14d8c | 1356 | bank->regs->leveldetect0); |
2dc983c5 | 1357 | __raw_writel(old1 | l, bank->base + |
9ea14d8c | 1358 | bank->regs->leveldetect1); |
3ac4fa99 | 1359 | } |
2dc983c5 TKD |
1360 | __raw_writel(old0, bank->base + bank->regs->leveldetect0); |
1361 | __raw_writel(old1, bank->base + bank->regs->leveldetect1); | |
1362 | } | |
1363 | ||
1364 | bank->workaround_enabled = false; | |
1365 | spin_unlock_irqrestore(&bank->lock, flags); | |
1366 | ||
1367 | return 0; | |
1368 | } | |
1369 | #endif /* CONFIG_PM_RUNTIME */ | |
1370 | ||
1371 | void omap2_gpio_prepare_for_idle(int pwr_mode) | |
1372 | { | |
1373 | struct gpio_bank *bank; | |
1374 | ||
1375 | list_for_each_entry(bank, &omap_gpio_list, node) { | |
2dc983c5 TKD |
1376 | if (!bank->mod_usage || !bank->loses_context) |
1377 | continue; | |
1378 | ||
1379 | bank->power_mode = pwr_mode; | |
1380 | ||
2dc983c5 TKD |
1381 | pm_runtime_put_sync_suspend(bank->dev); |
1382 | } | |
1383 | } | |
1384 | ||
1385 | void omap2_gpio_resume_after_idle(void) | |
1386 | { | |
1387 | struct gpio_bank *bank; | |
1388 | ||
1389 | list_for_each_entry(bank, &omap_gpio_list, node) { | |
2dc983c5 TKD |
1390 | if (!bank->mod_usage || !bank->loses_context) |
1391 | continue; | |
1392 | ||
2dc983c5 | 1393 | pm_runtime_get_sync(bank->dev); |
3ac4fa99 | 1394 | } |
3ac4fa99 JY |
1395 | } |
1396 | ||
2dc983c5 | 1397 | #if defined(CONFIG_PM_RUNTIME) |
60a3437d | 1398 | static void omap_gpio_restore_context(struct gpio_bank *bank) |
40c670f0 | 1399 | { |
60a3437d | 1400 | __raw_writel(bank->context.wake_en, |
ae10f233 TKD |
1401 | bank->base + bank->regs->wkup_en); |
1402 | __raw_writel(bank->context.ctrl, bank->base + bank->regs->ctrl); | |
60a3437d | 1403 | __raw_writel(bank->context.leveldetect0, |
ae10f233 | 1404 | bank->base + bank->regs->leveldetect0); |
60a3437d | 1405 | __raw_writel(bank->context.leveldetect1, |
ae10f233 | 1406 | bank->base + bank->regs->leveldetect1); |
60a3437d | 1407 | __raw_writel(bank->context.risingdetect, |
ae10f233 | 1408 | bank->base + bank->regs->risingdetect); |
60a3437d | 1409 | __raw_writel(bank->context.fallingdetect, |
ae10f233 | 1410 | bank->base + bank->regs->fallingdetect); |
f86bcc30 NM |
1411 | if (bank->regs->set_dataout && bank->regs->clr_dataout) |
1412 | __raw_writel(bank->context.dataout, | |
1413 | bank->base + bank->regs->set_dataout); | |
1414 | else | |
1415 | __raw_writel(bank->context.dataout, | |
1416 | bank->base + bank->regs->dataout); | |
6d13eaaf NM |
1417 | __raw_writel(bank->context.oe, bank->base + bank->regs->direction); |
1418 | ||
ae547354 NM |
1419 | if (bank->dbck_enable_mask) { |
1420 | __raw_writel(bank->context.debounce, bank->base + | |
1421 | bank->regs->debounce); | |
1422 | __raw_writel(bank->context.debounce_en, | |
1423 | bank->base + bank->regs->debounce_en); | |
1424 | } | |
ba805be5 NM |
1425 | |
1426 | __raw_writel(bank->context.irqenable1, | |
1427 | bank->base + bank->regs->irqenable); | |
1428 | __raw_writel(bank->context.irqenable2, | |
1429 | bank->base + bank->regs->irqenable2); | |
40c670f0 | 1430 | } |
2dc983c5 | 1431 | #endif /* CONFIG_PM_RUNTIME */ |
55b93c32 TKD |
1432 | #else |
1433 | #define omap_gpio_suspend NULL | |
1434 | #define omap_gpio_resume NULL | |
2dc983c5 TKD |
1435 | #define omap_gpio_runtime_suspend NULL |
1436 | #define omap_gpio_runtime_resume NULL | |
40c670f0 RN |
1437 | #endif |
1438 | ||
55b93c32 TKD |
1439 | static const struct dev_pm_ops gpio_pm_ops = { |
1440 | SET_SYSTEM_SLEEP_PM_OPS(omap_gpio_suspend, omap_gpio_resume) | |
2dc983c5 TKD |
1441 | SET_RUNTIME_PM_OPS(omap_gpio_runtime_suspend, omap_gpio_runtime_resume, |
1442 | NULL) | |
55b93c32 TKD |
1443 | }; |
1444 | ||
384ebe1c BC |
1445 | #if defined(CONFIG_OF) |
1446 | static struct omap_gpio_reg_offs omap2_gpio_regs = { | |
1447 | .revision = OMAP24XX_GPIO_REVISION, | |
1448 | .direction = OMAP24XX_GPIO_OE, | |
1449 | .datain = OMAP24XX_GPIO_DATAIN, | |
1450 | .dataout = OMAP24XX_GPIO_DATAOUT, | |
1451 | .set_dataout = OMAP24XX_GPIO_SETDATAOUT, | |
1452 | .clr_dataout = OMAP24XX_GPIO_CLEARDATAOUT, | |
1453 | .irqstatus = OMAP24XX_GPIO_IRQSTATUS1, | |
1454 | .irqstatus2 = OMAP24XX_GPIO_IRQSTATUS2, | |
1455 | .irqenable = OMAP24XX_GPIO_IRQENABLE1, | |
1456 | .irqenable2 = OMAP24XX_GPIO_IRQENABLE2, | |
1457 | .set_irqenable = OMAP24XX_GPIO_SETIRQENABLE1, | |
1458 | .clr_irqenable = OMAP24XX_GPIO_CLEARIRQENABLE1, | |
1459 | .debounce = OMAP24XX_GPIO_DEBOUNCE_VAL, | |
1460 | .debounce_en = OMAP24XX_GPIO_DEBOUNCE_EN, | |
1461 | .ctrl = OMAP24XX_GPIO_CTRL, | |
1462 | .wkup_en = OMAP24XX_GPIO_WAKE_EN, | |
1463 | .leveldetect0 = OMAP24XX_GPIO_LEVELDETECT0, | |
1464 | .leveldetect1 = OMAP24XX_GPIO_LEVELDETECT1, | |
1465 | .risingdetect = OMAP24XX_GPIO_RISINGDETECT, | |
1466 | .fallingdetect = OMAP24XX_GPIO_FALLINGDETECT, | |
1467 | }; | |
1468 | ||
1469 | static struct omap_gpio_reg_offs omap4_gpio_regs = { | |
1470 | .revision = OMAP4_GPIO_REVISION, | |
1471 | .direction = OMAP4_GPIO_OE, | |
1472 | .datain = OMAP4_GPIO_DATAIN, | |
1473 | .dataout = OMAP4_GPIO_DATAOUT, | |
1474 | .set_dataout = OMAP4_GPIO_SETDATAOUT, | |
1475 | .clr_dataout = OMAP4_GPIO_CLEARDATAOUT, | |
1476 | .irqstatus = OMAP4_GPIO_IRQSTATUS0, | |
1477 | .irqstatus2 = OMAP4_GPIO_IRQSTATUS1, | |
1478 | .irqenable = OMAP4_GPIO_IRQSTATUSSET0, | |
1479 | .irqenable2 = OMAP4_GPIO_IRQSTATUSSET1, | |
1480 | .set_irqenable = OMAP4_GPIO_IRQSTATUSSET0, | |
1481 | .clr_irqenable = OMAP4_GPIO_IRQSTATUSCLR0, | |
1482 | .debounce = OMAP4_GPIO_DEBOUNCINGTIME, | |
1483 | .debounce_en = OMAP4_GPIO_DEBOUNCENABLE, | |
1484 | .ctrl = OMAP4_GPIO_CTRL, | |
1485 | .wkup_en = OMAP4_GPIO_IRQWAKEN0, | |
1486 | .leveldetect0 = OMAP4_GPIO_LEVELDETECT0, | |
1487 | .leveldetect1 = OMAP4_GPIO_LEVELDETECT1, | |
1488 | .risingdetect = OMAP4_GPIO_RISINGDETECT, | |
1489 | .fallingdetect = OMAP4_GPIO_FALLINGDETECT, | |
1490 | }; | |
1491 | ||
1492 | static struct omap_gpio_platform_data omap2_pdata = { | |
1493 | .regs = &omap2_gpio_regs, | |
1494 | .bank_width = 32, | |
1495 | .dbck_flag = false, | |
1496 | }; | |
1497 | ||
1498 | static struct omap_gpio_platform_data omap3_pdata = { | |
1499 | .regs = &omap2_gpio_regs, | |
1500 | .bank_width = 32, | |
1501 | .dbck_flag = true, | |
1502 | }; | |
1503 | ||
1504 | static struct omap_gpio_platform_data omap4_pdata = { | |
1505 | .regs = &omap4_gpio_regs, | |
1506 | .bank_width = 32, | |
1507 | .dbck_flag = true, | |
1508 | }; | |
1509 | ||
1510 | static const struct of_device_id omap_gpio_match[] = { | |
1511 | { | |
1512 | .compatible = "ti,omap4-gpio", | |
1513 | .data = &omap4_pdata, | |
1514 | }, | |
1515 | { | |
1516 | .compatible = "ti,omap3-gpio", | |
1517 | .data = &omap3_pdata, | |
1518 | }, | |
1519 | { | |
1520 | .compatible = "ti,omap2-gpio", | |
1521 | .data = &omap2_pdata, | |
1522 | }, | |
1523 | { }, | |
1524 | }; | |
1525 | MODULE_DEVICE_TABLE(of, omap_gpio_match); | |
1526 | #endif | |
1527 | ||
77640aab VC |
1528 | static struct platform_driver omap_gpio_driver = { |
1529 | .probe = omap_gpio_probe, | |
1530 | .driver = { | |
1531 | .name = "omap_gpio", | |
55b93c32 | 1532 | .pm = &gpio_pm_ops, |
384ebe1c | 1533 | .of_match_table = of_match_ptr(omap_gpio_match), |
77640aab VC |
1534 | }, |
1535 | }; | |
1536 | ||
5e1c5ff4 | 1537 | /* |
77640aab VC |
1538 | * gpio driver register needs to be done before |
1539 | * machine_init functions access gpio APIs. | |
1540 | * Hence omap_gpio_drv_reg() is a postcore_initcall. | |
5e1c5ff4 | 1541 | */ |
77640aab | 1542 | static int __init omap_gpio_drv_reg(void) |
5e1c5ff4 | 1543 | { |
77640aab | 1544 | return platform_driver_register(&omap_gpio_driver); |
5e1c5ff4 | 1545 | } |
77640aab | 1546 | postcore_initcall(omap_gpio_drv_reg); |