]> git.proxmox.com Git - mirror_ubuntu-zesty-kernel.git/blame - drivers/gpio/gpio-omap.c
ARM: OMAP2+: Remove hardcoded twl4030 gpio_base, irq_base and irq_end
[mirror_ubuntu-zesty-kernel.git] / drivers / gpio / gpio-omap.c
CommitLineData
5e1c5ff4 1/*
5e1c5ff4
TL
2 * Support functions for OMAP GPIO
3 *
92105bb7 4 * Copyright (C) 2003-2005 Nokia Corporation
96de0e25 5 * Written by Juha Yrjölä <juha.yrjola@nokia.com>
5e1c5ff4 6 *
44169075
SS
7 * Copyright (C) 2009 Texas Instruments
8 * Added OMAP4 support - Santosh Shilimkar <santosh.shilimkar@ti.com>
9 *
5e1c5ff4
TL
10 * This program is free software; you can redistribute it and/or modify
11 * it under the terms of the GNU General Public License version 2 as
12 * published by the Free Software Foundation.
13 */
14
5e1c5ff4
TL
15#include <linux/init.h>
16#include <linux/module.h>
5e1c5ff4 17#include <linux/interrupt.h>
3c437ffd 18#include <linux/syscore_ops.h>
92105bb7 19#include <linux/err.h>
f8ce2547 20#include <linux/clk.h>
fced80c7 21#include <linux/io.h>
96751fcb 22#include <linux/device.h>
77640aab 23#include <linux/pm_runtime.h>
55b93c32 24#include <linux/pm.h>
384ebe1c
BC
25#include <linux/of.h>
26#include <linux/of_device.h>
27#include <linux/irqdomain.h>
5e1c5ff4 28
a09e64fb 29#include <mach/hardware.h>
5e1c5ff4 30#include <asm/irq.h>
a09e64fb 31#include <mach/irqs.h>
1bc857f7 32#include <asm/gpio.h>
5e1c5ff4
TL
33#include <asm/mach/irq.h>
34
2dc983c5
TKD
35#define OFF_MODE 1
36
03e128ca
C
37static LIST_HEAD(omap_gpio_list);
38
6d62e216
C
39struct gpio_regs {
40 u32 irqenable1;
41 u32 irqenable2;
42 u32 wake_en;
43 u32 ctrl;
44 u32 oe;
45 u32 leveldetect0;
46 u32 leveldetect1;
47 u32 risingdetect;
48 u32 fallingdetect;
49 u32 dataout;
ae547354
NM
50 u32 debounce;
51 u32 debounce_en;
6d62e216
C
52};
53
5e1c5ff4 54struct gpio_bank {
03e128ca 55 struct list_head node;
92105bb7 56 void __iomem *base;
5e1c5ff4 57 u16 irq;
384ebe1c
BC
58 int irq_base;
59 struct irq_domain *domain;
3ac4fa99
JY
60 u32 non_wakeup_gpios;
61 u32 enabled_non_wakeup_gpios;
6d62e216 62 struct gpio_regs context;
3ac4fa99 63 u32 saved_datain;
b144ff6f 64 u32 level_mask;
4318f36b 65 u32 toggle_mask;
5e1c5ff4 66 spinlock_t lock;
52e31344 67 struct gpio_chip chip;
89db9482 68 struct clk *dbck;
058af1ea 69 u32 mod_usage;
8865b9b6 70 u32 dbck_enable_mask;
72f83af9 71 bool dbck_enabled;
77640aab 72 struct device *dev;
d0d665a8 73 bool is_mpuio;
77640aab 74 bool dbck_flag;
0cde8d03 75 bool loses_context;
5de62b86 76 int stride;
d5f46247 77 u32 width;
60a3437d 78 int context_loss_count;
2dc983c5
TKD
79 int power_mode;
80 bool workaround_enabled;
fa87931a
KH
81
82 void (*set_dataout)(struct gpio_bank *bank, int gpio, int enable);
60a3437d 83 int (*get_context_loss_count)(struct device *dev);
fa87931a
KH
84
85 struct omap_gpio_reg_offs *regs;
5e1c5ff4
TL
86};
87
129fd223
KH
88#define GPIO_INDEX(bank, gpio) (gpio % bank->width)
89#define GPIO_BIT(bank, gpio) (1 << GPIO_INDEX(bank, gpio))
c8eef65a 90#define GPIO_MOD_CTRL_BIT BIT(0)
5e1c5ff4 91
25db711d
BC
92static int irq_to_gpio(struct gpio_bank *bank, unsigned int gpio_irq)
93{
94 return gpio_irq - bank->irq_base + bank->chip.base;
95}
96
5e1c5ff4
TL
97static void _set_gpio_direction(struct gpio_bank *bank, int gpio, int is_input)
98{
92105bb7 99 void __iomem *reg = bank->base;
5e1c5ff4
TL
100 u32 l;
101
fa87931a 102 reg += bank->regs->direction;
5e1c5ff4
TL
103 l = __raw_readl(reg);
104 if (is_input)
105 l |= 1 << gpio;
106 else
107 l &= ~(1 << gpio);
108 __raw_writel(l, reg);
41d87cbd 109 bank->context.oe = l;
5e1c5ff4
TL
110}
111
fa87931a
KH
112
113/* set data out value using dedicate set/clear register */
114static void _set_gpio_dataout_reg(struct gpio_bank *bank, int gpio, int enable)
5e1c5ff4 115{
92105bb7 116 void __iomem *reg = bank->base;
fa87931a 117 u32 l = GPIO_BIT(bank, gpio);
5e1c5ff4 118
2c836f7e 119 if (enable) {
fa87931a 120 reg += bank->regs->set_dataout;
2c836f7e
TKD
121 bank->context.dataout |= l;
122 } else {
fa87931a 123 reg += bank->regs->clr_dataout;
2c836f7e
TKD
124 bank->context.dataout &= ~l;
125 }
5e1c5ff4 126
5e1c5ff4
TL
127 __raw_writel(l, reg);
128}
129
fa87931a
KH
130/* set data out value using mask register */
131static void _set_gpio_dataout_mask(struct gpio_bank *bank, int gpio, int enable)
5e1c5ff4 132{
fa87931a
KH
133 void __iomem *reg = bank->base + bank->regs->dataout;
134 u32 gpio_bit = GPIO_BIT(bank, gpio);
135 u32 l;
5e1c5ff4 136
fa87931a
KH
137 l = __raw_readl(reg);
138 if (enable)
139 l |= gpio_bit;
140 else
141 l &= ~gpio_bit;
5e1c5ff4 142 __raw_writel(l, reg);
41d87cbd 143 bank->context.dataout = l;
5e1c5ff4
TL
144}
145
7fcca715 146static int _get_gpio_datain(struct gpio_bank *bank, int offset)
b37c45b8 147{
fa87931a 148 void __iomem *reg = bank->base + bank->regs->datain;
b37c45b8 149
7fcca715 150 return (__raw_readl(reg) & (1 << offset)) != 0;
5e1c5ff4 151}
b37c45b8 152
7fcca715 153static int _get_gpio_dataout(struct gpio_bank *bank, int offset)
b37c45b8 154{
fa87931a 155 void __iomem *reg = bank->base + bank->regs->dataout;
b37c45b8 156
7fcca715 157 return (__raw_readl(reg) & (1 << offset)) != 0;
b37c45b8
RQ
158}
159
ece9528e
KH
160static inline void _gpio_rmw(void __iomem *base, u32 reg, u32 mask, bool set)
161{
162 int l = __raw_readl(base + reg);
163
862ff640 164 if (set)
ece9528e
KH
165 l |= mask;
166 else
167 l &= ~mask;
168
169 __raw_writel(l, base + reg);
170}
92105bb7 171
72f83af9
TKD
172static inline void _gpio_dbck_enable(struct gpio_bank *bank)
173{
174 if (bank->dbck_enable_mask && !bank->dbck_enabled) {
175 clk_enable(bank->dbck);
176 bank->dbck_enabled = true;
9e303f22
GI
177
178 __raw_writel(bank->dbck_enable_mask,
179 bank->base + bank->regs->debounce_en);
72f83af9
TKD
180 }
181}
182
183static inline void _gpio_dbck_disable(struct gpio_bank *bank)
184{
185 if (bank->dbck_enable_mask && bank->dbck_enabled) {
9e303f22
GI
186 /*
187 * Disable debounce before cutting it's clock. If debounce is
188 * enabled but the clock is not, GPIO module seems to be unable
189 * to detect events and generate interrupts at least on OMAP3.
190 */
191 __raw_writel(0, bank->base + bank->regs->debounce_en);
192
72f83af9
TKD
193 clk_disable(bank->dbck);
194 bank->dbck_enabled = false;
195 }
196}
197
168ef3d9
FB
198/**
199 * _set_gpio_debounce - low level gpio debounce time
200 * @bank: the gpio bank we're acting upon
201 * @gpio: the gpio number on this @gpio
202 * @debounce: debounce time to use
203 *
204 * OMAP's debounce time is in 31us steps so we need
205 * to convert and round up to the closest unit.
206 */
207static void _set_gpio_debounce(struct gpio_bank *bank, unsigned gpio,
208 unsigned debounce)
209{
9942da0e 210 void __iomem *reg;
168ef3d9
FB
211 u32 val;
212 u32 l;
213
77640aab
VC
214 if (!bank->dbck_flag)
215 return;
216
168ef3d9
FB
217 if (debounce < 32)
218 debounce = 0x01;
219 else if (debounce > 7936)
220 debounce = 0xff;
221 else
222 debounce = (debounce / 0x1f) - 1;
223
129fd223 224 l = GPIO_BIT(bank, gpio);
168ef3d9 225
6fd9c421 226 clk_enable(bank->dbck);
9942da0e 227 reg = bank->base + bank->regs->debounce;
168ef3d9
FB
228 __raw_writel(debounce, reg);
229
9942da0e 230 reg = bank->base + bank->regs->debounce_en;
168ef3d9
FB
231 val = __raw_readl(reg);
232
6fd9c421 233 if (debounce)
168ef3d9 234 val |= l;
6fd9c421 235 else
168ef3d9 236 val &= ~l;
f7ec0b0b 237 bank->dbck_enable_mask = val;
168ef3d9
FB
238
239 __raw_writel(val, reg);
6fd9c421
TKD
240 clk_disable(bank->dbck);
241 /*
242 * Enable debounce clock per module.
243 * This call is mandatory because in omap_gpio_request() when
244 * *_runtime_get_sync() is called, _gpio_dbck_enable() within
245 * runtime callbck fails to turn on dbck because dbck_enable_mask
246 * used within _gpio_dbck_enable() is still not initialized at
247 * that point. Therefore we have to enable dbck here.
248 */
249 _gpio_dbck_enable(bank);
ae547354
NM
250 if (bank->dbck_enable_mask) {
251 bank->context.debounce = debounce;
252 bank->context.debounce_en = val;
253 }
168ef3d9
FB
254}
255
5e571f38 256static inline void set_gpio_trigger(struct gpio_bank *bank, int gpio,
00ece7e4 257 unsigned trigger)
5e1c5ff4 258{
3ac4fa99 259 void __iomem *base = bank->base;
92105bb7
TL
260 u32 gpio_bit = 1 << gpio;
261
5e571f38
TKD
262 _gpio_rmw(base, bank->regs->leveldetect0, gpio_bit,
263 trigger & IRQ_TYPE_LEVEL_LOW);
264 _gpio_rmw(base, bank->regs->leveldetect1, gpio_bit,
265 trigger & IRQ_TYPE_LEVEL_HIGH);
266 _gpio_rmw(base, bank->regs->risingdetect, gpio_bit,
267 trigger & IRQ_TYPE_EDGE_RISING);
268 _gpio_rmw(base, bank->regs->fallingdetect, gpio_bit,
269 trigger & IRQ_TYPE_EDGE_FALLING);
270
41d87cbd
TKD
271 bank->context.leveldetect0 =
272 __raw_readl(bank->base + bank->regs->leveldetect0);
273 bank->context.leveldetect1 =
274 __raw_readl(bank->base + bank->regs->leveldetect1);
275 bank->context.risingdetect =
276 __raw_readl(bank->base + bank->regs->risingdetect);
277 bank->context.fallingdetect =
278 __raw_readl(bank->base + bank->regs->fallingdetect);
279
280 if (likely(!(bank->non_wakeup_gpios & gpio_bit))) {
5e571f38 281 _gpio_rmw(base, bank->regs->wkup_en, gpio_bit, trigger != 0);
41d87cbd
TKD
282 bank->context.wake_en =
283 __raw_readl(bank->base + bank->regs->wkup_en);
284 }
5e571f38 285
55b220ca 286 /* This part needs to be executed always for OMAP{34xx, 44xx} */
5e571f38
TKD
287 if (!bank->regs->irqctrl) {
288 /* On omap24xx proceed only when valid GPIO bit is set */
289 if (bank->non_wakeup_gpios) {
290 if (!(bank->non_wakeup_gpios & gpio_bit))
291 goto exit;
292 }
293
699117a6
CW
294 /*
295 * Log the edge gpio and manually trigger the IRQ
296 * after resume if the input level changes
297 * to avoid irq lost during PER RET/OFF mode
298 * Applies for omap2 non-wakeup gpio and all omap3 gpios
299 */
300 if (trigger & IRQ_TYPE_EDGE_BOTH)
3ac4fa99
JY
301 bank->enabled_non_wakeup_gpios |= gpio_bit;
302 else
303 bank->enabled_non_wakeup_gpios &= ~gpio_bit;
304 }
5eb3bb9c 305
5e571f38 306exit:
9ea14d8c
TKD
307 bank->level_mask =
308 __raw_readl(bank->base + bank->regs->leveldetect0) |
309 __raw_readl(bank->base + bank->regs->leveldetect1);
92105bb7
TL
310}
311
9198bcd3 312#ifdef CONFIG_ARCH_OMAP1
4318f36b
CM
313/*
314 * This only applies to chips that can't do both rising and falling edge
315 * detection at once. For all other chips, this function is a noop.
316 */
317static void _toggle_gpio_edge_triggering(struct gpio_bank *bank, int gpio)
318{
319 void __iomem *reg = bank->base;
320 u32 l = 0;
321
5e571f38 322 if (!bank->regs->irqctrl)
4318f36b 323 return;
5e571f38
TKD
324
325 reg += bank->regs->irqctrl;
4318f36b
CM
326
327 l = __raw_readl(reg);
328 if ((l >> gpio) & 1)
329 l &= ~(1 << gpio);
330 else
331 l |= 1 << gpio;
332
333 __raw_writel(l, reg);
334}
5e571f38
TKD
335#else
336static void _toggle_gpio_edge_triggering(struct gpio_bank *bank, int gpio) {}
9198bcd3 337#endif
4318f36b 338
00ece7e4
TKD
339static int _set_gpio_triggering(struct gpio_bank *bank, int gpio,
340 unsigned trigger)
92105bb7
TL
341{
342 void __iomem *reg = bank->base;
5e571f38 343 void __iomem *base = bank->base;
92105bb7 344 u32 l = 0;
5e1c5ff4 345
5e571f38
TKD
346 if (bank->regs->leveldetect0 && bank->regs->wkup_en) {
347 set_gpio_trigger(bank, gpio, trigger);
348 } else if (bank->regs->irqctrl) {
349 reg += bank->regs->irqctrl;
350
5e1c5ff4 351 l = __raw_readl(reg);
29501577 352 if ((trigger & IRQ_TYPE_SENSE_MASK) == IRQ_TYPE_EDGE_BOTH)
4318f36b 353 bank->toggle_mask |= 1 << gpio;
6cab4860 354 if (trigger & IRQ_TYPE_EDGE_RISING)
5e1c5ff4 355 l |= 1 << gpio;
6cab4860 356 else if (trigger & IRQ_TYPE_EDGE_FALLING)
5e1c5ff4 357 l &= ~(1 << gpio);
92105bb7 358 else
5e571f38
TKD
359 return -EINVAL;
360
361 __raw_writel(l, reg);
362 } else if (bank->regs->edgectrl1) {
5e1c5ff4 363 if (gpio & 0x08)
5e571f38 364 reg += bank->regs->edgectrl2;
5e1c5ff4 365 else
5e571f38
TKD
366 reg += bank->regs->edgectrl1;
367
5e1c5ff4
TL
368 gpio &= 0x07;
369 l = __raw_readl(reg);
370 l &= ~(3 << (gpio << 1));
6cab4860 371 if (trigger & IRQ_TYPE_EDGE_RISING)
6e60e79a 372 l |= 2 << (gpio << 1);
6cab4860 373 if (trigger & IRQ_TYPE_EDGE_FALLING)
6e60e79a 374 l |= 1 << (gpio << 1);
5e571f38
TKD
375
376 /* Enable wake-up during idle for dynamic tick */
377 _gpio_rmw(base, bank->regs->wkup_en, 1 << gpio, trigger);
41d87cbd
TKD
378 bank->context.wake_en =
379 __raw_readl(bank->base + bank->regs->wkup_en);
5e571f38 380 __raw_writel(l, reg);
5e1c5ff4 381 }
92105bb7 382 return 0;
5e1c5ff4
TL
383}
384
e9191028 385static int gpio_irq_type(struct irq_data *d, unsigned type)
5e1c5ff4 386{
25db711d 387 struct gpio_bank *bank = irq_data_get_irq_chip_data(d);
92105bb7
TL
388 unsigned gpio;
389 int retval;
a6472533 390 unsigned long flags;
92105bb7 391
e9191028
LB
392 if (!cpu_class_is_omap2() && d->irq > IH_MPUIO_BASE)
393 gpio = OMAP_MPUIO(d->irq - IH_MPUIO_BASE);
92105bb7 394 else
25db711d 395 gpio = irq_to_gpio(bank, d->irq);
5e1c5ff4 396
e5c56ed3 397 if (type & ~IRQ_TYPE_SENSE_MASK)
6e60e79a 398 return -EINVAL;
e5c56ed3 399
9ea14d8c
TKD
400 if (!bank->regs->leveldetect0 &&
401 (type & (IRQ_TYPE_LEVEL_LOW|IRQ_TYPE_LEVEL_HIGH)))
92105bb7
TL
402 return -EINVAL;
403
a6472533 404 spin_lock_irqsave(&bank->lock, flags);
129fd223 405 retval = _set_gpio_triggering(bank, GPIO_INDEX(bank, gpio), type);
a6472533 406 spin_unlock_irqrestore(&bank->lock, flags);
672e302e
KH
407
408 if (type & (IRQ_TYPE_LEVEL_LOW | IRQ_TYPE_LEVEL_HIGH))
6845664a 409 __irq_set_handler_locked(d->irq, handle_level_irq);
672e302e 410 else if (type & (IRQ_TYPE_EDGE_FALLING | IRQ_TYPE_EDGE_RISING))
6845664a 411 __irq_set_handler_locked(d->irq, handle_edge_irq);
672e302e 412
92105bb7 413 return retval;
5e1c5ff4
TL
414}
415
416static void _clear_gpio_irqbank(struct gpio_bank *bank, int gpio_mask)
417{
92105bb7 418 void __iomem *reg = bank->base;
5e1c5ff4 419
eef4bec7 420 reg += bank->regs->irqstatus;
5e1c5ff4 421 __raw_writel(gpio_mask, reg);
bee7930f
HD
422
423 /* Workaround for clearing DSP GPIO interrupts to allow retention */
eef4bec7
KH
424 if (bank->regs->irqstatus2) {
425 reg = bank->base + bank->regs->irqstatus2;
bedfd154 426 __raw_writel(gpio_mask, reg);
eef4bec7 427 }
bedfd154
RQ
428
429 /* Flush posted write for the irq status to avoid spurious interrupts */
430 __raw_readl(reg);
5e1c5ff4
TL
431}
432
433static inline void _clear_gpio_irqstatus(struct gpio_bank *bank, int gpio)
434{
129fd223 435 _clear_gpio_irqbank(bank, GPIO_BIT(bank, gpio));
5e1c5ff4
TL
436}
437
ea6dedd7
ID
438static u32 _get_gpio_irqbank_mask(struct gpio_bank *bank)
439{
440 void __iomem *reg = bank->base;
99c47707 441 u32 l;
c390aad0 442 u32 mask = (1 << bank->width) - 1;
ea6dedd7 443
28f3b5a0 444 reg += bank->regs->irqenable;
99c47707 445 l = __raw_readl(reg);
28f3b5a0 446 if (bank->regs->irqenable_inv)
99c47707
ID
447 l = ~l;
448 l &= mask;
449 return l;
ea6dedd7
ID
450}
451
28f3b5a0 452static void _enable_gpio_irqbank(struct gpio_bank *bank, int gpio_mask)
5e1c5ff4 453{
92105bb7 454 void __iomem *reg = bank->base;
5e1c5ff4
TL
455 u32 l;
456
28f3b5a0
KH
457 if (bank->regs->set_irqenable) {
458 reg += bank->regs->set_irqenable;
459 l = gpio_mask;
2a900eb7 460 bank->context.irqenable1 |= gpio_mask;
28f3b5a0
KH
461 } else {
462 reg += bank->regs->irqenable;
5e1c5ff4 463 l = __raw_readl(reg);
28f3b5a0
KH
464 if (bank->regs->irqenable_inv)
465 l &= ~gpio_mask;
5e1c5ff4
TL
466 else
467 l |= gpio_mask;
2a900eb7 468 bank->context.irqenable1 = l;
28f3b5a0
KH
469 }
470
471 __raw_writel(l, reg);
472}
473
474static void _disable_gpio_irqbank(struct gpio_bank *bank, int gpio_mask)
475{
476 void __iomem *reg = bank->base;
477 u32 l;
478
479 if (bank->regs->clr_irqenable) {
480 reg += bank->regs->clr_irqenable;
5e1c5ff4 481 l = gpio_mask;
2a900eb7 482 bank->context.irqenable1 &= ~gpio_mask;
28f3b5a0
KH
483 } else {
484 reg += bank->regs->irqenable;
56739a69 485 l = __raw_readl(reg);
28f3b5a0 486 if (bank->regs->irqenable_inv)
56739a69 487 l |= gpio_mask;
92105bb7 488 else
28f3b5a0 489 l &= ~gpio_mask;
2a900eb7 490 bank->context.irqenable1 = l;
5e1c5ff4 491 }
28f3b5a0 492
5e1c5ff4
TL
493 __raw_writel(l, reg);
494}
495
496static inline void _set_gpio_irqenable(struct gpio_bank *bank, int gpio, int enable)
497{
8276536c
TKD
498 if (enable)
499 _enable_gpio_irqbank(bank, GPIO_BIT(bank, gpio));
500 else
501 _disable_gpio_irqbank(bank, GPIO_BIT(bank, gpio));
5e1c5ff4
TL
502}
503
92105bb7
TL
504/*
505 * Note that ENAWAKEUP needs to be enabled in GPIO_SYSCONFIG register.
506 * 1510 does not seem to have a wake-up register. If JTAG is connected
507 * to the target, system will wake up always on GPIO events. While
508 * system is running all registered GPIO interrupts need to have wake-up
509 * enabled. When system is suspended, only selected GPIO interrupts need
510 * to have wake-up enabled.
511 */
512static int _set_gpio_wakeup(struct gpio_bank *bank, int gpio, int enable)
513{
f64ad1a0
KH
514 u32 gpio_bit = GPIO_BIT(bank, gpio);
515 unsigned long flags;
a6472533 516
f64ad1a0 517 if (bank->non_wakeup_gpios & gpio_bit) {
862ff640 518 dev_err(bank->dev,
f64ad1a0 519 "Unable to modify wakeup on non-wakeup GPIO%d\n", gpio);
92105bb7
TL
520 return -EINVAL;
521 }
f64ad1a0
KH
522
523 spin_lock_irqsave(&bank->lock, flags);
524 if (enable)
0aa27273 525 bank->context.wake_en |= gpio_bit;
f64ad1a0 526 else
0aa27273 527 bank->context.wake_en &= ~gpio_bit;
f64ad1a0 528
0aa27273 529 __raw_writel(bank->context.wake_en, bank->base + bank->regs->wkup_en);
f64ad1a0
KH
530 spin_unlock_irqrestore(&bank->lock, flags);
531
532 return 0;
92105bb7
TL
533}
534
4196dd6b
TL
535static void _reset_gpio(struct gpio_bank *bank, int gpio)
536{
129fd223 537 _set_gpio_direction(bank, GPIO_INDEX(bank, gpio), 1);
4196dd6b
TL
538 _set_gpio_irqenable(bank, gpio, 0);
539 _clear_gpio_irqstatus(bank, gpio);
129fd223 540 _set_gpio_triggering(bank, GPIO_INDEX(bank, gpio), IRQ_TYPE_NONE);
4196dd6b
TL
541}
542
92105bb7 543/* Use disable_irq_wake() and enable_irq_wake() functions from drivers */
e9191028 544static int gpio_wake_enable(struct irq_data *d, unsigned int enable)
92105bb7 545{
25db711d
BC
546 struct gpio_bank *bank = irq_data_get_irq_chip_data(d);
547 unsigned int gpio = irq_to_gpio(bank, d->irq);
92105bb7 548
25db711d 549 return _set_gpio_wakeup(bank, gpio, enable);
92105bb7
TL
550}
551
3ff164e1 552static int omap_gpio_request(struct gpio_chip *chip, unsigned offset)
5e1c5ff4 553{
3ff164e1 554 struct gpio_bank *bank = container_of(chip, struct gpio_bank, chip);
a6472533 555 unsigned long flags;
52e31344 556
55b93c32
TKD
557 /*
558 * If this is the first gpio_request for the bank,
559 * enable the bank module.
560 */
561 if (!bank->mod_usage)
562 pm_runtime_get_sync(bank->dev);
92105bb7 563
55b93c32 564 spin_lock_irqsave(&bank->lock, flags);
4196dd6b
TL
565 /* Set trigger to none. You need to enable the desired trigger with
566 * request_irq() or set_irq_type().
567 */
3ff164e1 568 _set_gpio_triggering(bank, offset, IRQ_TYPE_NONE);
92105bb7 569
fad96ea8
C
570 if (bank->regs->pinctrl) {
571 void __iomem *reg = bank->base + bank->regs->pinctrl;
5e1c5ff4 572
92105bb7 573 /* Claim the pin for MPU */
3ff164e1 574 __raw_writel(__raw_readl(reg) | (1 << offset), reg);
5e1c5ff4 575 }
fad96ea8 576
c8eef65a
C
577 if (bank->regs->ctrl && !bank->mod_usage) {
578 void __iomem *reg = bank->base + bank->regs->ctrl;
579 u32 ctrl;
580
581 ctrl = __raw_readl(reg);
582 /* Module is enabled, clocks are not gated */
583 ctrl &= ~GPIO_MOD_CTRL_BIT;
584 __raw_writel(ctrl, reg);
41d87cbd 585 bank->context.ctrl = ctrl;
058af1ea 586 }
c8eef65a
C
587
588 bank->mod_usage |= 1 << offset;
589
a6472533 590 spin_unlock_irqrestore(&bank->lock, flags);
5e1c5ff4
TL
591
592 return 0;
593}
594
3ff164e1 595static void omap_gpio_free(struct gpio_chip *chip, unsigned offset)
5e1c5ff4 596{
3ff164e1 597 struct gpio_bank *bank = container_of(chip, struct gpio_bank, chip);
6ed87c5b 598 void __iomem *base = bank->base;
a6472533 599 unsigned long flags;
5e1c5ff4 600
a6472533 601 spin_lock_irqsave(&bank->lock, flags);
6ed87c5b 602
41d87cbd 603 if (bank->regs->wkup_en) {
9f096868 604 /* Disable wake-up during idle for dynamic tick */
6ed87c5b 605 _gpio_rmw(base, bank->regs->wkup_en, 1 << offset, 0);
41d87cbd
TKD
606 bank->context.wake_en =
607 __raw_readl(bank->base + bank->regs->wkup_en);
608 }
6ed87c5b 609
c8eef65a
C
610 bank->mod_usage &= ~(1 << offset);
611
612 if (bank->regs->ctrl && !bank->mod_usage) {
613 void __iomem *reg = bank->base + bank->regs->ctrl;
614 u32 ctrl;
615
616 ctrl = __raw_readl(reg);
617 /* Module is disabled, clocks are gated */
618 ctrl |= GPIO_MOD_CTRL_BIT;
619 __raw_writel(ctrl, reg);
41d87cbd 620 bank->context.ctrl = ctrl;
058af1ea 621 }
c8eef65a 622
3ff164e1 623 _reset_gpio(bank, bank->chip.base + offset);
a6472533 624 spin_unlock_irqrestore(&bank->lock, flags);
55b93c32
TKD
625
626 /*
627 * If this is the last gpio to be freed in the bank,
628 * disable the bank module.
629 */
630 if (!bank->mod_usage)
631 pm_runtime_put(bank->dev);
5e1c5ff4
TL
632}
633
634/*
635 * We need to unmask the GPIO bank interrupt as soon as possible to
636 * avoid missing GPIO interrupts for other lines in the bank.
637 * Then we need to mask-read-clear-unmask the triggered GPIO lines
638 * in the bank to avoid missing nested interrupts for a GPIO line.
639 * If we wait to unmask individual GPIO lines in the bank after the
640 * line's interrupt handler has been run, we may miss some nested
641 * interrupts.
642 */
10dd5ce2 643static void gpio_irq_handler(unsigned int irq, struct irq_desc *desc)
5e1c5ff4 644{
92105bb7 645 void __iomem *isr_reg = NULL;
5e1c5ff4 646 u32 isr;
4318f36b 647 unsigned int gpio_irq, gpio_index;
5e1c5ff4 648 struct gpio_bank *bank;
ea6dedd7 649 int unmasked = 0;
ee144182 650 struct irq_chip *chip = irq_desc_get_chip(desc);
5e1c5ff4 651
ee144182 652 chained_irq_enter(chip, desc);
5e1c5ff4 653
6845664a 654 bank = irq_get_handler_data(irq);
eef4bec7 655 isr_reg = bank->base + bank->regs->irqstatus;
55b93c32 656 pm_runtime_get_sync(bank->dev);
b1cc4c55
EK
657
658 if (WARN_ON(!isr_reg))
659 goto exit;
660
92105bb7 661 while(1) {
6e60e79a 662 u32 isr_saved, level_mask = 0;
ea6dedd7 663 u32 enabled;
6e60e79a 664
ea6dedd7
ID
665 enabled = _get_gpio_irqbank_mask(bank);
666 isr_saved = isr = __raw_readl(isr_reg) & enabled;
6e60e79a 667
9ea14d8c 668 if (bank->level_mask)
b144ff6f 669 level_mask = bank->level_mask & enabled;
6e60e79a
TL
670
671 /* clear edge sensitive interrupts before handler(s) are
672 called so that we don't miss any interrupt occurred while
673 executing them */
28f3b5a0 674 _disable_gpio_irqbank(bank, isr_saved & ~level_mask);
6e60e79a 675 _clear_gpio_irqbank(bank, isr_saved & ~level_mask);
28f3b5a0 676 _enable_gpio_irqbank(bank, isr_saved & ~level_mask);
6e60e79a
TL
677
678 /* if there is only edge sensitive GPIO pin interrupts
679 configured, we could unmask GPIO bank interrupt immediately */
ea6dedd7
ID
680 if (!level_mask && !unmasked) {
681 unmasked = 1;
ee144182 682 chained_irq_exit(chip, desc);
ea6dedd7 683 }
92105bb7
TL
684
685 if (!isr)
686 break;
687
384ebe1c 688 gpio_irq = bank->irq_base;
92105bb7 689 for (; isr != 0; isr >>= 1, gpio_irq++) {
25db711d 690 int gpio = irq_to_gpio(bank, gpio_irq);
4318f36b 691
92105bb7
TL
692 if (!(isr & 1))
693 continue;
29454dde 694
25db711d
BC
695 gpio_index = GPIO_INDEX(bank, gpio);
696
4318f36b
CM
697 /*
698 * Some chips can't respond to both rising and falling
699 * at the same time. If this irq was requested with
700 * both flags, we need to flip the ICR data for the IRQ
701 * to respond to the IRQ for the opposite direction.
702 * This will be indicated in the bank toggle_mask.
703 */
704 if (bank->toggle_mask & (1 << gpio_index))
705 _toggle_gpio_edge_triggering(bank, gpio_index);
4318f36b 706
d8aa0251 707 generic_handle_irq(gpio_irq);
92105bb7 708 }
1a8bfa1e 709 }
ea6dedd7
ID
710 /* if bank has any level sensitive GPIO pin interrupt
711 configured, we must unmask the bank interrupt only after
712 handler(s) are executed in order to avoid spurious bank
713 interrupt */
b1cc4c55 714exit:
ea6dedd7 715 if (!unmasked)
ee144182 716 chained_irq_exit(chip, desc);
55b93c32 717 pm_runtime_put(bank->dev);
5e1c5ff4
TL
718}
719
e9191028 720static void gpio_irq_shutdown(struct irq_data *d)
4196dd6b 721{
e9191028 722 struct gpio_bank *bank = irq_data_get_irq_chip_data(d);
25db711d 723 unsigned int gpio = irq_to_gpio(bank, d->irq);
85ec7b97 724 unsigned long flags;
4196dd6b 725
85ec7b97 726 spin_lock_irqsave(&bank->lock, flags);
4196dd6b 727 _reset_gpio(bank, gpio);
85ec7b97 728 spin_unlock_irqrestore(&bank->lock, flags);
4196dd6b
TL
729}
730
e9191028 731static void gpio_ack_irq(struct irq_data *d)
5e1c5ff4 732{
e9191028 733 struct gpio_bank *bank = irq_data_get_irq_chip_data(d);
25db711d 734 unsigned int gpio = irq_to_gpio(bank, d->irq);
5e1c5ff4
TL
735
736 _clear_gpio_irqstatus(bank, gpio);
737}
738
e9191028 739static void gpio_mask_irq(struct irq_data *d)
5e1c5ff4 740{
e9191028 741 struct gpio_bank *bank = irq_data_get_irq_chip_data(d);
25db711d 742 unsigned int gpio = irq_to_gpio(bank, d->irq);
85ec7b97 743 unsigned long flags;
5e1c5ff4 744
85ec7b97 745 spin_lock_irqsave(&bank->lock, flags);
5e1c5ff4 746 _set_gpio_irqenable(bank, gpio, 0);
129fd223 747 _set_gpio_triggering(bank, GPIO_INDEX(bank, gpio), IRQ_TYPE_NONE);
85ec7b97 748 spin_unlock_irqrestore(&bank->lock, flags);
5e1c5ff4
TL
749}
750
e9191028 751static void gpio_unmask_irq(struct irq_data *d)
5e1c5ff4 752{
e9191028 753 struct gpio_bank *bank = irq_data_get_irq_chip_data(d);
25db711d 754 unsigned int gpio = irq_to_gpio(bank, d->irq);
129fd223 755 unsigned int irq_mask = GPIO_BIT(bank, gpio);
8c04a176 756 u32 trigger = irqd_get_trigger_type(d);
85ec7b97 757 unsigned long flags;
55b6019a 758
85ec7b97 759 spin_lock_irqsave(&bank->lock, flags);
55b6019a 760 if (trigger)
129fd223 761 _set_gpio_triggering(bank, GPIO_INDEX(bank, gpio), trigger);
b144ff6f
KH
762
763 /* For level-triggered GPIOs, the clearing must be done after
764 * the HW source is cleared, thus after the handler has run */
765 if (bank->level_mask & irq_mask) {
766 _set_gpio_irqenable(bank, gpio, 0);
767 _clear_gpio_irqstatus(bank, gpio);
768 }
5e1c5ff4 769
4de8c75b 770 _set_gpio_irqenable(bank, gpio, 1);
85ec7b97 771 spin_unlock_irqrestore(&bank->lock, flags);
5e1c5ff4
TL
772}
773
e5c56ed3
DB
774static struct irq_chip gpio_irq_chip = {
775 .name = "GPIO",
e9191028
LB
776 .irq_shutdown = gpio_irq_shutdown,
777 .irq_ack = gpio_ack_irq,
778 .irq_mask = gpio_mask_irq,
779 .irq_unmask = gpio_unmask_irq,
780 .irq_set_type = gpio_irq_type,
781 .irq_set_wake = gpio_wake_enable,
e5c56ed3
DB
782};
783
784/*---------------------------------------------------------------------*/
785
79ee031f 786static int omap_mpuio_suspend_noirq(struct device *dev)
11a78b79 787{
79ee031f 788 struct platform_device *pdev = to_platform_device(dev);
11a78b79 789 struct gpio_bank *bank = platform_get_drvdata(pdev);
5de62b86
TL
790 void __iomem *mask_reg = bank->base +
791 OMAP_MPUIO_GPIO_MASKIT / bank->stride;
a6472533 792 unsigned long flags;
11a78b79 793
a6472533 794 spin_lock_irqsave(&bank->lock, flags);
0aa27273 795 __raw_writel(0xffff & ~bank->context.wake_en, mask_reg);
a6472533 796 spin_unlock_irqrestore(&bank->lock, flags);
11a78b79
DB
797
798 return 0;
799}
800
79ee031f 801static int omap_mpuio_resume_noirq(struct device *dev)
11a78b79 802{
79ee031f 803 struct platform_device *pdev = to_platform_device(dev);
11a78b79 804 struct gpio_bank *bank = platform_get_drvdata(pdev);
5de62b86
TL
805 void __iomem *mask_reg = bank->base +
806 OMAP_MPUIO_GPIO_MASKIT / bank->stride;
a6472533 807 unsigned long flags;
11a78b79 808
a6472533 809 spin_lock_irqsave(&bank->lock, flags);
499fa287 810 __raw_writel(bank->context.wake_en, mask_reg);
a6472533 811 spin_unlock_irqrestore(&bank->lock, flags);
11a78b79
DB
812
813 return 0;
814}
815
47145210 816static const struct dev_pm_ops omap_mpuio_dev_pm_ops = {
79ee031f
MD
817 .suspend_noirq = omap_mpuio_suspend_noirq,
818 .resume_noirq = omap_mpuio_resume_noirq,
819};
820
3c437ffd 821/* use platform_driver for this. */
11a78b79 822static struct platform_driver omap_mpuio_driver = {
11a78b79
DB
823 .driver = {
824 .name = "mpuio",
79ee031f 825 .pm = &omap_mpuio_dev_pm_ops,
11a78b79
DB
826 },
827};
828
829static struct platform_device omap_mpuio_device = {
830 .name = "mpuio",
831 .id = -1,
832 .dev = {
833 .driver = &omap_mpuio_driver.driver,
834 }
835 /* could list the /proc/iomem resources */
836};
837
03e128ca 838static inline void mpuio_init(struct gpio_bank *bank)
11a78b79 839{
77640aab 840 platform_set_drvdata(&omap_mpuio_device, bank);
fcf126d8 841
11a78b79
DB
842 if (platform_driver_register(&omap_mpuio_driver) == 0)
843 (void) platform_device_register(&omap_mpuio_device);
844}
845
e5c56ed3 846/*---------------------------------------------------------------------*/
5e1c5ff4 847
52e31344
DB
848static int gpio_input(struct gpio_chip *chip, unsigned offset)
849{
850 struct gpio_bank *bank;
851 unsigned long flags;
852
853 bank = container_of(chip, struct gpio_bank, chip);
854 spin_lock_irqsave(&bank->lock, flags);
855 _set_gpio_direction(bank, offset, 1);
856 spin_unlock_irqrestore(&bank->lock, flags);
857 return 0;
858}
859
b37c45b8
RQ
860static int gpio_is_input(struct gpio_bank *bank, int mask)
861{
fa87931a 862 void __iomem *reg = bank->base + bank->regs->direction;
b37c45b8 863
b37c45b8
RQ
864 return __raw_readl(reg) & mask;
865}
866
52e31344
DB
867static int gpio_get(struct gpio_chip *chip, unsigned offset)
868{
b37c45b8 869 struct gpio_bank *bank;
b37c45b8
RQ
870 u32 mask;
871
a8be8daf 872 bank = container_of(chip, struct gpio_bank, chip);
7fcca715 873 mask = (1 << offset);
b37c45b8
RQ
874
875 if (gpio_is_input(bank, mask))
7fcca715 876 return _get_gpio_datain(bank, offset);
b37c45b8 877 else
7fcca715 878 return _get_gpio_dataout(bank, offset);
52e31344
DB
879}
880
881static int gpio_output(struct gpio_chip *chip, unsigned offset, int value)
882{
883 struct gpio_bank *bank;
884 unsigned long flags;
885
886 bank = container_of(chip, struct gpio_bank, chip);
887 spin_lock_irqsave(&bank->lock, flags);
fa87931a 888 bank->set_dataout(bank, offset, value);
52e31344
DB
889 _set_gpio_direction(bank, offset, 0);
890 spin_unlock_irqrestore(&bank->lock, flags);
891 return 0;
892}
893
168ef3d9
FB
894static int gpio_debounce(struct gpio_chip *chip, unsigned offset,
895 unsigned debounce)
896{
897 struct gpio_bank *bank;
898 unsigned long flags;
899
900 bank = container_of(chip, struct gpio_bank, chip);
77640aab 901
168ef3d9
FB
902 spin_lock_irqsave(&bank->lock, flags);
903 _set_gpio_debounce(bank, offset, debounce);
904 spin_unlock_irqrestore(&bank->lock, flags);
905
906 return 0;
907}
908
52e31344
DB
909static void gpio_set(struct gpio_chip *chip, unsigned offset, int value)
910{
911 struct gpio_bank *bank;
912 unsigned long flags;
913
914 bank = container_of(chip, struct gpio_bank, chip);
915 spin_lock_irqsave(&bank->lock, flags);
fa87931a 916 bank->set_dataout(bank, offset, value);
52e31344
DB
917 spin_unlock_irqrestore(&bank->lock, flags);
918}
919
a007b709
DB
920static int gpio_2irq(struct gpio_chip *chip, unsigned offset)
921{
922 struct gpio_bank *bank;
923
924 bank = container_of(chip, struct gpio_bank, chip);
384ebe1c 925 return bank->irq_base + offset;
a007b709
DB
926}
927
52e31344
DB
928/*---------------------------------------------------------------------*/
929
9a748053 930static void __init omap_gpio_show_rev(struct gpio_bank *bank)
9f7065da 931{
e5ff4440 932 static bool called;
9f7065da
TL
933 u32 rev;
934
e5ff4440 935 if (called || bank->regs->revision == USHRT_MAX)
9f7065da
TL
936 return;
937
e5ff4440
KH
938 rev = __raw_readw(bank->base + bank->regs->revision);
939 pr_info("OMAP GPIO hardware version %d.%d\n",
9f7065da 940 (rev >> 4) & 0x0f, rev & 0x0f);
e5ff4440
KH
941
942 called = true;
9f7065da
TL
943}
944
8ba55c5c
DB
945/* This lock class tells lockdep that GPIO irqs are in a different
946 * category than their parents, so it won't report false recursion.
947 */
948static struct lock_class_key gpio_lock_class;
949
03e128ca 950static void omap_gpio_mod_init(struct gpio_bank *bank)
2fae7fbe 951{
ab985f0f
TKD
952 void __iomem *base = bank->base;
953 u32 l = 0xffffffff;
2fae7fbe 954
ab985f0f
TKD
955 if (bank->width == 16)
956 l = 0xffff;
957
d0d665a8 958 if (bank->is_mpuio) {
ab985f0f
TKD
959 __raw_writel(l, bank->base + bank->regs->irqenable);
960 return;
2fae7fbe 961 }
ab985f0f
TKD
962
963 _gpio_rmw(base, bank->regs->irqenable, l, bank->regs->irqenable_inv);
6edd94db 964 _gpio_rmw(base, bank->regs->irqstatus, l, !bank->regs->irqenable_inv);
ab985f0f 965 if (bank->regs->debounce_en)
6edd94db 966 __raw_writel(0, base + bank->regs->debounce_en);
ab985f0f 967
2dc983c5
TKD
968 /* Save OE default value (0xffffffff) in the context */
969 bank->context.oe = __raw_readl(bank->base + bank->regs->direction);
ab985f0f
TKD
970 /* Initialize interface clk ungated, module enabled */
971 if (bank->regs->ctrl)
6edd94db 972 __raw_writel(0, base + bank->regs->ctrl);
34672013
TKD
973
974 bank->dbck = clk_get(bank->dev, "dbclk");
975 if (IS_ERR(bank->dbck))
976 dev_err(bank->dev, "Could not get gpio dbck\n");
2fae7fbe
VC
977}
978
8805f410 979static __devinit void
f8b46b58
KH
980omap_mpuio_alloc_gc(struct gpio_bank *bank, unsigned int irq_start,
981 unsigned int num)
982{
983 struct irq_chip_generic *gc;
984 struct irq_chip_type *ct;
985
986 gc = irq_alloc_generic_chip("MPUIO", 1, irq_start, bank->base,
987 handle_simple_irq);
83233749
TP
988 if (!gc) {
989 dev_err(bank->dev, "Memory alloc failed for gc\n");
990 return;
991 }
992
f8b46b58
KH
993 ct = gc->chip_types;
994
995 /* NOTE: No ack required, reading IRQ status clears it. */
996 ct->chip.irq_mask = irq_gc_mask_set_bit;
997 ct->chip.irq_unmask = irq_gc_mask_clr_bit;
998 ct->chip.irq_set_type = gpio_irq_type;
6ed87c5b
TKD
999
1000 if (bank->regs->wkup_en)
f8b46b58
KH
1001 ct->chip.irq_set_wake = gpio_wake_enable,
1002
1003 ct->regs.mask = OMAP_MPUIO_GPIO_INT / bank->stride;
1004 irq_setup_generic_chip(gc, IRQ_MSK(num), IRQ_GC_INIT_MASK_CACHE,
1005 IRQ_NOREQUEST | IRQ_NOPROBE, 0);
1006}
1007
d52b31de 1008static void __devinit omap_gpio_chip_init(struct gpio_bank *bank)
2fae7fbe 1009{
77640aab 1010 int j;
2fae7fbe
VC
1011 static int gpio;
1012
2fae7fbe
VC
1013 /*
1014 * REVISIT eventually switch from OMAP-specific gpio structs
1015 * over to the generic ones
1016 */
1017 bank->chip.request = omap_gpio_request;
1018 bank->chip.free = omap_gpio_free;
1019 bank->chip.direction_input = gpio_input;
1020 bank->chip.get = gpio_get;
1021 bank->chip.direction_output = gpio_output;
1022 bank->chip.set_debounce = gpio_debounce;
1023 bank->chip.set = gpio_set;
1024 bank->chip.to_irq = gpio_2irq;
d0d665a8 1025 if (bank->is_mpuio) {
2fae7fbe 1026 bank->chip.label = "mpuio";
6ed87c5b
TKD
1027 if (bank->regs->wkup_en)
1028 bank->chip.dev = &omap_mpuio_device.dev;
2fae7fbe
VC
1029 bank->chip.base = OMAP_MPUIO(0);
1030 } else {
1031 bank->chip.label = "gpio";
1032 bank->chip.base = gpio;
d5f46247 1033 gpio += bank->width;
2fae7fbe 1034 }
d5f46247 1035 bank->chip.ngpio = bank->width;
2fae7fbe
VC
1036
1037 gpiochip_add(&bank->chip);
1038
384ebe1c 1039 for (j = bank->irq_base; j < bank->irq_base + bank->width; j++) {
1475b85d 1040 irq_set_lockdep_class(j, &gpio_lock_class);
6845664a 1041 irq_set_chip_data(j, bank);
d0d665a8 1042 if (bank->is_mpuio) {
f8b46b58
KH
1043 omap_mpuio_alloc_gc(bank, j, bank->width);
1044 } else {
6845664a 1045 irq_set_chip(j, &gpio_irq_chip);
f8b46b58
KH
1046 irq_set_handler(j, handle_simple_irq);
1047 set_irq_flags(j, IRQF_VALID);
1048 }
2fae7fbe 1049 }
6845664a
TG
1050 irq_set_chained_handler(bank->irq, gpio_irq_handler);
1051 irq_set_handler_data(bank->irq, bank);
2fae7fbe
VC
1052}
1053
384ebe1c
BC
1054static const struct of_device_id omap_gpio_match[];
1055
77640aab 1056static int __devinit omap_gpio_probe(struct platform_device *pdev)
5e1c5ff4 1057{
862ff640 1058 struct device *dev = &pdev->dev;
384ebe1c
BC
1059 struct device_node *node = dev->of_node;
1060 const struct of_device_id *match;
77640aab
VC
1061 struct omap_gpio_platform_data *pdata;
1062 struct resource *res;
5e1c5ff4 1063 struct gpio_bank *bank;
03e128ca 1064 int ret = 0;
5e1c5ff4 1065
384ebe1c
BC
1066 match = of_match_device(of_match_ptr(omap_gpio_match), dev);
1067
1068 pdata = match ? match->data : dev->platform_data;
1069 if (!pdata)
96751fcb 1070 return -EINVAL;
5492fb1a 1071
96751fcb 1072 bank = devm_kzalloc(&pdev->dev, sizeof(struct gpio_bank), GFP_KERNEL);
03e128ca 1073 if (!bank) {
862ff640 1074 dev_err(dev, "Memory alloc failed\n");
96751fcb 1075 return -ENOMEM;
03e128ca 1076 }
92105bb7 1077
77640aab
VC
1078 res = platform_get_resource(pdev, IORESOURCE_IRQ, 0);
1079 if (unlikely(!res)) {
862ff640 1080 dev_err(dev, "Invalid IRQ resource\n");
96751fcb 1081 return -ENODEV;
44169075 1082 }
5e1c5ff4 1083
77640aab 1084 bank->irq = res->start;
862ff640 1085 bank->dev = dev;
77640aab 1086 bank->dbck_flag = pdata->dbck_flag;
5de62b86 1087 bank->stride = pdata->bank_stride;
d5f46247 1088 bank->width = pdata->bank_width;
d0d665a8 1089 bank->is_mpuio = pdata->is_mpuio;
803a2434 1090 bank->non_wakeup_gpios = pdata->non_wakeup_gpios;
0cde8d03 1091 bank->loses_context = pdata->loses_context;
fa87931a 1092 bank->regs = pdata->regs;
384ebe1c
BC
1093#ifdef CONFIG_OF_GPIO
1094 bank->chip.of_node = of_node_get(node);
1095#endif
1096
1097 bank->irq_base = irq_alloc_descs(-1, 0, bank->width, 0);
1098 if (bank->irq_base < 0) {
1099 dev_err(dev, "Couldn't allocate IRQ numbers\n");
1100 return -ENODEV;
1101 }
1102
1103 bank->domain = irq_domain_add_legacy(node, bank->width, bank->irq_base,
1104 0, &irq_domain_simple_ops, NULL);
fa87931a
KH
1105
1106 if (bank->regs->set_dataout && bank->regs->clr_dataout)
1107 bank->set_dataout = _set_gpio_dataout_reg;
1108 else
1109 bank->set_dataout = _set_gpio_dataout_mask;
9f7065da 1110
77640aab 1111 spin_lock_init(&bank->lock);
9f7065da 1112
77640aab
VC
1113 /* Static mapping, never released */
1114 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
1115 if (unlikely(!res)) {
862ff640 1116 dev_err(dev, "Invalid mem resource\n");
96751fcb
BC
1117 return -ENODEV;
1118 }
1119
1120 if (!devm_request_mem_region(dev, res->start, resource_size(res),
1121 pdev->name)) {
1122 dev_err(dev, "Region already claimed\n");
1123 return -EBUSY;
77640aab 1124 }
89db9482 1125
96751fcb 1126 bank->base = devm_ioremap(dev, res->start, resource_size(res));
77640aab 1127 if (!bank->base) {
862ff640 1128 dev_err(dev, "Could not ioremap\n");
96751fcb 1129 return -ENOMEM;
5e1c5ff4
TL
1130 }
1131
065cd795
TKD
1132 platform_set_drvdata(pdev, bank);
1133
77640aab 1134 pm_runtime_enable(bank->dev);
55b93c32 1135 pm_runtime_irq_safe(bank->dev);
77640aab
VC
1136 pm_runtime_get_sync(bank->dev);
1137
d0d665a8 1138 if (bank->is_mpuio)
ab985f0f
TKD
1139 mpuio_init(bank);
1140
03e128ca 1141 omap_gpio_mod_init(bank);
77640aab 1142 omap_gpio_chip_init(bank);
9a748053 1143 omap_gpio_show_rev(bank);
9f7065da 1144
7b86cef3
JH
1145 if (bank->loses_context)
1146 bank->get_context_loss_count = pdata->get_context_loss_count;
1147
55b93c32
TKD
1148 pm_runtime_put(bank->dev);
1149
03e128ca 1150 list_add_tail(&bank->node, &omap_gpio_list);
77640aab 1151
03e128ca 1152 return ret;
5e1c5ff4
TL
1153}
1154
55b93c32
TKD
1155#ifdef CONFIG_ARCH_OMAP2PLUS
1156
2dc983c5 1157#if defined(CONFIG_PM_RUNTIME)
60a3437d 1158static void omap_gpio_restore_context(struct gpio_bank *bank);
3ac4fa99 1159
2dc983c5 1160static int omap_gpio_runtime_suspend(struct device *dev)
3ac4fa99 1161{
2dc983c5
TKD
1162 struct platform_device *pdev = to_platform_device(dev);
1163 struct gpio_bank *bank = platform_get_drvdata(pdev);
1164 u32 l1 = 0, l2 = 0;
1165 unsigned long flags;
68942edb 1166 u32 wake_low, wake_hi;
8865b9b6 1167
2dc983c5 1168 spin_lock_irqsave(&bank->lock, flags);
68942edb
KH
1169
1170 /*
1171 * Only edges can generate a wakeup event to the PRCM.
1172 *
1173 * Therefore, ensure any wake-up capable GPIOs have
1174 * edge-detection enabled before going idle to ensure a wakeup
1175 * to the PRCM is generated on a GPIO transition. (c.f. 34xx
1176 * NDA TRM 25.5.3.1)
1177 *
1178 * The normal values will be restored upon ->runtime_resume()
1179 * by writing back the values saved in bank->context.
1180 */
1181 wake_low = bank->context.leveldetect0 & bank->context.wake_en;
1182 if (wake_low)
1183 __raw_writel(wake_low | bank->context.fallingdetect,
1184 bank->base + bank->regs->fallingdetect);
1185 wake_hi = bank->context.leveldetect1 & bank->context.wake_en;
1186 if (wake_hi)
1187 __raw_writel(wake_hi | bank->context.risingdetect,
1188 bank->base + bank->regs->risingdetect);
1189
b3c64bc3
KH
1190 if (!bank->enabled_non_wakeup_gpios)
1191 goto update_gpio_context_count;
1192
2dc983c5
TKD
1193 if (bank->power_mode != OFF_MODE) {
1194 bank->power_mode = 0;
41d87cbd 1195 goto update_gpio_context_count;
2dc983c5
TKD
1196 }
1197 /*
1198 * If going to OFF, remove triggering for all
1199 * non-wakeup GPIOs. Otherwise spurious IRQs will be
1200 * generated. See OMAP2420 Errata item 1.101.
1201 */
2dc983c5
TKD
1202 bank->saved_datain = __raw_readl(bank->base +
1203 bank->regs->datain);
c6f31c9e
TKD
1204 l1 = bank->context.fallingdetect;
1205 l2 = bank->context.risingdetect;
3f1686a9 1206
2dc983c5
TKD
1207 l1 &= ~bank->enabled_non_wakeup_gpios;
1208 l2 &= ~bank->enabled_non_wakeup_gpios;
3f1686a9 1209
2dc983c5
TKD
1210 __raw_writel(l1, bank->base + bank->regs->fallingdetect);
1211 __raw_writel(l2, bank->base + bank->regs->risingdetect);
3f1686a9 1212
2dc983c5 1213 bank->workaround_enabled = true;
3f1686a9 1214
41d87cbd 1215update_gpio_context_count:
2dc983c5
TKD
1216 if (bank->get_context_loss_count)
1217 bank->context_loss_count =
60a3437d
TKD
1218 bank->get_context_loss_count(bank->dev);
1219
72f83af9 1220 _gpio_dbck_disable(bank);
2dc983c5 1221 spin_unlock_irqrestore(&bank->lock, flags);
55b93c32 1222
2dc983c5 1223 return 0;
3ac4fa99
JY
1224}
1225
2dc983c5 1226static int omap_gpio_runtime_resume(struct device *dev)
3ac4fa99 1227{
2dc983c5
TKD
1228 struct platform_device *pdev = to_platform_device(dev);
1229 struct gpio_bank *bank = platform_get_drvdata(pdev);
1230 int context_lost_cnt_after;
1231 u32 l = 0, gen, gen0, gen1;
1232 unsigned long flags;
8865b9b6 1233
2dc983c5 1234 spin_lock_irqsave(&bank->lock, flags);
72f83af9 1235 _gpio_dbck_enable(bank);
68942edb
KH
1236
1237 /*
1238 * In ->runtime_suspend(), level-triggered, wakeup-enabled
1239 * GPIOs were set to edge trigger also in order to be able to
1240 * generate a PRCM wakeup. Here we restore the
1241 * pre-runtime_suspend() values for edge triggering.
1242 */
1243 __raw_writel(bank->context.fallingdetect,
1244 bank->base + bank->regs->fallingdetect);
1245 __raw_writel(bank->context.risingdetect,
1246 bank->base + bank->regs->risingdetect);
1247
2dc983c5
TKD
1248 if (bank->get_context_loss_count) {
1249 context_lost_cnt_after =
1250 bank->get_context_loss_count(bank->dev);
22770de1 1251 if (context_lost_cnt_after != bank->context_loss_count) {
2dc983c5
TKD
1252 omap_gpio_restore_context(bank);
1253 } else {
1254 spin_unlock_irqrestore(&bank->lock, flags);
1255 return 0;
60a3437d 1256 }
2dc983c5 1257 }
43ffcd9a 1258
1b128703
TKD
1259 if (!bank->workaround_enabled) {
1260 spin_unlock_irqrestore(&bank->lock, flags);
1261 return 0;
1262 }
1263
c6f31c9e 1264 __raw_writel(bank->context.fallingdetect,
2dc983c5 1265 bank->base + bank->regs->fallingdetect);
c6f31c9e 1266 __raw_writel(bank->context.risingdetect,
2dc983c5
TKD
1267 bank->base + bank->regs->risingdetect);
1268 l = __raw_readl(bank->base + bank->regs->datain);
3f1686a9 1269
2dc983c5
TKD
1270 /*
1271 * Check if any of the non-wakeup interrupt GPIOs have changed
1272 * state. If so, generate an IRQ by software. This is
1273 * horribly racy, but it's the best we can do to work around
1274 * this silicon bug.
1275 */
1276 l ^= bank->saved_datain;
1277 l &= bank->enabled_non_wakeup_gpios;
3f1686a9 1278
2dc983c5
TKD
1279 /*
1280 * No need to generate IRQs for the rising edge for gpio IRQs
1281 * configured with falling edge only; and vice versa.
1282 */
c6f31c9e 1283 gen0 = l & bank->context.fallingdetect;
2dc983c5 1284 gen0 &= bank->saved_datain;
82dbb9d3 1285
c6f31c9e 1286 gen1 = l & bank->context.risingdetect;
2dc983c5 1287 gen1 &= ~(bank->saved_datain);
82dbb9d3 1288
2dc983c5 1289 /* FIXME: Consider GPIO IRQs with level detections properly! */
c6f31c9e
TKD
1290 gen = l & (~(bank->context.fallingdetect) &
1291 ~(bank->context.risingdetect));
2dc983c5
TKD
1292 /* Consider all GPIO IRQs needed to be updated */
1293 gen |= gen0 | gen1;
82dbb9d3 1294
2dc983c5
TKD
1295 if (gen) {
1296 u32 old0, old1;
82dbb9d3 1297
2dc983c5
TKD
1298 old0 = __raw_readl(bank->base + bank->regs->leveldetect0);
1299 old1 = __raw_readl(bank->base + bank->regs->leveldetect1);
3f1686a9 1300
4e962e89 1301 if (!bank->regs->irqstatus_raw0) {
2dc983c5 1302 __raw_writel(old0 | gen, bank->base +
9ea14d8c 1303 bank->regs->leveldetect0);
2dc983c5 1304 __raw_writel(old1 | gen, bank->base +
9ea14d8c 1305 bank->regs->leveldetect1);
2dc983c5 1306 }
9ea14d8c 1307
4e962e89 1308 if (bank->regs->irqstatus_raw0) {
2dc983c5 1309 __raw_writel(old0 | l, bank->base +
9ea14d8c 1310 bank->regs->leveldetect0);
2dc983c5 1311 __raw_writel(old1 | l, bank->base +
9ea14d8c 1312 bank->regs->leveldetect1);
3ac4fa99 1313 }
2dc983c5
TKD
1314 __raw_writel(old0, bank->base + bank->regs->leveldetect0);
1315 __raw_writel(old1, bank->base + bank->regs->leveldetect1);
1316 }
1317
1318 bank->workaround_enabled = false;
1319 spin_unlock_irqrestore(&bank->lock, flags);
1320
1321 return 0;
1322}
1323#endif /* CONFIG_PM_RUNTIME */
1324
1325void omap2_gpio_prepare_for_idle(int pwr_mode)
1326{
1327 struct gpio_bank *bank;
1328
1329 list_for_each_entry(bank, &omap_gpio_list, node) {
2dc983c5
TKD
1330 if (!bank->mod_usage || !bank->loses_context)
1331 continue;
1332
1333 bank->power_mode = pwr_mode;
1334
2dc983c5
TKD
1335 pm_runtime_put_sync_suspend(bank->dev);
1336 }
1337}
1338
1339void omap2_gpio_resume_after_idle(void)
1340{
1341 struct gpio_bank *bank;
1342
1343 list_for_each_entry(bank, &omap_gpio_list, node) {
2dc983c5
TKD
1344 if (!bank->mod_usage || !bank->loses_context)
1345 continue;
1346
2dc983c5 1347 pm_runtime_get_sync(bank->dev);
3ac4fa99 1348 }
3ac4fa99
JY
1349}
1350
2dc983c5 1351#if defined(CONFIG_PM_RUNTIME)
60a3437d 1352static void omap_gpio_restore_context(struct gpio_bank *bank)
40c670f0 1353{
60a3437d 1354 __raw_writel(bank->context.wake_en,
ae10f233
TKD
1355 bank->base + bank->regs->wkup_en);
1356 __raw_writel(bank->context.ctrl, bank->base + bank->regs->ctrl);
60a3437d 1357 __raw_writel(bank->context.leveldetect0,
ae10f233 1358 bank->base + bank->regs->leveldetect0);
60a3437d 1359 __raw_writel(bank->context.leveldetect1,
ae10f233 1360 bank->base + bank->regs->leveldetect1);
60a3437d 1361 __raw_writel(bank->context.risingdetect,
ae10f233 1362 bank->base + bank->regs->risingdetect);
60a3437d 1363 __raw_writel(bank->context.fallingdetect,
ae10f233 1364 bank->base + bank->regs->fallingdetect);
f86bcc30
NM
1365 if (bank->regs->set_dataout && bank->regs->clr_dataout)
1366 __raw_writel(bank->context.dataout,
1367 bank->base + bank->regs->set_dataout);
1368 else
1369 __raw_writel(bank->context.dataout,
1370 bank->base + bank->regs->dataout);
6d13eaaf
NM
1371 __raw_writel(bank->context.oe, bank->base + bank->regs->direction);
1372
ae547354
NM
1373 if (bank->dbck_enable_mask) {
1374 __raw_writel(bank->context.debounce, bank->base +
1375 bank->regs->debounce);
1376 __raw_writel(bank->context.debounce_en,
1377 bank->base + bank->regs->debounce_en);
1378 }
ba805be5
NM
1379
1380 __raw_writel(bank->context.irqenable1,
1381 bank->base + bank->regs->irqenable);
1382 __raw_writel(bank->context.irqenable2,
1383 bank->base + bank->regs->irqenable2);
40c670f0 1384}
2dc983c5 1385#endif /* CONFIG_PM_RUNTIME */
55b93c32 1386#else
2dc983c5
TKD
1387#define omap_gpio_runtime_suspend NULL
1388#define omap_gpio_runtime_resume NULL
40c670f0
RN
1389#endif
1390
55b93c32 1391static const struct dev_pm_ops gpio_pm_ops = {
2dc983c5
TKD
1392 SET_RUNTIME_PM_OPS(omap_gpio_runtime_suspend, omap_gpio_runtime_resume,
1393 NULL)
55b93c32
TKD
1394};
1395
384ebe1c
BC
1396#if defined(CONFIG_OF)
1397static struct omap_gpio_reg_offs omap2_gpio_regs = {
1398 .revision = OMAP24XX_GPIO_REVISION,
1399 .direction = OMAP24XX_GPIO_OE,
1400 .datain = OMAP24XX_GPIO_DATAIN,
1401 .dataout = OMAP24XX_GPIO_DATAOUT,
1402 .set_dataout = OMAP24XX_GPIO_SETDATAOUT,
1403 .clr_dataout = OMAP24XX_GPIO_CLEARDATAOUT,
1404 .irqstatus = OMAP24XX_GPIO_IRQSTATUS1,
1405 .irqstatus2 = OMAP24XX_GPIO_IRQSTATUS2,
1406 .irqenable = OMAP24XX_GPIO_IRQENABLE1,
1407 .irqenable2 = OMAP24XX_GPIO_IRQENABLE2,
1408 .set_irqenable = OMAP24XX_GPIO_SETIRQENABLE1,
1409 .clr_irqenable = OMAP24XX_GPIO_CLEARIRQENABLE1,
1410 .debounce = OMAP24XX_GPIO_DEBOUNCE_VAL,
1411 .debounce_en = OMAP24XX_GPIO_DEBOUNCE_EN,
1412 .ctrl = OMAP24XX_GPIO_CTRL,
1413 .wkup_en = OMAP24XX_GPIO_WAKE_EN,
1414 .leveldetect0 = OMAP24XX_GPIO_LEVELDETECT0,
1415 .leveldetect1 = OMAP24XX_GPIO_LEVELDETECT1,
1416 .risingdetect = OMAP24XX_GPIO_RISINGDETECT,
1417 .fallingdetect = OMAP24XX_GPIO_FALLINGDETECT,
1418};
1419
1420static struct omap_gpio_reg_offs omap4_gpio_regs = {
1421 .revision = OMAP4_GPIO_REVISION,
1422 .direction = OMAP4_GPIO_OE,
1423 .datain = OMAP4_GPIO_DATAIN,
1424 .dataout = OMAP4_GPIO_DATAOUT,
1425 .set_dataout = OMAP4_GPIO_SETDATAOUT,
1426 .clr_dataout = OMAP4_GPIO_CLEARDATAOUT,
1427 .irqstatus = OMAP4_GPIO_IRQSTATUS0,
1428 .irqstatus2 = OMAP4_GPIO_IRQSTATUS1,
1429 .irqenable = OMAP4_GPIO_IRQSTATUSSET0,
1430 .irqenable2 = OMAP4_GPIO_IRQSTATUSSET1,
1431 .set_irqenable = OMAP4_GPIO_IRQSTATUSSET0,
1432 .clr_irqenable = OMAP4_GPIO_IRQSTATUSCLR0,
1433 .debounce = OMAP4_GPIO_DEBOUNCINGTIME,
1434 .debounce_en = OMAP4_GPIO_DEBOUNCENABLE,
1435 .ctrl = OMAP4_GPIO_CTRL,
1436 .wkup_en = OMAP4_GPIO_IRQWAKEN0,
1437 .leveldetect0 = OMAP4_GPIO_LEVELDETECT0,
1438 .leveldetect1 = OMAP4_GPIO_LEVELDETECT1,
1439 .risingdetect = OMAP4_GPIO_RISINGDETECT,
1440 .fallingdetect = OMAP4_GPIO_FALLINGDETECT,
1441};
1442
1443static struct omap_gpio_platform_data omap2_pdata = {
1444 .regs = &omap2_gpio_regs,
1445 .bank_width = 32,
1446 .dbck_flag = false,
1447};
1448
1449static struct omap_gpio_platform_data omap3_pdata = {
1450 .regs = &omap2_gpio_regs,
1451 .bank_width = 32,
1452 .dbck_flag = true,
1453};
1454
1455static struct omap_gpio_platform_data omap4_pdata = {
1456 .regs = &omap4_gpio_regs,
1457 .bank_width = 32,
1458 .dbck_flag = true,
1459};
1460
1461static const struct of_device_id omap_gpio_match[] = {
1462 {
1463 .compatible = "ti,omap4-gpio",
1464 .data = &omap4_pdata,
1465 },
1466 {
1467 .compatible = "ti,omap3-gpio",
1468 .data = &omap3_pdata,
1469 },
1470 {
1471 .compatible = "ti,omap2-gpio",
1472 .data = &omap2_pdata,
1473 },
1474 { },
1475};
1476MODULE_DEVICE_TABLE(of, omap_gpio_match);
1477#endif
1478
77640aab
VC
1479static struct platform_driver omap_gpio_driver = {
1480 .probe = omap_gpio_probe,
1481 .driver = {
1482 .name = "omap_gpio",
55b93c32 1483 .pm = &gpio_pm_ops,
384ebe1c 1484 .of_match_table = of_match_ptr(omap_gpio_match),
77640aab
VC
1485 },
1486};
1487
5e1c5ff4 1488/*
77640aab
VC
1489 * gpio driver register needs to be done before
1490 * machine_init functions access gpio APIs.
1491 * Hence omap_gpio_drv_reg() is a postcore_initcall.
5e1c5ff4 1492 */
77640aab 1493static int __init omap_gpio_drv_reg(void)
5e1c5ff4 1494{
77640aab 1495 return platform_driver_register(&omap_gpio_driver);
5e1c5ff4 1496}
77640aab 1497postcore_initcall(omap_gpio_drv_reg);