]> git.proxmox.com Git - mirror_ubuntu-bionic-kernel.git/blame - drivers/gpio/gpio-pca953x.c
gpio: pca953x: refactor pca953x_read_regs()
[mirror_ubuntu-bionic-kernel.git] / drivers / gpio / gpio-pca953x.c
CommitLineData
9e60fdcf 1/*
1e191695 2 * PCA953x 4/8/16/24/40 bit I/O ports
9e60fdcf 3 *
4 * Copyright (C) 2005 Ben Gardner <bgardner@wabtec.com>
5 * Copyright (C) 2007 Marvell International Ltd.
6 *
7 * Derived from drivers/i2c/chips/pca9539.c
8 *
9 * This program is free software; you can redistribute it and/or modify
10 * it under the terms of the GNU General Public License as published by
11 * the Free Software Foundation; version 2 of the License.
12 */
13
14#include <linux/module.h>
15#include <linux/init.h>
d120c17f 16#include <linux/gpio.h>
89ea8bbe 17#include <linux/interrupt.h>
9e60fdcf 18#include <linux/i2c.h>
5877457a 19#include <linux/platform_data/pca953x.h>
5a0e3ad6 20#include <linux/slab.h>
9b8e3ec3 21#include <asm/unaligned.h>
1965d303 22#include <linux/of_platform.h>
f32517bf 23#include <linux/acpi.h>
e23efa31 24#include <linux/regulator/consumer.h>
9e60fdcf 25
33226ffd
HZ
26#define PCA953X_INPUT 0
27#define PCA953X_OUTPUT 1
28#define PCA953X_INVERT 2
29#define PCA953X_DIRECTION 3
30
ae79c190
AS
31#define REG_ADDR_AI 0x80
32
33226ffd
HZ
33#define PCA957X_IN 0
34#define PCA957X_INVRT 1
35#define PCA957X_BKEN 2
36#define PCA957X_PUPD 3
37#define PCA957X_CFG 4
38#define PCA957X_OUT 5
39#define PCA957X_MSK 6
40#define PCA957X_INTS 7
41
44896bea
YL
42#define PCAL953X_IN_LATCH 34
43#define PCAL953X_INT_MASK 37
44#define PCAL953X_INT_STAT 38
45
33226ffd
HZ
46#define PCA_GPIO_MASK 0x00FF
47#define PCA_INT 0x0100
8c7a92da 48#define PCA_PCAL 0x0200
33226ffd
HZ
49#define PCA953X_TYPE 0x1000
50#define PCA957X_TYPE 0x2000
c6664149
AS
51#define PCA_TYPE_MASK 0xF000
52
53#define PCA_CHIP_TYPE(x) ((x) & PCA_TYPE_MASK)
89ea8bbe 54
3760f736 55static const struct i2c_device_id pca953x_id[] = {
89f5df01 56 { "pca9505", 40 | PCA953X_TYPE | PCA_INT, },
33226ffd
HZ
57 { "pca9534", 8 | PCA953X_TYPE | PCA_INT, },
58 { "pca9535", 16 | PCA953X_TYPE | PCA_INT, },
59 { "pca9536", 4 | PCA953X_TYPE, },
60 { "pca9537", 4 | PCA953X_TYPE | PCA_INT, },
61 { "pca9538", 8 | PCA953X_TYPE | PCA_INT, },
62 { "pca9539", 16 | PCA953X_TYPE | PCA_INT, },
63 { "pca9554", 8 | PCA953X_TYPE | PCA_INT, },
64 { "pca9555", 16 | PCA953X_TYPE | PCA_INT, },
65 { "pca9556", 8 | PCA953X_TYPE, },
66 { "pca9557", 8 | PCA953X_TYPE, },
67 { "pca9574", 8 | PCA957X_TYPE | PCA_INT, },
68 { "pca9575", 16 | PCA957X_TYPE | PCA_INT, },
eb32b5aa 69 { "pca9698", 40 | PCA953X_TYPE, },
33226ffd 70
747e42a1
AS
71 { "pcal9555a", 16 | PCA953X_TYPE | PCA_INT | PCA_PCAL, },
72
33226ffd
HZ
73 { "max7310", 8 | PCA953X_TYPE, },
74 { "max7312", 16 | PCA953X_TYPE | PCA_INT, },
75 { "max7313", 16 | PCA953X_TYPE | PCA_INT, },
76 { "max7315", 8 | PCA953X_TYPE | PCA_INT, },
77 { "pca6107", 8 | PCA953X_TYPE | PCA_INT, },
78 { "tca6408", 8 | PCA953X_TYPE | PCA_INT, },
79 { "tca6416", 16 | PCA953X_TYPE | PCA_INT, },
ae79c190 80 { "tca6424", 24 | PCA953X_TYPE | PCA_INT, },
2db8aba8 81 { "tca9539", 16 | PCA953X_TYPE | PCA_INT, },
e73760a6 82 { "xra1202", 8 | PCA953X_TYPE },
3760f736 83 { }
f5e8ff48 84};
3760f736 85MODULE_DEVICE_TABLE(i2c, pca953x_id);
9e60fdcf 86
f32517bf 87static const struct acpi_device_id pca953x_acpi_ids[] = {
44896bea 88 { "INT3491", 16 | PCA953X_TYPE | PCA_INT | PCA_PCAL, },
f32517bf
AS
89 { }
90};
91MODULE_DEVICE_TABLE(acpi, pca953x_acpi_ids);
92
f5f0b7aa
GC
93#define MAX_BANK 5
94#define BANK_SZ 8
95
a246b819 96#define NBANK(chip) DIV_ROUND_UP(chip->gpio_chip.ngpio, BANK_SZ)
f5f0b7aa 97
53661f3b
BG
98struct pca953x_reg_config {
99 int direction;
100 int output;
101 int input;
102};
103
104static const struct pca953x_reg_config pca953x_regs = {
105 .direction = PCA953X_DIRECTION,
106 .output = PCA953X_OUTPUT,
107 .input = PCA953X_INPUT,
108};
109
110static const struct pca953x_reg_config pca957x_regs = {
111 .direction = PCA957X_CFG,
112 .output = PCA957X_OUT,
113 .input = PCA957X_IN,
114};
115
f3dc3630 116struct pca953x_chip {
9e60fdcf 117 unsigned gpio_start;
f5f0b7aa
GC
118 u8 reg_output[MAX_BANK];
119 u8 reg_direction[MAX_BANK];
6e20fb18 120 struct mutex i2c_lock;
9e60fdcf 121
89ea8bbe
MZ
122#ifdef CONFIG_GPIO_PCA953X_IRQ
123 struct mutex irq_lock;
f5f0b7aa
GC
124 u8 irq_mask[MAX_BANK];
125 u8 irq_stat[MAX_BANK];
126 u8 irq_trig_raise[MAX_BANK];
127 u8 irq_trig_fall[MAX_BANK];
89ea8bbe
MZ
128#endif
129
9e60fdcf 130 struct i2c_client *client;
131 struct gpio_chip gpio_chip;
62154991 132 const char *const *names;
33226ffd 133 int chip_type;
c6664149 134 unsigned long driver_data;
e23efa31 135 struct regulator *regulator;
53661f3b
BG
136
137 const struct pca953x_reg_config *regs;
7acc66e3
BG
138
139 int (*write_regs)(struct pca953x_chip *, int, u8 *);
c6e3cf01 140 int (*read_regs)(struct pca953x_chip *, int, u8 *);
9e60fdcf 141};
142
f5f0b7aa
GC
143static int pca953x_read_single(struct pca953x_chip *chip, int reg, u32 *val,
144 int off)
145{
146 int ret;
147 int bank_shift = fls((chip->gpio_chip.ngpio - 1) / BANK_SZ);
148 int offset = off / BANK_SZ;
149
150 ret = i2c_smbus_read_byte_data(chip->client,
151 (reg << bank_shift) + offset);
152 *val = ret;
153
154 if (ret < 0) {
155 dev_err(&chip->client->dev, "failed reading register\n");
156 return ret;
157 }
158
159 return 0;
160}
161
162static int pca953x_write_single(struct pca953x_chip *chip, int reg, u32 val,
163 int off)
164{
8c7a92da 165 int ret;
f5f0b7aa
GC
166 int bank_shift = fls((chip->gpio_chip.ngpio - 1) / BANK_SZ);
167 int offset = off / BANK_SZ;
168
169 ret = i2c_smbus_write_byte_data(chip->client,
170 (reg << bank_shift) + offset, val);
171
172 if (ret < 0) {
173 dev_err(&chip->client->dev, "failed writing register\n");
174 return ret;
175 }
176
177 return 0;
178}
179
7acc66e3 180static int pca953x_write_regs_8(struct pca953x_chip *chip, int reg, u8 *val)
9e60fdcf 181{
7acc66e3
BG
182 return i2c_smbus_write_byte_data(chip->client, reg, *val);
183}
f5e8ff48 184
7acc66e3
BG
185static int pca953x_write_regs_16(struct pca953x_chip *chip, int reg, u8 *val)
186{
187 __le16 word = cpu_to_le16(get_unaligned((u16 *)val));
c4d1cbd7 188
7acc66e3
BG
189 return i2c_smbus_write_word_data(chip->client,
190 reg << 1, (__force u16)word);
191}
192
193static int pca957x_write_regs_16(struct pca953x_chip *chip, int reg, u8 *val)
194{
195 int ret;
196
197 ret = i2c_smbus_write_byte_data(chip->client, reg << 1, val[0]);
198 if (ret < 0)
199 return ret;
200
201 return i2c_smbus_write_byte_data(chip->client, (reg << 1) + 1, val[1]);
202}
f5e8ff48 203
7acc66e3
BG
204static int pca953x_write_regs_24(struct pca953x_chip *chip, int reg, u8 *val)
205{
206 int bank_shift = fls((chip->gpio_chip.ngpio - 1) / BANK_SZ);
207
208 return i2c_smbus_write_i2c_block_data(chip->client,
209 (reg << bank_shift) | REG_ADDR_AI,
210 NBANK(chip), val);
211}
212
213static int pca953x_write_regs(struct pca953x_chip *chip, int reg, u8 *val)
214{
215 int ret = 0;
216
217 ret = chip->write_regs(chip, reg, val);
f5e8ff48
GL
218 if (ret < 0) {
219 dev_err(&chip->client->dev, "failed writing register\n");
ab5dc372 220 return ret;
f5e8ff48
GL
221 }
222
223 return 0;
9e60fdcf 224}
225
c6e3cf01 226static int pca953x_read_regs_8(struct pca953x_chip *chip, int reg, u8 *val)
9e60fdcf 227{
228 int ret;
229
c6e3cf01
BG
230 ret = i2c_smbus_read_byte_data(chip->client, reg);
231 *val = ret;
f5f0b7aa 232
c6e3cf01
BG
233 return ret;
234}
235
236static int pca953x_read_regs_16(struct pca953x_chip *chip, int reg, u8 *val)
237{
238 int ret;
239
240 ret = i2c_smbus_read_word_data(chip->client, reg << 1);
241 val[0] = (u16)ret & 0xFF;
242 val[1] = (u16)ret >> 8;
243
244 return ret;
245}
246
247static int pca953x_read_regs_24(struct pca953x_chip *chip, int reg, u8 *val)
248{
249 int bank_shift = fls((chip->gpio_chip.ngpio - 1) / BANK_SZ);
250
251 return i2c_smbus_read_i2c_block_data(chip->client,
252 (reg << bank_shift) | REG_ADDR_AI,
253 NBANK(chip), val);
254}
255
256static int pca953x_read_regs(struct pca953x_chip *chip, int reg, u8 *val)
257{
258 int ret;
259
260 ret = chip->read_regs(chip, reg, val);
9e60fdcf 261 if (ret < 0) {
262 dev_err(&chip->client->dev, "failed reading register\n");
ab5dc372 263 return ret;
9e60fdcf 264 }
265
9e60fdcf 266 return 0;
267}
268
f3dc3630 269static int pca953x_gpio_direction_input(struct gpio_chip *gc, unsigned off)
9e60fdcf 270{
468e67f6 271 struct pca953x_chip *chip = gpiochip_get_data(gc);
f5f0b7aa 272 u8 reg_val;
53661f3b 273 int ret;
9e60fdcf 274
6e20fb18 275 mutex_lock(&chip->i2c_lock);
f5f0b7aa 276 reg_val = chip->reg_direction[off / BANK_SZ] | (1u << (off % BANK_SZ));
33226ffd 277
53661f3b 278 ret = pca953x_write_single(chip, chip->regs->direction, reg_val, off);
9e60fdcf 279 if (ret)
6e20fb18 280 goto exit;
9e60fdcf 281
f5f0b7aa 282 chip->reg_direction[off / BANK_SZ] = reg_val;
6e20fb18
RS
283exit:
284 mutex_unlock(&chip->i2c_lock);
285 return ret;
9e60fdcf 286}
287
f3dc3630 288static int pca953x_gpio_direction_output(struct gpio_chip *gc,
9e60fdcf 289 unsigned off, int val)
290{
468e67f6 291 struct pca953x_chip *chip = gpiochip_get_data(gc);
f5f0b7aa 292 u8 reg_val;
53661f3b 293 int ret;
9e60fdcf 294
6e20fb18 295 mutex_lock(&chip->i2c_lock);
9e60fdcf 296 /* set output level */
297 if (val)
f5f0b7aa
GC
298 reg_val = chip->reg_output[off / BANK_SZ]
299 | (1u << (off % BANK_SZ));
9e60fdcf 300 else
f5f0b7aa
GC
301 reg_val = chip->reg_output[off / BANK_SZ]
302 & ~(1u << (off % BANK_SZ));
9e60fdcf 303
53661f3b 304 ret = pca953x_write_single(chip, chip->regs->output, reg_val, off);
9e60fdcf 305 if (ret)
6e20fb18 306 goto exit;
9e60fdcf 307
f5f0b7aa 308 chip->reg_output[off / BANK_SZ] = reg_val;
9e60fdcf 309
310 /* then direction */
f5f0b7aa 311 reg_val = chip->reg_direction[off / BANK_SZ] & ~(1u << (off % BANK_SZ));
53661f3b 312 ret = pca953x_write_single(chip, chip->regs->direction, reg_val, off);
9e60fdcf 313 if (ret)
6e20fb18 314 goto exit;
9e60fdcf 315
f5f0b7aa 316 chip->reg_direction[off / BANK_SZ] = reg_val;
6e20fb18
RS
317exit:
318 mutex_unlock(&chip->i2c_lock);
319 return ret;
9e60fdcf 320}
321
f3dc3630 322static int pca953x_gpio_get_value(struct gpio_chip *gc, unsigned off)
9e60fdcf 323{
468e67f6 324 struct pca953x_chip *chip = gpiochip_get_data(gc);
ae79c190 325 u32 reg_val;
53661f3b 326 int ret;
9e60fdcf 327
6e20fb18 328 mutex_lock(&chip->i2c_lock);
53661f3b 329 ret = pca953x_read_single(chip, chip->regs->input, &reg_val, off);
6e20fb18 330 mutex_unlock(&chip->i2c_lock);
9e60fdcf 331 if (ret < 0) {
332 /* NOTE: diagnostic already emitted; that's all we should
333 * do unless gpio_*_value_cansleep() calls become different
334 * from their nonsleeping siblings (and report faults).
335 */
336 return 0;
337 }
338
40a625da 339 return (reg_val & (1u << (off % BANK_SZ))) ? 1 : 0;
9e60fdcf 340}
341
f3dc3630 342static void pca953x_gpio_set_value(struct gpio_chip *gc, unsigned off, int val)
9e60fdcf 343{
468e67f6 344 struct pca953x_chip *chip = gpiochip_get_data(gc);
f5f0b7aa 345 u8 reg_val;
53661f3b 346 int ret;
9e60fdcf 347
6e20fb18 348 mutex_lock(&chip->i2c_lock);
9e60fdcf 349 if (val)
f5f0b7aa
GC
350 reg_val = chip->reg_output[off / BANK_SZ]
351 | (1u << (off % BANK_SZ));
9e60fdcf 352 else
f5f0b7aa
GC
353 reg_val = chip->reg_output[off / BANK_SZ]
354 & ~(1u << (off % BANK_SZ));
9e60fdcf 355
53661f3b 356 ret = pca953x_write_single(chip, chip->regs->output, reg_val, off);
9e60fdcf 357 if (ret)
6e20fb18 358 goto exit;
9e60fdcf 359
f5f0b7aa 360 chip->reg_output[off / BANK_SZ] = reg_val;
6e20fb18
RS
361exit:
362 mutex_unlock(&chip->i2c_lock);
9e60fdcf 363}
364
b4818afe
PR
365static void pca953x_gpio_set_multiple(struct gpio_chip *gc,
366 unsigned long *mask, unsigned long *bits)
367{
468e67f6 368 struct pca953x_chip *chip = gpiochip_get_data(gc);
b4818afe 369 u8 reg_val[MAX_BANK];
53661f3b 370 int ret;
b4818afe
PR
371 int bank_shift = fls((chip->gpio_chip.ngpio - 1) / BANK_SZ);
372 int bank;
373
b4818afe
PR
374 memcpy(reg_val, chip->reg_output, NBANK(chip));
375 mutex_lock(&chip->i2c_lock);
376 for(bank=0; bank<NBANK(chip); bank++) {
e0a8604f
GU
377 unsigned bankmask = mask[bank / sizeof(*mask)] >>
378 ((bank % sizeof(*mask)) * 8);
b4818afe 379 if(bankmask) {
e0a8604f
GU
380 unsigned bankval = bits[bank / sizeof(*bits)] >>
381 ((bank % sizeof(*bits)) * 8);
b4818afe
PR
382 reg_val[bank] = (reg_val[bank] & ~bankmask) | bankval;
383 }
384 }
53661f3b
BG
385 ret = i2c_smbus_write_i2c_block_data(chip->client,
386 chip->regs->output << bank_shift,
387 NBANK(chip), reg_val);
b4818afe
PR
388 if (ret)
389 goto exit;
390
391 memcpy(chip->reg_output, reg_val, NBANK(chip));
392exit:
393 mutex_unlock(&chip->i2c_lock);
394}
395
f5e8ff48 396static void pca953x_setup_gpio(struct pca953x_chip *chip, int gpios)
9e60fdcf 397{
398 struct gpio_chip *gc;
399
400 gc = &chip->gpio_chip;
401
f3dc3630
GL
402 gc->direction_input = pca953x_gpio_direction_input;
403 gc->direction_output = pca953x_gpio_direction_output;
404 gc->get = pca953x_gpio_get_value;
405 gc->set = pca953x_gpio_set_value;
b4818afe 406 gc->set_multiple = pca953x_gpio_set_multiple;
9fb1f39e 407 gc->can_sleep = true;
9e60fdcf 408
409 gc->base = chip->gpio_start;
f5e8ff48
GL
410 gc->ngpio = gpios;
411 gc->label = chip->client->name;
58383c78 412 gc->parent = &chip->client->dev;
d72cbed0 413 gc->owner = THIS_MODULE;
77906a54 414 gc->names = chip->names;
9e60fdcf 415}
416
89ea8bbe 417#ifdef CONFIG_GPIO_PCA953X_IRQ
6f5cfc0e 418static void pca953x_irq_mask(struct irq_data *d)
89ea8bbe 419{
7bcbce55 420 struct gpio_chip *gc = irq_data_get_irq_chip_data(d);
468e67f6 421 struct pca953x_chip *chip = gpiochip_get_data(gc);
89ea8bbe 422
f5f0b7aa 423 chip->irq_mask[d->hwirq / BANK_SZ] &= ~(1 << (d->hwirq % BANK_SZ));
89ea8bbe
MZ
424}
425
6f5cfc0e 426static void pca953x_irq_unmask(struct irq_data *d)
89ea8bbe 427{
7bcbce55 428 struct gpio_chip *gc = irq_data_get_irq_chip_data(d);
468e67f6 429 struct pca953x_chip *chip = gpiochip_get_data(gc);
89ea8bbe 430
f5f0b7aa 431 chip->irq_mask[d->hwirq / BANK_SZ] |= 1 << (d->hwirq % BANK_SZ);
89ea8bbe
MZ
432}
433
6f5cfc0e 434static void pca953x_irq_bus_lock(struct irq_data *d)
89ea8bbe 435{
7bcbce55 436 struct gpio_chip *gc = irq_data_get_irq_chip_data(d);
468e67f6 437 struct pca953x_chip *chip = gpiochip_get_data(gc);
89ea8bbe
MZ
438
439 mutex_lock(&chip->irq_lock);
440}
441
6f5cfc0e 442static void pca953x_irq_bus_sync_unlock(struct irq_data *d)
89ea8bbe 443{
7bcbce55 444 struct gpio_chip *gc = irq_data_get_irq_chip_data(d);
468e67f6 445 struct pca953x_chip *chip = gpiochip_get_data(gc);
f5f0b7aa
GC
446 u8 new_irqs;
447 int level, i;
44896bea
YL
448 u8 invert_irq_mask[MAX_BANK];
449
450 if (chip->driver_data & PCA_PCAL) {
451 /* Enable latch on interrupt-enabled inputs */
452 pca953x_write_regs(chip, PCAL953X_IN_LATCH, chip->irq_mask);
453
454 for (i = 0; i < NBANK(chip); i++)
455 invert_irq_mask[i] = ~chip->irq_mask[i];
456
457 /* Unmask enabled interrupts */
458 pca953x_write_regs(chip, PCAL953X_INT_MASK, invert_irq_mask);
459 }
a2cb9aeb
MZ
460
461 /* Look for any newly setup interrupt */
f5f0b7aa
GC
462 for (i = 0; i < NBANK(chip); i++) {
463 new_irqs = chip->irq_trig_fall[i] | chip->irq_trig_raise[i];
464 new_irqs &= ~chip->reg_direction[i];
465
466 while (new_irqs) {
467 level = __ffs(new_irqs);
468 pca953x_gpio_direction_input(&chip->gpio_chip,
469 level + (BANK_SZ * i));
470 new_irqs &= ~(1 << level);
471 }
a2cb9aeb 472 }
89ea8bbe
MZ
473
474 mutex_unlock(&chip->irq_lock);
475}
476
6f5cfc0e 477static int pca953x_irq_set_type(struct irq_data *d, unsigned int type)
89ea8bbe 478{
7bcbce55 479 struct gpio_chip *gc = irq_data_get_irq_chip_data(d);
468e67f6 480 struct pca953x_chip *chip = gpiochip_get_data(gc);
f5f0b7aa
GC
481 int bank_nb = d->hwirq / BANK_SZ;
482 u8 mask = 1 << (d->hwirq % BANK_SZ);
89ea8bbe
MZ
483
484 if (!(type & IRQ_TYPE_EDGE_BOTH)) {
485 dev_err(&chip->client->dev, "irq %d: unsupported type %d\n",
6f5cfc0e 486 d->irq, type);
89ea8bbe
MZ
487 return -EINVAL;
488 }
489
490 if (type & IRQ_TYPE_EDGE_FALLING)
f5f0b7aa 491 chip->irq_trig_fall[bank_nb] |= mask;
89ea8bbe 492 else
f5f0b7aa 493 chip->irq_trig_fall[bank_nb] &= ~mask;
89ea8bbe
MZ
494
495 if (type & IRQ_TYPE_EDGE_RISING)
f5f0b7aa 496 chip->irq_trig_raise[bank_nb] |= mask;
89ea8bbe 497 else
f5f0b7aa 498 chip->irq_trig_raise[bank_nb] &= ~mask;
89ea8bbe 499
a2cb9aeb 500 return 0;
89ea8bbe
MZ
501}
502
503static struct irq_chip pca953x_irq_chip = {
504 .name = "pca953x",
6f5cfc0e
LB
505 .irq_mask = pca953x_irq_mask,
506 .irq_unmask = pca953x_irq_unmask,
507 .irq_bus_lock = pca953x_irq_bus_lock,
508 .irq_bus_sync_unlock = pca953x_irq_bus_sync_unlock,
509 .irq_set_type = pca953x_irq_set_type,
89ea8bbe
MZ
510};
511
b6ac1280 512static bool pca953x_irq_pending(struct pca953x_chip *chip, u8 *pending)
89ea8bbe 513{
f5f0b7aa
GC
514 u8 cur_stat[MAX_BANK];
515 u8 old_stat[MAX_BANK];
b6ac1280
JS
516 bool pending_seen = false;
517 bool trigger_seen = false;
518 u8 trigger[MAX_BANK];
53661f3b 519 int ret, i;
33226ffd 520
44896bea
YL
521 if (chip->driver_data & PCA_PCAL) {
522 /* Read the current interrupt status from the device */
523 ret = pca953x_read_regs(chip, PCAL953X_INT_STAT, trigger);
524 if (ret)
525 return false;
526
527 /* Check latched inputs and clear interrupt status */
528 ret = pca953x_read_regs(chip, PCA953X_INPUT, cur_stat);
529 if (ret)
530 return false;
531
532 for (i = 0; i < NBANK(chip); i++) {
533 /* Apply filter for rising/falling edge selection */
534 pending[i] = (~cur_stat[i] & chip->irq_trig_fall[i]) |
535 (cur_stat[i] & chip->irq_trig_raise[i]);
536 pending[i] &= trigger[i];
537 if (pending[i])
538 pending_seen = true;
539 }
540
541 return pending_seen;
542 }
543
53661f3b 544 ret = pca953x_read_regs(chip, chip->regs->input, cur_stat);
89ea8bbe 545 if (ret)
b6ac1280 546 return false;
89ea8bbe
MZ
547
548 /* Remove output pins from the equation */
f5f0b7aa
GC
549 for (i = 0; i < NBANK(chip); i++)
550 cur_stat[i] &= chip->reg_direction[i];
89ea8bbe 551
f5f0b7aa 552 memcpy(old_stat, chip->irq_stat, NBANK(chip));
89ea8bbe 553
f5f0b7aa
GC
554 for (i = 0; i < NBANK(chip); i++) {
555 trigger[i] = (cur_stat[i] ^ old_stat[i]) & chip->irq_mask[i];
b6ac1280
JS
556 if (trigger[i])
557 trigger_seen = true;
f5f0b7aa
GC
558 }
559
b6ac1280
JS
560 if (!trigger_seen)
561 return false;
89ea8bbe 562
f5f0b7aa 563 memcpy(chip->irq_stat, cur_stat, NBANK(chip));
89ea8bbe 564
f5f0b7aa
GC
565 for (i = 0; i < NBANK(chip); i++) {
566 pending[i] = (old_stat[i] & chip->irq_trig_fall[i]) |
567 (cur_stat[i] & chip->irq_trig_raise[i]);
568 pending[i] &= trigger[i];
b6ac1280
JS
569 if (pending[i])
570 pending_seen = true;
f5f0b7aa 571 }
89ea8bbe 572
b6ac1280 573 return pending_seen;
89ea8bbe
MZ
574}
575
576static irqreturn_t pca953x_irq_handler(int irq, void *devid)
577{
578 struct pca953x_chip *chip = devid;
f5f0b7aa
GC
579 u8 pending[MAX_BANK];
580 u8 level;
3275d072 581 unsigned nhandled = 0;
f5f0b7aa 582 int i;
89ea8bbe 583
f5f0b7aa 584 if (!pca953x_irq_pending(chip, pending))
3275d072 585 return IRQ_NONE;
89ea8bbe 586
f5f0b7aa
GC
587 for (i = 0; i < NBANK(chip); i++) {
588 while (pending[i]) {
589 level = __ffs(pending[i]);
7bcbce55 590 handle_nested_irq(irq_find_mapping(chip->gpio_chip.irqdomain,
f5f0b7aa
GC
591 level + (BANK_SZ * i)));
592 pending[i] &= ~(1 << level);
3275d072 593 nhandled++;
f5f0b7aa
GC
594 }
595 }
89ea8bbe 596
3275d072 597 return (nhandled > 0) ? IRQ_HANDLED : IRQ_NONE;
89ea8bbe
MZ
598}
599
600static int pca953x_irq_setup(struct pca953x_chip *chip,
c6dcf592 601 int irq_base)
89ea8bbe
MZ
602{
603 struct i2c_client *client = chip->client;
53661f3b 604 int ret, i;
89ea8bbe 605
4bb93349 606 if (client->irq && irq_base != -1
c6664149 607 && (chip->driver_data & PCA_INT)) {
89ea8bbe 608
53661f3b
BG
609 ret = pca953x_read_regs(chip,
610 chip->regs->input, chip->irq_stat);
89ea8bbe 611 if (ret)
b42748c9 612 return ret;
89ea8bbe
MZ
613
614 /*
615 * There is no way to know which GPIO line generated the
616 * interrupt. We have to rely on the previous read for
617 * this purpose.
618 */
f5f0b7aa
GC
619 for (i = 0; i < NBANK(chip); i++)
620 chip->irq_stat[i] &= chip->reg_direction[i];
89ea8bbe
MZ
621 mutex_init(&chip->irq_lock);
622
b42748c9
LW
623 ret = devm_request_threaded_irq(&client->dev,
624 client->irq,
89ea8bbe
MZ
625 NULL,
626 pca953x_irq_handler,
91329132
TS
627 IRQF_TRIGGER_LOW | IRQF_ONESHOT |
628 IRQF_SHARED,
89ea8bbe
MZ
629 dev_name(&client->dev), chip);
630 if (ret) {
631 dev_err(&client->dev, "failed to request irq %d\n",
632 client->irq);
0e8f2fda 633 return ret;
89ea8bbe
MZ
634 }
635
7bcbce55
LW
636 ret = gpiochip_irqchip_add(&chip->gpio_chip,
637 &pca953x_irq_chip,
638 irq_base,
639 handle_simple_irq,
640 IRQ_TYPE_NONE);
641 if (ret) {
642 dev_err(&client->dev,
643 "could not connect irqchip to gpiochip\n");
644 return ret;
645 }
fdd50409
GS
646
647 gpiochip_set_chained_irqchip(&chip->gpio_chip,
648 &pca953x_irq_chip,
649 client->irq, NULL);
89ea8bbe
MZ
650 }
651
652 return 0;
89ea8bbe
MZ
653}
654
89ea8bbe
MZ
655#else /* CONFIG_GPIO_PCA953X_IRQ */
656static int pca953x_irq_setup(struct pca953x_chip *chip,
c6dcf592 657 int irq_base)
89ea8bbe
MZ
658{
659 struct i2c_client *client = chip->client;
89ea8bbe 660
c6664149 661 if (irq_base != -1 && (chip->driver_data & PCA_INT))
89ea8bbe
MZ
662 dev_warn(&client->dev, "interrupt support not compiled in\n");
663
664 return 0;
665}
89ea8bbe
MZ
666#endif
667
3836309d 668static int device_pca953x_init(struct pca953x_chip *chip, u32 invert)
33226ffd
HZ
669{
670 int ret;
f5f0b7aa 671 u8 val[MAX_BANK];
33226ffd 672
53661f3b
BG
673 chip->regs = &pca953x_regs;
674
675 ret = pca953x_read_regs(chip, chip->regs->output, chip->reg_output);
33226ffd
HZ
676 if (ret)
677 goto out;
678
53661f3b
BG
679 ret = pca953x_read_regs(chip, chip->regs->direction,
680 chip->reg_direction);
33226ffd
HZ
681 if (ret)
682 goto out;
683
684 /* set platform specific polarity inversion */
f5f0b7aa
GC
685 if (invert)
686 memset(val, 0xFF, NBANK(chip));
687 else
688 memset(val, 0, NBANK(chip));
689
690 ret = pca953x_write_regs(chip, PCA953X_INVERT, val);
33226ffd
HZ
691out:
692 return ret;
693}
694
3836309d 695static int device_pca957x_init(struct pca953x_chip *chip, u32 invert)
33226ffd
HZ
696{
697 int ret;
f5f0b7aa 698 u8 val[MAX_BANK];
33226ffd 699
53661f3b
BG
700 chip->regs = &pca957x_regs;
701
702 ret = pca953x_read_regs(chip, chip->regs->output, chip->reg_output);
33226ffd
HZ
703 if (ret)
704 goto out;
53661f3b
BG
705 ret = pca953x_read_regs(chip, chip->regs->direction,
706 chip->reg_direction);
33226ffd
HZ
707 if (ret)
708 goto out;
709
710 /* set platform specific polarity inversion */
f5f0b7aa
GC
711 if (invert)
712 memset(val, 0xFF, NBANK(chip));
713 else
714 memset(val, 0, NBANK(chip));
c75a3772
NK
715 ret = pca953x_write_regs(chip, PCA957X_INVRT, val);
716 if (ret)
717 goto out;
33226ffd 718
20a8a968 719 /* To enable register 6, 7 to control pull up and pull down */
f5f0b7aa 720 memset(val, 0x02, NBANK(chip));
c75a3772
NK
721 ret = pca953x_write_regs(chip, PCA957X_BKEN, val);
722 if (ret)
723 goto out;
33226ffd
HZ
724
725 return 0;
726out:
727 return ret;
728}
729
6f29c9af
BD
730static const struct of_device_id pca953x_dt_ids[];
731
3836309d 732static int pca953x_probe(struct i2c_client *client,
3760f736 733 const struct i2c_device_id *id)
9e60fdcf 734{
f3dc3630
GL
735 struct pca953x_platform_data *pdata;
736 struct pca953x_chip *chip;
6a7b36aa 737 int irq_base = 0;
7ea2aa20 738 int ret;
6a7b36aa 739 u32 invert = 0;
e23efa31 740 struct regulator *reg;
9e60fdcf 741
b42748c9
LW
742 chip = devm_kzalloc(&client->dev,
743 sizeof(struct pca953x_chip), GFP_KERNEL);
1965d303
NC
744 if (chip == NULL)
745 return -ENOMEM;
746
e56aee18 747 pdata = dev_get_platdata(&client->dev);
c6dcf592
DJ
748 if (pdata) {
749 irq_base = pdata->irq_base;
750 chip->gpio_start = pdata->gpio_base;
751 invert = pdata->invert;
752 chip->names = pdata->names;
753 } else {
4bb93349
MP
754 chip->gpio_start = -1;
755 irq_base = 0;
1965d303 756 }
9e60fdcf 757
758 chip->client = client;
759
e23efa31
PR
760 reg = devm_regulator_get(&client->dev, "vcc");
761 if (IS_ERR(reg)) {
762 ret = PTR_ERR(reg);
763 if (ret != -EPROBE_DEFER)
764 dev_err(&client->dev, "reg get err: %d\n", ret);
765 return ret;
766 }
767 ret = regulator_enable(reg);
768 if (ret) {
769 dev_err(&client->dev, "reg en err: %d\n", ret);
770 return ret;
771 }
772 chip->regulator = reg;
773
f32517bf
AS
774 if (id) {
775 chip->driver_data = id->driver_data;
776 } else {
777 const struct acpi_device_id *id;
6f29c9af 778 const struct of_device_id *match;
f32517bf 779
6f29c9af
BD
780 match = of_match_device(pca953x_dt_ids, &client->dev);
781 if (match) {
782 chip->driver_data = (int)(uintptr_t)match->data;
783 } else {
784 id = acpi_match_device(pca953x_acpi_ids, &client->dev);
e23efa31
PR
785 if (!id) {
786 ret = -ENODEV;
787 goto err_exit;
788 }
f32517bf 789
6f29c9af
BD
790 chip->driver_data = id->driver_data;
791 }
f32517bf
AS
792 }
793
c6664149 794 chip->chip_type = PCA_CHIP_TYPE(chip->driver_data);
77906a54 795
6e20fb18
RS
796 mutex_init(&chip->i2c_lock);
797
9e60fdcf 798 /* initialize cached registers from their original values.
799 * we can't share this chip with another i2c master.
800 */
c6664149 801 pca953x_setup_gpio(chip, chip->driver_data & PCA_GPIO_MASK);
f5e8ff48 802
7acc66e3
BG
803 if (chip->gpio_chip.ngpio <= 8) {
804 chip->write_regs = pca953x_write_regs_8;
c6e3cf01 805 chip->read_regs = pca953x_read_regs_8;
7acc66e3
BG
806 } else if (chip->gpio_chip.ngpio >= 24) {
807 chip->write_regs = pca953x_write_regs_24;
c6e3cf01 808 chip->read_regs = pca953x_read_regs_24;
7acc66e3
BG
809 } else {
810 if (PCA_CHIP_TYPE(chip->driver_data) == PCA953X_TYPE)
811 chip->write_regs = pca953x_write_regs_16;
812 else
813 chip->write_regs = pca957x_write_regs_16;
c6e3cf01 814 chip->read_regs = pca953x_read_regs_16;
7acc66e3
BG
815 }
816
33226ffd 817 if (chip->chip_type == PCA953X_TYPE)
7ea2aa20 818 ret = device_pca953x_init(chip, invert);
33226ffd 819 else
7ea2aa20
WS
820 ret = device_pca957x_init(chip, invert);
821 if (ret)
e23efa31 822 goto err_exit;
9e60fdcf 823
0ece84f5 824 ret = devm_gpiochip_add_data(&client->dev, &chip->gpio_chip, chip);
89ea8bbe 825 if (ret)
e23efa31 826 goto err_exit;
f5e8ff48 827
c6664149 828 ret = pca953x_irq_setup(chip, irq_base);
9e60fdcf 829 if (ret)
e23efa31 830 goto err_exit;
9e60fdcf 831
c6dcf592 832 if (pdata && pdata->setup) {
9e60fdcf 833 ret = pdata->setup(client, chip->gpio_chip.base,
834 chip->gpio_chip.ngpio, pdata->context);
835 if (ret < 0)
836 dev_warn(&client->dev, "setup failed, %d\n", ret);
837 }
838
839 i2c_set_clientdata(client, chip);
840 return 0;
e23efa31
PR
841
842err_exit:
843 regulator_disable(chip->regulator);
844 return ret;
9e60fdcf 845}
846
f3dc3630 847static int pca953x_remove(struct i2c_client *client)
9e60fdcf 848{
e56aee18 849 struct pca953x_platform_data *pdata = dev_get_platdata(&client->dev);
f3dc3630 850 struct pca953x_chip *chip = i2c_get_clientdata(client);
8c7a92da 851 int ret;
9e60fdcf 852
c6dcf592 853 if (pdata && pdata->teardown) {
9e60fdcf 854 ret = pdata->teardown(client, chip->gpio_chip.base,
855 chip->gpio_chip.ngpio, pdata->context);
e23efa31 856 if (ret < 0)
9e60fdcf 857 dev_err(&client->dev, "%s failed, %d\n",
858 "teardown", ret);
bf62efeb
AB
859 } else {
860 ret = 0;
9e60fdcf 861 }
862
e23efa31
PR
863 regulator_disable(chip->regulator);
864
865 return ret;
9e60fdcf 866}
867
6f29c9af
BD
868/* convenience to stop overlong match-table lines */
869#define OF_953X(__nrgpio, __int) (void *)(__nrgpio | PCA953X_TYPE | __int)
870#define OF_957X(__nrgpio, __int) (void *)(__nrgpio | PCA957X_TYPE | __int)
871
ed32620e 872static const struct of_device_id pca953x_dt_ids[] = {
6f29c9af
BD
873 { .compatible = "nxp,pca9505", .data = OF_953X(40, PCA_INT), },
874 { .compatible = "nxp,pca9534", .data = OF_953X( 8, PCA_INT), },
875 { .compatible = "nxp,pca9535", .data = OF_953X(16, PCA_INT), },
876 { .compatible = "nxp,pca9536", .data = OF_953X( 4, 0), },
877 { .compatible = "nxp,pca9537", .data = OF_953X( 4, PCA_INT), },
878 { .compatible = "nxp,pca9538", .data = OF_953X( 8, PCA_INT), },
879 { .compatible = "nxp,pca9539", .data = OF_953X(16, PCA_INT), },
880 { .compatible = "nxp,pca9554", .data = OF_953X( 8, PCA_INT), },
881 { .compatible = "nxp,pca9555", .data = OF_953X(16, PCA_INT), },
882 { .compatible = "nxp,pca9556", .data = OF_953X( 8, 0), },
883 { .compatible = "nxp,pca9557", .data = OF_953X( 8, 0), },
884 { .compatible = "nxp,pca9574", .data = OF_957X( 8, PCA_INT), },
885 { .compatible = "nxp,pca9575", .data = OF_957X(16, PCA_INT), },
886 { .compatible = "nxp,pca9698", .data = OF_953X(40, 0), },
887
888 { .compatible = "maxim,max7310", .data = OF_953X( 8, 0), },
889 { .compatible = "maxim,max7312", .data = OF_953X(16, PCA_INT), },
890 { .compatible = "maxim,max7313", .data = OF_953X(16, PCA_INT), },
891 { .compatible = "maxim,max7315", .data = OF_953X( 8, PCA_INT), },
892
893 { .compatible = "ti,pca6107", .data = OF_953X( 8, PCA_INT), },
353661df 894 { .compatible = "ti,pca9536", .data = OF_953X( 4, 0), },
6f29c9af
BD
895 { .compatible = "ti,tca6408", .data = OF_953X( 8, PCA_INT), },
896 { .compatible = "ti,tca6416", .data = OF_953X(16, PCA_INT), },
897 { .compatible = "ti,tca6424", .data = OF_953X(24, PCA_INT), },
898
899 { .compatible = "onsemi,pca9654", .data = OF_953X( 8, PCA_INT), },
900
901 { .compatible = "exar,xra1202", .data = OF_953X( 8, 0), },
ed32620e
MR
902 { }
903};
904
905MODULE_DEVICE_TABLE(of, pca953x_dt_ids);
906
f3dc3630 907static struct i2c_driver pca953x_driver = {
9e60fdcf 908 .driver = {
f3dc3630 909 .name = "pca953x",
ed32620e 910 .of_match_table = pca953x_dt_ids,
f32517bf 911 .acpi_match_table = ACPI_PTR(pca953x_acpi_ids),
9e60fdcf 912 },
f3dc3630
GL
913 .probe = pca953x_probe,
914 .remove = pca953x_remove,
3760f736 915 .id_table = pca953x_id,
9e60fdcf 916};
917
f3dc3630 918static int __init pca953x_init(void)
9e60fdcf 919{
f3dc3630 920 return i2c_add_driver(&pca953x_driver);
9e60fdcf 921}
2f8d1197
DB
922/* register after i2c postcore initcall and before
923 * subsys initcalls that may rely on these GPIOs
924 */
925subsys_initcall(pca953x_init);
9e60fdcf 926
f3dc3630 927static void __exit pca953x_exit(void)
9e60fdcf 928{
f3dc3630 929 i2c_del_driver(&pca953x_driver);
9e60fdcf 930}
f3dc3630 931module_exit(pca953x_exit);
9e60fdcf 932
933MODULE_AUTHOR("eric miao <eric.miao@marvell.com>");
f3dc3630 934MODULE_DESCRIPTION("GPIO expander driver for PCA953x");
9e60fdcf 935MODULE_LICENSE("GPL");