]> git.proxmox.com Git - mirror_ubuntu-artful-kernel.git/blame - drivers/gpio/gpio-tegra.c
Merge branches 'for-4.11/upstream-fixes', 'for-4.12/accutouch', 'for-4.12/cp2112...
[mirror_ubuntu-artful-kernel.git] / drivers / gpio / gpio-tegra.c
CommitLineData
3c92db9a
EG
1/*
2 * arch/arm/mach-tegra/gpio.c
3 *
4 * Copyright (c) 2010 Google, Inc
5 *
6 * Author:
7 * Erik Gilling <konkers@google.com>
8 *
9 * This software is licensed under the terms of the GNU General Public
10 * License version 2, as published by the Free Software Foundation, and
11 * may be copied, distributed, and modified under those terms.
12 *
13 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
17 *
18 */
19
641d0342 20#include <linux/err.h>
3c92db9a
EG
21#include <linux/init.h>
22#include <linux/irq.h>
2e47b8b3 23#include <linux/interrupt.h>
3c92db9a
EG
24#include <linux/io.h>
25#include <linux/gpio.h>
5c1e2c9d 26#include <linux/of_device.h>
88d8951e
SW
27#include <linux/platform_device.h>
28#include <linux/module.h>
6f74dc9b 29#include <linux/irqdomain.h>
de88cbb7 30#include <linux/irqchip/chained_irq.h>
3e215d0a 31#include <linux/pinctrl/consumer.h>
8939ddc7 32#include <linux/pm.h>
3c92db9a 33
3c92db9a
EG
34#define GPIO_BANK(x) ((x) >> 5)
35#define GPIO_PORT(x) (((x) >> 3) & 0x3)
36#define GPIO_BIT(x) ((x) & 0x7)
37
b546be0d 38#define GPIO_REG(tgi, x) (GPIO_BANK(x) * tgi->soc->bank_stride + \
5c1e2c9d 39 GPIO_PORT(x) * 4)
3c92db9a 40
b546be0d
LD
41#define GPIO_CNF(t, x) (GPIO_REG(t, x) + 0x00)
42#define GPIO_OE(t, x) (GPIO_REG(t, x) + 0x10)
43#define GPIO_OUT(t, x) (GPIO_REG(t, x) + 0X20)
44#define GPIO_IN(t, x) (GPIO_REG(t, x) + 0x30)
45#define GPIO_INT_STA(t, x) (GPIO_REG(t, x) + 0x40)
46#define GPIO_INT_ENB(t, x) (GPIO_REG(t, x) + 0x50)
47#define GPIO_INT_LVL(t, x) (GPIO_REG(t, x) + 0x60)
48#define GPIO_INT_CLR(t, x) (GPIO_REG(t, x) + 0x70)
3737de42
LD
49#define GPIO_DBC_CNT(t, x) (GPIO_REG(t, x) + 0xF0)
50
b546be0d
LD
51
52#define GPIO_MSK_CNF(t, x) (GPIO_REG(t, x) + t->soc->upper_offset + 0x00)
53#define GPIO_MSK_OE(t, x) (GPIO_REG(t, x) + t->soc->upper_offset + 0x10)
54#define GPIO_MSK_OUT(t, x) (GPIO_REG(t, x) + t->soc->upper_offset + 0X20)
3737de42 55#define GPIO_MSK_DBC_EN(t, x) (GPIO_REG(t, x) + t->soc->upper_offset + 0x30)
b546be0d
LD
56#define GPIO_MSK_INT_STA(t, x) (GPIO_REG(t, x) + t->soc->upper_offset + 0x40)
57#define GPIO_MSK_INT_ENB(t, x) (GPIO_REG(t, x) + t->soc->upper_offset + 0x50)
58#define GPIO_MSK_INT_LVL(t, x) (GPIO_REG(t, x) + t->soc->upper_offset + 0x60)
3c92db9a
EG
59
60#define GPIO_INT_LVL_MASK 0x010101
61#define GPIO_INT_LVL_EDGE_RISING 0x000101
62#define GPIO_INT_LVL_EDGE_FALLING 0x000100
63#define GPIO_INT_LVL_EDGE_BOTH 0x010100
64#define GPIO_INT_LVL_LEVEL_HIGH 0x000001
65#define GPIO_INT_LVL_LEVEL_LOW 0x000000
66
b546be0d
LD
67struct tegra_gpio_info;
68
3c92db9a
EG
69struct tegra_gpio_bank {
70 int bank;
71 int irq;
72 spinlock_t lvl_lock[4];
3737de42 73 spinlock_t dbc_lock[4]; /* Lock for updating debounce count register */
8939ddc7 74#ifdef CONFIG_PM_SLEEP
2e47b8b3
CC
75 u32 cnf[4];
76 u32 out[4];
77 u32 oe[4];
78 u32 int_enb[4];
79 u32 int_lvl[4];
203f31cb 80 u32 wake_enb[4];
3737de42 81 u32 dbc_enb[4];
2e47b8b3 82#endif
3737de42 83 u32 dbc_cnt[4];
b546be0d 84 struct tegra_gpio_info *tgi;
3c92db9a
EG
85};
86
171b92c8 87struct tegra_gpio_soc_config {
3737de42 88 bool debounce_supported;
171b92c8
LD
89 u32 bank_stride;
90 u32 upper_offset;
91};
92
b546be0d
LD
93struct tegra_gpio_info {
94 struct device *dev;
95 void __iomem *regs;
96 struct irq_domain *irq_domain;
97 struct tegra_gpio_bank *bank_info;
98 const struct tegra_gpio_soc_config *soc;
99 struct gpio_chip gc;
100 struct irq_chip ic;
b546be0d
LD
101 u32 bank_count;
102};
88d8951e 103
b546be0d
LD
104static inline void tegra_gpio_writel(struct tegra_gpio_info *tgi,
105 u32 val, u32 reg)
88d8951e 106{
b546be0d 107 __raw_writel(val, tgi->regs + reg);
88d8951e
SW
108}
109
b546be0d 110static inline u32 tegra_gpio_readl(struct tegra_gpio_info *tgi, u32 reg)
88d8951e 111{
b546be0d 112 return __raw_readl(tgi->regs + reg);
88d8951e 113}
3c92db9a
EG
114
115static int tegra_gpio_compose(int bank, int port, int bit)
116{
117 return (bank << 5) | ((port & 0x3) << 3) | (bit & 0x7);
118}
119
b546be0d
LD
120static void tegra_gpio_mask_write(struct tegra_gpio_info *tgi, u32 reg,
121 int gpio, int value)
3c92db9a
EG
122{
123 u32 val;
124
125 val = 0x100 << GPIO_BIT(gpio);
126 if (value)
127 val |= 1 << GPIO_BIT(gpio);
b546be0d 128 tegra_gpio_writel(tgi, val, reg);
3c92db9a
EG
129}
130
b546be0d 131static void tegra_gpio_enable(struct tegra_gpio_info *tgi, int gpio)
3c92db9a 132{
b546be0d 133 tegra_gpio_mask_write(tgi, GPIO_MSK_CNF(tgi, gpio), gpio, 1);
3c92db9a
EG
134}
135
b546be0d 136static void tegra_gpio_disable(struct tegra_gpio_info *tgi, int gpio)
3c92db9a 137{
b546be0d 138 tegra_gpio_mask_write(tgi, GPIO_MSK_CNF(tgi, gpio), gpio, 0);
3c92db9a
EG
139}
140
924a0987 141static int tegra_gpio_request(struct gpio_chip *chip, unsigned offset)
3e215d0a
SW
142{
143 return pinctrl_request_gpio(offset);
144}
145
924a0987 146static void tegra_gpio_free(struct gpio_chip *chip, unsigned offset)
3e215d0a 147{
b546be0d
LD
148 struct tegra_gpio_info *tgi = gpiochip_get_data(chip);
149
3e215d0a 150 pinctrl_free_gpio(offset);
b546be0d 151 tegra_gpio_disable(tgi, offset);
3e215d0a
SW
152}
153
3c92db9a
EG
154static void tegra_gpio_set(struct gpio_chip *chip, unsigned offset, int value)
155{
b546be0d
LD
156 struct tegra_gpio_info *tgi = gpiochip_get_data(chip);
157
158 tegra_gpio_mask_write(tgi, GPIO_MSK_OUT(tgi, offset), offset, value);
3c92db9a
EG
159}
160
161static int tegra_gpio_get(struct gpio_chip *chip, unsigned offset)
162{
b546be0d
LD
163 struct tegra_gpio_info *tgi = gpiochip_get_data(chip);
164 int bval = BIT(GPIO_BIT(offset));
165
195812e4 166 /* If gpio is in output mode then read from the out value */
b546be0d
LD
167 if (tegra_gpio_readl(tgi, GPIO_OE(tgi, offset)) & bval)
168 return !!(tegra_gpio_readl(tgi, GPIO_OUT(tgi, offset)) & bval);
195812e4 169
b546be0d 170 return !!(tegra_gpio_readl(tgi, GPIO_IN(tgi, offset)) & bval);
3c92db9a
EG
171}
172
173static int tegra_gpio_direction_input(struct gpio_chip *chip, unsigned offset)
174{
b546be0d
LD
175 struct tegra_gpio_info *tgi = gpiochip_get_data(chip);
176
177 tegra_gpio_mask_write(tgi, GPIO_MSK_OE(tgi, offset), offset, 0);
178 tegra_gpio_enable(tgi, offset);
3c92db9a
EG
179 return 0;
180}
181
182static int tegra_gpio_direction_output(struct gpio_chip *chip, unsigned offset,
183 int value)
184{
b546be0d
LD
185 struct tegra_gpio_info *tgi = gpiochip_get_data(chip);
186
3c92db9a 187 tegra_gpio_set(chip, offset, value);
b546be0d
LD
188 tegra_gpio_mask_write(tgi, GPIO_MSK_OE(tgi, offset), offset, 1);
189 tegra_gpio_enable(tgi, offset);
3c92db9a
EG
190 return 0;
191}
192
f002d07c
LD
193static int tegra_gpio_get_direction(struct gpio_chip *chip, unsigned offset)
194{
195 struct tegra_gpio_info *tgi = gpiochip_get_data(chip);
196 u32 pin_mask = BIT(GPIO_BIT(offset));
197 u32 cnf, oe;
198
199 cnf = tegra_gpio_readl(tgi, GPIO_CNF(tgi, offset));
200 if (!(cnf & pin_mask))
201 return -EINVAL;
202
203 oe = tegra_gpio_readl(tgi, GPIO_OE(tgi, offset));
204
205 return (oe & pin_mask) ? GPIOF_DIR_OUT : GPIOF_DIR_IN;
206}
207
3737de42
LD
208static int tegra_gpio_set_debounce(struct gpio_chip *chip, unsigned int offset,
209 unsigned int debounce)
210{
211 struct tegra_gpio_info *tgi = gpiochip_get_data(chip);
212 struct tegra_gpio_bank *bank = &tgi->bank_info[GPIO_BANK(offset)];
213 unsigned int debounce_ms = DIV_ROUND_UP(debounce, 1000);
214 unsigned long flags;
215 int port;
216
217 if (!debounce_ms) {
218 tegra_gpio_mask_write(tgi, GPIO_MSK_DBC_EN(tgi, offset),
219 offset, 0);
220 return 0;
221 }
222
223 debounce_ms = min(debounce_ms, 255U);
224 port = GPIO_PORT(offset);
225
226 /* There is only one debounce count register per port and hence
227 * set the maximum of current and requested debounce time.
228 */
229 spin_lock_irqsave(&bank->dbc_lock[port], flags);
230 if (bank->dbc_cnt[port] < debounce_ms) {
231 tegra_gpio_writel(tgi, debounce_ms, GPIO_DBC_CNT(tgi, offset));
232 bank->dbc_cnt[port] = debounce_ms;
233 }
234 spin_unlock_irqrestore(&bank->dbc_lock[port], flags);
235
236 tegra_gpio_mask_write(tgi, GPIO_MSK_DBC_EN(tgi, offset), offset, 1);
237
238 return 0;
239}
240
2956b5d9
MW
241static int tegra_gpio_set_config(struct gpio_chip *chip, unsigned int offset,
242 unsigned long config)
243{
244 u32 debounce;
245
246 if (pinconf_to_config_param(config) != PIN_CONFIG_INPUT_DEBOUNCE)
247 return -ENOTSUPP;
248
249 debounce = pinconf_to_config_argument(config);
250 return tegra_gpio_set_debounce(chip, offset, debounce);
251}
252
438a99c0
SW
253static int tegra_gpio_to_irq(struct gpio_chip *chip, unsigned offset)
254{
b546be0d 255 struct tegra_gpio_info *tgi = gpiochip_get_data(chip);
3c92db9a 256
b546be0d
LD
257 return irq_find_mapping(tgi->irq_domain, offset);
258}
3c92db9a 259
37337a8d 260static void tegra_gpio_irq_ack(struct irq_data *d)
3c92db9a 261{
b546be0d
LD
262 struct tegra_gpio_bank *bank = irq_data_get_irq_chip_data(d);
263 struct tegra_gpio_info *tgi = bank->tgi;
6f74dc9b 264 int gpio = d->hwirq;
3c92db9a 265
b546be0d 266 tegra_gpio_writel(tgi, 1 << GPIO_BIT(gpio), GPIO_INT_CLR(tgi, gpio));
3c92db9a
EG
267}
268
37337a8d 269static void tegra_gpio_irq_mask(struct irq_data *d)
3c92db9a 270{
b546be0d
LD
271 struct tegra_gpio_bank *bank = irq_data_get_irq_chip_data(d);
272 struct tegra_gpio_info *tgi = bank->tgi;
6f74dc9b 273 int gpio = d->hwirq;
3c92db9a 274
b546be0d 275 tegra_gpio_mask_write(tgi, GPIO_MSK_INT_ENB(tgi, gpio), gpio, 0);
3c92db9a
EG
276}
277
37337a8d 278static void tegra_gpio_irq_unmask(struct irq_data *d)
3c92db9a 279{
b546be0d
LD
280 struct tegra_gpio_bank *bank = irq_data_get_irq_chip_data(d);
281 struct tegra_gpio_info *tgi = bank->tgi;
6f74dc9b 282 int gpio = d->hwirq;
3c92db9a 283
b546be0d 284 tegra_gpio_mask_write(tgi, GPIO_MSK_INT_ENB(tgi, gpio), gpio, 1);
3c92db9a
EG
285}
286
37337a8d 287static int tegra_gpio_irq_set_type(struct irq_data *d, unsigned int type)
3c92db9a 288{
6f74dc9b 289 int gpio = d->hwirq;
37337a8d 290 struct tegra_gpio_bank *bank = irq_data_get_irq_chip_data(d);
b546be0d 291 struct tegra_gpio_info *tgi = bank->tgi;
3c92db9a
EG
292 int port = GPIO_PORT(gpio);
293 int lvl_type;
294 int val;
295 unsigned long flags;
df231f28 296 int ret;
3c92db9a
EG
297
298 switch (type & IRQ_TYPE_SENSE_MASK) {
299 case IRQ_TYPE_EDGE_RISING:
300 lvl_type = GPIO_INT_LVL_EDGE_RISING;
301 break;
302
303 case IRQ_TYPE_EDGE_FALLING:
304 lvl_type = GPIO_INT_LVL_EDGE_FALLING;
305 break;
306
307 case IRQ_TYPE_EDGE_BOTH:
308 lvl_type = GPIO_INT_LVL_EDGE_BOTH;
309 break;
310
311 case IRQ_TYPE_LEVEL_HIGH:
312 lvl_type = GPIO_INT_LVL_LEVEL_HIGH;
313 break;
314
315 case IRQ_TYPE_LEVEL_LOW:
316 lvl_type = GPIO_INT_LVL_LEVEL_LOW;
317 break;
318
319 default:
320 return -EINVAL;
321 }
322
b546be0d 323 ret = gpiochip_lock_as_irq(&tgi->gc, gpio);
df231f28 324 if (ret) {
b546be0d
LD
325 dev_err(tgi->dev,
326 "unable to lock Tegra GPIO %d as IRQ\n", gpio);
df231f28
SW
327 return ret;
328 }
329
3c92db9a
EG
330 spin_lock_irqsave(&bank->lvl_lock[port], flags);
331
b546be0d 332 val = tegra_gpio_readl(tgi, GPIO_INT_LVL(tgi, gpio));
3c92db9a
EG
333 val &= ~(GPIO_INT_LVL_MASK << GPIO_BIT(gpio));
334 val |= lvl_type << GPIO_BIT(gpio);
b546be0d 335 tegra_gpio_writel(tgi, val, GPIO_INT_LVL(tgi, gpio));
3c92db9a
EG
336
337 spin_unlock_irqrestore(&bank->lvl_lock[port], flags);
338
b546be0d
LD
339 tegra_gpio_mask_write(tgi, GPIO_MSK_OE(tgi, gpio), gpio, 0);
340 tegra_gpio_enable(tgi, gpio);
d941136f 341
3c92db9a 342 if (type & (IRQ_TYPE_LEVEL_LOW | IRQ_TYPE_LEVEL_HIGH))
f170d71e 343 irq_set_handler_locked(d, handle_level_irq);
3c92db9a 344 else if (type & (IRQ_TYPE_EDGE_FALLING | IRQ_TYPE_EDGE_RISING))
f170d71e 345 irq_set_handler_locked(d, handle_edge_irq);
3c92db9a
EG
346
347 return 0;
348}
349
df231f28
SW
350static void tegra_gpio_irq_shutdown(struct irq_data *d)
351{
b546be0d
LD
352 struct tegra_gpio_bank *bank = irq_data_get_irq_chip_data(d);
353 struct tegra_gpio_info *tgi = bank->tgi;
df231f28
SW
354 int gpio = d->hwirq;
355
b546be0d 356 gpiochip_unlock_as_irq(&tgi->gc, gpio);
df231f28
SW
357}
358
bd0b9ac4 359static void tegra_gpio_irq_handler(struct irq_desc *desc)
3c92db9a 360{
3c92db9a
EG
361 int port;
362 int pin;
363 int unmasked = 0;
b546be0d
LD
364 int gpio;
365 u32 lvl;
366 unsigned long sta;
98022940 367 struct irq_chip *chip = irq_desc_get_chip(desc);
476f8b4c 368 struct tegra_gpio_bank *bank = irq_desc_get_handler_data(desc);
b546be0d 369 struct tegra_gpio_info *tgi = bank->tgi;
3c92db9a 370
98022940 371 chained_irq_enter(chip, desc);
3c92db9a 372
3c92db9a 373 for (port = 0; port < 4; port++) {
b546be0d
LD
374 gpio = tegra_gpio_compose(bank->bank, port, 0);
375 sta = tegra_gpio_readl(tgi, GPIO_INT_STA(tgi, gpio)) &
376 tegra_gpio_readl(tgi, GPIO_INT_ENB(tgi, gpio));
377 lvl = tegra_gpio_readl(tgi, GPIO_INT_LVL(tgi, gpio));
3c92db9a
EG
378
379 for_each_set_bit(pin, &sta, 8) {
b546be0d
LD
380 tegra_gpio_writel(tgi, 1 << pin,
381 GPIO_INT_CLR(tgi, gpio));
3c92db9a
EG
382
383 /* if gpio is edge triggered, clear condition
20a8a968 384 * before executing the handler so that we don't
3c92db9a
EG
385 * miss edges
386 */
387 if (lvl & (0x100 << pin)) {
388 unmasked = 1;
98022940 389 chained_irq_exit(chip, desc);
3c92db9a
EG
390 }
391
392 generic_handle_irq(gpio_to_irq(gpio + pin));
393 }
394 }
395
396 if (!unmasked)
98022940 397 chained_irq_exit(chip, desc);
3c92db9a
EG
398
399}
400
8939ddc7
LD
401#ifdef CONFIG_PM_SLEEP
402static int tegra_gpio_resume(struct device *dev)
2e47b8b3 403{
b546be0d
LD
404 struct platform_device *pdev = to_platform_device(dev);
405 struct tegra_gpio_info *tgi = platform_get_drvdata(pdev);
2e47b8b3 406 unsigned long flags;
c8309ef6
CC
407 int b;
408 int p;
2e47b8b3
CC
409
410 local_irq_save(flags);
411
b546be0d
LD
412 for (b = 0; b < tgi->bank_count; b++) {
413 struct tegra_gpio_bank *bank = &tgi->bank_info[b];
2e47b8b3
CC
414
415 for (p = 0; p < ARRAY_SIZE(bank->oe); p++) {
416 unsigned int gpio = (b<<5) | (p<<3);
b546be0d
LD
417 tegra_gpio_writel(tgi, bank->cnf[p],
418 GPIO_CNF(tgi, gpio));
3737de42
LD
419
420 if (tgi->soc->debounce_supported) {
421 tegra_gpio_writel(tgi, bank->dbc_cnt[p],
422 GPIO_DBC_CNT(tgi, gpio));
423 tegra_gpio_writel(tgi, bank->dbc_enb[p],
424 GPIO_MSK_DBC_EN(tgi, gpio));
425 }
426
b546be0d
LD
427 tegra_gpio_writel(tgi, bank->out[p],
428 GPIO_OUT(tgi, gpio));
429 tegra_gpio_writel(tgi, bank->oe[p],
430 GPIO_OE(tgi, gpio));
431 tegra_gpio_writel(tgi, bank->int_lvl[p],
432 GPIO_INT_LVL(tgi, gpio));
433 tegra_gpio_writel(tgi, bank->int_enb[p],
434 GPIO_INT_ENB(tgi, gpio));
2e47b8b3
CC
435 }
436 }
437
438 local_irq_restore(flags);
8939ddc7 439 return 0;
2e47b8b3
CC
440}
441
8939ddc7 442static int tegra_gpio_suspend(struct device *dev)
2e47b8b3 443{
b546be0d
LD
444 struct platform_device *pdev = to_platform_device(dev);
445 struct tegra_gpio_info *tgi = platform_get_drvdata(pdev);
2e47b8b3 446 unsigned long flags;
c8309ef6
CC
447 int b;
448 int p;
2e47b8b3 449
2e47b8b3 450 local_irq_save(flags);
b546be0d
LD
451 for (b = 0; b < tgi->bank_count; b++) {
452 struct tegra_gpio_bank *bank = &tgi->bank_info[b];
2e47b8b3
CC
453
454 for (p = 0; p < ARRAY_SIZE(bank->oe); p++) {
455 unsigned int gpio = (b<<5) | (p<<3);
b546be0d
LD
456 bank->cnf[p] = tegra_gpio_readl(tgi,
457 GPIO_CNF(tgi, gpio));
458 bank->out[p] = tegra_gpio_readl(tgi,
459 GPIO_OUT(tgi, gpio));
460 bank->oe[p] = tegra_gpio_readl(tgi,
461 GPIO_OE(tgi, gpio));
3737de42
LD
462 if (tgi->soc->debounce_supported) {
463 bank->dbc_enb[p] = tegra_gpio_readl(tgi,
464 GPIO_MSK_DBC_EN(tgi, gpio));
465 bank->dbc_enb[p] = (bank->dbc_enb[p] << 8) |
466 bank->dbc_enb[p];
467 }
468
b546be0d
LD
469 bank->int_enb[p] = tegra_gpio_readl(tgi,
470 GPIO_INT_ENB(tgi, gpio));
471 bank->int_lvl[p] = tegra_gpio_readl(tgi,
472 GPIO_INT_LVL(tgi, gpio));
203f31cb
JL
473
474 /* Enable gpio irq for wake up source */
b546be0d
LD
475 tegra_gpio_writel(tgi, bank->wake_enb[p],
476 GPIO_INT_ENB(tgi, gpio));
2e47b8b3
CC
477 }
478 }
479 local_irq_restore(flags);
8939ddc7 480 return 0;
2e47b8b3
CC
481}
482
203f31cb 483static int tegra_gpio_irq_set_wake(struct irq_data *d, unsigned int enable)
2e47b8b3 484{
37337a8d 485 struct tegra_gpio_bank *bank = irq_data_get_irq_chip_data(d);
203f31cb
JL
486 int gpio = d->hwirq;
487 u32 port, bit, mask;
488
489 port = GPIO_PORT(gpio);
490 bit = GPIO_BIT(gpio);
491 mask = BIT(bit);
492
493 if (enable)
494 bank->wake_enb[port] |= mask;
495 else
496 bank->wake_enb[port] &= ~mask;
497
6845664a 498 return irq_set_irq_wake(bank->irq, enable);
2e47b8b3
CC
499}
500#endif
3c92db9a 501
b59d5fb7
SP
502#ifdef CONFIG_DEBUG_FS
503
504#include <linux/debugfs.h>
505#include <linux/seq_file.h>
506
507static int dbg_gpio_show(struct seq_file *s, void *unused)
508{
b546be0d 509 struct tegra_gpio_info *tgi = s->private;
b59d5fb7
SP
510 int i;
511 int j;
512
b546be0d 513 for (i = 0; i < tgi->bank_count; i++) {
b59d5fb7
SP
514 for (j = 0; j < 4; j++) {
515 int gpio = tegra_gpio_compose(i, j, 0);
516 seq_printf(s,
517 "%d:%d %02x %02x %02x %02x %02x %02x %06x\n",
518 i, j,
b546be0d
LD
519 tegra_gpio_readl(tgi, GPIO_CNF(tgi, gpio)),
520 tegra_gpio_readl(tgi, GPIO_OE(tgi, gpio)),
521 tegra_gpio_readl(tgi, GPIO_OUT(tgi, gpio)),
522 tegra_gpio_readl(tgi, GPIO_IN(tgi, gpio)),
523 tegra_gpio_readl(tgi, GPIO_INT_STA(tgi, gpio)),
524 tegra_gpio_readl(tgi, GPIO_INT_ENB(tgi, gpio)),
525 tegra_gpio_readl(tgi, GPIO_INT_LVL(tgi, gpio)));
b59d5fb7
SP
526 }
527 }
528 return 0;
529}
530
531static int dbg_gpio_open(struct inode *inode, struct file *file)
532{
b546be0d 533 return single_open(file, dbg_gpio_show, inode->i_private);
b59d5fb7
SP
534}
535
536static const struct file_operations debug_fops = {
537 .open = dbg_gpio_open,
538 .read = seq_read,
539 .llseek = seq_lseek,
540 .release = single_release,
541};
542
b546be0d 543static void tegra_gpio_debuginit(struct tegra_gpio_info *tgi)
b59d5fb7
SP
544{
545 (void) debugfs_create_file("tegra_gpio", S_IRUGO,
b546be0d 546 NULL, tgi, &debug_fops);
b59d5fb7
SP
547}
548
549#else
550
b546be0d 551static inline void tegra_gpio_debuginit(struct tegra_gpio_info *tgi)
b59d5fb7
SP
552{
553}
554
555#endif
556
8939ddc7
LD
557static const struct dev_pm_ops tegra_gpio_pm_ops = {
558 SET_SYSTEM_SLEEP_PM_OPS(tegra_gpio_suspend, tegra_gpio_resume)
559};
560
9ee8ff48
TR
561/*
562 * This lock class tells lockdep that GPIO irqs are in a different category
563 * than their parents, so it won't report false recursion.
564 */
565static struct lock_class_key gpio_lock_class;
566
3836309d 567static int tegra_gpio_probe(struct platform_device *pdev)
3c92db9a 568{
171b92c8 569 const struct tegra_gpio_soc_config *config;
b546be0d 570 struct tegra_gpio_info *tgi;
88d8951e 571 struct resource *res;
3c92db9a 572 struct tegra_gpio_bank *bank;
f57f98a6 573 int ret;
47008001 574 int gpio;
3c92db9a
EG
575 int i;
576 int j;
577
171b92c8
LD
578 config = of_device_get_match_data(&pdev->dev);
579 if (!config) {
165b6c2f
SW
580 dev_err(&pdev->dev, "Error: No device match found\n");
581 return -ENODEV;
582 }
5c1e2c9d 583
b546be0d
LD
584 tgi = devm_kzalloc(&pdev->dev, sizeof(*tgi), GFP_KERNEL);
585 if (!tgi)
586 return -ENODEV;
587
588 tgi->soc = config;
589 tgi->dev = &pdev->dev;
5c1e2c9d 590
3391811c 591 for (;;) {
b546be0d
LD
592 res = platform_get_resource(pdev, IORESOURCE_IRQ,
593 tgi->bank_count);
3391811c
SW
594 if (!res)
595 break;
b546be0d 596 tgi->bank_count++;
3391811c 597 }
b546be0d 598 if (!tgi->bank_count) {
3391811c
SW
599 dev_err(&pdev->dev, "Missing IRQ resource\n");
600 return -ENODEV;
601 }
602
b546be0d
LD
603 tgi->gc.label = "tegra-gpio";
604 tgi->gc.request = tegra_gpio_request;
605 tgi->gc.free = tegra_gpio_free;
606 tgi->gc.direction_input = tegra_gpio_direction_input;
607 tgi->gc.get = tegra_gpio_get;
608 tgi->gc.direction_output = tegra_gpio_direction_output;
609 tgi->gc.set = tegra_gpio_set;
f002d07c 610 tgi->gc.get_direction = tegra_gpio_get_direction;
b546be0d
LD
611 tgi->gc.to_irq = tegra_gpio_to_irq;
612 tgi->gc.base = 0;
613 tgi->gc.ngpio = tgi->bank_count * 32;
614 tgi->gc.parent = &pdev->dev;
615 tgi->gc.of_node = pdev->dev.of_node;
616
617 tgi->ic.name = "GPIO";
618 tgi->ic.irq_ack = tegra_gpio_irq_ack;
619 tgi->ic.irq_mask = tegra_gpio_irq_mask;
620 tgi->ic.irq_unmask = tegra_gpio_irq_unmask;
621 tgi->ic.irq_set_type = tegra_gpio_irq_set_type;
622 tgi->ic.irq_shutdown = tegra_gpio_irq_shutdown;
623#ifdef CONFIG_PM_SLEEP
624 tgi->ic.irq_set_wake = tegra_gpio_irq_set_wake;
625#endif
626
627 platform_set_drvdata(pdev, tgi);
3391811c 628
3737de42 629 if (config->debounce_supported)
2956b5d9 630 tgi->gc.set_config = tegra_gpio_set_config;
3737de42 631
b546be0d
LD
632 tgi->bank_info = devm_kzalloc(&pdev->dev, tgi->bank_count *
633 sizeof(*tgi->bank_info), GFP_KERNEL);
634 if (!tgi->bank_info)
3391811c 635 return -ENODEV;
3391811c 636
b546be0d
LD
637 tgi->irq_domain = irq_domain_add_linear(pdev->dev.of_node,
638 tgi->gc.ngpio,
639 &irq_domain_simple_ops, NULL);
640 if (!tgi->irq_domain)
d0235677 641 return -ENODEV;
6f74dc9b 642
b546be0d 643 for (i = 0; i < tgi->bank_count; i++) {
88d8951e
SW
644 res = platform_get_resource(pdev, IORESOURCE_IRQ, i);
645 if (!res) {
646 dev_err(&pdev->dev, "Missing IRQ resource\n");
647 return -ENODEV;
648 }
649
b546be0d 650 bank = &tgi->bank_info[i];
88d8951e
SW
651 bank->bank = i;
652 bank->irq = res->start;
b546be0d 653 bank->tgi = tgi;
88d8951e
SW
654 }
655
656 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
b546be0d
LD
657 tgi->regs = devm_ioremap_resource(&pdev->dev, res);
658 if (IS_ERR(tgi->regs))
659 return PTR_ERR(tgi->regs);
88d8951e 660
b546be0d 661 for (i = 0; i < tgi->bank_count; i++) {
3c92db9a
EG
662 for (j = 0; j < 4; j++) {
663 int gpio = tegra_gpio_compose(i, j, 0);
b546be0d 664 tegra_gpio_writel(tgi, 0x00, GPIO_INT_ENB(tgi, gpio));
3c92db9a
EG
665 }
666 }
667
b546be0d 668 ret = devm_gpiochip_add_data(&pdev->dev, &tgi->gc, tgi);
f57f98a6 669 if (ret < 0) {
b546be0d 670 irq_domain_remove(tgi->irq_domain);
f57f98a6
SW
671 return ret;
672 }
3c92db9a 673
b546be0d
LD
674 for (gpio = 0; gpio < tgi->gc.ngpio; gpio++) {
675 int irq = irq_create_mapping(tgi->irq_domain, gpio);
47008001 676 /* No validity check; all Tegra GPIOs are valid IRQs */
3c92db9a 677
b546be0d 678 bank = &tgi->bank_info[GPIO_BANK(gpio)];
3c92db9a 679
9ee8ff48 680 irq_set_lockdep_class(irq, &gpio_lock_class);
47008001 681 irq_set_chip_data(irq, bank);
b546be0d 682 irq_set_chip_and_handler(irq, &tgi->ic, handle_simple_irq);
3c92db9a
EG
683 }
684
b546be0d
LD
685 for (i = 0; i < tgi->bank_count; i++) {
686 bank = &tgi->bank_info[i];
3c92db9a 687
e88d251d
RK
688 irq_set_chained_handler_and_data(bank->irq,
689 tegra_gpio_irq_handler, bank);
3c92db9a 690
3737de42 691 for (j = 0; j < 4; j++) {
3c92db9a 692 spin_lock_init(&bank->lvl_lock[j]);
3737de42
LD
693 spin_lock_init(&bank->dbc_lock[j]);
694 }
3c92db9a
EG
695 }
696
b546be0d 697 tegra_gpio_debuginit(tgi);
b59d5fb7 698
3c92db9a
EG
699 return 0;
700}
701
804f5680 702static const struct tegra_gpio_soc_config tegra20_gpio_config = {
171b92c8
LD
703 .bank_stride = 0x80,
704 .upper_offset = 0x800,
705};
706
804f5680 707static const struct tegra_gpio_soc_config tegra30_gpio_config = {
171b92c8
LD
708 .bank_stride = 0x100,
709 .upper_offset = 0x80,
710};
711
3737de42
LD
712static const struct tegra_gpio_soc_config tegra210_gpio_config = {
713 .debounce_supported = true,
714 .bank_stride = 0x100,
715 .upper_offset = 0x80,
716};
717
171b92c8 718static const struct of_device_id tegra_gpio_of_match[] = {
3737de42 719 { .compatible = "nvidia,tegra210-gpio", .data = &tegra210_gpio_config },
171b92c8
LD
720 { .compatible = "nvidia,tegra30-gpio", .data = &tegra30_gpio_config },
721 { .compatible = "nvidia,tegra20-gpio", .data = &tegra20_gpio_config },
722 { },
723};
724
88d8951e
SW
725static struct platform_driver tegra_gpio_driver = {
726 .driver = {
727 .name = "tegra-gpio",
8939ddc7 728 .pm = &tegra_gpio_pm_ops,
88d8951e
SW
729 .of_match_table = tegra_gpio_of_match,
730 },
731 .probe = tegra_gpio_probe,
732};
733
734static int __init tegra_gpio_init(void)
735{
736 return platform_driver_register(&tegra_gpio_driver);
737}
3c92db9a 738postcore_initcall(tegra_gpio_init);