]> git.proxmox.com Git - mirror_ubuntu-focal-kernel.git/blame - drivers/gpu/drm/amd/amdgpu/amdgpu.h
drm/amdgpu: switch the GDS only on demand v2
[mirror_ubuntu-focal-kernel.git] / drivers / gpu / drm / amd / amdgpu / amdgpu.h
CommitLineData
97b2e202
AD
1/*
2 * Copyright 2008 Advanced Micro Devices, Inc.
3 * Copyright 2008 Red Hat Inc.
4 * Copyright 2009 Jerome Glisse.
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the "Software"),
8 * to deal in the Software without restriction, including without limitation
9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 * and/or sell copies of the Software, and to permit persons to whom the
11 * Software is furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
20 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
21 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
22 * OTHER DEALINGS IN THE SOFTWARE.
23 *
24 * Authors: Dave Airlie
25 * Alex Deucher
26 * Jerome Glisse
27 */
28#ifndef __AMDGPU_H__
29#define __AMDGPU_H__
30
31#include <linux/atomic.h>
32#include <linux/wait.h>
33#include <linux/list.h>
34#include <linux/kref.h>
35#include <linux/interval_tree.h>
36#include <linux/hashtable.h>
37#include <linux/fence.h>
38
39#include <ttm/ttm_bo_api.h>
40#include <ttm/ttm_bo_driver.h>
41#include <ttm/ttm_placement.h>
42#include <ttm/ttm_module.h>
43#include <ttm/ttm_execbuf_util.h>
44
d03846af 45#include <drm/drmP.h>
97b2e202 46#include <drm/drm_gem.h>
7e5a547f 47#include <drm/amdgpu_drm.h>
97b2e202 48
5fc3aeeb 49#include "amd_shared.h"
97b2e202
AD
50#include "amdgpu_mode.h"
51#include "amdgpu_ih.h"
52#include "amdgpu_irq.h"
53#include "amdgpu_ucode.h"
54#include "amdgpu_gds.h"
1f7371b2 55#include "amd_powerplay.h"
a8fe58ce 56#include "amdgpu_acp.h"
97b2e202 57
b80d8475
AD
58#include "gpu_scheduler.h"
59
97b2e202
AD
60/*
61 * Modules parameters.
62 */
63extern int amdgpu_modeset;
64extern int amdgpu_vram_limit;
65extern int amdgpu_gart_size;
66extern int amdgpu_benchmarking;
67extern int amdgpu_testing;
68extern int amdgpu_audio;
69extern int amdgpu_disp_priority;
70extern int amdgpu_hw_i2c;
71extern int amdgpu_pcie_gen2;
72extern int amdgpu_msi;
73extern int amdgpu_lockup_timeout;
74extern int amdgpu_dpm;
75extern int amdgpu_smc_load_fw;
76extern int amdgpu_aspm;
77extern int amdgpu_runtime_pm;
97b2e202
AD
78extern unsigned amdgpu_ip_block_mask;
79extern int amdgpu_bapm;
80extern int amdgpu_deep_color;
81extern int amdgpu_vm_size;
82extern int amdgpu_vm_block_size;
d9c13156 83extern int amdgpu_vm_fault_stop;
b495bd3a 84extern int amdgpu_vm_debug;
1333f723 85extern int amdgpu_sched_jobs;
4afcb303 86extern int amdgpu_sched_hw_submission;
1f7371b2 87extern int amdgpu_powerplay;
97b2e202 88
4b559c90 89#define AMDGPU_WAIT_IDLE_TIMEOUT_IN_MS 3000
97b2e202
AD
90#define AMDGPU_MAX_USEC_TIMEOUT 100000 /* 100 ms */
91#define AMDGPU_FENCE_JIFFIES_TIMEOUT (HZ / 2)
92/* AMDGPU_IB_POOL_SIZE must be a power of 2 */
93#define AMDGPU_IB_POOL_SIZE 16
94#define AMDGPU_DEBUGFS_MAX_COMPONENTS 32
95#define AMDGPUFB_CONN_LIMIT 4
96#define AMDGPU_BIOS_NUM_SCRATCH 8
97
97b2e202
AD
98/* max number of rings */
99#define AMDGPU_MAX_RINGS 16
100#define AMDGPU_MAX_GFX_RINGS 1
101#define AMDGPU_MAX_COMPUTE_RINGS 8
102#define AMDGPU_MAX_VCE_RINGS 2
103
36f523a7
JZ
104/* max number of IP instances */
105#define AMDGPU_MAX_SDMA_INSTANCES 2
106
97b2e202
AD
107/* hardcode that limit for now */
108#define AMDGPU_VA_RESERVED_SIZE (8 << 20)
109
110/* hard reset data */
111#define AMDGPU_ASIC_RESET_DATA 0x39d5e86b
112
113/* reset flags */
114#define AMDGPU_RESET_GFX (1 << 0)
115#define AMDGPU_RESET_COMPUTE (1 << 1)
116#define AMDGPU_RESET_DMA (1 << 2)
117#define AMDGPU_RESET_CP (1 << 3)
118#define AMDGPU_RESET_GRBM (1 << 4)
119#define AMDGPU_RESET_DMA1 (1 << 5)
120#define AMDGPU_RESET_RLC (1 << 6)
121#define AMDGPU_RESET_SEM (1 << 7)
122#define AMDGPU_RESET_IH (1 << 8)
123#define AMDGPU_RESET_VMC (1 << 9)
124#define AMDGPU_RESET_MC (1 << 10)
125#define AMDGPU_RESET_DISPLAY (1 << 11)
126#define AMDGPU_RESET_UVD (1 << 12)
127#define AMDGPU_RESET_VCE (1 << 13)
128#define AMDGPU_RESET_VCE1 (1 << 14)
129
130/* CG block flags */
131#define AMDGPU_CG_BLOCK_GFX (1 << 0)
132#define AMDGPU_CG_BLOCK_MC (1 << 1)
133#define AMDGPU_CG_BLOCK_SDMA (1 << 2)
134#define AMDGPU_CG_BLOCK_UVD (1 << 3)
135#define AMDGPU_CG_BLOCK_VCE (1 << 4)
136#define AMDGPU_CG_BLOCK_HDP (1 << 5)
137#define AMDGPU_CG_BLOCK_BIF (1 << 6)
138
139/* CG flags */
140#define AMDGPU_CG_SUPPORT_GFX_MGCG (1 << 0)
141#define AMDGPU_CG_SUPPORT_GFX_MGLS (1 << 1)
142#define AMDGPU_CG_SUPPORT_GFX_CGCG (1 << 2)
143#define AMDGPU_CG_SUPPORT_GFX_CGLS (1 << 3)
144#define AMDGPU_CG_SUPPORT_GFX_CGTS (1 << 4)
145#define AMDGPU_CG_SUPPORT_GFX_CGTS_LS (1 << 5)
146#define AMDGPU_CG_SUPPORT_GFX_CP_LS (1 << 6)
147#define AMDGPU_CG_SUPPORT_GFX_RLC_LS (1 << 7)
148#define AMDGPU_CG_SUPPORT_MC_LS (1 << 8)
149#define AMDGPU_CG_SUPPORT_MC_MGCG (1 << 9)
150#define AMDGPU_CG_SUPPORT_SDMA_LS (1 << 10)
151#define AMDGPU_CG_SUPPORT_SDMA_MGCG (1 << 11)
152#define AMDGPU_CG_SUPPORT_BIF_LS (1 << 12)
153#define AMDGPU_CG_SUPPORT_UVD_MGCG (1 << 13)
154#define AMDGPU_CG_SUPPORT_VCE_MGCG (1 << 14)
155#define AMDGPU_CG_SUPPORT_HDP_LS (1 << 15)
156#define AMDGPU_CG_SUPPORT_HDP_MGCG (1 << 16)
157
158/* PG flags */
159#define AMDGPU_PG_SUPPORT_GFX_PG (1 << 0)
160#define AMDGPU_PG_SUPPORT_GFX_SMG (1 << 1)
161#define AMDGPU_PG_SUPPORT_GFX_DMG (1 << 2)
162#define AMDGPU_PG_SUPPORT_UVD (1 << 3)
163#define AMDGPU_PG_SUPPORT_VCE (1 << 4)
164#define AMDGPU_PG_SUPPORT_CP (1 << 5)
165#define AMDGPU_PG_SUPPORT_GDS (1 << 6)
166#define AMDGPU_PG_SUPPORT_RLC_SMU_HS (1 << 7)
167#define AMDGPU_PG_SUPPORT_SDMA (1 << 8)
168#define AMDGPU_PG_SUPPORT_ACP (1 << 9)
169#define AMDGPU_PG_SUPPORT_SAMU (1 << 10)
170
171/* GFX current status */
172#define AMDGPU_GFX_NORMAL_MODE 0x00000000L
173#define AMDGPU_GFX_SAFE_MODE 0x00000001L
174#define AMDGPU_GFX_PG_DISABLED_MODE 0x00000002L
175#define AMDGPU_GFX_CG_DISABLED_MODE 0x00000004L
176#define AMDGPU_GFX_LBPW_DISABLED_MODE 0x00000008L
177
178/* max cursor sizes (in pixels) */
179#define CIK_CURSOR_WIDTH 128
180#define CIK_CURSOR_HEIGHT 128
181
182struct amdgpu_device;
183struct amdgpu_fence;
184struct amdgpu_ib;
185struct amdgpu_vm;
186struct amdgpu_ring;
97b2e202 187struct amdgpu_cs_parser;
bb977d37 188struct amdgpu_job;
97b2e202 189struct amdgpu_irq_src;
0b492a4c 190struct amdgpu_fpriv;
97b2e202
AD
191
192enum amdgpu_cp_irq {
193 AMDGPU_CP_IRQ_GFX_EOP = 0,
194 AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE0_EOP,
195 AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE1_EOP,
196 AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE2_EOP,
197 AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE3_EOP,
198 AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE0_EOP,
199 AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE1_EOP,
200 AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE2_EOP,
201 AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE3_EOP,
202
203 AMDGPU_CP_IRQ_LAST
204};
205
206enum amdgpu_sdma_irq {
207 AMDGPU_SDMA_IRQ_TRAP0 = 0,
208 AMDGPU_SDMA_IRQ_TRAP1,
209
210 AMDGPU_SDMA_IRQ_LAST
211};
212
213enum amdgpu_thermal_irq {
214 AMDGPU_THERMAL_IRQ_LOW_TO_HIGH = 0,
215 AMDGPU_THERMAL_IRQ_HIGH_TO_LOW,
216
217 AMDGPU_THERMAL_IRQ_LAST
218};
219
97b2e202 220int amdgpu_set_clockgating_state(struct amdgpu_device *adev,
5fc3aeeb 221 enum amd_ip_block_type block_type,
222 enum amd_clockgating_state state);
97b2e202 223int amdgpu_set_powergating_state(struct amdgpu_device *adev,
5fc3aeeb 224 enum amd_ip_block_type block_type,
225 enum amd_powergating_state state);
97b2e202
AD
226
227struct amdgpu_ip_block_version {
5fc3aeeb 228 enum amd_ip_block_type type;
97b2e202
AD
229 u32 major;
230 u32 minor;
231 u32 rev;
5fc3aeeb 232 const struct amd_ip_funcs *funcs;
97b2e202
AD
233};
234
235int amdgpu_ip_block_version_cmp(struct amdgpu_device *adev,
5fc3aeeb 236 enum amd_ip_block_type type,
97b2e202
AD
237 u32 major, u32 minor);
238
239const struct amdgpu_ip_block_version * amdgpu_get_ip_block(
240 struct amdgpu_device *adev,
5fc3aeeb 241 enum amd_ip_block_type type);
97b2e202
AD
242
243/* provided by hw blocks that can move/clear data. e.g., gfx or sdma */
244struct amdgpu_buffer_funcs {
245 /* maximum bytes in a single operation */
246 uint32_t copy_max_bytes;
247
248 /* number of dw to reserve per operation */
249 unsigned copy_num_dw;
250
251 /* used for buffer migration */
c7ae72c0 252 void (*emit_copy_buffer)(struct amdgpu_ib *ib,
97b2e202
AD
253 /* src addr in bytes */
254 uint64_t src_offset,
255 /* dst addr in bytes */
256 uint64_t dst_offset,
257 /* number of byte to transfer */
258 uint32_t byte_count);
259
260 /* maximum bytes in a single operation */
261 uint32_t fill_max_bytes;
262
263 /* number of dw to reserve per operation */
264 unsigned fill_num_dw;
265
266 /* used for buffer clearing */
6e7a3840 267 void (*emit_fill_buffer)(struct amdgpu_ib *ib,
97b2e202
AD
268 /* value to write to memory */
269 uint32_t src_data,
270 /* dst addr in bytes */
271 uint64_t dst_offset,
272 /* number of byte to fill */
273 uint32_t byte_count);
274};
275
276/* provided by hw blocks that can write ptes, e.g., sdma */
277struct amdgpu_vm_pte_funcs {
278 /* copy pte entries from GART */
279 void (*copy_pte)(struct amdgpu_ib *ib,
280 uint64_t pe, uint64_t src,
281 unsigned count);
282 /* write pte one entry at a time with addr mapping */
283 void (*write_pte)(struct amdgpu_ib *ib,
b07c9d2a 284 const dma_addr_t *pages_addr, uint64_t pe,
97b2e202
AD
285 uint64_t addr, unsigned count,
286 uint32_t incr, uint32_t flags);
287 /* for linear pte/pde updates without addr mapping */
288 void (*set_pte_pde)(struct amdgpu_ib *ib,
289 uint64_t pe,
290 uint64_t addr, unsigned count,
291 uint32_t incr, uint32_t flags);
97b2e202
AD
292};
293
294/* provided by the gmc block */
295struct amdgpu_gart_funcs {
296 /* flush the vm tlb via mmio */
297 void (*flush_gpu_tlb)(struct amdgpu_device *adev,
298 uint32_t vmid);
299 /* write pte/pde updates using the cpu */
300 int (*set_pte_pde)(struct amdgpu_device *adev,
301 void *cpu_pt_addr, /* cpu addr of page table */
302 uint32_t gpu_page_idx, /* pte/pde to update */
303 uint64_t addr, /* addr to write into pte/pde */
304 uint32_t flags); /* access flags */
305};
306
307/* provided by the ih block */
308struct amdgpu_ih_funcs {
309 /* ring read/write ptr handling, called from interrupt context */
310 u32 (*get_wptr)(struct amdgpu_device *adev);
311 void (*decode_iv)(struct amdgpu_device *adev,
312 struct amdgpu_iv_entry *entry);
313 void (*set_rptr)(struct amdgpu_device *adev);
314};
315
316/* provided by hw blocks that expose a ring buffer for commands */
317struct amdgpu_ring_funcs {
318 /* ring read/write ptr handling */
319 u32 (*get_rptr)(struct amdgpu_ring *ring);
320 u32 (*get_wptr)(struct amdgpu_ring *ring);
321 void (*set_wptr)(struct amdgpu_ring *ring);
322 /* validating and patching of IBs */
323 int (*parse_cs)(struct amdgpu_cs_parser *p, uint32_t ib_idx);
324 /* command emit functions */
325 void (*emit_ib)(struct amdgpu_ring *ring,
326 struct amdgpu_ib *ib);
327 void (*emit_fence)(struct amdgpu_ring *ring, uint64_t addr,
890ee23f 328 uint64_t seq, unsigned flags);
97b2e202
AD
329 void (*emit_vm_flush)(struct amdgpu_ring *ring, unsigned vm_id,
330 uint64_t pd_addr);
d2edb07b 331 void (*emit_hdp_flush)(struct amdgpu_ring *ring);
11afbde8 332 void (*emit_hdp_invalidate)(struct amdgpu_ring *ring);
97b2e202
AD
333 void (*emit_gds_switch)(struct amdgpu_ring *ring, uint32_t vmid,
334 uint32_t gds_base, uint32_t gds_size,
335 uint32_t gws_base, uint32_t gws_size,
336 uint32_t oa_base, uint32_t oa_size);
337 /* testing functions */
338 int (*test_ring)(struct amdgpu_ring *ring);
339 int (*test_ib)(struct amdgpu_ring *ring);
edff0e28
JZ
340 /* insert NOP packets */
341 void (*insert_nop)(struct amdgpu_ring *ring, uint32_t count);
9e5d5309
CK
342 /* pad the indirect buffer to the necessary number of dw */
343 void (*pad_ib)(struct amdgpu_ring *ring, struct amdgpu_ib *ib);
97b2e202
AD
344};
345
346/*
347 * BIOS.
348 */
349bool amdgpu_get_bios(struct amdgpu_device *adev);
350bool amdgpu_read_bios(struct amdgpu_device *adev);
351
352/*
353 * Dummy page
354 */
355struct amdgpu_dummy_page {
356 struct page *page;
357 dma_addr_t addr;
358};
359int amdgpu_dummy_page_init(struct amdgpu_device *adev);
360void amdgpu_dummy_page_fini(struct amdgpu_device *adev);
361
362
363/*
364 * Clocks
365 */
366
367#define AMDGPU_MAX_PPLL 3
368
369struct amdgpu_clock {
370 struct amdgpu_pll ppll[AMDGPU_MAX_PPLL];
371 struct amdgpu_pll spll;
372 struct amdgpu_pll mpll;
373 /* 10 Khz units */
374 uint32_t default_mclk;
375 uint32_t default_sclk;
376 uint32_t default_dispclk;
377 uint32_t current_dispclk;
378 uint32_t dp_extclk;
379 uint32_t max_pixel_clock;
380};
381
382/*
383 * Fences.
384 */
385struct amdgpu_fence_driver {
97b2e202
AD
386 uint64_t gpu_addr;
387 volatile uint32_t *cpu_addr;
388 /* sync_seq is protected by ring emission lock */
5907a0d8 389 uint64_t sync_seq;
97b2e202
AD
390 atomic64_t last_seq;
391 bool initialized;
97b2e202
AD
392 struct amdgpu_irq_src *irq_src;
393 unsigned irq_type;
c2776afe 394 struct timer_list fallback_timer;
7f06c236 395 wait_queue_head_t fence_queue;
97b2e202
AD
396};
397
398/* some special values for the owner field */
399#define AMDGPU_FENCE_OWNER_UNDEFINED ((void*)0ul)
400#define AMDGPU_FENCE_OWNER_VM ((void*)1ul)
97b2e202 401
890ee23f
CZ
402#define AMDGPU_FENCE_FLAG_64BIT (1 << 0)
403#define AMDGPU_FENCE_FLAG_INT (1 << 1)
404
97b2e202
AD
405struct amdgpu_fence {
406 struct fence base;
4cef9267 407
97b2e202
AD
408 /* RB, DMA, etc. */
409 struct amdgpu_ring *ring;
410 uint64_t seq;
411
97b2e202
AD
412 wait_queue_t fence_wake;
413};
414
415struct amdgpu_user_fence {
416 /* write-back bo */
417 struct amdgpu_bo *bo;
418 /* write-back address offset to bo start */
419 uint32_t offset;
420};
421
422int amdgpu_fence_driver_init(struct amdgpu_device *adev);
423void amdgpu_fence_driver_fini(struct amdgpu_device *adev);
424void amdgpu_fence_driver_force_completion(struct amdgpu_device *adev);
425
4f839a24 426int amdgpu_fence_driver_init_ring(struct amdgpu_ring *ring);
97b2e202
AD
427int amdgpu_fence_driver_start_ring(struct amdgpu_ring *ring,
428 struct amdgpu_irq_src *irq_src,
429 unsigned irq_type);
5ceb54c6
AD
430void amdgpu_fence_driver_suspend(struct amdgpu_device *adev);
431void amdgpu_fence_driver_resume(struct amdgpu_device *adev);
364beb2c 432int amdgpu_fence_emit(struct amdgpu_ring *ring, struct fence **fence);
97b2e202
AD
433void amdgpu_fence_process(struct amdgpu_ring *ring);
434int amdgpu_fence_wait_next(struct amdgpu_ring *ring);
435int amdgpu_fence_wait_empty(struct amdgpu_ring *ring);
436unsigned amdgpu_fence_count_emitted(struct amdgpu_ring *ring);
437
97b2e202
AD
438/*
439 * TTM.
440 */
441struct amdgpu_mman {
442 struct ttm_bo_global_ref bo_global_ref;
443 struct drm_global_reference mem_global_ref;
444 struct ttm_bo_device bdev;
445 bool mem_global_referenced;
446 bool initialized;
447
448#if defined(CONFIG_DEBUG_FS)
449 struct dentry *vram;
450 struct dentry *gtt;
451#endif
452
453 /* buffer handling */
454 const struct amdgpu_buffer_funcs *buffer_funcs;
455 struct amdgpu_ring *buffer_funcs_ring;
703297c1
CK
456 /* Scheduler entity for buffer moves */
457 struct amd_sched_entity entity;
97b2e202
AD
458};
459
460int amdgpu_copy_buffer(struct amdgpu_ring *ring,
461 uint64_t src_offset,
462 uint64_t dst_offset,
463 uint32_t byte_count,
464 struct reservation_object *resv,
c7ae72c0 465 struct fence **fence);
97b2e202
AD
466int amdgpu_mmap(struct file *filp, struct vm_area_struct *vma);
467
468struct amdgpu_bo_list_entry {
469 struct amdgpu_bo *robj;
470 struct ttm_validate_buffer tv;
471 struct amdgpu_bo_va *bo_va;
97b2e202
AD
472 uint32_t priority;
473};
474
475struct amdgpu_bo_va_mapping {
476 struct list_head list;
477 struct interval_tree_node it;
478 uint64_t offset;
479 uint32_t flags;
480};
481
482/* bo virtual addresses in a specific vm */
483struct amdgpu_bo_va {
69b576a1 484 struct mutex mutex;
97b2e202
AD
485 /* protected by bo being reserved */
486 struct list_head bo_list;
bb1e38a4 487 struct fence *last_pt_update;
97b2e202
AD
488 unsigned ref_count;
489
7fc11959 490 /* protected by vm mutex and spinlock */
97b2e202
AD
491 struct list_head vm_status;
492
7fc11959
CK
493 /* mappings for this bo_va */
494 struct list_head invalids;
495 struct list_head valids;
496
97b2e202
AD
497 /* constant after initialization */
498 struct amdgpu_vm *vm;
499 struct amdgpu_bo *bo;
500};
501
7e5a547f
CZ
502#define AMDGPU_GEM_DOMAIN_MAX 0x3
503
97b2e202
AD
504struct amdgpu_bo {
505 /* Protected by gem.mutex */
506 struct list_head list;
507 /* Protected by tbo.reserved */
1ea863fd
CK
508 u32 prefered_domains;
509 u32 allowed_domains;
7e5a547f 510 struct ttm_place placements[AMDGPU_GEM_DOMAIN_MAX + 1];
97b2e202
AD
511 struct ttm_placement placement;
512 struct ttm_buffer_object tbo;
513 struct ttm_bo_kmap_obj kmap;
514 u64 flags;
515 unsigned pin_count;
516 void *kptr;
517 u64 tiling_flags;
518 u64 metadata_flags;
519 void *metadata;
520 u32 metadata_size;
521 /* list of all virtual address to which this bo
522 * is associated to
523 */
524 struct list_head va;
525 /* Constant after initialization */
526 struct amdgpu_device *adev;
527 struct drm_gem_object gem_base;
82b9c55b 528 struct amdgpu_bo *parent;
97b2e202
AD
529
530 struct ttm_bo_kmap_obj dma_buf_vmap;
97b2e202
AD
531 struct amdgpu_mn *mn;
532 struct list_head mn_list;
533};
534#define gem_to_amdgpu_bo(gobj) container_of((gobj), struct amdgpu_bo, gem_base)
535
536void amdgpu_gem_object_free(struct drm_gem_object *obj);
537int amdgpu_gem_object_open(struct drm_gem_object *obj,
538 struct drm_file *file_priv);
539void amdgpu_gem_object_close(struct drm_gem_object *obj,
540 struct drm_file *file_priv);
541unsigned long amdgpu_gem_timeout(uint64_t timeout_ns);
542struct sg_table *amdgpu_gem_prime_get_sg_table(struct drm_gem_object *obj);
543struct drm_gem_object *amdgpu_gem_prime_import_sg_table(struct drm_device *dev,
544 struct dma_buf_attachment *attach,
545 struct sg_table *sg);
546struct dma_buf *amdgpu_gem_prime_export(struct drm_device *dev,
547 struct drm_gem_object *gobj,
548 int flags);
549int amdgpu_gem_prime_pin(struct drm_gem_object *obj);
550void amdgpu_gem_prime_unpin(struct drm_gem_object *obj);
551struct reservation_object *amdgpu_gem_prime_res_obj(struct drm_gem_object *);
552void *amdgpu_gem_prime_vmap(struct drm_gem_object *obj);
553void amdgpu_gem_prime_vunmap(struct drm_gem_object *obj, void *vaddr);
554int amdgpu_gem_debugfs_init(struct amdgpu_device *adev);
555
556/* sub-allocation manager, it has to be protected by another lock.
557 * By conception this is an helper for other part of the driver
558 * like the indirect buffer or semaphore, which both have their
559 * locking.
560 *
561 * Principe is simple, we keep a list of sub allocation in offset
562 * order (first entry has offset == 0, last entry has the highest
563 * offset).
564 *
565 * When allocating new object we first check if there is room at
566 * the end total_size - (last_object_offset + last_object_size) >=
567 * alloc_size. If so we allocate new object there.
568 *
569 * When there is not enough room at the end, we start waiting for
570 * each sub object until we reach object_offset+object_size >=
571 * alloc_size, this object then become the sub object we return.
572 *
573 * Alignment can't be bigger than page size.
574 *
575 * Hole are not considered for allocation to keep things simple.
576 * Assumption is that there won't be hole (all object on same
577 * alignment).
578 */
579struct amdgpu_sa_manager {
580 wait_queue_head_t wq;
581 struct amdgpu_bo *bo;
582 struct list_head *hole;
583 struct list_head flist[AMDGPU_MAX_RINGS];
584 struct list_head olist;
585 unsigned size;
586 uint64_t gpu_addr;
587 void *cpu_ptr;
588 uint32_t domain;
589 uint32_t align;
590};
591
592struct amdgpu_sa_bo;
593
594/* sub-allocation buffer */
595struct amdgpu_sa_bo {
596 struct list_head olist;
597 struct list_head flist;
598 struct amdgpu_sa_manager *manager;
599 unsigned soffset;
600 unsigned eoffset;
4ce9891e 601 struct fence *fence;
97b2e202
AD
602};
603
604/*
605 * GEM objects.
606 */
418aa0c2 607void amdgpu_gem_force_release(struct amdgpu_device *adev);
97b2e202
AD
608int amdgpu_gem_object_create(struct amdgpu_device *adev, unsigned long size,
609 int alignment, u32 initial_domain,
610 u64 flags, bool kernel,
611 struct drm_gem_object **obj);
612
613int amdgpu_mode_dumb_create(struct drm_file *file_priv,
614 struct drm_device *dev,
615 struct drm_mode_create_dumb *args);
616int amdgpu_mode_dumb_mmap(struct drm_file *filp,
617 struct drm_device *dev,
618 uint32_t handle, uint64_t *offset_p);
97b2e202
AD
619/*
620 * Synchronization
621 */
622struct amdgpu_sync {
f91b3a69 623 DECLARE_HASHTABLE(fences, 4);
3c62338c 624 struct fence *last_vm_update;
97b2e202
AD
625};
626
627void amdgpu_sync_create(struct amdgpu_sync *sync);
91e1a520
CK
628int amdgpu_sync_fence(struct amdgpu_device *adev, struct amdgpu_sync *sync,
629 struct fence *f);
97b2e202
AD
630int amdgpu_sync_resv(struct amdgpu_device *adev,
631 struct amdgpu_sync *sync,
632 struct reservation_object *resv,
633 void *owner);
e61235db 634struct fence *amdgpu_sync_get_fence(struct amdgpu_sync *sync);
f91b3a69 635int amdgpu_sync_wait(struct amdgpu_sync *sync);
8a8f0b48 636void amdgpu_sync_free(struct amdgpu_sync *sync);
257bf15a
CK
637int amdgpu_sync_init(void);
638void amdgpu_sync_fini(void);
97b2e202
AD
639
640/*
641 * GART structures, functions & helpers
642 */
643struct amdgpu_mc;
644
645#define AMDGPU_GPU_PAGE_SIZE 4096
646#define AMDGPU_GPU_PAGE_MASK (AMDGPU_GPU_PAGE_SIZE - 1)
647#define AMDGPU_GPU_PAGE_SHIFT 12
648#define AMDGPU_GPU_PAGE_ALIGN(a) (((a) + AMDGPU_GPU_PAGE_MASK) & ~AMDGPU_GPU_PAGE_MASK)
649
650struct amdgpu_gart {
651 dma_addr_t table_addr;
652 struct amdgpu_bo *robj;
653 void *ptr;
654 unsigned num_gpu_pages;
655 unsigned num_cpu_pages;
656 unsigned table_size;
657 struct page **pages;
658 dma_addr_t *pages_addr;
659 bool ready;
660 const struct amdgpu_gart_funcs *gart_funcs;
661};
662
663int amdgpu_gart_table_ram_alloc(struct amdgpu_device *adev);
664void amdgpu_gart_table_ram_free(struct amdgpu_device *adev);
665int amdgpu_gart_table_vram_alloc(struct amdgpu_device *adev);
666void amdgpu_gart_table_vram_free(struct amdgpu_device *adev);
667int amdgpu_gart_table_vram_pin(struct amdgpu_device *adev);
668void amdgpu_gart_table_vram_unpin(struct amdgpu_device *adev);
669int amdgpu_gart_init(struct amdgpu_device *adev);
670void amdgpu_gart_fini(struct amdgpu_device *adev);
671void amdgpu_gart_unbind(struct amdgpu_device *adev, unsigned offset,
672 int pages);
673int amdgpu_gart_bind(struct amdgpu_device *adev, unsigned offset,
674 int pages, struct page **pagelist,
675 dma_addr_t *dma_addr, uint32_t flags);
676
677/*
678 * GPU MC structures, functions & helpers
679 */
680struct amdgpu_mc {
681 resource_size_t aper_size;
682 resource_size_t aper_base;
683 resource_size_t agp_base;
684 /* for some chips with <= 32MB we need to lie
685 * about vram size near mc fb location */
686 u64 mc_vram_size;
687 u64 visible_vram_size;
688 u64 gtt_size;
689 u64 gtt_start;
690 u64 gtt_end;
691 u64 vram_start;
692 u64 vram_end;
693 unsigned vram_width;
694 u64 real_vram_size;
695 int vram_mtrr;
696 u64 gtt_base_align;
697 u64 mc_mask;
698 const struct firmware *fw; /* MC firmware */
699 uint32_t fw_version;
700 struct amdgpu_irq_src vm_fault;
81c59f54 701 uint32_t vram_type;
97b2e202
AD
702};
703
704/*
705 * GPU doorbell structures, functions & helpers
706 */
707typedef enum _AMDGPU_DOORBELL_ASSIGNMENT
708{
709 AMDGPU_DOORBELL_KIQ = 0x000,
710 AMDGPU_DOORBELL_HIQ = 0x001,
711 AMDGPU_DOORBELL_DIQ = 0x002,
712 AMDGPU_DOORBELL_MEC_RING0 = 0x010,
713 AMDGPU_DOORBELL_MEC_RING1 = 0x011,
714 AMDGPU_DOORBELL_MEC_RING2 = 0x012,
715 AMDGPU_DOORBELL_MEC_RING3 = 0x013,
716 AMDGPU_DOORBELL_MEC_RING4 = 0x014,
717 AMDGPU_DOORBELL_MEC_RING5 = 0x015,
718 AMDGPU_DOORBELL_MEC_RING6 = 0x016,
719 AMDGPU_DOORBELL_MEC_RING7 = 0x017,
720 AMDGPU_DOORBELL_GFX_RING0 = 0x020,
721 AMDGPU_DOORBELL_sDMA_ENGINE0 = 0x1E0,
722 AMDGPU_DOORBELL_sDMA_ENGINE1 = 0x1E1,
723 AMDGPU_DOORBELL_IH = 0x1E8,
724 AMDGPU_DOORBELL_MAX_ASSIGNMENT = 0x3FF,
725 AMDGPU_DOORBELL_INVALID = 0xFFFF
726} AMDGPU_DOORBELL_ASSIGNMENT;
727
728struct amdgpu_doorbell {
729 /* doorbell mmio */
730 resource_size_t base;
731 resource_size_t size;
732 u32 __iomem *ptr;
733 u32 num_doorbells; /* Number of doorbells actually reserved for amdgpu. */
734};
735
736void amdgpu_doorbell_get_kfd_info(struct amdgpu_device *adev,
737 phys_addr_t *aperture_base,
738 size_t *aperture_size,
739 size_t *start_offset);
740
741/*
742 * IRQS.
743 */
744
745struct amdgpu_flip_work {
746 struct work_struct flip_work;
747 struct work_struct unpin_work;
748 struct amdgpu_device *adev;
749 int crtc_id;
750 uint64_t base;
751 struct drm_pending_vblank_event *event;
752 struct amdgpu_bo *old_rbo;
1ffd2652
CK
753 struct fence *excl;
754 unsigned shared_count;
755 struct fence **shared;
c3874b75 756 struct fence_cb cb;
97b2e202
AD
757};
758
759
760/*
761 * CP & rings.
762 */
763
764struct amdgpu_ib {
765 struct amdgpu_sa_bo *sa_bo;
766 uint32_t length_dw;
767 uint64_t gpu_addr;
768 uint32_t *ptr;
364beb2c 769 struct fence *fence;
97b2e202
AD
770 struct amdgpu_user_fence *user;
771 struct amdgpu_vm *vm;
4ff37a83
CK
772 unsigned vm_id;
773 uint64_t vm_pd_addr;
3cb485f3 774 struct amdgpu_ctx *ctx;
97b2e202
AD
775 uint32_t gds_base, gds_size;
776 uint32_t gws_base, gws_size;
777 uint32_t oa_base, oa_size;
de807f81 778 uint32_t flags;
5430a3ff
CK
779 /* resulting sequence number */
780 uint64_t sequence;
97b2e202
AD
781};
782
783enum amdgpu_ring_type {
784 AMDGPU_RING_TYPE_GFX,
785 AMDGPU_RING_TYPE_COMPUTE,
786 AMDGPU_RING_TYPE_SDMA,
787 AMDGPU_RING_TYPE_UVD,
788 AMDGPU_RING_TYPE_VCE
789};
790
c1b69ed0
CZ
791extern struct amd_sched_backend_ops amdgpu_sched_ops;
792
50838c8c
CK
793int amdgpu_job_alloc(struct amdgpu_device *adev, unsigned num_ibs,
794 struct amdgpu_job **job);
d71518b5
CK
795int amdgpu_job_alloc_with_ib(struct amdgpu_device *adev, unsigned size,
796 struct amdgpu_job **job);
50838c8c 797void amdgpu_job_free(struct amdgpu_job *job);
d71518b5 798int amdgpu_job_submit(struct amdgpu_job *job, struct amdgpu_ring *ring,
2bd9ccfa
CK
799 struct amd_sched_entity *entity, void *owner,
800 struct fence **f);
3c704e93 801
97b2e202
AD
802struct amdgpu_ring {
803 struct amdgpu_device *adev;
804 const struct amdgpu_ring_funcs *funcs;
805 struct amdgpu_fence_driver fence_drv;
4f839a24 806 struct amd_gpu_scheduler sched;
97b2e202 807
176e1ab1 808 spinlock_t fence_lock;
97b2e202
AD
809 struct amdgpu_bo *ring_obj;
810 volatile uint32_t *ring;
811 unsigned rptr_offs;
812 u64 next_rptr_gpu_addr;
813 volatile u32 *next_rptr_cpu_addr;
814 unsigned wptr;
815 unsigned wptr_old;
816 unsigned ring_size;
c7e6be23 817 unsigned max_dw;
97b2e202 818 int count_dw;
97b2e202
AD
819 uint64_t gpu_addr;
820 uint32_t align_mask;
821 uint32_t ptr_mask;
822 bool ready;
823 u32 nop;
824 u32 idx;
97b2e202
AD
825 u32 me;
826 u32 pipe;
827 u32 queue;
828 struct amdgpu_bo *mqd_obj;
829 u32 doorbell_index;
830 bool use_doorbell;
831 unsigned wptr_offs;
832 unsigned next_rptr_offs;
833 unsigned fence_offs;
3cb485f3 834 struct amdgpu_ctx *current_ctx;
97b2e202
AD
835 enum amdgpu_ring_type type;
836 char name[16];
837};
838
839/*
840 * VM
841 */
842
843/* maximum number of VMIDs */
844#define AMDGPU_NUM_VM 16
845
846/* number of entries in page table */
847#define AMDGPU_VM_PTE_COUNT (1 << amdgpu_vm_block_size)
848
849/* PTBs (Page Table Blocks) need to be aligned to 32K */
850#define AMDGPU_VM_PTB_ALIGN_SIZE 32768
851#define AMDGPU_VM_PTB_ALIGN_MASK (AMDGPU_VM_PTB_ALIGN_SIZE - 1)
852#define AMDGPU_VM_PTB_ALIGN(a) (((a) + AMDGPU_VM_PTB_ALIGN_MASK) & ~AMDGPU_VM_PTB_ALIGN_MASK)
853
854#define AMDGPU_PTE_VALID (1 << 0)
855#define AMDGPU_PTE_SYSTEM (1 << 1)
856#define AMDGPU_PTE_SNOOPED (1 << 2)
857
858/* VI only */
859#define AMDGPU_PTE_EXECUTABLE (1 << 4)
860
861#define AMDGPU_PTE_READABLE (1 << 5)
862#define AMDGPU_PTE_WRITEABLE (1 << 6)
863
864/* PTE (Page Table Entry) fragment field for different page sizes */
865#define AMDGPU_PTE_FRAG_4KB (0 << 7)
866#define AMDGPU_PTE_FRAG_64KB (4 << 7)
867#define AMDGPU_LOG2_PAGES_PER_FRAG 4
868
d9c13156
CK
869/* How to programm VM fault handling */
870#define AMDGPU_VM_FAULT_STOP_NEVER 0
871#define AMDGPU_VM_FAULT_STOP_FIRST 1
872#define AMDGPU_VM_FAULT_STOP_ALWAYS 2
873
97b2e202 874struct amdgpu_vm_pt {
ee1782c3
CK
875 struct amdgpu_bo_list_entry entry;
876 uint64_t addr;
97b2e202
AD
877};
878
879struct amdgpu_vm_id {
4ff37a83
CK
880 struct amdgpu_vm_manager_id *mgr_id;
881 uint64_t pd_gpu_addr;
97b2e202 882 /* last flushed PD/PT update */
4ff37a83 883 struct fence *flushed_updates;
97b2e202
AD
884};
885
886struct amdgpu_vm {
25cfc3c2
CK
887 /* tree of virtual addresses mapped */
888 spinlock_t it_lock;
97b2e202
AD
889 struct rb_root va;
890
7fc11959 891 /* protecting invalidated */
97b2e202
AD
892 spinlock_t status_lock;
893
894 /* BOs moved, but not yet updated in the PT */
895 struct list_head invalidated;
896
7fc11959
CK
897 /* BOs cleared in the PT because of a move */
898 struct list_head cleared;
899
900 /* BO mappings freed, but not yet updated in the PT */
97b2e202
AD
901 struct list_head freed;
902
903 /* contains the page directory */
904 struct amdgpu_bo *page_directory;
905 unsigned max_pde_used;
05906dec 906 struct fence *page_directory_fence;
97b2e202
AD
907
908 /* array of page tables, one for each page directory entry */
909 struct amdgpu_vm_pt *page_tables;
910
911 /* for id and flush management per ring */
912 struct amdgpu_vm_id ids[AMDGPU_MAX_RINGS];
25cfc3c2 913
81d75a30 914 /* protecting freed */
915 spinlock_t freed_lock;
2bd9ccfa
CK
916
917 /* Scheduler entity for page table updates */
918 struct amd_sched_entity entity;
97b2e202
AD
919};
920
a9a78b32
CK
921struct amdgpu_vm_manager_id {
922 struct list_head list;
923 struct fence *active;
924 atomic_long_t owner;
971fe9a9
CK
925
926 uint32_t gds_base;
927 uint32_t gds_size;
928 uint32_t gws_base;
929 uint32_t gws_size;
930 uint32_t oa_base;
931 uint32_t oa_size;
a9a78b32
CK
932};
933
97b2e202 934struct amdgpu_vm_manager {
a9a78b32 935 /* Handling of VMIDs */
8d0a7cea 936 struct mutex lock;
a9a78b32
CK
937 unsigned num_ids;
938 struct list_head ids_lru;
939 struct amdgpu_vm_manager_id ids[AMDGPU_NUM_VM];
1c16c0a7 940
8b4fb00b 941 uint32_t max_pfn;
97b2e202 942 /* vram base address for page table entry */
8b4fb00b 943 u64 vram_base_offset;
97b2e202 944 /* is vm enabled? */
8b4fb00b 945 bool enabled;
97b2e202
AD
946 /* vm pte handling */
947 const struct amdgpu_vm_pte_funcs *vm_pte_funcs;
2d55e45a
CK
948 struct amdgpu_ring *vm_pte_rings[AMDGPU_MAX_RINGS];
949 unsigned vm_pte_num_rings;
950 atomic_t vm_pte_next_ring;
97b2e202
AD
951};
952
a9a78b32 953void amdgpu_vm_manager_init(struct amdgpu_device *adev);
ea89f8c9 954void amdgpu_vm_manager_fini(struct amdgpu_device *adev);
8b4fb00b
CK
955int amdgpu_vm_init(struct amdgpu_device *adev, struct amdgpu_vm *vm);
956void amdgpu_vm_fini(struct amdgpu_device *adev, struct amdgpu_vm *vm);
56467ebf
CK
957void amdgpu_vm_get_pd_bo(struct amdgpu_vm *vm,
958 struct list_head *validated,
959 struct amdgpu_bo_list_entry *entry);
ee1782c3 960void amdgpu_vm_get_pt_bos(struct amdgpu_vm *vm, struct list_head *duplicates);
eceb8a15
CK
961void amdgpu_vm_move_pt_bos_in_lru(struct amdgpu_device *adev,
962 struct amdgpu_vm *vm);
8b4fb00b 963int amdgpu_vm_grab_id(struct amdgpu_vm *vm, struct amdgpu_ring *ring,
4ff37a83
CK
964 struct amdgpu_sync *sync, struct fence *fence,
965 unsigned *vm_id, uint64_t *vm_pd_addr);
8b4fb00b 966void amdgpu_vm_flush(struct amdgpu_ring *ring,
cffadc83
CK
967 unsigned vm_id, uint64_t pd_addr,
968 uint32_t gds_base, uint32_t gds_size,
969 uint32_t gws_base, uint32_t gws_size,
970 uint32_t oa_base, uint32_t oa_size);
971fe9a9 971void amdgpu_vm_reset_id(struct amdgpu_device *adev, unsigned vm_id);
b07c9d2a 972uint64_t amdgpu_vm_map_gart(const dma_addr_t *pages_addr, uint64_t addr);
8b4fb00b
CK
973int amdgpu_vm_update_page_directory(struct amdgpu_device *adev,
974 struct amdgpu_vm *vm);
975int amdgpu_vm_clear_freed(struct amdgpu_device *adev,
976 struct amdgpu_vm *vm);
977int amdgpu_vm_clear_invalids(struct amdgpu_device *adev, struct amdgpu_vm *vm,
978 struct amdgpu_sync *sync);
979int amdgpu_vm_bo_update(struct amdgpu_device *adev,
980 struct amdgpu_bo_va *bo_va,
981 struct ttm_mem_reg *mem);
982void amdgpu_vm_bo_invalidate(struct amdgpu_device *adev,
983 struct amdgpu_bo *bo);
984struct amdgpu_bo_va *amdgpu_vm_bo_find(struct amdgpu_vm *vm,
985 struct amdgpu_bo *bo);
986struct amdgpu_bo_va *amdgpu_vm_bo_add(struct amdgpu_device *adev,
987 struct amdgpu_vm *vm,
988 struct amdgpu_bo *bo);
989int amdgpu_vm_bo_map(struct amdgpu_device *adev,
990 struct amdgpu_bo_va *bo_va,
991 uint64_t addr, uint64_t offset,
992 uint64_t size, uint32_t flags);
993int amdgpu_vm_bo_unmap(struct amdgpu_device *adev,
994 struct amdgpu_bo_va *bo_va,
995 uint64_t addr);
996void amdgpu_vm_bo_rmv(struct amdgpu_device *adev,
997 struct amdgpu_bo_va *bo_va);
8b4fb00b 998
97b2e202
AD
999/*
1000 * context related structures
1001 */
1002
21c16bf6 1003struct amdgpu_ctx_ring {
91404fb2 1004 uint64_t sequence;
37cd0ca2 1005 struct fence **fences;
91404fb2 1006 struct amd_sched_entity entity;
21c16bf6
CK
1007};
1008
97b2e202 1009struct amdgpu_ctx {
0b492a4c 1010 struct kref refcount;
9cb7e5a9 1011 struct amdgpu_device *adev;
0b492a4c 1012 unsigned reset_counter;
21c16bf6 1013 spinlock_t ring_lock;
37cd0ca2 1014 struct fence **fences;
21c16bf6 1015 struct amdgpu_ctx_ring rings[AMDGPU_MAX_RINGS];
97b2e202
AD
1016};
1017
1018struct amdgpu_ctx_mgr {
0b492a4c
AD
1019 struct amdgpu_device *adev;
1020 struct mutex lock;
1021 /* protected by lock */
1022 struct idr ctx_handles;
97b2e202
AD
1023};
1024
0b492a4c
AD
1025struct amdgpu_ctx *amdgpu_ctx_get(struct amdgpu_fpriv *fpriv, uint32_t id);
1026int amdgpu_ctx_put(struct amdgpu_ctx *ctx);
1027
21c16bf6 1028uint64_t amdgpu_ctx_add_fence(struct amdgpu_ctx *ctx, struct amdgpu_ring *ring,
ce882e6d 1029 struct fence *fence);
21c16bf6
CK
1030struct fence *amdgpu_ctx_get_fence(struct amdgpu_ctx *ctx,
1031 struct amdgpu_ring *ring, uint64_t seq);
1032
0b492a4c
AD
1033int amdgpu_ctx_ioctl(struct drm_device *dev, void *data,
1034 struct drm_file *filp);
1035
efd4ccb5
CK
1036void amdgpu_ctx_mgr_init(struct amdgpu_ctx_mgr *mgr);
1037void amdgpu_ctx_mgr_fini(struct amdgpu_ctx_mgr *mgr);
0b492a4c 1038
97b2e202
AD
1039/*
1040 * file private structure
1041 */
1042
1043struct amdgpu_fpriv {
1044 struct amdgpu_vm vm;
1045 struct mutex bo_list_lock;
1046 struct idr bo_list_handles;
0b492a4c 1047 struct amdgpu_ctx_mgr ctx_mgr;
97b2e202
AD
1048};
1049
1050/*
1051 * residency list
1052 */
1053
1054struct amdgpu_bo_list {
1055 struct mutex lock;
1056 struct amdgpu_bo *gds_obj;
1057 struct amdgpu_bo *gws_obj;
1058 struct amdgpu_bo *oa_obj;
211dff55 1059 unsigned first_userptr;
97b2e202
AD
1060 unsigned num_entries;
1061 struct amdgpu_bo_list_entry *array;
1062};
1063
1064struct amdgpu_bo_list *
1065amdgpu_bo_list_get(struct amdgpu_fpriv *fpriv, int id);
636ce25c
CK
1066void amdgpu_bo_list_get_list(struct amdgpu_bo_list *list,
1067 struct list_head *validated);
97b2e202
AD
1068void amdgpu_bo_list_put(struct amdgpu_bo_list *list);
1069void amdgpu_bo_list_free(struct amdgpu_bo_list *list);
1070
1071/*
1072 * GFX stuff
1073 */
1074#include "clearstate_defs.h"
1075
1076struct amdgpu_rlc {
1077 /* for power gating */
1078 struct amdgpu_bo *save_restore_obj;
1079 uint64_t save_restore_gpu_addr;
1080 volatile uint32_t *sr_ptr;
1081 const u32 *reg_list;
1082 u32 reg_list_size;
1083 /* for clear state */
1084 struct amdgpu_bo *clear_state_obj;
1085 uint64_t clear_state_gpu_addr;
1086 volatile uint32_t *cs_ptr;
1087 const struct cs_section_def *cs_data;
1088 u32 clear_state_size;
1089 /* for cp tables */
1090 struct amdgpu_bo *cp_table_obj;
1091 uint64_t cp_table_gpu_addr;
1092 volatile uint32_t *cp_table_ptr;
1093 u32 cp_table_size;
1094};
1095
1096struct amdgpu_mec {
1097 struct amdgpu_bo *hpd_eop_obj;
1098 u64 hpd_eop_gpu_addr;
1099 u32 num_pipe;
1100 u32 num_mec;
1101 u32 num_queue;
1102};
1103
1104/*
1105 * GPU scratch registers structures, functions & helpers
1106 */
1107struct amdgpu_scratch {
1108 unsigned num_reg;
1109 uint32_t reg_base;
1110 bool free[32];
1111 uint32_t reg[32];
1112};
1113
1114/*
1115 * GFX configurations
1116 */
1117struct amdgpu_gca_config {
1118 unsigned max_shader_engines;
1119 unsigned max_tile_pipes;
1120 unsigned max_cu_per_sh;
1121 unsigned max_sh_per_se;
1122 unsigned max_backends_per_se;
1123 unsigned max_texture_channel_caches;
1124 unsigned max_gprs;
1125 unsigned max_gs_threads;
1126 unsigned max_hw_contexts;
1127 unsigned sc_prim_fifo_size_frontend;
1128 unsigned sc_prim_fifo_size_backend;
1129 unsigned sc_hiz_tile_fifo_size;
1130 unsigned sc_earlyz_tile_fifo_size;
1131
1132 unsigned num_tile_pipes;
1133 unsigned backend_enable_mask;
1134 unsigned mem_max_burst_length_bytes;
1135 unsigned mem_row_size_in_kb;
1136 unsigned shader_engine_tile_size;
1137 unsigned num_gpus;
1138 unsigned multi_gpu_tile_size;
1139 unsigned mc_arb_ramcfg;
1140 unsigned gb_addr_config;
8f8e00c1 1141 unsigned num_rbs;
97b2e202
AD
1142
1143 uint32_t tile_mode_array[32];
1144 uint32_t macrotile_mode_array[16];
1145};
1146
1147struct amdgpu_gfx {
1148 struct mutex gpu_clock_mutex;
1149 struct amdgpu_gca_config config;
1150 struct amdgpu_rlc rlc;
1151 struct amdgpu_mec mec;
1152 struct amdgpu_scratch scratch;
1153 const struct firmware *me_fw; /* ME firmware */
1154 uint32_t me_fw_version;
1155 const struct firmware *pfp_fw; /* PFP firmware */
1156 uint32_t pfp_fw_version;
1157 const struct firmware *ce_fw; /* CE firmware */
1158 uint32_t ce_fw_version;
1159 const struct firmware *rlc_fw; /* RLC firmware */
1160 uint32_t rlc_fw_version;
1161 const struct firmware *mec_fw; /* MEC firmware */
1162 uint32_t mec_fw_version;
1163 const struct firmware *mec2_fw; /* MEC2 firmware */
1164 uint32_t mec2_fw_version;
02558a00
KW
1165 uint32_t me_feature_version;
1166 uint32_t ce_feature_version;
1167 uint32_t pfp_feature_version;
351643d7
JZ
1168 uint32_t rlc_feature_version;
1169 uint32_t mec_feature_version;
1170 uint32_t mec2_feature_version;
97b2e202
AD
1171 struct amdgpu_ring gfx_ring[AMDGPU_MAX_GFX_RINGS];
1172 unsigned num_gfx_rings;
1173 struct amdgpu_ring compute_ring[AMDGPU_MAX_COMPUTE_RINGS];
1174 unsigned num_compute_rings;
1175 struct amdgpu_irq_src eop_irq;
1176 struct amdgpu_irq_src priv_reg_irq;
1177 struct amdgpu_irq_src priv_inst_irq;
1178 /* gfx status */
1179 uint32_t gfx_current_status;
a101a899
KW
1180 /* ce ram size*/
1181 unsigned ce_ram_size;
97b2e202
AD
1182};
1183
b07c60c0 1184int amdgpu_ib_get(struct amdgpu_device *adev, struct amdgpu_vm *vm,
97b2e202
AD
1185 unsigned size, struct amdgpu_ib *ib);
1186void amdgpu_ib_free(struct amdgpu_device *adev, struct amdgpu_ib *ib);
b07c60c0 1187int amdgpu_ib_schedule(struct amdgpu_ring *ring, unsigned num_ibs,
336d1f5e 1188 struct amdgpu_ib *ib, struct fence *last_vm_update,
ec72b800 1189 struct fence **f);
97b2e202
AD
1190int amdgpu_ib_pool_init(struct amdgpu_device *adev);
1191void amdgpu_ib_pool_fini(struct amdgpu_device *adev);
1192int amdgpu_ib_ring_tests(struct amdgpu_device *adev);
97b2e202 1193int amdgpu_ring_alloc(struct amdgpu_ring *ring, unsigned ndw);
edff0e28 1194void amdgpu_ring_insert_nop(struct amdgpu_ring *ring, uint32_t count);
9e5d5309 1195void amdgpu_ring_generic_pad_ib(struct amdgpu_ring *ring, struct amdgpu_ib *ib);
97b2e202 1196void amdgpu_ring_commit(struct amdgpu_ring *ring);
97b2e202 1197void amdgpu_ring_undo(struct amdgpu_ring *ring);
97b2e202
AD
1198unsigned amdgpu_ring_backup(struct amdgpu_ring *ring,
1199 uint32_t **data);
1200int amdgpu_ring_restore(struct amdgpu_ring *ring,
1201 unsigned size, uint32_t *data);
1202int amdgpu_ring_init(struct amdgpu_device *adev, struct amdgpu_ring *ring,
1203 unsigned ring_size, u32 nop, u32 align_mask,
1204 struct amdgpu_irq_src *irq_src, unsigned irq_type,
1205 enum amdgpu_ring_type ring_type);
1206void amdgpu_ring_fini(struct amdgpu_ring *ring);
8120b61f 1207struct amdgpu_ring *amdgpu_ring_from_fence(struct fence *f);
97b2e202
AD
1208
1209/*
1210 * CS.
1211 */
1212struct amdgpu_cs_chunk {
1213 uint32_t chunk_id;
1214 uint32_t length_dw;
1215 uint32_t *kdata;
97b2e202
AD
1216};
1217
1218struct amdgpu_cs_parser {
1219 struct amdgpu_device *adev;
1220 struct drm_file *filp;
3cb485f3 1221 struct amdgpu_ctx *ctx;
c3cca41e 1222
97b2e202
AD
1223 /* chunks */
1224 unsigned nchunks;
1225 struct amdgpu_cs_chunk *chunks;
97b2e202 1226
50838c8c
CK
1227 /* scheduler job object */
1228 struct amdgpu_job *job;
97b2e202 1229
c3cca41e
CK
1230 /* buffer objects */
1231 struct ww_acquire_ctx ticket;
1232 struct amdgpu_bo_list *bo_list;
1233 struct amdgpu_bo_list_entry vm_pd;
1234 struct list_head validated;
1235 struct fence *fence;
1236 uint64_t bytes_moved_threshold;
1237 uint64_t bytes_moved;
97b2e202
AD
1238
1239 /* user fence */
91acbeb6 1240 struct amdgpu_bo_list_entry uf_entry;
97b2e202
AD
1241};
1242
bb977d37
CZ
1243struct amdgpu_job {
1244 struct amd_sched_job base;
1245 struct amdgpu_device *adev;
b07c60c0 1246 struct amdgpu_ring *ring;
e86f9cee 1247 struct amdgpu_sync sync;
bb977d37
CZ
1248 struct amdgpu_ib *ibs;
1249 uint32_t num_ibs;
e2840221 1250 void *owner;
bb977d37 1251 struct amdgpu_user_fence uf;
bb977d37 1252};
a6db8a33
JZ
1253#define to_amdgpu_job(sched_job) \
1254 container_of((sched_job), struct amdgpu_job, base)
bb977d37 1255
7270f839
CK
1256static inline u32 amdgpu_get_ib_value(struct amdgpu_cs_parser *p,
1257 uint32_t ib_idx, int idx)
97b2e202 1258{
50838c8c 1259 return p->job->ibs[ib_idx].ptr[idx];
97b2e202
AD
1260}
1261
7270f839
CK
1262static inline void amdgpu_set_ib_value(struct amdgpu_cs_parser *p,
1263 uint32_t ib_idx, int idx,
1264 uint32_t value)
1265{
50838c8c 1266 p->job->ibs[ib_idx].ptr[idx] = value;
7270f839
CK
1267}
1268
97b2e202
AD
1269/*
1270 * Writeback
1271 */
1272#define AMDGPU_MAX_WB 1024 /* Reserve at most 1024 WB slots for amdgpu-owned rings. */
1273
1274struct amdgpu_wb {
1275 struct amdgpu_bo *wb_obj;
1276 volatile uint32_t *wb;
1277 uint64_t gpu_addr;
1278 u32 num_wb; /* Number of wb slots actually reserved for amdgpu. */
1279 unsigned long used[DIV_ROUND_UP(AMDGPU_MAX_WB, BITS_PER_LONG)];
1280};
1281
1282int amdgpu_wb_get(struct amdgpu_device *adev, u32 *wb);
1283void amdgpu_wb_free(struct amdgpu_device *adev, u32 wb);
1284
97b2e202 1285
97b2e202
AD
1286
1287enum amdgpu_int_thermal_type {
1288 THERMAL_TYPE_NONE,
1289 THERMAL_TYPE_EXTERNAL,
1290 THERMAL_TYPE_EXTERNAL_GPIO,
1291 THERMAL_TYPE_RV6XX,
1292 THERMAL_TYPE_RV770,
1293 THERMAL_TYPE_ADT7473_WITH_INTERNAL,
1294 THERMAL_TYPE_EVERGREEN,
1295 THERMAL_TYPE_SUMO,
1296 THERMAL_TYPE_NI,
1297 THERMAL_TYPE_SI,
1298 THERMAL_TYPE_EMC2103_WITH_INTERNAL,
1299 THERMAL_TYPE_CI,
1300 THERMAL_TYPE_KV,
1301};
1302
1303enum amdgpu_dpm_auto_throttle_src {
1304 AMDGPU_DPM_AUTO_THROTTLE_SRC_THERMAL,
1305 AMDGPU_DPM_AUTO_THROTTLE_SRC_EXTERNAL
1306};
1307
1308enum amdgpu_dpm_event_src {
1309 AMDGPU_DPM_EVENT_SRC_ANALOG = 0,
1310 AMDGPU_DPM_EVENT_SRC_EXTERNAL = 1,
1311 AMDGPU_DPM_EVENT_SRC_DIGITAL = 2,
1312 AMDGPU_DPM_EVENT_SRC_ANALOG_OR_EXTERNAL = 3,
1313 AMDGPU_DPM_EVENT_SRC_DIGIAL_OR_EXTERNAL = 4
1314};
1315
1316#define AMDGPU_MAX_VCE_LEVELS 6
1317
1318enum amdgpu_vce_level {
1319 AMDGPU_VCE_LEVEL_AC_ALL = 0, /* AC, All cases */
1320 AMDGPU_VCE_LEVEL_DC_EE = 1, /* DC, entropy encoding */
1321 AMDGPU_VCE_LEVEL_DC_LL_LOW = 2, /* DC, low latency queue, res <= 720 */
1322 AMDGPU_VCE_LEVEL_DC_LL_HIGH = 3, /* DC, low latency queue, 1080 >= res > 720 */
1323 AMDGPU_VCE_LEVEL_DC_GP_LOW = 4, /* DC, general purpose queue, res <= 720 */
1324 AMDGPU_VCE_LEVEL_DC_GP_HIGH = 5, /* DC, general purpose queue, 1080 >= res > 720 */
1325};
1326
1327struct amdgpu_ps {
1328 u32 caps; /* vbios flags */
1329 u32 class; /* vbios flags */
1330 u32 class2; /* vbios flags */
1331 /* UVD clocks */
1332 u32 vclk;
1333 u32 dclk;
1334 /* VCE clocks */
1335 u32 evclk;
1336 u32 ecclk;
1337 bool vce_active;
1338 enum amdgpu_vce_level vce_level;
1339 /* asic priv */
1340 void *ps_priv;
1341};
1342
1343struct amdgpu_dpm_thermal {
1344 /* thermal interrupt work */
1345 struct work_struct work;
1346 /* low temperature threshold */
1347 int min_temp;
1348 /* high temperature threshold */
1349 int max_temp;
1350 /* was last interrupt low to high or high to low */
1351 bool high_to_low;
1352 /* interrupt source */
1353 struct amdgpu_irq_src irq;
1354};
1355
1356enum amdgpu_clk_action
1357{
1358 AMDGPU_SCLK_UP = 1,
1359 AMDGPU_SCLK_DOWN
1360};
1361
1362struct amdgpu_blacklist_clocks
1363{
1364 u32 sclk;
1365 u32 mclk;
1366 enum amdgpu_clk_action action;
1367};
1368
1369struct amdgpu_clock_and_voltage_limits {
1370 u32 sclk;
1371 u32 mclk;
1372 u16 vddc;
1373 u16 vddci;
1374};
1375
1376struct amdgpu_clock_array {
1377 u32 count;
1378 u32 *values;
1379};
1380
1381struct amdgpu_clock_voltage_dependency_entry {
1382 u32 clk;
1383 u16 v;
1384};
1385
1386struct amdgpu_clock_voltage_dependency_table {
1387 u32 count;
1388 struct amdgpu_clock_voltage_dependency_entry *entries;
1389};
1390
1391union amdgpu_cac_leakage_entry {
1392 struct {
1393 u16 vddc;
1394 u32 leakage;
1395 };
1396 struct {
1397 u16 vddc1;
1398 u16 vddc2;
1399 u16 vddc3;
1400 };
1401};
1402
1403struct amdgpu_cac_leakage_table {
1404 u32 count;
1405 union amdgpu_cac_leakage_entry *entries;
1406};
1407
1408struct amdgpu_phase_shedding_limits_entry {
1409 u16 voltage;
1410 u32 sclk;
1411 u32 mclk;
1412};
1413
1414struct amdgpu_phase_shedding_limits_table {
1415 u32 count;
1416 struct amdgpu_phase_shedding_limits_entry *entries;
1417};
1418
1419struct amdgpu_uvd_clock_voltage_dependency_entry {
1420 u32 vclk;
1421 u32 dclk;
1422 u16 v;
1423};
1424
1425struct amdgpu_uvd_clock_voltage_dependency_table {
1426 u8 count;
1427 struct amdgpu_uvd_clock_voltage_dependency_entry *entries;
1428};
1429
1430struct amdgpu_vce_clock_voltage_dependency_entry {
1431 u32 ecclk;
1432 u32 evclk;
1433 u16 v;
1434};
1435
1436struct amdgpu_vce_clock_voltage_dependency_table {
1437 u8 count;
1438 struct amdgpu_vce_clock_voltage_dependency_entry *entries;
1439};
1440
1441struct amdgpu_ppm_table {
1442 u8 ppm_design;
1443 u16 cpu_core_number;
1444 u32 platform_tdp;
1445 u32 small_ac_platform_tdp;
1446 u32 platform_tdc;
1447 u32 small_ac_platform_tdc;
1448 u32 apu_tdp;
1449 u32 dgpu_tdp;
1450 u32 dgpu_ulv_power;
1451 u32 tj_max;
1452};
1453
1454struct amdgpu_cac_tdp_table {
1455 u16 tdp;
1456 u16 configurable_tdp;
1457 u16 tdc;
1458 u16 battery_power_limit;
1459 u16 small_power_limit;
1460 u16 low_cac_leakage;
1461 u16 high_cac_leakage;
1462 u16 maximum_power_delivery_limit;
1463};
1464
1465struct amdgpu_dpm_dynamic_state {
1466 struct amdgpu_clock_voltage_dependency_table vddc_dependency_on_sclk;
1467 struct amdgpu_clock_voltage_dependency_table vddci_dependency_on_mclk;
1468 struct amdgpu_clock_voltage_dependency_table vddc_dependency_on_mclk;
1469 struct amdgpu_clock_voltage_dependency_table mvdd_dependency_on_mclk;
1470 struct amdgpu_clock_voltage_dependency_table vddc_dependency_on_dispclk;
1471 struct amdgpu_uvd_clock_voltage_dependency_table uvd_clock_voltage_dependency_table;
1472 struct amdgpu_vce_clock_voltage_dependency_table vce_clock_voltage_dependency_table;
1473 struct amdgpu_clock_voltage_dependency_table samu_clock_voltage_dependency_table;
1474 struct amdgpu_clock_voltage_dependency_table acp_clock_voltage_dependency_table;
1475 struct amdgpu_clock_voltage_dependency_table vddgfx_dependency_on_sclk;
1476 struct amdgpu_clock_array valid_sclk_values;
1477 struct amdgpu_clock_array valid_mclk_values;
1478 struct amdgpu_clock_and_voltage_limits max_clock_voltage_on_dc;
1479 struct amdgpu_clock_and_voltage_limits max_clock_voltage_on_ac;
1480 u32 mclk_sclk_ratio;
1481 u32 sclk_mclk_delta;
1482 u16 vddc_vddci_delta;
1483 u16 min_vddc_for_pcie_gen2;
1484 struct amdgpu_cac_leakage_table cac_leakage_table;
1485 struct amdgpu_phase_shedding_limits_table phase_shedding_limits_table;
1486 struct amdgpu_ppm_table *ppm_table;
1487 struct amdgpu_cac_tdp_table *cac_tdp_table;
1488};
1489
1490struct amdgpu_dpm_fan {
1491 u16 t_min;
1492 u16 t_med;
1493 u16 t_high;
1494 u16 pwm_min;
1495 u16 pwm_med;
1496 u16 pwm_high;
1497 u8 t_hyst;
1498 u32 cycle_delay;
1499 u16 t_max;
1500 u8 control_mode;
1501 u16 default_max_fan_pwm;
1502 u16 default_fan_output_sensitivity;
1503 u16 fan_output_sensitivity;
1504 bool ucode_fan_control;
1505};
1506
1507enum amdgpu_pcie_gen {
1508 AMDGPU_PCIE_GEN1 = 0,
1509 AMDGPU_PCIE_GEN2 = 1,
1510 AMDGPU_PCIE_GEN3 = 2,
1511 AMDGPU_PCIE_GEN_INVALID = 0xffff
1512};
1513
1514enum amdgpu_dpm_forced_level {
1515 AMDGPU_DPM_FORCED_LEVEL_AUTO = 0,
1516 AMDGPU_DPM_FORCED_LEVEL_LOW = 1,
1517 AMDGPU_DPM_FORCED_LEVEL_HIGH = 2,
f3898ea1 1518 AMDGPU_DPM_FORCED_LEVEL_MANUAL = 3,
97b2e202
AD
1519};
1520
1521struct amdgpu_vce_state {
1522 /* vce clocks */
1523 u32 evclk;
1524 u32 ecclk;
1525 /* gpu clocks */
1526 u32 sclk;
1527 u32 mclk;
1528 u8 clk_idx;
1529 u8 pstate;
1530};
1531
1532struct amdgpu_dpm_funcs {
1533 int (*get_temperature)(struct amdgpu_device *adev);
1534 int (*pre_set_power_state)(struct amdgpu_device *adev);
1535 int (*set_power_state)(struct amdgpu_device *adev);
1536 void (*post_set_power_state)(struct amdgpu_device *adev);
1537 void (*display_configuration_changed)(struct amdgpu_device *adev);
1538 u32 (*get_sclk)(struct amdgpu_device *adev, bool low);
1539 u32 (*get_mclk)(struct amdgpu_device *adev, bool low);
1540 void (*print_power_state)(struct amdgpu_device *adev, struct amdgpu_ps *ps);
1541 void (*debugfs_print_current_performance_level)(struct amdgpu_device *adev, struct seq_file *m);
1542 int (*force_performance_level)(struct amdgpu_device *adev, enum amdgpu_dpm_forced_level level);
1543 bool (*vblank_too_short)(struct amdgpu_device *adev);
1544 void (*powergate_uvd)(struct amdgpu_device *adev, bool gate);
b7a07769 1545 void (*powergate_vce)(struct amdgpu_device *adev, bool gate);
97b2e202
AD
1546 void (*enable_bapm)(struct amdgpu_device *adev, bool enable);
1547 void (*set_fan_control_mode)(struct amdgpu_device *adev, u32 mode);
1548 u32 (*get_fan_control_mode)(struct amdgpu_device *adev);
1549 int (*set_fan_speed_percent)(struct amdgpu_device *adev, u32 speed);
1550 int (*get_fan_speed_percent)(struct amdgpu_device *adev, u32 *speed);
1551};
1552
1553struct amdgpu_dpm {
1554 struct amdgpu_ps *ps;
1555 /* number of valid power states */
1556 int num_ps;
1557 /* current power state that is active */
1558 struct amdgpu_ps *current_ps;
1559 /* requested power state */
1560 struct amdgpu_ps *requested_ps;
1561 /* boot up power state */
1562 struct amdgpu_ps *boot_ps;
1563 /* default uvd power state */
1564 struct amdgpu_ps *uvd_ps;
1565 /* vce requirements */
1566 struct amdgpu_vce_state vce_states[AMDGPU_MAX_VCE_LEVELS];
1567 enum amdgpu_vce_level vce_level;
3a2c788d
RZ
1568 enum amd_pm_state_type state;
1569 enum amd_pm_state_type user_state;
97b2e202
AD
1570 u32 platform_caps;
1571 u32 voltage_response_time;
1572 u32 backbias_response_time;
1573 void *priv;
1574 u32 new_active_crtcs;
1575 int new_active_crtc_count;
1576 u32 current_active_crtcs;
1577 int current_active_crtc_count;
1578 struct amdgpu_dpm_dynamic_state dyn_state;
1579 struct amdgpu_dpm_fan fan;
1580 u32 tdp_limit;
1581 u32 near_tdp_limit;
1582 u32 near_tdp_limit_adjusted;
1583 u32 sq_ramping_threshold;
1584 u32 cac_leakage;
1585 u16 tdp_od_limit;
1586 u32 tdp_adjustment;
1587 u16 load_line_slope;
1588 bool power_control;
1589 bool ac_power;
1590 /* special states active */
1591 bool thermal_active;
1592 bool uvd_active;
1593 bool vce_active;
1594 /* thermal handling */
1595 struct amdgpu_dpm_thermal thermal;
1596 /* forced levels */
1597 enum amdgpu_dpm_forced_level forced_level;
1598};
1599
1600struct amdgpu_pm {
1601 struct mutex mutex;
97b2e202
AD
1602 u32 current_sclk;
1603 u32 current_mclk;
1604 u32 default_sclk;
1605 u32 default_mclk;
1606 struct amdgpu_i2c_chan *i2c_bus;
1607 /* internal thermal controller on rv6xx+ */
1608 enum amdgpu_int_thermal_type int_thermal_type;
1609 struct device *int_hwmon_dev;
1610 /* fan control parameters */
1611 bool no_fan;
1612 u8 fan_pulses_per_revolution;
1613 u8 fan_min_rpm;
1614 u8 fan_max_rpm;
1615 /* dpm */
1616 bool dpm_enabled;
c86f5ebf 1617 bool sysfs_initialized;
97b2e202
AD
1618 struct amdgpu_dpm dpm;
1619 const struct firmware *fw; /* SMC firmware */
1620 uint32_t fw_version;
1621 const struct amdgpu_dpm_funcs *funcs;
d0dd7f0c
AD
1622 uint32_t pcie_gen_mask;
1623 uint32_t pcie_mlw_mask;
7fb72a1f 1624 struct amd_pp_display_configuration pm_display_cfg;/* set by DAL */
97b2e202
AD
1625};
1626
d0dd7f0c
AD
1627void amdgpu_get_pcie_info(struct amdgpu_device *adev);
1628
97b2e202
AD
1629/*
1630 * UVD
1631 */
1632#define AMDGPU_MAX_UVD_HANDLES 10
1633#define AMDGPU_UVD_STACK_SIZE (1024*1024)
1634#define AMDGPU_UVD_HEAP_SIZE (1024*1024)
1635#define AMDGPU_UVD_FIRMWARE_OFFSET 256
1636
1637struct amdgpu_uvd {
1638 struct amdgpu_bo *vcpu_bo;
1639 void *cpu_addr;
1640 uint64_t gpu_addr;
97b2e202
AD
1641 atomic_t handles[AMDGPU_MAX_UVD_HANDLES];
1642 struct drm_file *filp[AMDGPU_MAX_UVD_HANDLES];
1643 struct delayed_work idle_work;
1644 const struct firmware *fw; /* UVD firmware */
1645 struct amdgpu_ring ring;
1646 struct amdgpu_irq_src irq;
1647 bool address_64_bit;
ead833ec 1648 struct amd_sched_entity entity;
97b2e202
AD
1649};
1650
1651/*
1652 * VCE
1653 */
1654#define AMDGPU_MAX_VCE_HANDLES 16
97b2e202
AD
1655#define AMDGPU_VCE_FIRMWARE_OFFSET 256
1656
6a585777
AD
1657#define AMDGPU_VCE_HARVEST_VCE0 (1 << 0)
1658#define AMDGPU_VCE_HARVEST_VCE1 (1 << 1)
1659
97b2e202
AD
1660struct amdgpu_vce {
1661 struct amdgpu_bo *vcpu_bo;
1662 uint64_t gpu_addr;
1663 unsigned fw_version;
1664 unsigned fb_version;
1665 atomic_t handles[AMDGPU_MAX_VCE_HANDLES];
1666 struct drm_file *filp[AMDGPU_MAX_VCE_HANDLES];
f1689ec1 1667 uint32_t img_size[AMDGPU_MAX_VCE_HANDLES];
97b2e202
AD
1668 struct delayed_work idle_work;
1669 const struct firmware *fw; /* VCE firmware */
1670 struct amdgpu_ring ring[AMDGPU_MAX_VCE_RINGS];
1671 struct amdgpu_irq_src irq;
6a585777 1672 unsigned harvest_config;
c594989c 1673 struct amd_sched_entity entity;
97b2e202
AD
1674};
1675
1676/*
1677 * SDMA
1678 */
c113ea1c 1679struct amdgpu_sdma_instance {
97b2e202
AD
1680 /* SDMA firmware */
1681 const struct firmware *fw;
1682 uint32_t fw_version;
cfa2104f 1683 uint32_t feature_version;
97b2e202
AD
1684
1685 struct amdgpu_ring ring;
18111de0 1686 bool burst_nop;
97b2e202
AD
1687};
1688
c113ea1c
AD
1689struct amdgpu_sdma {
1690 struct amdgpu_sdma_instance instance[AMDGPU_MAX_SDMA_INSTANCES];
1691 struct amdgpu_irq_src trap_irq;
1692 struct amdgpu_irq_src illegal_inst_irq;
1693 int num_instances;
1694};
1695
97b2e202
AD
1696/*
1697 * Firmware
1698 */
1699struct amdgpu_firmware {
1700 struct amdgpu_firmware_info ucode[AMDGPU_UCODE_ID_MAXIMUM];
1701 bool smu_load;
1702 struct amdgpu_bo *fw_buf;
1703 unsigned int fw_size;
1704};
1705
1706/*
1707 * Benchmarking
1708 */
1709void amdgpu_benchmark(struct amdgpu_device *adev, int test_number);
1710
1711
1712/*
1713 * Testing
1714 */
1715void amdgpu_test_moves(struct amdgpu_device *adev);
1716void amdgpu_test_ring_sync(struct amdgpu_device *adev,
1717 struct amdgpu_ring *cpA,
1718 struct amdgpu_ring *cpB);
1719void amdgpu_test_syncing(struct amdgpu_device *adev);
1720
1721/*
1722 * MMU Notifier
1723 */
1724#if defined(CONFIG_MMU_NOTIFIER)
1725int amdgpu_mn_register(struct amdgpu_bo *bo, unsigned long addr);
1726void amdgpu_mn_unregister(struct amdgpu_bo *bo);
1727#else
1d1106b0 1728static inline int amdgpu_mn_register(struct amdgpu_bo *bo, unsigned long addr)
97b2e202
AD
1729{
1730 return -ENODEV;
1731}
1d1106b0 1732static inline void amdgpu_mn_unregister(struct amdgpu_bo *bo) {}
97b2e202
AD
1733#endif
1734
1735/*
1736 * Debugfs
1737 */
1738struct amdgpu_debugfs {
1739 struct drm_info_list *files;
1740 unsigned num_files;
1741};
1742
1743int amdgpu_debugfs_add_files(struct amdgpu_device *adev,
1744 struct drm_info_list *files,
1745 unsigned nfiles);
1746int amdgpu_debugfs_fence_init(struct amdgpu_device *adev);
1747
1748#if defined(CONFIG_DEBUG_FS)
1749int amdgpu_debugfs_init(struct drm_minor *minor);
1750void amdgpu_debugfs_cleanup(struct drm_minor *minor);
1751#endif
1752
1753/*
1754 * amdgpu smumgr functions
1755 */
1756struct amdgpu_smumgr_funcs {
1757 int (*check_fw_load_finish)(struct amdgpu_device *adev, uint32_t fwtype);
1758 int (*request_smu_load_fw)(struct amdgpu_device *adev);
1759 int (*request_smu_specific_fw)(struct amdgpu_device *adev, uint32_t fwtype);
1760};
1761
1762/*
1763 * amdgpu smumgr
1764 */
1765struct amdgpu_smumgr {
1766 struct amdgpu_bo *toc_buf;
1767 struct amdgpu_bo *smu_buf;
1768 /* asic priv smu data */
1769 void *priv;
1770 spinlock_t smu_lock;
1771 /* smumgr functions */
1772 const struct amdgpu_smumgr_funcs *smumgr_funcs;
1773 /* ucode loading complete flag */
1774 uint32_t fw_flags;
1775};
1776
1777/*
1778 * ASIC specific register table accessible by UMD
1779 */
1780struct amdgpu_allowed_register_entry {
1781 uint32_t reg_offset;
1782 bool untouched;
1783 bool grbm_indexed;
1784};
1785
1786struct amdgpu_cu_info {
1787 uint32_t number; /* total active CU number */
1788 uint32_t ao_cu_mask;
1789 uint32_t bitmap[4][4];
1790};
1791
1792
1793/*
1794 * ASIC specific functions.
1795 */
1796struct amdgpu_asic_funcs {
1797 bool (*read_disabled_bios)(struct amdgpu_device *adev);
7946b878
AD
1798 bool (*read_bios_from_rom)(struct amdgpu_device *adev,
1799 u8 *bios, u32 length_bytes);
97b2e202
AD
1800 int (*read_register)(struct amdgpu_device *adev, u32 se_num,
1801 u32 sh_num, u32 reg_offset, u32 *value);
1802 void (*set_vga_state)(struct amdgpu_device *adev, bool state);
1803 int (*reset)(struct amdgpu_device *adev);
1804 /* wait for mc_idle */
1805 int (*wait_for_mc_idle)(struct amdgpu_device *adev);
1806 /* get the reference clock */
1807 u32 (*get_xclk)(struct amdgpu_device *adev);
1808 /* get the gpu clock counter */
1809 uint64_t (*get_gpu_clock_counter)(struct amdgpu_device *adev);
1810 int (*get_cu_info)(struct amdgpu_device *adev, struct amdgpu_cu_info *info);
1811 /* MM block clocks */
1812 int (*set_uvd_clocks)(struct amdgpu_device *adev, u32 vclk, u32 dclk);
1813 int (*set_vce_clocks)(struct amdgpu_device *adev, u32 evclk, u32 ecclk);
1814};
1815
1816/*
1817 * IOCTL.
1818 */
1819int amdgpu_gem_create_ioctl(struct drm_device *dev, void *data,
1820 struct drm_file *filp);
1821int amdgpu_bo_list_ioctl(struct drm_device *dev, void *data,
1822 struct drm_file *filp);
1823
1824int amdgpu_gem_info_ioctl(struct drm_device *dev, void *data,
1825 struct drm_file *filp);
1826int amdgpu_gem_userptr_ioctl(struct drm_device *dev, void *data,
1827 struct drm_file *filp);
1828int amdgpu_gem_mmap_ioctl(struct drm_device *dev, void *data,
1829 struct drm_file *filp);
1830int amdgpu_gem_wait_idle_ioctl(struct drm_device *dev, void *data,
1831 struct drm_file *filp);
1832int amdgpu_gem_va_ioctl(struct drm_device *dev, void *data,
1833 struct drm_file *filp);
1834int amdgpu_gem_op_ioctl(struct drm_device *dev, void *data,
1835 struct drm_file *filp);
1836int amdgpu_cs_ioctl(struct drm_device *dev, void *data, struct drm_file *filp);
1837int amdgpu_cs_wait_ioctl(struct drm_device *dev, void *data, struct drm_file *filp);
1838
1839int amdgpu_gem_metadata_ioctl(struct drm_device *dev, void *data,
1840 struct drm_file *filp);
1841
1842/* VRAM scratch page for HDP bug, default vram page */
1843struct amdgpu_vram_scratch {
1844 struct amdgpu_bo *robj;
1845 volatile uint32_t *ptr;
1846 u64 gpu_addr;
1847};
1848
1849/*
1850 * ACPI
1851 */
1852struct amdgpu_atif_notification_cfg {
1853 bool enabled;
1854 int command_code;
1855};
1856
1857struct amdgpu_atif_notifications {
1858 bool display_switch;
1859 bool expansion_mode_change;
1860 bool thermal_state;
1861 bool forced_power_state;
1862 bool system_power_state;
1863 bool display_conf_change;
1864 bool px_gfx_switch;
1865 bool brightness_change;
1866 bool dgpu_display_event;
1867};
1868
1869struct amdgpu_atif_functions {
1870 bool system_params;
1871 bool sbios_requests;
1872 bool select_active_disp;
1873 bool lid_state;
1874 bool get_tv_standard;
1875 bool set_tv_standard;
1876 bool get_panel_expansion_mode;
1877 bool set_panel_expansion_mode;
1878 bool temperature_change;
1879 bool graphics_device_types;
1880};
1881
1882struct amdgpu_atif {
1883 struct amdgpu_atif_notifications notifications;
1884 struct amdgpu_atif_functions functions;
1885 struct amdgpu_atif_notification_cfg notification_cfg;
1886 struct amdgpu_encoder *encoder_for_bl;
1887};
1888
1889struct amdgpu_atcs_functions {
1890 bool get_ext_state;
1891 bool pcie_perf_req;
1892 bool pcie_dev_rdy;
1893 bool pcie_bus_width;
1894};
1895
1896struct amdgpu_atcs {
1897 struct amdgpu_atcs_functions functions;
1898};
1899
d03846af
CZ
1900/*
1901 * CGS
1902 */
1903void *amdgpu_cgs_create_device(struct amdgpu_device *adev);
1904void amdgpu_cgs_destroy_device(void *cgs_device);
1905
1906
a8fe58ce
MB
1907/*
1908 * CGS
1909 */
1910void *amdgpu_cgs_create_device(struct amdgpu_device *adev);
1911void amdgpu_cgs_destroy_device(void *cgs_device);
1912
1913
7e471e6f
AD
1914/* GPU virtualization */
1915struct amdgpu_virtualization {
1916 bool supports_sr_iov;
1917};
1918
97b2e202
AD
1919/*
1920 * Core structure, functions and helpers.
1921 */
1922typedef uint32_t (*amdgpu_rreg_t)(struct amdgpu_device*, uint32_t);
1923typedef void (*amdgpu_wreg_t)(struct amdgpu_device*, uint32_t, uint32_t);
1924
1925typedef uint32_t (*amdgpu_block_rreg_t)(struct amdgpu_device*, uint32_t, uint32_t);
1926typedef void (*amdgpu_block_wreg_t)(struct amdgpu_device*, uint32_t, uint32_t, uint32_t);
1927
8faf0e08
AD
1928struct amdgpu_ip_block_status {
1929 bool valid;
1930 bool sw;
1931 bool hw;
1932};
1933
97b2e202
AD
1934struct amdgpu_device {
1935 struct device *dev;
1936 struct drm_device *ddev;
1937 struct pci_dev *pdev;
97b2e202 1938
a8fe58ce
MB
1939#ifdef CONFIG_DRM_AMD_ACP
1940 struct amdgpu_acp acp;
1941#endif
1942
97b2e202 1943 /* ASIC */
2f7d10b3 1944 enum amd_asic_type asic_type;
97b2e202
AD
1945 uint32_t family;
1946 uint32_t rev_id;
1947 uint32_t external_rev_id;
1948 unsigned long flags;
1949 int usec_timeout;
1950 const struct amdgpu_asic_funcs *asic_funcs;
1951 bool shutdown;
1952 bool suspend;
1953 bool need_dma32;
1954 bool accel_working;
97b2e202
AD
1955 struct work_struct reset_work;
1956 struct notifier_block acpi_nb;
1957 struct amdgpu_i2c_chan *i2c_bus[AMDGPU_MAX_I2C_BUS];
1958 struct amdgpu_debugfs debugfs[AMDGPU_DEBUGFS_MAX_COMPONENTS];
1959 unsigned debugfs_count;
1960#if defined(CONFIG_DEBUG_FS)
1961 struct dentry *debugfs_regs;
1962#endif
1963 struct amdgpu_atif atif;
1964 struct amdgpu_atcs atcs;
1965 struct mutex srbm_mutex;
1966 /* GRBM index mutex. Protects concurrent access to GRBM index */
1967 struct mutex grbm_idx_mutex;
1968 struct dev_pm_domain vga_pm_domain;
1969 bool have_disp_power_ref;
1970
1971 /* BIOS */
1972 uint8_t *bios;
1973 bool is_atom_bios;
1974 uint16_t bios_header_start;
1975 struct amdgpu_bo *stollen_vga_memory;
1976 uint32_t bios_scratch[AMDGPU_BIOS_NUM_SCRATCH];
1977
1978 /* Register/doorbell mmio */
1979 resource_size_t rmmio_base;
1980 resource_size_t rmmio_size;
1981 void __iomem *rmmio;
1982 /* protects concurrent MM_INDEX/DATA based register access */
1983 spinlock_t mmio_idx_lock;
1984 /* protects concurrent SMC based register access */
1985 spinlock_t smc_idx_lock;
1986 amdgpu_rreg_t smc_rreg;
1987 amdgpu_wreg_t smc_wreg;
1988 /* protects concurrent PCIE register access */
1989 spinlock_t pcie_idx_lock;
1990 amdgpu_rreg_t pcie_rreg;
1991 amdgpu_wreg_t pcie_wreg;
1992 /* protects concurrent UVD register access */
1993 spinlock_t uvd_ctx_idx_lock;
1994 amdgpu_rreg_t uvd_ctx_rreg;
1995 amdgpu_wreg_t uvd_ctx_wreg;
1996 /* protects concurrent DIDT register access */
1997 spinlock_t didt_idx_lock;
1998 amdgpu_rreg_t didt_rreg;
1999 amdgpu_wreg_t didt_wreg;
2000 /* protects concurrent ENDPOINT (audio) register access */
2001 spinlock_t audio_endpt_idx_lock;
2002 amdgpu_block_rreg_t audio_endpt_rreg;
2003 amdgpu_block_wreg_t audio_endpt_wreg;
2004 void __iomem *rio_mem;
2005 resource_size_t rio_mem_size;
2006 struct amdgpu_doorbell doorbell;
2007
2008 /* clock/pll info */
2009 struct amdgpu_clock clock;
2010
2011 /* MC */
2012 struct amdgpu_mc mc;
2013 struct amdgpu_gart gart;
2014 struct amdgpu_dummy_page dummy_page;
2015 struct amdgpu_vm_manager vm_manager;
2016
2017 /* memory management */
2018 struct amdgpu_mman mman;
97b2e202
AD
2019 struct amdgpu_vram_scratch vram_scratch;
2020 struct amdgpu_wb wb;
2021 atomic64_t vram_usage;
2022 atomic64_t vram_vis_usage;
2023 atomic64_t gtt_usage;
2024 atomic64_t num_bytes_moved;
d94aed5a 2025 atomic_t gpu_reset_counter;
97b2e202
AD
2026
2027 /* display */
2028 struct amdgpu_mode_info mode_info;
2029 struct work_struct hotplug_work;
2030 struct amdgpu_irq_src crtc_irq;
2031 struct amdgpu_irq_src pageflip_irq;
2032 struct amdgpu_irq_src hpd_irq;
2033
2034 /* rings */
97b2e202 2035 unsigned fence_context;
97b2e202
AD
2036 unsigned num_rings;
2037 struct amdgpu_ring *rings[AMDGPU_MAX_RINGS];
2038 bool ib_pool_ready;
2039 struct amdgpu_sa_manager ring_tmp_bo;
2040
2041 /* interrupts */
2042 struct amdgpu_irq irq;
2043
1f7371b2
AD
2044 /* powerplay */
2045 struct amd_powerplay powerplay;
e61710c5 2046 bool pp_enabled;
f3898ea1 2047 bool pp_force_state_enabled;
1f7371b2 2048
97b2e202
AD
2049 /* dpm */
2050 struct amdgpu_pm pm;
2051 u32 cg_flags;
2052 u32 pg_flags;
2053
2054 /* amdgpu smumgr */
2055 struct amdgpu_smumgr smu;
2056
2057 /* gfx */
2058 struct amdgpu_gfx gfx;
2059
2060 /* sdma */
c113ea1c 2061 struct amdgpu_sdma sdma;
97b2e202
AD
2062
2063 /* uvd */
97b2e202
AD
2064 struct amdgpu_uvd uvd;
2065
2066 /* vce */
2067 struct amdgpu_vce vce;
2068
2069 /* firmwares */
2070 struct amdgpu_firmware firmware;
2071
2072 /* GDS */
2073 struct amdgpu_gds gds;
2074
2075 const struct amdgpu_ip_block_version *ip_blocks;
2076 int num_ip_blocks;
8faf0e08 2077 struct amdgpu_ip_block_status *ip_block_status;
97b2e202
AD
2078 struct mutex mn_lock;
2079 DECLARE_HASHTABLE(mn_hash, 7);
2080
2081 /* tracking pinned memory */
2082 u64 vram_pin_size;
2083 u64 gart_pin_size;
130e0371
OG
2084
2085 /* amdkfd interface */
2086 struct kfd_dev *kfd;
23ca0e4e 2087
7e471e6f 2088 struct amdgpu_virtualization virtualization;
97b2e202
AD
2089};
2090
2091bool amdgpu_device_is_px(struct drm_device *dev);
2092int amdgpu_device_init(struct amdgpu_device *adev,
2093 struct drm_device *ddev,
2094 struct pci_dev *pdev,
2095 uint32_t flags);
2096void amdgpu_device_fini(struct amdgpu_device *adev);
2097int amdgpu_gpu_wait_for_idle(struct amdgpu_device *adev);
2098
2099uint32_t amdgpu_mm_rreg(struct amdgpu_device *adev, uint32_t reg,
2100 bool always_indirect);
2101void amdgpu_mm_wreg(struct amdgpu_device *adev, uint32_t reg, uint32_t v,
2102 bool always_indirect);
2103u32 amdgpu_io_rreg(struct amdgpu_device *adev, u32 reg);
2104void amdgpu_io_wreg(struct amdgpu_device *adev, u32 reg, u32 v);
2105
2106u32 amdgpu_mm_rdoorbell(struct amdgpu_device *adev, u32 index);
2107void amdgpu_mm_wdoorbell(struct amdgpu_device *adev, u32 index, u32 v);
2108
2109/*
2110 * Cast helper
2111 */
2112extern const struct fence_ops amdgpu_fence_ops;
2113static inline struct amdgpu_fence *to_amdgpu_fence(struct fence *f)
2114{
2115 struct amdgpu_fence *__f = container_of(f, struct amdgpu_fence, base);
2116
2117 if (__f->base.ops == &amdgpu_fence_ops)
2118 return __f;
2119
2120 return NULL;
2121}
2122
2123/*
2124 * Registers read & write functions.
2125 */
2126#define RREG32(reg) amdgpu_mm_rreg(adev, (reg), false)
2127#define RREG32_IDX(reg) amdgpu_mm_rreg(adev, (reg), true)
2128#define DREG32(reg) printk(KERN_INFO "REGISTER: " #reg " : 0x%08X\n", amdgpu_mm_rreg(adev, (reg), false))
2129#define WREG32(reg, v) amdgpu_mm_wreg(adev, (reg), (v), false)
2130#define WREG32_IDX(reg, v) amdgpu_mm_wreg(adev, (reg), (v), true)
2131#define REG_SET(FIELD, v) (((v) << FIELD##_SHIFT) & FIELD##_MASK)
2132#define REG_GET(FIELD, v) (((v) << FIELD##_SHIFT) & FIELD##_MASK)
2133#define RREG32_PCIE(reg) adev->pcie_rreg(adev, (reg))
2134#define WREG32_PCIE(reg, v) adev->pcie_wreg(adev, (reg), (v))
2135#define RREG32_SMC(reg) adev->smc_rreg(adev, (reg))
2136#define WREG32_SMC(reg, v) adev->smc_wreg(adev, (reg), (v))
2137#define RREG32_UVD_CTX(reg) adev->uvd_ctx_rreg(adev, (reg))
2138#define WREG32_UVD_CTX(reg, v) adev->uvd_ctx_wreg(adev, (reg), (v))
2139#define RREG32_DIDT(reg) adev->didt_rreg(adev, (reg))
2140#define WREG32_DIDT(reg, v) adev->didt_wreg(adev, (reg), (v))
2141#define RREG32_AUDIO_ENDPT(block, reg) adev->audio_endpt_rreg(adev, (block), (reg))
2142#define WREG32_AUDIO_ENDPT(block, reg, v) adev->audio_endpt_wreg(adev, (block), (reg), (v))
2143#define WREG32_P(reg, val, mask) \
2144 do { \
2145 uint32_t tmp_ = RREG32(reg); \
2146 tmp_ &= (mask); \
2147 tmp_ |= ((val) & ~(mask)); \
2148 WREG32(reg, tmp_); \
2149 } while (0)
2150#define WREG32_AND(reg, and) WREG32_P(reg, 0, and)
2151#define WREG32_OR(reg, or) WREG32_P(reg, or, ~(or))
2152#define WREG32_PLL_P(reg, val, mask) \
2153 do { \
2154 uint32_t tmp_ = RREG32_PLL(reg); \
2155 tmp_ &= (mask); \
2156 tmp_ |= ((val) & ~(mask)); \
2157 WREG32_PLL(reg, tmp_); \
2158 } while (0)
2159#define DREG32_SYS(sqf, adev, reg) seq_printf((sqf), #reg " : 0x%08X\n", amdgpu_mm_rreg((adev), (reg), false))
2160#define RREG32_IO(reg) amdgpu_io_rreg(adev, (reg))
2161#define WREG32_IO(reg, v) amdgpu_io_wreg(adev, (reg), (v))
2162
2163#define RDOORBELL32(index) amdgpu_mm_rdoorbell(adev, (index))
2164#define WDOORBELL32(index, v) amdgpu_mm_wdoorbell(adev, (index), (v))
2165
2166#define REG_FIELD_SHIFT(reg, field) reg##__##field##__SHIFT
2167#define REG_FIELD_MASK(reg, field) reg##__##field##_MASK
2168
2169#define REG_SET_FIELD(orig_val, reg, field, field_val) \
2170 (((orig_val) & ~REG_FIELD_MASK(reg, field)) | \
2171 (REG_FIELD_MASK(reg, field) & ((field_val) << REG_FIELD_SHIFT(reg, field))))
2172
2173#define REG_GET_FIELD(value, reg, field) \
2174 (((value) & REG_FIELD_MASK(reg, field)) >> REG_FIELD_SHIFT(reg, field))
2175
2176/*
2177 * BIOS helpers.
2178 */
2179#define RBIOS8(i) (adev->bios[i])
2180#define RBIOS16(i) (RBIOS8(i) | (RBIOS8((i)+1) << 8))
2181#define RBIOS32(i) ((RBIOS16(i)) | (RBIOS16((i)+2) << 16))
2182
2183/*
2184 * RING helpers.
2185 */
2186static inline void amdgpu_ring_write(struct amdgpu_ring *ring, uint32_t v)
2187{
2188 if (ring->count_dw <= 0)
86c2b790 2189 DRM_ERROR("amdgpu: writing more dwords to the ring than expected!\n");
97b2e202
AD
2190 ring->ring[ring->wptr++] = v;
2191 ring->wptr &= ring->ptr_mask;
2192 ring->count_dw--;
97b2e202
AD
2193}
2194
c113ea1c
AD
2195static inline struct amdgpu_sdma_instance *
2196amdgpu_get_sdma_instance(struct amdgpu_ring *ring)
4b2f7e2c
JZ
2197{
2198 struct amdgpu_device *adev = ring->adev;
2199 int i;
2200
c113ea1c
AD
2201 for (i = 0; i < adev->sdma.num_instances; i++)
2202 if (&adev->sdma.instance[i].ring == ring)
4b2f7e2c
JZ
2203 break;
2204
2205 if (i < AMDGPU_MAX_SDMA_INSTANCES)
c113ea1c 2206 return &adev->sdma.instance[i];
4b2f7e2c
JZ
2207 else
2208 return NULL;
2209}
2210
97b2e202
AD
2211/*
2212 * ASICs macro.
2213 */
2214#define amdgpu_asic_set_vga_state(adev, state) (adev)->asic_funcs->set_vga_state((adev), (state))
2215#define amdgpu_asic_reset(adev) (adev)->asic_funcs->reset((adev))
2216#define amdgpu_asic_wait_for_mc_idle(adev) (adev)->asic_funcs->wait_for_mc_idle((adev))
2217#define amdgpu_asic_get_xclk(adev) (adev)->asic_funcs->get_xclk((adev))
2218#define amdgpu_asic_set_uvd_clocks(adev, v, d) (adev)->asic_funcs->set_uvd_clocks((adev), (v), (d))
2219#define amdgpu_asic_set_vce_clocks(adev, ev, ec) (adev)->asic_funcs->set_vce_clocks((adev), (ev), (ec))
2220#define amdgpu_asic_get_gpu_clock_counter(adev) (adev)->asic_funcs->get_gpu_clock_counter((adev))
2221#define amdgpu_asic_read_disabled_bios(adev) (adev)->asic_funcs->read_disabled_bios((adev))
7946b878 2222#define amdgpu_asic_read_bios_from_rom(adev, b, l) (adev)->asic_funcs->read_bios_from_rom((adev), (b), (l))
97b2e202
AD
2223#define amdgpu_asic_read_register(adev, se, sh, offset, v)((adev)->asic_funcs->read_register((adev), (se), (sh), (offset), (v)))
2224#define amdgpu_asic_get_cu_info(adev, info) (adev)->asic_funcs->get_cu_info((adev), (info))
2225#define amdgpu_gart_flush_gpu_tlb(adev, vmid) (adev)->gart.gart_funcs->flush_gpu_tlb((adev), (vmid))
2226#define amdgpu_gart_set_pte_pde(adev, pt, idx, addr, flags) (adev)->gart.gart_funcs->set_pte_pde((adev), (pt), (idx), (addr), (flags))
2227#define amdgpu_vm_copy_pte(adev, ib, pe, src, count) ((adev)->vm_manager.vm_pte_funcs->copy_pte((ib), (pe), (src), (count)))
b07c9d2a 2228#define amdgpu_vm_write_pte(adev, ib, pa, pe, addr, count, incr, flags) ((adev)->vm_manager.vm_pte_funcs->write_pte((ib), (pa), (pe), (addr), (count), (incr), (flags)))
97b2e202 2229#define amdgpu_vm_set_pte_pde(adev, ib, pe, addr, count, incr, flags) ((adev)->vm_manager.vm_pte_funcs->set_pte_pde((ib), (pe), (addr), (count), (incr), (flags)))
97b2e202
AD
2230#define amdgpu_ring_parse_cs(r, p, ib) ((r)->funcs->parse_cs((p), (ib)))
2231#define amdgpu_ring_test_ring(r) (r)->funcs->test_ring((r))
2232#define amdgpu_ring_test_ib(r) (r)->funcs->test_ib((r))
97b2e202
AD
2233#define amdgpu_ring_get_rptr(r) (r)->funcs->get_rptr((r))
2234#define amdgpu_ring_get_wptr(r) (r)->funcs->get_wptr((r))
2235#define amdgpu_ring_set_wptr(r) (r)->funcs->set_wptr((r))
2236#define amdgpu_ring_emit_ib(r, ib) (r)->funcs->emit_ib((r), (ib))
2237#define amdgpu_ring_emit_vm_flush(r, vmid, addr) (r)->funcs->emit_vm_flush((r), (vmid), (addr))
890ee23f 2238#define amdgpu_ring_emit_fence(r, addr, seq, flags) (r)->funcs->emit_fence((r), (addr), (seq), (flags))
97b2e202 2239#define amdgpu_ring_emit_gds_switch(r, v, db, ds, wb, ws, ab, as) (r)->funcs->emit_gds_switch((r), (v), (db), (ds), (wb), (ws), (ab), (as))
d2edb07b 2240#define amdgpu_ring_emit_hdp_flush(r) (r)->funcs->emit_hdp_flush((r))
11afbde8 2241#define amdgpu_ring_emit_hdp_invalidate(r) (r)->funcs->emit_hdp_invalidate((r))
9e5d5309 2242#define amdgpu_ring_pad_ib(r, ib) ((r)->funcs->pad_ib((r), (ib)))
97b2e202
AD
2243#define amdgpu_ih_get_wptr(adev) (adev)->irq.ih_funcs->get_wptr((adev))
2244#define amdgpu_ih_decode_iv(adev, iv) (adev)->irq.ih_funcs->decode_iv((adev), (iv))
2245#define amdgpu_ih_set_rptr(adev) (adev)->irq.ih_funcs->set_rptr((adev))
2246#define amdgpu_display_set_vga_render_state(adev, r) (adev)->mode_info.funcs->set_vga_render_state((adev), (r))
2247#define amdgpu_display_vblank_get_counter(adev, crtc) (adev)->mode_info.funcs->vblank_get_counter((adev), (crtc))
2248#define amdgpu_display_vblank_wait(adev, crtc) (adev)->mode_info.funcs->vblank_wait((adev), (crtc))
2249#define amdgpu_display_is_display_hung(adev) (adev)->mode_info.funcs->is_display_hung((adev))
2250#define amdgpu_display_backlight_set_level(adev, e, l) (adev)->mode_info.funcs->backlight_set_level((e), (l))
2251#define amdgpu_display_backlight_get_level(adev, e) (adev)->mode_info.funcs->backlight_get_level((e))
2252#define amdgpu_display_hpd_sense(adev, h) (adev)->mode_info.funcs->hpd_sense((adev), (h))
2253#define amdgpu_display_hpd_set_polarity(adev, h) (adev)->mode_info.funcs->hpd_set_polarity((adev), (h))
2254#define amdgpu_display_hpd_get_gpio_reg(adev) (adev)->mode_info.funcs->hpd_get_gpio_reg((adev))
2255#define amdgpu_display_bandwidth_update(adev) (adev)->mode_info.funcs->bandwidth_update((adev))
2256#define amdgpu_display_page_flip(adev, crtc, base) (adev)->mode_info.funcs->page_flip((adev), (crtc), (base))
2257#define amdgpu_display_page_flip_get_scanoutpos(adev, crtc, vbl, pos) (adev)->mode_info.funcs->page_flip_get_scanoutpos((adev), (crtc), (vbl), (pos))
2258#define amdgpu_display_add_encoder(adev, e, s, c) (adev)->mode_info.funcs->add_encoder((adev), (e), (s), (c))
2259#define amdgpu_display_add_connector(adev, ci, sd, ct, ib, coi, h, r) (adev)->mode_info.funcs->add_connector((adev), (ci), (sd), (ct), (ib), (coi), (h), (r))
2260#define amdgpu_display_stop_mc_access(adev, s) (adev)->mode_info.funcs->stop_mc_access((adev), (s))
2261#define amdgpu_display_resume_mc_access(adev, s) (adev)->mode_info.funcs->resume_mc_access((adev), (s))
c7ae72c0 2262#define amdgpu_emit_copy_buffer(adev, ib, s, d, b) (adev)->mman.buffer_funcs->emit_copy_buffer((ib), (s), (d), (b))
6e7a3840 2263#define amdgpu_emit_fill_buffer(adev, ib, s, d, b) (adev)->mman.buffer_funcs->emit_fill_buffer((ib), (s), (d), (b))
97b2e202
AD
2264#define amdgpu_dpm_pre_set_power_state(adev) (adev)->pm.funcs->pre_set_power_state((adev))
2265#define amdgpu_dpm_set_power_state(adev) (adev)->pm.funcs->set_power_state((adev))
2266#define amdgpu_dpm_post_set_power_state(adev) (adev)->pm.funcs->post_set_power_state((adev))
2267#define amdgpu_dpm_display_configuration_changed(adev) (adev)->pm.funcs->display_configuration_changed((adev))
97b2e202 2268#define amdgpu_dpm_print_power_state(adev, ps) (adev)->pm.funcs->print_power_state((adev), (ps))
97b2e202 2269#define amdgpu_dpm_vblank_too_short(adev) (adev)->pm.funcs->vblank_too_short((adev))
97b2e202 2270#define amdgpu_dpm_enable_bapm(adev, e) (adev)->pm.funcs->enable_bapm((adev), (e))
3af76f23
RZ
2271
2272#define amdgpu_dpm_get_temperature(adev) \
4b5ece24 2273 ((adev)->pp_enabled ? \
e61710c5 2274 (adev)->powerplay.pp_funcs->get_temperature((adev)->powerplay.pp_handle) : \
4b5ece24 2275 (adev)->pm.funcs->get_temperature((adev)))
3af76f23
RZ
2276
2277#define amdgpu_dpm_set_fan_control_mode(adev, m) \
4b5ece24 2278 ((adev)->pp_enabled ? \
e61710c5 2279 (adev)->powerplay.pp_funcs->set_fan_control_mode((adev)->powerplay.pp_handle, (m)) : \
4b5ece24 2280 (adev)->pm.funcs->set_fan_control_mode((adev), (m)))
3af76f23
RZ
2281
2282#define amdgpu_dpm_get_fan_control_mode(adev) \
4b5ece24 2283 ((adev)->pp_enabled ? \
e61710c5 2284 (adev)->powerplay.pp_funcs->get_fan_control_mode((adev)->powerplay.pp_handle) : \
4b5ece24 2285 (adev)->pm.funcs->get_fan_control_mode((adev)))
3af76f23
RZ
2286
2287#define amdgpu_dpm_set_fan_speed_percent(adev, s) \
4b5ece24 2288 ((adev)->pp_enabled ? \
e61710c5 2289 (adev)->powerplay.pp_funcs->set_fan_speed_percent((adev)->powerplay.pp_handle, (s)) : \
4b5ece24 2290 (adev)->pm.funcs->set_fan_speed_percent((adev), (s)))
3af76f23
RZ
2291
2292#define amdgpu_dpm_get_fan_speed_percent(adev, s) \
4b5ece24 2293 ((adev)->pp_enabled ? \
e61710c5 2294 (adev)->powerplay.pp_funcs->get_fan_speed_percent((adev)->powerplay.pp_handle, (s)) : \
4b5ece24 2295 (adev)->pm.funcs->get_fan_speed_percent((adev), (s)))
97b2e202 2296
1b5708ff 2297#define amdgpu_dpm_get_sclk(adev, l) \
4b5ece24 2298 ((adev)->pp_enabled ? \
e61710c5 2299 (adev)->powerplay.pp_funcs->get_sclk((adev)->powerplay.pp_handle, (l)) : \
4b5ece24 2300 (adev)->pm.funcs->get_sclk((adev), (l)))
1b5708ff
RZ
2301
2302#define amdgpu_dpm_get_mclk(adev, l) \
4b5ece24 2303 ((adev)->pp_enabled ? \
e61710c5 2304 (adev)->powerplay.pp_funcs->get_mclk((adev)->powerplay.pp_handle, (l)) : \
4b5ece24 2305 (adev)->pm.funcs->get_mclk((adev), (l)))
1b5708ff
RZ
2306
2307
2308#define amdgpu_dpm_force_performance_level(adev, l) \
4b5ece24 2309 ((adev)->pp_enabled ? \
e61710c5 2310 (adev)->powerplay.pp_funcs->force_performance_level((adev)->powerplay.pp_handle, (l)) : \
4b5ece24 2311 (adev)->pm.funcs->force_performance_level((adev), (l)))
1b5708ff
RZ
2312
2313#define amdgpu_dpm_powergate_uvd(adev, g) \
4b5ece24 2314 ((adev)->pp_enabled ? \
e61710c5 2315 (adev)->powerplay.pp_funcs->powergate_uvd((adev)->powerplay.pp_handle, (g)) : \
4b5ece24 2316 (adev)->pm.funcs->powergate_uvd((adev), (g)))
1b5708ff
RZ
2317
2318#define amdgpu_dpm_powergate_vce(adev, g) \
4b5ece24 2319 ((adev)->pp_enabled ? \
e61710c5 2320 (adev)->powerplay.pp_funcs->powergate_vce((adev)->powerplay.pp_handle, (g)) : \
4b5ece24 2321 (adev)->pm.funcs->powergate_vce((adev), (g)))
1b5708ff
RZ
2322
2323#define amdgpu_dpm_debugfs_print_current_performance_level(adev, m) \
4b5ece24 2324 ((adev)->pp_enabled ? \
e61710c5 2325 (adev)->powerplay.pp_funcs->print_current_performance_level((adev)->powerplay.pp_handle, (m)) : \
4b5ece24 2326 (adev)->pm.funcs->debugfs_print_current_performance_level((adev), (m)))
1b5708ff
RZ
2327
2328#define amdgpu_dpm_get_current_power_state(adev) \
e61710c5 2329 (adev)->powerplay.pp_funcs->get_current_power_state((adev)->powerplay.pp_handle)
1b5708ff
RZ
2330
2331#define amdgpu_dpm_get_performance_level(adev) \
e61710c5 2332 (adev)->powerplay.pp_funcs->get_performance_level((adev)->powerplay.pp_handle)
1b5708ff 2333
f3898ea1
EH
2334#define amdgpu_dpm_get_pp_num_states(adev, data) \
2335 (adev)->powerplay.pp_funcs->get_pp_num_states((adev)->powerplay.pp_handle, data)
2336
2337#define amdgpu_dpm_get_pp_table(adev, table) \
2338 (adev)->powerplay.pp_funcs->get_pp_table((adev)->powerplay.pp_handle, table)
2339
2340#define amdgpu_dpm_set_pp_table(adev, buf, size) \
2341 (adev)->powerplay.pp_funcs->set_pp_table((adev)->powerplay.pp_handle, buf, size)
2342
2343#define amdgpu_dpm_print_clock_levels(adev, type, buf) \
2344 (adev)->powerplay.pp_funcs->print_clock_levels((adev)->powerplay.pp_handle, type, buf)
2345
2346#define amdgpu_dpm_force_clock_level(adev, type, level) \
2347 (adev)->powerplay.pp_funcs->force_clock_level((adev)->powerplay.pp_handle, type, level)
2348
e61710c5 2349#define amdgpu_dpm_dispatch_task(adev, event_id, input, output) \
1b5708ff 2350 (adev)->powerplay.pp_funcs->dispatch_tasks((adev)->powerplay.pp_handle, (event_id), (input), (output))
97b2e202
AD
2351
2352#define amdgpu_gds_switch(adev, r, v, d, w, a) (adev)->gds.funcs->patch_gds_switch((r), (v), (d), (w), (a))
2353
2354/* Common functions */
2355int amdgpu_gpu_reset(struct amdgpu_device *adev);
2356void amdgpu_pci_config_reset(struct amdgpu_device *adev);
2357bool amdgpu_card_posted(struct amdgpu_device *adev);
2358void amdgpu_update_display_priority(struct amdgpu_device *adev);
d5fc5e82 2359
97b2e202
AD
2360int amdgpu_cs_parser_init(struct amdgpu_cs_parser *p, void *data);
2361int amdgpu_cs_get_ring(struct amdgpu_device *adev, u32 ip_type,
2362 u32 ip_instance, u32 ring,
2363 struct amdgpu_ring **out_ring);
2364void amdgpu_ttm_placement_from_domain(struct amdgpu_bo *rbo, u32 domain);
2365bool amdgpu_ttm_bo_is_amdgpu_bo(struct ttm_buffer_object *bo);
2366int amdgpu_ttm_tt_set_userptr(struct ttm_tt *ttm, uint64_t addr,
2367 uint32_t flags);
cc325d19 2368struct mm_struct *amdgpu_ttm_tt_get_usermm(struct ttm_tt *ttm);
d7006964
CK
2369bool amdgpu_ttm_tt_affect_userptr(struct ttm_tt *ttm, unsigned long start,
2370 unsigned long end);
97b2e202
AD
2371bool amdgpu_ttm_tt_is_readonly(struct ttm_tt *ttm);
2372uint32_t amdgpu_ttm_tt_pte_flags(struct amdgpu_device *adev, struct ttm_tt *ttm,
2373 struct ttm_mem_reg *mem);
2374void amdgpu_vram_location(struct amdgpu_device *adev, struct amdgpu_mc *mc, u64 base);
2375void amdgpu_gtt_location(struct amdgpu_device *adev, struct amdgpu_mc *mc);
2376void amdgpu_ttm_set_active_vram_size(struct amdgpu_device *adev, u64 size);
2377void amdgpu_program_register_sequence(struct amdgpu_device *adev,
2378 const u32 *registers,
2379 const u32 array_size);
2380
2381bool amdgpu_device_is_px(struct drm_device *dev);
2382/* atpx handler */
2383#if defined(CONFIG_VGA_SWITCHEROO)
2384void amdgpu_register_atpx_handler(void);
2385void amdgpu_unregister_atpx_handler(void);
2386#else
2387static inline void amdgpu_register_atpx_handler(void) {}
2388static inline void amdgpu_unregister_atpx_handler(void) {}
2389#endif
2390
2391/*
2392 * KMS
2393 */
2394extern const struct drm_ioctl_desc amdgpu_ioctls_kms[];
2395extern int amdgpu_max_kms_ioctl;
2396
2397int amdgpu_driver_load_kms(struct drm_device *dev, unsigned long flags);
2398int amdgpu_driver_unload_kms(struct drm_device *dev);
2399void amdgpu_driver_lastclose_kms(struct drm_device *dev);
2400int amdgpu_driver_open_kms(struct drm_device *dev, struct drm_file *file_priv);
2401void amdgpu_driver_postclose_kms(struct drm_device *dev,
2402 struct drm_file *file_priv);
2403void amdgpu_driver_preclose_kms(struct drm_device *dev,
2404 struct drm_file *file_priv);
2405int amdgpu_suspend_kms(struct drm_device *dev, bool suspend, bool fbcon);
2406int amdgpu_resume_kms(struct drm_device *dev, bool resume, bool fbcon);
88e72717
TR
2407u32 amdgpu_get_vblank_counter_kms(struct drm_device *dev, unsigned int pipe);
2408int amdgpu_enable_vblank_kms(struct drm_device *dev, unsigned int pipe);
2409void amdgpu_disable_vblank_kms(struct drm_device *dev, unsigned int pipe);
2410int amdgpu_get_vblank_timestamp_kms(struct drm_device *dev, unsigned int pipe,
97b2e202
AD
2411 int *max_error,
2412 struct timeval *vblank_time,
2413 unsigned flags);
2414long amdgpu_kms_compat_ioctl(struct file *filp, unsigned int cmd,
2415 unsigned long arg);
2416
97b2e202
AD
2417/*
2418 * functions used by amdgpu_encoder.c
2419 */
2420struct amdgpu_afmt_acr {
2421 u32 clock;
2422
2423 int n_32khz;
2424 int cts_32khz;
2425
2426 int n_44_1khz;
2427 int cts_44_1khz;
2428
2429 int n_48khz;
2430 int cts_48khz;
2431
2432};
2433
2434struct amdgpu_afmt_acr amdgpu_afmt_acr(uint32_t clock);
2435
2436/* amdgpu_acpi.c */
2437#if defined(CONFIG_ACPI)
2438int amdgpu_acpi_init(struct amdgpu_device *adev);
2439void amdgpu_acpi_fini(struct amdgpu_device *adev);
2440bool amdgpu_acpi_is_pcie_performance_request_supported(struct amdgpu_device *adev);
2441int amdgpu_acpi_pcie_performance_request(struct amdgpu_device *adev,
2442 u8 perf_req, bool advertise);
2443int amdgpu_acpi_pcie_notify_device_ready(struct amdgpu_device *adev);
2444#else
2445static inline int amdgpu_acpi_init(struct amdgpu_device *adev) { return 0; }
2446static inline void amdgpu_acpi_fini(struct amdgpu_device *adev) { }
2447#endif
2448
2449struct amdgpu_bo_va_mapping *
2450amdgpu_cs_find_mapping(struct amdgpu_cs_parser *parser,
2451 uint64_t addr, struct amdgpu_bo **bo);
2452
2453#include "amdgpu_object.h"
2454
2455#endif