]> git.proxmox.com Git - mirror_ubuntu-hirsute-kernel.git/blame - drivers/gpu/drm/amd/amdgpu/amdgpu.h
drm/ttm: add ttm_bo_move_to_lru_tail function v2
[mirror_ubuntu-hirsute-kernel.git] / drivers / gpu / drm / amd / amdgpu / amdgpu.h
CommitLineData
97b2e202
AD
1/*
2 * Copyright 2008 Advanced Micro Devices, Inc.
3 * Copyright 2008 Red Hat Inc.
4 * Copyright 2009 Jerome Glisse.
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the "Software"),
8 * to deal in the Software without restriction, including without limitation
9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 * and/or sell copies of the Software, and to permit persons to whom the
11 * Software is furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
20 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
21 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
22 * OTHER DEALINGS IN THE SOFTWARE.
23 *
24 * Authors: Dave Airlie
25 * Alex Deucher
26 * Jerome Glisse
27 */
28#ifndef __AMDGPU_H__
29#define __AMDGPU_H__
30
31#include <linux/atomic.h>
32#include <linux/wait.h>
33#include <linux/list.h>
34#include <linux/kref.h>
35#include <linux/interval_tree.h>
36#include <linux/hashtable.h>
37#include <linux/fence.h>
38
39#include <ttm/ttm_bo_api.h>
40#include <ttm/ttm_bo_driver.h>
41#include <ttm/ttm_placement.h>
42#include <ttm/ttm_module.h>
43#include <ttm/ttm_execbuf_util.h>
44
d03846af 45#include <drm/drmP.h>
97b2e202 46#include <drm/drm_gem.h>
7e5a547f 47#include <drm/amdgpu_drm.h>
97b2e202 48
5fc3aeeb 49#include "amd_shared.h"
97b2e202
AD
50#include "amdgpu_mode.h"
51#include "amdgpu_ih.h"
52#include "amdgpu_irq.h"
53#include "amdgpu_ucode.h"
54#include "amdgpu_gds.h"
1f7371b2 55#include "amd_powerplay.h"
97b2e202 56
b80d8475
AD
57#include "gpu_scheduler.h"
58
97b2e202
AD
59/*
60 * Modules parameters.
61 */
62extern int amdgpu_modeset;
63extern int amdgpu_vram_limit;
64extern int amdgpu_gart_size;
65extern int amdgpu_benchmarking;
66extern int amdgpu_testing;
67extern int amdgpu_audio;
68extern int amdgpu_disp_priority;
69extern int amdgpu_hw_i2c;
70extern int amdgpu_pcie_gen2;
71extern int amdgpu_msi;
72extern int amdgpu_lockup_timeout;
73extern int amdgpu_dpm;
74extern int amdgpu_smc_load_fw;
75extern int amdgpu_aspm;
76extern int amdgpu_runtime_pm;
77extern int amdgpu_hard_reset;
78extern unsigned amdgpu_ip_block_mask;
79extern int amdgpu_bapm;
80extern int amdgpu_deep_color;
81extern int amdgpu_vm_size;
82extern int amdgpu_vm_block_size;
d9c13156 83extern int amdgpu_vm_fault_stop;
b495bd3a 84extern int amdgpu_vm_debug;
b80d8475 85extern int amdgpu_enable_scheduler;
1333f723 86extern int amdgpu_sched_jobs;
4afcb303 87extern int amdgpu_sched_hw_submission;
3daea9e3 88extern int amdgpu_enable_semaphores;
1f7371b2 89extern int amdgpu_powerplay;
97b2e202 90
4b559c90 91#define AMDGPU_WAIT_IDLE_TIMEOUT_IN_MS 3000
97b2e202
AD
92#define AMDGPU_MAX_USEC_TIMEOUT 100000 /* 100 ms */
93#define AMDGPU_FENCE_JIFFIES_TIMEOUT (HZ / 2)
94/* AMDGPU_IB_POOL_SIZE must be a power of 2 */
95#define AMDGPU_IB_POOL_SIZE 16
96#define AMDGPU_DEBUGFS_MAX_COMPONENTS 32
97#define AMDGPUFB_CONN_LIMIT 4
98#define AMDGPU_BIOS_NUM_SCRATCH 8
99
97b2e202
AD
100/* max number of rings */
101#define AMDGPU_MAX_RINGS 16
102#define AMDGPU_MAX_GFX_RINGS 1
103#define AMDGPU_MAX_COMPUTE_RINGS 8
104#define AMDGPU_MAX_VCE_RINGS 2
105
36f523a7
JZ
106/* max number of IP instances */
107#define AMDGPU_MAX_SDMA_INSTANCES 2
108
97b2e202
AD
109/* number of hw syncs before falling back on blocking */
110#define AMDGPU_NUM_SYNCS 4
111
112/* hardcode that limit for now */
113#define AMDGPU_VA_RESERVED_SIZE (8 << 20)
114
115/* hard reset data */
116#define AMDGPU_ASIC_RESET_DATA 0x39d5e86b
117
118/* reset flags */
119#define AMDGPU_RESET_GFX (1 << 0)
120#define AMDGPU_RESET_COMPUTE (1 << 1)
121#define AMDGPU_RESET_DMA (1 << 2)
122#define AMDGPU_RESET_CP (1 << 3)
123#define AMDGPU_RESET_GRBM (1 << 4)
124#define AMDGPU_RESET_DMA1 (1 << 5)
125#define AMDGPU_RESET_RLC (1 << 6)
126#define AMDGPU_RESET_SEM (1 << 7)
127#define AMDGPU_RESET_IH (1 << 8)
128#define AMDGPU_RESET_VMC (1 << 9)
129#define AMDGPU_RESET_MC (1 << 10)
130#define AMDGPU_RESET_DISPLAY (1 << 11)
131#define AMDGPU_RESET_UVD (1 << 12)
132#define AMDGPU_RESET_VCE (1 << 13)
133#define AMDGPU_RESET_VCE1 (1 << 14)
134
135/* CG block flags */
136#define AMDGPU_CG_BLOCK_GFX (1 << 0)
137#define AMDGPU_CG_BLOCK_MC (1 << 1)
138#define AMDGPU_CG_BLOCK_SDMA (1 << 2)
139#define AMDGPU_CG_BLOCK_UVD (1 << 3)
140#define AMDGPU_CG_BLOCK_VCE (1 << 4)
141#define AMDGPU_CG_BLOCK_HDP (1 << 5)
142#define AMDGPU_CG_BLOCK_BIF (1 << 6)
143
144/* CG flags */
145#define AMDGPU_CG_SUPPORT_GFX_MGCG (1 << 0)
146#define AMDGPU_CG_SUPPORT_GFX_MGLS (1 << 1)
147#define AMDGPU_CG_SUPPORT_GFX_CGCG (1 << 2)
148#define AMDGPU_CG_SUPPORT_GFX_CGLS (1 << 3)
149#define AMDGPU_CG_SUPPORT_GFX_CGTS (1 << 4)
150#define AMDGPU_CG_SUPPORT_GFX_CGTS_LS (1 << 5)
151#define AMDGPU_CG_SUPPORT_GFX_CP_LS (1 << 6)
152#define AMDGPU_CG_SUPPORT_GFX_RLC_LS (1 << 7)
153#define AMDGPU_CG_SUPPORT_MC_LS (1 << 8)
154#define AMDGPU_CG_SUPPORT_MC_MGCG (1 << 9)
155#define AMDGPU_CG_SUPPORT_SDMA_LS (1 << 10)
156#define AMDGPU_CG_SUPPORT_SDMA_MGCG (1 << 11)
157#define AMDGPU_CG_SUPPORT_BIF_LS (1 << 12)
158#define AMDGPU_CG_SUPPORT_UVD_MGCG (1 << 13)
159#define AMDGPU_CG_SUPPORT_VCE_MGCG (1 << 14)
160#define AMDGPU_CG_SUPPORT_HDP_LS (1 << 15)
161#define AMDGPU_CG_SUPPORT_HDP_MGCG (1 << 16)
162
163/* PG flags */
164#define AMDGPU_PG_SUPPORT_GFX_PG (1 << 0)
165#define AMDGPU_PG_SUPPORT_GFX_SMG (1 << 1)
166#define AMDGPU_PG_SUPPORT_GFX_DMG (1 << 2)
167#define AMDGPU_PG_SUPPORT_UVD (1 << 3)
168#define AMDGPU_PG_SUPPORT_VCE (1 << 4)
169#define AMDGPU_PG_SUPPORT_CP (1 << 5)
170#define AMDGPU_PG_SUPPORT_GDS (1 << 6)
171#define AMDGPU_PG_SUPPORT_RLC_SMU_HS (1 << 7)
172#define AMDGPU_PG_SUPPORT_SDMA (1 << 8)
173#define AMDGPU_PG_SUPPORT_ACP (1 << 9)
174#define AMDGPU_PG_SUPPORT_SAMU (1 << 10)
175
176/* GFX current status */
177#define AMDGPU_GFX_NORMAL_MODE 0x00000000L
178#define AMDGPU_GFX_SAFE_MODE 0x00000001L
179#define AMDGPU_GFX_PG_DISABLED_MODE 0x00000002L
180#define AMDGPU_GFX_CG_DISABLED_MODE 0x00000004L
181#define AMDGPU_GFX_LBPW_DISABLED_MODE 0x00000008L
182
183/* max cursor sizes (in pixels) */
184#define CIK_CURSOR_WIDTH 128
185#define CIK_CURSOR_HEIGHT 128
186
187struct amdgpu_device;
188struct amdgpu_fence;
189struct amdgpu_ib;
190struct amdgpu_vm;
191struct amdgpu_ring;
192struct amdgpu_semaphore;
193struct amdgpu_cs_parser;
bb977d37 194struct amdgpu_job;
97b2e202 195struct amdgpu_irq_src;
0b492a4c 196struct amdgpu_fpriv;
97b2e202
AD
197
198enum amdgpu_cp_irq {
199 AMDGPU_CP_IRQ_GFX_EOP = 0,
200 AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE0_EOP,
201 AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE1_EOP,
202 AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE2_EOP,
203 AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE3_EOP,
204 AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE0_EOP,
205 AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE1_EOP,
206 AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE2_EOP,
207 AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE3_EOP,
208
209 AMDGPU_CP_IRQ_LAST
210};
211
212enum amdgpu_sdma_irq {
213 AMDGPU_SDMA_IRQ_TRAP0 = 0,
214 AMDGPU_SDMA_IRQ_TRAP1,
215
216 AMDGPU_SDMA_IRQ_LAST
217};
218
219enum amdgpu_thermal_irq {
220 AMDGPU_THERMAL_IRQ_LOW_TO_HIGH = 0,
221 AMDGPU_THERMAL_IRQ_HIGH_TO_LOW,
222
223 AMDGPU_THERMAL_IRQ_LAST
224};
225
97b2e202 226int amdgpu_set_clockgating_state(struct amdgpu_device *adev,
5fc3aeeb 227 enum amd_ip_block_type block_type,
228 enum amd_clockgating_state state);
97b2e202 229int amdgpu_set_powergating_state(struct amdgpu_device *adev,
5fc3aeeb 230 enum amd_ip_block_type block_type,
231 enum amd_powergating_state state);
97b2e202
AD
232
233struct amdgpu_ip_block_version {
5fc3aeeb 234 enum amd_ip_block_type type;
97b2e202
AD
235 u32 major;
236 u32 minor;
237 u32 rev;
5fc3aeeb 238 const struct amd_ip_funcs *funcs;
97b2e202
AD
239};
240
241int amdgpu_ip_block_version_cmp(struct amdgpu_device *adev,
5fc3aeeb 242 enum amd_ip_block_type type,
97b2e202
AD
243 u32 major, u32 minor);
244
245const struct amdgpu_ip_block_version * amdgpu_get_ip_block(
246 struct amdgpu_device *adev,
5fc3aeeb 247 enum amd_ip_block_type type);
97b2e202
AD
248
249/* provided by hw blocks that can move/clear data. e.g., gfx or sdma */
250struct amdgpu_buffer_funcs {
251 /* maximum bytes in a single operation */
252 uint32_t copy_max_bytes;
253
254 /* number of dw to reserve per operation */
255 unsigned copy_num_dw;
256
257 /* used for buffer migration */
c7ae72c0 258 void (*emit_copy_buffer)(struct amdgpu_ib *ib,
97b2e202
AD
259 /* src addr in bytes */
260 uint64_t src_offset,
261 /* dst addr in bytes */
262 uint64_t dst_offset,
263 /* number of byte to transfer */
264 uint32_t byte_count);
265
266 /* maximum bytes in a single operation */
267 uint32_t fill_max_bytes;
268
269 /* number of dw to reserve per operation */
270 unsigned fill_num_dw;
271
272 /* used for buffer clearing */
6e7a3840 273 void (*emit_fill_buffer)(struct amdgpu_ib *ib,
97b2e202
AD
274 /* value to write to memory */
275 uint32_t src_data,
276 /* dst addr in bytes */
277 uint64_t dst_offset,
278 /* number of byte to fill */
279 uint32_t byte_count);
280};
281
282/* provided by hw blocks that can write ptes, e.g., sdma */
283struct amdgpu_vm_pte_funcs {
284 /* copy pte entries from GART */
285 void (*copy_pte)(struct amdgpu_ib *ib,
286 uint64_t pe, uint64_t src,
287 unsigned count);
288 /* write pte one entry at a time with addr mapping */
289 void (*write_pte)(struct amdgpu_ib *ib,
290 uint64_t pe,
291 uint64_t addr, unsigned count,
292 uint32_t incr, uint32_t flags);
293 /* for linear pte/pde updates without addr mapping */
294 void (*set_pte_pde)(struct amdgpu_ib *ib,
295 uint64_t pe,
296 uint64_t addr, unsigned count,
297 uint32_t incr, uint32_t flags);
298 /* pad the indirect buffer to the necessary number of dw */
299 void (*pad_ib)(struct amdgpu_ib *ib);
300};
301
302/* provided by the gmc block */
303struct amdgpu_gart_funcs {
304 /* flush the vm tlb via mmio */
305 void (*flush_gpu_tlb)(struct amdgpu_device *adev,
306 uint32_t vmid);
307 /* write pte/pde updates using the cpu */
308 int (*set_pte_pde)(struct amdgpu_device *adev,
309 void *cpu_pt_addr, /* cpu addr of page table */
310 uint32_t gpu_page_idx, /* pte/pde to update */
311 uint64_t addr, /* addr to write into pte/pde */
312 uint32_t flags); /* access flags */
313};
314
315/* provided by the ih block */
316struct amdgpu_ih_funcs {
317 /* ring read/write ptr handling, called from interrupt context */
318 u32 (*get_wptr)(struct amdgpu_device *adev);
319 void (*decode_iv)(struct amdgpu_device *adev,
320 struct amdgpu_iv_entry *entry);
321 void (*set_rptr)(struct amdgpu_device *adev);
322};
323
324/* provided by hw blocks that expose a ring buffer for commands */
325struct amdgpu_ring_funcs {
326 /* ring read/write ptr handling */
327 u32 (*get_rptr)(struct amdgpu_ring *ring);
328 u32 (*get_wptr)(struct amdgpu_ring *ring);
329 void (*set_wptr)(struct amdgpu_ring *ring);
330 /* validating and patching of IBs */
331 int (*parse_cs)(struct amdgpu_cs_parser *p, uint32_t ib_idx);
332 /* command emit functions */
333 void (*emit_ib)(struct amdgpu_ring *ring,
334 struct amdgpu_ib *ib);
335 void (*emit_fence)(struct amdgpu_ring *ring, uint64_t addr,
890ee23f 336 uint64_t seq, unsigned flags);
97b2e202
AD
337 bool (*emit_semaphore)(struct amdgpu_ring *ring,
338 struct amdgpu_semaphore *semaphore,
339 bool emit_wait);
340 void (*emit_vm_flush)(struct amdgpu_ring *ring, unsigned vm_id,
341 uint64_t pd_addr);
d2edb07b 342 void (*emit_hdp_flush)(struct amdgpu_ring *ring);
97b2e202
AD
343 void (*emit_gds_switch)(struct amdgpu_ring *ring, uint32_t vmid,
344 uint32_t gds_base, uint32_t gds_size,
345 uint32_t gws_base, uint32_t gws_size,
346 uint32_t oa_base, uint32_t oa_size);
347 /* testing functions */
348 int (*test_ring)(struct amdgpu_ring *ring);
349 int (*test_ib)(struct amdgpu_ring *ring);
edff0e28
JZ
350 /* insert NOP packets */
351 void (*insert_nop)(struct amdgpu_ring *ring, uint32_t count);
97b2e202
AD
352};
353
354/*
355 * BIOS.
356 */
357bool amdgpu_get_bios(struct amdgpu_device *adev);
358bool amdgpu_read_bios(struct amdgpu_device *adev);
359
360/*
361 * Dummy page
362 */
363struct amdgpu_dummy_page {
364 struct page *page;
365 dma_addr_t addr;
366};
367int amdgpu_dummy_page_init(struct amdgpu_device *adev);
368void amdgpu_dummy_page_fini(struct amdgpu_device *adev);
369
370
371/*
372 * Clocks
373 */
374
375#define AMDGPU_MAX_PPLL 3
376
377struct amdgpu_clock {
378 struct amdgpu_pll ppll[AMDGPU_MAX_PPLL];
379 struct amdgpu_pll spll;
380 struct amdgpu_pll mpll;
381 /* 10 Khz units */
382 uint32_t default_mclk;
383 uint32_t default_sclk;
384 uint32_t default_dispclk;
385 uint32_t current_dispclk;
386 uint32_t dp_extclk;
387 uint32_t max_pixel_clock;
388};
389
390/*
391 * Fences.
392 */
393struct amdgpu_fence_driver {
97b2e202
AD
394 uint64_t gpu_addr;
395 volatile uint32_t *cpu_addr;
396 /* sync_seq is protected by ring emission lock */
397 uint64_t sync_seq[AMDGPU_MAX_RINGS];
398 atomic64_t last_seq;
399 bool initialized;
97b2e202
AD
400 struct amdgpu_irq_src *irq_src;
401 unsigned irq_type;
c2776afe 402 struct timer_list fallback_timer;
7f06c236 403 wait_queue_head_t fence_queue;
97b2e202
AD
404};
405
406/* some special values for the owner field */
407#define AMDGPU_FENCE_OWNER_UNDEFINED ((void*)0ul)
408#define AMDGPU_FENCE_OWNER_VM ((void*)1ul)
97b2e202 409
890ee23f
CZ
410#define AMDGPU_FENCE_FLAG_64BIT (1 << 0)
411#define AMDGPU_FENCE_FLAG_INT (1 << 1)
412
97b2e202
AD
413struct amdgpu_fence {
414 struct fence base;
4cef9267 415
97b2e202
AD
416 /* RB, DMA, etc. */
417 struct amdgpu_ring *ring;
418 uint64_t seq;
419
420 /* filp or special value for fence creator */
421 void *owner;
422
423 wait_queue_t fence_wake;
424};
425
426struct amdgpu_user_fence {
427 /* write-back bo */
428 struct amdgpu_bo *bo;
429 /* write-back address offset to bo start */
430 uint32_t offset;
431};
432
433int amdgpu_fence_driver_init(struct amdgpu_device *adev);
434void amdgpu_fence_driver_fini(struct amdgpu_device *adev);
435void amdgpu_fence_driver_force_completion(struct amdgpu_device *adev);
436
4f839a24 437int amdgpu_fence_driver_init_ring(struct amdgpu_ring *ring);
97b2e202
AD
438int amdgpu_fence_driver_start_ring(struct amdgpu_ring *ring,
439 struct amdgpu_irq_src *irq_src,
440 unsigned irq_type);
5ceb54c6
AD
441void amdgpu_fence_driver_suspend(struct amdgpu_device *adev);
442void amdgpu_fence_driver_resume(struct amdgpu_device *adev);
97b2e202
AD
443int amdgpu_fence_emit(struct amdgpu_ring *ring, void *owner,
444 struct amdgpu_fence **fence);
445void amdgpu_fence_process(struct amdgpu_ring *ring);
446int amdgpu_fence_wait_next(struct amdgpu_ring *ring);
447int amdgpu_fence_wait_empty(struct amdgpu_ring *ring);
448unsigned amdgpu_fence_count_emitted(struct amdgpu_ring *ring);
449
97b2e202
AD
450bool amdgpu_fence_need_sync(struct amdgpu_fence *fence,
451 struct amdgpu_ring *ring);
452void amdgpu_fence_note_sync(struct amdgpu_fence *fence,
453 struct amdgpu_ring *ring);
454
97b2e202
AD
455/*
456 * TTM.
457 */
458struct amdgpu_mman {
459 struct ttm_bo_global_ref bo_global_ref;
460 struct drm_global_reference mem_global_ref;
461 struct ttm_bo_device bdev;
462 bool mem_global_referenced;
463 bool initialized;
464
465#if defined(CONFIG_DEBUG_FS)
466 struct dentry *vram;
467 struct dentry *gtt;
468#endif
469
470 /* buffer handling */
471 const struct amdgpu_buffer_funcs *buffer_funcs;
472 struct amdgpu_ring *buffer_funcs_ring;
473};
474
475int amdgpu_copy_buffer(struct amdgpu_ring *ring,
476 uint64_t src_offset,
477 uint64_t dst_offset,
478 uint32_t byte_count,
479 struct reservation_object *resv,
c7ae72c0 480 struct fence **fence);
97b2e202
AD
481int amdgpu_mmap(struct file *filp, struct vm_area_struct *vma);
482
483struct amdgpu_bo_list_entry {
484 struct amdgpu_bo *robj;
485 struct ttm_validate_buffer tv;
486 struct amdgpu_bo_va *bo_va;
487 unsigned prefered_domains;
488 unsigned allowed_domains;
489 uint32_t priority;
490};
491
492struct amdgpu_bo_va_mapping {
493 struct list_head list;
494 struct interval_tree_node it;
495 uint64_t offset;
496 uint32_t flags;
497};
498
499/* bo virtual addresses in a specific vm */
500struct amdgpu_bo_va {
69b576a1 501 struct mutex mutex;
97b2e202
AD
502 /* protected by bo being reserved */
503 struct list_head bo_list;
bb1e38a4 504 struct fence *last_pt_update;
97b2e202
AD
505 unsigned ref_count;
506
7fc11959 507 /* protected by vm mutex and spinlock */
97b2e202
AD
508 struct list_head vm_status;
509
7fc11959
CK
510 /* mappings for this bo_va */
511 struct list_head invalids;
512 struct list_head valids;
513
97b2e202
AD
514 /* constant after initialization */
515 struct amdgpu_vm *vm;
516 struct amdgpu_bo *bo;
517};
518
7e5a547f
CZ
519#define AMDGPU_GEM_DOMAIN_MAX 0x3
520
97b2e202
AD
521struct amdgpu_bo {
522 /* Protected by gem.mutex */
523 struct list_head list;
524 /* Protected by tbo.reserved */
525 u32 initial_domain;
7e5a547f 526 struct ttm_place placements[AMDGPU_GEM_DOMAIN_MAX + 1];
97b2e202
AD
527 struct ttm_placement placement;
528 struct ttm_buffer_object tbo;
529 struct ttm_bo_kmap_obj kmap;
530 u64 flags;
531 unsigned pin_count;
532 void *kptr;
533 u64 tiling_flags;
534 u64 metadata_flags;
535 void *metadata;
536 u32 metadata_size;
537 /* list of all virtual address to which this bo
538 * is associated to
539 */
540 struct list_head va;
541 /* Constant after initialization */
542 struct amdgpu_device *adev;
543 struct drm_gem_object gem_base;
82b9c55b 544 struct amdgpu_bo *parent;
97b2e202
AD
545
546 struct ttm_bo_kmap_obj dma_buf_vmap;
547 pid_t pid;
548 struct amdgpu_mn *mn;
549 struct list_head mn_list;
550};
551#define gem_to_amdgpu_bo(gobj) container_of((gobj), struct amdgpu_bo, gem_base)
552
553void amdgpu_gem_object_free(struct drm_gem_object *obj);
554int amdgpu_gem_object_open(struct drm_gem_object *obj,
555 struct drm_file *file_priv);
556void amdgpu_gem_object_close(struct drm_gem_object *obj,
557 struct drm_file *file_priv);
558unsigned long amdgpu_gem_timeout(uint64_t timeout_ns);
559struct sg_table *amdgpu_gem_prime_get_sg_table(struct drm_gem_object *obj);
560struct drm_gem_object *amdgpu_gem_prime_import_sg_table(struct drm_device *dev,
561 struct dma_buf_attachment *attach,
562 struct sg_table *sg);
563struct dma_buf *amdgpu_gem_prime_export(struct drm_device *dev,
564 struct drm_gem_object *gobj,
565 int flags);
566int amdgpu_gem_prime_pin(struct drm_gem_object *obj);
567void amdgpu_gem_prime_unpin(struct drm_gem_object *obj);
568struct reservation_object *amdgpu_gem_prime_res_obj(struct drm_gem_object *);
569void *amdgpu_gem_prime_vmap(struct drm_gem_object *obj);
570void amdgpu_gem_prime_vunmap(struct drm_gem_object *obj, void *vaddr);
571int amdgpu_gem_debugfs_init(struct amdgpu_device *adev);
572
573/* sub-allocation manager, it has to be protected by another lock.
574 * By conception this is an helper for other part of the driver
575 * like the indirect buffer or semaphore, which both have their
576 * locking.
577 *
578 * Principe is simple, we keep a list of sub allocation in offset
579 * order (first entry has offset == 0, last entry has the highest
580 * offset).
581 *
582 * When allocating new object we first check if there is room at
583 * the end total_size - (last_object_offset + last_object_size) >=
584 * alloc_size. If so we allocate new object there.
585 *
586 * When there is not enough room at the end, we start waiting for
587 * each sub object until we reach object_offset+object_size >=
588 * alloc_size, this object then become the sub object we return.
589 *
590 * Alignment can't be bigger than page size.
591 *
592 * Hole are not considered for allocation to keep things simple.
593 * Assumption is that there won't be hole (all object on same
594 * alignment).
595 */
596struct amdgpu_sa_manager {
597 wait_queue_head_t wq;
598 struct amdgpu_bo *bo;
599 struct list_head *hole;
600 struct list_head flist[AMDGPU_MAX_RINGS];
601 struct list_head olist;
602 unsigned size;
603 uint64_t gpu_addr;
604 void *cpu_ptr;
605 uint32_t domain;
606 uint32_t align;
607};
608
609struct amdgpu_sa_bo;
610
611/* sub-allocation buffer */
612struct amdgpu_sa_bo {
613 struct list_head olist;
614 struct list_head flist;
615 struct amdgpu_sa_manager *manager;
616 unsigned soffset;
617 unsigned eoffset;
4ce9891e 618 struct fence *fence;
97b2e202
AD
619};
620
621/*
622 * GEM objects.
623 */
624struct amdgpu_gem {
625 struct mutex mutex;
626 struct list_head objects;
627};
628
629int amdgpu_gem_init(struct amdgpu_device *adev);
630void amdgpu_gem_fini(struct amdgpu_device *adev);
631int amdgpu_gem_object_create(struct amdgpu_device *adev, unsigned long size,
632 int alignment, u32 initial_domain,
633 u64 flags, bool kernel,
634 struct drm_gem_object **obj);
635
636int amdgpu_mode_dumb_create(struct drm_file *file_priv,
637 struct drm_device *dev,
638 struct drm_mode_create_dumb *args);
639int amdgpu_mode_dumb_mmap(struct drm_file *filp,
640 struct drm_device *dev,
641 uint32_t handle, uint64_t *offset_p);
642
643/*
644 * Semaphores.
645 */
646struct amdgpu_semaphore {
647 struct amdgpu_sa_bo *sa_bo;
648 signed waiters;
649 uint64_t gpu_addr;
650};
651
652int amdgpu_semaphore_create(struct amdgpu_device *adev,
653 struct amdgpu_semaphore **semaphore);
654bool amdgpu_semaphore_emit_signal(struct amdgpu_ring *ring,
655 struct amdgpu_semaphore *semaphore);
656bool amdgpu_semaphore_emit_wait(struct amdgpu_ring *ring,
657 struct amdgpu_semaphore *semaphore);
658void amdgpu_semaphore_free(struct amdgpu_device *adev,
659 struct amdgpu_semaphore **semaphore,
4ce9891e 660 struct fence *fence);
97b2e202
AD
661
662/*
663 * Synchronization
664 */
665struct amdgpu_sync {
666 struct amdgpu_semaphore *semaphores[AMDGPU_NUM_SYNCS];
16545c32 667 struct fence *sync_to[AMDGPU_MAX_RINGS];
f91b3a69 668 DECLARE_HASHTABLE(fences, 4);
3c62338c 669 struct fence *last_vm_update;
97b2e202
AD
670};
671
672void amdgpu_sync_create(struct amdgpu_sync *sync);
91e1a520
CK
673int amdgpu_sync_fence(struct amdgpu_device *adev, struct amdgpu_sync *sync,
674 struct fence *f);
97b2e202
AD
675int amdgpu_sync_resv(struct amdgpu_device *adev,
676 struct amdgpu_sync *sync,
677 struct reservation_object *resv,
678 void *owner);
679int amdgpu_sync_rings(struct amdgpu_sync *sync,
680 struct amdgpu_ring *ring);
e61235db 681struct fence *amdgpu_sync_get_fence(struct amdgpu_sync *sync);
f91b3a69 682int amdgpu_sync_wait(struct amdgpu_sync *sync);
97b2e202 683void amdgpu_sync_free(struct amdgpu_device *adev, struct amdgpu_sync *sync,
4ce9891e 684 struct fence *fence);
97b2e202
AD
685
686/*
687 * GART structures, functions & helpers
688 */
689struct amdgpu_mc;
690
691#define AMDGPU_GPU_PAGE_SIZE 4096
692#define AMDGPU_GPU_PAGE_MASK (AMDGPU_GPU_PAGE_SIZE - 1)
693#define AMDGPU_GPU_PAGE_SHIFT 12
694#define AMDGPU_GPU_PAGE_ALIGN(a) (((a) + AMDGPU_GPU_PAGE_MASK) & ~AMDGPU_GPU_PAGE_MASK)
695
696struct amdgpu_gart {
697 dma_addr_t table_addr;
698 struct amdgpu_bo *robj;
699 void *ptr;
700 unsigned num_gpu_pages;
701 unsigned num_cpu_pages;
702 unsigned table_size;
703 struct page **pages;
704 dma_addr_t *pages_addr;
705 bool ready;
706 const struct amdgpu_gart_funcs *gart_funcs;
707};
708
709int amdgpu_gart_table_ram_alloc(struct amdgpu_device *adev);
710void amdgpu_gart_table_ram_free(struct amdgpu_device *adev);
711int amdgpu_gart_table_vram_alloc(struct amdgpu_device *adev);
712void amdgpu_gart_table_vram_free(struct amdgpu_device *adev);
713int amdgpu_gart_table_vram_pin(struct amdgpu_device *adev);
714void amdgpu_gart_table_vram_unpin(struct amdgpu_device *adev);
715int amdgpu_gart_init(struct amdgpu_device *adev);
716void amdgpu_gart_fini(struct amdgpu_device *adev);
717void amdgpu_gart_unbind(struct amdgpu_device *adev, unsigned offset,
718 int pages);
719int amdgpu_gart_bind(struct amdgpu_device *adev, unsigned offset,
720 int pages, struct page **pagelist,
721 dma_addr_t *dma_addr, uint32_t flags);
722
723/*
724 * GPU MC structures, functions & helpers
725 */
726struct amdgpu_mc {
727 resource_size_t aper_size;
728 resource_size_t aper_base;
729 resource_size_t agp_base;
730 /* for some chips with <= 32MB we need to lie
731 * about vram size near mc fb location */
732 u64 mc_vram_size;
733 u64 visible_vram_size;
734 u64 gtt_size;
735 u64 gtt_start;
736 u64 gtt_end;
737 u64 vram_start;
738 u64 vram_end;
739 unsigned vram_width;
740 u64 real_vram_size;
741 int vram_mtrr;
742 u64 gtt_base_align;
743 u64 mc_mask;
744 const struct firmware *fw; /* MC firmware */
745 uint32_t fw_version;
746 struct amdgpu_irq_src vm_fault;
81c59f54 747 uint32_t vram_type;
97b2e202
AD
748};
749
750/*
751 * GPU doorbell structures, functions & helpers
752 */
753typedef enum _AMDGPU_DOORBELL_ASSIGNMENT
754{
755 AMDGPU_DOORBELL_KIQ = 0x000,
756 AMDGPU_DOORBELL_HIQ = 0x001,
757 AMDGPU_DOORBELL_DIQ = 0x002,
758 AMDGPU_DOORBELL_MEC_RING0 = 0x010,
759 AMDGPU_DOORBELL_MEC_RING1 = 0x011,
760 AMDGPU_DOORBELL_MEC_RING2 = 0x012,
761 AMDGPU_DOORBELL_MEC_RING3 = 0x013,
762 AMDGPU_DOORBELL_MEC_RING4 = 0x014,
763 AMDGPU_DOORBELL_MEC_RING5 = 0x015,
764 AMDGPU_DOORBELL_MEC_RING6 = 0x016,
765 AMDGPU_DOORBELL_MEC_RING7 = 0x017,
766 AMDGPU_DOORBELL_GFX_RING0 = 0x020,
767 AMDGPU_DOORBELL_sDMA_ENGINE0 = 0x1E0,
768 AMDGPU_DOORBELL_sDMA_ENGINE1 = 0x1E1,
769 AMDGPU_DOORBELL_IH = 0x1E8,
770 AMDGPU_DOORBELL_MAX_ASSIGNMENT = 0x3FF,
771 AMDGPU_DOORBELL_INVALID = 0xFFFF
772} AMDGPU_DOORBELL_ASSIGNMENT;
773
774struct amdgpu_doorbell {
775 /* doorbell mmio */
776 resource_size_t base;
777 resource_size_t size;
778 u32 __iomem *ptr;
779 u32 num_doorbells; /* Number of doorbells actually reserved for amdgpu. */
780};
781
782void amdgpu_doorbell_get_kfd_info(struct amdgpu_device *adev,
783 phys_addr_t *aperture_base,
784 size_t *aperture_size,
785 size_t *start_offset);
786
787/*
788 * IRQS.
789 */
790
791struct amdgpu_flip_work {
792 struct work_struct flip_work;
793 struct work_struct unpin_work;
794 struct amdgpu_device *adev;
795 int crtc_id;
796 uint64_t base;
797 struct drm_pending_vblank_event *event;
798 struct amdgpu_bo *old_rbo;
1ffd2652
CK
799 struct fence *excl;
800 unsigned shared_count;
801 struct fence **shared;
97b2e202
AD
802};
803
804
805/*
806 * CP & rings.
807 */
808
809struct amdgpu_ib {
810 struct amdgpu_sa_bo *sa_bo;
811 uint32_t length_dw;
812 uint64_t gpu_addr;
813 uint32_t *ptr;
814 struct amdgpu_ring *ring;
815 struct amdgpu_fence *fence;
816 struct amdgpu_user_fence *user;
817 struct amdgpu_vm *vm;
3cb485f3 818 struct amdgpu_ctx *ctx;
97b2e202 819 struct amdgpu_sync sync;
97b2e202
AD
820 uint32_t gds_base, gds_size;
821 uint32_t gws_base, gws_size;
822 uint32_t oa_base, oa_size;
de807f81 823 uint32_t flags;
5430a3ff
CK
824 /* resulting sequence number */
825 uint64_t sequence;
97b2e202
AD
826};
827
828enum amdgpu_ring_type {
829 AMDGPU_RING_TYPE_GFX,
830 AMDGPU_RING_TYPE_COMPUTE,
831 AMDGPU_RING_TYPE_SDMA,
832 AMDGPU_RING_TYPE_UVD,
833 AMDGPU_RING_TYPE_VCE
834};
835
c1b69ed0
CZ
836extern struct amd_sched_backend_ops amdgpu_sched_ops;
837
3c704e93
CZ
838int amdgpu_sched_ib_submit_kernel_helper(struct amdgpu_device *adev,
839 struct amdgpu_ring *ring,
840 struct amdgpu_ib *ibs,
841 unsigned num_ibs,
bb977d37 842 int (*free_job)(struct amdgpu_job *),
1763552e
CZ
843 void *owner,
844 struct fence **fence);
3c704e93 845
97b2e202
AD
846struct amdgpu_ring {
847 struct amdgpu_device *adev;
848 const struct amdgpu_ring_funcs *funcs;
849 struct amdgpu_fence_driver fence_drv;
4f839a24 850 struct amd_gpu_scheduler sched;
97b2e202 851
176e1ab1 852 spinlock_t fence_lock;
97b2e202
AD
853 struct mutex *ring_lock;
854 struct amdgpu_bo *ring_obj;
855 volatile uint32_t *ring;
856 unsigned rptr_offs;
857 u64 next_rptr_gpu_addr;
858 volatile u32 *next_rptr_cpu_addr;
859 unsigned wptr;
860 unsigned wptr_old;
861 unsigned ring_size;
862 unsigned ring_free_dw;
863 int count_dw;
97b2e202
AD
864 uint64_t gpu_addr;
865 uint32_t align_mask;
866 uint32_t ptr_mask;
867 bool ready;
868 u32 nop;
869 u32 idx;
870 u64 last_semaphore_signal_addr;
871 u64 last_semaphore_wait_addr;
872 u32 me;
873 u32 pipe;
874 u32 queue;
875 struct amdgpu_bo *mqd_obj;
876 u32 doorbell_index;
877 bool use_doorbell;
878 unsigned wptr_offs;
879 unsigned next_rptr_offs;
880 unsigned fence_offs;
3cb485f3 881 struct amdgpu_ctx *current_ctx;
97b2e202
AD
882 enum amdgpu_ring_type type;
883 char name[16];
4274f5d4 884 bool is_pte_ring;
97b2e202
AD
885};
886
887/*
888 * VM
889 */
890
891/* maximum number of VMIDs */
892#define AMDGPU_NUM_VM 16
893
894/* number of entries in page table */
895#define AMDGPU_VM_PTE_COUNT (1 << amdgpu_vm_block_size)
896
897/* PTBs (Page Table Blocks) need to be aligned to 32K */
898#define AMDGPU_VM_PTB_ALIGN_SIZE 32768
899#define AMDGPU_VM_PTB_ALIGN_MASK (AMDGPU_VM_PTB_ALIGN_SIZE - 1)
900#define AMDGPU_VM_PTB_ALIGN(a) (((a) + AMDGPU_VM_PTB_ALIGN_MASK) & ~AMDGPU_VM_PTB_ALIGN_MASK)
901
902#define AMDGPU_PTE_VALID (1 << 0)
903#define AMDGPU_PTE_SYSTEM (1 << 1)
904#define AMDGPU_PTE_SNOOPED (1 << 2)
905
906/* VI only */
907#define AMDGPU_PTE_EXECUTABLE (1 << 4)
908
909#define AMDGPU_PTE_READABLE (1 << 5)
910#define AMDGPU_PTE_WRITEABLE (1 << 6)
911
912/* PTE (Page Table Entry) fragment field for different page sizes */
913#define AMDGPU_PTE_FRAG_4KB (0 << 7)
914#define AMDGPU_PTE_FRAG_64KB (4 << 7)
915#define AMDGPU_LOG2_PAGES_PER_FRAG 4
916
d9c13156
CK
917/* How to programm VM fault handling */
918#define AMDGPU_VM_FAULT_STOP_NEVER 0
919#define AMDGPU_VM_FAULT_STOP_FIRST 1
920#define AMDGPU_VM_FAULT_STOP_ALWAYS 2
921
97b2e202 922struct amdgpu_vm_pt {
ee1782c3
CK
923 struct amdgpu_bo_list_entry entry;
924 uint64_t addr;
97b2e202
AD
925};
926
927struct amdgpu_vm_id {
928 unsigned id;
929 uint64_t pd_gpu_addr;
930 /* last flushed PD/PT update */
3c62338c 931 struct fence *flushed_updates;
97b2e202
AD
932};
933
934struct amdgpu_vm {
97b2e202
AD
935 struct rb_root va;
936
7fc11959 937 /* protecting invalidated */
97b2e202
AD
938 spinlock_t status_lock;
939
940 /* BOs moved, but not yet updated in the PT */
941 struct list_head invalidated;
942
7fc11959
CK
943 /* BOs cleared in the PT because of a move */
944 struct list_head cleared;
945
946 /* BO mappings freed, but not yet updated in the PT */
97b2e202
AD
947 struct list_head freed;
948
949 /* contains the page directory */
950 struct amdgpu_bo *page_directory;
951 unsigned max_pde_used;
05906dec 952 struct fence *page_directory_fence;
97b2e202
AD
953
954 /* array of page tables, one for each page directory entry */
955 struct amdgpu_vm_pt *page_tables;
956
957 /* for id and flush management per ring */
958 struct amdgpu_vm_id ids[AMDGPU_MAX_RINGS];
c25867df
CZ
959 /* for interval tree */
960 spinlock_t it_lock;
81d75a30 961 /* protecting freed */
962 spinlock_t freed_lock;
97b2e202
AD
963};
964
965struct amdgpu_vm_manager {
1c16c0a7
CK
966 struct {
967 struct fence *active;
968 atomic_long_t owner;
969 } ids[AMDGPU_NUM_VM];
970
8b4fb00b 971 uint32_t max_pfn;
97b2e202 972 /* number of VMIDs */
8b4fb00b 973 unsigned nvm;
97b2e202 974 /* vram base address for page table entry */
8b4fb00b 975 u64 vram_base_offset;
97b2e202 976 /* is vm enabled? */
8b4fb00b 977 bool enabled;
97b2e202
AD
978 /* vm pte handling */
979 const struct amdgpu_vm_pte_funcs *vm_pte_funcs;
980 struct amdgpu_ring *vm_pte_funcs_ring;
981};
982
ea89f8c9 983void amdgpu_vm_manager_fini(struct amdgpu_device *adev);
8b4fb00b
CK
984int amdgpu_vm_init(struct amdgpu_device *adev, struct amdgpu_vm *vm);
985void amdgpu_vm_fini(struct amdgpu_device *adev, struct amdgpu_vm *vm);
56467ebf
CK
986void amdgpu_vm_get_pd_bo(struct amdgpu_vm *vm,
987 struct list_head *validated,
988 struct amdgpu_bo_list_entry *entry);
ee1782c3 989void amdgpu_vm_get_pt_bos(struct amdgpu_vm *vm, struct list_head *duplicates);
8b4fb00b
CK
990int amdgpu_vm_grab_id(struct amdgpu_vm *vm, struct amdgpu_ring *ring,
991 struct amdgpu_sync *sync);
992void amdgpu_vm_flush(struct amdgpu_ring *ring,
993 struct amdgpu_vm *vm,
994 struct fence *updates);
995void amdgpu_vm_fence(struct amdgpu_device *adev,
996 struct amdgpu_vm *vm,
997 struct fence *fence);
998uint64_t amdgpu_vm_map_gart(struct amdgpu_device *adev, uint64_t addr);
999int amdgpu_vm_update_page_directory(struct amdgpu_device *adev,
1000 struct amdgpu_vm *vm);
1001int amdgpu_vm_clear_freed(struct amdgpu_device *adev,
1002 struct amdgpu_vm *vm);
1003int amdgpu_vm_clear_invalids(struct amdgpu_device *adev, struct amdgpu_vm *vm,
1004 struct amdgpu_sync *sync);
1005int amdgpu_vm_bo_update(struct amdgpu_device *adev,
1006 struct amdgpu_bo_va *bo_va,
1007 struct ttm_mem_reg *mem);
1008void amdgpu_vm_bo_invalidate(struct amdgpu_device *adev,
1009 struct amdgpu_bo *bo);
1010struct amdgpu_bo_va *amdgpu_vm_bo_find(struct amdgpu_vm *vm,
1011 struct amdgpu_bo *bo);
1012struct amdgpu_bo_va *amdgpu_vm_bo_add(struct amdgpu_device *adev,
1013 struct amdgpu_vm *vm,
1014 struct amdgpu_bo *bo);
1015int amdgpu_vm_bo_map(struct amdgpu_device *adev,
1016 struct amdgpu_bo_va *bo_va,
1017 uint64_t addr, uint64_t offset,
1018 uint64_t size, uint32_t flags);
1019int amdgpu_vm_bo_unmap(struct amdgpu_device *adev,
1020 struct amdgpu_bo_va *bo_va,
1021 uint64_t addr);
1022void amdgpu_vm_bo_rmv(struct amdgpu_device *adev,
1023 struct amdgpu_bo_va *bo_va);
1024int amdgpu_vm_free_job(struct amdgpu_job *job);
1025
97b2e202
AD
1026/*
1027 * context related structures
1028 */
1029
21c16bf6 1030struct amdgpu_ctx_ring {
91404fb2 1031 uint64_t sequence;
37cd0ca2 1032 struct fence **fences;
91404fb2 1033 struct amd_sched_entity entity;
21c16bf6
CK
1034};
1035
97b2e202 1036struct amdgpu_ctx {
0b492a4c 1037 struct kref refcount;
9cb7e5a9 1038 struct amdgpu_device *adev;
0b492a4c 1039 unsigned reset_counter;
21c16bf6 1040 spinlock_t ring_lock;
37cd0ca2 1041 struct fence **fences;
21c16bf6 1042 struct amdgpu_ctx_ring rings[AMDGPU_MAX_RINGS];
97b2e202
AD
1043};
1044
1045struct amdgpu_ctx_mgr {
0b492a4c
AD
1046 struct amdgpu_device *adev;
1047 struct mutex lock;
1048 /* protected by lock */
1049 struct idr ctx_handles;
97b2e202
AD
1050};
1051
d033a6de 1052int amdgpu_ctx_init(struct amdgpu_device *adev, enum amd_sched_priority pri,
47f38501
CK
1053 struct amdgpu_ctx *ctx);
1054void amdgpu_ctx_fini(struct amdgpu_ctx *ctx);
0b492a4c 1055
0b492a4c
AD
1056struct amdgpu_ctx *amdgpu_ctx_get(struct amdgpu_fpriv *fpriv, uint32_t id);
1057int amdgpu_ctx_put(struct amdgpu_ctx *ctx);
1058
21c16bf6 1059uint64_t amdgpu_ctx_add_fence(struct amdgpu_ctx *ctx, struct amdgpu_ring *ring,
ce882e6d 1060 struct fence *fence);
21c16bf6
CK
1061struct fence *amdgpu_ctx_get_fence(struct amdgpu_ctx *ctx,
1062 struct amdgpu_ring *ring, uint64_t seq);
1063
0b492a4c
AD
1064int amdgpu_ctx_ioctl(struct drm_device *dev, void *data,
1065 struct drm_file *filp);
1066
efd4ccb5
CK
1067void amdgpu_ctx_mgr_init(struct amdgpu_ctx_mgr *mgr);
1068void amdgpu_ctx_mgr_fini(struct amdgpu_ctx_mgr *mgr);
0b492a4c 1069
97b2e202
AD
1070/*
1071 * file private structure
1072 */
1073
1074struct amdgpu_fpriv {
1075 struct amdgpu_vm vm;
1076 struct mutex bo_list_lock;
1077 struct idr bo_list_handles;
0b492a4c 1078 struct amdgpu_ctx_mgr ctx_mgr;
97b2e202
AD
1079};
1080
1081/*
1082 * residency list
1083 */
1084
1085struct amdgpu_bo_list {
1086 struct mutex lock;
1087 struct amdgpu_bo *gds_obj;
1088 struct amdgpu_bo *gws_obj;
1089 struct amdgpu_bo *oa_obj;
1090 bool has_userptr;
1091 unsigned num_entries;
1092 struct amdgpu_bo_list_entry *array;
1093};
1094
1095struct amdgpu_bo_list *
1096amdgpu_bo_list_get(struct amdgpu_fpriv *fpriv, int id);
1097void amdgpu_bo_list_put(struct amdgpu_bo_list *list);
1098void amdgpu_bo_list_free(struct amdgpu_bo_list *list);
1099
1100/*
1101 * GFX stuff
1102 */
1103#include "clearstate_defs.h"
1104
1105struct amdgpu_rlc {
1106 /* for power gating */
1107 struct amdgpu_bo *save_restore_obj;
1108 uint64_t save_restore_gpu_addr;
1109 volatile uint32_t *sr_ptr;
1110 const u32 *reg_list;
1111 u32 reg_list_size;
1112 /* for clear state */
1113 struct amdgpu_bo *clear_state_obj;
1114 uint64_t clear_state_gpu_addr;
1115 volatile uint32_t *cs_ptr;
1116 const struct cs_section_def *cs_data;
1117 u32 clear_state_size;
1118 /* for cp tables */
1119 struct amdgpu_bo *cp_table_obj;
1120 uint64_t cp_table_gpu_addr;
1121 volatile uint32_t *cp_table_ptr;
1122 u32 cp_table_size;
1123};
1124
1125struct amdgpu_mec {
1126 struct amdgpu_bo *hpd_eop_obj;
1127 u64 hpd_eop_gpu_addr;
1128 u32 num_pipe;
1129 u32 num_mec;
1130 u32 num_queue;
1131};
1132
1133/*
1134 * GPU scratch registers structures, functions & helpers
1135 */
1136struct amdgpu_scratch {
1137 unsigned num_reg;
1138 uint32_t reg_base;
1139 bool free[32];
1140 uint32_t reg[32];
1141};
1142
1143/*
1144 * GFX configurations
1145 */
1146struct amdgpu_gca_config {
1147 unsigned max_shader_engines;
1148 unsigned max_tile_pipes;
1149 unsigned max_cu_per_sh;
1150 unsigned max_sh_per_se;
1151 unsigned max_backends_per_se;
1152 unsigned max_texture_channel_caches;
1153 unsigned max_gprs;
1154 unsigned max_gs_threads;
1155 unsigned max_hw_contexts;
1156 unsigned sc_prim_fifo_size_frontend;
1157 unsigned sc_prim_fifo_size_backend;
1158 unsigned sc_hiz_tile_fifo_size;
1159 unsigned sc_earlyz_tile_fifo_size;
1160
1161 unsigned num_tile_pipes;
1162 unsigned backend_enable_mask;
1163 unsigned mem_max_burst_length_bytes;
1164 unsigned mem_row_size_in_kb;
1165 unsigned shader_engine_tile_size;
1166 unsigned num_gpus;
1167 unsigned multi_gpu_tile_size;
1168 unsigned mc_arb_ramcfg;
1169 unsigned gb_addr_config;
1170
1171 uint32_t tile_mode_array[32];
1172 uint32_t macrotile_mode_array[16];
1173};
1174
1175struct amdgpu_gfx {
1176 struct mutex gpu_clock_mutex;
1177 struct amdgpu_gca_config config;
1178 struct amdgpu_rlc rlc;
1179 struct amdgpu_mec mec;
1180 struct amdgpu_scratch scratch;
1181 const struct firmware *me_fw; /* ME firmware */
1182 uint32_t me_fw_version;
1183 const struct firmware *pfp_fw; /* PFP firmware */
1184 uint32_t pfp_fw_version;
1185 const struct firmware *ce_fw; /* CE firmware */
1186 uint32_t ce_fw_version;
1187 const struct firmware *rlc_fw; /* RLC firmware */
1188 uint32_t rlc_fw_version;
1189 const struct firmware *mec_fw; /* MEC firmware */
1190 uint32_t mec_fw_version;
1191 const struct firmware *mec2_fw; /* MEC2 firmware */
1192 uint32_t mec2_fw_version;
02558a00
KW
1193 uint32_t me_feature_version;
1194 uint32_t ce_feature_version;
1195 uint32_t pfp_feature_version;
351643d7
JZ
1196 uint32_t rlc_feature_version;
1197 uint32_t mec_feature_version;
1198 uint32_t mec2_feature_version;
97b2e202
AD
1199 struct amdgpu_ring gfx_ring[AMDGPU_MAX_GFX_RINGS];
1200 unsigned num_gfx_rings;
1201 struct amdgpu_ring compute_ring[AMDGPU_MAX_COMPUTE_RINGS];
1202 unsigned num_compute_rings;
1203 struct amdgpu_irq_src eop_irq;
1204 struct amdgpu_irq_src priv_reg_irq;
1205 struct amdgpu_irq_src priv_inst_irq;
1206 /* gfx status */
1207 uint32_t gfx_current_status;
a101a899
KW
1208 /* ce ram size*/
1209 unsigned ce_ram_size;
97b2e202
AD
1210};
1211
1212int amdgpu_ib_get(struct amdgpu_ring *ring, struct amdgpu_vm *vm,
1213 unsigned size, struct amdgpu_ib *ib);
1214void amdgpu_ib_free(struct amdgpu_device *adev, struct amdgpu_ib *ib);
1215int amdgpu_ib_schedule(struct amdgpu_device *adev, unsigned num_ibs,
1216 struct amdgpu_ib *ib, void *owner);
1217int amdgpu_ib_pool_init(struct amdgpu_device *adev);
1218void amdgpu_ib_pool_fini(struct amdgpu_device *adev);
1219int amdgpu_ib_ring_tests(struct amdgpu_device *adev);
1220/* Ring access between begin & end cannot sleep */
1221void amdgpu_ring_free_size(struct amdgpu_ring *ring);
1222int amdgpu_ring_alloc(struct amdgpu_ring *ring, unsigned ndw);
1223int amdgpu_ring_lock(struct amdgpu_ring *ring, unsigned ndw);
edff0e28 1224void amdgpu_ring_insert_nop(struct amdgpu_ring *ring, uint32_t count);
97b2e202
AD
1225void amdgpu_ring_commit(struct amdgpu_ring *ring);
1226void amdgpu_ring_unlock_commit(struct amdgpu_ring *ring);
1227void amdgpu_ring_undo(struct amdgpu_ring *ring);
1228void amdgpu_ring_unlock_undo(struct amdgpu_ring *ring);
97b2e202
AD
1229unsigned amdgpu_ring_backup(struct amdgpu_ring *ring,
1230 uint32_t **data);
1231int amdgpu_ring_restore(struct amdgpu_ring *ring,
1232 unsigned size, uint32_t *data);
1233int amdgpu_ring_init(struct amdgpu_device *adev, struct amdgpu_ring *ring,
1234 unsigned ring_size, u32 nop, u32 align_mask,
1235 struct amdgpu_irq_src *irq_src, unsigned irq_type,
1236 enum amdgpu_ring_type ring_type);
1237void amdgpu_ring_fini(struct amdgpu_ring *ring);
8120b61f 1238struct amdgpu_ring *amdgpu_ring_from_fence(struct fence *f);
97b2e202
AD
1239
1240/*
1241 * CS.
1242 */
1243struct amdgpu_cs_chunk {
1244 uint32_t chunk_id;
1245 uint32_t length_dw;
1246 uint32_t *kdata;
1247 void __user *user_ptr;
1248};
1249
1250struct amdgpu_cs_parser {
1251 struct amdgpu_device *adev;
1252 struct drm_file *filp;
3cb485f3 1253 struct amdgpu_ctx *ctx;
97b2e202
AD
1254 struct amdgpu_bo_list *bo_list;
1255 /* chunks */
1256 unsigned nchunks;
1257 struct amdgpu_cs_chunk *chunks;
1258 /* relocations */
56467ebf 1259 struct amdgpu_bo_list_entry vm_pd;
97b2e202 1260 struct list_head validated;
984810fc 1261 struct fence *fence;
97b2e202
AD
1262
1263 struct amdgpu_ib *ibs;
1264 uint32_t num_ibs;
1265
1266 struct ww_acquire_ctx ticket;
1267
1268 /* user fence */
91acbeb6
CK
1269 struct amdgpu_user_fence uf;
1270 struct amdgpu_bo_list_entry uf_entry;
97b2e202
AD
1271};
1272
bb977d37
CZ
1273struct amdgpu_job {
1274 struct amd_sched_job base;
1275 struct amdgpu_device *adev;
bb977d37
CZ
1276 struct amdgpu_ib *ibs;
1277 uint32_t num_ibs;
e2840221 1278 void *owner;
bb977d37 1279 struct amdgpu_user_fence uf;
4c7eb91c 1280 int (*free_job)(struct amdgpu_job *job);
bb977d37 1281};
a6db8a33
JZ
1282#define to_amdgpu_job(sched_job) \
1283 container_of((sched_job), struct amdgpu_job, base)
bb977d37 1284
97b2e202
AD
1285static inline u32 amdgpu_get_ib_value(struct amdgpu_cs_parser *p, uint32_t ib_idx, int idx)
1286{
1287 return p->ibs[ib_idx].ptr[idx];
1288}
1289
1290/*
1291 * Writeback
1292 */
1293#define AMDGPU_MAX_WB 1024 /* Reserve at most 1024 WB slots for amdgpu-owned rings. */
1294
1295struct amdgpu_wb {
1296 struct amdgpu_bo *wb_obj;
1297 volatile uint32_t *wb;
1298 uint64_t gpu_addr;
1299 u32 num_wb; /* Number of wb slots actually reserved for amdgpu. */
1300 unsigned long used[DIV_ROUND_UP(AMDGPU_MAX_WB, BITS_PER_LONG)];
1301};
1302
1303int amdgpu_wb_get(struct amdgpu_device *adev, u32 *wb);
1304void amdgpu_wb_free(struct amdgpu_device *adev, u32 wb);
1305
97b2e202 1306
97b2e202
AD
1307
1308enum amdgpu_int_thermal_type {
1309 THERMAL_TYPE_NONE,
1310 THERMAL_TYPE_EXTERNAL,
1311 THERMAL_TYPE_EXTERNAL_GPIO,
1312 THERMAL_TYPE_RV6XX,
1313 THERMAL_TYPE_RV770,
1314 THERMAL_TYPE_ADT7473_WITH_INTERNAL,
1315 THERMAL_TYPE_EVERGREEN,
1316 THERMAL_TYPE_SUMO,
1317 THERMAL_TYPE_NI,
1318 THERMAL_TYPE_SI,
1319 THERMAL_TYPE_EMC2103_WITH_INTERNAL,
1320 THERMAL_TYPE_CI,
1321 THERMAL_TYPE_KV,
1322};
1323
1324enum amdgpu_dpm_auto_throttle_src {
1325 AMDGPU_DPM_AUTO_THROTTLE_SRC_THERMAL,
1326 AMDGPU_DPM_AUTO_THROTTLE_SRC_EXTERNAL
1327};
1328
1329enum amdgpu_dpm_event_src {
1330 AMDGPU_DPM_EVENT_SRC_ANALOG = 0,
1331 AMDGPU_DPM_EVENT_SRC_EXTERNAL = 1,
1332 AMDGPU_DPM_EVENT_SRC_DIGITAL = 2,
1333 AMDGPU_DPM_EVENT_SRC_ANALOG_OR_EXTERNAL = 3,
1334 AMDGPU_DPM_EVENT_SRC_DIGIAL_OR_EXTERNAL = 4
1335};
1336
1337#define AMDGPU_MAX_VCE_LEVELS 6
1338
1339enum amdgpu_vce_level {
1340 AMDGPU_VCE_LEVEL_AC_ALL = 0, /* AC, All cases */
1341 AMDGPU_VCE_LEVEL_DC_EE = 1, /* DC, entropy encoding */
1342 AMDGPU_VCE_LEVEL_DC_LL_LOW = 2, /* DC, low latency queue, res <= 720 */
1343 AMDGPU_VCE_LEVEL_DC_LL_HIGH = 3, /* DC, low latency queue, 1080 >= res > 720 */
1344 AMDGPU_VCE_LEVEL_DC_GP_LOW = 4, /* DC, general purpose queue, res <= 720 */
1345 AMDGPU_VCE_LEVEL_DC_GP_HIGH = 5, /* DC, general purpose queue, 1080 >= res > 720 */
1346};
1347
1348struct amdgpu_ps {
1349 u32 caps; /* vbios flags */
1350 u32 class; /* vbios flags */
1351 u32 class2; /* vbios flags */
1352 /* UVD clocks */
1353 u32 vclk;
1354 u32 dclk;
1355 /* VCE clocks */
1356 u32 evclk;
1357 u32 ecclk;
1358 bool vce_active;
1359 enum amdgpu_vce_level vce_level;
1360 /* asic priv */
1361 void *ps_priv;
1362};
1363
1364struct amdgpu_dpm_thermal {
1365 /* thermal interrupt work */
1366 struct work_struct work;
1367 /* low temperature threshold */
1368 int min_temp;
1369 /* high temperature threshold */
1370 int max_temp;
1371 /* was last interrupt low to high or high to low */
1372 bool high_to_low;
1373 /* interrupt source */
1374 struct amdgpu_irq_src irq;
1375};
1376
1377enum amdgpu_clk_action
1378{
1379 AMDGPU_SCLK_UP = 1,
1380 AMDGPU_SCLK_DOWN
1381};
1382
1383struct amdgpu_blacklist_clocks
1384{
1385 u32 sclk;
1386 u32 mclk;
1387 enum amdgpu_clk_action action;
1388};
1389
1390struct amdgpu_clock_and_voltage_limits {
1391 u32 sclk;
1392 u32 mclk;
1393 u16 vddc;
1394 u16 vddci;
1395};
1396
1397struct amdgpu_clock_array {
1398 u32 count;
1399 u32 *values;
1400};
1401
1402struct amdgpu_clock_voltage_dependency_entry {
1403 u32 clk;
1404 u16 v;
1405};
1406
1407struct amdgpu_clock_voltage_dependency_table {
1408 u32 count;
1409 struct amdgpu_clock_voltage_dependency_entry *entries;
1410};
1411
1412union amdgpu_cac_leakage_entry {
1413 struct {
1414 u16 vddc;
1415 u32 leakage;
1416 };
1417 struct {
1418 u16 vddc1;
1419 u16 vddc2;
1420 u16 vddc3;
1421 };
1422};
1423
1424struct amdgpu_cac_leakage_table {
1425 u32 count;
1426 union amdgpu_cac_leakage_entry *entries;
1427};
1428
1429struct amdgpu_phase_shedding_limits_entry {
1430 u16 voltage;
1431 u32 sclk;
1432 u32 mclk;
1433};
1434
1435struct amdgpu_phase_shedding_limits_table {
1436 u32 count;
1437 struct amdgpu_phase_shedding_limits_entry *entries;
1438};
1439
1440struct amdgpu_uvd_clock_voltage_dependency_entry {
1441 u32 vclk;
1442 u32 dclk;
1443 u16 v;
1444};
1445
1446struct amdgpu_uvd_clock_voltage_dependency_table {
1447 u8 count;
1448 struct amdgpu_uvd_clock_voltage_dependency_entry *entries;
1449};
1450
1451struct amdgpu_vce_clock_voltage_dependency_entry {
1452 u32 ecclk;
1453 u32 evclk;
1454 u16 v;
1455};
1456
1457struct amdgpu_vce_clock_voltage_dependency_table {
1458 u8 count;
1459 struct amdgpu_vce_clock_voltage_dependency_entry *entries;
1460};
1461
1462struct amdgpu_ppm_table {
1463 u8 ppm_design;
1464 u16 cpu_core_number;
1465 u32 platform_tdp;
1466 u32 small_ac_platform_tdp;
1467 u32 platform_tdc;
1468 u32 small_ac_platform_tdc;
1469 u32 apu_tdp;
1470 u32 dgpu_tdp;
1471 u32 dgpu_ulv_power;
1472 u32 tj_max;
1473};
1474
1475struct amdgpu_cac_tdp_table {
1476 u16 tdp;
1477 u16 configurable_tdp;
1478 u16 tdc;
1479 u16 battery_power_limit;
1480 u16 small_power_limit;
1481 u16 low_cac_leakage;
1482 u16 high_cac_leakage;
1483 u16 maximum_power_delivery_limit;
1484};
1485
1486struct amdgpu_dpm_dynamic_state {
1487 struct amdgpu_clock_voltage_dependency_table vddc_dependency_on_sclk;
1488 struct amdgpu_clock_voltage_dependency_table vddci_dependency_on_mclk;
1489 struct amdgpu_clock_voltage_dependency_table vddc_dependency_on_mclk;
1490 struct amdgpu_clock_voltage_dependency_table mvdd_dependency_on_mclk;
1491 struct amdgpu_clock_voltage_dependency_table vddc_dependency_on_dispclk;
1492 struct amdgpu_uvd_clock_voltage_dependency_table uvd_clock_voltage_dependency_table;
1493 struct amdgpu_vce_clock_voltage_dependency_table vce_clock_voltage_dependency_table;
1494 struct amdgpu_clock_voltage_dependency_table samu_clock_voltage_dependency_table;
1495 struct amdgpu_clock_voltage_dependency_table acp_clock_voltage_dependency_table;
1496 struct amdgpu_clock_voltage_dependency_table vddgfx_dependency_on_sclk;
1497 struct amdgpu_clock_array valid_sclk_values;
1498 struct amdgpu_clock_array valid_mclk_values;
1499 struct amdgpu_clock_and_voltage_limits max_clock_voltage_on_dc;
1500 struct amdgpu_clock_and_voltage_limits max_clock_voltage_on_ac;
1501 u32 mclk_sclk_ratio;
1502 u32 sclk_mclk_delta;
1503 u16 vddc_vddci_delta;
1504 u16 min_vddc_for_pcie_gen2;
1505 struct amdgpu_cac_leakage_table cac_leakage_table;
1506 struct amdgpu_phase_shedding_limits_table phase_shedding_limits_table;
1507 struct amdgpu_ppm_table *ppm_table;
1508 struct amdgpu_cac_tdp_table *cac_tdp_table;
1509};
1510
1511struct amdgpu_dpm_fan {
1512 u16 t_min;
1513 u16 t_med;
1514 u16 t_high;
1515 u16 pwm_min;
1516 u16 pwm_med;
1517 u16 pwm_high;
1518 u8 t_hyst;
1519 u32 cycle_delay;
1520 u16 t_max;
1521 u8 control_mode;
1522 u16 default_max_fan_pwm;
1523 u16 default_fan_output_sensitivity;
1524 u16 fan_output_sensitivity;
1525 bool ucode_fan_control;
1526};
1527
1528enum amdgpu_pcie_gen {
1529 AMDGPU_PCIE_GEN1 = 0,
1530 AMDGPU_PCIE_GEN2 = 1,
1531 AMDGPU_PCIE_GEN3 = 2,
1532 AMDGPU_PCIE_GEN_INVALID = 0xffff
1533};
1534
1535enum amdgpu_dpm_forced_level {
1536 AMDGPU_DPM_FORCED_LEVEL_AUTO = 0,
1537 AMDGPU_DPM_FORCED_LEVEL_LOW = 1,
1538 AMDGPU_DPM_FORCED_LEVEL_HIGH = 2,
1539};
1540
1541struct amdgpu_vce_state {
1542 /* vce clocks */
1543 u32 evclk;
1544 u32 ecclk;
1545 /* gpu clocks */
1546 u32 sclk;
1547 u32 mclk;
1548 u8 clk_idx;
1549 u8 pstate;
1550};
1551
1552struct amdgpu_dpm_funcs {
1553 int (*get_temperature)(struct amdgpu_device *adev);
1554 int (*pre_set_power_state)(struct amdgpu_device *adev);
1555 int (*set_power_state)(struct amdgpu_device *adev);
1556 void (*post_set_power_state)(struct amdgpu_device *adev);
1557 void (*display_configuration_changed)(struct amdgpu_device *adev);
1558 u32 (*get_sclk)(struct amdgpu_device *adev, bool low);
1559 u32 (*get_mclk)(struct amdgpu_device *adev, bool low);
1560 void (*print_power_state)(struct amdgpu_device *adev, struct amdgpu_ps *ps);
1561 void (*debugfs_print_current_performance_level)(struct amdgpu_device *adev, struct seq_file *m);
1562 int (*force_performance_level)(struct amdgpu_device *adev, enum amdgpu_dpm_forced_level level);
1563 bool (*vblank_too_short)(struct amdgpu_device *adev);
1564 void (*powergate_uvd)(struct amdgpu_device *adev, bool gate);
b7a07769 1565 void (*powergate_vce)(struct amdgpu_device *adev, bool gate);
97b2e202
AD
1566 void (*enable_bapm)(struct amdgpu_device *adev, bool enable);
1567 void (*set_fan_control_mode)(struct amdgpu_device *adev, u32 mode);
1568 u32 (*get_fan_control_mode)(struct amdgpu_device *adev);
1569 int (*set_fan_speed_percent)(struct amdgpu_device *adev, u32 speed);
1570 int (*get_fan_speed_percent)(struct amdgpu_device *adev, u32 *speed);
1571};
1572
1573struct amdgpu_dpm {
1574 struct amdgpu_ps *ps;
1575 /* number of valid power states */
1576 int num_ps;
1577 /* current power state that is active */
1578 struct amdgpu_ps *current_ps;
1579 /* requested power state */
1580 struct amdgpu_ps *requested_ps;
1581 /* boot up power state */
1582 struct amdgpu_ps *boot_ps;
1583 /* default uvd power state */
1584 struct amdgpu_ps *uvd_ps;
1585 /* vce requirements */
1586 struct amdgpu_vce_state vce_states[AMDGPU_MAX_VCE_LEVELS];
1587 enum amdgpu_vce_level vce_level;
3a2c788d
RZ
1588 enum amd_pm_state_type state;
1589 enum amd_pm_state_type user_state;
97b2e202
AD
1590 u32 platform_caps;
1591 u32 voltage_response_time;
1592 u32 backbias_response_time;
1593 void *priv;
1594 u32 new_active_crtcs;
1595 int new_active_crtc_count;
1596 u32 current_active_crtcs;
1597 int current_active_crtc_count;
1598 struct amdgpu_dpm_dynamic_state dyn_state;
1599 struct amdgpu_dpm_fan fan;
1600 u32 tdp_limit;
1601 u32 near_tdp_limit;
1602 u32 near_tdp_limit_adjusted;
1603 u32 sq_ramping_threshold;
1604 u32 cac_leakage;
1605 u16 tdp_od_limit;
1606 u32 tdp_adjustment;
1607 u16 load_line_slope;
1608 bool power_control;
1609 bool ac_power;
1610 /* special states active */
1611 bool thermal_active;
1612 bool uvd_active;
1613 bool vce_active;
1614 /* thermal handling */
1615 struct amdgpu_dpm_thermal thermal;
1616 /* forced levels */
1617 enum amdgpu_dpm_forced_level forced_level;
1618};
1619
1620struct amdgpu_pm {
1621 struct mutex mutex;
97b2e202
AD
1622 u32 current_sclk;
1623 u32 current_mclk;
1624 u32 default_sclk;
1625 u32 default_mclk;
1626 struct amdgpu_i2c_chan *i2c_bus;
1627 /* internal thermal controller on rv6xx+ */
1628 enum amdgpu_int_thermal_type int_thermal_type;
1629 struct device *int_hwmon_dev;
1630 /* fan control parameters */
1631 bool no_fan;
1632 u8 fan_pulses_per_revolution;
1633 u8 fan_min_rpm;
1634 u8 fan_max_rpm;
1635 /* dpm */
1636 bool dpm_enabled;
c86f5ebf 1637 bool sysfs_initialized;
97b2e202
AD
1638 struct amdgpu_dpm dpm;
1639 const struct firmware *fw; /* SMC firmware */
1640 uint32_t fw_version;
1641 const struct amdgpu_dpm_funcs *funcs;
d0dd7f0c
AD
1642 uint32_t pcie_gen_mask;
1643 uint32_t pcie_mlw_mask;
7fb72a1f 1644 struct amd_pp_display_configuration pm_display_cfg;/* set by DAL */
97b2e202
AD
1645};
1646
d0dd7f0c
AD
1647void amdgpu_get_pcie_info(struct amdgpu_device *adev);
1648
97b2e202
AD
1649/*
1650 * UVD
1651 */
1652#define AMDGPU_MAX_UVD_HANDLES 10
1653#define AMDGPU_UVD_STACK_SIZE (1024*1024)
1654#define AMDGPU_UVD_HEAP_SIZE (1024*1024)
1655#define AMDGPU_UVD_FIRMWARE_OFFSET 256
1656
1657struct amdgpu_uvd {
1658 struct amdgpu_bo *vcpu_bo;
1659 void *cpu_addr;
1660 uint64_t gpu_addr;
97b2e202
AD
1661 atomic_t handles[AMDGPU_MAX_UVD_HANDLES];
1662 struct drm_file *filp[AMDGPU_MAX_UVD_HANDLES];
1663 struct delayed_work idle_work;
1664 const struct firmware *fw; /* UVD firmware */
1665 struct amdgpu_ring ring;
1666 struct amdgpu_irq_src irq;
1667 bool address_64_bit;
1668};
1669
1670/*
1671 * VCE
1672 */
1673#define AMDGPU_MAX_VCE_HANDLES 16
97b2e202
AD
1674#define AMDGPU_VCE_FIRMWARE_OFFSET 256
1675
6a585777
AD
1676#define AMDGPU_VCE_HARVEST_VCE0 (1 << 0)
1677#define AMDGPU_VCE_HARVEST_VCE1 (1 << 1)
1678
97b2e202
AD
1679struct amdgpu_vce {
1680 struct amdgpu_bo *vcpu_bo;
1681 uint64_t gpu_addr;
1682 unsigned fw_version;
1683 unsigned fb_version;
1684 atomic_t handles[AMDGPU_MAX_VCE_HANDLES];
1685 struct drm_file *filp[AMDGPU_MAX_VCE_HANDLES];
f1689ec1 1686 uint32_t img_size[AMDGPU_MAX_VCE_HANDLES];
97b2e202
AD
1687 struct delayed_work idle_work;
1688 const struct firmware *fw; /* VCE firmware */
1689 struct amdgpu_ring ring[AMDGPU_MAX_VCE_RINGS];
1690 struct amdgpu_irq_src irq;
6a585777 1691 unsigned harvest_config;
97b2e202
AD
1692};
1693
1694/*
1695 * SDMA
1696 */
c113ea1c 1697struct amdgpu_sdma_instance {
97b2e202
AD
1698 /* SDMA firmware */
1699 const struct firmware *fw;
1700 uint32_t fw_version;
cfa2104f 1701 uint32_t feature_version;
97b2e202
AD
1702
1703 struct amdgpu_ring ring;
18111de0 1704 bool burst_nop;
97b2e202
AD
1705};
1706
c113ea1c
AD
1707struct amdgpu_sdma {
1708 struct amdgpu_sdma_instance instance[AMDGPU_MAX_SDMA_INSTANCES];
1709 struct amdgpu_irq_src trap_irq;
1710 struct amdgpu_irq_src illegal_inst_irq;
1711 int num_instances;
1712};
1713
97b2e202
AD
1714/*
1715 * Firmware
1716 */
1717struct amdgpu_firmware {
1718 struct amdgpu_firmware_info ucode[AMDGPU_UCODE_ID_MAXIMUM];
1719 bool smu_load;
1720 struct amdgpu_bo *fw_buf;
1721 unsigned int fw_size;
1722};
1723
1724/*
1725 * Benchmarking
1726 */
1727void amdgpu_benchmark(struct amdgpu_device *adev, int test_number);
1728
1729
1730/*
1731 * Testing
1732 */
1733void amdgpu_test_moves(struct amdgpu_device *adev);
1734void amdgpu_test_ring_sync(struct amdgpu_device *adev,
1735 struct amdgpu_ring *cpA,
1736 struct amdgpu_ring *cpB);
1737void amdgpu_test_syncing(struct amdgpu_device *adev);
1738
1739/*
1740 * MMU Notifier
1741 */
1742#if defined(CONFIG_MMU_NOTIFIER)
1743int amdgpu_mn_register(struct amdgpu_bo *bo, unsigned long addr);
1744void amdgpu_mn_unregister(struct amdgpu_bo *bo);
1745#else
1d1106b0 1746static inline int amdgpu_mn_register(struct amdgpu_bo *bo, unsigned long addr)
97b2e202
AD
1747{
1748 return -ENODEV;
1749}
1d1106b0 1750static inline void amdgpu_mn_unregister(struct amdgpu_bo *bo) {}
97b2e202
AD
1751#endif
1752
1753/*
1754 * Debugfs
1755 */
1756struct amdgpu_debugfs {
1757 struct drm_info_list *files;
1758 unsigned num_files;
1759};
1760
1761int amdgpu_debugfs_add_files(struct amdgpu_device *adev,
1762 struct drm_info_list *files,
1763 unsigned nfiles);
1764int amdgpu_debugfs_fence_init(struct amdgpu_device *adev);
1765
1766#if defined(CONFIG_DEBUG_FS)
1767int amdgpu_debugfs_init(struct drm_minor *minor);
1768void amdgpu_debugfs_cleanup(struct drm_minor *minor);
1769#endif
1770
1771/*
1772 * amdgpu smumgr functions
1773 */
1774struct amdgpu_smumgr_funcs {
1775 int (*check_fw_load_finish)(struct amdgpu_device *adev, uint32_t fwtype);
1776 int (*request_smu_load_fw)(struct amdgpu_device *adev);
1777 int (*request_smu_specific_fw)(struct amdgpu_device *adev, uint32_t fwtype);
1778};
1779
1780/*
1781 * amdgpu smumgr
1782 */
1783struct amdgpu_smumgr {
1784 struct amdgpu_bo *toc_buf;
1785 struct amdgpu_bo *smu_buf;
1786 /* asic priv smu data */
1787 void *priv;
1788 spinlock_t smu_lock;
1789 /* smumgr functions */
1790 const struct amdgpu_smumgr_funcs *smumgr_funcs;
1791 /* ucode loading complete flag */
1792 uint32_t fw_flags;
1793};
1794
1795/*
1796 * ASIC specific register table accessible by UMD
1797 */
1798struct amdgpu_allowed_register_entry {
1799 uint32_t reg_offset;
1800 bool untouched;
1801 bool grbm_indexed;
1802};
1803
1804struct amdgpu_cu_info {
1805 uint32_t number; /* total active CU number */
1806 uint32_t ao_cu_mask;
1807 uint32_t bitmap[4][4];
1808};
1809
1810
1811/*
1812 * ASIC specific functions.
1813 */
1814struct amdgpu_asic_funcs {
1815 bool (*read_disabled_bios)(struct amdgpu_device *adev);
7946b878
AD
1816 bool (*read_bios_from_rom)(struct amdgpu_device *adev,
1817 u8 *bios, u32 length_bytes);
97b2e202
AD
1818 int (*read_register)(struct amdgpu_device *adev, u32 se_num,
1819 u32 sh_num, u32 reg_offset, u32 *value);
1820 void (*set_vga_state)(struct amdgpu_device *adev, bool state);
1821 int (*reset)(struct amdgpu_device *adev);
1822 /* wait for mc_idle */
1823 int (*wait_for_mc_idle)(struct amdgpu_device *adev);
1824 /* get the reference clock */
1825 u32 (*get_xclk)(struct amdgpu_device *adev);
1826 /* get the gpu clock counter */
1827 uint64_t (*get_gpu_clock_counter)(struct amdgpu_device *adev);
1828 int (*get_cu_info)(struct amdgpu_device *adev, struct amdgpu_cu_info *info);
1829 /* MM block clocks */
1830 int (*set_uvd_clocks)(struct amdgpu_device *adev, u32 vclk, u32 dclk);
1831 int (*set_vce_clocks)(struct amdgpu_device *adev, u32 evclk, u32 ecclk);
1832};
1833
1834/*
1835 * IOCTL.
1836 */
1837int amdgpu_gem_create_ioctl(struct drm_device *dev, void *data,
1838 struct drm_file *filp);
1839int amdgpu_bo_list_ioctl(struct drm_device *dev, void *data,
1840 struct drm_file *filp);
1841
1842int amdgpu_gem_info_ioctl(struct drm_device *dev, void *data,
1843 struct drm_file *filp);
1844int amdgpu_gem_userptr_ioctl(struct drm_device *dev, void *data,
1845 struct drm_file *filp);
1846int amdgpu_gem_mmap_ioctl(struct drm_device *dev, void *data,
1847 struct drm_file *filp);
1848int amdgpu_gem_wait_idle_ioctl(struct drm_device *dev, void *data,
1849 struct drm_file *filp);
1850int amdgpu_gem_va_ioctl(struct drm_device *dev, void *data,
1851 struct drm_file *filp);
1852int amdgpu_gem_op_ioctl(struct drm_device *dev, void *data,
1853 struct drm_file *filp);
1854int amdgpu_cs_ioctl(struct drm_device *dev, void *data, struct drm_file *filp);
1855int amdgpu_cs_wait_ioctl(struct drm_device *dev, void *data, struct drm_file *filp);
1856
1857int amdgpu_gem_metadata_ioctl(struct drm_device *dev, void *data,
1858 struct drm_file *filp);
1859
1860/* VRAM scratch page for HDP bug, default vram page */
1861struct amdgpu_vram_scratch {
1862 struct amdgpu_bo *robj;
1863 volatile uint32_t *ptr;
1864 u64 gpu_addr;
1865};
1866
1867/*
1868 * ACPI
1869 */
1870struct amdgpu_atif_notification_cfg {
1871 bool enabled;
1872 int command_code;
1873};
1874
1875struct amdgpu_atif_notifications {
1876 bool display_switch;
1877 bool expansion_mode_change;
1878 bool thermal_state;
1879 bool forced_power_state;
1880 bool system_power_state;
1881 bool display_conf_change;
1882 bool px_gfx_switch;
1883 bool brightness_change;
1884 bool dgpu_display_event;
1885};
1886
1887struct amdgpu_atif_functions {
1888 bool system_params;
1889 bool sbios_requests;
1890 bool select_active_disp;
1891 bool lid_state;
1892 bool get_tv_standard;
1893 bool set_tv_standard;
1894 bool get_panel_expansion_mode;
1895 bool set_panel_expansion_mode;
1896 bool temperature_change;
1897 bool graphics_device_types;
1898};
1899
1900struct amdgpu_atif {
1901 struct amdgpu_atif_notifications notifications;
1902 struct amdgpu_atif_functions functions;
1903 struct amdgpu_atif_notification_cfg notification_cfg;
1904 struct amdgpu_encoder *encoder_for_bl;
1905};
1906
1907struct amdgpu_atcs_functions {
1908 bool get_ext_state;
1909 bool pcie_perf_req;
1910 bool pcie_dev_rdy;
1911 bool pcie_bus_width;
1912};
1913
1914struct amdgpu_atcs {
1915 struct amdgpu_atcs_functions functions;
1916};
1917
d03846af
CZ
1918/*
1919 * CGS
1920 */
1921void *amdgpu_cgs_create_device(struct amdgpu_device *adev);
1922void amdgpu_cgs_destroy_device(void *cgs_device);
1923
1924
97b2e202
AD
1925/*
1926 * Core structure, functions and helpers.
1927 */
1928typedef uint32_t (*amdgpu_rreg_t)(struct amdgpu_device*, uint32_t);
1929typedef void (*amdgpu_wreg_t)(struct amdgpu_device*, uint32_t, uint32_t);
1930
1931typedef uint32_t (*amdgpu_block_rreg_t)(struct amdgpu_device*, uint32_t, uint32_t);
1932typedef void (*amdgpu_block_wreg_t)(struct amdgpu_device*, uint32_t, uint32_t, uint32_t);
1933
8faf0e08
AD
1934struct amdgpu_ip_block_status {
1935 bool valid;
1936 bool sw;
1937 bool hw;
1938};
1939
97b2e202
AD
1940struct amdgpu_device {
1941 struct device *dev;
1942 struct drm_device *ddev;
1943 struct pci_dev *pdev;
97b2e202
AD
1944
1945 /* ASIC */
2f7d10b3 1946 enum amd_asic_type asic_type;
97b2e202
AD
1947 uint32_t family;
1948 uint32_t rev_id;
1949 uint32_t external_rev_id;
1950 unsigned long flags;
1951 int usec_timeout;
1952 const struct amdgpu_asic_funcs *asic_funcs;
1953 bool shutdown;
1954 bool suspend;
1955 bool need_dma32;
1956 bool accel_working;
97b2e202
AD
1957 struct work_struct reset_work;
1958 struct notifier_block acpi_nb;
1959 struct amdgpu_i2c_chan *i2c_bus[AMDGPU_MAX_I2C_BUS];
1960 struct amdgpu_debugfs debugfs[AMDGPU_DEBUGFS_MAX_COMPONENTS];
1961 unsigned debugfs_count;
1962#if defined(CONFIG_DEBUG_FS)
1963 struct dentry *debugfs_regs;
1964#endif
1965 struct amdgpu_atif atif;
1966 struct amdgpu_atcs atcs;
1967 struct mutex srbm_mutex;
1968 /* GRBM index mutex. Protects concurrent access to GRBM index */
1969 struct mutex grbm_idx_mutex;
1970 struct dev_pm_domain vga_pm_domain;
1971 bool have_disp_power_ref;
1972
1973 /* BIOS */
1974 uint8_t *bios;
1975 bool is_atom_bios;
1976 uint16_t bios_header_start;
1977 struct amdgpu_bo *stollen_vga_memory;
1978 uint32_t bios_scratch[AMDGPU_BIOS_NUM_SCRATCH];
1979
1980 /* Register/doorbell mmio */
1981 resource_size_t rmmio_base;
1982 resource_size_t rmmio_size;
1983 void __iomem *rmmio;
1984 /* protects concurrent MM_INDEX/DATA based register access */
1985 spinlock_t mmio_idx_lock;
1986 /* protects concurrent SMC based register access */
1987 spinlock_t smc_idx_lock;
1988 amdgpu_rreg_t smc_rreg;
1989 amdgpu_wreg_t smc_wreg;
1990 /* protects concurrent PCIE register access */
1991 spinlock_t pcie_idx_lock;
1992 amdgpu_rreg_t pcie_rreg;
1993 amdgpu_wreg_t pcie_wreg;
1994 /* protects concurrent UVD register access */
1995 spinlock_t uvd_ctx_idx_lock;
1996 amdgpu_rreg_t uvd_ctx_rreg;
1997 amdgpu_wreg_t uvd_ctx_wreg;
1998 /* protects concurrent DIDT register access */
1999 spinlock_t didt_idx_lock;
2000 amdgpu_rreg_t didt_rreg;
2001 amdgpu_wreg_t didt_wreg;
2002 /* protects concurrent ENDPOINT (audio) register access */
2003 spinlock_t audio_endpt_idx_lock;
2004 amdgpu_block_rreg_t audio_endpt_rreg;
2005 amdgpu_block_wreg_t audio_endpt_wreg;
2006 void __iomem *rio_mem;
2007 resource_size_t rio_mem_size;
2008 struct amdgpu_doorbell doorbell;
2009
2010 /* clock/pll info */
2011 struct amdgpu_clock clock;
2012
2013 /* MC */
2014 struct amdgpu_mc mc;
2015 struct amdgpu_gart gart;
2016 struct amdgpu_dummy_page dummy_page;
2017 struct amdgpu_vm_manager vm_manager;
2018
2019 /* memory management */
2020 struct amdgpu_mman mman;
2021 struct amdgpu_gem gem;
2022 struct amdgpu_vram_scratch vram_scratch;
2023 struct amdgpu_wb wb;
2024 atomic64_t vram_usage;
2025 atomic64_t vram_vis_usage;
2026 atomic64_t gtt_usage;
2027 atomic64_t num_bytes_moved;
d94aed5a 2028 atomic_t gpu_reset_counter;
97b2e202
AD
2029
2030 /* display */
2031 struct amdgpu_mode_info mode_info;
2032 struct work_struct hotplug_work;
2033 struct amdgpu_irq_src crtc_irq;
2034 struct amdgpu_irq_src pageflip_irq;
2035 struct amdgpu_irq_src hpd_irq;
2036
2037 /* rings */
97b2e202
AD
2038 unsigned fence_context;
2039 struct mutex ring_lock;
2040 unsigned num_rings;
2041 struct amdgpu_ring *rings[AMDGPU_MAX_RINGS];
2042 bool ib_pool_ready;
2043 struct amdgpu_sa_manager ring_tmp_bo;
2044
2045 /* interrupts */
2046 struct amdgpu_irq irq;
2047
1f7371b2
AD
2048 /* powerplay */
2049 struct amd_powerplay powerplay;
e61710c5 2050 bool pp_enabled;
1f7371b2 2051
97b2e202
AD
2052 /* dpm */
2053 struct amdgpu_pm pm;
2054 u32 cg_flags;
2055 u32 pg_flags;
2056
2057 /* amdgpu smumgr */
2058 struct amdgpu_smumgr smu;
2059
2060 /* gfx */
2061 struct amdgpu_gfx gfx;
2062
2063 /* sdma */
c113ea1c 2064 struct amdgpu_sdma sdma;
97b2e202
AD
2065
2066 /* uvd */
2067 bool has_uvd;
2068 struct amdgpu_uvd uvd;
2069
2070 /* vce */
2071 struct amdgpu_vce vce;
2072
2073 /* firmwares */
2074 struct amdgpu_firmware firmware;
2075
2076 /* GDS */
2077 struct amdgpu_gds gds;
2078
2079 const struct amdgpu_ip_block_version *ip_blocks;
2080 int num_ip_blocks;
8faf0e08 2081 struct amdgpu_ip_block_status *ip_block_status;
97b2e202
AD
2082 struct mutex mn_lock;
2083 DECLARE_HASHTABLE(mn_hash, 7);
2084
2085 /* tracking pinned memory */
2086 u64 vram_pin_size;
2087 u64 gart_pin_size;
130e0371
OG
2088
2089 /* amdkfd interface */
2090 struct kfd_dev *kfd;
23ca0e4e
CZ
2091
2092 /* kernel conext for IB submission */
47f38501 2093 struct amdgpu_ctx kernel_ctx;
97b2e202
AD
2094};
2095
2096bool amdgpu_device_is_px(struct drm_device *dev);
2097int amdgpu_device_init(struct amdgpu_device *adev,
2098 struct drm_device *ddev,
2099 struct pci_dev *pdev,
2100 uint32_t flags);
2101void amdgpu_device_fini(struct amdgpu_device *adev);
2102int amdgpu_gpu_wait_for_idle(struct amdgpu_device *adev);
2103
2104uint32_t amdgpu_mm_rreg(struct amdgpu_device *adev, uint32_t reg,
2105 bool always_indirect);
2106void amdgpu_mm_wreg(struct amdgpu_device *adev, uint32_t reg, uint32_t v,
2107 bool always_indirect);
2108u32 amdgpu_io_rreg(struct amdgpu_device *adev, u32 reg);
2109void amdgpu_io_wreg(struct amdgpu_device *adev, u32 reg, u32 v);
2110
2111u32 amdgpu_mm_rdoorbell(struct amdgpu_device *adev, u32 index);
2112void amdgpu_mm_wdoorbell(struct amdgpu_device *adev, u32 index, u32 v);
2113
2114/*
2115 * Cast helper
2116 */
2117extern const struct fence_ops amdgpu_fence_ops;
2118static inline struct amdgpu_fence *to_amdgpu_fence(struct fence *f)
2119{
2120 struct amdgpu_fence *__f = container_of(f, struct amdgpu_fence, base);
2121
2122 if (__f->base.ops == &amdgpu_fence_ops)
2123 return __f;
2124
2125 return NULL;
2126}
2127
2128/*
2129 * Registers read & write functions.
2130 */
2131#define RREG32(reg) amdgpu_mm_rreg(adev, (reg), false)
2132#define RREG32_IDX(reg) amdgpu_mm_rreg(adev, (reg), true)
2133#define DREG32(reg) printk(KERN_INFO "REGISTER: " #reg " : 0x%08X\n", amdgpu_mm_rreg(adev, (reg), false))
2134#define WREG32(reg, v) amdgpu_mm_wreg(adev, (reg), (v), false)
2135#define WREG32_IDX(reg, v) amdgpu_mm_wreg(adev, (reg), (v), true)
2136#define REG_SET(FIELD, v) (((v) << FIELD##_SHIFT) & FIELD##_MASK)
2137#define REG_GET(FIELD, v) (((v) << FIELD##_SHIFT) & FIELD##_MASK)
2138#define RREG32_PCIE(reg) adev->pcie_rreg(adev, (reg))
2139#define WREG32_PCIE(reg, v) adev->pcie_wreg(adev, (reg), (v))
2140#define RREG32_SMC(reg) adev->smc_rreg(adev, (reg))
2141#define WREG32_SMC(reg, v) adev->smc_wreg(adev, (reg), (v))
2142#define RREG32_UVD_CTX(reg) adev->uvd_ctx_rreg(adev, (reg))
2143#define WREG32_UVD_CTX(reg, v) adev->uvd_ctx_wreg(adev, (reg), (v))
2144#define RREG32_DIDT(reg) adev->didt_rreg(adev, (reg))
2145#define WREG32_DIDT(reg, v) adev->didt_wreg(adev, (reg), (v))
2146#define RREG32_AUDIO_ENDPT(block, reg) adev->audio_endpt_rreg(adev, (block), (reg))
2147#define WREG32_AUDIO_ENDPT(block, reg, v) adev->audio_endpt_wreg(adev, (block), (reg), (v))
2148#define WREG32_P(reg, val, mask) \
2149 do { \
2150 uint32_t tmp_ = RREG32(reg); \
2151 tmp_ &= (mask); \
2152 tmp_ |= ((val) & ~(mask)); \
2153 WREG32(reg, tmp_); \
2154 } while (0)
2155#define WREG32_AND(reg, and) WREG32_P(reg, 0, and)
2156#define WREG32_OR(reg, or) WREG32_P(reg, or, ~(or))
2157#define WREG32_PLL_P(reg, val, mask) \
2158 do { \
2159 uint32_t tmp_ = RREG32_PLL(reg); \
2160 tmp_ &= (mask); \
2161 tmp_ |= ((val) & ~(mask)); \
2162 WREG32_PLL(reg, tmp_); \
2163 } while (0)
2164#define DREG32_SYS(sqf, adev, reg) seq_printf((sqf), #reg " : 0x%08X\n", amdgpu_mm_rreg((adev), (reg), false))
2165#define RREG32_IO(reg) amdgpu_io_rreg(adev, (reg))
2166#define WREG32_IO(reg, v) amdgpu_io_wreg(adev, (reg), (v))
2167
2168#define RDOORBELL32(index) amdgpu_mm_rdoorbell(adev, (index))
2169#define WDOORBELL32(index, v) amdgpu_mm_wdoorbell(adev, (index), (v))
2170
2171#define REG_FIELD_SHIFT(reg, field) reg##__##field##__SHIFT
2172#define REG_FIELD_MASK(reg, field) reg##__##field##_MASK
2173
2174#define REG_SET_FIELD(orig_val, reg, field, field_val) \
2175 (((orig_val) & ~REG_FIELD_MASK(reg, field)) | \
2176 (REG_FIELD_MASK(reg, field) & ((field_val) << REG_FIELD_SHIFT(reg, field))))
2177
2178#define REG_GET_FIELD(value, reg, field) \
2179 (((value) & REG_FIELD_MASK(reg, field)) >> REG_FIELD_SHIFT(reg, field))
2180
2181/*
2182 * BIOS helpers.
2183 */
2184#define RBIOS8(i) (adev->bios[i])
2185#define RBIOS16(i) (RBIOS8(i) | (RBIOS8((i)+1) << 8))
2186#define RBIOS32(i) ((RBIOS16(i)) | (RBIOS16((i)+2) << 16))
2187
2188/*
2189 * RING helpers.
2190 */
2191static inline void amdgpu_ring_write(struct amdgpu_ring *ring, uint32_t v)
2192{
2193 if (ring->count_dw <= 0)
86c2b790 2194 DRM_ERROR("amdgpu: writing more dwords to the ring than expected!\n");
97b2e202
AD
2195 ring->ring[ring->wptr++] = v;
2196 ring->wptr &= ring->ptr_mask;
2197 ring->count_dw--;
2198 ring->ring_free_dw--;
2199}
2200
c113ea1c
AD
2201static inline struct amdgpu_sdma_instance *
2202amdgpu_get_sdma_instance(struct amdgpu_ring *ring)
4b2f7e2c
JZ
2203{
2204 struct amdgpu_device *adev = ring->adev;
2205 int i;
2206
c113ea1c
AD
2207 for (i = 0; i < adev->sdma.num_instances; i++)
2208 if (&adev->sdma.instance[i].ring == ring)
4b2f7e2c
JZ
2209 break;
2210
2211 if (i < AMDGPU_MAX_SDMA_INSTANCES)
c113ea1c 2212 return &adev->sdma.instance[i];
4b2f7e2c
JZ
2213 else
2214 return NULL;
2215}
2216
97b2e202
AD
2217/*
2218 * ASICs macro.
2219 */
2220#define amdgpu_asic_set_vga_state(adev, state) (adev)->asic_funcs->set_vga_state((adev), (state))
2221#define amdgpu_asic_reset(adev) (adev)->asic_funcs->reset((adev))
2222#define amdgpu_asic_wait_for_mc_idle(adev) (adev)->asic_funcs->wait_for_mc_idle((adev))
2223#define amdgpu_asic_get_xclk(adev) (adev)->asic_funcs->get_xclk((adev))
2224#define amdgpu_asic_set_uvd_clocks(adev, v, d) (adev)->asic_funcs->set_uvd_clocks((adev), (v), (d))
2225#define amdgpu_asic_set_vce_clocks(adev, ev, ec) (adev)->asic_funcs->set_vce_clocks((adev), (ev), (ec))
2226#define amdgpu_asic_get_gpu_clock_counter(adev) (adev)->asic_funcs->get_gpu_clock_counter((adev))
2227#define amdgpu_asic_read_disabled_bios(adev) (adev)->asic_funcs->read_disabled_bios((adev))
7946b878 2228#define amdgpu_asic_read_bios_from_rom(adev, b, l) (adev)->asic_funcs->read_bios_from_rom((adev), (b), (l))
97b2e202
AD
2229#define amdgpu_asic_read_register(adev, se, sh, offset, v)((adev)->asic_funcs->read_register((adev), (se), (sh), (offset), (v)))
2230#define amdgpu_asic_get_cu_info(adev, info) (adev)->asic_funcs->get_cu_info((adev), (info))
2231#define amdgpu_gart_flush_gpu_tlb(adev, vmid) (adev)->gart.gart_funcs->flush_gpu_tlb((adev), (vmid))
2232#define amdgpu_gart_set_pte_pde(adev, pt, idx, addr, flags) (adev)->gart.gart_funcs->set_pte_pde((adev), (pt), (idx), (addr), (flags))
2233#define amdgpu_vm_copy_pte(adev, ib, pe, src, count) ((adev)->vm_manager.vm_pte_funcs->copy_pte((ib), (pe), (src), (count)))
2234#define amdgpu_vm_write_pte(adev, ib, pe, addr, count, incr, flags) ((adev)->vm_manager.vm_pte_funcs->write_pte((ib), (pe), (addr), (count), (incr), (flags)))
2235#define amdgpu_vm_set_pte_pde(adev, ib, pe, addr, count, incr, flags) ((adev)->vm_manager.vm_pte_funcs->set_pte_pde((ib), (pe), (addr), (count), (incr), (flags)))
2236#define amdgpu_vm_pad_ib(adev, ib) ((adev)->vm_manager.vm_pte_funcs->pad_ib((ib)))
2237#define amdgpu_ring_parse_cs(r, p, ib) ((r)->funcs->parse_cs((p), (ib)))
2238#define amdgpu_ring_test_ring(r) (r)->funcs->test_ring((r))
2239#define amdgpu_ring_test_ib(r) (r)->funcs->test_ib((r))
97b2e202
AD
2240#define amdgpu_ring_get_rptr(r) (r)->funcs->get_rptr((r))
2241#define amdgpu_ring_get_wptr(r) (r)->funcs->get_wptr((r))
2242#define amdgpu_ring_set_wptr(r) (r)->funcs->set_wptr((r))
2243#define amdgpu_ring_emit_ib(r, ib) (r)->funcs->emit_ib((r), (ib))
2244#define amdgpu_ring_emit_vm_flush(r, vmid, addr) (r)->funcs->emit_vm_flush((r), (vmid), (addr))
890ee23f 2245#define amdgpu_ring_emit_fence(r, addr, seq, flags) (r)->funcs->emit_fence((r), (addr), (seq), (flags))
97b2e202
AD
2246#define amdgpu_ring_emit_semaphore(r, semaphore, emit_wait) (r)->funcs->emit_semaphore((r), (semaphore), (emit_wait))
2247#define amdgpu_ring_emit_gds_switch(r, v, db, ds, wb, ws, ab, as) (r)->funcs->emit_gds_switch((r), (v), (db), (ds), (wb), (ws), (ab), (as))
d2edb07b 2248#define amdgpu_ring_emit_hdp_flush(r) (r)->funcs->emit_hdp_flush((r))
97b2e202
AD
2249#define amdgpu_ih_get_wptr(adev) (adev)->irq.ih_funcs->get_wptr((adev))
2250#define amdgpu_ih_decode_iv(adev, iv) (adev)->irq.ih_funcs->decode_iv((adev), (iv))
2251#define amdgpu_ih_set_rptr(adev) (adev)->irq.ih_funcs->set_rptr((adev))
2252#define amdgpu_display_set_vga_render_state(adev, r) (adev)->mode_info.funcs->set_vga_render_state((adev), (r))
2253#define amdgpu_display_vblank_get_counter(adev, crtc) (adev)->mode_info.funcs->vblank_get_counter((adev), (crtc))
2254#define amdgpu_display_vblank_wait(adev, crtc) (adev)->mode_info.funcs->vblank_wait((adev), (crtc))
2255#define amdgpu_display_is_display_hung(adev) (adev)->mode_info.funcs->is_display_hung((adev))
2256#define amdgpu_display_backlight_set_level(adev, e, l) (adev)->mode_info.funcs->backlight_set_level((e), (l))
2257#define amdgpu_display_backlight_get_level(adev, e) (adev)->mode_info.funcs->backlight_get_level((e))
2258#define amdgpu_display_hpd_sense(adev, h) (adev)->mode_info.funcs->hpd_sense((adev), (h))
2259#define amdgpu_display_hpd_set_polarity(adev, h) (adev)->mode_info.funcs->hpd_set_polarity((adev), (h))
2260#define amdgpu_display_hpd_get_gpio_reg(adev) (adev)->mode_info.funcs->hpd_get_gpio_reg((adev))
2261#define amdgpu_display_bandwidth_update(adev) (adev)->mode_info.funcs->bandwidth_update((adev))
2262#define amdgpu_display_page_flip(adev, crtc, base) (adev)->mode_info.funcs->page_flip((adev), (crtc), (base))
2263#define amdgpu_display_page_flip_get_scanoutpos(adev, crtc, vbl, pos) (adev)->mode_info.funcs->page_flip_get_scanoutpos((adev), (crtc), (vbl), (pos))
2264#define amdgpu_display_add_encoder(adev, e, s, c) (adev)->mode_info.funcs->add_encoder((adev), (e), (s), (c))
2265#define amdgpu_display_add_connector(adev, ci, sd, ct, ib, coi, h, r) (adev)->mode_info.funcs->add_connector((adev), (ci), (sd), (ct), (ib), (coi), (h), (r))
2266#define amdgpu_display_stop_mc_access(adev, s) (adev)->mode_info.funcs->stop_mc_access((adev), (s))
2267#define amdgpu_display_resume_mc_access(adev, s) (adev)->mode_info.funcs->resume_mc_access((adev), (s))
c7ae72c0 2268#define amdgpu_emit_copy_buffer(adev, ib, s, d, b) (adev)->mman.buffer_funcs->emit_copy_buffer((ib), (s), (d), (b))
6e7a3840 2269#define amdgpu_emit_fill_buffer(adev, ib, s, d, b) (adev)->mman.buffer_funcs->emit_fill_buffer((ib), (s), (d), (b))
97b2e202
AD
2270#define amdgpu_dpm_pre_set_power_state(adev) (adev)->pm.funcs->pre_set_power_state((adev))
2271#define amdgpu_dpm_set_power_state(adev) (adev)->pm.funcs->set_power_state((adev))
2272#define amdgpu_dpm_post_set_power_state(adev) (adev)->pm.funcs->post_set_power_state((adev))
2273#define amdgpu_dpm_display_configuration_changed(adev) (adev)->pm.funcs->display_configuration_changed((adev))
97b2e202 2274#define amdgpu_dpm_print_power_state(adev, ps) (adev)->pm.funcs->print_power_state((adev), (ps))
97b2e202 2275#define amdgpu_dpm_vblank_too_short(adev) (adev)->pm.funcs->vblank_too_short((adev))
97b2e202 2276#define amdgpu_dpm_enable_bapm(adev, e) (adev)->pm.funcs->enable_bapm((adev), (e))
3af76f23
RZ
2277
2278#define amdgpu_dpm_get_temperature(adev) \
e61710c5
JZ
2279 (adev)->pp_enabled ? \
2280 (adev)->powerplay.pp_funcs->get_temperature((adev)->powerplay.pp_handle) : \
2281 (adev)->pm.funcs->get_temperature((adev))
3af76f23
RZ
2282
2283#define amdgpu_dpm_set_fan_control_mode(adev, m) \
e61710c5
JZ
2284 (adev)->pp_enabled ? \
2285 (adev)->powerplay.pp_funcs->set_fan_control_mode((adev)->powerplay.pp_handle, (m)) : \
2286 (adev)->pm.funcs->set_fan_control_mode((adev), (m))
3af76f23
RZ
2287
2288#define amdgpu_dpm_get_fan_control_mode(adev) \
e61710c5
JZ
2289 (adev)->pp_enabled ? \
2290 (adev)->powerplay.pp_funcs->get_fan_control_mode((adev)->powerplay.pp_handle) : \
2291 (adev)->pm.funcs->get_fan_control_mode((adev))
3af76f23
RZ
2292
2293#define amdgpu_dpm_set_fan_speed_percent(adev, s) \
e61710c5
JZ
2294 (adev)->pp_enabled ? \
2295 (adev)->powerplay.pp_funcs->set_fan_speed_percent((adev)->powerplay.pp_handle, (s)) : \
2296 (adev)->pm.funcs->set_fan_speed_percent((adev), (s))
3af76f23
RZ
2297
2298#define amdgpu_dpm_get_fan_speed_percent(adev, s) \
e61710c5
JZ
2299 (adev)->pp_enabled ? \
2300 (adev)->powerplay.pp_funcs->get_fan_speed_percent((adev)->powerplay.pp_handle, (s)) : \
2301 (adev)->pm.funcs->get_fan_speed_percent((adev), (s))
97b2e202 2302
1b5708ff 2303#define amdgpu_dpm_get_sclk(adev, l) \
e61710c5
JZ
2304 (adev)->pp_enabled ? \
2305 (adev)->powerplay.pp_funcs->get_sclk((adev)->powerplay.pp_handle, (l)) : \
1b5708ff
RZ
2306 (adev)->pm.funcs->get_sclk((adev), (l))
2307
2308#define amdgpu_dpm_get_mclk(adev, l) \
e61710c5
JZ
2309 (adev)->pp_enabled ? \
2310 (adev)->powerplay.pp_funcs->get_mclk((adev)->powerplay.pp_handle, (l)) : \
2311 (adev)->pm.funcs->get_mclk((adev), (l))
1b5708ff
RZ
2312
2313
2314#define amdgpu_dpm_force_performance_level(adev, l) \
e61710c5
JZ
2315 (adev)->pp_enabled ? \
2316 (adev)->powerplay.pp_funcs->force_performance_level((adev)->powerplay.pp_handle, (l)) : \
2317 (adev)->pm.funcs->force_performance_level((adev), (l))
1b5708ff
RZ
2318
2319#define amdgpu_dpm_powergate_uvd(adev, g) \
e61710c5
JZ
2320 (adev)->pp_enabled ? \
2321 (adev)->powerplay.pp_funcs->powergate_uvd((adev)->powerplay.pp_handle, (g)) : \
2322 (adev)->pm.funcs->powergate_uvd((adev), (g))
1b5708ff
RZ
2323
2324#define amdgpu_dpm_powergate_vce(adev, g) \
e61710c5
JZ
2325 (adev)->pp_enabled ? \
2326 (adev)->powerplay.pp_funcs->powergate_vce((adev)->powerplay.pp_handle, (g)) : \
2327 (adev)->pm.funcs->powergate_vce((adev), (g))
1b5708ff
RZ
2328
2329#define amdgpu_dpm_debugfs_print_current_performance_level(adev, m) \
e61710c5
JZ
2330 (adev)->pp_enabled ? \
2331 (adev)->powerplay.pp_funcs->print_current_performance_level((adev)->powerplay.pp_handle, (m)) : \
2332 (adev)->pm.funcs->debugfs_print_current_performance_level((adev), (m))
1b5708ff
RZ
2333
2334#define amdgpu_dpm_get_current_power_state(adev) \
e61710c5 2335 (adev)->powerplay.pp_funcs->get_current_power_state((adev)->powerplay.pp_handle)
1b5708ff
RZ
2336
2337#define amdgpu_dpm_get_performance_level(adev) \
e61710c5 2338 (adev)->powerplay.pp_funcs->get_performance_level((adev)->powerplay.pp_handle)
1b5708ff 2339
e61710c5 2340#define amdgpu_dpm_dispatch_task(adev, event_id, input, output) \
1b5708ff 2341 (adev)->powerplay.pp_funcs->dispatch_tasks((adev)->powerplay.pp_handle, (event_id), (input), (output))
97b2e202
AD
2342
2343#define amdgpu_gds_switch(adev, r, v, d, w, a) (adev)->gds.funcs->patch_gds_switch((r), (v), (d), (w), (a))
2344
2345/* Common functions */
2346int amdgpu_gpu_reset(struct amdgpu_device *adev);
2347void amdgpu_pci_config_reset(struct amdgpu_device *adev);
2348bool amdgpu_card_posted(struct amdgpu_device *adev);
2349void amdgpu_update_display_priority(struct amdgpu_device *adev);
2350bool amdgpu_boot_test_post_card(struct amdgpu_device *adev);
d5fc5e82 2351
97b2e202
AD
2352int amdgpu_cs_parser_init(struct amdgpu_cs_parser *p, void *data);
2353int amdgpu_cs_get_ring(struct amdgpu_device *adev, u32 ip_type,
2354 u32 ip_instance, u32 ring,
2355 struct amdgpu_ring **out_ring);
2356void amdgpu_ttm_placement_from_domain(struct amdgpu_bo *rbo, u32 domain);
2357bool amdgpu_ttm_bo_is_amdgpu_bo(struct ttm_buffer_object *bo);
2358int amdgpu_ttm_tt_set_userptr(struct ttm_tt *ttm, uint64_t addr,
2359 uint32_t flags);
2360bool amdgpu_ttm_tt_has_userptr(struct ttm_tt *ttm);
2361bool amdgpu_ttm_tt_is_readonly(struct ttm_tt *ttm);
2362uint32_t amdgpu_ttm_tt_pte_flags(struct amdgpu_device *adev, struct ttm_tt *ttm,
2363 struct ttm_mem_reg *mem);
2364void amdgpu_vram_location(struct amdgpu_device *adev, struct amdgpu_mc *mc, u64 base);
2365void amdgpu_gtt_location(struct amdgpu_device *adev, struct amdgpu_mc *mc);
2366void amdgpu_ttm_set_active_vram_size(struct amdgpu_device *adev, u64 size);
2367void amdgpu_program_register_sequence(struct amdgpu_device *adev,
2368 const u32 *registers,
2369 const u32 array_size);
2370
2371bool amdgpu_device_is_px(struct drm_device *dev);
2372/* atpx handler */
2373#if defined(CONFIG_VGA_SWITCHEROO)
2374void amdgpu_register_atpx_handler(void);
2375void amdgpu_unregister_atpx_handler(void);
2376#else
2377static inline void amdgpu_register_atpx_handler(void) {}
2378static inline void amdgpu_unregister_atpx_handler(void) {}
2379#endif
2380
2381/*
2382 * KMS
2383 */
2384extern const struct drm_ioctl_desc amdgpu_ioctls_kms[];
2385extern int amdgpu_max_kms_ioctl;
2386
2387int amdgpu_driver_load_kms(struct drm_device *dev, unsigned long flags);
2388int amdgpu_driver_unload_kms(struct drm_device *dev);
2389void amdgpu_driver_lastclose_kms(struct drm_device *dev);
2390int amdgpu_driver_open_kms(struct drm_device *dev, struct drm_file *file_priv);
2391void amdgpu_driver_postclose_kms(struct drm_device *dev,
2392 struct drm_file *file_priv);
2393void amdgpu_driver_preclose_kms(struct drm_device *dev,
2394 struct drm_file *file_priv);
2395int amdgpu_suspend_kms(struct drm_device *dev, bool suspend, bool fbcon);
2396int amdgpu_resume_kms(struct drm_device *dev, bool resume, bool fbcon);
88e72717
TR
2397u32 amdgpu_get_vblank_counter_kms(struct drm_device *dev, unsigned int pipe);
2398int amdgpu_enable_vblank_kms(struct drm_device *dev, unsigned int pipe);
2399void amdgpu_disable_vblank_kms(struct drm_device *dev, unsigned int pipe);
2400int amdgpu_get_vblank_timestamp_kms(struct drm_device *dev, unsigned int pipe,
97b2e202
AD
2401 int *max_error,
2402 struct timeval *vblank_time,
2403 unsigned flags);
2404long amdgpu_kms_compat_ioctl(struct file *filp, unsigned int cmd,
2405 unsigned long arg);
2406
97b2e202
AD
2407/*
2408 * functions used by amdgpu_encoder.c
2409 */
2410struct amdgpu_afmt_acr {
2411 u32 clock;
2412
2413 int n_32khz;
2414 int cts_32khz;
2415
2416 int n_44_1khz;
2417 int cts_44_1khz;
2418
2419 int n_48khz;
2420 int cts_48khz;
2421
2422};
2423
2424struct amdgpu_afmt_acr amdgpu_afmt_acr(uint32_t clock);
2425
2426/* amdgpu_acpi.c */
2427#if defined(CONFIG_ACPI)
2428int amdgpu_acpi_init(struct amdgpu_device *adev);
2429void amdgpu_acpi_fini(struct amdgpu_device *adev);
2430bool amdgpu_acpi_is_pcie_performance_request_supported(struct amdgpu_device *adev);
2431int amdgpu_acpi_pcie_performance_request(struct amdgpu_device *adev,
2432 u8 perf_req, bool advertise);
2433int amdgpu_acpi_pcie_notify_device_ready(struct amdgpu_device *adev);
2434#else
2435static inline int amdgpu_acpi_init(struct amdgpu_device *adev) { return 0; }
2436static inline void amdgpu_acpi_fini(struct amdgpu_device *adev) { }
2437#endif
2438
2439struct amdgpu_bo_va_mapping *
2440amdgpu_cs_find_mapping(struct amdgpu_cs_parser *parser,
2441 uint64_t addr, struct amdgpu_bo **bo);
2442
2443#include "amdgpu_object.h"
2444
2445#endif