]> git.proxmox.com Git - mirror_ubuntu-jammy-kernel.git/blame - drivers/gpu/drm/amd/amdgpu/amdgpu_drv.c
drm/amdgpu: add amdgpu_vm_entries_mask v2
[mirror_ubuntu-jammy-kernel.git] / drivers / gpu / drm / amd / amdgpu / amdgpu_drv.c
CommitLineData
d38ceaf9
AD
1/*
2 * Copyright 2000 VA Linux Systems, Inc., Sunnyvale, California.
3 * All Rights Reserved.
4 *
5 * Permission is hereby granted, free of charge, to any person obtaining a
6 * copy of this software and associated documentation files (the "Software"),
7 * to deal in the Software without restriction, including without limitation
8 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
9 * and/or sell copies of the Software, and to permit persons to whom the
10 * Software is furnished to do so, subject to the following conditions:
11 *
12 * The above copyright notice and this permission notice (including the next
13 * paragraph) shall be included in all copies or substantial portions of the
14 * Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * VA LINUX SYSTEMS AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM, DAMAGES OR
20 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
21 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
22 * OTHER DEALINGS IN THE SOFTWARE.
23 */
24
25#include <drm/drmP.h>
26#include <drm/amdgpu_drm.h>
27#include <drm/drm_gem.h>
28#include "amdgpu_drv.h"
29
30#include <drm/drm_pciids.h>
31#include <linux/console.h>
32#include <linux/module.h>
33#include <linux/pm_runtime.h>
34#include <linux/vga_switcheroo.h>
248a1d6f 35#include <drm/drm_crtc_helper.h>
d38ceaf9
AD
36
37#include "amdgpu.h"
38#include "amdgpu_irq.h"
2cddc50e 39#include "amdgpu_gem.h"
d38ceaf9 40
130e0371
OG
41#include "amdgpu_amdkfd.h"
42
d38ceaf9
AD
43/*
44 * KMS wrapper.
45 * - 3.0.0 - initial driver
6055f37a 46 * - 3.1.0 - allow reading more status registers (GRBM, SRBM, SDMA, CP)
f84e63f2
MO
47 * - 3.2.0 - GFX8: Uses EOP_TC_WB_ACTION_EN, so UMDs don't have to do the same
48 * at the end of IBs.
d347ce66 49 * - 3.3.0 - Add VM support for UVD on supported hardware.
83a59b63 50 * - 3.4.0 - Add AMDGPU_INFO_NUM_EVICTIONS.
8dd31d74 51 * - 3.5.0 - Add support for new UVD_NO_OP register.
753ad49c 52 * - 3.6.0 - kmd involves use CONTEXT_CONTROL in ring buffer.
9cee3c1f 53 * - 3.7.0 - Add support for VCE clock list packet
b62b5931 54 * - 3.8.0 - Add support raster config init in the kernel
ef704318 55 * - 3.9.0 - Add support for memory query info about VRAM and GTT.
a5b11dac 56 * - 3.10.0 - Add support for new fences ioctl, new gem ioctl flags
5ebbac4b 57 * - 3.11.0 - Add support for sensor query info (clocks, temp, etc).
dfe38bd8 58 * - 3.12.0 - Add query for double offchip LDS buffers
8eafd505 59 * - 3.13.0 - Add PRT support
203eb0cb 60 * - 3.14.0 - Fix race in amdgpu_ctx_get_fence() and note new functionality
44eb8c1b 61 * - 3.15.0 - Export more gpu info for gfx9
b98b8dbc 62 * - 3.16.0 - Add reserved vmid support
68e2c5ff 63 * - 3.17.0 - Add AMDGPU_NUM_VRAM_CPU_PAGE_FAULTS.
dbfe85ea 64 * - 3.18.0 - Export gpu always on cu bitmap
33476319 65 * - 3.19.0 - Add support for UVD MJPEG decode
fd8bf087 66 * - 3.20.0 - Add support for local BOs
7ca24cf2 67 * - 3.21.0 - Add DRM_AMDGPU_FENCE_TO_HANDLE ioctl
b285f1db 68 * - 3.22.0 - Add DRM_AMDGPU_SCHED ioctl
c057c114 69 * - 3.23.0 - Add query for VRAM lost counter
f8e3e0ee 70 * - 3.24.0 - Add high priority compute support for gfx9
7b158d16 71 * - 3.25.0 - Add support for sensor query info (stable pstate sclk/mclk).
d240cd9e 72 * - 3.26.0 - GFX9: Process AMDGPU_IB_FLAG_TC_WB_NOT_INVALIDATE.
964d0fbf 73 * - 3.27.0 - Add new chunk to to AMDGPU_CS to enable BO_LIST creation.
d38ceaf9
AD
74 */
75#define KMS_DRIVER_MAJOR 3
964d0fbf 76#define KMS_DRIVER_MINOR 27
d38ceaf9
AD
77#define KMS_DRIVER_PATCHLEVEL 0
78
79int amdgpu_vram_limit = 0;
218b5dcd 80int amdgpu_vis_vram_limit = 0;
83e74db6 81int amdgpu_gart_size = -1; /* auto */
36d38372 82int amdgpu_gtt_size = -1; /* auto */
95844d20 83int amdgpu_moverate = -1; /* auto */
d38ceaf9
AD
84int amdgpu_benchmarking = 0;
85int amdgpu_testing = 0;
86int amdgpu_audio = -1;
87int amdgpu_disp_priority = 0;
88int amdgpu_hw_i2c = 0;
89int amdgpu_pcie_gen2 = -1;
90int amdgpu_msi = -1;
8854695a 91int amdgpu_lockup_timeout = 10000;
d38ceaf9 92int amdgpu_dpm = -1;
e635ee07 93int amdgpu_fw_load_type = -1;
d38ceaf9
AD
94int amdgpu_aspm = -1;
95int amdgpu_runtime_pm = -1;
0b693f0b 96uint amdgpu_ip_block_mask = 0xffffffff;
d38ceaf9
AD
97int amdgpu_bapm = -1;
98int amdgpu_deep_color = 0;
bab4fee7 99int amdgpu_vm_size = -1;
d07f14be 100int amdgpu_vm_fragment_size = -1;
d38ceaf9 101int amdgpu_vm_block_size = -1;
d9c13156 102int amdgpu_vm_fault_stop = 0;
b495bd3a 103int amdgpu_vm_debug = 0;
60bfcd31 104int amdgpu_vram_page_split = 512;
9a4b7d4c 105int amdgpu_vm_update_mode = -1;
d38ceaf9 106int amdgpu_exp_hw_support = 0;
4562236b 107int amdgpu_dc = -1;
b70f014d 108int amdgpu_sched_jobs = 32;
4afcb303 109int amdgpu_sched_hw_submission = 2;
0b693f0b
RZ
110uint amdgpu_pcie_gen_cap = 0;
111uint amdgpu_pcie_lane_cap = 0;
112uint amdgpu_cg_mask = 0xffffffff;
113uint amdgpu_pg_mask = 0xffffffff;
114uint amdgpu_sdma_phase_quantum = 32;
6f8941a2 115char *amdgpu_disable_cu = NULL;
9accf2fd 116char *amdgpu_virtual_display = NULL;
a06c3ee0
KF
117/* OverDrive(bit 14) disabled by default*/
118uint amdgpu_pp_feature_mask = 0xffffbfff;
bce23e00
AD
119int amdgpu_ngg = 0;
120int amdgpu_prim_buf_per_se = 0;
121int amdgpu_pos_buf_per_se = 0;
122int amdgpu_cntl_sb_buf_per_se = 0;
123int amdgpu_param_buf_per_se = 0;
65781c78 124int amdgpu_job_hang_limit = 0;
e8835e0e 125int amdgpu_lbpw = -1;
4a75aefe 126int amdgpu_compute_multipipe = -1;
dcebf026 127int amdgpu_gpu_recovery = -1; /* auto */
bfca0289 128int amdgpu_emu_mode = 0;
7951e376 129uint amdgpu_smu_memory_pool_size = 0;
d38ceaf9 130
8405cf39
SJ
131/**
132 * DOC: vramlimit (int)
133 * Restrict the total amount of VRAM in MiB for testing. The default is 0 (Use full VRAM).
134 */
d38ceaf9
AD
135MODULE_PARM_DESC(vramlimit, "Restrict VRAM for testing, in megabytes");
136module_param_named(vramlimit, amdgpu_vram_limit, int, 0600);
137
8405cf39
SJ
138/**
139 * DOC: vis_vramlimit (int)
140 * Restrict the amount of CPU visible VRAM in MiB for testing. The default is 0 (Use full CPU visible VRAM).
141 */
218b5dcd
JB
142MODULE_PARM_DESC(vis_vramlimit, "Restrict visible VRAM for testing, in megabytes");
143module_param_named(vis_vramlimit, amdgpu_vis_vram_limit, int, 0444);
144
8405cf39
SJ
145/**
146 * DOC: gartsize (uint)
147 * Restrict the size of GART in Mib (32, 64, etc.) for testing. The default is -1 (The size depends on asic).
148 */
a4da14cc 149MODULE_PARM_DESC(gartsize, "Size of GART to setup in megabytes (32, 64, etc., -1=auto)");
f9321cc4 150module_param_named(gartsize, amdgpu_gart_size, uint, 0600);
d38ceaf9 151
8405cf39
SJ
152/**
153 * DOC: gttsize (int)
154 * Restrict the size of GTT domain in MiB for testing. The default is -1 (It's VRAM size if 3GB < VRAM < 3/4 RAM,
155 * otherwise 3/4 RAM size).
156 */
36d38372
CK
157MODULE_PARM_DESC(gttsize, "Size of the GTT domain in megabytes (-1 = auto)");
158module_param_named(gttsize, amdgpu_gtt_size, int, 0600);
d38ceaf9 159
8405cf39
SJ
160/**
161 * DOC: moverate (int)
162 * Set maximum buffer migration rate in MB/s. The default is -1 (8 MB/s).
163 */
95844d20
MO
164MODULE_PARM_DESC(moverate, "Maximum buffer migration rate in MB/s. (32, 64, etc., -1=auto, 0=1=disabled)");
165module_param_named(moverate, amdgpu_moverate, int, 0600);
166
8405cf39
SJ
167/**
168 * DOC: benchmark (int)
169 * Run benchmarks. The default is 0 (Skip benchmarks).
170 */
d38ceaf9
AD
171MODULE_PARM_DESC(benchmark, "Run benchmark");
172module_param_named(benchmark, amdgpu_benchmarking, int, 0444);
173
8405cf39
SJ
174/**
175 * DOC: test (int)
176 * Test BO GTT->VRAM and VRAM->GTT GPU copies. The default is 0 (Skip test, only set 1 to run test).
177 */
d38ceaf9
AD
178MODULE_PARM_DESC(test, "Run tests");
179module_param_named(test, amdgpu_testing, int, 0444);
180
8405cf39
SJ
181/**
182 * DOC: audio (int)
183 * Set HDMI/DPAudio. Only affects non-DC display handling. The default is -1 (Enabled), set 0 to disabled it.
184 */
d38ceaf9
AD
185MODULE_PARM_DESC(audio, "Audio enable (-1 = auto, 0 = disable, 1 = enable)");
186module_param_named(audio, amdgpu_audio, int, 0444);
187
8405cf39
SJ
188/**
189 * DOC: disp_priority (int)
190 * Set display Priority (1 = normal, 2 = high). Only affects non-DC display handling. The default is 0 (auto).
191 */
d38ceaf9
AD
192MODULE_PARM_DESC(disp_priority, "Display Priority (0 = auto, 1 = normal, 2 = high)");
193module_param_named(disp_priority, amdgpu_disp_priority, int, 0444);
194
8405cf39
SJ
195/**
196 * DOC: hw_i2c (int)
197 * To enable hw i2c engine. Only affects non-DC display handling. The default is 0 (Disabled).
198 */
d38ceaf9
AD
199MODULE_PARM_DESC(hw_i2c, "hw i2c engine enable (0 = disable)");
200module_param_named(hw_i2c, amdgpu_hw_i2c, int, 0444);
201
8405cf39
SJ
202/**
203 * DOC: pcie_gen2 (int)
204 * To disable PCIE Gen2/3 mode (0 = disable, 1 = enable). The default is -1 (auto, enabled).
205 */
d38ceaf9
AD
206MODULE_PARM_DESC(pcie_gen2, "PCIE Gen2 mode (-1 = auto, 0 = disable, 1 = enable)");
207module_param_named(pcie_gen2, amdgpu_pcie_gen2, int, 0444);
208
8405cf39
SJ
209/**
210 * DOC: msi (int)
211 * To disable Message Signaled Interrupts (MSI) functionality (1 = enable, 0 = disable). The default is -1 (auto, enabled).
212 */
d38ceaf9
AD
213MODULE_PARM_DESC(msi, "MSI support (1 = enable, 0 = disable, -1 = auto)");
214module_param_named(msi, amdgpu_msi, int, 0444);
215
8405cf39
SJ
216/**
217 * DOC: lockup_timeout (int)
218 * Set GPU scheduler timeout value in ms. Value 0 is invalidated, will be adjusted to 10000.
219 * Negative values mean 'infinite timeout' (MAX_JIFFY_OFFSET). The default is 10000.
220 */
8854695a 221MODULE_PARM_DESC(lockup_timeout, "GPU lockup timeout in ms > 0 (default 10000)");
d38ceaf9
AD
222module_param_named(lockup_timeout, amdgpu_lockup_timeout, int, 0444);
223
8405cf39
SJ
224/**
225 * DOC: dpm (int)
226 * Override for dynamic power management setting (1 = enable, 0 = disable). The default is -1 (auto).
227 */
d38ceaf9
AD
228MODULE_PARM_DESC(dpm, "DPM support (1 = enable, 0 = disable, -1 = auto)");
229module_param_named(dpm, amdgpu_dpm, int, 0444);
230
8405cf39
SJ
231/**
232 * DOC: fw_load_type (int)
233 * Set different firmware loading type for debugging (0 = direct, 1 = SMU, 2 = PSP). The default is -1 (auto).
234 */
e635ee07
HR
235MODULE_PARM_DESC(fw_load_type, "firmware loading type (0 = direct, 1 = SMU, 2 = PSP, -1 = auto)");
236module_param_named(fw_load_type, amdgpu_fw_load_type, int, 0444);
d38ceaf9 237
8405cf39
SJ
238/**
239 * DOC: aspm (int)
240 * To disable ASPM (1 = enable, 0 = disable). The default is -1 (auto, enabled).
241 */
d38ceaf9
AD
242MODULE_PARM_DESC(aspm, "ASPM support (1 = enable, 0 = disable, -1 = auto)");
243module_param_named(aspm, amdgpu_aspm, int, 0444);
244
8405cf39
SJ
245/**
246 * DOC: runpm (int)
247 * Override for runtime power management control for dGPUs in PX/HG laptops. The amdgpu driver can dynamically power down
248 * the dGPU on PX/HG laptops when it is idle. The default is -1 (auto enable). Setting the value to 0 disables this functionality.
249 */
d38ceaf9
AD
250MODULE_PARM_DESC(runpm, "PX runtime pm (1 = force enable, 0 = disable, -1 = PX only default)");
251module_param_named(runpm, amdgpu_runtime_pm, int, 0444);
252
8405cf39
SJ
253/**
254 * DOC: ip_block_mask (uint)
255 * Override what IP blocks are enabled on the GPU. Each GPU is a collection of IP blocks (gfx, display, video, etc.).
256 * Use this parameter to disable specific blocks. Note that the IP blocks do not have a fixed index. Some asics may not have
257 * some IPs or may include multiple instances of an IP so the ordering various from asic to asic. See the driver output in
258 * the kernel log for the list of IPs on the asic. The default is 0xffffffff (enable all blocks on a device).
259 */
d38ceaf9
AD
260MODULE_PARM_DESC(ip_block_mask, "IP Block Mask (all blocks enabled (default))");
261module_param_named(ip_block_mask, amdgpu_ip_block_mask, uint, 0444);
262
8405cf39
SJ
263/**
264 * DOC: bapm (int)
265 * Bidirectional Application Power Management (BAPM) used to dynamically share TDP between CPU and GPU. Set value 0 to disable it.
266 * The default -1 (auto, enabled)
267 */
d38ceaf9
AD
268MODULE_PARM_DESC(bapm, "BAPM support (1 = enable, 0 = disable, -1 = auto)");
269module_param_named(bapm, amdgpu_bapm, int, 0444);
270
8405cf39
SJ
271/**
272 * DOC: deep_color (int)
273 * Set 1 to enable Deep Color support. Only affects non-DC display handling. The default is 0 (disabled).
274 */
d38ceaf9
AD
275MODULE_PARM_DESC(deep_color, "Deep Color support (1 = enable, 0 = disable (default))");
276module_param_named(deep_color, amdgpu_deep_color, int, 0444);
277
8405cf39
SJ
278/**
279 * DOC: vm_size (int)
280 * Override the size of the GPU's per client virtual address space in GiB. The default is -1 (automatic for each asic).
281 */
ed885b21 282MODULE_PARM_DESC(vm_size, "VM address space size in gigabytes (default 64GB)");
d38ceaf9 283module_param_named(vm_size, amdgpu_vm_size, int, 0444);
d07f14be 284
8405cf39
SJ
285/**
286 * DOC: vm_fragment_size (int)
287 * Override VM fragment size in bits (4, 5, etc. 4 = 64K, 9 = 2M). The default is -1 (automatic for each asic).
288 */
d07f14be
RH
289MODULE_PARM_DESC(vm_fragment_size, "VM fragment size in bits (4, 5, etc. 4 = 64K (default), Max 9 = 2M)");
290module_param_named(vm_fragment_size, amdgpu_vm_fragment_size, int, 0444);
d38ceaf9 291
8405cf39
SJ
292/**
293 * DOC: vm_block_size (int)
294 * Override VM page table size in bits (default depending on vm_size and hw setup). The default is -1 (automatic for each asic).
295 */
d38ceaf9
AD
296MODULE_PARM_DESC(vm_block_size, "VM page table size in bits (default depending on vm_size)");
297module_param_named(vm_block_size, amdgpu_vm_block_size, int, 0444);
298
8405cf39
SJ
299/**
300 * DOC: vm_fault_stop (int)
301 * Stop on VM fault for debugging (0 = never, 1 = print first, 2 = always). The default is 0 (No stop).
302 */
d9c13156
CK
303MODULE_PARM_DESC(vm_fault_stop, "Stop on VM fault (0 = never (default), 1 = print first, 2 = always)");
304module_param_named(vm_fault_stop, amdgpu_vm_fault_stop, int, 0444);
305
8405cf39
SJ
306/**
307 * DOC: vm_debug (int)
308 * Debug VM handling (0 = disabled, 1 = enabled). The default is 0 (Disabled).
309 */
b495bd3a
CK
310MODULE_PARM_DESC(vm_debug, "Debug VM handling (0 = disabled (default), 1 = enabled)");
311module_param_named(vm_debug, amdgpu_vm_debug, int, 0644);
312
8405cf39
SJ
313/**
314 * DOC: vm_update_mode (int)
315 * Override VM update mode. VM updated by using CPU (0 = never, 1 = Graphics only, 2 = Compute only, 3 = Both). The default
316 * is -1 (Only in large BAR(LB) systems Compute VM tables will be updated by CPU, otherwise 0, never).
317 */
9a4b7d4c
HK
318MODULE_PARM_DESC(vm_update_mode, "VM update using CPU (0 = never (default except for large BAR(LB)), 1 = Graphics only, 2 = Compute only (default for LB), 3 = Both");
319module_param_named(vm_update_mode, amdgpu_vm_update_mode, int, 0444);
320
8405cf39
SJ
321/**
322 * DOC: vram_page_split (int)
323 * Override the number of pages after we split VRAM allocations (default 512, -1 = disable). The default is 512.
324 */
ccfee95c 325MODULE_PARM_DESC(vram_page_split, "Number of pages after we split VRAM allocations (default 512, -1 = disable)");
6a7f76e7
CK
326module_param_named(vram_page_split, amdgpu_vram_page_split, int, 0444);
327
8405cf39
SJ
328/**
329 * DOC: exp_hw_support (int)
330 * Enable experimental hw support (1 = enable). The default is 0 (disabled).
331 */
d38ceaf9
AD
332MODULE_PARM_DESC(exp_hw_support, "experimental hw support (1 = enable, 0 = disable (default))");
333module_param_named(exp_hw_support, amdgpu_exp_hw_support, int, 0444);
334
8405cf39
SJ
335/**
336 * DOC: dc (int)
337 * Disable/Enable Display Core driver for debugging (1 = enable, 0 = disable). The default is -1 (automatic for each asic).
338 */
4562236b
HW
339MODULE_PARM_DESC(dc, "Display Core driver (1 = enable, 0 = disable, -1 = auto (default))");
340module_param_named(dc, amdgpu_dc, int, 0444);
341
8405cf39
SJ
342/**
343 * DOC: sched_jobs (int)
344 * Override the max number of jobs supported in the sw queue. The default is 32.
345 */
b70f014d 346MODULE_PARM_DESC(sched_jobs, "the max number of jobs supported in the sw queue (default 32)");
1333f723
JZ
347module_param_named(sched_jobs, amdgpu_sched_jobs, int, 0444);
348
8405cf39
SJ
349/**
350 * DOC: sched_hw_submission (int)
351 * Override the max number of HW submissions. The default is 2.
352 */
4afcb303
JZ
353MODULE_PARM_DESC(sched_hw_submission, "the max number of HW submissions (default 2)");
354module_param_named(sched_hw_submission, amdgpu_sched_hw_submission, int, 0444);
355
8405cf39
SJ
356/**
357 * DOC: ppfeaturemask (uint)
358 * Override power features enabled. See enum PP_FEATURE_MASK in drivers/gpu/drm/amd/include/amd_shared.h.
359 * The default is the current set of stable power features.
360 */
5141e9d2 361MODULE_PARM_DESC(ppfeaturemask, "all power features enabled (default))");
88826351 362module_param_named(ppfeaturemask, amdgpu_pp_feature_mask, uint, 0444);
3a74f6f2 363
8405cf39
SJ
364/**
365 * DOC: pcie_gen_cap (uint)
366 * Override PCIE gen speed capabilities. See the CAIL flags in drivers/gpu/drm/amd/include/amd_pcie.h.
367 * The default is 0 (automatic for each asic).
368 */
cd474ba0
AD
369MODULE_PARM_DESC(pcie_gen_cap, "PCIE Gen Caps (0: autodetect (default))");
370module_param_named(pcie_gen_cap, amdgpu_pcie_gen_cap, uint, 0444);
371
8405cf39
SJ
372/**
373 * DOC: pcie_lane_cap (uint)
374 * Override PCIE lanes capabilities. See the CAIL flags in drivers/gpu/drm/amd/include/amd_pcie.h.
375 * The default is 0 (automatic for each asic).
376 */
cd474ba0
AD
377MODULE_PARM_DESC(pcie_lane_cap, "PCIE Lane Caps (0: autodetect (default))");
378module_param_named(pcie_lane_cap, amdgpu_pcie_lane_cap, uint, 0444);
379
8405cf39
SJ
380/**
381 * DOC: cg_mask (uint)
382 * Override Clockgating features enabled on GPU (0 = disable clock gating). See the AMD_CG_SUPPORT flags in
383 * drivers/gpu/drm/amd/include/amd_shared.h. The default is 0xffffffff (all enabled).
384 */
395d1fb9
NH
385MODULE_PARM_DESC(cg_mask, "Clockgating flags mask (0 = disable clock gating)");
386module_param_named(cg_mask, amdgpu_cg_mask, uint, 0444);
387
8405cf39
SJ
388/**
389 * DOC: pg_mask (uint)
390 * Override Powergating features enabled on GPU (0 = disable power gating). See the AMD_PG_SUPPORT flags in
391 * drivers/gpu/drm/amd/include/amd_shared.h. The default is 0xffffffff (all enabled).
392 */
395d1fb9
NH
393MODULE_PARM_DESC(pg_mask, "Powergating flags mask (0 = disable power gating)");
394module_param_named(pg_mask, amdgpu_pg_mask, uint, 0444);
395
8405cf39
SJ
396/**
397 * DOC: sdma_phase_quantum (uint)
398 * Override SDMA context switch phase quantum (x 1K GPU clock cycles, 0 = no change). The default is 32.
399 */
a667386c
FK
400MODULE_PARM_DESC(sdma_phase_quantum, "SDMA context switch phase quantum (x 1K GPU clock cycles, 0 = no change (default 32))");
401module_param_named(sdma_phase_quantum, amdgpu_sdma_phase_quantum, uint, 0444);
402
8405cf39
SJ
403/**
404 * DOC: disable_cu (charp)
405 * Set to disable CUs (It's set like se.sh.cu,...). The default is NULL.
406 */
6f8941a2
NH
407MODULE_PARM_DESC(disable_cu, "Disable CUs (se.sh.cu,...)");
408module_param_named(disable_cu, amdgpu_disable_cu, charp, 0444);
409
8405cf39
SJ
410/**
411 * DOC: virtual_display (charp)
412 * Set to enable virtual display feature. This feature provides a virtual display hardware on headless boards
413 * or in virtualized environments. It will be set like xxxx:xx:xx.x,x;xxxx:xx:xx.x,x. It's the pci address of
414 * the device, plus the number of crtcs to expose. E.g., 0000:26:00.0,4 would enable 4 virtual crtcs on the pci
415 * device at 26:00.0. The default is NULL.
416 */
0f66356d
ED
417MODULE_PARM_DESC(virtual_display,
418 "Enable virtual display feature (the virtual_display will be set like xxxx:xx:xx.x,x;xxxx:xx:xx.x,x)");
9accf2fd 419module_param_named(virtual_display, amdgpu_virtual_display, charp, 0444);
e443059d 420
8405cf39
SJ
421/**
422 * DOC: ngg (int)
423 * Set to enable Next Generation Graphics (1 = enable). The default is 0 (disabled).
424 */
bce23e00
AD
425MODULE_PARM_DESC(ngg, "Next Generation Graphics (1 = enable, 0 = disable(default depending on gfx))");
426module_param_named(ngg, amdgpu_ngg, int, 0444);
427
8405cf39
SJ
428/**
429 * DOC: prim_buf_per_se (int)
430 * Override the size of Primitive Buffer per Shader Engine in Byte. The default is 0 (depending on gfx).
431 */
bce23e00
AD
432MODULE_PARM_DESC(prim_buf_per_se, "the size of Primitive Buffer per Shader Engine (default depending on gfx)");
433module_param_named(prim_buf_per_se, amdgpu_prim_buf_per_se, int, 0444);
434
8405cf39
SJ
435/**
436 * DOC: pos_buf_per_se (int)
437 * Override the size of Position Buffer per Shader Engine in Byte. The default is 0 (depending on gfx).
438 */
bce23e00
AD
439MODULE_PARM_DESC(pos_buf_per_se, "the size of Position Buffer per Shader Engine (default depending on gfx)");
440module_param_named(pos_buf_per_se, amdgpu_pos_buf_per_se, int, 0444);
441
8405cf39
SJ
442/**
443 * DOC: cntl_sb_buf_per_se (int)
444 * Override the size of Control Sideband per Shader Engine in Byte. The default is 0 (depending on gfx).
445 */
bce23e00
AD
446MODULE_PARM_DESC(cntl_sb_buf_per_se, "the size of Control Sideband per Shader Engine (default depending on gfx)");
447module_param_named(cntl_sb_buf_per_se, amdgpu_cntl_sb_buf_per_se, int, 0444);
448
8405cf39
SJ
449/**
450 * DOC: param_buf_per_se (int)
451 * Override the size of Off-Chip Pramater Cache per Shader Engine in Byte. The default is 0 (depending on gfx).
452 */
bce23e00
AD
453MODULE_PARM_DESC(param_buf_per_se, "the size of Off-Chip Pramater Cache per Shader Engine (default depending on gfx)");
454module_param_named(param_buf_per_se, amdgpu_param_buf_per_se, int, 0444);
455
8405cf39
SJ
456/**
457 * DOC: job_hang_limit (int)
458 * Set how much time allow a job hang and not drop it. The default is 0.
459 */
65781c78
ML
460MODULE_PARM_DESC(job_hang_limit, "how much time allow a job hang and not drop it (default 0)");
461module_param_named(job_hang_limit, amdgpu_job_hang_limit, int ,0444);
462
8405cf39
SJ
463/**
464 * DOC: lbpw (int)
465 * Override Load Balancing Per Watt (LBPW) support (1 = enable, 0 = disable). The default is -1 (auto, enabled).
466 */
e8835e0e
HZ
467MODULE_PARM_DESC(lbpw, "Load Balancing Per Watt (LBPW) support (1 = enable, 0 = disable, -1 = auto)");
468module_param_named(lbpw, amdgpu_lbpw, int, 0444);
bce23e00 469
4a75aefe
AR
470MODULE_PARM_DESC(compute_multipipe, "Force compute queues to be spread across pipes (1 = enable, 0 = disable, -1 = auto)");
471module_param_named(compute_multipipe, amdgpu_compute_multipipe, int, 0444);
472
8405cf39
SJ
473/**
474 * DOC: gpu_recovery (int)
475 * Set to enable GPU recovery mechanism (1 = enable, 0 = disable). The default is -1 (auto, disabled except SRIOV).
476 */
d869ae09 477MODULE_PARM_DESC(gpu_recovery, "Enable GPU recovery mechanism, (1 = enable, 0 = disable, -1 = auto)");
dcebf026
AG
478module_param_named(gpu_recovery, amdgpu_gpu_recovery, int, 0444);
479
8405cf39
SJ
480/**
481 * DOC: emu_mode (int)
482 * Set value 1 to enable emulation mode. This is only needed when running on an emulator. The default is 0 (disabled).
483 */
d869ae09 484MODULE_PARM_DESC(emu_mode, "Emulation mode, (1 = enable, 0 = disable)");
bfca0289
SL
485module_param_named(emu_mode, amdgpu_emu_mode, int, 0444);
486
8405cf39
SJ
487/**
488 * DOC: si_support (int)
489 * Set SI support driver. This parameter works after set config CONFIG_DRM_AMDGPU_SI. For SI asic, when radeon driver is enabled,
490 * set value 0 to use radeon driver, while set value 1 to use amdgpu driver. The default is using radeon driver when it available,
491 * otherwise using amdgpu driver.
492 */
6dd13096 493#ifdef CONFIG_DRM_AMDGPU_SI
53efaf56
MD
494
495#if defined(CONFIG_DRM_RADEON) || defined(CONFIG_DRM_RADEON_MODULE)
6dd13096
FK
496int amdgpu_si_support = 0;
497MODULE_PARM_DESC(si_support, "SI support (1 = enabled, 0 = disabled (default))");
53efaf56
MD
498#else
499int amdgpu_si_support = 1;
500MODULE_PARM_DESC(si_support, "SI support (1 = enabled (default), 0 = disabled)");
501#endif
502
6dd13096
FK
503module_param_named(si_support, amdgpu_si_support, int, 0444);
504#endif
505
8405cf39
SJ
506/**
507 * DOC: cik_support (int)
508 * Set CIK support driver. This parameter works after set config CONFIG_DRM_AMDGPU_CIK. For CIK asic, when radeon driver is enabled,
509 * set value 0 to use radeon driver, while set value 1 to use amdgpu driver. The default is using radeon driver when it available,
510 * otherwise using amdgpu driver.
511 */
7df28986 512#ifdef CONFIG_DRM_AMDGPU_CIK
53efaf56
MD
513
514#if defined(CONFIG_DRM_RADEON) || defined(CONFIG_DRM_RADEON_MODULE)
2b059658
MD
515int amdgpu_cik_support = 0;
516MODULE_PARM_DESC(cik_support, "CIK support (1 = enabled, 0 = disabled (default))");
53efaf56
MD
517#else
518int amdgpu_cik_support = 1;
519MODULE_PARM_DESC(cik_support, "CIK support (1 = enabled (default), 0 = disabled)");
520#endif
521
7df28986
FK
522module_param_named(cik_support, amdgpu_cik_support, int, 0444);
523#endif
524
8405cf39
SJ
525/**
526 * DOC: smu_memory_pool_size (uint)
527 * It is used to reserve gtt for smu debug usage, setting value 0 to disable it. The actual size is value * 256MiB.
528 * E.g. 0x1 = 256Mbyte, 0x2 = 512Mbyte, 0x4 = 1 Gbyte, 0x8 = 2GByte. The default is 0 (disabled).
529 */
7951e376
RZ
530MODULE_PARM_DESC(smu_memory_pool_size,
531 "reserve gtt for smu debug usage, 0 = disable,"
532 "0x1 = 256Mbyte, 0x2 = 512Mbyte, 0x4 = 1 Gbyte, 0x8 = 2GByte");
533module_param_named(smu_memory_pool_size, amdgpu_smu_memory_pool_size, uint, 0444);
534
2690262e 535#ifdef CONFIG_HSA_AMD
521fb7d0
AL
536/**
537 * DOC: sched_policy (int)
538 * Set scheduling policy. Default is HWS(hardware scheduling) with over-subscription.
539 * Setting 1 disables over-subscription. Setting 2 disables HWS and statically
540 * assigns queues to HQDs.
541 */
2690262e 542int sched_policy = KFD_SCHED_POLICY_HWS;
521fb7d0
AL
543module_param(sched_policy, int, 0444);
544MODULE_PARM_DESC(sched_policy,
545 "Scheduling policy (0 = HWS (Default), 1 = HWS without over-subscription, 2 = Non-HWS (Used for debugging only)");
546
547/**
548 * DOC: hws_max_conc_proc (int)
549 * Maximum number of processes that HWS can schedule concurrently. The maximum is the
550 * number of VMIDs assigned to the HWS, which is also the default.
551 */
2690262e 552int hws_max_conc_proc = 8;
521fb7d0
AL
553module_param(hws_max_conc_proc, int, 0444);
554MODULE_PARM_DESC(hws_max_conc_proc,
555 "Max # processes HWS can execute concurrently when sched_policy=0 (0 = no concurrency, #VMIDs for KFD = Maximum(default))");
556
557/**
558 * DOC: cwsr_enable (int)
559 * CWSR(compute wave store and resume) allows the GPU to preempt shader execution in
560 * the middle of a compute wave. Default is 1 to enable this feature. Setting 0
561 * disables it.
562 */
2690262e 563int cwsr_enable = 1;
521fb7d0
AL
564module_param(cwsr_enable, int, 0444);
565MODULE_PARM_DESC(cwsr_enable, "CWSR enable (0 = Off, 1 = On (Default))");
566
567/**
568 * DOC: max_num_of_queues_per_device (int)
569 * Maximum number of queues per device. Valid setting is between 1 and 4096. Default
570 * is 4096.
571 */
2690262e 572int max_num_of_queues_per_device = KFD_MAX_NUM_OF_QUEUES_PER_DEVICE_DEFAULT;
521fb7d0
AL
573module_param(max_num_of_queues_per_device, int, 0444);
574MODULE_PARM_DESC(max_num_of_queues_per_device,
575 "Maximum number of supported queues per device (1 = Minimum, 4096 = default)");
576
577/**
578 * DOC: send_sigterm (int)
579 * Send sigterm to HSA process on unhandled exceptions. Default is not to send sigterm
580 * but just print errors on dmesg. Setting 1 enables sending sigterm.
581 */
2690262e 582int send_sigterm;
521fb7d0
AL
583module_param(send_sigterm, int, 0444);
584MODULE_PARM_DESC(send_sigterm,
585 "Send sigterm to HSA process on unhandled exception (0 = disable, 1 = enable)");
586
587/**
588 * DOC: debug_largebar (int)
589 * Set debug_largebar as 1 to enable simulating large-bar capability on non-large bar
590 * system. This limits the VRAM size reported to ROCm applications to the visible
591 * size, usually 256MB.
592 * Default value is 0, diabled.
593 */
2690262e 594int debug_largebar;
521fb7d0
AL
595module_param(debug_largebar, int, 0444);
596MODULE_PARM_DESC(debug_largebar,
597 "Debug large-bar flag used to simulate large-bar capability on non-large bar machine (0 = disable, 1 = enable)");
598
599/**
600 * DOC: ignore_crat (int)
601 * Ignore CRAT table during KFD initialization. By default, KFD uses the ACPI CRAT
602 * table to get information about AMD APUs. This option can serve as a workaround on
603 * systems with a broken CRAT table.
604 */
2690262e 605int ignore_crat;
521fb7d0
AL
606module_param(ignore_crat, int, 0444);
607MODULE_PARM_DESC(ignore_crat,
608 "Ignore CRAT table during KFD initialization (0 = use CRAT (default), 1 = ignore CRAT)");
609
610/**
611 * DOC: noretry (int)
612 * This parameter sets sh_mem_config.retry_disable. Default value, 0, enables retry.
613 * Setting 1 disables retry.
614 * Retry is needed for recoverable page faults.
615 */
2690262e 616int noretry;
521fb7d0
AL
617module_param(noretry, int, 0644);
618MODULE_PARM_DESC(noretry,
619 "Set sh_mem_config.retry_disable on Vega10 (0 = retry enabled (default), 1 = retry disabled)");
620
621/**
622 * DOC: halt_if_hws_hang (int)
623 * Halt if HWS hang is detected. Default value, 0, disables the halt on hang.
624 * Setting 1 enables halt on hang.
625 */
2690262e 626int halt_if_hws_hang;
521fb7d0
AL
627module_param(halt_if_hws_hang, int, 0644);
628MODULE_PARM_DESC(halt_if_hws_hang, "Halt if HWS hang is detected (0 = off (default), 1 = on)");
2690262e 629#endif
521fb7d0 630
f498d9ed 631static const struct pci_device_id pciidlist[] = {
78fbb685
KW
632#ifdef CONFIG_DRM_AMDGPU_SI
633 {0x1002, 0x6780, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TAHITI},
634 {0x1002, 0x6784, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TAHITI},
635 {0x1002, 0x6788, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TAHITI},
636 {0x1002, 0x678A, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TAHITI},
637 {0x1002, 0x6790, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TAHITI},
638 {0x1002, 0x6791, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TAHITI},
639 {0x1002, 0x6792, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TAHITI},
640 {0x1002, 0x6798, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TAHITI},
641 {0x1002, 0x6799, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TAHITI},
642 {0x1002, 0x679A, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TAHITI},
643 {0x1002, 0x679B, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TAHITI},
644 {0x1002, 0x679E, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TAHITI},
645 {0x1002, 0x679F, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TAHITI},
646 {0x1002, 0x6800, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_PITCAIRN|AMD_IS_MOBILITY},
647 {0x1002, 0x6801, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_PITCAIRN|AMD_IS_MOBILITY},
648 {0x1002, 0x6802, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_PITCAIRN|AMD_IS_MOBILITY},
649 {0x1002, 0x6806, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_PITCAIRN},
650 {0x1002, 0x6808, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_PITCAIRN},
651 {0x1002, 0x6809, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_PITCAIRN},
652 {0x1002, 0x6810, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_PITCAIRN},
653 {0x1002, 0x6811, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_PITCAIRN},
654 {0x1002, 0x6816, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_PITCAIRN},
655 {0x1002, 0x6817, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_PITCAIRN},
656 {0x1002, 0x6818, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_PITCAIRN},
657 {0x1002, 0x6819, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_PITCAIRN},
658 {0x1002, 0x6600, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_OLAND|AMD_IS_MOBILITY},
659 {0x1002, 0x6601, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_OLAND|AMD_IS_MOBILITY},
660 {0x1002, 0x6602, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_OLAND|AMD_IS_MOBILITY},
661 {0x1002, 0x6603, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_OLAND|AMD_IS_MOBILITY},
662 {0x1002, 0x6604, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_OLAND|AMD_IS_MOBILITY},
663 {0x1002, 0x6605, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_OLAND|AMD_IS_MOBILITY},
664 {0x1002, 0x6606, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_OLAND|AMD_IS_MOBILITY},
665 {0x1002, 0x6607, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_OLAND|AMD_IS_MOBILITY},
666 {0x1002, 0x6608, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_OLAND},
667 {0x1002, 0x6610, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_OLAND},
668 {0x1002, 0x6611, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_OLAND},
669 {0x1002, 0x6613, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_OLAND},
670 {0x1002, 0x6617, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_OLAND|AMD_IS_MOBILITY},
671 {0x1002, 0x6620, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_OLAND|AMD_IS_MOBILITY},
672 {0x1002, 0x6621, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_OLAND|AMD_IS_MOBILITY},
673 {0x1002, 0x6623, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_OLAND|AMD_IS_MOBILITY},
674 {0x1002, 0x6631, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_OLAND},
675 {0x1002, 0x6820, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE|AMD_IS_MOBILITY},
676 {0x1002, 0x6821, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE|AMD_IS_MOBILITY},
677 {0x1002, 0x6822, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE|AMD_IS_MOBILITY},
678 {0x1002, 0x6823, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE|AMD_IS_MOBILITY},
679 {0x1002, 0x6824, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE|AMD_IS_MOBILITY},
680 {0x1002, 0x6825, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE|AMD_IS_MOBILITY},
681 {0x1002, 0x6826, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE|AMD_IS_MOBILITY},
682 {0x1002, 0x6827, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE|AMD_IS_MOBILITY},
683 {0x1002, 0x6828, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE},
684 {0x1002, 0x6829, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE},
685 {0x1002, 0x682A, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE|AMD_IS_MOBILITY},
686 {0x1002, 0x682B, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE|AMD_IS_MOBILITY},
687 {0x1002, 0x682C, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE},
688 {0x1002, 0x682D, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE|AMD_IS_MOBILITY},
689 {0x1002, 0x682F, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE|AMD_IS_MOBILITY},
690 {0x1002, 0x6830, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE|AMD_IS_MOBILITY},
691 {0x1002, 0x6831, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE|AMD_IS_MOBILITY},
692 {0x1002, 0x6835, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE},
693 {0x1002, 0x6837, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE},
694 {0x1002, 0x6838, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE},
695 {0x1002, 0x6839, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE},
696 {0x1002, 0x683B, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE},
697 {0x1002, 0x683D, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE},
698 {0x1002, 0x683F, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE},
699 {0x1002, 0x6660, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAINAN|AMD_IS_MOBILITY},
700 {0x1002, 0x6663, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAINAN|AMD_IS_MOBILITY},
701 {0x1002, 0x6664, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAINAN|AMD_IS_MOBILITY},
702 {0x1002, 0x6665, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAINAN|AMD_IS_MOBILITY},
703 {0x1002, 0x6667, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAINAN|AMD_IS_MOBILITY},
704 {0x1002, 0x666F, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAINAN|AMD_IS_MOBILITY},
705#endif
89330c39
AD
706#ifdef CONFIG_DRM_AMDGPU_CIK
707 /* Kaveri */
2f7d10b3
JZ
708 {0x1002, 0x1304, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_MOBILITY|AMD_IS_APU},
709 {0x1002, 0x1305, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_APU},
710 {0x1002, 0x1306, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_MOBILITY|AMD_IS_APU},
711 {0x1002, 0x1307, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_APU},
712 {0x1002, 0x1309, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_MOBILITY|AMD_IS_APU},
713 {0x1002, 0x130A, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_MOBILITY|AMD_IS_APU},
714 {0x1002, 0x130B, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_MOBILITY|AMD_IS_APU},
715 {0x1002, 0x130C, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_MOBILITY|AMD_IS_APU},
716 {0x1002, 0x130D, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_MOBILITY|AMD_IS_APU},
717 {0x1002, 0x130E, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_MOBILITY|AMD_IS_APU},
718 {0x1002, 0x130F, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_APU},
719 {0x1002, 0x1310, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_APU},
720 {0x1002, 0x1311, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_APU},
721 {0x1002, 0x1312, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_APU},
722 {0x1002, 0x1313, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_APU},
723 {0x1002, 0x1315, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_APU},
724 {0x1002, 0x1316, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_APU},
725 {0x1002, 0x1317, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_MOBILITY|AMD_IS_APU},
726 {0x1002, 0x1318, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_MOBILITY|AMD_IS_APU},
727 {0x1002, 0x131B, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_APU},
728 {0x1002, 0x131C, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_APU},
729 {0x1002, 0x131D, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_APU},
89330c39 730 /* Bonaire */
2f7d10b3
JZ
731 {0x1002, 0x6640, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_BONAIRE|AMD_IS_MOBILITY},
732 {0x1002, 0x6641, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_BONAIRE|AMD_IS_MOBILITY},
733 {0x1002, 0x6646, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_BONAIRE|AMD_IS_MOBILITY},
734 {0x1002, 0x6647, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_BONAIRE|AMD_IS_MOBILITY},
89330c39
AD
735 {0x1002, 0x6649, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_BONAIRE},
736 {0x1002, 0x6650, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_BONAIRE},
737 {0x1002, 0x6651, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_BONAIRE},
738 {0x1002, 0x6658, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_BONAIRE},
739 {0x1002, 0x665c, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_BONAIRE},
740 {0x1002, 0x665d, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_BONAIRE},
fb4f1737 741 {0x1002, 0x665f, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_BONAIRE},
89330c39
AD
742 /* Hawaii */
743 {0x1002, 0x67A0, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAWAII},
744 {0x1002, 0x67A1, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAWAII},
745 {0x1002, 0x67A2, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAWAII},
746 {0x1002, 0x67A8, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAWAII},
747 {0x1002, 0x67A9, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAWAII},
748 {0x1002, 0x67AA, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAWAII},
749 {0x1002, 0x67B0, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAWAII},
750 {0x1002, 0x67B1, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAWAII},
751 {0x1002, 0x67B8, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAWAII},
752 {0x1002, 0x67B9, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAWAII},
753 {0x1002, 0x67BA, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAWAII},
754 {0x1002, 0x67BE, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAWAII},
755 /* Kabini */
2f7d10b3
JZ
756 {0x1002, 0x9830, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_MOBILITY|AMD_IS_APU},
757 {0x1002, 0x9831, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_APU},
758 {0x1002, 0x9832, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_MOBILITY|AMD_IS_APU},
759 {0x1002, 0x9833, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_APU},
760 {0x1002, 0x9834, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_MOBILITY|AMD_IS_APU},
761 {0x1002, 0x9835, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_APU},
762 {0x1002, 0x9836, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_MOBILITY|AMD_IS_APU},
763 {0x1002, 0x9837, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_APU},
764 {0x1002, 0x9838, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_MOBILITY|AMD_IS_APU},
765 {0x1002, 0x9839, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_MOBILITY|AMD_IS_APU},
766 {0x1002, 0x983a, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_APU},
767 {0x1002, 0x983b, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_MOBILITY|AMD_IS_APU},
768 {0x1002, 0x983c, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_APU},
769 {0x1002, 0x983d, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_APU},
770 {0x1002, 0x983e, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_APU},
771 {0x1002, 0x983f, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_APU},
89330c39 772 /* mullins */
2f7d10b3
JZ
773 {0x1002, 0x9850, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU},
774 {0x1002, 0x9851, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU},
775 {0x1002, 0x9852, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU},
776 {0x1002, 0x9853, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU},
777 {0x1002, 0x9854, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU},
778 {0x1002, 0x9855, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU},
779 {0x1002, 0x9856, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU},
780 {0x1002, 0x9857, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU},
781 {0x1002, 0x9858, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU},
782 {0x1002, 0x9859, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU},
783 {0x1002, 0x985A, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU},
784 {0x1002, 0x985B, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU},
785 {0x1002, 0x985C, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU},
786 {0x1002, 0x985D, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU},
787 {0x1002, 0x985E, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU},
788 {0x1002, 0x985F, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU},
89330c39 789#endif
1256a8b8 790 /* topaz */
dba280b2
AD
791 {0x1002, 0x6900, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TOPAZ},
792 {0x1002, 0x6901, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TOPAZ},
793 {0x1002, 0x6902, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TOPAZ},
794 {0x1002, 0x6903, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TOPAZ},
795 {0x1002, 0x6907, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TOPAZ},
1256a8b8
AD
796 /* tonga */
797 {0x1002, 0x6920, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TONGA},
798 {0x1002, 0x6921, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TONGA},
799 {0x1002, 0x6928, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TONGA},
1f8d9625 800 {0x1002, 0x6929, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TONGA},
1256a8b8
AD
801 {0x1002, 0x692B, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TONGA},
802 {0x1002, 0x692F, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TONGA},
1f8d9625 803 {0x1002, 0x6930, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TONGA},
1256a8b8
AD
804 {0x1002, 0x6938, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TONGA},
805 {0x1002, 0x6939, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TONGA},
2da78e21
DZ
806 /* fiji */
807 {0x1002, 0x7300, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_FIJI},
e1d99217 808 {0x1002, 0x730F, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_FIJI},
1256a8b8 809 /* carrizo */
2f7d10b3
JZ
810 {0x1002, 0x9870, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_CARRIZO|AMD_IS_APU},
811 {0x1002, 0x9874, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_CARRIZO|AMD_IS_APU},
812 {0x1002, 0x9875, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_CARRIZO|AMD_IS_APU},
813 {0x1002, 0x9876, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_CARRIZO|AMD_IS_APU},
814 {0x1002, 0x9877, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_CARRIZO|AMD_IS_APU},
81b1509a
SL
815 /* stoney */
816 {0x1002, 0x98E4, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_STONEY|AMD_IS_APU},
2cc0c0b5
FC
817 /* Polaris11 */
818 {0x1002, 0x67E0, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS11},
35621b80 819 {0x1002, 0x67E3, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS11},
2cc0c0b5 820 {0x1002, 0x67E8, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS11},
2cc0c0b5 821 {0x1002, 0x67EB, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS11},
35621b80 822 {0x1002, 0x67EF, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS11},
2cc0c0b5 823 {0x1002, 0x67FF, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS11},
35621b80
FC
824 {0x1002, 0x67E1, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS11},
825 {0x1002, 0x67E7, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS11},
826 {0x1002, 0x67E9, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS11},
2cc0c0b5
FC
827 /* Polaris10 */
828 {0x1002, 0x67C0, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS10},
1dcf4801
FC
829 {0x1002, 0x67C1, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS10},
830 {0x1002, 0x67C2, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS10},
831 {0x1002, 0x67C4, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS10},
832 {0x1002, 0x67C7, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS10},
7dae6181 833 {0x1002, 0x67D0, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS10},
2cc0c0b5 834 {0x1002, 0x67DF, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS10},
1dcf4801
FC
835 {0x1002, 0x67C8, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS10},
836 {0x1002, 0x67C9, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS10},
837 {0x1002, 0x67CA, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS10},
838 {0x1002, 0x67CC, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS10},
839 {0x1002, 0x67CF, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS10},
fc8e9c54
JZ
840 /* Polaris12 */
841 {0x1002, 0x6980, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS12},
842 {0x1002, 0x6981, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS12},
843 {0x1002, 0x6985, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS12},
844 {0x1002, 0x6986, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS12},
845 {0x1002, 0x6987, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS12},
cf8c73af 846 {0x1002, 0x6995, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS12},
6e88491c 847 {0x1002, 0x6997, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS12},
fc8e9c54 848 {0x1002, 0x699F, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS12},
e9307932
LL
849 /* VEGAM */
850 {0x1002, 0x694C, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VEGAM},
851 {0x1002, 0x694E, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VEGAM},
ca2f1cca 852 /* Vega 10 */
dfbf0c14
AD
853 {0x1002, 0x6860, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VEGA10},
854 {0x1002, 0x6861, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VEGA10},
855 {0x1002, 0x6862, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VEGA10},
856 {0x1002, 0x6863, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VEGA10},
857 {0x1002, 0x6864, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VEGA10},
858 {0x1002, 0x6867, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VEGA10},
859 {0x1002, 0x6868, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VEGA10},
860 {0x1002, 0x686c, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VEGA10},
861 {0x1002, 0x687f, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VEGA10},
dc53d543
AD
862 /* Vega 12 */
863 {0x1002, 0x69A0, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VEGA12},
864 {0x1002, 0x69A1, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VEGA12},
865 {0x1002, 0x69A2, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VEGA12},
866 {0x1002, 0x69A3, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VEGA12},
867 {0x1002, 0x69AF, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VEGA12},
1204a26e 868 /* Vega 20 */
6dddaeef
AD
869 {0x1002, 0x66A0, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VEGA20},
870 {0x1002, 0x66A1, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VEGA20},
871 {0x1002, 0x66A2, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VEGA20},
872 {0x1002, 0x66A3, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VEGA20},
873 {0x1002, 0x66A7, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VEGA20},
874 {0x1002, 0x66AF, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VEGA20},
df515052 875 /* Raven */
acc34503 876 {0x1002, 0x15dd, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_RAVEN|AMD_IS_APU},
741deade 877 {0x1002, 0x15d8, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_RAVEN|AMD_IS_APU},
df515052 878
d38ceaf9
AD
879 {0, 0, 0}
880};
881
882MODULE_DEVICE_TABLE(pci, pciidlist);
883
884static struct drm_driver kms_driver;
885
886static int amdgpu_kick_out_firmware_fb(struct pci_dev *pdev)
887{
888 struct apertures_struct *ap;
889 bool primary = false;
890
891 ap = alloc_apertures(1);
892 if (!ap)
893 return -ENOMEM;
894
895 ap->ranges[0].base = pci_resource_start(pdev, 0);
896 ap->ranges[0].size = pci_resource_len(pdev, 0);
897
898#ifdef CONFIG_X86
899 primary = pdev->resource[PCI_ROM_RESOURCE].flags & IORESOURCE_ROM_SHADOW;
900#endif
44adece5 901 drm_fb_helper_remove_conflicting_framebuffers(ap, "amdgpudrmfb", primary);
d38ceaf9
AD
902 kfree(ap);
903
904 return 0;
905}
906
1daee8b4 907
d38ceaf9
AD
908static int amdgpu_pci_probe(struct pci_dev *pdev,
909 const struct pci_device_id *ent)
910{
b58c1131 911 struct drm_device *dev;
d38ceaf9 912 unsigned long flags = ent->driver_data;
1daee8b4 913 int ret, retry = 0;
3fa203af
AD
914 bool supports_atomic = false;
915
916 if (!amdgpu_virtual_display &&
917 amdgpu_device_asic_has_dc_support(flags & AMD_ASIC_MASK))
918 supports_atomic = true;
d38ceaf9 919
2f7d10b3 920 if ((flags & AMD_EXP_HW_SUPPORT) && !amdgpu_exp_hw_support) {
d38ceaf9
AD
921 DRM_INFO("This hardware requires experimental hardware support.\n"
922 "See modparam exp_hw_support\n");
923 return -ENODEV;
924 }
925
926 /* Get rid of things like offb */
927 ret = amdgpu_kick_out_firmware_fb(pdev);
928 if (ret)
929 return ret;
930
3fa203af
AD
931 /* warn the user if they mix atomic and non-atomic capable GPUs */
932 if ((kms_driver.driver_features & DRIVER_ATOMIC) && !supports_atomic)
933 DRM_ERROR("Mixing atomic and non-atomic capable GPUs!\n");
934 /* support atomic early so the atomic debugfs stuff gets created */
935 if (supports_atomic)
936 kms_driver.driver_features |= DRIVER_ATOMIC;
937
b58c1131
AD
938 dev = drm_dev_alloc(&kms_driver, &pdev->dev);
939 if (IS_ERR(dev))
940 return PTR_ERR(dev);
941
942 ret = pci_enable_device(pdev);
943 if (ret)
944 goto err_free;
945
946 dev->pdev = pdev;
947
948 pci_set_drvdata(pdev, dev);
949
1daee8b4 950retry_init:
b58c1131 951 ret = drm_dev_register(dev, ent->driver_data);
1daee8b4
PD
952 if (ret == -EAGAIN && ++retry <= 3) {
953 DRM_INFO("retry init %d\n", retry);
954 /* Don't request EX mode too frequently which is attacking */
955 msleep(5000);
956 goto retry_init;
957 } else if (ret)
b58c1131
AD
958 goto err_pci;
959
960 return 0;
961
962err_pci:
963 pci_disable_device(pdev);
964err_free:
c3c18309 965 drm_dev_put(dev);
b58c1131 966 return ret;
d38ceaf9
AD
967}
968
969static void
970amdgpu_pci_remove(struct pci_dev *pdev)
971{
972 struct drm_device *dev = pci_get_drvdata(pdev);
973
88b35d83
AG
974 DRM_ERROR("Device removal is currently not supported outside of fbcon\n");
975 drm_dev_unplug(dev);
fd4495e5
XY
976 pci_disable_device(pdev);
977 pci_set_drvdata(pdev, NULL);
d38ceaf9
AD
978}
979
61e11306
AD
980static void
981amdgpu_pci_shutdown(struct pci_dev *pdev)
982{
faefba95
AD
983 struct drm_device *dev = pci_get_drvdata(pdev);
984 struct amdgpu_device *adev = dev->dev_private;
985
61e11306 986 /* if we are running in a VM, make sure the device
00ea8cba
AD
987 * torn down properly on reboot/shutdown.
988 * unfortunately we can't detect certain
989 * hypervisors so just do this all the time.
61e11306 990 */
cdd61df6 991 amdgpu_device_ip_suspend(adev);
61e11306
AD
992}
993
d38ceaf9
AD
994static int amdgpu_pmops_suspend(struct device *dev)
995{
996 struct pci_dev *pdev = to_pci_dev(dev);
74b0b157 997
d38ceaf9 998 struct drm_device *drm_dev = pci_get_drvdata(pdev);
810ddc3a 999 return amdgpu_device_suspend(drm_dev, true, true);
d38ceaf9
AD
1000}
1001
1002static int amdgpu_pmops_resume(struct device *dev)
1003{
1004 struct pci_dev *pdev = to_pci_dev(dev);
1005 struct drm_device *drm_dev = pci_get_drvdata(pdev);
85e154c2
AD
1006
1007 /* GPU comes up enabled by the bios on resume */
1008 if (amdgpu_device_is_px(drm_dev)) {
1009 pm_runtime_disable(dev);
1010 pm_runtime_set_active(dev);
1011 pm_runtime_enable(dev);
1012 }
1013
810ddc3a 1014 return amdgpu_device_resume(drm_dev, true, true);
d38ceaf9
AD
1015}
1016
1017static int amdgpu_pmops_freeze(struct device *dev)
1018{
1019 struct pci_dev *pdev = to_pci_dev(dev);
74b0b157 1020
d38ceaf9 1021 struct drm_device *drm_dev = pci_get_drvdata(pdev);
810ddc3a 1022 return amdgpu_device_suspend(drm_dev, false, true);
d38ceaf9
AD
1023}
1024
1025static int amdgpu_pmops_thaw(struct device *dev)
1026{
1027 struct pci_dev *pdev = to_pci_dev(dev);
74b0b157 1028
1029 struct drm_device *drm_dev = pci_get_drvdata(pdev);
1030 return amdgpu_device_resume(drm_dev, false, true);
1031}
1032
1033static int amdgpu_pmops_poweroff(struct device *dev)
1034{
1035 struct pci_dev *pdev = to_pci_dev(dev);
1036
1037 struct drm_device *drm_dev = pci_get_drvdata(pdev);
1038 return amdgpu_device_suspend(drm_dev, true, true);
1039}
1040
1041static int amdgpu_pmops_restore(struct device *dev)
1042{
1043 struct pci_dev *pdev = to_pci_dev(dev);
1044
d38ceaf9 1045 struct drm_device *drm_dev = pci_get_drvdata(pdev);
810ddc3a 1046 return amdgpu_device_resume(drm_dev, false, true);
d38ceaf9
AD
1047}
1048
1049static int amdgpu_pmops_runtime_suspend(struct device *dev)
1050{
1051 struct pci_dev *pdev = to_pci_dev(dev);
1052 struct drm_device *drm_dev = pci_get_drvdata(pdev);
1053 int ret;
1054
1055 if (!amdgpu_device_is_px(drm_dev)) {
1056 pm_runtime_forbid(dev);
1057 return -EBUSY;
1058 }
1059
1060 drm_dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
1061 drm_kms_helper_poll_disable(drm_dev);
d38ceaf9 1062
810ddc3a 1063 ret = amdgpu_device_suspend(drm_dev, false, false);
d38ceaf9
AD
1064 pci_save_state(pdev);
1065 pci_disable_device(pdev);
1066 pci_ignore_hotplug(pdev);
11670975
AD
1067 if (amdgpu_is_atpx_hybrid())
1068 pci_set_power_state(pdev, PCI_D3cold);
522761cb 1069 else if (!amdgpu_has_atpx_dgpu_power_cntl())
7e32aa61 1070 pci_set_power_state(pdev, PCI_D3hot);
d38ceaf9
AD
1071 drm_dev->switch_power_state = DRM_SWITCH_POWER_DYNAMIC_OFF;
1072
1073 return 0;
1074}
1075
1076static int amdgpu_pmops_runtime_resume(struct device *dev)
1077{
1078 struct pci_dev *pdev = to_pci_dev(dev);
1079 struct drm_device *drm_dev = pci_get_drvdata(pdev);
1080 int ret;
1081
1082 if (!amdgpu_device_is_px(drm_dev))
1083 return -EINVAL;
1084
1085 drm_dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
1086
522761cb
AD
1087 if (amdgpu_is_atpx_hybrid() ||
1088 !amdgpu_has_atpx_dgpu_power_cntl())
1089 pci_set_power_state(pdev, PCI_D0);
d38ceaf9
AD
1090 pci_restore_state(pdev);
1091 ret = pci_enable_device(pdev);
1092 if (ret)
1093 return ret;
1094 pci_set_master(pdev);
1095
810ddc3a 1096 ret = amdgpu_device_resume(drm_dev, false, false);
d38ceaf9 1097 drm_kms_helper_poll_enable(drm_dev);
d38ceaf9
AD
1098 drm_dev->switch_power_state = DRM_SWITCH_POWER_ON;
1099 return 0;
1100}
1101
1102static int amdgpu_pmops_runtime_idle(struct device *dev)
1103{
1104 struct pci_dev *pdev = to_pci_dev(dev);
1105 struct drm_device *drm_dev = pci_get_drvdata(pdev);
1106 struct drm_crtc *crtc;
1107
1108 if (!amdgpu_device_is_px(drm_dev)) {
1109 pm_runtime_forbid(dev);
1110 return -EBUSY;
1111 }
1112
1113 list_for_each_entry(crtc, &drm_dev->mode_config.crtc_list, head) {
1114 if (crtc->enabled) {
1115 DRM_DEBUG_DRIVER("failing to power off - crtc active\n");
1116 return -EBUSY;
1117 }
1118 }
1119
1120 pm_runtime_mark_last_busy(dev);
1121 pm_runtime_autosuspend(dev);
1122 /* we don't want the main rpm_idle to call suspend - we want to autosuspend */
1123 return 1;
1124}
1125
1126long amdgpu_drm_ioctl(struct file *filp,
1127 unsigned int cmd, unsigned long arg)
1128{
1129 struct drm_file *file_priv = filp->private_data;
1130 struct drm_device *dev;
1131 long ret;
1132 dev = file_priv->minor->dev;
1133 ret = pm_runtime_get_sync(dev->dev);
1134 if (ret < 0)
1135 return ret;
1136
1137 ret = drm_ioctl(filp, cmd, arg);
1138
1139 pm_runtime_mark_last_busy(dev->dev);
1140 pm_runtime_put_autosuspend(dev->dev);
1141 return ret;
1142}
1143
1144static const struct dev_pm_ops amdgpu_pm_ops = {
1145 .suspend = amdgpu_pmops_suspend,
1146 .resume = amdgpu_pmops_resume,
1147 .freeze = amdgpu_pmops_freeze,
1148 .thaw = amdgpu_pmops_thaw,
74b0b157 1149 .poweroff = amdgpu_pmops_poweroff,
1150 .restore = amdgpu_pmops_restore,
d38ceaf9
AD
1151 .runtime_suspend = amdgpu_pmops_runtime_suspend,
1152 .runtime_resume = amdgpu_pmops_runtime_resume,
1153 .runtime_idle = amdgpu_pmops_runtime_idle,
1154};
1155
48ad368a
AG
1156static int amdgpu_flush(struct file *f, fl_owner_t id)
1157{
1158 struct drm_file *file_priv = f->private_data;
1159 struct amdgpu_fpriv *fpriv = file_priv->driver_priv;
1160
c49d8280 1161 amdgpu_ctx_mgr_entity_flush(&fpriv->ctx_mgr);
48ad368a
AG
1162
1163 return 0;
1164}
1165
1166
d38ceaf9
AD
1167static const struct file_operations amdgpu_driver_kms_fops = {
1168 .owner = THIS_MODULE,
1169 .open = drm_open,
48ad368a 1170 .flush = amdgpu_flush,
d38ceaf9
AD
1171 .release = drm_release,
1172 .unlocked_ioctl = amdgpu_drm_ioctl,
1173 .mmap = amdgpu_mmap,
1174 .poll = drm_poll,
1175 .read = drm_read,
1176#ifdef CONFIG_COMPAT
1177 .compat_ioctl = amdgpu_kms_compat_ioctl,
1178#endif
1179};
1180
1bf6ad62
DV
1181static bool
1182amdgpu_get_crtc_scanout_position(struct drm_device *dev, unsigned int pipe,
1183 bool in_vblank_irq, int *vpos, int *hpos,
1184 ktime_t *stime, ktime_t *etime,
1185 const struct drm_display_mode *mode)
1186{
aa8e286a
SL
1187 return amdgpu_display_get_crtc_scanoutpos(dev, pipe, 0, vpos, hpos,
1188 stime, etime, mode);
1bf6ad62
DV
1189}
1190
d38ceaf9
AD
1191static struct drm_driver kms_driver = {
1192 .driver_features =
1193 DRIVER_USE_AGP |
1194 DRIVER_HAVE_IRQ | DRIVER_IRQ_SHARED | DRIVER_GEM |
660e8558 1195 DRIVER_PRIME | DRIVER_RENDER | DRIVER_MODESET | DRIVER_SYNCOBJ,
d38ceaf9
AD
1196 .load = amdgpu_driver_load_kms,
1197 .open = amdgpu_driver_open_kms,
d38ceaf9
AD
1198 .postclose = amdgpu_driver_postclose_kms,
1199 .lastclose = amdgpu_driver_lastclose_kms,
d38ceaf9
AD
1200 .unload = amdgpu_driver_unload_kms,
1201 .get_vblank_counter = amdgpu_get_vblank_counter_kms,
1202 .enable_vblank = amdgpu_enable_vblank_kms,
1203 .disable_vblank = amdgpu_disable_vblank_kms,
1bf6ad62
DV
1204 .get_vblank_timestamp = drm_calc_vbltimestamp_from_scanoutpos,
1205 .get_scanout_position = amdgpu_get_crtc_scanout_position,
d38ceaf9
AD
1206 .irq_handler = amdgpu_irq_handler,
1207 .ioctls = amdgpu_ioctls_kms,
e7294dee 1208 .gem_free_object_unlocked = amdgpu_gem_object_free,
d38ceaf9
AD
1209 .gem_open_object = amdgpu_gem_object_open,
1210 .gem_close_object = amdgpu_gem_object_close,
1211 .dumb_create = amdgpu_mode_dumb_create,
1212 .dumb_map_offset = amdgpu_mode_dumb_mmap,
d38ceaf9
AD
1213 .fops = &amdgpu_driver_kms_fops,
1214
1215 .prime_handle_to_fd = drm_gem_prime_handle_to_fd,
1216 .prime_fd_to_handle = drm_gem_prime_fd_to_handle,
1217 .gem_prime_export = amdgpu_gem_prime_export,
09052fc3 1218 .gem_prime_import = amdgpu_gem_prime_import,
d38ceaf9
AD
1219 .gem_prime_res_obj = amdgpu_gem_prime_res_obj,
1220 .gem_prime_get_sg_table = amdgpu_gem_prime_get_sg_table,
1221 .gem_prime_import_sg_table = amdgpu_gem_prime_import_sg_table,
1222 .gem_prime_vmap = amdgpu_gem_prime_vmap,
1223 .gem_prime_vunmap = amdgpu_gem_prime_vunmap,
dfced2e4 1224 .gem_prime_mmap = amdgpu_gem_prime_mmap,
d38ceaf9
AD
1225
1226 .name = DRIVER_NAME,
1227 .desc = DRIVER_DESC,
1228 .date = DRIVER_DATE,
1229 .major = KMS_DRIVER_MAJOR,
1230 .minor = KMS_DRIVER_MINOR,
1231 .patchlevel = KMS_DRIVER_PATCHLEVEL,
1232};
1233
1234static struct drm_driver *driver;
1235static struct pci_driver *pdriver;
1236
1237static struct pci_driver amdgpu_kms_pci_driver = {
1238 .name = DRIVER_NAME,
1239 .id_table = pciidlist,
1240 .probe = amdgpu_pci_probe,
1241 .remove = amdgpu_pci_remove,
61e11306 1242 .shutdown = amdgpu_pci_shutdown,
d38ceaf9
AD
1243 .driver.pm = &amdgpu_pm_ops,
1244};
1245
d573de2d
RZ
1246
1247
d38ceaf9
AD
1248static int __init amdgpu_init(void)
1249{
245ae5e9
CK
1250 int r;
1251
c60e22f7
TI
1252 if (vgacon_text_force()) {
1253 DRM_ERROR("VGACON disables amdgpu kernel modesetting.\n");
1254 return -EINVAL;
1255 }
1256
245ae5e9
CK
1257 r = amdgpu_sync_init();
1258 if (r)
1259 goto error_sync;
1260
1261 r = amdgpu_fence_slab_init();
1262 if (r)
1263 goto error_fence;
1264
d38ceaf9
AD
1265 DRM_INFO("amdgpu kernel modesetting enabled.\n");
1266 driver = &kms_driver;
1267 pdriver = &amdgpu_kms_pci_driver;
d38ceaf9
AD
1268 driver->num_ioctls = amdgpu_max_kms_ioctl;
1269 amdgpu_register_atpx_handler();
03a1c08d
FK
1270
1271 /* Ignore KFD init failures. Normal when CONFIG_HSA_AMD is not set. */
1272 amdgpu_amdkfd_init();
1273
d38ceaf9 1274 /* let modprobe override vga console setting */
10631d72 1275 return pci_register_driver(pdriver);
245ae5e9 1276
245ae5e9
CK
1277error_fence:
1278 amdgpu_sync_fini();
1279
1280error_sync:
1281 return r;
d38ceaf9
AD
1282}
1283
1284static void __exit amdgpu_exit(void)
1285{
130e0371 1286 amdgpu_amdkfd_fini();
10631d72 1287 pci_unregister_driver(pdriver);
d38ceaf9 1288 amdgpu_unregister_atpx_handler();
257bf15a 1289 amdgpu_sync_fini();
d573de2d 1290 amdgpu_fence_slab_fini();
d38ceaf9
AD
1291}
1292
1293module_init(amdgpu_init);
1294module_exit(amdgpu_exit);
1295
1296MODULE_AUTHOR(DRIVER_AUTHOR);
1297MODULE_DESCRIPTION(DRIVER_DESC);
1298MODULE_LICENSE("GPL and additional rights");