]> git.proxmox.com Git - mirror_ubuntu-eoan-kernel.git/blame - drivers/gpu/drm/amd/amdgpu/amdgpu_vm.c
Merge tag 'omap-for-v5.0/fixes-rc7-signed' of git://git.kernel.org/pub/scm/linux...
[mirror_ubuntu-eoan-kernel.git] / drivers / gpu / drm / amd / amdgpu / amdgpu_vm.c
CommitLineData
d38ceaf9
AD
1/*
2 * Copyright 2008 Advanced Micro Devices, Inc.
3 * Copyright 2008 Red Hat Inc.
4 * Copyright 2009 Jerome Glisse.
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the "Software"),
8 * to deal in the Software without restriction, including without limitation
9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 * and/or sell copies of the Software, and to permit persons to whom the
11 * Software is furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
20 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
21 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
22 * OTHER DEALINGS IN THE SOFTWARE.
23 *
24 * Authors: Dave Airlie
25 * Alex Deucher
26 * Jerome Glisse
27 */
f54d1867 28#include <linux/dma-fence-array.h>
a9f87f64 29#include <linux/interval_tree_generic.h>
02208441 30#include <linux/idr.h>
d38ceaf9
AD
31#include <drm/drmP.h>
32#include <drm/amdgpu_drm.h>
33#include "amdgpu.h"
34#include "amdgpu_trace.h"
ede0dd86 35#include "amdgpu_amdkfd.h"
c8c5e569 36#include "amdgpu_gmc.h"
d38ceaf9 37
7fc48e59
AG
38/**
39 * DOC: GPUVM
40 *
d38ceaf9
AD
41 * GPUVM is similar to the legacy gart on older asics, however
42 * rather than there being a single global gart table
43 * for the entire GPU, there are multiple VM page tables active
44 * at any given time. The VM page tables can contain a mix
45 * vram pages and system memory pages and system memory pages
46 * can be mapped as snooped (cached system pages) or unsnooped
47 * (uncached system pages).
48 * Each VM has an ID associated with it and there is a page table
49 * associated with each VMID. When execting a command buffer,
50 * the kernel tells the the ring what VMID to use for that command
51 * buffer. VMIDs are allocated dynamically as commands are submitted.
52 * The userspace drivers maintain their own address space and the kernel
53 * sets up their pages tables accordingly when they submit their
54 * command buffers and a VMID is assigned.
55 * Cayman/Trinity support up to 8 active VMs at any given time;
56 * SI supports 16.
57 */
58
a9f87f64
CK
59#define START(node) ((node)->start)
60#define LAST(node) ((node)->last)
61
62INTERVAL_TREE_DEFINE(struct amdgpu_bo_va_mapping, rb, uint64_t, __subtree_last,
63 START, LAST, static, amdgpu_vm_it)
64
65#undef START
66#undef LAST
67
7fc48e59
AG
68/**
69 * struct amdgpu_pte_update_params - Local structure
70 *
71 * Encapsulate some VM table update parameters to reduce
f4833c4f 72 * the number of function parameters
7fc48e59 73 *
f4833c4f 74 */
29efc4f5 75struct amdgpu_pte_update_params {
7fc48e59
AG
76
77 /**
78 * @adev: amdgpu device we do this update for
79 */
27c5f36f 80 struct amdgpu_device *adev;
7fc48e59
AG
81
82 /**
83 * @vm: optional amdgpu_vm we do this update for
84 */
49ac8a24 85 struct amdgpu_vm *vm;
7fc48e59
AG
86
87 /**
88 * @src: address where to copy page table entries from
89 */
f4833c4f 90 uint64_t src;
7fc48e59
AG
91
92 /**
93 * @ib: indirect buffer to fill with commands
94 */
f4833c4f 95 struct amdgpu_ib *ib;
7fc48e59
AG
96
97 /**
98 * @func: Function which actually does the update
99 */
373ac645
CK
100 void (*func)(struct amdgpu_pte_update_params *params,
101 struct amdgpu_bo *bo, uint64_t pe,
afef8b8f 102 uint64_t addr, unsigned count, uint32_t incr,
6b777607 103 uint64_t flags);
7fc48e59
AG
104 /**
105 * @pages_addr:
106 *
107 * DMA addresses to use for mapping, used during VM update by CPU
b4d42511
HK
108 */
109 dma_addr_t *pages_addr;
7fc48e59
AG
110
111 /**
112 * @kptr:
113 *
114 * Kernel pointer of PD/PT BO that needs to be updated,
115 * used during VM update by CPU
116 */
b4d42511 117 void *kptr;
f4833c4f
HK
118};
119
7fc48e59
AG
120/**
121 * struct amdgpu_prt_cb - Helper to disable partial resident texture feature from a fence callback
122 */
284710fa 123struct amdgpu_prt_cb {
7fc48e59
AG
124
125 /**
126 * @adev: amdgpu device
127 */
284710fa 128 struct amdgpu_device *adev;
7fc48e59
AG
129
130 /**
131 * @cb: callback
132 */
284710fa
CK
133 struct dma_fence_cb cb;
134};
135
50783147
CK
136/**
137 * amdgpu_vm_level_shift - return the addr shift for each level
138 *
139 * @adev: amdgpu_device pointer
7fc48e59 140 * @level: VMPT level
50783147 141 *
7fc48e59
AG
142 * Returns:
143 * The number of bits the pfn needs to be right shifted for a level.
50783147
CK
144 */
145static unsigned amdgpu_vm_level_shift(struct amdgpu_device *adev,
146 unsigned level)
147{
196f7489
CZ
148 unsigned shift = 0xff;
149
150 switch (level) {
151 case AMDGPU_VM_PDB2:
152 case AMDGPU_VM_PDB1:
153 case AMDGPU_VM_PDB0:
154 shift = 9 * (AMDGPU_VM_PDB0 - level) +
50783147 155 adev->vm_manager.block_size;
196f7489
CZ
156 break;
157 case AMDGPU_VM_PTB:
158 shift = 0;
159 break;
160 default:
161 dev_err(adev->dev, "the level%d isn't supported.\n", level);
162 }
163
164 return shift;
50783147
CK
165}
166
d38ceaf9 167/**
72a7ec5c 168 * amdgpu_vm_num_entries - return the number of entries in a PD/PT
d38ceaf9
AD
169 *
170 * @adev: amdgpu_device pointer
7fc48e59 171 * @level: VMPT level
d38ceaf9 172 *
7fc48e59
AG
173 * Returns:
174 * The number of entries in a page directory or page table.
d38ceaf9 175 */
72a7ec5c
CK
176static unsigned amdgpu_vm_num_entries(struct amdgpu_device *adev,
177 unsigned level)
d38ceaf9 178{
196f7489
CZ
179 unsigned shift = amdgpu_vm_level_shift(adev,
180 adev->vm_manager.root_level);
0410c5e5 181
196f7489 182 if (level == adev->vm_manager.root_level)
72a7ec5c 183 /* For the root directory */
9ce2b991 184 return round_up(adev->vm_manager.max_pfn, 1ULL << shift) >> shift;
196f7489 185 else if (level != AMDGPU_VM_PTB)
0410c5e5
CK
186 /* Everything in between */
187 return 512;
188 else
72a7ec5c 189 /* For the page tables on the leaves */
36b32a68 190 return AMDGPU_VM_PTE_COUNT(adev);
d38ceaf9
AD
191}
192
cb90b97b
CK
193/**
194 * amdgpu_vm_entries_mask - the mask to get the entry number of a PD/PT
195 *
196 * @adev: amdgpu_device pointer
197 * @level: VMPT level
198 *
199 * Returns:
200 * The mask to extract the entry number of a PD/PT from an address.
201 */
202static uint32_t amdgpu_vm_entries_mask(struct amdgpu_device *adev,
203 unsigned int level)
204{
205 if (level <= adev->vm_manager.root_level)
206 return 0xffffffff;
207 else if (level != AMDGPU_VM_PTB)
208 return 0x1ff;
209 else
210 return AMDGPU_VM_PTE_COUNT(adev) - 1;
211}
212
d38ceaf9 213/**
72a7ec5c 214 * amdgpu_vm_bo_size - returns the size of the BOs in bytes
d38ceaf9
AD
215 *
216 * @adev: amdgpu_device pointer
7fc48e59 217 * @level: VMPT level
d38ceaf9 218 *
7fc48e59
AG
219 * Returns:
220 * The size of the BO for a page directory or page table in bytes.
d38ceaf9 221 */
72a7ec5c 222static unsigned amdgpu_vm_bo_size(struct amdgpu_device *adev, unsigned level)
d38ceaf9 223{
72a7ec5c 224 return AMDGPU_GPU_PAGE_ALIGN(amdgpu_vm_num_entries(adev, level) * 8);
d38ceaf9
AD
225}
226
bcdc9fd6
CK
227/**
228 * amdgpu_vm_bo_evicted - vm_bo is evicted
229 *
230 * @vm_bo: vm_bo which is evicted
231 *
232 * State for PDs/PTs and per VM BOs which are not at the location they should
233 * be.
234 */
235static void amdgpu_vm_bo_evicted(struct amdgpu_vm_bo_base *vm_bo)
236{
237 struct amdgpu_vm *vm = vm_bo->vm;
238 struct amdgpu_bo *bo = vm_bo->bo;
239
240 vm_bo->moved = true;
241 if (bo->tbo.type == ttm_bo_type_kernel)
242 list_move(&vm_bo->vm_status, &vm->evicted);
243 else
244 list_move_tail(&vm_bo->vm_status, &vm->evicted);
245}
246
247/**
248 * amdgpu_vm_bo_relocated - vm_bo is reloacted
249 *
250 * @vm_bo: vm_bo which is relocated
251 *
252 * State for PDs/PTs which needs to update their parent PD.
253 */
254static void amdgpu_vm_bo_relocated(struct amdgpu_vm_bo_base *vm_bo)
255{
256 list_move(&vm_bo->vm_status, &vm_bo->vm->relocated);
257}
258
259/**
260 * amdgpu_vm_bo_moved - vm_bo is moved
261 *
262 * @vm_bo: vm_bo which is moved
263 *
264 * State for per VM BOs which are moved, but that change is not yet reflected
265 * in the page tables.
266 */
267static void amdgpu_vm_bo_moved(struct amdgpu_vm_bo_base *vm_bo)
268{
269 list_move(&vm_bo->vm_status, &vm_bo->vm->moved);
270}
271
272/**
273 * amdgpu_vm_bo_idle - vm_bo is idle
274 *
275 * @vm_bo: vm_bo which is now idle
276 *
277 * State for PDs/PTs and per VM BOs which have gone through the state machine
278 * and are now idle.
279 */
280static void amdgpu_vm_bo_idle(struct amdgpu_vm_bo_base *vm_bo)
281{
282 list_move(&vm_bo->vm_status, &vm_bo->vm->idle);
283 vm_bo->moved = false;
284}
285
286/**
287 * amdgpu_vm_bo_invalidated - vm_bo is invalidated
288 *
289 * @vm_bo: vm_bo which is now invalidated
290 *
291 * State for normal BOs which are invalidated and that change not yet reflected
292 * in the PTs.
293 */
294static void amdgpu_vm_bo_invalidated(struct amdgpu_vm_bo_base *vm_bo)
295{
296 spin_lock(&vm_bo->vm->invalidated_lock);
297 list_move(&vm_bo->vm_status, &vm_bo->vm->invalidated);
298 spin_unlock(&vm_bo->vm->invalidated_lock);
299}
300
301/**
302 * amdgpu_vm_bo_done - vm_bo is done
303 *
304 * @vm_bo: vm_bo which is now done
305 *
306 * State for normal BOs which are invalidated and that change has been updated
307 * in the PTs.
308 */
309static void amdgpu_vm_bo_done(struct amdgpu_vm_bo_base *vm_bo)
310{
311 spin_lock(&vm_bo->vm->invalidated_lock);
312 list_del_init(&vm_bo->vm_status);
313 spin_unlock(&vm_bo->vm->invalidated_lock);
314}
315
c460f8a6
CK
316/**
317 * amdgpu_vm_bo_base_init - Adds bo to the list of bos associated with the vm
318 *
319 * @base: base structure for tracking BO usage in a VM
320 * @vm: vm to which bo is to be added
321 * @bo: amdgpu buffer object
322 *
323 * Initialize a bo_va_base structure and add it to the appropriate lists
324 *
325 */
326static void amdgpu_vm_bo_base_init(struct amdgpu_vm_bo_base *base,
327 struct amdgpu_vm *vm,
328 struct amdgpu_bo *bo)
329{
330 base->vm = vm;
331 base->bo = bo;
646b9025 332 base->next = NULL;
c460f8a6
CK
333 INIT_LIST_HEAD(&base->vm_status);
334
335 if (!bo)
336 return;
646b9025
CK
337 base->next = bo->vm_bo;
338 bo->vm_bo = base;
c460f8a6
CK
339
340 if (bo->tbo.resv != vm->root.base.bo->tbo.resv)
341 return;
342
343 vm->bulk_moveable = false;
344 if (bo->tbo.type == ttm_bo_type_kernel)
bcdc9fd6 345 amdgpu_vm_bo_relocated(base);
c460f8a6 346 else
bcdc9fd6 347 amdgpu_vm_bo_idle(base);
c460f8a6
CK
348
349 if (bo->preferred_domains &
350 amdgpu_mem_type_to_domain(bo->tbo.mem.mem_type))
351 return;
352
353 /*
354 * we checked all the prerequisites, but it looks like this per vm bo
355 * is currently evicted. add the bo to the evicted list to make sure it
356 * is validated on next vm use to avoid fault.
357 * */
bcdc9fd6 358 amdgpu_vm_bo_evicted(base);
c460f8a6
CK
359}
360
ba79fde4
CK
361/**
362 * amdgpu_vm_pt_parent - get the parent page directory
363 *
364 * @pt: child page table
365 *
366 * Helper to get the parent entry for the child page table. NULL if we are at
367 * the root page directory.
368 */
369static struct amdgpu_vm_pt *amdgpu_vm_pt_parent(struct amdgpu_vm_pt *pt)
370{
371 struct amdgpu_bo *parent = pt->base.bo->parent;
372
373 if (!parent)
374 return NULL;
375
646b9025 376 return container_of(parent->vm_bo, struct amdgpu_vm_pt, base);
ba79fde4
CK
377}
378
73633e32
CK
379/**
380 * amdgpu_vm_pt_cursor - state for for_each_amdgpu_vm_pt
381 */
382struct amdgpu_vm_pt_cursor {
383 uint64_t pfn;
384 struct amdgpu_vm_pt *parent;
385 struct amdgpu_vm_pt *entry;
386 unsigned level;
387};
388
389/**
390 * amdgpu_vm_pt_start - start PD/PT walk
391 *
392 * @adev: amdgpu_device pointer
393 * @vm: amdgpu_vm structure
394 * @start: start address of the walk
395 * @cursor: state to initialize
396 *
397 * Initialize a amdgpu_vm_pt_cursor to start a walk.
398 */
399static void amdgpu_vm_pt_start(struct amdgpu_device *adev,
400 struct amdgpu_vm *vm, uint64_t start,
401 struct amdgpu_vm_pt_cursor *cursor)
402{
403 cursor->pfn = start;
404 cursor->parent = NULL;
405 cursor->entry = &vm->root;
406 cursor->level = adev->vm_manager.root_level;
407}
408
409/**
410 * amdgpu_vm_pt_descendant - go to child node
411 *
412 * @adev: amdgpu_device pointer
413 * @cursor: current state
414 *
415 * Walk to the child node of the current node.
416 * Returns:
417 * True if the walk was possible, false otherwise.
418 */
419static bool amdgpu_vm_pt_descendant(struct amdgpu_device *adev,
420 struct amdgpu_vm_pt_cursor *cursor)
421{
cb90b97b 422 unsigned mask, shift, idx;
73633e32
CK
423
424 if (!cursor->entry->entries)
425 return false;
426
427 BUG_ON(!cursor->entry->base.bo);
cb90b97b 428 mask = amdgpu_vm_entries_mask(adev, cursor->level);
73633e32
CK
429 shift = amdgpu_vm_level_shift(adev, cursor->level);
430
431 ++cursor->level;
cb90b97b 432 idx = (cursor->pfn >> shift) & mask;
73633e32
CK
433 cursor->parent = cursor->entry;
434 cursor->entry = &cursor->entry->entries[idx];
435 return true;
436}
437
438/**
439 * amdgpu_vm_pt_sibling - go to sibling node
440 *
441 * @adev: amdgpu_device pointer
442 * @cursor: current state
443 *
444 * Walk to the sibling node of the current node.
445 * Returns:
446 * True if the walk was possible, false otherwise.
447 */
448static bool amdgpu_vm_pt_sibling(struct amdgpu_device *adev,
449 struct amdgpu_vm_pt_cursor *cursor)
450{
451 unsigned shift, num_entries;
452
453 /* Root doesn't have a sibling */
454 if (!cursor->parent)
455 return false;
456
457 /* Go to our parents and see if we got a sibling */
458 shift = amdgpu_vm_level_shift(adev, cursor->level - 1);
459 num_entries = amdgpu_vm_num_entries(adev, cursor->level - 1);
460
461 if (cursor->entry == &cursor->parent->entries[num_entries - 1])
462 return false;
463
464 cursor->pfn += 1ULL << shift;
465 cursor->pfn &= ~((1ULL << shift) - 1);
466 ++cursor->entry;
467 return true;
468}
469
470/**
471 * amdgpu_vm_pt_ancestor - go to parent node
472 *
473 * @cursor: current state
474 *
475 * Walk to the parent node of the current node.
476 * Returns:
477 * True if the walk was possible, false otherwise.
478 */
479static bool amdgpu_vm_pt_ancestor(struct amdgpu_vm_pt_cursor *cursor)
480{
481 if (!cursor->parent)
482 return false;
483
484 --cursor->level;
485 cursor->entry = cursor->parent;
486 cursor->parent = amdgpu_vm_pt_parent(cursor->parent);
487 return true;
488}
489
490/**
491 * amdgpu_vm_pt_next - get next PD/PT in hieratchy
492 *
493 * @adev: amdgpu_device pointer
494 * @cursor: current state
495 *
496 * Walk the PD/PT tree to the next node.
497 */
498static void amdgpu_vm_pt_next(struct amdgpu_device *adev,
499 struct amdgpu_vm_pt_cursor *cursor)
500{
501 /* First try a newborn child */
502 if (amdgpu_vm_pt_descendant(adev, cursor))
503 return;
504
505 /* If that didn't worked try to find a sibling */
506 while (!amdgpu_vm_pt_sibling(adev, cursor)) {
507 /* No sibling, go to our parents and grandparents */
508 if (!amdgpu_vm_pt_ancestor(cursor)) {
509 cursor->pfn = ~0ll;
510 return;
511 }
512 }
513}
514
515/**
516 * amdgpu_vm_pt_first_leaf - get first leaf PD/PT
517 *
518 * @adev: amdgpu_device pointer
519 * @vm: amdgpu_vm structure
520 * @start: start addr of the walk
521 * @cursor: state to initialize
522 *
523 * Start a walk and go directly to the leaf node.
524 */
525static void amdgpu_vm_pt_first_leaf(struct amdgpu_device *adev,
526 struct amdgpu_vm *vm, uint64_t start,
527 struct amdgpu_vm_pt_cursor *cursor)
528{
529 amdgpu_vm_pt_start(adev, vm, start, cursor);
530 while (amdgpu_vm_pt_descendant(adev, cursor));
531}
532
533/**
534 * amdgpu_vm_pt_next_leaf - get next leaf PD/PT
535 *
536 * @adev: amdgpu_device pointer
537 * @cursor: current state
538 *
539 * Walk the PD/PT tree to the next leaf node.
540 */
541static void amdgpu_vm_pt_next_leaf(struct amdgpu_device *adev,
542 struct amdgpu_vm_pt_cursor *cursor)
543{
544 amdgpu_vm_pt_next(adev, cursor);
4faaaa76
CK
545 if (cursor->pfn != ~0ll)
546 while (amdgpu_vm_pt_descendant(adev, cursor));
73633e32
CK
547}
548
549/**
550 * for_each_amdgpu_vm_pt_leaf - walk over all leaf PDs/PTs in the hierarchy
551 */
552#define for_each_amdgpu_vm_pt_leaf(adev, vm, start, end, cursor) \
553 for (amdgpu_vm_pt_first_leaf((adev), (vm), (start), &(cursor)); \
554 (cursor).pfn <= end; amdgpu_vm_pt_next_leaf((adev), &(cursor)))
555
556/**
557 * amdgpu_vm_pt_first_dfs - start a deep first search
558 *
559 * @adev: amdgpu_device structure
560 * @vm: amdgpu_vm structure
561 * @cursor: state to initialize
562 *
563 * Starts a deep first traversal of the PD/PT tree.
564 */
565static void amdgpu_vm_pt_first_dfs(struct amdgpu_device *adev,
566 struct amdgpu_vm *vm,
567 struct amdgpu_vm_pt_cursor *cursor)
568{
569 amdgpu_vm_pt_start(adev, vm, 0, cursor);
570 while (amdgpu_vm_pt_descendant(adev, cursor));
571}
572
573/**
574 * amdgpu_vm_pt_next_dfs - get the next node for a deep first search
575 *
576 * @adev: amdgpu_device structure
577 * @cursor: current state
578 *
579 * Move the cursor to the next node in a deep first search.
580 */
581static void amdgpu_vm_pt_next_dfs(struct amdgpu_device *adev,
582 struct amdgpu_vm_pt_cursor *cursor)
583{
584 if (!cursor->entry)
585 return;
586
587 if (!cursor->parent)
588 cursor->entry = NULL;
589 else if (amdgpu_vm_pt_sibling(adev, cursor))
590 while (amdgpu_vm_pt_descendant(adev, cursor));
591 else
592 amdgpu_vm_pt_ancestor(cursor);
593}
594
595/**
596 * for_each_amdgpu_vm_pt_dfs_safe - safe deep first search of all PDs/PTs
597 */
598#define for_each_amdgpu_vm_pt_dfs_safe(adev, vm, cursor, entry) \
599 for (amdgpu_vm_pt_first_dfs((adev), (vm), &(cursor)), \
600 (entry) = (cursor).entry, amdgpu_vm_pt_next_dfs((adev), &(cursor));\
601 (entry); (entry) = (cursor).entry, \
602 amdgpu_vm_pt_next_dfs((adev), &(cursor)))
603
d38ceaf9 604/**
56467ebf 605 * amdgpu_vm_get_pd_bo - add the VM PD to a validation list
d38ceaf9
AD
606 *
607 * @vm: vm providing the BOs
3c0eea6c 608 * @validated: head of validation list
56467ebf 609 * @entry: entry to add
d38ceaf9
AD
610 *
611 * Add the page directory to the list of BOs to
56467ebf 612 * validate for command submission.
d38ceaf9 613 */
56467ebf
CK
614void amdgpu_vm_get_pd_bo(struct amdgpu_vm *vm,
615 struct list_head *validated,
616 struct amdgpu_bo_list_entry *entry)
d38ceaf9 617{
56467ebf 618 entry->priority = 0;
e83dfe4d 619 entry->tv.bo = &vm->root.base.bo->tbo;
07daa8a0
CK
620 /* One for the VM updates, one for TTM and one for the CS job */
621 entry->tv.num_shared = 3;
2f568dbd 622 entry->user_pages = NULL;
56467ebf
CK
623 list_add(&entry->tv.head, validated);
624}
d38ceaf9 625
f921661b
HR
626/**
627 * amdgpu_vm_move_to_lru_tail - move all BOs to the end of LRU
628 *
629 * @adev: amdgpu device pointer
630 * @vm: vm providing the BOs
631 *
632 * Move all BOs to the end of LRU and remember their positions to put them
633 * together.
634 */
635void amdgpu_vm_move_to_lru_tail(struct amdgpu_device *adev,
636 struct amdgpu_vm *vm)
637{
638 struct ttm_bo_global *glob = adev->mman.bdev.glob;
639 struct amdgpu_vm_bo_base *bo_base;
640
641 if (vm->bulk_moveable) {
642 spin_lock(&glob->lru_lock);
643 ttm_bo_bulk_move_lru_tail(&vm->lru_bulk_move);
644 spin_unlock(&glob->lru_lock);
645 return;
646 }
647
648 memset(&vm->lru_bulk_move, 0, sizeof(vm->lru_bulk_move));
649
650 spin_lock(&glob->lru_lock);
651 list_for_each_entry(bo_base, &vm->idle, vm_status) {
652 struct amdgpu_bo *bo = bo_base->bo;
653
654 if (!bo->parent)
655 continue;
656
657 ttm_bo_move_to_lru_tail(&bo->tbo, &vm->lru_bulk_move);
658 if (bo->shadow)
659 ttm_bo_move_to_lru_tail(&bo->shadow->tbo,
660 &vm->lru_bulk_move);
661 }
662 spin_unlock(&glob->lru_lock);
663
664 vm->bulk_moveable = true;
665}
666
670fecc8 667/**
f7da30d9 668 * amdgpu_vm_validate_pt_bos - validate the page table BOs
670fecc8 669 *
5a712a87 670 * @adev: amdgpu device pointer
56467ebf 671 * @vm: vm providing the BOs
670fecc8
CK
672 * @validate: callback to do the validation
673 * @param: parameter for the validation callback
674 *
675 * Validate the page table BOs on command submission if neccessary.
7fc48e59
AG
676 *
677 * Returns:
678 * Validation result.
670fecc8 679 */
f7da30d9
CK
680int amdgpu_vm_validate_pt_bos(struct amdgpu_device *adev, struct amdgpu_vm *vm,
681 int (*validate)(void *p, struct amdgpu_bo *bo),
682 void *param)
670fecc8 683{
91ccdd24
CK
684 struct amdgpu_vm_bo_base *bo_base, *tmp;
685 int r = 0;
670fecc8 686
f921661b
HR
687 vm->bulk_moveable &= list_empty(&vm->evicted);
688
91ccdd24
CK
689 list_for_each_entry_safe(bo_base, tmp, &vm->evicted, vm_status) {
690 struct amdgpu_bo *bo = bo_base->bo;
670fecc8 691
262b9c39
CK
692 r = validate(param, bo);
693 if (r)
694 break;
670fecc8 695
af4c0f65 696 if (bo->tbo.type != ttm_bo_type_kernel) {
bcdc9fd6 697 amdgpu_vm_bo_moved(bo_base);
af4c0f65 698 } else {
17cc5252
CK
699 if (vm->use_cpu_for_update)
700 r = amdgpu_bo_kmap(bo, NULL);
701 else
702 r = amdgpu_ttm_alloc_gart(&bo->tbo);
284dec43
CK
703 if (r)
704 break;
3d5fe658
CK
705 if (bo->shadow) {
706 r = amdgpu_ttm_alloc_gart(&bo->shadow->tbo);
707 if (r)
708 break;
709 }
bcdc9fd6 710 amdgpu_vm_bo_relocated(bo_base);
af4c0f65 711 }
670fecc8
CK
712 }
713
91ccdd24 714 return r;
670fecc8
CK
715}
716
56467ebf 717/**
34d7be5d 718 * amdgpu_vm_ready - check VM is ready for updates
56467ebf 719 *
34d7be5d 720 * @vm: VM to check
d38ceaf9 721 *
34d7be5d 722 * Check if all VM PDs/PTs are ready for updates
7fc48e59
AG
723 *
724 * Returns:
725 * True if eviction list is empty.
d38ceaf9 726 */
3f3333f8 727bool amdgpu_vm_ready(struct amdgpu_vm *vm)
d38ceaf9 728{
af4c0f65 729 return list_empty(&vm->evicted);
d711e139
CK
730}
731
13307f7e
CK
732/**
733 * amdgpu_vm_clear_bo - initially clear the PDs/PTs
734 *
735 * @adev: amdgpu_device pointer
7fc48e59 736 * @vm: VM to clear BO from
13307f7e
CK
737 * @bo: BO to clear
738 * @level: level this BO is at
00553cf8 739 * @pte_support_ats: indicate ATS support from PTE
13307f7e
CK
740 *
741 * Root PD needs to be reserved when calling this.
7fc48e59
AG
742 *
743 * Returns:
744 * 0 on success, errno otherwise.
13307f7e
CK
745 */
746static int amdgpu_vm_clear_bo(struct amdgpu_device *adev,
4584312d
CK
747 struct amdgpu_vm *vm, struct amdgpu_bo *bo,
748 unsigned level, bool pte_support_ats)
13307f7e
CK
749{
750 struct ttm_operation_ctx ctx = { true, false };
751 struct dma_fence *fence = NULL;
4584312d 752 unsigned entries, ats_entries;
13307f7e
CK
753 struct amdgpu_ring *ring;
754 struct amdgpu_job *job;
4584312d 755 uint64_t addr;
13307f7e
CK
756 int r;
757
4584312d
CK
758 entries = amdgpu_bo_size(bo) / 8;
759
760 if (pte_support_ats) {
761 if (level == adev->vm_manager.root_level) {
762 ats_entries = amdgpu_vm_level_shift(adev, level);
763 ats_entries += AMDGPU_GPU_PAGE_SHIFT;
ad9a5b78 764 ats_entries = AMDGPU_GMC_HOLE_START >> ats_entries;
4584312d
CK
765 ats_entries = min(ats_entries, entries);
766 entries -= ats_entries;
767 } else {
768 ats_entries = entries;
769 entries = 0;
770 }
13307f7e 771 } else {
4584312d 772 ats_entries = 0;
13307f7e
CK
773 }
774
068c3304 775 ring = container_of(vm->entity.rq->sched, struct amdgpu_ring, sched);
13307f7e 776
13307f7e
CK
777 r = ttm_bo_validate(&bo->tbo, &bo->placement, &ctx);
778 if (r)
779 goto error;
780
284dec43
CK
781 r = amdgpu_ttm_alloc_gart(&bo->tbo);
782 if (r)
783 return r;
784
13307f7e
CK
785 r = amdgpu_job_alloc_with_ib(adev, 64, &job);
786 if (r)
787 goto error;
788
1cadf2b3 789 addr = amdgpu_bo_gpu_offset(bo);
4584312d
CK
790 if (ats_entries) {
791 uint64_t ats_value;
792
793 ats_value = AMDGPU_PTE_DEFAULT_ATC;
794 if (level != AMDGPU_VM_PTB)
795 ats_value |= AMDGPU_PDE_PTE;
796
797 amdgpu_vm_set_pte_pde(adev, &job->ibs[0], addr, 0,
798 ats_entries, 0, ats_value);
799 addr += ats_entries * 8;
800 }
801
802 if (entries)
803 amdgpu_vm_set_pte_pde(adev, &job->ibs[0], addr, 0,
804 entries, 0, 0);
805
13307f7e
CK
806 amdgpu_ring_pad_ib(ring, &job->ibs[0]);
807
808 WARN_ON(job->ibs[0].length_dw > 64);
29e8357b
CK
809 r = amdgpu_sync_resv(adev, &job->sync, bo->tbo.resv,
810 AMDGPU_FENCE_OWNER_UNDEFINED, false);
811 if (r)
812 goto error_free;
813
0e28b10f
CK
814 r = amdgpu_job_submit(job, &vm->entity, AMDGPU_FENCE_OWNER_UNDEFINED,
815 &fence);
13307f7e
CK
816 if (r)
817 goto error_free;
818
819 amdgpu_bo_fence(bo, fence, true);
820 dma_fence_put(fence);
e61736da
CK
821
822 if (bo->shadow)
823 return amdgpu_vm_clear_bo(adev, vm, bo->shadow,
824 level, pte_support_ats);
825
13307f7e
CK
826 return 0;
827
828error_free:
829 amdgpu_job_free(job);
830
831error:
832 return r;
833}
834
e21eb261
CK
835/**
836 * amdgpu_vm_bo_param - fill in parameters for PD/PT allocation
837 *
838 * @adev: amdgpu_device pointer
839 * @vm: requesting vm
840 * @bp: resulting BO allocation parameters
841 */
842static void amdgpu_vm_bo_param(struct amdgpu_device *adev, struct amdgpu_vm *vm,
843 int level, struct amdgpu_bo_param *bp)
844{
845 memset(bp, 0, sizeof(*bp));
846
847 bp->size = amdgpu_vm_bo_size(adev, level);
848 bp->byte_align = AMDGPU_GPU_PAGE_SIZE;
849 bp->domain = AMDGPU_GEM_DOMAIN_VRAM;
284dec43
CK
850 bp->domain = amdgpu_bo_get_preferred_pin_domain(adev, bp->domain);
851 bp->flags = AMDGPU_GEM_CREATE_VRAM_CONTIGUOUS |
852 AMDGPU_GEM_CREATE_CPU_GTT_USWC;
e21eb261
CK
853 if (vm->use_cpu_for_update)
854 bp->flags |= AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED;
03e9dee1
FK
855 else if (!vm->root.base.bo || vm->root.base.bo->shadow)
856 bp->flags |= AMDGPU_GEM_CREATE_SHADOW;
e21eb261
CK
857 bp->type = ttm_bo_type_kernel;
858 if (vm->root.base.bo)
859 bp->resv = vm->root.base.bo->tbo.resv;
860}
861
663e4577
CK
862/**
863 * amdgpu_vm_alloc_pts - Allocate page tables.
864 *
865 * @adev: amdgpu_device pointer
866 * @vm: VM to allocate page tables for
867 * @saddr: Start address which needs to be allocated
868 * @size: Size from start address we need.
869 *
d72a6887 870 * Make sure the page directories and page tables are allocated
7fc48e59
AG
871 *
872 * Returns:
873 * 0 on success, errno otherwise.
663e4577
CK
874 */
875int amdgpu_vm_alloc_pts(struct amdgpu_device *adev,
876 struct amdgpu_vm *vm,
877 uint64_t saddr, uint64_t size)
878{
d72a6887
CK
879 struct amdgpu_vm_pt_cursor cursor;
880 struct amdgpu_bo *pt;
4584312d 881 bool ats = false;
d72a6887
CK
882 uint64_t eaddr;
883 int r;
663e4577
CK
884
885 /* validate the parameters */
886 if (saddr & AMDGPU_GPU_PAGE_MASK || size & AMDGPU_GPU_PAGE_MASK)
887 return -EINVAL;
888
889 eaddr = saddr + size - 1;
4584312d
CK
890
891 if (vm->pte_support_ats)
ad9a5b78 892 ats = saddr < AMDGPU_GMC_HOLE_START;
663e4577
CK
893
894 saddr /= AMDGPU_GPU_PAGE_SIZE;
895 eaddr /= AMDGPU_GPU_PAGE_SIZE;
896
4584312d
CK
897 if (eaddr >= adev->vm_manager.max_pfn) {
898 dev_err(adev->dev, "va above limit (0x%08llX >= 0x%08llX)\n",
899 eaddr, adev->vm_manager.max_pfn);
900 return -EINVAL;
901 }
902
d72a6887
CK
903 for_each_amdgpu_vm_pt_leaf(adev, vm, saddr, eaddr, cursor) {
904 struct amdgpu_vm_pt *entry = cursor.entry;
905 struct amdgpu_bo_param bp;
906
907 if (cursor.level < AMDGPU_VM_PTB) {
908 unsigned num_entries;
909
910 num_entries = amdgpu_vm_num_entries(adev, cursor.level);
911 entry->entries = kvmalloc_array(num_entries,
912 sizeof(*entry->entries),
913 GFP_KERNEL |
914 __GFP_ZERO);
915 if (!entry->entries)
916 return -ENOMEM;
917 }
918
919
920 if (entry->base.bo)
921 continue;
922
923 amdgpu_vm_bo_param(adev, vm, cursor.level, &bp);
924
925 r = amdgpu_bo_create(adev, &bp, &pt);
926 if (r)
927 return r;
928
929 r = amdgpu_vm_clear_bo(adev, vm, pt, cursor.level, ats);
930 if (r)
931 goto error_free_pt;
932
933 if (vm->use_cpu_for_update) {
934 r = amdgpu_bo_kmap(pt, NULL);
935 if (r)
936 goto error_free_pt;
937 }
938
939 /* Keep a reference to the root directory to avoid
940 * freeing them up in the wrong order.
941 */
942 pt->parent = amdgpu_bo_ref(cursor.parent->base.bo);
943
944 amdgpu_vm_bo_base_init(&entry->base, vm, pt);
945 }
946
947 return 0;
948
949error_free_pt:
950 amdgpu_bo_unref(&pt->shadow);
951 amdgpu_bo_unref(&pt);
952 return r;
663e4577
CK
953}
954
229a37f8
CK
955/**
956 * amdgpu_vm_free_pts - free PD/PT levels
957 *
958 * @adev: amdgpu device structure
769f846e 959 * @vm: amdgpu vm structure
229a37f8
CK
960 *
961 * Free the page directory or page table level and all sub levels.
962 */
963static void amdgpu_vm_free_pts(struct amdgpu_device *adev,
964 struct amdgpu_vm *vm)
965{
966 struct amdgpu_vm_pt_cursor cursor;
967 struct amdgpu_vm_pt *entry;
968
969 for_each_amdgpu_vm_pt_dfs_safe(adev, vm, cursor, entry) {
970
971 if (entry->base.bo) {
646b9025 972 entry->base.bo->vm_bo = NULL;
229a37f8
CK
973 list_del(&entry->base.vm_status);
974 amdgpu_bo_unref(&entry->base.bo->shadow);
975 amdgpu_bo_unref(&entry->base.bo);
976 }
977 kvfree(entry->entries);
978 }
979
980 BUG_ON(vm->root.base.bo);
981}
982
e59c0205
AX
983/**
984 * amdgpu_vm_check_compute_bug - check whether asic has compute vm bug
985 *
986 * @adev: amdgpu_device pointer
987 */
988void amdgpu_vm_check_compute_bug(struct amdgpu_device *adev)
93dcc37d 989{
a1255107 990 const struct amdgpu_ip_block *ip_block;
e59c0205
AX
991 bool has_compute_vm_bug;
992 struct amdgpu_ring *ring;
993 int i;
93dcc37d 994
e59c0205 995 has_compute_vm_bug = false;
93dcc37d 996
2990a1fc 997 ip_block = amdgpu_device_ip_get_ip_block(adev, AMD_IP_BLOCK_TYPE_GFX);
e59c0205
AX
998 if (ip_block) {
999 /* Compute has a VM bug for GFX version < 7.
1000 Compute has a VM bug for GFX 8 MEC firmware version < 673.*/
1001 if (ip_block->version->major <= 7)
1002 has_compute_vm_bug = true;
1003 else if (ip_block->version->major == 8)
1004 if (adev->gfx.mec_fw_version < 673)
1005 has_compute_vm_bug = true;
1006 }
93dcc37d 1007
e59c0205
AX
1008 for (i = 0; i < adev->num_rings; i++) {
1009 ring = adev->rings[i];
1010 if (ring->funcs->type == AMDGPU_RING_TYPE_COMPUTE)
1011 /* only compute rings */
1012 ring->has_compute_vm_bug = has_compute_vm_bug;
93dcc37d 1013 else
e59c0205 1014 ring->has_compute_vm_bug = false;
93dcc37d 1015 }
93dcc37d
AD
1016}
1017
7fc48e59
AG
1018/**
1019 * amdgpu_vm_need_pipeline_sync - Check if pipe sync is needed for job.
1020 *
1021 * @ring: ring on which the job will be submitted
1022 * @job: job to submit
1023 *
1024 * Returns:
1025 * True if sync is needed.
1026 */
b9bf33d5
CZ
1027bool amdgpu_vm_need_pipeline_sync(struct amdgpu_ring *ring,
1028 struct amdgpu_job *job)
e60f8db5 1029{
b9bf33d5
CZ
1030 struct amdgpu_device *adev = ring->adev;
1031 unsigned vmhub = ring->funcs->vmhub;
620f774f
CK
1032 struct amdgpu_vmid_mgr *id_mgr = &adev->vm_manager.id_mgr[vmhub];
1033 struct amdgpu_vmid *id;
b9bf33d5 1034 bool gds_switch_needed;
e59c0205 1035 bool vm_flush_needed = job->vm_needs_flush || ring->has_compute_vm_bug;
b9bf33d5 1036
c4f46f22 1037 if (job->vmid == 0)
b9bf33d5 1038 return false;
c4f46f22 1039 id = &id_mgr->ids[job->vmid];
b9bf33d5
CZ
1040 gds_switch_needed = ring->funcs->emit_gds_switch && (
1041 id->gds_base != job->gds_base ||
1042 id->gds_size != job->gds_size ||
1043 id->gws_base != job->gws_base ||
1044 id->gws_size != job->gws_size ||
1045 id->oa_base != job->oa_base ||
1046 id->oa_size != job->oa_size);
e60f8db5 1047
620f774f 1048 if (amdgpu_vmid_had_gpu_reset(adev, id))
b9bf33d5 1049 return true;
e60f8db5 1050
bb37b67d 1051 return vm_flush_needed || gds_switch_needed;
b9bf33d5
CZ
1052}
1053
d38ceaf9
AD
1054/**
1055 * amdgpu_vm_flush - hardware flush the vm
1056 *
1057 * @ring: ring to use for flush
00553cf8 1058 * @job: related job
7fc48e59 1059 * @need_pipe_sync: is pipe sync needed
d38ceaf9 1060 *
4ff37a83 1061 * Emit a VM flush when it is necessary.
7fc48e59
AG
1062 *
1063 * Returns:
1064 * 0 on success, errno otherwise.
d38ceaf9 1065 */
8fdf074f 1066int amdgpu_vm_flush(struct amdgpu_ring *ring, struct amdgpu_job *job, bool need_pipe_sync)
d38ceaf9 1067{
971fe9a9 1068 struct amdgpu_device *adev = ring->adev;
7645670d 1069 unsigned vmhub = ring->funcs->vmhub;
620f774f 1070 struct amdgpu_vmid_mgr *id_mgr = &adev->vm_manager.id_mgr[vmhub];
c4f46f22 1071 struct amdgpu_vmid *id = &id_mgr->ids[job->vmid];
d564a06e 1072 bool gds_switch_needed = ring->funcs->emit_gds_switch && (
fd53be30
CZ
1073 id->gds_base != job->gds_base ||
1074 id->gds_size != job->gds_size ||
1075 id->gws_base != job->gws_base ||
1076 id->gws_size != job->gws_size ||
1077 id->oa_base != job->oa_base ||
1078 id->oa_size != job->oa_size);
de37e68a 1079 bool vm_flush_needed = job->vm_needs_flush;
b3cd285f
CK
1080 bool pasid_mapping_needed = id->pasid != job->pasid ||
1081 !id->pasid_mapping ||
1082 !dma_fence_is_signaled(id->pasid_mapping);
1083 struct dma_fence *fence = NULL;
c0e51931 1084 unsigned patch_offset = 0;
41d9eb2c 1085 int r;
d564a06e 1086
620f774f 1087 if (amdgpu_vmid_had_gpu_reset(adev, id)) {
f7d015b9
CK
1088 gds_switch_needed = true;
1089 vm_flush_needed = true;
b3cd285f 1090 pasid_mapping_needed = true;
f7d015b9 1091 }
971fe9a9 1092
b3cd285f 1093 gds_switch_needed &= !!ring->funcs->emit_gds_switch;
d8de8260
AG
1094 vm_flush_needed &= !!ring->funcs->emit_vm_flush &&
1095 job->vm_pd_addr != AMDGPU_BO_INVALID_OFFSET;
b3cd285f
CK
1096 pasid_mapping_needed &= adev->gmc.gmc_funcs->emit_pasid_mapping &&
1097 ring->funcs->emit_wreg;
1098
8fdf074f 1099 if (!vm_flush_needed && !gds_switch_needed && !need_pipe_sync)
f7d015b9 1100 return 0;
41d9eb2c 1101
c0e51931
CK
1102 if (ring->funcs->init_cond_exec)
1103 patch_offset = amdgpu_ring_init_cond_exec(ring);
41d9eb2c 1104
8fdf074f
ML
1105 if (need_pipe_sync)
1106 amdgpu_ring_emit_pipeline_sync(ring);
1107
b3cd285f 1108 if (vm_flush_needed) {
c4f46f22 1109 trace_amdgpu_vm_flush(ring, job->vmid, job->vm_pd_addr);
c633c00b 1110 amdgpu_ring_emit_vm_flush(ring, job->vmid, job->vm_pd_addr);
b3cd285f
CK
1111 }
1112
1113 if (pasid_mapping_needed)
1114 amdgpu_gmc_emit_pasid_mapping(ring, job->vmid, job->pasid);
e9d672b2 1115
b3cd285f 1116 if (vm_flush_needed || pasid_mapping_needed) {
d240cd9e 1117 r = amdgpu_fence_emit(ring, &fence, 0);
c0e51931
CK
1118 if (r)
1119 return r;
b3cd285f 1120 }
e9d672b2 1121
b3cd285f 1122 if (vm_flush_needed) {
7645670d 1123 mutex_lock(&id_mgr->lock);
c0e51931 1124 dma_fence_put(id->last_flush);
b3cd285f
CK
1125 id->last_flush = dma_fence_get(fence);
1126 id->current_gpu_reset_count =
1127 atomic_read(&adev->gpu_reset_counter);
7645670d 1128 mutex_unlock(&id_mgr->lock);
c0e51931 1129 }
e9d672b2 1130
b3cd285f
CK
1131 if (pasid_mapping_needed) {
1132 id->pasid = job->pasid;
1133 dma_fence_put(id->pasid_mapping);
1134 id->pasid_mapping = dma_fence_get(fence);
1135 }
1136 dma_fence_put(fence);
1137
7c4378f4 1138 if (ring->funcs->emit_gds_switch && gds_switch_needed) {
c0e51931
CK
1139 id->gds_base = job->gds_base;
1140 id->gds_size = job->gds_size;
1141 id->gws_base = job->gws_base;
1142 id->gws_size = job->gws_size;
1143 id->oa_base = job->oa_base;
1144 id->oa_size = job->oa_size;
c4f46f22 1145 amdgpu_ring_emit_gds_switch(ring, job->vmid, job->gds_base,
c0e51931
CK
1146 job->gds_size, job->gws_base,
1147 job->gws_size, job->oa_base,
1148 job->oa_size);
1149 }
1150
1151 if (ring->funcs->patch_cond_exec)
1152 amdgpu_ring_patch_cond_exec(ring, patch_offset);
1153
1154 /* the double SWITCH_BUFFER here *cannot* be skipped by COND_EXEC */
1155 if (ring->funcs->emit_switch_buffer) {
1156 amdgpu_ring_emit_switch_buffer(ring);
1157 amdgpu_ring_emit_switch_buffer(ring);
e9d672b2 1158 }
41d9eb2c 1159 return 0;
971fe9a9
CK
1160}
1161
d38ceaf9
AD
1162/**
1163 * amdgpu_vm_bo_find - find the bo_va for a specific vm & bo
1164 *
1165 * @vm: requested vm
1166 * @bo: requested buffer object
1167 *
8843dbbb 1168 * Find @bo inside the requested vm.
d38ceaf9
AD
1169 * Search inside the @bos vm list for the requested vm
1170 * Returns the found bo_va or NULL if none is found
1171 *
1172 * Object has to be reserved!
7fc48e59
AG
1173 *
1174 * Returns:
1175 * Found bo_va or NULL.
d38ceaf9
AD
1176 */
1177struct amdgpu_bo_va *amdgpu_vm_bo_find(struct amdgpu_vm *vm,
1178 struct amdgpu_bo *bo)
1179{
646b9025 1180 struct amdgpu_vm_bo_base *base;
d38ceaf9 1181
646b9025
CK
1182 for (base = bo->vm_bo; base; base = base->next) {
1183 if (base->vm != vm)
1184 continue;
1185
1186 return container_of(base, struct amdgpu_bo_va, base);
d38ceaf9
AD
1187 }
1188 return NULL;
1189}
1190
1191/**
afef8b8f 1192 * amdgpu_vm_do_set_ptes - helper to call the right asic function
d38ceaf9 1193 *
29efc4f5 1194 * @params: see amdgpu_pte_update_params definition
373ac645 1195 * @bo: PD/PT to update
d38ceaf9
AD
1196 * @pe: addr of the page entry
1197 * @addr: dst addr to write into pe
1198 * @count: number of page entries to update
1199 * @incr: increase next addr by incr bytes
1200 * @flags: hw access flags
d38ceaf9
AD
1201 *
1202 * Traces the parameters and calls the right asic functions
1203 * to setup the page table using the DMA.
1204 */
afef8b8f 1205static void amdgpu_vm_do_set_ptes(struct amdgpu_pte_update_params *params,
373ac645 1206 struct amdgpu_bo *bo,
afef8b8f
CK
1207 uint64_t pe, uint64_t addr,
1208 unsigned count, uint32_t incr,
6b777607 1209 uint64_t flags)
d38ceaf9 1210{
373ac645 1211 pe += amdgpu_bo_gpu_offset(bo);
ec2f05f0 1212 trace_amdgpu_vm_set_ptes(pe, addr, count, incr, flags);
d38ceaf9 1213
afef8b8f 1214 if (count < 3) {
de9ea7bd
CK
1215 amdgpu_vm_write_pte(params->adev, params->ib, pe,
1216 addr | flags, count, incr);
d38ceaf9
AD
1217
1218 } else {
27c5f36f 1219 amdgpu_vm_set_pte_pde(params->adev, params->ib, pe, addr,
d38ceaf9
AD
1220 count, incr, flags);
1221 }
1222}
1223
afef8b8f
CK
1224/**
1225 * amdgpu_vm_do_copy_ptes - copy the PTEs from the GART
1226 *
1227 * @params: see amdgpu_pte_update_params definition
373ac645 1228 * @bo: PD/PT to update
afef8b8f
CK
1229 * @pe: addr of the page entry
1230 * @addr: dst addr to write into pe
1231 * @count: number of page entries to update
1232 * @incr: increase next addr by incr bytes
1233 * @flags: hw access flags
1234 *
1235 * Traces the parameters and calls the DMA function to copy the PTEs.
1236 */
1237static void amdgpu_vm_do_copy_ptes(struct amdgpu_pte_update_params *params,
373ac645 1238 struct amdgpu_bo *bo,
afef8b8f
CK
1239 uint64_t pe, uint64_t addr,
1240 unsigned count, uint32_t incr,
6b777607 1241 uint64_t flags)
afef8b8f 1242{
ec2f05f0 1243 uint64_t src = (params->src + (addr >> 12) * 8);
afef8b8f 1244
373ac645 1245 pe += amdgpu_bo_gpu_offset(bo);
ec2f05f0
CK
1246 trace_amdgpu_vm_copy_ptes(pe, src, count);
1247
1248 amdgpu_vm_copy_pte(params->adev, params->ib, pe, src, count);
afef8b8f
CK
1249}
1250
d38ceaf9 1251/**
b07c9d2a 1252 * amdgpu_vm_map_gart - Resolve gart mapping of addr
d38ceaf9 1253 *
b07c9d2a 1254 * @pages_addr: optional DMA address to use for lookup
d38ceaf9
AD
1255 * @addr: the unmapped addr
1256 *
1257 * Look up the physical address of the page that the pte resolves
7fc48e59
AG
1258 * to.
1259 *
1260 * Returns:
1261 * The pointer for the page table entry.
d38ceaf9 1262 */
de9ea7bd 1263static uint64_t amdgpu_vm_map_gart(const dma_addr_t *pages_addr, uint64_t addr)
d38ceaf9
AD
1264{
1265 uint64_t result;
1266
de9ea7bd
CK
1267 /* page table offset */
1268 result = pages_addr[addr >> PAGE_SHIFT];
b07c9d2a 1269
de9ea7bd
CK
1270 /* in case cpu page size != gpu page size*/
1271 result |= addr & (~PAGE_MASK);
d38ceaf9 1272
b07c9d2a 1273 result &= 0xFFFFFFFFFFFFF000ULL;
d38ceaf9
AD
1274
1275 return result;
1276}
1277
3c824172
HK
1278/**
1279 * amdgpu_vm_cpu_set_ptes - helper to update page tables via CPU
1280 *
1281 * @params: see amdgpu_pte_update_params definition
373ac645 1282 * @bo: PD/PT to update
3c824172
HK
1283 * @pe: kmap addr of the page entry
1284 * @addr: dst addr to write into pe
1285 * @count: number of page entries to update
1286 * @incr: increase next addr by incr bytes
1287 * @flags: hw access flags
1288 *
1289 * Write count number of PT/PD entries directly.
1290 */
1291static void amdgpu_vm_cpu_set_ptes(struct amdgpu_pte_update_params *params,
373ac645 1292 struct amdgpu_bo *bo,
3c824172
HK
1293 uint64_t pe, uint64_t addr,
1294 unsigned count, uint32_t incr,
1295 uint64_t flags)
1296{
1297 unsigned int i;
b4d42511 1298 uint64_t value;
3c824172 1299
373ac645
CK
1300 pe += (unsigned long)amdgpu_bo_kptr(bo);
1301
03918b36
CK
1302 trace_amdgpu_vm_set_ptes(pe, addr, count, incr, flags);
1303
3c824172 1304 for (i = 0; i < count; i++) {
b4d42511
HK
1305 value = params->pages_addr ?
1306 amdgpu_vm_map_gart(params->pages_addr, addr) :
1307 addr;
132f34e4
CK
1308 amdgpu_gmc_set_pte_pde(params->adev, (void *)(uintptr_t)pe,
1309 i, value, flags);
3c824172
HK
1310 addr += incr;
1311 }
3c824172
HK
1312}
1313
7fc48e59
AG
1314
1315/**
1316 * amdgpu_vm_wait_pd - Wait for PT BOs to be free.
1317 *
1318 * @adev: amdgpu_device pointer
1319 * @vm: related vm
1320 * @owner: fence owner
1321 *
1322 * Returns:
1323 * 0 on success, errno otherwise.
1324 */
a33cab7a
CK
1325static int amdgpu_vm_wait_pd(struct amdgpu_device *adev, struct amdgpu_vm *vm,
1326 void *owner)
3c824172
HK
1327{
1328 struct amdgpu_sync sync;
1329 int r;
1330
1331 amdgpu_sync_create(&sync);
177ae09b 1332 amdgpu_sync_resv(adev, &sync, vm->root.base.bo->tbo.resv, owner, false);
3c824172
HK
1333 r = amdgpu_sync_wait(&sync, true);
1334 amdgpu_sync_free(&sync);
1335
1336 return r;
1337}
1338
1c860a02
CK
1339/**
1340 * amdgpu_vm_update_func - helper to call update function
1341 *
1342 * Calls the update function for both the given BO as well as its shadow.
1343 */
1344static void amdgpu_vm_update_func(struct amdgpu_pte_update_params *params,
1345 struct amdgpu_bo *bo,
1346 uint64_t pe, uint64_t addr,
1347 unsigned count, uint32_t incr,
1348 uint64_t flags)
1349{
1350 if (bo->shadow)
1351 params->func(params, bo->shadow, pe, addr, count, incr, flags);
1352 params->func(params, bo, pe, addr, count, incr, flags);
1353}
1354
f8991bab 1355/*
6989f246 1356 * amdgpu_vm_update_pde - update a single level in the hierarchy
f8991bab 1357 *
6989f246 1358 * @param: parameters for the update
f8991bab 1359 * @vm: requested vm
194d2161 1360 * @parent: parent directory
6989f246 1361 * @entry: entry to update
f8991bab 1362 *
6989f246 1363 * Makes sure the requested entry in parent is up to date.
f8991bab 1364 */
6989f246
CK
1365static void amdgpu_vm_update_pde(struct amdgpu_pte_update_params *params,
1366 struct amdgpu_vm *vm,
1367 struct amdgpu_vm_pt *parent,
1368 struct amdgpu_vm_pt *entry)
d38ceaf9 1369{
373ac645 1370 struct amdgpu_bo *bo = parent->base.bo, *pbo;
3de676d8
CK
1371 uint64_t pde, pt, flags;
1372 unsigned level;
d5fc5e82 1373
6989f246
CK
1374 /* Don't update huge pages here */
1375 if (entry->huge)
1376 return;
d38ceaf9 1377
373ac645 1378 for (level = 0, pbo = bo->parent; pbo; ++level)
3de676d8
CK
1379 pbo = pbo->parent;
1380
196f7489 1381 level += params->adev->vm_manager.root_level;
24a8d289 1382 amdgpu_gmc_get_pde_for_bo(entry->base.bo, level, &pt, &flags);
373ac645 1383 pde = (entry - parent->entries) * 8;
1c860a02 1384 amdgpu_vm_update_func(params, bo, pde, pt, 1, 0, flags);
d38ceaf9
AD
1385}
1386
92456b93 1387/*
d4085ea9 1388 * amdgpu_vm_invalidate_pds - mark all PDs as invalid
92456b93 1389 *
7fc48e59
AG
1390 * @adev: amdgpu_device pointer
1391 * @vm: related vm
92456b93
CK
1392 *
1393 * Mark all PD level as invalid after an error.
1394 */
d4085ea9
CK
1395static void amdgpu_vm_invalidate_pds(struct amdgpu_device *adev,
1396 struct amdgpu_vm *vm)
92456b93 1397{
d4085ea9
CK
1398 struct amdgpu_vm_pt_cursor cursor;
1399 struct amdgpu_vm_pt *entry;
92456b93 1400
d4085ea9
CK
1401 for_each_amdgpu_vm_pt_dfs_safe(adev, vm, cursor, entry)
1402 if (entry->base.bo && !entry->base.moved)
bcdc9fd6 1403 amdgpu_vm_bo_relocated(&entry->base);
92456b93
CK
1404}
1405
194d2161
CK
1406/*
1407 * amdgpu_vm_update_directories - make sure that all directories are valid
1408 *
1409 * @adev: amdgpu_device pointer
1410 * @vm: requested vm
1411 *
1412 * Makes sure all directories are up to date.
7fc48e59
AG
1413 *
1414 * Returns:
1415 * 0 for success, error for failure.
194d2161
CK
1416 */
1417int amdgpu_vm_update_directories(struct amdgpu_device *adev,
1418 struct amdgpu_vm *vm)
1419{
6989f246
CK
1420 struct amdgpu_pte_update_params params;
1421 struct amdgpu_job *job;
1422 unsigned ndw = 0;
78aa02c7 1423 int r = 0;
92456b93 1424
6989f246
CK
1425 if (list_empty(&vm->relocated))
1426 return 0;
1427
1428restart:
1429 memset(&params, 0, sizeof(params));
1430 params.adev = adev;
1431
1432 if (vm->use_cpu_for_update) {
1433 r = amdgpu_vm_wait_pd(adev, vm, AMDGPU_FENCE_OWNER_VM);
1434 if (unlikely(r))
1435 return r;
1436
1437 params.func = amdgpu_vm_cpu_set_ptes;
1438 } else {
1439 ndw = 512 * 8;
1440 r = amdgpu_job_alloc_with_ib(adev, ndw * 4, &job);
1441 if (r)
1442 return r;
1443
1444 params.ib = &job->ibs[0];
1445 params.func = amdgpu_vm_do_set_ptes;
1446 }
1447
ea09729c 1448 while (!list_empty(&vm->relocated)) {
6989f246 1449 struct amdgpu_vm_pt *pt, *entry;
ea09729c 1450
ba79fde4
CK
1451 entry = list_first_entry(&vm->relocated, struct amdgpu_vm_pt,
1452 base.vm_status);
1453 amdgpu_vm_bo_idle(&entry->base);
ea09729c 1454
ba79fde4
CK
1455 pt = amdgpu_vm_pt_parent(entry);
1456 if (!pt)
6989f246 1457 continue;
6989f246 1458
6989f246
CK
1459 amdgpu_vm_update_pde(&params, vm, pt, entry);
1460
6989f246
CK
1461 if (!vm->use_cpu_for_update &&
1462 (ndw - params.ib->length_dw) < 32)
1463 break;
ea09729c 1464 }
92456b93 1465
68c62306
CK
1466 if (vm->use_cpu_for_update) {
1467 /* Flush HDP */
1468 mb();
69882565 1469 amdgpu_asic_flush_hdp(adev, NULL);
6989f246
CK
1470 } else if (params.ib->length_dw == 0) {
1471 amdgpu_job_free(job);
1472 } else {
1473 struct amdgpu_bo *root = vm->root.base.bo;
1474 struct amdgpu_ring *ring;
1475 struct dma_fence *fence;
1476
068c3304 1477 ring = container_of(vm->entity.rq->sched, struct amdgpu_ring,
6989f246
CK
1478 sched);
1479
1480 amdgpu_ring_pad_ib(ring, params.ib);
1481 amdgpu_sync_resv(adev, &job->sync, root->tbo.resv,
1482 AMDGPU_FENCE_OWNER_VM, false);
6989f246 1483 WARN_ON(params.ib->length_dw > ndw);
0e28b10f
CK
1484 r = amdgpu_job_submit(job, &vm->entity, AMDGPU_FENCE_OWNER_VM,
1485 &fence);
6989f246
CK
1486 if (r)
1487 goto error;
1488
1489 amdgpu_bo_fence(root, fence, true);
1490 dma_fence_put(vm->last_update);
1491 vm->last_update = fence;
68c62306
CK
1492 }
1493
6989f246
CK
1494 if (!list_empty(&vm->relocated))
1495 goto restart;
1496
1497 return 0;
1498
1499error:
d4085ea9 1500 amdgpu_vm_invalidate_pds(adev, vm);
6989f246 1501 amdgpu_job_free(job);
92456b93 1502 return r;
194d2161
CK
1503}
1504
cf2f0a37 1505/**
dfcd99f6 1506 * amdgpu_vm_update_huge - figure out parameters for PTE updates
cf2f0a37 1507 *
dfcd99f6 1508 * Make sure to set the right flags for the PTEs at the desired level.
cf2f0a37 1509 */
dfcd99f6
CK
1510static void amdgpu_vm_update_huge(struct amdgpu_pte_update_params *params,
1511 struct amdgpu_bo *bo, unsigned level,
1512 uint64_t pe, uint64_t addr,
1513 unsigned count, uint32_t incr,
1514 uint64_t flags)
cf2f0a37 1515
dfcd99f6
CK
1516{
1517 if (level != AMDGPU_VM_PTB) {
cf2f0a37 1518 flags |= AMDGPU_PDE_PTE;
dfcd99f6 1519 amdgpu_gmc_get_vm_pde(params->adev, level, &addr, &flags);
cf2f0a37
AD
1520 }
1521
dfcd99f6
CK
1522 amdgpu_vm_update_func(params, bo, pe, addr, count, incr, flags);
1523}
1524
1525/**
1526 * amdgpu_vm_fragment - get fragment for PTEs
1527 *
1528 * @params: see amdgpu_pte_update_params definition
1529 * @start: first PTE to handle
1530 * @end: last PTE to handle
1531 * @flags: hw mapping flags
1532 * @frag: resulting fragment size
1533 * @frag_end: end of this fragment
1534 *
1535 * Returns the first possible fragment for the start and end address.
1536 */
1537static void amdgpu_vm_fragment(struct amdgpu_pte_update_params *params,
1538 uint64_t start, uint64_t end, uint64_t flags,
1539 unsigned int *frag, uint64_t *frag_end)
1540{
1541 /**
1542 * The MC L1 TLB supports variable sized pages, based on a fragment
1543 * field in the PTE. When this field is set to a non-zero value, page
1544 * granularity is increased from 4KB to (1 << (12 + frag)). The PTE
1545 * flags are considered valid for all PTEs within the fragment range
1546 * and corresponding mappings are assumed to be physically contiguous.
1547 *
1548 * The L1 TLB can store a single PTE for the whole fragment,
1549 * significantly increasing the space available for translation
1550 * caching. This leads to large improvements in throughput when the
1551 * TLB is under pressure.
1552 *
1553 * The L2 TLB distributes small and large fragments into two
1554 * asymmetric partitions. The large fragment cache is significantly
1555 * larger. Thus, we try to use large fragments wherever possible.
1556 * Userspace can support this by aligning virtual base address and
1557 * allocation size to the fragment size.
1b1d5c43
CK
1558 *
1559 * Starting with Vega10 the fragment size only controls the L1. The L2
1560 * is now directly feed with small/huge/giant pages from the walker.
dfcd99f6 1561 */
1b1d5c43
CK
1562 unsigned max_frag;
1563
1564 if (params->adev->asic_type < CHIP_VEGA10)
1565 max_frag = params->adev->vm_manager.fragment_size;
1566 else
1567 max_frag = 31;
dfcd99f6
CK
1568
1569 /* system pages are non continuously */
0c70dd49 1570 if (params->src) {
dfcd99f6
CK
1571 *frag = 0;
1572 *frag_end = end;
ec5207c9 1573 return;
3cc1d3ea 1574 }
cf2f0a37 1575
dfcd99f6
CK
1576 /* This intentionally wraps around if no bit is set */
1577 *frag = min((unsigned)ffs(start) - 1, (unsigned)fls64(end - start) - 1);
1578 if (*frag >= max_frag) {
1579 *frag = max_frag;
1580 *frag_end = end & ~((1ULL << max_frag) - 1);
1581 } else {
1582 *frag_end = start + (1 << *frag);
1583 }
4e2cb640
CK
1584}
1585
d38ceaf9
AD
1586/**
1587 * amdgpu_vm_update_ptes - make sure that page tables are valid
1588 *
29efc4f5 1589 * @params: see amdgpu_pte_update_params definition
d38ceaf9
AD
1590 * @start: start of GPU address range
1591 * @end: end of GPU address range
677131a1 1592 * @dst: destination address to map to, the next dst inside the function
d38ceaf9
AD
1593 * @flags: mapping flags
1594 *
8843dbbb 1595 * Update the page tables in the range @start - @end.
7fc48e59
AG
1596 *
1597 * Returns:
1598 * 0 for success, -EINVAL for failure.
d38ceaf9 1599 */
cc28c4ed 1600static int amdgpu_vm_update_ptes(struct amdgpu_pte_update_params *params,
dfcd99f6
CK
1601 uint64_t start, uint64_t end,
1602 uint64_t dst, uint64_t flags)
d38ceaf9 1603{
36b32a68 1604 struct amdgpu_device *adev = params->adev;
dfa70550 1605 struct amdgpu_vm_pt_cursor cursor;
dfcd99f6
CK
1606 uint64_t frag_start = start, frag_end;
1607 unsigned int frag;
1608
1609 /* figure out the initial fragment */
1610 amdgpu_vm_fragment(params, frag_start, end, flags, &frag, &frag_end);
d38ceaf9 1611
dfcd99f6
CK
1612 /* walk over the address space and update the PTs */
1613 amdgpu_vm_pt_start(adev, params->vm, start, &cursor);
1614 while (cursor.pfn < end) {
dfa70550 1615 struct amdgpu_bo *pt = cursor.entry->base.bo;
cb90b97b 1616 unsigned shift, parent_shift, mask;
dfcd99f6 1617 uint64_t incr, entry_end, pe_start;
cf2f0a37 1618
dfcd99f6 1619 if (!pt)
cf2f0a37 1620 return -ENOENT;
4e2cb640 1621
dfcd99f6
CK
1622 /* The root level can't be a huge page */
1623 if (cursor.level == adev->vm_manager.root_level) {
1624 if (!amdgpu_vm_pt_descendant(adev, &cursor))
1625 return -ENOENT;
cf2f0a37 1626 continue;
dfa70550 1627 }
cf2f0a37 1628
dfcd99f6
CK
1629 /* If it isn't already handled it can't be a huge page */
1630 if (cursor.entry->huge) {
1631 /* Add the entry to the relocated list to update it. */
1632 cursor.entry->huge = false;
1633 amdgpu_vm_bo_relocated(&cursor.entry->base);
1634 }
92696dd5 1635
dfcd99f6
CK
1636 shift = amdgpu_vm_level_shift(adev, cursor.level);
1637 parent_shift = amdgpu_vm_level_shift(adev, cursor.level - 1);
1638 if (adev->asic_type < CHIP_VEGA10) {
1639 /* No huge page support before GMC v9 */
1640 if (cursor.level != AMDGPU_VM_PTB) {
1641 if (!amdgpu_vm_pt_descendant(adev, &cursor))
1642 return -ENOENT;
1643 continue;
1644 }
1645 } else if (frag < shift) {
1646 /* We can't use this level when the fragment size is
1647 * smaller than the address shift. Go to the next
1648 * child entry and try again.
1649 */
1650 if (!amdgpu_vm_pt_descendant(adev, &cursor))
1651 return -ENOENT;
1652 continue;
1954db15
FK
1653 } else if (frag >= parent_shift &&
1654 cursor.level - 1 != adev->vm_manager.root_level) {
dfcd99f6 1655 /* If the fragment size is even larger than the parent
1954db15
FK
1656 * shift we should go up one level and check it again
1657 * unless one level up is the root level.
dfcd99f6
CK
1658 */
1659 if (!amdgpu_vm_pt_ancestor(&cursor))
1660 return -ENOENT;
1661 continue;
6849d47c
RH
1662 }
1663
dfcd99f6 1664 /* Looks good so far, calculate parameters for the update */
9ce2b991 1665 incr = (uint64_t)AMDGPU_GPU_PAGE_SIZE << shift;
cb90b97b
CK
1666 mask = amdgpu_vm_entries_mask(adev, cursor.level);
1667 pe_start = ((cursor.pfn >> shift) & mask) * 8;
9ce2b991 1668 entry_end = (uint64_t)(mask + 1) << shift;
dfcd99f6
CK
1669 entry_end += cursor.pfn & ~(entry_end - 1);
1670 entry_end = min(entry_end, end);
1671
1672 do {
1673 uint64_t upd_end = min(entry_end, frag_end);
1674 unsigned nptes = (upd_end - frag_start) >> shift;
1675
1676 amdgpu_vm_update_huge(params, pt, cursor.level,
1677 pe_start, dst, nptes, incr,
1678 flags | AMDGPU_PTE_FRAG(frag));
1679
1680 pe_start += nptes * 8;
9ce2b991 1681 dst += (uint64_t)nptes * AMDGPU_GPU_PAGE_SIZE << shift;
dfcd99f6
CK
1682
1683 frag_start = upd_end;
1684 if (frag_start >= frag_end) {
1685 /* figure out the next fragment */
1686 amdgpu_vm_fragment(params, frag_start, end,
1687 flags, &frag, &frag_end);
1688 if (frag < shift)
1689 break;
1690 }
1691 } while (frag_start < entry_end);
92696dd5 1692
c1a17777
CK
1693 if (amdgpu_vm_pt_descendant(adev, &cursor)) {
1694 /* Mark all child entries as huge */
1695 while (cursor.pfn < frag_start) {
1696 cursor.entry->huge = true;
1697 amdgpu_vm_pt_next(adev, &cursor);
1698 }
1699
1700 } else if (frag >= shift) {
1701 /* or just move on to the next on the same level. */
dfcd99f6 1702 amdgpu_vm_pt_next(adev, &cursor);
c1a17777 1703 }
92696dd5 1704 }
6849d47c
RH
1705
1706 return 0;
d38ceaf9
AD
1707}
1708
d38ceaf9
AD
1709/**
1710 * amdgpu_vm_bo_update_mapping - update a mapping in the vm page table
1711 *
1712 * @adev: amdgpu_device pointer
3cabaa54 1713 * @exclusive: fence we need to sync to
fa3ab3c7 1714 * @pages_addr: DMA addresses to use for mapping
d38ceaf9 1715 * @vm: requested vm
a14faa65
CK
1716 * @start: start of mapped range
1717 * @last: last mapped entry
1718 * @flags: flags for the entries
d38ceaf9 1719 * @addr: addr to set the area to
d38ceaf9
AD
1720 * @fence: optional resulting fence
1721 *
a14faa65 1722 * Fill in the page table entries between @start and @last.
7fc48e59
AG
1723 *
1724 * Returns:
1725 * 0 for success, -EINVAL for failure.
d38ceaf9
AD
1726 */
1727static int amdgpu_vm_bo_update_mapping(struct amdgpu_device *adev,
f54d1867 1728 struct dma_fence *exclusive,
fa3ab3c7 1729 dma_addr_t *pages_addr,
d38ceaf9 1730 struct amdgpu_vm *vm,
a14faa65 1731 uint64_t start, uint64_t last,
6b777607 1732 uint64_t flags, uint64_t addr,
f54d1867 1733 struct dma_fence **fence)
d38ceaf9 1734{
2d55e45a 1735 struct amdgpu_ring *ring;
a1e08d3b 1736 void *owner = AMDGPU_FENCE_OWNER_VM;
d38ceaf9 1737 unsigned nptes, ncmds, ndw;
d71518b5 1738 struct amdgpu_job *job;
29efc4f5 1739 struct amdgpu_pte_update_params params;
f54d1867 1740 struct dma_fence *f = NULL;
d38ceaf9
AD
1741 int r;
1742
afef8b8f
CK
1743 memset(&params, 0, sizeof(params));
1744 params.adev = adev;
49ac8a24 1745 params.vm = vm;
afef8b8f 1746
a33cab7a
CK
1747 /* sync to everything on unmapping */
1748 if (!(flags & AMDGPU_PTE_VALID))
1749 owner = AMDGPU_FENCE_OWNER_UNDEFINED;
1750
b4d42511
HK
1751 if (vm->use_cpu_for_update) {
1752 /* params.src is used as flag to indicate system Memory */
1753 if (pages_addr)
1754 params.src = ~0;
1755
1756 /* Wait for PT BOs to be free. PTs share the same resv. object
1757 * as the root PD BO
1758 */
a33cab7a 1759 r = amdgpu_vm_wait_pd(adev, vm, owner);
b4d42511
HK
1760 if (unlikely(r))
1761 return r;
1762
1763 params.func = amdgpu_vm_cpu_set_ptes;
1764 params.pages_addr = pages_addr;
dfcd99f6
CK
1765 return amdgpu_vm_update_ptes(&params, start, last + 1,
1766 addr, flags);
b4d42511
HK
1767 }
1768
068c3304 1769 ring = container_of(vm->entity.rq->sched, struct amdgpu_ring, sched);
27c5f36f 1770
a14faa65 1771 nptes = last - start + 1;
d38ceaf9
AD
1772
1773 /*
86209523 1774 * reserve space for two commands every (1 << BLOCK_SIZE)
d38ceaf9 1775 * entries or 2k dwords (whatever is smaller)
86209523
BN
1776 *
1777 * The second command is for the shadow pagetables.
d38ceaf9 1778 */
104bd2ca
ED
1779 if (vm->root.base.bo->shadow)
1780 ncmds = ((nptes >> min(adev->vm_manager.block_size, 11u)) + 1) * 2;
1781 else
1782 ncmds = ((nptes >> min(adev->vm_manager.block_size, 11u)) + 1);
d38ceaf9
AD
1783
1784 /* padding, etc. */
1785 ndw = 64;
1786
570144c6 1787 if (pages_addr) {
b0456f93 1788 /* copy commands needed */
e6d92197 1789 ndw += ncmds * adev->vm_manager.vm_pte_funcs->copy_pte_num_dw;
d38ceaf9 1790
b0456f93 1791 /* and also PTEs */
d38ceaf9
AD
1792 ndw += nptes * 2;
1793
afef8b8f
CK
1794 params.func = amdgpu_vm_do_copy_ptes;
1795
d38ceaf9
AD
1796 } else {
1797 /* set page commands needed */
44e1baeb 1798 ndw += ncmds * 10;
d38ceaf9 1799
6849d47c 1800 /* extra commands for begin/end fragments */
11528640
ED
1801 if (vm->root.base.bo->shadow)
1802 ndw += 2 * 10 * adev->vm_manager.fragment_size * 2;
1803 else
1804 ndw += 2 * 10 * adev->vm_manager.fragment_size;
afef8b8f
CK
1805
1806 params.func = amdgpu_vm_do_set_ptes;
d38ceaf9
AD
1807 }
1808
d71518b5
CK
1809 r = amdgpu_job_alloc_with_ib(adev, ndw * 4, &job);
1810 if (r)
d38ceaf9 1811 return r;
d71518b5 1812
29efc4f5 1813 params.ib = &job->ibs[0];
d5fc5e82 1814
570144c6 1815 if (pages_addr) {
b0456f93
CK
1816 uint64_t *pte;
1817 unsigned i;
1818
1819 /* Put the PTEs at the end of the IB. */
1820 i = ndw - nptes * 2;
1821 pte= (uint64_t *)&(job->ibs->ptr[i]);
1822 params.src = job->ibs->gpu_addr + i * 4;
1823
1824 for (i = 0; i < nptes; ++i) {
1825 pte[i] = amdgpu_vm_map_gart(pages_addr, addr + i *
1826 AMDGPU_GPU_PAGE_SIZE);
1827 pte[i] |= flags;
1828 }
d7a4ac66 1829 addr = 0;
b0456f93
CK
1830 }
1831
cebb52b7 1832 r = amdgpu_sync_fence(adev, &job->sync, exclusive, false);
3cabaa54
CK
1833 if (r)
1834 goto error_free;
1835
3f3333f8 1836 r = amdgpu_sync_resv(adev, &job->sync, vm->root.base.bo->tbo.resv,
177ae09b 1837 owner, false);
a1e08d3b
CK
1838 if (r)
1839 goto error_free;
d38ceaf9 1840
dfcd99f6 1841 r = amdgpu_vm_update_ptes(&params, start, last + 1, addr, flags);
cc28c4ed
HK
1842 if (r)
1843 goto error_free;
d38ceaf9 1844
29efc4f5
CK
1845 amdgpu_ring_pad_ib(ring, params.ib);
1846 WARN_ON(params.ib->length_dw > ndw);
0e28b10f 1847 r = amdgpu_job_submit(job, &vm->entity, AMDGPU_FENCE_OWNER_VM, &f);
4af9f07c
CZ
1848 if (r)
1849 goto error_free;
d38ceaf9 1850
3f3333f8 1851 amdgpu_bo_fence(vm->root.base.bo, f, true);
284710fa
CK
1852 dma_fence_put(*fence);
1853 *fence = f;
d38ceaf9 1854 return 0;
d5fc5e82
CZ
1855
1856error_free:
d71518b5 1857 amdgpu_job_free(job);
4af9f07c 1858 return r;
d38ceaf9
AD
1859}
1860
a14faa65
CK
1861/**
1862 * amdgpu_vm_bo_split_mapping - split a mapping into smaller chunks
1863 *
1864 * @adev: amdgpu_device pointer
3cabaa54 1865 * @exclusive: fence we need to sync to
8358dcee 1866 * @pages_addr: DMA addresses to use for mapping
a14faa65
CK
1867 * @vm: requested vm
1868 * @mapping: mapped range and flags to use for the update
8358dcee 1869 * @flags: HW flags for the mapping
63e0ba40 1870 * @nodes: array of drm_mm_nodes with the MC addresses
a14faa65
CK
1871 * @fence: optional resulting fence
1872 *
1873 * Split the mapping into smaller chunks so that each update fits
1874 * into a SDMA IB.
7fc48e59
AG
1875 *
1876 * Returns:
1877 * 0 for success, -EINVAL for failure.
a14faa65
CK
1878 */
1879static int amdgpu_vm_bo_split_mapping(struct amdgpu_device *adev,
f54d1867 1880 struct dma_fence *exclusive,
8358dcee 1881 dma_addr_t *pages_addr,
a14faa65
CK
1882 struct amdgpu_vm *vm,
1883 struct amdgpu_bo_va_mapping *mapping,
6b777607 1884 uint64_t flags,
63e0ba40 1885 struct drm_mm_node *nodes,
f54d1867 1886 struct dma_fence **fence)
a14faa65 1887{
9fc8fc70 1888 unsigned min_linear_pages = 1 << adev->vm_manager.fragment_size;
570144c6 1889 uint64_t pfn, start = mapping->start;
a14faa65
CK
1890 int r;
1891
1892 /* normally,bo_va->flags only contians READABLE and WIRTEABLE bit go here
1893 * but in case of something, we filter the flags in first place
1894 */
1895 if (!(mapping->flags & AMDGPU_PTE_READABLE))
1896 flags &= ~AMDGPU_PTE_READABLE;
1897 if (!(mapping->flags & AMDGPU_PTE_WRITEABLE))
1898 flags &= ~AMDGPU_PTE_WRITEABLE;
1899
15b31c59
AX
1900 flags &= ~AMDGPU_PTE_EXECUTABLE;
1901 flags |= mapping->flags & AMDGPU_PTE_EXECUTABLE;
1902
b0fd18b0
AX
1903 flags &= ~AMDGPU_PTE_MTYPE_MASK;
1904 flags |= (mapping->flags & AMDGPU_PTE_MTYPE_MASK);
1905
d0766e98
ZJ
1906 if ((mapping->flags & AMDGPU_PTE_PRT) &&
1907 (adev->asic_type >= CHIP_VEGA10)) {
1908 flags |= AMDGPU_PTE_PRT;
1909 flags &= ~AMDGPU_PTE_VALID;
1910 }
1911
a14faa65
CK
1912 trace_amdgpu_vm_bo_update(mapping);
1913
63e0ba40
CK
1914 pfn = mapping->offset >> PAGE_SHIFT;
1915 if (nodes) {
1916 while (pfn >= nodes->size) {
1917 pfn -= nodes->size;
1918 ++nodes;
1919 }
fa3ab3c7 1920 }
a14faa65 1921
63e0ba40 1922 do {
9fc8fc70 1923 dma_addr_t *dma_addr = NULL;
63e0ba40
CK
1924 uint64_t max_entries;
1925 uint64_t addr, last;
a14faa65 1926
63e0ba40
CK
1927 if (nodes) {
1928 addr = nodes->start << PAGE_SHIFT;
1929 max_entries = (nodes->size - pfn) *
463d2fe8 1930 AMDGPU_GPU_PAGES_IN_CPU_PAGE;
63e0ba40
CK
1931 } else {
1932 addr = 0;
1933 max_entries = S64_MAX;
1934 }
a14faa65 1935
63e0ba40 1936 if (pages_addr) {
9fc8fc70
CK
1937 uint64_t count;
1938
457e0fee 1939 max_entries = min(max_entries, 16ull * 1024ull);
38e624a1 1940 for (count = 1;
463d2fe8 1941 count < max_entries / AMDGPU_GPU_PAGES_IN_CPU_PAGE;
38e624a1 1942 ++count) {
9fc8fc70
CK
1943 uint64_t idx = pfn + count;
1944
1945 if (pages_addr[idx] !=
1946 (pages_addr[idx - 1] + PAGE_SIZE))
1947 break;
1948 }
1949
1950 if (count < min_linear_pages) {
1951 addr = pfn << PAGE_SHIFT;
1952 dma_addr = pages_addr;
1953 } else {
1954 addr = pages_addr[pfn];
463d2fe8 1955 max_entries = count * AMDGPU_GPU_PAGES_IN_CPU_PAGE;
9fc8fc70
CK
1956 }
1957
63e0ba40
CK
1958 } else if (flags & AMDGPU_PTE_VALID) {
1959 addr += adev->vm_manager.vram_base_offset;
9fc8fc70 1960 addr += pfn << PAGE_SHIFT;
63e0ba40 1961 }
63e0ba40 1962
a9f87f64 1963 last = min((uint64_t)mapping->last, start + max_entries - 1);
9fc8fc70 1964 r = amdgpu_vm_bo_update_mapping(adev, exclusive, dma_addr, vm,
a14faa65
CK
1965 start, last, flags, addr,
1966 fence);
1967 if (r)
1968 return r;
1969
463d2fe8 1970 pfn += (last - start + 1) / AMDGPU_GPU_PAGES_IN_CPU_PAGE;
63e0ba40
CK
1971 if (nodes && nodes->size == pfn) {
1972 pfn = 0;
1973 ++nodes;
1974 }
a14faa65 1975 start = last + 1;
63e0ba40 1976
a9f87f64 1977 } while (unlikely(start != mapping->last + 1));
a14faa65
CK
1978
1979 return 0;
1980}
1981
d38ceaf9
AD
1982/**
1983 * amdgpu_vm_bo_update - update all BO mappings in the vm page table
1984 *
1985 * @adev: amdgpu_device pointer
1986 * @bo_va: requested BO and VM object
99e124f4 1987 * @clear: if true clear the entries
d38ceaf9
AD
1988 *
1989 * Fill in the page table entries for @bo_va.
7fc48e59
AG
1990 *
1991 * Returns:
1992 * 0 for success, -EINVAL for failure.
d38ceaf9
AD
1993 */
1994int amdgpu_vm_bo_update(struct amdgpu_device *adev,
1995 struct amdgpu_bo_va *bo_va,
99e124f4 1996 bool clear)
d38ceaf9 1997{
ec681545
CK
1998 struct amdgpu_bo *bo = bo_va->base.bo;
1999 struct amdgpu_vm *vm = bo_va->base.vm;
d38ceaf9 2000 struct amdgpu_bo_va_mapping *mapping;
8358dcee 2001 dma_addr_t *pages_addr = NULL;
99e124f4 2002 struct ttm_mem_reg *mem;
63e0ba40 2003 struct drm_mm_node *nodes;
4e55eb38 2004 struct dma_fence *exclusive, **last_update;
457e0fee 2005 uint64_t flags;
d38ceaf9
AD
2006 int r;
2007
7eb80427 2008 if (clear || !bo) {
99e124f4 2009 mem = NULL;
63e0ba40 2010 nodes = NULL;
99e124f4
CK
2011 exclusive = NULL;
2012 } else {
8358dcee
CK
2013 struct ttm_dma_tt *ttm;
2014
7eb80427 2015 mem = &bo->tbo.mem;
63e0ba40
CK
2016 nodes = mem->mm_node;
2017 if (mem->mem_type == TTM_PL_TT) {
7eb80427 2018 ttm = container_of(bo->tbo.ttm, struct ttm_dma_tt, ttm);
8358dcee 2019 pages_addr = ttm->dma_address;
9ab21462 2020 }
ec681545 2021 exclusive = reservation_object_get_excl(bo->tbo.resv);
d38ceaf9
AD
2022 }
2023
457e0fee 2024 if (bo)
ec681545 2025 flags = amdgpu_ttm_tt_pte_flags(adev, bo->tbo.ttm, mem);
457e0fee 2026 else
a5f6b5b1 2027 flags = 0x0;
d38ceaf9 2028
4e55eb38
CK
2029 if (clear || (bo && bo->tbo.resv == vm->root.base.bo->tbo.resv))
2030 last_update = &vm->last_update;
2031 else
2032 last_update = &bo_va->last_pt_update;
2033
3d7d4d3a
CK
2034 if (!clear && bo_va->base.moved) {
2035 bo_va->base.moved = false;
7fc11959 2036 list_splice_init(&bo_va->valids, &bo_va->invalids);
3d7d4d3a 2037
cb7b6ec2
CK
2038 } else if (bo_va->cleared != clear) {
2039 list_splice_init(&bo_va->valids, &bo_va->invalids);
3d7d4d3a 2040 }
7fc11959
CK
2041
2042 list_for_each_entry(mapping, &bo_va->invalids, list) {
457e0fee 2043 r = amdgpu_vm_bo_split_mapping(adev, exclusive, pages_addr, vm,
63e0ba40 2044 mapping, flags, nodes,
4e55eb38 2045 last_update);
d38ceaf9
AD
2046 if (r)
2047 return r;
2048 }
2049
cb7b6ec2
CK
2050 if (vm->use_cpu_for_update) {
2051 /* Flush HDP */
2052 mb();
69882565 2053 amdgpu_asic_flush_hdp(adev, NULL);
d6c10f6b
CK
2054 }
2055
bb475839
JZ
2056 /* If the BO is not in its preferred location add it back to
2057 * the evicted list so that it gets validated again on the
2058 * next command submission.
2059 */
806f043f
CK
2060 if (bo && bo->tbo.resv == vm->root.base.bo->tbo.resv) {
2061 uint32_t mem_type = bo->tbo.mem.mem_type;
2062
2063 if (!(bo->preferred_domains & amdgpu_mem_type_to_domain(mem_type)))
bcdc9fd6 2064 amdgpu_vm_bo_evicted(&bo_va->base);
806f043f 2065 else
bcdc9fd6 2066 amdgpu_vm_bo_idle(&bo_va->base);
c12a2ee5 2067 } else {
bcdc9fd6 2068 amdgpu_vm_bo_done(&bo_va->base);
806f043f 2069 }
d38ceaf9 2070
cb7b6ec2
CK
2071 list_splice_init(&bo_va->invalids, &bo_va->valids);
2072 bo_va->cleared = clear;
2073
2074 if (trace_amdgpu_vm_bo_mapping_enabled()) {
2075 list_for_each_entry(mapping, &bo_va->valids, list)
2076 trace_amdgpu_vm_bo_mapping(mapping);
68c62306
CK
2077 }
2078
d38ceaf9
AD
2079 return 0;
2080}
2081
284710fa
CK
2082/**
2083 * amdgpu_vm_update_prt_state - update the global PRT state
7fc48e59
AG
2084 *
2085 * @adev: amdgpu_device pointer
284710fa
CK
2086 */
2087static void amdgpu_vm_update_prt_state(struct amdgpu_device *adev)
2088{
2089 unsigned long flags;
2090 bool enable;
2091
2092 spin_lock_irqsave(&adev->vm_manager.prt_lock, flags);
451bc8eb 2093 enable = !!atomic_read(&adev->vm_manager.num_prt_users);
132f34e4 2094 adev->gmc.gmc_funcs->set_prt(adev, enable);
284710fa
CK
2095 spin_unlock_irqrestore(&adev->vm_manager.prt_lock, flags);
2096}
2097
451bc8eb 2098/**
4388fc2a 2099 * amdgpu_vm_prt_get - add a PRT user
7fc48e59
AG
2100 *
2101 * @adev: amdgpu_device pointer
451bc8eb
CK
2102 */
2103static void amdgpu_vm_prt_get(struct amdgpu_device *adev)
2104{
132f34e4 2105 if (!adev->gmc.gmc_funcs->set_prt)
4388fc2a
CK
2106 return;
2107
451bc8eb
CK
2108 if (atomic_inc_return(&adev->vm_manager.num_prt_users) == 1)
2109 amdgpu_vm_update_prt_state(adev);
2110}
2111
0b15f2fc
CK
2112/**
2113 * amdgpu_vm_prt_put - drop a PRT user
7fc48e59
AG
2114 *
2115 * @adev: amdgpu_device pointer
0b15f2fc
CK
2116 */
2117static void amdgpu_vm_prt_put(struct amdgpu_device *adev)
2118{
451bc8eb 2119 if (atomic_dec_return(&adev->vm_manager.num_prt_users) == 0)
0b15f2fc
CK
2120 amdgpu_vm_update_prt_state(adev);
2121}
2122
284710fa 2123/**
451bc8eb 2124 * amdgpu_vm_prt_cb - callback for updating the PRT status
7fc48e59
AG
2125 *
2126 * @fence: fence for the callback
00553cf8 2127 * @_cb: the callback function
284710fa
CK
2128 */
2129static void amdgpu_vm_prt_cb(struct dma_fence *fence, struct dma_fence_cb *_cb)
2130{
2131 struct amdgpu_prt_cb *cb = container_of(_cb, struct amdgpu_prt_cb, cb);
2132
0b15f2fc 2133 amdgpu_vm_prt_put(cb->adev);
284710fa
CK
2134 kfree(cb);
2135}
2136
451bc8eb
CK
2137/**
2138 * amdgpu_vm_add_prt_cb - add callback for updating the PRT status
7fc48e59
AG
2139 *
2140 * @adev: amdgpu_device pointer
2141 * @fence: fence for the callback
451bc8eb
CK
2142 */
2143static void amdgpu_vm_add_prt_cb(struct amdgpu_device *adev,
2144 struct dma_fence *fence)
2145{
4388fc2a 2146 struct amdgpu_prt_cb *cb;
451bc8eb 2147
132f34e4 2148 if (!adev->gmc.gmc_funcs->set_prt)
4388fc2a
CK
2149 return;
2150
2151 cb = kmalloc(sizeof(struct amdgpu_prt_cb), GFP_KERNEL);
451bc8eb
CK
2152 if (!cb) {
2153 /* Last resort when we are OOM */
2154 if (fence)
2155 dma_fence_wait(fence, false);
2156
486a68f5 2157 amdgpu_vm_prt_put(adev);
451bc8eb
CK
2158 } else {
2159 cb->adev = adev;
2160 if (!fence || dma_fence_add_callback(fence, &cb->cb,
2161 amdgpu_vm_prt_cb))
2162 amdgpu_vm_prt_cb(fence, &cb->cb);
2163 }
2164}
2165
284710fa
CK
2166/**
2167 * amdgpu_vm_free_mapping - free a mapping
2168 *
2169 * @adev: amdgpu_device pointer
2170 * @vm: requested vm
2171 * @mapping: mapping to be freed
2172 * @fence: fence of the unmap operation
2173 *
2174 * Free a mapping and make sure we decrease the PRT usage count if applicable.
2175 */
2176static void amdgpu_vm_free_mapping(struct amdgpu_device *adev,
2177 struct amdgpu_vm *vm,
2178 struct amdgpu_bo_va_mapping *mapping,
2179 struct dma_fence *fence)
2180{
451bc8eb
CK
2181 if (mapping->flags & AMDGPU_PTE_PRT)
2182 amdgpu_vm_add_prt_cb(adev, fence);
2183 kfree(mapping);
2184}
284710fa 2185
451bc8eb
CK
2186/**
2187 * amdgpu_vm_prt_fini - finish all prt mappings
2188 *
2189 * @adev: amdgpu_device pointer
2190 * @vm: requested vm
2191 *
2192 * Register a cleanup callback to disable PRT support after VM dies.
2193 */
2194static void amdgpu_vm_prt_fini(struct amdgpu_device *adev, struct amdgpu_vm *vm)
2195{
3f3333f8 2196 struct reservation_object *resv = vm->root.base.bo->tbo.resv;
451bc8eb
CK
2197 struct dma_fence *excl, **shared;
2198 unsigned i, shared_count;
2199 int r;
0b15f2fc 2200
451bc8eb
CK
2201 r = reservation_object_get_fences_rcu(resv, &excl,
2202 &shared_count, &shared);
2203 if (r) {
2204 /* Not enough memory to grab the fence list, as last resort
2205 * block for all the fences to complete.
2206 */
2207 reservation_object_wait_timeout_rcu(resv, true, false,
2208 MAX_SCHEDULE_TIMEOUT);
2209 return;
284710fa 2210 }
451bc8eb
CK
2211
2212 /* Add a callback for each fence in the reservation object */
2213 amdgpu_vm_prt_get(adev);
2214 amdgpu_vm_add_prt_cb(adev, excl);
2215
2216 for (i = 0; i < shared_count; ++i) {
2217 amdgpu_vm_prt_get(adev);
2218 amdgpu_vm_add_prt_cb(adev, shared[i]);
2219 }
2220
2221 kfree(shared);
284710fa
CK
2222}
2223
d38ceaf9
AD
2224/**
2225 * amdgpu_vm_clear_freed - clear freed BOs in the PT
2226 *
2227 * @adev: amdgpu_device pointer
2228 * @vm: requested vm
f3467818
NH
2229 * @fence: optional resulting fence (unchanged if no work needed to be done
2230 * or if an error occurred)
d38ceaf9
AD
2231 *
2232 * Make sure all freed BOs are cleared in the PT.
d38ceaf9 2233 * PTs have to be reserved and mutex must be locked!
7fc48e59
AG
2234 *
2235 * Returns:
2236 * 0 for success.
2237 *
d38ceaf9
AD
2238 */
2239int amdgpu_vm_clear_freed(struct amdgpu_device *adev,
f3467818
NH
2240 struct amdgpu_vm *vm,
2241 struct dma_fence **fence)
d38ceaf9
AD
2242{
2243 struct amdgpu_bo_va_mapping *mapping;
4584312d 2244 uint64_t init_pte_value = 0;
f3467818 2245 struct dma_fence *f = NULL;
d38ceaf9
AD
2246 int r;
2247
2248 while (!list_empty(&vm->freed)) {
2249 mapping = list_first_entry(&vm->freed,
2250 struct amdgpu_bo_va_mapping, list);
2251 list_del(&mapping->list);
e17841b9 2252
ad9a5b78
CK
2253 if (vm->pte_support_ats &&
2254 mapping->start < AMDGPU_GMC_HOLE_START)
6d16dac8 2255 init_pte_value = AMDGPU_PTE_DEFAULT_ATC;
51ac7eec 2256
570144c6 2257 r = amdgpu_vm_bo_update_mapping(adev, NULL, NULL, vm,
fc6aa33d 2258 mapping->start, mapping->last,
51ac7eec 2259 init_pte_value, 0, &f);
f3467818 2260 amdgpu_vm_free_mapping(adev, vm, mapping, f);
284710fa 2261 if (r) {
f3467818 2262 dma_fence_put(f);
d38ceaf9 2263 return r;
284710fa 2264 }
f3467818 2265 }
d38ceaf9 2266
f3467818
NH
2267 if (fence && f) {
2268 dma_fence_put(*fence);
2269 *fence = f;
2270 } else {
2271 dma_fence_put(f);
d38ceaf9 2272 }
f3467818 2273
d38ceaf9
AD
2274 return 0;
2275
2276}
2277
2278/**
73fb16e7 2279 * amdgpu_vm_handle_moved - handle moved BOs in the PT
d38ceaf9
AD
2280 *
2281 * @adev: amdgpu_device pointer
2282 * @vm: requested vm
2283 *
73fb16e7 2284 * Make sure all BOs which are moved are updated in the PTs.
7fc48e59
AG
2285 *
2286 * Returns:
2287 * 0 for success.
d38ceaf9 2288 *
73fb16e7 2289 * PTs have to be reserved!
d38ceaf9 2290 */
73fb16e7 2291int amdgpu_vm_handle_moved(struct amdgpu_device *adev,
4e55eb38 2292 struct amdgpu_vm *vm)
d38ceaf9 2293{
789f3317 2294 struct amdgpu_bo_va *bo_va, *tmp;
c12a2ee5 2295 struct reservation_object *resv;
73fb16e7 2296 bool clear;
789f3317 2297 int r;
d38ceaf9 2298
c12a2ee5
CK
2299 list_for_each_entry_safe(bo_va, tmp, &vm->moved, base.vm_status) {
2300 /* Per VM BOs never need to bo cleared in the page tables */
2301 r = amdgpu_vm_bo_update(adev, bo_va, false);
2302 if (r)
2303 return r;
2304 }
32b41ac2 2305
c12a2ee5
CK
2306 spin_lock(&vm->invalidated_lock);
2307 while (!list_empty(&vm->invalidated)) {
2308 bo_va = list_first_entry(&vm->invalidated, struct amdgpu_bo_va,
2309 base.vm_status);
2310 resv = bo_va->base.bo->tbo.resv;
2311 spin_unlock(&vm->invalidated_lock);
ec363e0d 2312
ec363e0d 2313 /* Try to reserve the BO to avoid clearing its ptes */
c12a2ee5 2314 if (!amdgpu_vm_debug && reservation_object_trylock(resv))
ec363e0d
CK
2315 clear = false;
2316 /* Somebody else is using the BO right now */
2317 else
2318 clear = true;
73fb16e7
CK
2319
2320 r = amdgpu_vm_bo_update(adev, bo_va, clear);
c12a2ee5 2321 if (r)
d38ceaf9
AD
2322 return r;
2323
c12a2ee5 2324 if (!clear)
ec363e0d 2325 reservation_object_unlock(resv);
c12a2ee5 2326 spin_lock(&vm->invalidated_lock);
d38ceaf9 2327 }
c12a2ee5 2328 spin_unlock(&vm->invalidated_lock);
d38ceaf9 2329
789f3317 2330 return 0;
d38ceaf9
AD
2331}
2332
2333/**
2334 * amdgpu_vm_bo_add - add a bo to a specific vm
2335 *
2336 * @adev: amdgpu_device pointer
2337 * @vm: requested vm
2338 * @bo: amdgpu buffer object
2339 *
8843dbbb 2340 * Add @bo into the requested vm.
d38ceaf9 2341 * Add @bo to the list of bos associated with the vm
7fc48e59
AG
2342 *
2343 * Returns:
2344 * Newly added bo_va or NULL for failure
d38ceaf9
AD
2345 *
2346 * Object has to be reserved!
2347 */
2348struct amdgpu_bo_va *amdgpu_vm_bo_add(struct amdgpu_device *adev,
2349 struct amdgpu_vm *vm,
2350 struct amdgpu_bo *bo)
2351{
2352 struct amdgpu_bo_va *bo_va;
2353
2354 bo_va = kzalloc(sizeof(struct amdgpu_bo_va), GFP_KERNEL);
2355 if (bo_va == NULL) {
2356 return NULL;
2357 }
3f4299be 2358 amdgpu_vm_bo_base_init(&bo_va->base, vm, bo);
ec681545 2359
d38ceaf9 2360 bo_va->ref_count = 1;
7fc11959
CK
2361 INIT_LIST_HEAD(&bo_va->valids);
2362 INIT_LIST_HEAD(&bo_va->invalids);
32b41ac2 2363
d38ceaf9
AD
2364 return bo_va;
2365}
2366
73fb16e7
CK
2367
2368/**
2369 * amdgpu_vm_bo_insert_mapping - insert a new mapping
2370 *
2371 * @adev: amdgpu_device pointer
2372 * @bo_va: bo_va to store the address
2373 * @mapping: the mapping to insert
2374 *
2375 * Insert a new mapping into all structures.
2376 */
2377static void amdgpu_vm_bo_insert_map(struct amdgpu_device *adev,
2378 struct amdgpu_bo_va *bo_va,
2379 struct amdgpu_bo_va_mapping *mapping)
2380{
2381 struct amdgpu_vm *vm = bo_va->base.vm;
2382 struct amdgpu_bo *bo = bo_va->base.bo;
2383
aebc5e6f 2384 mapping->bo_va = bo_va;
73fb16e7
CK
2385 list_add(&mapping->list, &bo_va->invalids);
2386 amdgpu_vm_it_insert(mapping, &vm->va);
2387
2388 if (mapping->flags & AMDGPU_PTE_PRT)
2389 amdgpu_vm_prt_get(adev);
2390
862b8c57
CK
2391 if (bo && bo->tbo.resv == vm->root.base.bo->tbo.resv &&
2392 !bo_va->base.moved) {
862b8c57 2393 list_move(&bo_va->base.vm_status, &vm->moved);
73fb16e7
CK
2394 }
2395 trace_amdgpu_vm_bo_map(bo_va, mapping);
2396}
2397
d38ceaf9
AD
2398/**
2399 * amdgpu_vm_bo_map - map bo inside a vm
2400 *
2401 * @adev: amdgpu_device pointer
2402 * @bo_va: bo_va to store the address
2403 * @saddr: where to map the BO
2404 * @offset: requested offset in the BO
00553cf8 2405 * @size: BO size in bytes
d38ceaf9
AD
2406 * @flags: attributes of pages (read/write/valid/etc.)
2407 *
2408 * Add a mapping of the BO at the specefied addr into the VM.
7fc48e59
AG
2409 *
2410 * Returns:
2411 * 0 for success, error for failure.
d38ceaf9 2412 *
49b02b18 2413 * Object has to be reserved and unreserved outside!
d38ceaf9
AD
2414 */
2415int amdgpu_vm_bo_map(struct amdgpu_device *adev,
2416 struct amdgpu_bo_va *bo_va,
2417 uint64_t saddr, uint64_t offset,
268c3001 2418 uint64_t size, uint64_t flags)
d38ceaf9 2419{
a9f87f64 2420 struct amdgpu_bo_va_mapping *mapping, *tmp;
ec681545
CK
2421 struct amdgpu_bo *bo = bo_va->base.bo;
2422 struct amdgpu_vm *vm = bo_va->base.vm;
d38ceaf9 2423 uint64_t eaddr;
d38ceaf9 2424
0be52de9
CK
2425 /* validate the parameters */
2426 if (saddr & AMDGPU_GPU_PAGE_MASK || offset & AMDGPU_GPU_PAGE_MASK ||
49b02b18 2427 size == 0 || size & AMDGPU_GPU_PAGE_MASK)
0be52de9 2428 return -EINVAL;
0be52de9 2429
d38ceaf9 2430 /* make sure object fit at this offset */
005ae95e 2431 eaddr = saddr + size - 1;
a5f6b5b1 2432 if (saddr >= eaddr ||
ec681545 2433 (bo && offset + size > amdgpu_bo_size(bo)))
d38ceaf9 2434 return -EINVAL;
d38ceaf9 2435
d38ceaf9
AD
2436 saddr /= AMDGPU_GPU_PAGE_SIZE;
2437 eaddr /= AMDGPU_GPU_PAGE_SIZE;
2438
a9f87f64
CK
2439 tmp = amdgpu_vm_it_iter_first(&vm->va, saddr, eaddr);
2440 if (tmp) {
d38ceaf9
AD
2441 /* bo and tmp overlap, invalid addr */
2442 dev_err(adev->dev, "bo %p va 0x%010Lx-0x%010Lx conflict with "
ec681545 2443 "0x%010Lx-0x%010Lx\n", bo, saddr, eaddr,
a9f87f64 2444 tmp->start, tmp->last + 1);
663e4577 2445 return -EINVAL;
d38ceaf9
AD
2446 }
2447
2448 mapping = kmalloc(sizeof(*mapping), GFP_KERNEL);
663e4577
CK
2449 if (!mapping)
2450 return -ENOMEM;
d38ceaf9 2451
a9f87f64
CK
2452 mapping->start = saddr;
2453 mapping->last = eaddr;
d38ceaf9
AD
2454 mapping->offset = offset;
2455 mapping->flags = flags;
2456
73fb16e7 2457 amdgpu_vm_bo_insert_map(adev, bo_va, mapping);
80f95c57
CK
2458
2459 return 0;
2460}
2461
2462/**
2463 * amdgpu_vm_bo_replace_map - map bo inside a vm, replacing existing mappings
2464 *
2465 * @adev: amdgpu_device pointer
2466 * @bo_va: bo_va to store the address
2467 * @saddr: where to map the BO
2468 * @offset: requested offset in the BO
00553cf8 2469 * @size: BO size in bytes
80f95c57
CK
2470 * @flags: attributes of pages (read/write/valid/etc.)
2471 *
2472 * Add a mapping of the BO at the specefied addr into the VM. Replace existing
2473 * mappings as we do so.
7fc48e59
AG
2474 *
2475 * Returns:
2476 * 0 for success, error for failure.
80f95c57
CK
2477 *
2478 * Object has to be reserved and unreserved outside!
2479 */
2480int amdgpu_vm_bo_replace_map(struct amdgpu_device *adev,
2481 struct amdgpu_bo_va *bo_va,
2482 uint64_t saddr, uint64_t offset,
2483 uint64_t size, uint64_t flags)
2484{
2485 struct amdgpu_bo_va_mapping *mapping;
ec681545 2486 struct amdgpu_bo *bo = bo_va->base.bo;
80f95c57
CK
2487 uint64_t eaddr;
2488 int r;
2489
2490 /* validate the parameters */
2491 if (saddr & AMDGPU_GPU_PAGE_MASK || offset & AMDGPU_GPU_PAGE_MASK ||
2492 size == 0 || size & AMDGPU_GPU_PAGE_MASK)
2493 return -EINVAL;
2494
2495 /* make sure object fit at this offset */
2496 eaddr = saddr + size - 1;
2497 if (saddr >= eaddr ||
ec681545 2498 (bo && offset + size > amdgpu_bo_size(bo)))
80f95c57
CK
2499 return -EINVAL;
2500
2501 /* Allocate all the needed memory */
2502 mapping = kmalloc(sizeof(*mapping), GFP_KERNEL);
2503 if (!mapping)
2504 return -ENOMEM;
2505
ec681545 2506 r = amdgpu_vm_bo_clear_mappings(adev, bo_va->base.vm, saddr, size);
80f95c57
CK
2507 if (r) {
2508 kfree(mapping);
2509 return r;
2510 }
2511
2512 saddr /= AMDGPU_GPU_PAGE_SIZE;
2513 eaddr /= AMDGPU_GPU_PAGE_SIZE;
2514
a9f87f64
CK
2515 mapping->start = saddr;
2516 mapping->last = eaddr;
80f95c57
CK
2517 mapping->offset = offset;
2518 mapping->flags = flags;
2519
73fb16e7 2520 amdgpu_vm_bo_insert_map(adev, bo_va, mapping);
4388fc2a 2521
d38ceaf9 2522 return 0;
d38ceaf9
AD
2523}
2524
2525/**
2526 * amdgpu_vm_bo_unmap - remove bo mapping from vm
2527 *
2528 * @adev: amdgpu_device pointer
2529 * @bo_va: bo_va to remove the address from
2530 * @saddr: where to the BO is mapped
2531 *
2532 * Remove a mapping of the BO at the specefied addr from the VM.
7fc48e59
AG
2533 *
2534 * Returns:
2535 * 0 for success, error for failure.
d38ceaf9 2536 *
49b02b18 2537 * Object has to be reserved and unreserved outside!
d38ceaf9
AD
2538 */
2539int amdgpu_vm_bo_unmap(struct amdgpu_device *adev,
2540 struct amdgpu_bo_va *bo_va,
2541 uint64_t saddr)
2542{
2543 struct amdgpu_bo_va_mapping *mapping;
ec681545 2544 struct amdgpu_vm *vm = bo_va->base.vm;
7fc11959 2545 bool valid = true;
d38ceaf9 2546
6c7fc503 2547 saddr /= AMDGPU_GPU_PAGE_SIZE;
32b41ac2 2548
7fc11959 2549 list_for_each_entry(mapping, &bo_va->valids, list) {
a9f87f64 2550 if (mapping->start == saddr)
d38ceaf9
AD
2551 break;
2552 }
2553
7fc11959
CK
2554 if (&mapping->list == &bo_va->valids) {
2555 valid = false;
2556
2557 list_for_each_entry(mapping, &bo_va->invalids, list) {
a9f87f64 2558 if (mapping->start == saddr)
7fc11959
CK
2559 break;
2560 }
2561
32b41ac2 2562 if (&mapping->list == &bo_va->invalids)
7fc11959 2563 return -ENOENT;
d38ceaf9 2564 }
32b41ac2 2565
d38ceaf9 2566 list_del(&mapping->list);
a9f87f64 2567 amdgpu_vm_it_remove(mapping, &vm->va);
aebc5e6f 2568 mapping->bo_va = NULL;
93e3e438 2569 trace_amdgpu_vm_bo_unmap(bo_va, mapping);
d38ceaf9 2570
e17841b9 2571 if (valid)
d38ceaf9 2572 list_add(&mapping->list, &vm->freed);
e17841b9 2573 else
284710fa
CK
2574 amdgpu_vm_free_mapping(adev, vm, mapping,
2575 bo_va->last_pt_update);
d38ceaf9
AD
2576
2577 return 0;
2578}
2579
dc54d3d1
CK
2580/**
2581 * amdgpu_vm_bo_clear_mappings - remove all mappings in a specific range
2582 *
2583 * @adev: amdgpu_device pointer
2584 * @vm: VM structure to use
2585 * @saddr: start of the range
2586 * @size: size of the range
2587 *
2588 * Remove all mappings in a range, split them as appropriate.
7fc48e59
AG
2589 *
2590 * Returns:
2591 * 0 for success, error for failure.
dc54d3d1
CK
2592 */
2593int amdgpu_vm_bo_clear_mappings(struct amdgpu_device *adev,
2594 struct amdgpu_vm *vm,
2595 uint64_t saddr, uint64_t size)
2596{
2597 struct amdgpu_bo_va_mapping *before, *after, *tmp, *next;
dc54d3d1
CK
2598 LIST_HEAD(removed);
2599 uint64_t eaddr;
2600
2601 eaddr = saddr + size - 1;
2602 saddr /= AMDGPU_GPU_PAGE_SIZE;
2603 eaddr /= AMDGPU_GPU_PAGE_SIZE;
2604
2605 /* Allocate all the needed memory */
2606 before = kzalloc(sizeof(*before), GFP_KERNEL);
2607 if (!before)
2608 return -ENOMEM;
27f6d610 2609 INIT_LIST_HEAD(&before->list);
dc54d3d1
CK
2610
2611 after = kzalloc(sizeof(*after), GFP_KERNEL);
2612 if (!after) {
2613 kfree(before);
2614 return -ENOMEM;
2615 }
27f6d610 2616 INIT_LIST_HEAD(&after->list);
dc54d3d1
CK
2617
2618 /* Now gather all removed mappings */
a9f87f64
CK
2619 tmp = amdgpu_vm_it_iter_first(&vm->va, saddr, eaddr);
2620 while (tmp) {
dc54d3d1 2621 /* Remember mapping split at the start */
a9f87f64
CK
2622 if (tmp->start < saddr) {
2623 before->start = tmp->start;
2624 before->last = saddr - 1;
dc54d3d1
CK
2625 before->offset = tmp->offset;
2626 before->flags = tmp->flags;
387f49e5
JZ
2627 before->bo_va = tmp->bo_va;
2628 list_add(&before->list, &tmp->bo_va->invalids);
dc54d3d1
CK
2629 }
2630
2631 /* Remember mapping split at the end */
a9f87f64
CK
2632 if (tmp->last > eaddr) {
2633 after->start = eaddr + 1;
2634 after->last = tmp->last;
dc54d3d1 2635 after->offset = tmp->offset;
a9f87f64 2636 after->offset += after->start - tmp->start;
dc54d3d1 2637 after->flags = tmp->flags;
387f49e5
JZ
2638 after->bo_va = tmp->bo_va;
2639 list_add(&after->list, &tmp->bo_va->invalids);
dc54d3d1
CK
2640 }
2641
2642 list_del(&tmp->list);
2643 list_add(&tmp->list, &removed);
a9f87f64
CK
2644
2645 tmp = amdgpu_vm_it_iter_next(tmp, saddr, eaddr);
dc54d3d1
CK
2646 }
2647
2648 /* And free them up */
2649 list_for_each_entry_safe(tmp, next, &removed, list) {
a9f87f64 2650 amdgpu_vm_it_remove(tmp, &vm->va);
dc54d3d1
CK
2651 list_del(&tmp->list);
2652
a9f87f64
CK
2653 if (tmp->start < saddr)
2654 tmp->start = saddr;
2655 if (tmp->last > eaddr)
2656 tmp->last = eaddr;
dc54d3d1 2657
aebc5e6f 2658 tmp->bo_va = NULL;
dc54d3d1
CK
2659 list_add(&tmp->list, &vm->freed);
2660 trace_amdgpu_vm_bo_unmap(NULL, tmp);
2661 }
2662
27f6d610
JZ
2663 /* Insert partial mapping before the range */
2664 if (!list_empty(&before->list)) {
a9f87f64 2665 amdgpu_vm_it_insert(before, &vm->va);
dc54d3d1
CK
2666 if (before->flags & AMDGPU_PTE_PRT)
2667 amdgpu_vm_prt_get(adev);
2668 } else {
2669 kfree(before);
2670 }
2671
2672 /* Insert partial mapping after the range */
27f6d610 2673 if (!list_empty(&after->list)) {
a9f87f64 2674 amdgpu_vm_it_insert(after, &vm->va);
dc54d3d1
CK
2675 if (after->flags & AMDGPU_PTE_PRT)
2676 amdgpu_vm_prt_get(adev);
2677 } else {
2678 kfree(after);
2679 }
2680
2681 return 0;
2682}
2683
aebc5e6f
CK
2684/**
2685 * amdgpu_vm_bo_lookup_mapping - find mapping by address
2686 *
2687 * @vm: the requested VM
00553cf8 2688 * @addr: the address
aebc5e6f
CK
2689 *
2690 * Find a mapping by it's address.
7fc48e59
AG
2691 *
2692 * Returns:
2693 * The amdgpu_bo_va_mapping matching for addr or NULL
2694 *
aebc5e6f
CK
2695 */
2696struct amdgpu_bo_va_mapping *amdgpu_vm_bo_lookup_mapping(struct amdgpu_vm *vm,
2697 uint64_t addr)
2698{
2699 return amdgpu_vm_it_iter_first(&vm->va, addr, addr);
2700}
2701
8ab19ea6
CK
2702/**
2703 * amdgpu_vm_bo_trace_cs - trace all reserved mappings
2704 *
2705 * @vm: the requested vm
2706 * @ticket: CS ticket
2707 *
2708 * Trace all mappings of BOs reserved during a command submission.
2709 */
2710void amdgpu_vm_bo_trace_cs(struct amdgpu_vm *vm, struct ww_acquire_ctx *ticket)
2711{
2712 struct amdgpu_bo_va_mapping *mapping;
2713
2714 if (!trace_amdgpu_vm_bo_cs_enabled())
2715 return;
2716
2717 for (mapping = amdgpu_vm_it_iter_first(&vm->va, 0, U64_MAX); mapping;
2718 mapping = amdgpu_vm_it_iter_next(mapping, 0, U64_MAX)) {
2719 if (mapping->bo_va && mapping->bo_va->base.bo) {
2720 struct amdgpu_bo *bo;
2721
2722 bo = mapping->bo_va->base.bo;
2723 if (READ_ONCE(bo->tbo.resv->lock.ctx) != ticket)
2724 continue;
2725 }
2726
2727 trace_amdgpu_vm_bo_cs(mapping);
2728 }
2729}
2730
d38ceaf9
AD
2731/**
2732 * amdgpu_vm_bo_rmv - remove a bo to a specific vm
2733 *
2734 * @adev: amdgpu_device pointer
2735 * @bo_va: requested bo_va
2736 *
8843dbbb 2737 * Remove @bo_va->bo from the requested vm.
d38ceaf9
AD
2738 *
2739 * Object have to be reserved!
2740 */
2741void amdgpu_vm_bo_rmv(struct amdgpu_device *adev,
2742 struct amdgpu_bo_va *bo_va)
2743{
2744 struct amdgpu_bo_va_mapping *mapping, *next;
fbbf794c 2745 struct amdgpu_bo *bo = bo_va->base.bo;
ec681545 2746 struct amdgpu_vm *vm = bo_va->base.vm;
646b9025 2747 struct amdgpu_vm_bo_base **base;
d38ceaf9 2748
646b9025
CK
2749 if (bo) {
2750 if (bo->tbo.resv == vm->root.base.bo->tbo.resv)
2751 vm->bulk_moveable = false;
fbbf794c 2752
646b9025
CK
2753 for (base = &bo_va->base.bo->vm_bo; *base;
2754 base = &(*base)->next) {
2755 if (*base != &bo_va->base)
2756 continue;
2757
2758 *base = bo_va->base.next;
2759 break;
2760 }
2761 }
d38ceaf9 2762
c12a2ee5 2763 spin_lock(&vm->invalidated_lock);
ec681545 2764 list_del(&bo_va->base.vm_status);
c12a2ee5 2765 spin_unlock(&vm->invalidated_lock);
d38ceaf9 2766
7fc11959 2767 list_for_each_entry_safe(mapping, next, &bo_va->valids, list) {
d38ceaf9 2768 list_del(&mapping->list);
a9f87f64 2769 amdgpu_vm_it_remove(mapping, &vm->va);
aebc5e6f 2770 mapping->bo_va = NULL;
93e3e438 2771 trace_amdgpu_vm_bo_unmap(bo_va, mapping);
7fc11959
CK
2772 list_add(&mapping->list, &vm->freed);
2773 }
2774 list_for_each_entry_safe(mapping, next, &bo_va->invalids, list) {
2775 list_del(&mapping->list);
a9f87f64 2776 amdgpu_vm_it_remove(mapping, &vm->va);
284710fa
CK
2777 amdgpu_vm_free_mapping(adev, vm, mapping,
2778 bo_va->last_pt_update);
d38ceaf9 2779 }
32b41ac2 2780
f54d1867 2781 dma_fence_put(bo_va->last_pt_update);
d38ceaf9 2782 kfree(bo_va);
d38ceaf9
AD
2783}
2784
2785/**
2786 * amdgpu_vm_bo_invalidate - mark the bo as invalid
2787 *
2788 * @adev: amdgpu_device pointer
d38ceaf9 2789 * @bo: amdgpu buffer object
00553cf8 2790 * @evicted: is the BO evicted
d38ceaf9 2791 *
8843dbbb 2792 * Mark @bo as invalid.
d38ceaf9
AD
2793 */
2794void amdgpu_vm_bo_invalidate(struct amdgpu_device *adev,
3f3333f8 2795 struct amdgpu_bo *bo, bool evicted)
d38ceaf9 2796{
ec681545
CK
2797 struct amdgpu_vm_bo_base *bo_base;
2798
4bebccee
CZ
2799 /* shadow bo doesn't have bo base, its validation needs its parent */
2800 if (bo->parent && bo->parent->shadow == bo)
2801 bo = bo->parent;
2802
646b9025 2803 for (bo_base = bo->vm_bo; bo_base; bo_base = bo_base->next) {
3f3333f8
CK
2804 struct amdgpu_vm *vm = bo_base->vm;
2805
3f3333f8 2806 if (evicted && bo->tbo.resv == vm->root.base.bo->tbo.resv) {
bcdc9fd6 2807 amdgpu_vm_bo_evicted(bo_base);
3f3333f8
CK
2808 continue;
2809 }
2810
bcdc9fd6 2811 if (bo_base->moved)
3f3333f8 2812 continue;
bcdc9fd6 2813 bo_base->moved = true;
3f3333f8 2814
bcdc9fd6
CK
2815 if (bo->tbo.type == ttm_bo_type_kernel)
2816 amdgpu_vm_bo_relocated(bo_base);
2817 else if (bo->tbo.resv == vm->root.base.bo->tbo.resv)
2818 amdgpu_vm_bo_moved(bo_base);
2819 else
2820 amdgpu_vm_bo_invalidated(bo_base);
d38ceaf9
AD
2821 }
2822}
2823
7fc48e59
AG
2824/**
2825 * amdgpu_vm_get_block_size - calculate VM page table size as power of two
2826 *
2827 * @vm_size: VM size
2828 *
2829 * Returns:
2830 * VM page table as power of two
2831 */
bab4fee7
JZ
2832static uint32_t amdgpu_vm_get_block_size(uint64_t vm_size)
2833{
2834 /* Total bits covered by PD + PTs */
2835 unsigned bits = ilog2(vm_size) + 18;
2836
2837 /* Make sure the PD is 4K in size up to 8GB address space.
2838 Above that split equal between PD and PTs */
2839 if (vm_size <= 8)
2840 return (bits - 9);
2841 else
2842 return ((bits + 3) / 2);
2843}
2844
d07f14be
RH
2845/**
2846 * amdgpu_vm_adjust_size - adjust vm size, block size and fragment size
bab4fee7
JZ
2847 *
2848 * @adev: amdgpu_device pointer
43370c4c 2849 * @min_vm_size: the minimum vm size in GB if it's set auto
00553cf8
AG
2850 * @fragment_size_default: Default PTE fragment size
2851 * @max_level: max VMPT level
2852 * @max_bits: max address space size in bits
2853 *
bab4fee7 2854 */
43370c4c 2855void amdgpu_vm_adjust_size(struct amdgpu_device *adev, uint32_t min_vm_size,
f3368128
CK
2856 uint32_t fragment_size_default, unsigned max_level,
2857 unsigned max_bits)
bab4fee7 2858{
43370c4c
FK
2859 unsigned int max_size = 1 << (max_bits - 30);
2860 unsigned int vm_size;
36539dce
CK
2861 uint64_t tmp;
2862
2863 /* adjust vm size first */
f3368128 2864 if (amdgpu_vm_size != -1) {
fdd5faaa 2865 vm_size = amdgpu_vm_size;
f3368128
CK
2866 if (vm_size > max_size) {
2867 dev_warn(adev->dev, "VM size (%d) too large, max is %u GB\n",
2868 amdgpu_vm_size, max_size);
2869 vm_size = max_size;
2870 }
43370c4c
FK
2871 } else {
2872 struct sysinfo si;
2873 unsigned int phys_ram_gb;
2874
2875 /* Optimal VM size depends on the amount of physical
2876 * RAM available. Underlying requirements and
2877 * assumptions:
2878 *
2879 * - Need to map system memory and VRAM from all GPUs
2880 * - VRAM from other GPUs not known here
2881 * - Assume VRAM <= system memory
2882 * - On GFX8 and older, VM space can be segmented for
2883 * different MTYPEs
2884 * - Need to allow room for fragmentation, guard pages etc.
2885 *
2886 * This adds up to a rough guess of system memory x3.
2887 * Round up to power of two to maximize the available
2888 * VM size with the given page table size.
2889 */
2890 si_meminfo(&si);
2891 phys_ram_gb = ((uint64_t)si.totalram * si.mem_unit +
2892 (1 << 30) - 1) >> 30;
2893 vm_size = roundup_pow_of_two(
2894 min(max(phys_ram_gb * 3, min_vm_size), max_size));
f3368128 2895 }
fdd5faaa
CK
2896
2897 adev->vm_manager.max_pfn = (uint64_t)vm_size << 18;
36539dce
CK
2898
2899 tmp = roundup_pow_of_two(adev->vm_manager.max_pfn);
97489129
CK
2900 if (amdgpu_vm_block_size != -1)
2901 tmp >>= amdgpu_vm_block_size - 9;
36539dce
CK
2902 tmp = DIV_ROUND_UP(fls64(tmp) - 1, 9) - 1;
2903 adev->vm_manager.num_level = min(max_level, (unsigned)tmp);
196f7489
CZ
2904 switch (adev->vm_manager.num_level) {
2905 case 3:
2906 adev->vm_manager.root_level = AMDGPU_VM_PDB2;
2907 break;
2908 case 2:
2909 adev->vm_manager.root_level = AMDGPU_VM_PDB1;
2910 break;
2911 case 1:
2912 adev->vm_manager.root_level = AMDGPU_VM_PDB0;
2913 break;
2914 default:
2915 dev_err(adev->dev, "VMPT only supports 2~4+1 levels\n");
2916 }
b38f41eb 2917 /* block size depends on vm size and hw setup*/
97489129 2918 if (amdgpu_vm_block_size != -1)
bab4fee7 2919 adev->vm_manager.block_size =
97489129
CK
2920 min((unsigned)amdgpu_vm_block_size, max_bits
2921 - AMDGPU_GPU_PAGE_SHIFT
2922 - 9 * adev->vm_manager.num_level);
2923 else if (adev->vm_manager.num_level > 1)
2924 adev->vm_manager.block_size = 9;
bab4fee7 2925 else
97489129 2926 adev->vm_manager.block_size = amdgpu_vm_get_block_size(tmp);
bab4fee7 2927
b38f41eb
CK
2928 if (amdgpu_vm_fragment_size == -1)
2929 adev->vm_manager.fragment_size = fragment_size_default;
2930 else
2931 adev->vm_manager.fragment_size = amdgpu_vm_fragment_size;
d07f14be 2932
36539dce
CK
2933 DRM_INFO("vm size is %u GB, %u levels, block size is %u-bit, fragment size is %u-bit\n",
2934 vm_size, adev->vm_manager.num_level + 1,
2935 adev->vm_manager.block_size,
fdd5faaa 2936 adev->vm_manager.fragment_size);
bab4fee7
JZ
2937}
2938
240cd9a6
OZ
2939static struct amdgpu_retryfault_hashtable *init_fault_hash(void)
2940{
2941 struct amdgpu_retryfault_hashtable *fault_hash;
2942
2943 fault_hash = kmalloc(sizeof(*fault_hash), GFP_KERNEL);
2944 if (!fault_hash)
2945 return fault_hash;
2946
2947 INIT_CHASH_TABLE(fault_hash->hash,
2948 AMDGPU_PAGEFAULT_HASH_BITS, 8, 0);
2949 spin_lock_init(&fault_hash->lock);
2950 fault_hash->count = 0;
2951
2952 return fault_hash;
2953}
2954
d38ceaf9
AD
2955/**
2956 * amdgpu_vm_init - initialize a vm instance
2957 *
2958 * @adev: amdgpu_device pointer
2959 * @vm: requested vm
9a4b7d4c 2960 * @vm_context: Indicates if it GFX or Compute context
00553cf8 2961 * @pasid: Process address space identifier
d38ceaf9 2962 *
8843dbbb 2963 * Init @vm fields.
7fc48e59
AG
2964 *
2965 * Returns:
2966 * 0 for success, error for failure.
d38ceaf9 2967 */
9a4b7d4c 2968int amdgpu_vm_init(struct amdgpu_device *adev, struct amdgpu_vm *vm,
02208441 2969 int vm_context, unsigned int pasid)
d38ceaf9 2970{
3216c6b7 2971 struct amdgpu_bo_param bp;
3f4299be 2972 struct amdgpu_bo *root;
36bbf3bf 2973 int r, i;
d38ceaf9 2974
f808c13f 2975 vm->va = RB_ROOT_CACHED;
36bbf3bf
CZ
2976 for (i = 0; i < AMDGPU_MAX_VMHUBS; i++)
2977 vm->reserved_vmid[i] = NULL;
3f3333f8 2978 INIT_LIST_HEAD(&vm->evicted);
ea09729c 2979 INIT_LIST_HEAD(&vm->relocated);
27c7b9ae 2980 INIT_LIST_HEAD(&vm->moved);
806f043f 2981 INIT_LIST_HEAD(&vm->idle);
c12a2ee5
CK
2982 INIT_LIST_HEAD(&vm->invalidated);
2983 spin_lock_init(&vm->invalidated_lock);
d38ceaf9 2984 INIT_LIST_HEAD(&vm->freed);
20250215 2985
2bd9ccfa 2986 /* create scheduler entity for page table updates */
3798e9a6
CK
2987 r = drm_sched_entity_init(&vm->entity, adev->vm_manager.vm_pte_rqs,
2988 adev->vm_manager.vm_pte_num_rqs, NULL);
2bd9ccfa 2989 if (r)
f566ceb1 2990 return r;
2bd9ccfa 2991
51ac7eec
YZ
2992 vm->pte_support_ats = false;
2993
2994 if (vm_context == AMDGPU_VM_CONTEXT_COMPUTE) {
9a4b7d4c
HK
2995 vm->use_cpu_for_update = !!(adev->vm_manager.vm_update_mode &
2996 AMDGPU_VM_USE_CPU_FOR_COMPUTE);
51ac7eec 2997
741deade 2998 if (adev->asic_type == CHIP_RAVEN)
51ac7eec 2999 vm->pte_support_ats = true;
13307f7e 3000 } else {
9a4b7d4c
HK
3001 vm->use_cpu_for_update = !!(adev->vm_manager.vm_update_mode &
3002 AMDGPU_VM_USE_CPU_FOR_GFX);
13307f7e 3003 }
9a4b7d4c
HK
3004 DRM_DEBUG_DRIVER("VM update mode is %s\n",
3005 vm->use_cpu_for_update ? "CPU" : "SDMA");
c8c5e569 3006 WARN_ONCE((vm->use_cpu_for_update & !amdgpu_gmc_vram_full_visible(&adev->gmc)),
9a4b7d4c 3007 "CPU update of VM recommended only for large BAR system\n");
d5884513 3008 vm->last_update = NULL;
05906dec 3009
e21eb261 3010 amdgpu_vm_bo_param(adev, vm, adev->vm_manager.root_level, &bp);
03e9dee1
FK
3011 if (vm_context == AMDGPU_VM_CONTEXT_COMPUTE)
3012 bp.flags &= ~AMDGPU_GEM_CREATE_SHADOW;
3f4299be 3013 r = amdgpu_bo_create(adev, &bp, &root);
d38ceaf9 3014 if (r)
2bd9ccfa
CK
3015 goto error_free_sched_entity;
3016
3f4299be 3017 r = amdgpu_bo_reserve(root, true);
d3aab672
CK
3018 if (r)
3019 goto error_free_root;
3020
0aa7aa24
CK
3021 r = reservation_object_reserve_shared(root->tbo.resv, 1);
3022 if (r)
3023 goto error_unreserve;
3024
3f4299be 3025 r = amdgpu_vm_clear_bo(adev, vm, root,
4584312d
CK
3026 adev->vm_manager.root_level,
3027 vm->pte_support_ats);
13307f7e
CK
3028 if (r)
3029 goto error_unreserve;
3030
3f4299be 3031 amdgpu_vm_bo_base_init(&vm->root.base, vm, root);
d3aab672 3032 amdgpu_bo_unreserve(vm->root.base.bo);
d38ceaf9 3033
02208441
FK
3034 if (pasid) {
3035 unsigned long flags;
3036
3037 spin_lock_irqsave(&adev->vm_manager.pasid_lock, flags);
3038 r = idr_alloc(&adev->vm_manager.pasid_idr, vm, pasid, pasid + 1,
3039 GFP_ATOMIC);
3040 spin_unlock_irqrestore(&adev->vm_manager.pasid_lock, flags);
3041 if (r < 0)
3042 goto error_free_root;
3043
3044 vm->pasid = pasid;
0a096fb6
CK
3045 }
3046
240cd9a6
OZ
3047 vm->fault_hash = init_fault_hash();
3048 if (!vm->fault_hash) {
3049 r = -ENOMEM;
3050 goto error_free_root;
3051 }
3052
a2f14820 3053 INIT_KFIFO(vm->faults);
d38ceaf9
AD
3054
3055 return 0;
2bd9ccfa 3056
13307f7e
CK
3057error_unreserve:
3058 amdgpu_bo_unreserve(vm->root.base.bo);
3059
67003a15 3060error_free_root:
3f3333f8
CK
3061 amdgpu_bo_unref(&vm->root.base.bo->shadow);
3062 amdgpu_bo_unref(&vm->root.base.bo);
3063 vm->root.base.bo = NULL;
2bd9ccfa
CK
3064
3065error_free_sched_entity:
cdc50176 3066 drm_sched_entity_destroy(&vm->entity);
2bd9ccfa
CK
3067
3068 return r;
d38ceaf9
AD
3069}
3070
b236fa1d
FK
3071/**
3072 * amdgpu_vm_make_compute - Turn a GFX VM into a compute VM
3073 *
7fc48e59
AG
3074 * @adev: amdgpu_device pointer
3075 * @vm: requested vm
3076 *
b236fa1d
FK
3077 * This only works on GFX VMs that don't have any BOs added and no
3078 * page tables allocated yet.
3079 *
3080 * Changes the following VM parameters:
3081 * - use_cpu_for_update
3082 * - pte_supports_ats
3083 * - pasid (old PASID is released, because compute manages its own PASIDs)
3084 *
3085 * Reinitializes the page directory to reflect the changed ATS
b5d21aac 3086 * setting.
b236fa1d 3087 *
7fc48e59
AG
3088 * Returns:
3089 * 0 for success, -errno for errors.
b236fa1d 3090 */
1685b01a 3091int amdgpu_vm_make_compute(struct amdgpu_device *adev, struct amdgpu_vm *vm, unsigned int pasid)
b236fa1d 3092{
741deade 3093 bool pte_support_ats = (adev->asic_type == CHIP_RAVEN);
b236fa1d
FK
3094 int r;
3095
3096 r = amdgpu_bo_reserve(vm->root.base.bo, true);
3097 if (r)
3098 return r;
3099
3100 /* Sanity checks */
3101 if (!RB_EMPTY_ROOT(&vm->va.rb_root) || vm->root.entries) {
3102 r = -EINVAL;
1685b01a
OZ
3103 goto unreserve_bo;
3104 }
3105
3106 if (pasid) {
3107 unsigned long flags;
3108
3109 spin_lock_irqsave(&adev->vm_manager.pasid_lock, flags);
3110 r = idr_alloc(&adev->vm_manager.pasid_idr, vm, pasid, pasid + 1,
3111 GFP_ATOMIC);
3112 spin_unlock_irqrestore(&adev->vm_manager.pasid_lock, flags);
3113
3114 if (r == -ENOSPC)
3115 goto unreserve_bo;
3116 r = 0;
b236fa1d
FK
3117 }
3118
3119 /* Check if PD needs to be reinitialized and do it before
3120 * changing any other state, in case it fails.
3121 */
3122 if (pte_support_ats != vm->pte_support_ats) {
3123 r = amdgpu_vm_clear_bo(adev, vm, vm->root.base.bo,
3124 adev->vm_manager.root_level,
3125 pte_support_ats);
3126 if (r)
1685b01a 3127 goto free_idr;
b236fa1d
FK
3128 }
3129
3130 /* Update VM state */
3131 vm->use_cpu_for_update = !!(adev->vm_manager.vm_update_mode &
3132 AMDGPU_VM_USE_CPU_FOR_COMPUTE);
3133 vm->pte_support_ats = pte_support_ats;
3134 DRM_DEBUG_DRIVER("VM update mode is %s\n",
3135 vm->use_cpu_for_update ? "CPU" : "SDMA");
c8c5e569 3136 WARN_ONCE((vm->use_cpu_for_update & !amdgpu_gmc_vram_full_visible(&adev->gmc)),
b236fa1d
FK
3137 "CPU update of VM recommended only for large BAR system\n");
3138
3139 if (vm->pasid) {
3140 unsigned long flags;
3141
3142 spin_lock_irqsave(&adev->vm_manager.pasid_lock, flags);
3143 idr_remove(&adev->vm_manager.pasid_idr, vm->pasid);
3144 spin_unlock_irqrestore(&adev->vm_manager.pasid_lock, flags);
3145
1685b01a
OZ
3146 /* Free the original amdgpu allocated pasid
3147 * Will be replaced with kfd allocated pasid
3148 */
3149 amdgpu_pasid_free(vm->pasid);
b236fa1d
FK
3150 vm->pasid = 0;
3151 }
3152
b5d21aac
SL
3153 /* Free the shadow bo for compute VM */
3154 amdgpu_bo_unref(&vm->root.base.bo->shadow);
3155
1685b01a
OZ
3156 if (pasid)
3157 vm->pasid = pasid;
3158
3159 goto unreserve_bo;
3160
3161free_idr:
3162 if (pasid) {
3163 unsigned long flags;
3164
3165 spin_lock_irqsave(&adev->vm_manager.pasid_lock, flags);
3166 idr_remove(&adev->vm_manager.pasid_idr, pasid);
3167 spin_unlock_irqrestore(&adev->vm_manager.pasid_lock, flags);
3168 }
3169unreserve_bo:
b236fa1d
FK
3170 amdgpu_bo_unreserve(vm->root.base.bo);
3171 return r;
3172}
3173
bf47afba
OZ
3174/**
3175 * amdgpu_vm_release_compute - release a compute vm
3176 * @adev: amdgpu_device pointer
3177 * @vm: a vm turned into compute vm by calling amdgpu_vm_make_compute
3178 *
3179 * This is a correspondant of amdgpu_vm_make_compute. It decouples compute
3180 * pasid from vm. Compute should stop use of vm after this call.
3181 */
3182void amdgpu_vm_release_compute(struct amdgpu_device *adev, struct amdgpu_vm *vm)
3183{
3184 if (vm->pasid) {
3185 unsigned long flags;
3186
3187 spin_lock_irqsave(&adev->vm_manager.pasid_lock, flags);
3188 idr_remove(&adev->vm_manager.pasid_idr, vm->pasid);
3189 spin_unlock_irqrestore(&adev->vm_manager.pasid_lock, flags);
3190 }
3191 vm->pasid = 0;
3192}
3193
d38ceaf9
AD
3194/**
3195 * amdgpu_vm_fini - tear down a vm instance
3196 *
3197 * @adev: amdgpu_device pointer
3198 * @vm: requested vm
3199 *
8843dbbb 3200 * Tear down @vm.
d38ceaf9
AD
3201 * Unbind the VM and remove all bos from the vm bo list
3202 */
3203void amdgpu_vm_fini(struct amdgpu_device *adev, struct amdgpu_vm *vm)
3204{
3205 struct amdgpu_bo_va_mapping *mapping, *tmp;
132f34e4 3206 bool prt_fini_needed = !!adev->gmc.gmc_funcs->set_prt;
2642cf11 3207 struct amdgpu_bo *root;
a2f14820 3208 u64 fault;
2642cf11 3209 int i, r;
d38ceaf9 3210
ede0dd86
FK
3211 amdgpu_amdkfd_gpuvm_destroy_cb(adev, vm);
3212
a2f14820
FK
3213 /* Clear pending page faults from IH when the VM is destroyed */
3214 while (kfifo_get(&vm->faults, &fault))
240cd9a6 3215 amdgpu_vm_clear_fault(vm->fault_hash, fault);
a2f14820 3216
02208441
FK
3217 if (vm->pasid) {
3218 unsigned long flags;
3219
3220 spin_lock_irqsave(&adev->vm_manager.pasid_lock, flags);
3221 idr_remove(&adev->vm_manager.pasid_idr, vm->pasid);
3222 spin_unlock_irqrestore(&adev->vm_manager.pasid_lock, flags);
3223 }
3224
240cd9a6
OZ
3225 kfree(vm->fault_hash);
3226 vm->fault_hash = NULL;
3227
cdc50176 3228 drm_sched_entity_destroy(&vm->entity);
2bd9ccfa 3229
f808c13f 3230 if (!RB_EMPTY_ROOT(&vm->va.rb_root)) {
d38ceaf9
AD
3231 dev_err(adev->dev, "still active bo inside vm\n");
3232 }
f808c13f
DB
3233 rbtree_postorder_for_each_entry_safe(mapping, tmp,
3234 &vm->va.rb_root, rb) {
0af5c656
CK
3235 /* Don't remove the mapping here, we don't want to trigger a
3236 * rebalance and the tree is about to be destroyed anyway.
3237 */
d38ceaf9 3238 list_del(&mapping->list);
d38ceaf9
AD
3239 kfree(mapping);
3240 }
3241 list_for_each_entry_safe(mapping, tmp, &vm->freed, list) {
4388fc2a 3242 if (mapping->flags & AMDGPU_PTE_PRT && prt_fini_needed) {
451bc8eb 3243 amdgpu_vm_prt_fini(adev, vm);
4388fc2a 3244 prt_fini_needed = false;
451bc8eb 3245 }
284710fa 3246
d38ceaf9 3247 list_del(&mapping->list);
451bc8eb 3248 amdgpu_vm_free_mapping(adev, vm, mapping, NULL);
d38ceaf9
AD
3249 }
3250
2642cf11
CK
3251 root = amdgpu_bo_ref(vm->root.base.bo);
3252 r = amdgpu_bo_reserve(root, true);
3253 if (r) {
3254 dev_err(adev->dev, "Leaking page tables because BO reservation failed\n");
3255 } else {
229a37f8 3256 amdgpu_vm_free_pts(adev, vm);
2642cf11
CK
3257 amdgpu_bo_unreserve(root);
3258 }
3259 amdgpu_bo_unref(&root);
d5884513 3260 dma_fence_put(vm->last_update);
1e9ef26f 3261 for (i = 0; i < AMDGPU_MAX_VMHUBS; i++)
620f774f 3262 amdgpu_vmid_free_reserved(adev, vm, i);
d38ceaf9 3263}
ea89f8c9 3264
a9a78b32
CK
3265/**
3266 * amdgpu_vm_manager_init - init the VM manager
3267 *
3268 * @adev: amdgpu_device pointer
3269 *
3270 * Initialize the VM manager structures
3271 */
3272void amdgpu_vm_manager_init(struct amdgpu_device *adev)
3273{
620f774f 3274 unsigned i;
a9a78b32 3275
620f774f 3276 amdgpu_vmid_mgr_init(adev);
2d55e45a 3277
f54d1867
CW
3278 adev->vm_manager.fence_context =
3279 dma_fence_context_alloc(AMDGPU_MAX_RINGS);
1fbb2e92
CK
3280 for (i = 0; i < AMDGPU_MAX_RINGS; ++i)
3281 adev->vm_manager.seqno[i] = 0;
3282
284710fa 3283 spin_lock_init(&adev->vm_manager.prt_lock);
451bc8eb 3284 atomic_set(&adev->vm_manager.num_prt_users, 0);
9a4b7d4c
HK
3285
3286 /* If not overridden by the user, by default, only in large BAR systems
3287 * Compute VM tables will be updated by CPU
3288 */
3289#ifdef CONFIG_X86_64
3290 if (amdgpu_vm_update_mode == -1) {
c8c5e569 3291 if (amdgpu_gmc_vram_full_visible(&adev->gmc))
9a4b7d4c
HK
3292 adev->vm_manager.vm_update_mode =
3293 AMDGPU_VM_USE_CPU_FOR_COMPUTE;
3294 else
3295 adev->vm_manager.vm_update_mode = 0;
3296 } else
3297 adev->vm_manager.vm_update_mode = amdgpu_vm_update_mode;
3298#else
3299 adev->vm_manager.vm_update_mode = 0;
3300#endif
3301
02208441
FK
3302 idr_init(&adev->vm_manager.pasid_idr);
3303 spin_lock_init(&adev->vm_manager.pasid_lock);
a9a78b32
CK
3304}
3305
ea89f8c9
CK
3306/**
3307 * amdgpu_vm_manager_fini - cleanup VM manager
3308 *
3309 * @adev: amdgpu_device pointer
3310 *
3311 * Cleanup the VM manager and free resources.
3312 */
3313void amdgpu_vm_manager_fini(struct amdgpu_device *adev)
3314{
02208441
FK
3315 WARN_ON(!idr_is_empty(&adev->vm_manager.pasid_idr));
3316 idr_destroy(&adev->vm_manager.pasid_idr);
3317
620f774f 3318 amdgpu_vmid_mgr_fini(adev);
ea89f8c9 3319}
cfbcacf4 3320
7fc48e59
AG
3321/**
3322 * amdgpu_vm_ioctl - Manages VMID reservation for vm hubs.
3323 *
3324 * @dev: drm device pointer
3325 * @data: drm_amdgpu_vm
3326 * @filp: drm file pointer
3327 *
3328 * Returns:
3329 * 0 for success, -errno for errors.
3330 */
cfbcacf4
CZ
3331int amdgpu_vm_ioctl(struct drm_device *dev, void *data, struct drm_file *filp)
3332{
3333 union drm_amdgpu_vm *args = data;
1e9ef26f
CZ
3334 struct amdgpu_device *adev = dev->dev_private;
3335 struct amdgpu_fpriv *fpriv = filp->driver_priv;
3336 int r;
cfbcacf4
CZ
3337
3338 switch (args->in.op) {
3339 case AMDGPU_VM_OP_RESERVE_VMID:
1e9ef26f 3340 /* current, we only have requirement to reserve vmid from gfxhub */
620f774f 3341 r = amdgpu_vmid_alloc_reserved(adev, &fpriv->vm, AMDGPU_GFXHUB);
1e9ef26f
CZ
3342 if (r)
3343 return r;
3344 break;
cfbcacf4 3345 case AMDGPU_VM_OP_UNRESERVE_VMID:
620f774f 3346 amdgpu_vmid_free_reserved(adev, &fpriv->vm, AMDGPU_GFXHUB);
cfbcacf4
CZ
3347 break;
3348 default:
3349 return -EINVAL;
3350 }
3351
3352 return 0;
3353}
2aa37bf5
AG
3354
3355/**
3356 * amdgpu_vm_get_task_info - Extracts task info for a PASID.
3357 *
989edc69 3358 * @adev: drm device pointer
2aa37bf5
AG
3359 * @pasid: PASID identifier for VM
3360 * @task_info: task_info to fill.
3361 */
3362void amdgpu_vm_get_task_info(struct amdgpu_device *adev, unsigned int pasid,
3363 struct amdgpu_task_info *task_info)
3364{
3365 struct amdgpu_vm *vm;
0a5f49cb 3366 unsigned long flags;
2aa37bf5 3367
0a5f49cb 3368 spin_lock_irqsave(&adev->vm_manager.pasid_lock, flags);
2aa37bf5
AG
3369
3370 vm = idr_find(&adev->vm_manager.pasid_idr, pasid);
3371 if (vm)
3372 *task_info = vm->task_info;
3373
0a5f49cb 3374 spin_unlock_irqrestore(&adev->vm_manager.pasid_lock, flags);
2aa37bf5
AG
3375}
3376
3377/**
3378 * amdgpu_vm_set_task_info - Sets VMs task info.
3379 *
3380 * @vm: vm for which to set the info
3381 */
3382void amdgpu_vm_set_task_info(struct amdgpu_vm *vm)
3383{
3384 if (!vm->task_info.pid) {
3385 vm->task_info.pid = current->pid;
3386 get_task_comm(vm->task_info.task_name, current);
3387
3388 if (current->group_leader->mm == current->mm) {
3389 vm->task_info.tgid = current->group_leader->pid;
3390 get_task_comm(vm->task_info.process_name, current->group_leader);
3391 }
3392 }
3393}
240cd9a6
OZ
3394
3395/**
3396 * amdgpu_vm_add_fault - Add a page fault record to fault hash table
3397 *
3398 * @fault_hash: fault hash table
3399 * @key: 64-bit encoding of PASID and address
3400 *
3401 * This should be called when a retry page fault interrupt is
3402 * received. If this is a new page fault, it will be added to a hash
3403 * table. The return value indicates whether this is a new fault, or
3404 * a fault that was already known and is already being handled.
3405 *
3406 * If there are too many pending page faults, this will fail. Retry
3407 * interrupts should be ignored in this case until there is enough
3408 * free space.
3409 *
3410 * Returns 0 if the fault was added, 1 if the fault was already known,
3411 * -ENOSPC if there are too many pending faults.
3412 */
3413int amdgpu_vm_add_fault(struct amdgpu_retryfault_hashtable *fault_hash, u64 key)
3414{
3415 unsigned long flags;
3416 int r = -ENOSPC;
3417
3418 if (WARN_ON_ONCE(!fault_hash))
3419 /* Should be allocated in amdgpu_vm_init
3420 */
3421 return r;
3422
3423 spin_lock_irqsave(&fault_hash->lock, flags);
3424
3425 /* Only let the hash table fill up to 50% for best performance */
3426 if (fault_hash->count >= (1 << (AMDGPU_PAGEFAULT_HASH_BITS-1)))
3427 goto unlock_out;
3428
3429 r = chash_table_copy_in(&fault_hash->hash, key, NULL);
3430 if (!r)
3431 fault_hash->count++;
3432
3433 /* chash_table_copy_in should never fail unless we're losing count */
3434 WARN_ON_ONCE(r < 0);
3435
3436unlock_out:
3437 spin_unlock_irqrestore(&fault_hash->lock, flags);
3438 return r;
3439}
3440
3441/**
3442 * amdgpu_vm_clear_fault - Remove a page fault record
3443 *
3444 * @fault_hash: fault hash table
3445 * @key: 64-bit encoding of PASID and address
3446 *
3447 * This should be called when a page fault has been handled. Any
3448 * future interrupt with this key will be processed as a new
3449 * page fault.
3450 */
3451void amdgpu_vm_clear_fault(struct amdgpu_retryfault_hashtable *fault_hash, u64 key)
3452{
3453 unsigned long flags;
3454 int r;
3455
3456 if (!fault_hash)
3457 return;
3458
3459 spin_lock_irqsave(&fault_hash->lock, flags);
3460
3461 r = chash_table_remove(&fault_hash->hash, key, NULL);
3462 if (!WARN_ON_ONCE(r < 0)) {
3463 fault_hash->count--;
3464 WARN_ON_ONCE(fault_hash->count < 0);
3465 }
3466
3467 spin_unlock_irqrestore(&fault_hash->lock, flags);
3468}