]> git.proxmox.com Git - mirror_ubuntu-hirsute-kernel.git/blame - drivers/gpu/drm/amd/amdgpu/gmc_v9_0.c
drm/amdgpu: update the calc algorithm of umc ecc error count
[mirror_ubuntu-hirsute-kernel.git] / drivers / gpu / drm / amd / amdgpu / gmc_v9_0.c
CommitLineData
e60f8db5
AX
1/*
2 * Copyright 2016 Advanced Micro Devices, Inc.
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice shall be included in
12 * all copies or substantial portions of the Software.
13 *
14 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
17 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
18 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
19 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
20 * OTHER DEALINGS IN THE SOFTWARE.
21 *
22 */
f867723b 23
e60f8db5 24#include <linux/firmware.h>
f867723b
SR
25#include <linux/pci.h>
26
fd5fd480 27#include <drm/drm_cache.h>
f867723b 28
e60f8db5
AX
29#include "amdgpu.h"
30#include "gmc_v9_0.h"
8d6a5230 31#include "amdgpu_atomfirmware.h"
2cddc50e 32#include "amdgpu_gem.h"
e60f8db5 33
75199b8c
FX
34#include "hdp/hdp_4_0_offset.h"
35#include "hdp/hdp_4_0_sh_mask.h"
cde5c34f 36#include "gc/gc_9_0_sh_mask.h"
135d4b10
FX
37#include "dce/dce_12_0_offset.h"
38#include "dce/dce_12_0_sh_mask.h"
fb960bd2 39#include "vega10_enum.h"
65417d9f 40#include "mmhub/mmhub_1_0_offset.h"
6ce68225 41#include "athub/athub_1_0_offset.h"
250b4228 42#include "oss/osssys_4_0_offset.h"
e60f8db5 43
946a4d5b 44#include "soc15.h"
e60f8db5 45#include "soc15_common.h"
90c7a935 46#include "umc/umc_6_0_sh_mask.h"
e60f8db5 47
e60f8db5
AX
48#include "gfxhub_v1_0.h"
49#include "mmhub_v1_0.h"
bf0a60b7 50#include "gfxhub_v1_1.h"
51cce480 51#include "mmhub_v9_4.h"
5b6b35aa 52#include "umc_v6_1.h"
e60f8db5 53
44a99b65
AG
54#include "ivsrcid/vmc/irqsrcs_vmc_1_0.h"
55
791c4769 56#include "amdgpu_ras.h"
57
ebdef28e
AD
58/* add these here since we already include dce12 headers and these are for DCN */
59#define mmHUBP0_DCSURF_PRI_VIEWPORT_DIMENSION 0x055d
60#define mmHUBP0_DCSURF_PRI_VIEWPORT_DIMENSION_BASE_IDX 2
61#define HUBP0_DCSURF_PRI_VIEWPORT_DIMENSION__PRI_VIEWPORT_WIDTH__SHIFT 0x0
62#define HUBP0_DCSURF_PRI_VIEWPORT_DIMENSION__PRI_VIEWPORT_HEIGHT__SHIFT 0x10
63#define HUBP0_DCSURF_PRI_VIEWPORT_DIMENSION__PRI_VIEWPORT_WIDTH_MASK 0x00003FFFL
64#define HUBP0_DCSURF_PRI_VIEWPORT_DIMENSION__PRI_VIEWPORT_HEIGHT_MASK 0x3FFF0000L
65
e60f8db5
AX
66/* XXX Move this macro to VEGA10 header file, which is like vid.h for VI.*/
67#define AMDGPU_NUM_OF_VMIDS 8
68
69static const u32 golden_settings_vega10_hdp[] =
70{
71 0xf64, 0x0fffffff, 0x00000000,
72 0xf65, 0x0fffffff, 0x00000000,
73 0xf66, 0x0fffffff, 0x00000000,
74 0xf67, 0x0fffffff, 0x00000000,
75 0xf68, 0x0fffffff, 0x00000000,
76 0xf6a, 0x0fffffff, 0x00000000,
77 0xf6b, 0x0fffffff, 0x00000000,
78 0xf6c, 0x0fffffff, 0x00000000,
79 0xf6d, 0x0fffffff, 0x00000000,
80 0xf6e, 0x0fffffff, 0x00000000,
81};
82
946a4d5b 83static const struct soc15_reg_golden golden_settings_mmhub_1_0_0[] =
5c583018 84{
946a4d5b
SL
85 SOC15_REG_GOLDEN_VALUE(MMHUB, 0, mmDAGB1_WRCLI2, 0x00000007, 0xfe5fe0fa),
86 SOC15_REG_GOLDEN_VALUE(MMHUB, 0, mmMMEA1_DRAM_WR_CLI2GRP_MAP0, 0x00000030, 0x55555565)
5c583018
EQ
87};
88
946a4d5b 89static const struct soc15_reg_golden golden_settings_athub_1_0_0[] =
5c583018 90{
946a4d5b
SL
91 SOC15_REG_GOLDEN_VALUE(ATHUB, 0, mmRPB_ARB_CNTL, 0x0000ff00, 0x00000800),
92 SOC15_REG_GOLDEN_VALUE(ATHUB, 0, mmRPB_ARB_CNTL2, 0x00ff00ff, 0x00080008)
5c583018
EQ
93};
94
791c4769 95static const uint32_t ecc_umc_mcumc_ctrl_addrs[] = {
96 (0x000143c0 + 0x00000000),
97 (0x000143c0 + 0x00000800),
98 (0x000143c0 + 0x00001000),
99 (0x000143c0 + 0x00001800),
100 (0x000543c0 + 0x00000000),
101 (0x000543c0 + 0x00000800),
102 (0x000543c0 + 0x00001000),
103 (0x000543c0 + 0x00001800),
104 (0x000943c0 + 0x00000000),
105 (0x000943c0 + 0x00000800),
106 (0x000943c0 + 0x00001000),
107 (0x000943c0 + 0x00001800),
108 (0x000d43c0 + 0x00000000),
109 (0x000d43c0 + 0x00000800),
110 (0x000d43c0 + 0x00001000),
111 (0x000d43c0 + 0x00001800),
112 (0x001143c0 + 0x00000000),
113 (0x001143c0 + 0x00000800),
114 (0x001143c0 + 0x00001000),
115 (0x001143c0 + 0x00001800),
116 (0x001543c0 + 0x00000000),
117 (0x001543c0 + 0x00000800),
118 (0x001543c0 + 0x00001000),
119 (0x001543c0 + 0x00001800),
120 (0x001943c0 + 0x00000000),
121 (0x001943c0 + 0x00000800),
122 (0x001943c0 + 0x00001000),
123 (0x001943c0 + 0x00001800),
124 (0x001d43c0 + 0x00000000),
125 (0x001d43c0 + 0x00000800),
126 (0x001d43c0 + 0x00001000),
127 (0x001d43c0 + 0x00001800),
02bab923
DP
128};
129
791c4769 130static const uint32_t ecc_umc_mcumc_ctrl_mask_addrs[] = {
131 (0x000143e0 + 0x00000000),
132 (0x000143e0 + 0x00000800),
133 (0x000143e0 + 0x00001000),
134 (0x000143e0 + 0x00001800),
135 (0x000543e0 + 0x00000000),
136 (0x000543e0 + 0x00000800),
137 (0x000543e0 + 0x00001000),
138 (0x000543e0 + 0x00001800),
139 (0x000943e0 + 0x00000000),
140 (0x000943e0 + 0x00000800),
141 (0x000943e0 + 0x00001000),
142 (0x000943e0 + 0x00001800),
143 (0x000d43e0 + 0x00000000),
144 (0x000d43e0 + 0x00000800),
145 (0x000d43e0 + 0x00001000),
146 (0x000d43e0 + 0x00001800),
147 (0x001143e0 + 0x00000000),
148 (0x001143e0 + 0x00000800),
149 (0x001143e0 + 0x00001000),
150 (0x001143e0 + 0x00001800),
151 (0x001543e0 + 0x00000000),
152 (0x001543e0 + 0x00000800),
153 (0x001543e0 + 0x00001000),
154 (0x001543e0 + 0x00001800),
155 (0x001943e0 + 0x00000000),
156 (0x001943e0 + 0x00000800),
157 (0x001943e0 + 0x00001000),
158 (0x001943e0 + 0x00001800),
159 (0x001d43e0 + 0x00000000),
160 (0x001d43e0 + 0x00000800),
161 (0x001d43e0 + 0x00001000),
162 (0x001d43e0 + 0x00001800),
02bab923
DP
163};
164
791c4769 165static const uint32_t ecc_umc_mcumc_status_addrs[] = {
166 (0x000143c2 + 0x00000000),
167 (0x000143c2 + 0x00000800),
168 (0x000143c2 + 0x00001000),
169 (0x000143c2 + 0x00001800),
170 (0x000543c2 + 0x00000000),
171 (0x000543c2 + 0x00000800),
172 (0x000543c2 + 0x00001000),
173 (0x000543c2 + 0x00001800),
174 (0x000943c2 + 0x00000000),
175 (0x000943c2 + 0x00000800),
176 (0x000943c2 + 0x00001000),
177 (0x000943c2 + 0x00001800),
178 (0x000d43c2 + 0x00000000),
179 (0x000d43c2 + 0x00000800),
180 (0x000d43c2 + 0x00001000),
181 (0x000d43c2 + 0x00001800),
182 (0x001143c2 + 0x00000000),
183 (0x001143c2 + 0x00000800),
184 (0x001143c2 + 0x00001000),
185 (0x001143c2 + 0x00001800),
186 (0x001543c2 + 0x00000000),
187 (0x001543c2 + 0x00000800),
188 (0x001543c2 + 0x00001000),
189 (0x001543c2 + 0x00001800),
190 (0x001943c2 + 0x00000000),
191 (0x001943c2 + 0x00000800),
192 (0x001943c2 + 0x00001000),
193 (0x001943c2 + 0x00001800),
194 (0x001d43c2 + 0x00000000),
195 (0x001d43c2 + 0x00000800),
196 (0x001d43c2 + 0x00001000),
197 (0x001d43c2 + 0x00001800),
02bab923
DP
198};
199
791c4769 200static int gmc_v9_0_ecc_interrupt_state(struct amdgpu_device *adev,
201 struct amdgpu_irq_src *src,
202 unsigned type,
203 enum amdgpu_interrupt_state state)
204{
205 u32 bits, i, tmp, reg;
206
207 bits = 0x7f;
208
209 switch (state) {
210 case AMDGPU_IRQ_STATE_DISABLE:
211 for (i = 0; i < ARRAY_SIZE(ecc_umc_mcumc_ctrl_addrs); i++) {
212 reg = ecc_umc_mcumc_ctrl_addrs[i];
213 tmp = RREG32(reg);
214 tmp &= ~bits;
215 WREG32(reg, tmp);
216 }
217 for (i = 0; i < ARRAY_SIZE(ecc_umc_mcumc_ctrl_mask_addrs); i++) {
218 reg = ecc_umc_mcumc_ctrl_mask_addrs[i];
219 tmp = RREG32(reg);
220 tmp &= ~bits;
221 WREG32(reg, tmp);
222 }
223 break;
224 case AMDGPU_IRQ_STATE_ENABLE:
225 for (i = 0; i < ARRAY_SIZE(ecc_umc_mcumc_ctrl_addrs); i++) {
226 reg = ecc_umc_mcumc_ctrl_addrs[i];
227 tmp = RREG32(reg);
228 tmp |= bits;
229 WREG32(reg, tmp);
230 }
231 for (i = 0; i < ARRAY_SIZE(ecc_umc_mcumc_ctrl_mask_addrs); i++) {
232 reg = ecc_umc_mcumc_ctrl_mask_addrs[i];
233 tmp = RREG32(reg);
234 tmp |= bits;
235 WREG32(reg, tmp);
236 }
237 break;
238 default:
239 break;
240 }
241
242 return 0;
243}
244
245static int gmc_v9_0_process_ras_data_cb(struct amdgpu_device *adev,
81e02619 246 struct ras_err_data *err_data,
791c4769 247 struct amdgpu_iv_entry *entry)
248{
9b54d201 249 kgd2kfd_set_sram_ecc_flag(adev->kfd.dev);
045c0216 250 if (adev->umc.funcs->query_ras_error_count)
81e02619 251 adev->umc.funcs->query_ras_error_count(adev, err_data);
13b7c46c
TZ
252 /* umc query_ras_error_address is also responsible for clearing
253 * error status
254 */
255 if (adev->umc.funcs->query_ras_error_address)
256 adev->umc.funcs->query_ras_error_address(adev, err_data);
791c4769 257 amdgpu_ras_reset_gpu(adev, 0);
258 return AMDGPU_RAS_UE;
259}
260
261static int gmc_v9_0_process_ecc_irq(struct amdgpu_device *adev,
262 struct amdgpu_irq_src *source,
263 struct amdgpu_iv_entry *entry)
264{
14cfde84 265 struct ras_common_if *ras_if = adev->gmc.ras_if;
791c4769 266 struct ras_dispatch_if ih_data = {
791c4769 267 .entry = entry,
268 };
14cfde84 269
270 if (!ras_if)
271 return 0;
272
273 ih_data.head = *ras_if;
274
791c4769 275 amdgpu_ras_interrupt_dispatch(adev, &ih_data);
276 return 0;
277}
278
e60f8db5
AX
279static int gmc_v9_0_vm_fault_interrupt_state(struct amdgpu_device *adev,
280 struct amdgpu_irq_src *src,
281 unsigned type,
282 enum amdgpu_interrupt_state state)
283{
284 struct amdgpu_vmhub *hub;
ae6d1416 285 u32 tmp, reg, bits, i, j;
e60f8db5 286
11250164
CK
287 bits = VM_CONTEXT1_CNTL__RANGE_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK |
288 VM_CONTEXT1_CNTL__DUMMY_PAGE_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK |
289 VM_CONTEXT1_CNTL__PDE0_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK |
290 VM_CONTEXT1_CNTL__VALID_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK |
291 VM_CONTEXT1_CNTL__READ_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK |
292 VM_CONTEXT1_CNTL__WRITE_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK |
293 VM_CONTEXT1_CNTL__EXECUTE_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK;
294
e60f8db5
AX
295 switch (state) {
296 case AMDGPU_IRQ_STATE_DISABLE:
1daa2bfa 297 for (j = 0; j < adev->num_vmhubs; j++) {
ae6d1416
TSD
298 hub = &adev->vmhub[j];
299 for (i = 0; i < 16; i++) {
300 reg = hub->vm_context0_cntl + i;
301 tmp = RREG32(reg);
302 tmp &= ~bits;
303 WREG32(reg, tmp);
304 }
e60f8db5
AX
305 }
306 break;
307 case AMDGPU_IRQ_STATE_ENABLE:
1daa2bfa 308 for (j = 0; j < adev->num_vmhubs; j++) {
ae6d1416
TSD
309 hub = &adev->vmhub[j];
310 for (i = 0; i < 16; i++) {
311 reg = hub->vm_context0_cntl + i;
312 tmp = RREG32(reg);
313 tmp |= bits;
314 WREG32(reg, tmp);
315 }
e60f8db5 316 }
e60f8db5
AX
317 default:
318 break;
319 }
320
321 return 0;
322}
323
324static int gmc_v9_0_process_interrupt(struct amdgpu_device *adev,
325 struct amdgpu_irq_src *source,
326 struct amdgpu_iv_entry *entry)
327{
51c60898 328 struct amdgpu_vmhub *hub;
c468f9e2 329 bool retry_fault = !!(entry->src_data[1] & 0x80);
4d6cbde3 330 uint32_t status = 0;
e60f8db5 331 u64 addr;
51c60898 332 char hub_name[10];
e60f8db5
AX
333
334 addr = (u64)entry->src_data[0] << 12;
335 addr |= ((u64)entry->src_data[1] & 0xf) << 44;
336
c1a8abd9
CK
337 if (retry_fault && amdgpu_gmc_filter_faults(adev, addr, entry->pasid,
338 entry->timestamp))
22666cc1
CK
339 return 1; /* This also prevents sending it to KFD */
340
51c60898
LM
341 if (entry->client_id == SOC15_IH_CLIENTID_VMC) {
342 snprintf(hub_name, sizeof(hub_name), "mmhub0");
343 hub = &adev->vmhub[AMDGPU_MMHUB_0];
344 } else if (entry->client_id == SOC15_IH_CLIENTID_VMC1) {
345 snprintf(hub_name, sizeof(hub_name), "mmhub1");
346 hub = &adev->vmhub[AMDGPU_MMHUB_1];
347 } else {
348 snprintf(hub_name, sizeof(hub_name), "gfxhub0");
349 hub = &adev->vmhub[AMDGPU_GFXHUB_0];
350 }
351
c1a8abd9 352 /* If it's the first fault for this address, process it normally */
79a0c465 353 if (!amdgpu_sriov_vf(adev)) {
5a9b8e8a
CK
354 status = RREG32(hub->vm_l2_pro_fault_status);
355 WREG32_P(hub->vm_l2_pro_fault_cntl, 1, ~1);
4d6cbde3 356 }
e60f8db5 357
4d6cbde3 358 if (printk_ratelimit()) {
05794eff 359 struct amdgpu_task_info task_info;
efaa9646 360
05794eff 361 memset(&task_info, 0, sizeof(struct amdgpu_task_info));
efaa9646
AG
362 amdgpu_vm_get_task_info(adev, entry->pasid, &task_info);
363
4d6cbde3 364 dev_err(adev->dev,
c468f9e2
CK
365 "[%s] %s page fault (src_id:%u ring:%u vmid:%u "
366 "pasid:%u, for process %s pid %d thread %s pid %d)\n",
51c60898 367 hub_name, retry_fault ? "retry" : "no-retry",
c4f46f22 368 entry->src_id, entry->ring_id, entry->vmid,
efaa9646
AG
369 entry->pasid, task_info.process_name, task_info.tgid,
370 task_info.task_name, task_info.pid);
5ddd4a9a 371 dev_err(adev->dev, " in page starting at address 0x%016llx from client %d\n",
4d6cbde3 372 addr, entry->client_id);
5ddd4a9a 373 if (!amdgpu_sriov_vf(adev)) {
4d6cbde3
FK
374 dev_err(adev->dev,
375 "VM_L2_PROTECTION_FAULT_STATUS:0x%08X\n",
376 status);
5ddd4a9a
YZ
377 dev_err(adev->dev, "\t MORE_FAULTS: 0x%lx\n",
378 REG_GET_FIELD(status,
379 VM_L2_PROTECTION_FAULT_STATUS, MORE_FAULTS));
380 dev_err(adev->dev, "\t WALKER_ERROR: 0x%lx\n",
381 REG_GET_FIELD(status,
382 VM_L2_PROTECTION_FAULT_STATUS, WALKER_ERROR));
383 dev_err(adev->dev, "\t PERMISSION_FAULTS: 0x%lx\n",
384 REG_GET_FIELD(status,
385 VM_L2_PROTECTION_FAULT_STATUS, PERMISSION_FAULTS));
386 dev_err(adev->dev, "\t MAPPING_ERROR: 0x%lx\n",
387 REG_GET_FIELD(status,
388 VM_L2_PROTECTION_FAULT_STATUS, MAPPING_ERROR));
389
390 }
79a0c465 391 }
e60f8db5
AX
392
393 return 0;
394}
395
396static const struct amdgpu_irq_src_funcs gmc_v9_0_irq_funcs = {
397 .set = gmc_v9_0_vm_fault_interrupt_state,
398 .process = gmc_v9_0_process_interrupt,
399};
400
791c4769 401
402static const struct amdgpu_irq_src_funcs gmc_v9_0_ecc_funcs = {
403 .set = gmc_v9_0_ecc_interrupt_state,
404 .process = gmc_v9_0_process_ecc_irq,
405};
406
e60f8db5
AX
407static void gmc_v9_0_set_irq_funcs(struct amdgpu_device *adev)
408{
770d13b1
CK
409 adev->gmc.vm_fault.num_types = 1;
410 adev->gmc.vm_fault.funcs = &gmc_v9_0_irq_funcs;
791c4769 411
412 adev->gmc.ecc_irq.num_types = 1;
413 adev->gmc.ecc_irq.funcs = &gmc_v9_0_ecc_funcs;
e60f8db5
AX
414}
415
2a79d868
YZ
416static uint32_t gmc_v9_0_get_invalidate_req(unsigned int vmid,
417 uint32_t flush_type)
03f89feb
CK
418{
419 u32 req = 0;
420
03f89feb 421 req = REG_SET_FIELD(req, VM_INVALIDATE_ENG0_REQ,
c4f46f22 422 PER_VMID_INVALIDATE_REQ, 1 << vmid);
2a79d868 423 req = REG_SET_FIELD(req, VM_INVALIDATE_ENG0_REQ, FLUSH_TYPE, flush_type);
03f89feb
CK
424 req = REG_SET_FIELD(req, VM_INVALIDATE_ENG0_REQ, INVALIDATE_L2_PTES, 1);
425 req = REG_SET_FIELD(req, VM_INVALIDATE_ENG0_REQ, INVALIDATE_L2_PDE0, 1);
426 req = REG_SET_FIELD(req, VM_INVALIDATE_ENG0_REQ, INVALIDATE_L2_PDE1, 1);
427 req = REG_SET_FIELD(req, VM_INVALIDATE_ENG0_REQ, INVALIDATE_L2_PDE2, 1);
428 req = REG_SET_FIELD(req, VM_INVALIDATE_ENG0_REQ, INVALIDATE_L1_PTES, 1);
429 req = REG_SET_FIELD(req, VM_INVALIDATE_ENG0_REQ,
430 CLEAR_PROTECTION_FAULT_STATUS_ADDR, 0);
431
432 return req;
433}
434
e60f8db5
AX
435/*
436 * GART
437 * VMID 0 is the physical GPU addresses as used by the kernel.
438 * VMIDs 1-15 are used for userspace clients and are handled
439 * by the amdgpu vm/hsa code.
440 */
441
442/**
2a79d868 443 * gmc_v9_0_flush_gpu_tlb - tlb flush with certain type
e60f8db5
AX
444 *
445 * @adev: amdgpu_device pointer
446 * @vmid: vm instance to flush
2a79d868 447 * @flush_type: the flush type
e60f8db5 448 *
2a79d868 449 * Flush the TLB for the requested page table using certain type.
e60f8db5 450 */
132f34e4 451static void gmc_v9_0_flush_gpu_tlb(struct amdgpu_device *adev,
2a79d868 452 uint32_t vmid, uint32_t flush_type)
e60f8db5 453{
e60f8db5
AX
454 const unsigned eng = 17;
455 unsigned i, j;
e60f8db5 456
1daa2bfa 457 for (i = 0; i < adev->num_vmhubs; ++i) {
e60f8db5 458 struct amdgpu_vmhub *hub = &adev->vmhub[i];
2a79d868 459 u32 tmp = gmc_v9_0_get_invalidate_req(vmid, flush_type);
e60f8db5 460
82d1a1b1
CG
461 /* This is necessary for a HW workaround under SRIOV as well
462 * as GFXOFF under bare metal
463 */
464 if (adev->gfx.kiq.ring.sched.ready &&
465 (amdgpu_sriov_runtime(adev) || !amdgpu_sriov_vf(adev)) &&
466 !adev->in_gpu_reset) {
af5fe1e9
CK
467 uint32_t req = hub->vm_inv_eng0_req + eng;
468 uint32_t ack = hub->vm_inv_eng0_ack + eng;
469
470 amdgpu_virt_kiq_reg_write_reg_wait(adev, req, ack, tmp,
471 1 << vmid);
472 continue;
fc0faf04 473 }
3890d111
ED
474
475 spin_lock(&adev->gmc.invalidate_lock);
c7a7266b 476 WREG32_NO_KIQ(hub->vm_inv_eng0_req + eng, tmp);
e60f8db5 477 for (j = 0; j < adev->usec_timeout; j++) {
c7a7266b 478 tmp = RREG32_NO_KIQ(hub->vm_inv_eng0_ack + eng);
396557b0 479 if (tmp & (1 << vmid))
e60f8db5
AX
480 break;
481 udelay(1);
482 }
3890d111 483 spin_unlock(&adev->gmc.invalidate_lock);
396557b0
CK
484 if (j < adev->usec_timeout)
485 continue;
486
e60f8db5
AX
487 DRM_ERROR("Timeout waiting for VM flush ACK!\n");
488 }
e60f8db5
AX
489}
490
9096d6e5 491static uint64_t gmc_v9_0_emit_flush_gpu_tlb(struct amdgpu_ring *ring,
c633c00b 492 unsigned vmid, uint64_t pd_addr)
9096d6e5 493{
250b4228
CK
494 struct amdgpu_device *adev = ring->adev;
495 struct amdgpu_vmhub *hub = &adev->vmhub[ring->funcs->vmhub];
2a79d868 496 uint32_t req = gmc_v9_0_get_invalidate_req(vmid, 0);
9096d6e5
CK
497 unsigned eng = ring->vm_inv_eng;
498
9096d6e5
CK
499 amdgpu_ring_emit_wreg(ring, hub->ctx0_ptb_addr_lo32 + (2 * vmid),
500 lower_32_bits(pd_addr));
501
502 amdgpu_ring_emit_wreg(ring, hub->ctx0_ptb_addr_hi32 + (2 * vmid),
503 upper_32_bits(pd_addr));
504
f8bc9037
AD
505 amdgpu_ring_emit_reg_write_reg_wait(ring, hub->vm_inv_eng0_req + eng,
506 hub->vm_inv_eng0_ack + eng,
507 req, 1 << vmid);
f732b6b3 508
9096d6e5
CK
509 return pd_addr;
510}
511
c633c00b
CK
512static void gmc_v9_0_emit_pasid_mapping(struct amdgpu_ring *ring, unsigned vmid,
513 unsigned pasid)
514{
515 struct amdgpu_device *adev = ring->adev;
516 uint32_t reg;
517
f2d66571
LM
518 /* Do nothing because there's no lut register for mmhub1. */
519 if (ring->funcs->vmhub == AMDGPU_MMHUB_1)
520 return;
521
a2d15ed7 522 if (ring->funcs->vmhub == AMDGPU_GFXHUB_0)
c633c00b
CK
523 reg = SOC15_REG_OFFSET(OSSSYS, 0, mmIH_VMID_0_LUT) + vmid;
524 else
525 reg = SOC15_REG_OFFSET(OSSSYS, 0, mmIH_VMID_0_LUT_MM) + vmid;
526
527 amdgpu_ring_emit_wreg(ring, reg, pasid);
528}
529
6490bd76
YZ
530/*
531 * PTE format on VEGA 10:
532 * 63:59 reserved
533 * 58:57 mtype
534 * 56 F
535 * 55 L
536 * 54 P
537 * 53 SW
538 * 52 T
539 * 50:48 reserved
540 * 47:12 4k physical page base address
541 * 11:7 fragment
542 * 6 write
543 * 5 read
544 * 4 exe
545 * 3 Z
546 * 2 snooped
547 * 1 system
548 * 0 valid
e60f8db5 549 *
6490bd76
YZ
550 * PDE format on VEGA 10:
551 * 63:59 block fragment size
552 * 58:55 reserved
553 * 54 P
554 * 53:48 reserved
555 * 47:6 physical base address of PD or PTE
556 * 5:3 reserved
557 * 2 C
558 * 1 system
559 * 0 valid
e60f8db5 560 */
e60f8db5
AX
561
562static uint64_t gmc_v9_0_get_vm_pte_flags(struct amdgpu_device *adev,
563 uint32_t flags)
564
565{
566 uint64_t pte_flag = 0;
567
568 if (flags & AMDGPU_VM_PAGE_EXECUTABLE)
569 pte_flag |= AMDGPU_PTE_EXECUTABLE;
570 if (flags & AMDGPU_VM_PAGE_READABLE)
571 pte_flag |= AMDGPU_PTE_READABLE;
572 if (flags & AMDGPU_VM_PAGE_WRITEABLE)
573 pte_flag |= AMDGPU_PTE_WRITEABLE;
574
575 switch (flags & AMDGPU_VM_MTYPE_MASK) {
576 case AMDGPU_VM_MTYPE_DEFAULT:
7596ab68 577 pte_flag |= AMDGPU_PTE_MTYPE_VG10(MTYPE_NC);
e60f8db5
AX
578 break;
579 case AMDGPU_VM_MTYPE_NC:
7596ab68 580 pte_flag |= AMDGPU_PTE_MTYPE_VG10(MTYPE_NC);
e60f8db5
AX
581 break;
582 case AMDGPU_VM_MTYPE_WC:
7596ab68 583 pte_flag |= AMDGPU_PTE_MTYPE_VG10(MTYPE_WC);
e60f8db5
AX
584 break;
585 case AMDGPU_VM_MTYPE_CC:
7596ab68 586 pte_flag |= AMDGPU_PTE_MTYPE_VG10(MTYPE_CC);
e60f8db5
AX
587 break;
588 case AMDGPU_VM_MTYPE_UC:
7596ab68 589 pte_flag |= AMDGPU_PTE_MTYPE_VG10(MTYPE_UC);
e60f8db5
AX
590 break;
591 default:
7596ab68 592 pte_flag |= AMDGPU_PTE_MTYPE_VG10(MTYPE_NC);
e60f8db5
AX
593 break;
594 }
595
596 if (flags & AMDGPU_VM_PAGE_PRT)
597 pte_flag |= AMDGPU_PTE_PRT;
598
599 return pte_flag;
600}
601
3de676d8
CK
602static void gmc_v9_0_get_vm_pde(struct amdgpu_device *adev, int level,
603 uint64_t *addr, uint64_t *flags)
e60f8db5 604{
bbc9fb10 605 if (!(*flags & AMDGPU_PDE_PTE) && !(*flags & AMDGPU_PTE_SYSTEM))
3de676d8 606 *addr = adev->vm_manager.vram_base_offset + *addr -
770d13b1 607 adev->gmc.vram_start;
3de676d8 608 BUG_ON(*addr & 0xFFFF00000000003FULL);
6a42fd6f 609
770d13b1 610 if (!adev->gmc.translate_further)
6a42fd6f
CK
611 return;
612
613 if (level == AMDGPU_VM_PDB1) {
614 /* Set the block fragment size */
615 if (!(*flags & AMDGPU_PDE_PTE))
616 *flags |= AMDGPU_PDE_BFS(0x9);
617
618 } else if (level == AMDGPU_VM_PDB0) {
619 if (*flags & AMDGPU_PDE_PTE)
620 *flags &= ~AMDGPU_PDE_PTE;
621 else
622 *flags |= AMDGPU_PTE_TF;
623 }
e60f8db5
AX
624}
625
132f34e4
CK
626static const struct amdgpu_gmc_funcs gmc_v9_0_gmc_funcs = {
627 .flush_gpu_tlb = gmc_v9_0_flush_gpu_tlb,
9096d6e5 628 .emit_flush_gpu_tlb = gmc_v9_0_emit_flush_gpu_tlb,
c633c00b 629 .emit_pasid_mapping = gmc_v9_0_emit_pasid_mapping,
b1166325
CK
630 .get_vm_pte_flags = gmc_v9_0_get_vm_pte_flags,
631 .get_vm_pde = gmc_v9_0_get_vm_pde
e60f8db5
AX
632};
633
132f34e4 634static void gmc_v9_0_set_gmc_funcs(struct amdgpu_device *adev)
e60f8db5 635{
f54b30d7 636 adev->gmc.gmc_funcs = &gmc_v9_0_gmc_funcs;
e60f8db5
AX
637}
638
5b6b35aa
HZ
639static void gmc_v9_0_set_umc_funcs(struct amdgpu_device *adev)
640{
641 switch (adev->asic_type) {
642 case CHIP_VEGA20:
3aacf4ea
TZ
643 adev->umc.max_ras_err_cnt_per_query = UMC_V6_1_TOTAL_CHANNEL_NUM;
644 adev->umc.channel_inst_num = UMC_V6_1_CHANNEL_INSTANCE_NUM;
645 adev->umc.umc_inst_num = UMC_V6_1_UMC_INSTANCE_NUM;
646 adev->umc.channel_offs = UMC_V6_1_PER_CHANNEL_OFFSET;
647 adev->umc.channel_idx_tbl = &umc_v6_1_channel_idx_tbl[0][0];
045c0216 648 adev->umc.funcs = &umc_v6_1_funcs;
5b6b35aa
HZ
649 break;
650 default:
651 break;
652 }
653}
654
e60f8db5
AX
655static int gmc_v9_0_early_init(void *handle)
656{
657 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
658
132f34e4 659 gmc_v9_0_set_gmc_funcs(adev);
e60f8db5 660 gmc_v9_0_set_irq_funcs(adev);
5b6b35aa 661 gmc_v9_0_set_umc_funcs(adev);
e60f8db5 662
770d13b1
CK
663 adev->gmc.shared_aperture_start = 0x2000000000000000ULL;
664 adev->gmc.shared_aperture_end =
665 adev->gmc.shared_aperture_start + (4ULL << 30) - 1;
bfa8eea2 666 adev->gmc.private_aperture_start = 0x1000000000000000ULL;
770d13b1
CK
667 adev->gmc.private_aperture_end =
668 adev->gmc.private_aperture_start + (4ULL << 30) - 1;
a7ea6548 669
e60f8db5
AX
670 return 0;
671}
672
cd2b5623
AD
673static bool gmc_v9_0_keep_stolen_memory(struct amdgpu_device *adev)
674{
675
676 /*
677 * TODO:
678 * Currently there is a bug where some memory client outside
679 * of the driver writes to first 8M of VRAM on S3 resume,
680 * this overrides GART which by default gets placed in first 8M and
681 * causes VM_FAULTS once GTT is accessed.
682 * Keep the stolen memory reservation until the while this is not solved.
683 * Also check code in gmc_v9_0_get_vbios_fb_size and gmc_v9_0_late_init
684 */
685 switch (adev->asic_type) {
6abc0c8f 686 case CHIP_VEGA10:
cd2b5623 687 case CHIP_RAVEN:
bfa3a9bb 688 case CHIP_ARCTURUS:
02122753 689 return true;
cd2b5623
AD
690 case CHIP_VEGA12:
691 case CHIP_VEGA20:
692 default:
6abc0c8f 693 return false;
cd2b5623
AD
694 }
695}
696
c713a461 697static int gmc_v9_0_allocate_vm_inv_eng(struct amdgpu_device *adev)
e60f8db5 698{
c713a461
EQ
699 struct amdgpu_ring *ring;
700 unsigned vm_inv_engs[AMDGPU_MAX_VMHUBS] =
c8a6e2a3
LM
701 {GFXHUB_FREE_VM_INV_ENGS_BITMAP, MMHUB_FREE_VM_INV_ENGS_BITMAP,
702 GFXHUB_FREE_VM_INV_ENGS_BITMAP};
4789c463 703 unsigned i;
c713a461 704 unsigned vmhub, inv_eng;
4789c463 705
c713a461
EQ
706 for (i = 0; i < adev->num_rings; ++i) {
707 ring = adev->rings[i];
708 vmhub = ring->funcs->vmhub;
6f752ec2 709
c713a461
EQ
710 inv_eng = ffs(vm_inv_engs[vmhub]);
711 if (!inv_eng) {
712 dev_err(adev->dev, "no VM inv eng for ring %s\n",
713 ring->name);
714 return -EINVAL;
715 }
716
717 ring->vm_inv_eng = inv_eng - 1;
72464382 718 vm_inv_engs[vmhub] &= ~(1 << ring->vm_inv_eng);
4789c463 719
6e82c6e0
CK
720 dev_info(adev->dev, "ring %s uses VM inv eng %u on hub %u\n",
721 ring->name, ring->vm_inv_eng, ring->funcs->vmhub);
4789c463
CK
722 }
723
c713a461
EQ
724 return 0;
725}
726
791c4769 727static int gmc_v9_0_ecc_late_init(void *handle)
c713a461
EQ
728{
729 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
791c4769 730 struct ras_common_if **ras_if = &adev->gmc.ras_if;
731 struct ras_ih_if ih_info = {
732 .cb = gmc_v9_0_process_ras_data_cb,
733 };
734 struct ras_fs_if fs_info = {
735 .sysfs_name = "umc_err_count",
736 .debugfs_name = "umc_err_inject",
737 };
738 struct ras_common_if ras_block = {
739 .block = AMDGPU_RAS_BLOCK__UMC,
740 .type = AMDGPU_RAS_ERROR__MULTI_UNCORRECTABLE,
741 .sub_block_index = 0,
742 .name = "umc",
743 };
c713a461
EQ
744 int r;
745
791c4769 746 if (!amdgpu_ras_is_supported(adev, AMDGPU_RAS_BLOCK__UMC)) {
53d65054 747 amdgpu_ras_feature_enable_on_boot(adev, &ras_block, 0);
791c4769 748 return 0;
749 }
5b6b35aa 750
acbbee01 751 /* handle resume path. */
6121366b 752 if (*ras_if) {
753 /* resend ras TA enable cmd during resume.
754 * prepare to handle failure.
755 */
756 ih_info.head = **ras_if;
757 r = amdgpu_ras_feature_enable_on_boot(adev, *ras_if, 1);
758 if (r) {
759 if (r == -EAGAIN) {
760 /* request a gpu reset. will run again. */
761 amdgpu_ras_request_reset_on_boot(adev,
762 AMDGPU_RAS_BLOCK__UMC);
763 return 0;
764 }
765 /* fail to enable ras, cleanup all. */
766 goto irq;
767 }
768 /* enable successfully. continue. */
acbbee01 769 goto resume;
6121366b 770 }
791c4769 771
772 *ras_if = kmalloc(sizeof(**ras_if), GFP_KERNEL);
773 if (!*ras_if)
774 return -ENOMEM;
775
776 **ras_if = ras_block;
777
53d65054 778 r = amdgpu_ras_feature_enable_on_boot(adev, *ras_if, 1);
36810fdb 779 if (r) {
780 if (r == -EAGAIN) {
781 amdgpu_ras_request_reset_on_boot(adev,
782 AMDGPU_RAS_BLOCK__UMC);
783 r = 0;
784 }
791c4769 785 goto feature;
36810fdb 786 }
791c4769 787
788 ih_info.head = **ras_if;
789 fs_info.head = **ras_if;
790
791 r = amdgpu_ras_interrupt_add_handler(adev, &ih_info);
792 if (r)
793 goto interrupt;
794
450f30ea 795 amdgpu_ras_debugfs_create(adev, &fs_info);
791c4769 796
797 r = amdgpu_ras_sysfs_create(adev, &fs_info);
798 if (r)
799 goto sysfs;
acbbee01 800resume:
791c4769 801 r = amdgpu_irq_get(adev, &adev->gmc.ecc_irq, 0);
802 if (r)
803 goto irq;
804
805 return 0;
806irq:
807 amdgpu_ras_sysfs_remove(adev, *ras_if);
808sysfs:
809 amdgpu_ras_debugfs_remove(adev, *ras_if);
791c4769 810 amdgpu_ras_interrupt_remove_handler(adev, &ih_info);
811interrupt:
812 amdgpu_ras_feature_enable(adev, *ras_if, 0);
813feature:
814 kfree(*ras_if);
815 *ras_if = NULL;
36810fdb 816 return r;
791c4769 817}
818
819
c713a461
EQ
820static int gmc_v9_0_late_init(void *handle)
821{
822 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
f49ea9f8 823 bool r;
c713a461
EQ
824
825 if (!gmc_v9_0_keep_stolen_memory(adev))
826 amdgpu_bo_late_init(adev);
827
828 r = gmc_v9_0_allocate_vm_inv_eng(adev);
829 if (r)
830 return r;
f49ea9f8
HZ
831 /* Check if ecc is available */
832 if (!amdgpu_sriov_vf(adev)) {
833 switch (adev->asic_type) {
834 case CHIP_VEGA10:
835 case CHIP_VEGA20:
836 r = amdgpu_atomfirmware_mem_ecc_supported(adev);
837 if (!r) {
838 DRM_INFO("ECC is not present.\n");
839 if (adev->df_funcs->enable_ecc_force_par_wr_rmw)
840 adev->df_funcs->enable_ecc_force_par_wr_rmw(adev, false);
841 } else {
842 DRM_INFO("ECC is active.\n");
843 }
4789c463 844
f49ea9f8
HZ
845 r = amdgpu_atomfirmware_sram_ecc_supported(adev);
846 if (!r) {
847 DRM_INFO("SRAM ECC is not present.\n");
848 } else {
849 DRM_INFO("SRAM ECC is active.\n");
850 }
851 break;
852 default:
853 break;
5ba4fa35 854 }
02bab923
DP
855 }
856
791c4769 857 r = gmc_v9_0_ecc_late_init(handle);
858 if (r)
859 return r;
860
770d13b1 861 return amdgpu_irq_get(adev, &adev->gmc.vm_fault, 0);
e60f8db5
AX
862}
863
864static void gmc_v9_0_vram_gtt_location(struct amdgpu_device *adev,
770d13b1 865 struct amdgpu_gmc *mc)
e60f8db5 866{
eeb2487d 867 u64 base = 0;
51cce480
LM
868 if (!amdgpu_sriov_vf(adev)) {
869 if (adev->asic_type == CHIP_ARCTURUS)
870 base = mmhub_v9_4_get_fb_location(adev);
871 else
872 base = mmhub_v1_0_get_fb_location(adev);
873 }
6fdd68b1
AD
874 /* add the xgmi offset of the physical node */
875 base += adev->gmc.xgmi.physical_node_id * adev->gmc.xgmi.node_segment_size;
83afe835 876 amdgpu_gmc_vram_location(adev, mc, base);
961c75cf 877 amdgpu_gmc_gart_location(adev, mc);
c3e1b43c
CK
878 if (!amdgpu_sriov_vf(adev))
879 amdgpu_gmc_agp_location(adev, mc);
bc099ee9 880 /* base offset of vram pages */
b6110c00 881 adev->vm_manager.vram_base_offset = gfxhub_v1_0_get_mc_fb_offset(adev);
6fdd68b1
AD
882
883 /* XXX: add the xgmi offset of the physical node? */
884 adev->vm_manager.vram_base_offset +=
885 adev->gmc.xgmi.physical_node_id * adev->gmc.xgmi.node_segment_size;
e60f8db5
AX
886}
887
888/**
889 * gmc_v9_0_mc_init - initialize the memory controller driver params
890 *
891 * @adev: amdgpu_device pointer
892 *
893 * Look up the amount of vram, vram width, and decide how to place
894 * vram and gart within the GPU's physical address space.
895 * Returns 0 for success.
896 */
897static int gmc_v9_0_mc_init(struct amdgpu_device *adev)
898{
e60f8db5 899 int chansize, numchan;
d6895ad3 900 int r;
e60f8db5 901
067e75b3
AD
902 if (amdgpu_sriov_vf(adev)) {
903 /* For Vega10 SR-IOV, vram_width can't be read from ATOM as RAVEN,
904 * and DF related registers is not readable, seems hardcord is the
905 * only way to set the correct vram_width
906 */
907 adev->gmc.vram_width = 2048;
908 } else if (amdgpu_emu_mode != 1) {
3d918c0e 909 adev->gmc.vram_width = amdgpu_atomfirmware_get_vram_width(adev);
067e75b3
AD
910 }
911
770d13b1 912 if (!adev->gmc.vram_width) {
8d6a5230 913 /* hbm memory channel size */
585b7f16
TSD
914 if (adev->flags & AMD_IS_APU)
915 chansize = 64;
916 else
917 chansize = 128;
8d6a5230 918
070706c0 919 numchan = adev->df_funcs->get_hbm_channel_number(adev);
770d13b1 920 adev->gmc.vram_width = numchan * chansize;
e60f8db5 921 }
e60f8db5 922
e60f8db5 923 /* size in MB on si */
770d13b1 924 adev->gmc.mc_vram_size =
bf383fb6 925 adev->nbio_funcs->get_memsize(adev) * 1024ULL * 1024ULL;
770d13b1 926 adev->gmc.real_vram_size = adev->gmc.mc_vram_size;
d6895ad3
CK
927
928 if (!(adev->flags & AMD_IS_APU)) {
929 r = amdgpu_device_resize_fb_bar(adev);
930 if (r)
931 return r;
932 }
770d13b1
CK
933 adev->gmc.aper_base = pci_resource_start(adev->pdev, 0);
934 adev->gmc.aper_size = pci_resource_len(adev->pdev, 0);
e60f8db5 935
156a81be
CZ
936#ifdef CONFIG_X86_64
937 if (adev->flags & AMD_IS_APU) {
938 adev->gmc.aper_base = gfxhub_v1_0_get_mc_fb_offset(adev);
939 adev->gmc.aper_size = adev->gmc.real_vram_size;
940 }
941#endif
e60f8db5 942 /* In case the PCI BAR is larger than the actual amount of vram */
770d13b1
CK
943 adev->gmc.visible_vram_size = adev->gmc.aper_size;
944 if (adev->gmc.visible_vram_size > adev->gmc.real_vram_size)
945 adev->gmc.visible_vram_size = adev->gmc.real_vram_size;
e60f8db5 946
c3db7b5a
AD
947 /* set the gart size */
948 if (amdgpu_gart_size == -1) {
949 switch (adev->asic_type) {
950 case CHIP_VEGA10: /* all engines support GPUVM */
273a14cd 951 case CHIP_VEGA12: /* all engines support GPUVM */
d96b428c 952 case CHIP_VEGA20:
3de2ff5d 953 case CHIP_ARCTURUS:
c3db7b5a 954 default:
fe19b862 955 adev->gmc.gart_size = 512ULL << 20;
c3db7b5a
AD
956 break;
957 case CHIP_RAVEN: /* DCE SG support */
770d13b1 958 adev->gmc.gart_size = 1024ULL << 20;
c3db7b5a
AD
959 break;
960 }
961 } else {
770d13b1 962 adev->gmc.gart_size = (u64)amdgpu_gart_size << 20;
c3db7b5a
AD
963 }
964
770d13b1 965 gmc_v9_0_vram_gtt_location(adev, &adev->gmc);
e60f8db5
AX
966
967 return 0;
968}
969
970static int gmc_v9_0_gart_init(struct amdgpu_device *adev)
971{
972 int r;
973
1123b989 974 if (adev->gart.bo) {
e60f8db5
AX
975 WARN(1, "VEGA10 PCIE GART already initialized\n");
976 return 0;
977 }
978 /* Initialize common gart structure */
979 r = amdgpu_gart_init(adev);
980 if (r)
981 return r;
982 adev->gart.table_size = adev->gart.num_gpu_pages * 8;
7596ab68 983 adev->gart.gart_pte_flags = AMDGPU_PTE_MTYPE_VG10(MTYPE_UC) |
e60f8db5
AX
984 AMDGPU_PTE_EXECUTABLE;
985 return amdgpu_gart_table_vram_alloc(adev);
986}
987
ebdef28e
AD
988static unsigned gmc_v9_0_get_vbios_fb_size(struct amdgpu_device *adev)
989{
bfa3a9bb 990 u32 d1vga_control;
ebdef28e
AD
991 unsigned size;
992
6f752ec2
AG
993 /*
994 * TODO Remove once GART corruption is resolved
995 * Check related code in gmc_v9_0_sw_fini
996 * */
cd2b5623
AD
997 if (gmc_v9_0_keep_stolen_memory(adev))
998 return 9 * 1024 * 1024;
6f752ec2 999
bfa3a9bb 1000 d1vga_control = RREG32_SOC15(DCE, 0, mmD1VGA_CONTROL);
ebdef28e
AD
1001 if (REG_GET_FIELD(d1vga_control, D1VGA_CONTROL, D1VGA_MODE_ENABLE)) {
1002 size = 9 * 1024 * 1024; /* reserve 8MB for vga emulator and 1 MB for FB */
1003 } else {
1004 u32 viewport;
1005
1006 switch (adev->asic_type) {
1007 case CHIP_RAVEN:
1008 viewport = RREG32_SOC15(DCE, 0, mmHUBP0_DCSURF_PRI_VIEWPORT_DIMENSION);
1009 size = (REG_GET_FIELD(viewport,
1010 HUBP0_DCSURF_PRI_VIEWPORT_DIMENSION, PRI_VIEWPORT_HEIGHT) *
1011 REG_GET_FIELD(viewport,
1012 HUBP0_DCSURF_PRI_VIEWPORT_DIMENSION, PRI_VIEWPORT_WIDTH) *
1013 4);
1014 break;
1015 case CHIP_VEGA10:
1016 case CHIP_VEGA12:
cd2b5623 1017 case CHIP_VEGA20:
ebdef28e
AD
1018 default:
1019 viewport = RREG32_SOC15(DCE, 0, mmSCL0_VIEWPORT_SIZE);
1020 size = (REG_GET_FIELD(viewport, SCL0_VIEWPORT_SIZE, VIEWPORT_HEIGHT) *
1021 REG_GET_FIELD(viewport, SCL0_VIEWPORT_SIZE, VIEWPORT_WIDTH) *
1022 4);
1023 break;
1024 }
1025 }
1026 /* return 0 if the pre-OS buffer uses up most of vram */
1027 if ((adev->gmc.real_vram_size - size) < (8 * 1024 * 1024))
1028 return 0;
6f752ec2 1029
ebdef28e
AD
1030 return size;
1031}
1032
e60f8db5
AX
1033static int gmc_v9_0_sw_init(void *handle)
1034{
1035 int r;
1036 int dma_bits;
1037 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
1038
0c8c0847 1039 gfxhub_v1_0_init(adev);
51cce480
LM
1040 if (adev->asic_type == CHIP_ARCTURUS)
1041 mmhub_v9_4_init(adev);
1042 else
1043 mmhub_v1_0_init(adev);
0c8c0847 1044
770d13b1 1045 spin_lock_init(&adev->gmc.invalidate_lock);
e60f8db5 1046
1e09b053 1047 adev->gmc.vram_type = amdgpu_atomfirmware_get_vram_type(adev);
fd66560b
HZ
1048 switch (adev->asic_type) {
1049 case CHIP_RAVEN:
1daa2bfa
LM
1050 adev->num_vmhubs = 2;
1051
6a42fd6f 1052 if (adev->rev_id == 0x0 || adev->rev_id == 0x1) {
f3368128 1053 amdgpu_vm_adjust_size(adev, 256 * 1024, 9, 3, 48);
6a42fd6f
CK
1054 } else {
1055 /* vm_size is 128TB + 512GB for legacy 3-level page support */
1056 amdgpu_vm_adjust_size(adev, 128 * 1024 + 512, 9, 2, 48);
770d13b1 1057 adev->gmc.translate_further =
6a42fd6f
CK
1058 adev->vm_manager.num_level > 1;
1059 }
fd66560b
HZ
1060 break;
1061 case CHIP_VEGA10:
273a14cd 1062 case CHIP_VEGA12:
d96b428c 1063 case CHIP_VEGA20:
1daa2bfa
LM
1064 adev->num_vmhubs = 2;
1065
36b32a68
ZJ
1066 /*
1067 * To fulfill 4-level page support,
1068 * vm size is 256TB (48bit), maximum size of Vega10,
1069 * block size 512 (9bit)
1070 */
cdba61da 1071 /* sriov restrict max_pfn below AMDGPU_GMC_HOLE */
1072 if (amdgpu_sriov_vf(adev))
1073 amdgpu_vm_adjust_size(adev, 256 * 1024, 9, 3, 47);
1074 else
1075 amdgpu_vm_adjust_size(adev, 256 * 1024, 9, 3, 48);
fd66560b 1076 break;
3de2ff5d 1077 case CHIP_ARCTURUS:
c8a6e2a3
LM
1078 adev->num_vmhubs = 3;
1079
3de2ff5d
LM
1080 /* Keep the vm size same with Vega20 */
1081 amdgpu_vm_adjust_size(adev, 256 * 1024, 9, 3, 48);
1082 break;
fd66560b
HZ
1083 default:
1084 break;
e60f8db5
AX
1085 }
1086
1087 /* This interrupt is VMC page fault.*/
44a99b65 1088 r = amdgpu_irq_add_id(adev, SOC15_IH_CLIENTID_VMC, VMC_1_0__SRCID__VM_FAULT,
770d13b1 1089 &adev->gmc.vm_fault);
30da7bb1
CK
1090 if (r)
1091 return r;
1092
7d19b15f
LM
1093 if (adev->asic_type == CHIP_ARCTURUS) {
1094 r = amdgpu_irq_add_id(adev, SOC15_IH_CLIENTID_VMC1, VMC_1_0__SRCID__VM_FAULT,
1095 &adev->gmc.vm_fault);
1096 if (r)
1097 return r;
1098 }
1099
44a99b65 1100 r = amdgpu_irq_add_id(adev, SOC15_IH_CLIENTID_UTCL2, UTCL2_1_0__SRCID__FAULT,
770d13b1 1101 &adev->gmc.vm_fault);
e60f8db5
AX
1102
1103 if (r)
1104 return r;
1105
791c4769 1106 /* interrupt sent to DF. */
1107 r = amdgpu_irq_add_id(adev, SOC15_IH_CLIENTID_DF, 0,
1108 &adev->gmc.ecc_irq);
1109 if (r)
1110 return r;
1111
e60f8db5
AX
1112 /* Set the internal MC address mask
1113 * This is the max address of the GPU's
1114 * internal address space.
1115 */
770d13b1 1116 adev->gmc.mc_mask = 0xffffffffffffULL; /* 48 bit MC */
e60f8db5
AX
1117
1118 /* set DMA mask + need_dma32 flags.
1119 * PCIE - can handle 44-bits.
1120 * IGP - can handle 44-bits
1121 * PCI - dma32 for legacy pci gart, 44 bits on vega10
1122 */
1123 adev->need_dma32 = false;
1124 dma_bits = adev->need_dma32 ? 32 : 44;
1125 r = pci_set_dma_mask(adev->pdev, DMA_BIT_MASK(dma_bits));
1126 if (r) {
1127 adev->need_dma32 = true;
1128 dma_bits = 32;
1129 printk(KERN_WARNING "amdgpu: No suitable DMA available.\n");
1130 }
1131 r = pci_set_consistent_dma_mask(adev->pdev, DMA_BIT_MASK(dma_bits));
1132 if (r) {
1133 pci_set_consistent_dma_mask(adev->pdev, DMA_BIT_MASK(32));
1134 printk(KERN_WARNING "amdgpu: No coherent DMA available.\n");
1135 }
913b2cb7 1136 adev->need_swiotlb = drm_need_swiotlb(dma_bits);
e60f8db5 1137
47622ba0 1138 if (adev->gmc.xgmi.supported) {
bf0a60b7
AD
1139 r = gfxhub_v1_1_get_xgmi_info(adev);
1140 if (r)
1141 return r;
1142 }
1143
e60f8db5
AX
1144 r = gmc_v9_0_mc_init(adev);
1145 if (r)
1146 return r;
1147
ebdef28e
AD
1148 adev->gmc.stolen_size = gmc_v9_0_get_vbios_fb_size(adev);
1149
e60f8db5
AX
1150 /* Memory manager */
1151 r = amdgpu_bo_init(adev);
1152 if (r)
1153 return r;
1154
1155 r = gmc_v9_0_gart_init(adev);
1156 if (r)
1157 return r;
1158
05ec3eda
CK
1159 /*
1160 * number of VMs
1161 * VMID 0 is reserved for System
1162 * amdgpu graphics/compute will use VMIDs 1-7
1163 * amdkfd will use VMIDs 8-15
1164 */
a2d15ed7
LM
1165 adev->vm_manager.id_mgr[AMDGPU_GFXHUB_0].num_ids = AMDGPU_NUM_OF_VMIDS;
1166 adev->vm_manager.id_mgr[AMDGPU_MMHUB_0].num_ids = AMDGPU_NUM_OF_VMIDS;
c8a6e2a3 1167 adev->vm_manager.id_mgr[AMDGPU_MMHUB_1].num_ids = AMDGPU_NUM_OF_VMIDS;
05ec3eda 1168
05ec3eda
CK
1169 amdgpu_vm_manager_init(adev);
1170
1171 return 0;
e60f8db5
AX
1172}
1173
e60f8db5
AX
1174static int gmc_v9_0_sw_fini(void *handle)
1175{
1176 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
1177
791c4769 1178 if (amdgpu_ras_is_supported(adev, AMDGPU_RAS_BLOCK__UMC) &&
1179 adev->gmc.ras_if) {
1180 struct ras_common_if *ras_if = adev->gmc.ras_if;
1181 struct ras_ih_if ih_info = {
1182 .head = *ras_if,
1183 };
1184
1185 /*remove fs first*/
1186 amdgpu_ras_debugfs_remove(adev, ras_if);
1187 amdgpu_ras_sysfs_remove(adev, ras_if);
1188 /*remove the IH*/
1189 amdgpu_ras_interrupt_remove_handler(adev, &ih_info);
1190 amdgpu_ras_feature_enable(adev, ras_if, 0);
1191 kfree(ras_if);
1192 }
1193
f59548c8 1194 amdgpu_gem_force_release(adev);
05ec3eda 1195 amdgpu_vm_manager_fini(adev);
6f752ec2 1196
cd2b5623
AD
1197 if (gmc_v9_0_keep_stolen_memory(adev))
1198 amdgpu_bo_free_kernel(&adev->stolen_vga_memory, NULL, NULL);
6f752ec2 1199
a3d9103e 1200 amdgpu_gart_table_vram_free(adev);
e60f8db5 1201 amdgpu_bo_fini(adev);
a3d9103e 1202 amdgpu_gart_fini(adev);
e60f8db5
AX
1203
1204 return 0;
1205}
1206
1207static void gmc_v9_0_init_golden_registers(struct amdgpu_device *adev)
1208{
946a4d5b 1209
e60f8db5
AX
1210 switch (adev->asic_type) {
1211 case CHIP_VEGA10:
4cd4c5c0 1212 if (amdgpu_sriov_vf(adev))
98cad2de
TH
1213 break;
1214 /* fall through */
d96b428c 1215 case CHIP_VEGA20:
946a4d5b 1216 soc15_program_register_sequence(adev,
5c583018 1217 golden_settings_mmhub_1_0_0,
c47b41a7 1218 ARRAY_SIZE(golden_settings_mmhub_1_0_0));
946a4d5b 1219 soc15_program_register_sequence(adev,
5c583018 1220 golden_settings_athub_1_0_0,
c47b41a7 1221 ARRAY_SIZE(golden_settings_athub_1_0_0));
e60f8db5 1222 break;
273a14cd
AD
1223 case CHIP_VEGA12:
1224 break;
e4f3abaa 1225 case CHIP_RAVEN:
946a4d5b 1226 soc15_program_register_sequence(adev,
5c583018 1227 golden_settings_athub_1_0_0,
c47b41a7 1228 ARRAY_SIZE(golden_settings_athub_1_0_0));
e4f3abaa 1229 break;
e60f8db5
AX
1230 default:
1231 break;
1232 }
1233}
1234
1235/**
1236 * gmc_v9_0_gart_enable - gart enable
1237 *
1238 * @adev: amdgpu_device pointer
1239 */
1240static int gmc_v9_0_gart_enable(struct amdgpu_device *adev)
1241{
1242 int r;
1243 bool value;
1244 u32 tmp;
1245
9c3f2b54
AD
1246 amdgpu_device_program_register_sequence(adev,
1247 golden_settings_vega10_hdp,
1248 ARRAY_SIZE(golden_settings_vega10_hdp));
e60f8db5 1249
1123b989 1250 if (adev->gart.bo == NULL) {
e60f8db5
AX
1251 dev_err(adev->dev, "No VRAM object for PCIE GART.\n");
1252 return -EINVAL;
1253 }
ce1b1b66
ML
1254 r = amdgpu_gart_table_vram_pin(adev);
1255 if (r)
1256 return r;
e60f8db5 1257
2fcd43ce
HZ
1258 switch (adev->asic_type) {
1259 case CHIP_RAVEN:
f8386b35 1260 mmhub_v1_0_update_power_gating(adev, true);
2fcd43ce
HZ
1261 break;
1262 default:
1263 break;
1264 }
1265
e60f8db5
AX
1266 r = gfxhub_v1_0_gart_enable(adev);
1267 if (r)
1268 return r;
1269
51cce480
LM
1270 if (adev->asic_type == CHIP_ARCTURUS)
1271 r = mmhub_v9_4_gart_enable(adev);
1272 else
1273 r = mmhub_v1_0_gart_enable(adev);
e60f8db5
AX
1274 if (r)
1275 return r;
1276
846347c9 1277 WREG32_FIELD15(HDP, 0, HDP_MISC_CNTL, FLUSH_INVALIDATE_CACHE, 1);
e60f8db5 1278
b9509c80
HR
1279 tmp = RREG32_SOC15(HDP, 0, mmHDP_HOST_PATH_CNTL);
1280 WREG32_SOC15(HDP, 0, mmHDP_HOST_PATH_CNTL, tmp);
e60f8db5 1281
fe2b5323
TZ
1282 WREG32_SOC15(HDP, 0, mmHDP_NONSURFACE_BASE, (adev->gmc.vram_start >> 8));
1283 WREG32_SOC15(HDP, 0, mmHDP_NONSURFACE_BASE_HI, (adev->gmc.vram_start >> 40));
1284
1d4e0a8c 1285 /* After HDP is initialized, flush HDP.*/
69882565 1286 adev->nbio_funcs->hdp_flush(adev, NULL);
1d4e0a8c 1287
e60f8db5
AX
1288 if (amdgpu_vm_fault_stop == AMDGPU_VM_FAULT_STOP_ALWAYS)
1289 value = false;
1290 else
1291 value = true;
1292
1293 gfxhub_v1_0_set_fault_enable_default(adev, value);
51cce480
LM
1294 if (adev->asic_type == CHIP_ARCTURUS)
1295 mmhub_v9_4_set_fault_enable_default(adev, value);
1296 else
1297 mmhub_v1_0_set_fault_enable_default(adev, value);
2a79d868 1298 gmc_v9_0_flush_gpu_tlb(adev, 0, 0);
e60f8db5
AX
1299
1300 DRM_INFO("PCIE GART of %uM enabled (table at 0x%016llX).\n",
770d13b1 1301 (unsigned)(adev->gmc.gart_size >> 20),
4e830fb1 1302 (unsigned long long)amdgpu_bo_gpu_offset(adev->gart.bo));
e60f8db5
AX
1303 adev->gart.ready = true;
1304 return 0;
1305}
1306
1307static int gmc_v9_0_hw_init(void *handle)
1308{
1309 int r;
1310 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
1311
1312 /* The sequence of these two function calls matters.*/
1313 gmc_v9_0_init_golden_registers(adev);
1314
edca2d05 1315 if (adev->mode_info.num_crtc) {
edca2d05 1316 /* Lockout access through VGA aperture*/
4d9c333a 1317 WREG32_FIELD15(DCE, 0, VGA_HDP_CONTROL, VGA_MEMORY_DISABLE, 1);
edca2d05
AD
1318
1319 /* disable VGA render */
4d9c333a 1320 WREG32_FIELD15(DCE, 0, VGA_RENDER_CONTROL, VGA_VSTATUS_CNTL, 0);
edca2d05
AD
1321 }
1322
e60f8db5
AX
1323 r = gmc_v9_0_gart_enable(adev);
1324
1325 return r;
1326}
1327
1328/**
1329 * gmc_v9_0_gart_disable - gart disable
1330 *
1331 * @adev: amdgpu_device pointer
1332 *
1333 * This disables all VM page table.
1334 */
1335static void gmc_v9_0_gart_disable(struct amdgpu_device *adev)
1336{
1337 gfxhub_v1_0_gart_disable(adev);
51cce480
LM
1338 if (adev->asic_type == CHIP_ARCTURUS)
1339 mmhub_v9_4_gart_disable(adev);
1340 else
1341 mmhub_v1_0_gart_disable(adev);
ce1b1b66 1342 amdgpu_gart_table_vram_unpin(adev);
e60f8db5
AX
1343}
1344
1345static int gmc_v9_0_hw_fini(void *handle)
1346{
1347 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
1348
5dd696ae
TH
1349 if (amdgpu_sriov_vf(adev)) {
1350 /* full access mode, so don't touch any GMC register */
1351 DRM_DEBUG("For SRIOV client, shouldn't do anything.\n");
1352 return 0;
1353 }
1354
791c4769 1355 amdgpu_irq_put(adev, &adev->gmc.ecc_irq, 0);
770d13b1 1356 amdgpu_irq_put(adev, &adev->gmc.vm_fault, 0);
e60f8db5
AX
1357 gmc_v9_0_gart_disable(adev);
1358
1359 return 0;
1360}
1361
1362static int gmc_v9_0_suspend(void *handle)
1363{
1364 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
1365
f053cd47 1366 return gmc_v9_0_hw_fini(adev);
e60f8db5
AX
1367}
1368
1369static int gmc_v9_0_resume(void *handle)
1370{
1371 int r;
1372 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
1373
1374 r = gmc_v9_0_hw_init(adev);
1375 if (r)
1376 return r;
1377
620f774f 1378 amdgpu_vmid_reset_all(adev);
e60f8db5 1379
32601d48 1380 return 0;
e60f8db5
AX
1381}
1382
1383static bool gmc_v9_0_is_idle(void *handle)
1384{
1385 /* MC is always ready in GMC v9.*/
1386 return true;
1387}
1388
1389static int gmc_v9_0_wait_for_idle(void *handle)
1390{
1391 /* There is no need to wait for MC idle in GMC v9.*/
1392 return 0;
1393}
1394
1395static int gmc_v9_0_soft_reset(void *handle)
1396{
1397 /* XXX for emulation.*/
1398 return 0;
1399}
1400
1401static int gmc_v9_0_set_clockgating_state(void *handle,
1402 enum amd_clockgating_state state)
1403{
d5583d4f
HR
1404 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
1405
51cce480
LM
1406 if (adev->asic_type == CHIP_ARCTURUS)
1407 return 0;
1408
d5583d4f 1409 return mmhub_v1_0_set_clockgating(adev, state);
e60f8db5
AX
1410}
1411
13052be5
HR
1412static void gmc_v9_0_get_clockgating_state(void *handle, u32 *flags)
1413{
1414 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
1415
51cce480
LM
1416 if (adev->asic_type == CHIP_ARCTURUS)
1417 return;
1418
13052be5
HR
1419 mmhub_v1_0_get_clockgating(adev, flags);
1420}
1421
e60f8db5
AX
1422static int gmc_v9_0_set_powergating_state(void *handle,
1423 enum amd_powergating_state state)
1424{
1425 return 0;
1426}
1427
1428const struct amd_ip_funcs gmc_v9_0_ip_funcs = {
1429 .name = "gmc_v9_0",
1430 .early_init = gmc_v9_0_early_init,
1431 .late_init = gmc_v9_0_late_init,
1432 .sw_init = gmc_v9_0_sw_init,
1433 .sw_fini = gmc_v9_0_sw_fini,
1434 .hw_init = gmc_v9_0_hw_init,
1435 .hw_fini = gmc_v9_0_hw_fini,
1436 .suspend = gmc_v9_0_suspend,
1437 .resume = gmc_v9_0_resume,
1438 .is_idle = gmc_v9_0_is_idle,
1439 .wait_for_idle = gmc_v9_0_wait_for_idle,
1440 .soft_reset = gmc_v9_0_soft_reset,
1441 .set_clockgating_state = gmc_v9_0_set_clockgating_state,
1442 .set_powergating_state = gmc_v9_0_set_powergating_state,
13052be5 1443 .get_clockgating_state = gmc_v9_0_get_clockgating_state,
e60f8db5
AX
1444};
1445
1446const struct amdgpu_ip_block_version gmc_v9_0_ip_block =
1447{
1448 .type = AMD_IP_BLOCK_TYPE_GMC,
1449 .major = 9,
1450 .minor = 0,
1451 .rev = 0,
1452 .funcs = &gmc_v9_0_ip_funcs,
1453};