]> git.proxmox.com Git - mirror_ubuntu-jammy-kernel.git/blame - drivers/gpu/drm/amd/amdgpu/sdma_v3_0.c
drm/amd/pp: Fix sysfs pp_dpm_pcie bug on CI/VI
[mirror_ubuntu-jammy-kernel.git] / drivers / gpu / drm / amd / amdgpu / sdma_v3_0.c
CommitLineData
aaa36a97
AD
1/*
2 * Copyright 2014 Advanced Micro Devices, Inc.
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice shall be included in
12 * all copies or substantial portions of the Software.
13 *
14 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
17 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
18 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
19 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
20 * OTHER DEALINGS IN THE SOFTWARE.
21 *
22 * Authors: Alex Deucher
23 */
24#include <linux/firmware.h>
25#include <drm/drmP.h>
26#include "amdgpu.h"
27#include "amdgpu_ucode.h"
28#include "amdgpu_trace.h"
29#include "vi.h"
30#include "vid.h"
31
32#include "oss/oss_3_0_d.h"
33#include "oss/oss_3_0_sh_mask.h"
34
35#include "gmc/gmc_8_1_d.h"
36#include "gmc/gmc_8_1_sh_mask.h"
37
38#include "gca/gfx_8_0_d.h"
74a5d165 39#include "gca/gfx_8_0_enum.h"
aaa36a97
AD
40#include "gca/gfx_8_0_sh_mask.h"
41
42#include "bif/bif_5_0_d.h"
43#include "bif/bif_5_0_sh_mask.h"
44
45#include "tonga_sdma_pkt_open.h"
46
47static void sdma_v3_0_set_ring_funcs(struct amdgpu_device *adev);
48static void sdma_v3_0_set_buffer_funcs(struct amdgpu_device *adev);
49static void sdma_v3_0_set_vm_pte_funcs(struct amdgpu_device *adev);
50static void sdma_v3_0_set_irq_funcs(struct amdgpu_device *adev);
51
c65444fe
JZ
52MODULE_FIRMWARE("amdgpu/tonga_sdma.bin");
53MODULE_FIRMWARE("amdgpu/tonga_sdma1.bin");
54MODULE_FIRMWARE("amdgpu/carrizo_sdma.bin");
55MODULE_FIRMWARE("amdgpu/carrizo_sdma1.bin");
1a5bbb66
DZ
56MODULE_FIRMWARE("amdgpu/fiji_sdma.bin");
57MODULE_FIRMWARE("amdgpu/fiji_sdma1.bin");
bb16e3b6 58MODULE_FIRMWARE("amdgpu/stoney_sdma.bin");
2cc0c0b5
FC
59MODULE_FIRMWARE("amdgpu/polaris10_sdma.bin");
60MODULE_FIRMWARE("amdgpu/polaris10_sdma1.bin");
61MODULE_FIRMWARE("amdgpu/polaris11_sdma.bin");
62MODULE_FIRMWARE("amdgpu/polaris11_sdma1.bin");
c4642a47
JZ
63MODULE_FIRMWARE("amdgpu/polaris12_sdma.bin");
64MODULE_FIRMWARE("amdgpu/polaris12_sdma1.bin");
2cea03de 65
aaa36a97
AD
66
67static const u32 sdma_offsets[SDMA_MAX_INSTANCE] =
68{
69 SDMA0_REGISTER_OFFSET,
70 SDMA1_REGISTER_OFFSET
71};
72
73static const u32 golden_settings_tonga_a11[] =
74{
75 mmSDMA0_CHICKEN_BITS, 0xfc910007, 0x00810007,
76 mmSDMA0_CLK_CTRL, 0xff000fff, 0x00000000,
77 mmSDMA0_GFX_IB_CNTL, 0x800f0111, 0x00000100,
78 mmSDMA0_RLC0_IB_CNTL, 0x800f0111, 0x00000100,
79 mmSDMA0_RLC1_IB_CNTL, 0x800f0111, 0x00000100,
80 mmSDMA1_CHICKEN_BITS, 0xfc910007, 0x00810007,
81 mmSDMA1_CLK_CTRL, 0xff000fff, 0x00000000,
82 mmSDMA1_GFX_IB_CNTL, 0x800f0111, 0x00000100,
83 mmSDMA1_RLC0_IB_CNTL, 0x800f0111, 0x00000100,
84 mmSDMA1_RLC1_IB_CNTL, 0x800f0111, 0x00000100,
85};
86
87static const u32 tonga_mgcg_cgcg_init[] =
88{
89 mmSDMA0_CLK_CTRL, 0xff000ff0, 0x00000100,
90 mmSDMA1_CLK_CTRL, 0xff000ff0, 0x00000100
91};
92
1a5bbb66
DZ
93static const u32 golden_settings_fiji_a10[] =
94{
95 mmSDMA0_CHICKEN_BITS, 0xfc910007, 0x00810007,
96 mmSDMA0_GFX_IB_CNTL, 0x800f0111, 0x00000100,
97 mmSDMA0_RLC0_IB_CNTL, 0x800f0111, 0x00000100,
98 mmSDMA0_RLC1_IB_CNTL, 0x800f0111, 0x00000100,
99 mmSDMA1_CHICKEN_BITS, 0xfc910007, 0x00810007,
100 mmSDMA1_GFX_IB_CNTL, 0x800f0111, 0x00000100,
101 mmSDMA1_RLC0_IB_CNTL, 0x800f0111, 0x00000100,
102 mmSDMA1_RLC1_IB_CNTL, 0x800f0111, 0x00000100,
103};
104
105static const u32 fiji_mgcg_cgcg_init[] =
106{
107 mmSDMA0_CLK_CTRL, 0xff000ff0, 0x00000100,
108 mmSDMA1_CLK_CTRL, 0xff000ff0, 0x00000100
109};
110
2cc0c0b5 111static const u32 golden_settings_polaris11_a11[] =
2cea03de
FC
112{
113 mmSDMA0_CHICKEN_BITS, 0xfc910007, 0x00810007,
b9934878 114 mmSDMA0_CLK_CTRL, 0xff000fff, 0x00000000,
2cea03de
FC
115 mmSDMA0_GFX_IB_CNTL, 0x800f0111, 0x00000100,
116 mmSDMA0_RLC0_IB_CNTL, 0x800f0111, 0x00000100,
117 mmSDMA0_RLC1_IB_CNTL, 0x800f0111, 0x00000100,
118 mmSDMA1_CHICKEN_BITS, 0xfc910007, 0x00810007,
b9934878 119 mmSDMA1_CLK_CTRL, 0xff000fff, 0x00000000,
2cea03de
FC
120 mmSDMA1_GFX_IB_CNTL, 0x800f0111, 0x00000100,
121 mmSDMA1_RLC0_IB_CNTL, 0x800f0111, 0x00000100,
122 mmSDMA1_RLC1_IB_CNTL, 0x800f0111, 0x00000100,
123};
124
2cc0c0b5 125static const u32 golden_settings_polaris10_a11[] =
2cea03de
FC
126{
127 mmSDMA0_CHICKEN_BITS, 0xfc910007, 0x00810007,
128 mmSDMA0_CLK_CTRL, 0xff000fff, 0x00000000,
129 mmSDMA0_GFX_IB_CNTL, 0x800f0111, 0x00000100,
130 mmSDMA0_RLC0_IB_CNTL, 0x800f0111, 0x00000100,
131 mmSDMA0_RLC1_IB_CNTL, 0x800f0111, 0x00000100,
132 mmSDMA1_CHICKEN_BITS, 0xfc910007, 0x00810007,
133 mmSDMA1_CLK_CTRL, 0xff000fff, 0x00000000,
134 mmSDMA1_GFX_IB_CNTL, 0x800f0111, 0x00000100,
135 mmSDMA1_RLC0_IB_CNTL, 0x800f0111, 0x00000100,
136 mmSDMA1_RLC1_IB_CNTL, 0x800f0111, 0x00000100,
137};
138
aaa36a97
AD
139static const u32 cz_golden_settings_a11[] =
140{
141 mmSDMA0_CHICKEN_BITS, 0xfc910007, 0x00810007,
142 mmSDMA0_CLK_CTRL, 0xff000fff, 0x00000000,
143 mmSDMA0_GFX_IB_CNTL, 0x00000100, 0x00000100,
144 mmSDMA0_POWER_CNTL, 0x00000800, 0x0003c800,
145 mmSDMA0_RLC0_IB_CNTL, 0x00000100, 0x00000100,
146 mmSDMA0_RLC1_IB_CNTL, 0x00000100, 0x00000100,
147 mmSDMA1_CHICKEN_BITS, 0xfc910007, 0x00810007,
148 mmSDMA1_CLK_CTRL, 0xff000fff, 0x00000000,
149 mmSDMA1_GFX_IB_CNTL, 0x00000100, 0x00000100,
150 mmSDMA1_POWER_CNTL, 0x00000800, 0x0003c800,
151 mmSDMA1_RLC0_IB_CNTL, 0x00000100, 0x00000100,
152 mmSDMA1_RLC1_IB_CNTL, 0x00000100, 0x00000100,
153};
154
155static const u32 cz_mgcg_cgcg_init[] =
156{
157 mmSDMA0_CLK_CTRL, 0xff000ff0, 0x00000100,
158 mmSDMA1_CLK_CTRL, 0xff000ff0, 0x00000100
159};
160
bb16e3b6
SL
161static const u32 stoney_golden_settings_a11[] =
162{
163 mmSDMA0_GFX_IB_CNTL, 0x00000100, 0x00000100,
164 mmSDMA0_POWER_CNTL, 0x00000800, 0x0003c800,
165 mmSDMA0_RLC0_IB_CNTL, 0x00000100, 0x00000100,
166 mmSDMA0_RLC1_IB_CNTL, 0x00000100, 0x00000100,
167};
168
169static const u32 stoney_mgcg_cgcg_init[] =
170{
171 mmSDMA0_CLK_CTRL, 0xffffffff, 0x00000100,
172};
173
aaa36a97
AD
174/*
175 * sDMA - System DMA
176 * Starting with CIK, the GPU has new asynchronous
177 * DMA engines. These engines are used for compute
178 * and gfx. There are two DMA engines (SDMA0, SDMA1)
179 * and each one supports 1 ring buffer used for gfx
180 * and 2 queues used for compute.
181 *
182 * The programming model is very similar to the CP
183 * (ring buffer, IBs, etc.), but sDMA has it's own
184 * packet format that is different from the PM4 format
185 * used by the CP. sDMA supports copying data, writing
186 * embedded data, solid fills, and a number of other
187 * things. It also has support for tiling/detiling of
188 * buffers.
189 */
190
191static void sdma_v3_0_init_golden_registers(struct amdgpu_device *adev)
192{
193 switch (adev->asic_type) {
1a5bbb66 194 case CHIP_FIJI:
9c3f2b54
AD
195 amdgpu_device_program_register_sequence(adev,
196 fiji_mgcg_cgcg_init,
197 ARRAY_SIZE(fiji_mgcg_cgcg_init));
198 amdgpu_device_program_register_sequence(adev,
199 golden_settings_fiji_a10,
200 ARRAY_SIZE(golden_settings_fiji_a10));
1a5bbb66 201 break;
aaa36a97 202 case CHIP_TONGA:
9c3f2b54
AD
203 amdgpu_device_program_register_sequence(adev,
204 tonga_mgcg_cgcg_init,
205 ARRAY_SIZE(tonga_mgcg_cgcg_init));
206 amdgpu_device_program_register_sequence(adev,
207 golden_settings_tonga_a11,
208 ARRAY_SIZE(golden_settings_tonga_a11));
aaa36a97 209 break;
2cc0c0b5 210 case CHIP_POLARIS11:
c4642a47 211 case CHIP_POLARIS12:
9c3f2b54
AD
212 amdgpu_device_program_register_sequence(adev,
213 golden_settings_polaris11_a11,
214 ARRAY_SIZE(golden_settings_polaris11_a11));
2cea03de 215 break;
2cc0c0b5 216 case CHIP_POLARIS10:
9c3f2b54
AD
217 amdgpu_device_program_register_sequence(adev,
218 golden_settings_polaris10_a11,
219 ARRAY_SIZE(golden_settings_polaris10_a11));
2cea03de 220 break;
aaa36a97 221 case CHIP_CARRIZO:
9c3f2b54
AD
222 amdgpu_device_program_register_sequence(adev,
223 cz_mgcg_cgcg_init,
224 ARRAY_SIZE(cz_mgcg_cgcg_init));
225 amdgpu_device_program_register_sequence(adev,
226 cz_golden_settings_a11,
227 ARRAY_SIZE(cz_golden_settings_a11));
aaa36a97 228 break;
bb16e3b6 229 case CHIP_STONEY:
9c3f2b54
AD
230 amdgpu_device_program_register_sequence(adev,
231 stoney_mgcg_cgcg_init,
232 ARRAY_SIZE(stoney_mgcg_cgcg_init));
233 amdgpu_device_program_register_sequence(adev,
234 stoney_golden_settings_a11,
235 ARRAY_SIZE(stoney_golden_settings_a11));
bb16e3b6 236 break;
aaa36a97
AD
237 default:
238 break;
239 }
240}
241
14d83e78
ML
242static void sdma_v3_0_free_microcode(struct amdgpu_device *adev)
243{
244 int i;
245 for (i = 0; i < adev->sdma.num_instances; i++) {
246 release_firmware(adev->sdma.instance[i].fw);
247 adev->sdma.instance[i].fw = NULL;
248 }
249}
250
aaa36a97
AD
251/**
252 * sdma_v3_0_init_microcode - load ucode images from disk
253 *
254 * @adev: amdgpu_device pointer
255 *
256 * Use the firmware interface to load the ucode images into
257 * the driver (not loaded into hw).
258 * Returns 0 on success, error on failure.
259 */
260static int sdma_v3_0_init_microcode(struct amdgpu_device *adev)
261{
262 const char *chip_name;
263 char fw_name[30];
c113ea1c 264 int err = 0, i;
aaa36a97
AD
265 struct amdgpu_firmware_info *info = NULL;
266 const struct common_firmware_header *header = NULL;
595fd013 267 const struct sdma_firmware_header_v1_0 *hdr;
aaa36a97
AD
268
269 DRM_DEBUG("\n");
270
271 switch (adev->asic_type) {
272 case CHIP_TONGA:
273 chip_name = "tonga";
274 break;
1a5bbb66
DZ
275 case CHIP_FIJI:
276 chip_name = "fiji";
277 break;
2cc0c0b5
FC
278 case CHIP_POLARIS11:
279 chip_name = "polaris11";
2cea03de 280 break;
2cc0c0b5
FC
281 case CHIP_POLARIS10:
282 chip_name = "polaris10";
2cea03de 283 break;
c4642a47
JZ
284 case CHIP_POLARIS12:
285 chip_name = "polaris12";
286 break;
aaa36a97
AD
287 case CHIP_CARRIZO:
288 chip_name = "carrizo";
289 break;
bb16e3b6
SL
290 case CHIP_STONEY:
291 chip_name = "stoney";
292 break;
aaa36a97
AD
293 default: BUG();
294 }
295
c113ea1c 296 for (i = 0; i < adev->sdma.num_instances; i++) {
aaa36a97 297 if (i == 0)
c65444fe 298 snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_sdma.bin", chip_name);
aaa36a97 299 else
c65444fe 300 snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_sdma1.bin", chip_name);
c113ea1c 301 err = request_firmware(&adev->sdma.instance[i].fw, fw_name, adev->dev);
aaa36a97
AD
302 if (err)
303 goto out;
c113ea1c 304 err = amdgpu_ucode_validate(adev->sdma.instance[i].fw);
aaa36a97
AD
305 if (err)
306 goto out;
c113ea1c
AD
307 hdr = (const struct sdma_firmware_header_v1_0 *)adev->sdma.instance[i].fw->data;
308 adev->sdma.instance[i].fw_version = le32_to_cpu(hdr->header.ucode_version);
309 adev->sdma.instance[i].feature_version = le32_to_cpu(hdr->ucode_feature_version);
310 if (adev->sdma.instance[i].feature_version >= 20)
311 adev->sdma.instance[i].burst_nop = true;
aaa36a97 312
e635ee07 313 if (adev->firmware.load_type == AMDGPU_FW_LOAD_SMU) {
aaa36a97
AD
314 info = &adev->firmware.ucode[AMDGPU_UCODE_ID_SDMA0 + i];
315 info->ucode_id = AMDGPU_UCODE_ID_SDMA0 + i;
c113ea1c 316 info->fw = adev->sdma.instance[i].fw;
aaa36a97
AD
317 header = (const struct common_firmware_header *)info->fw->data;
318 adev->firmware.fw_size +=
319 ALIGN(le32_to_cpu(header->ucode_size_bytes), PAGE_SIZE);
320 }
321 }
322out:
323 if (err) {
7ca85295 324 pr_err("sdma_v3_0: Failed to load firmware \"%s\"\n", fw_name);
c113ea1c
AD
325 for (i = 0; i < adev->sdma.num_instances; i++) {
326 release_firmware(adev->sdma.instance[i].fw);
327 adev->sdma.instance[i].fw = NULL;
aaa36a97
AD
328 }
329 }
330 return err;
331}
332
333/**
334 * sdma_v3_0_ring_get_rptr - get the current read pointer
335 *
336 * @ring: amdgpu ring pointer
337 *
338 * Get the current rptr from the hardware (VI+).
339 */
536fbf94 340static uint64_t sdma_v3_0_ring_get_rptr(struct amdgpu_ring *ring)
aaa36a97 341{
aaa36a97 342 /* XXX check if swapping is necessary on BE */
d912adef 343 return ring->adev->wb.wb[ring->rptr_offs] >> 2;
aaa36a97
AD
344}
345
346/**
347 * sdma_v3_0_ring_get_wptr - get the current write pointer
348 *
349 * @ring: amdgpu ring pointer
350 *
351 * Get the current wptr from the hardware (VI+).
352 */
536fbf94 353static uint64_t sdma_v3_0_ring_get_wptr(struct amdgpu_ring *ring)
aaa36a97
AD
354{
355 struct amdgpu_device *adev = ring->adev;
356 u32 wptr;
357
2ffe31de 358 if (ring->use_doorbell || ring->use_pollmem) {
aaa36a97
AD
359 /* XXX check if swapping is necessary on BE */
360 wptr = ring->adev->wb.wb[ring->wptr_offs] >> 2;
361 } else {
c113ea1c 362 int me = (ring == &ring->adev->sdma.instance[0].ring) ? 0 : 1;
aaa36a97
AD
363
364 wptr = RREG32(mmSDMA0_GFX_RB_WPTR + sdma_offsets[me]) >> 2;
365 }
366
367 return wptr;
368}
369
370/**
371 * sdma_v3_0_ring_set_wptr - commit the write pointer
372 *
373 * @ring: amdgpu ring pointer
374 *
375 * Write the wptr back to the hardware (VI+).
376 */
377static void sdma_v3_0_ring_set_wptr(struct amdgpu_ring *ring)
378{
379 struct amdgpu_device *adev = ring->adev;
380
381 if (ring->use_doorbell) {
3e4b0bd9 382 u32 *wb = (u32 *)&adev->wb.wb[ring->wptr_offs];
aaa36a97 383 /* XXX check if swapping is necessary on BE */
3e4b0bd9 384 WRITE_ONCE(*wb, (lower_32_bits(ring->wptr) << 2));
536fbf94 385 WDOORBELL32(ring->doorbell_index, lower_32_bits(ring->wptr) << 2);
2ffe31de
PD
386 } else if (ring->use_pollmem) {
387 u32 *wb = (u32 *)&adev->wb.wb[ring->wptr_offs];
388
389 WRITE_ONCE(*wb, (lower_32_bits(ring->wptr) << 2));
aaa36a97 390 } else {
c113ea1c 391 int me = (ring == &ring->adev->sdma.instance[0].ring) ? 0 : 1;
aaa36a97 392
536fbf94 393 WREG32(mmSDMA0_GFX_RB_WPTR + sdma_offsets[me], lower_32_bits(ring->wptr) << 2);
aaa36a97
AD
394 }
395}
396
ac01db3d
JZ
397static void sdma_v3_0_ring_insert_nop(struct amdgpu_ring *ring, uint32_t count)
398{
c113ea1c 399 struct amdgpu_sdma_instance *sdma = amdgpu_get_sdma_instance(ring);
ac01db3d
JZ
400 int i;
401
402 for (i = 0; i < count; i++)
403 if (sdma && sdma->burst_nop && (i == 0))
79887142 404 amdgpu_ring_write(ring, ring->funcs->nop |
ac01db3d
JZ
405 SDMA_PKT_NOP_HEADER_COUNT(count - 1));
406 else
79887142 407 amdgpu_ring_write(ring, ring->funcs->nop);
ac01db3d
JZ
408}
409
aaa36a97
AD
410/**
411 * sdma_v3_0_ring_emit_ib - Schedule an IB on the DMA engine
412 *
413 * @ring: amdgpu ring pointer
414 * @ib: IB object to schedule
415 *
416 * Schedule an IB in the DMA ring (VI).
417 */
418static void sdma_v3_0_ring_emit_ib(struct amdgpu_ring *ring,
d88bf583 419 struct amdgpu_ib *ib,
c4f46f22 420 unsigned vmid, bool ctx_switch)
aaa36a97 421{
aaa36a97 422 /* IB packet must end on a 8 DW boundary */
536fbf94 423 sdma_v3_0_ring_insert_nop(ring, (10 - (lower_32_bits(ring->wptr) & 7)) % 8);
aaa36a97
AD
424
425 amdgpu_ring_write(ring, SDMA_PKT_HEADER_OP(SDMA_OP_INDIRECT) |
c4f46f22 426 SDMA_PKT_INDIRECT_HEADER_VMID(vmid & 0xf));
aaa36a97
AD
427 /* base must be 32 byte aligned */
428 amdgpu_ring_write(ring, lower_32_bits(ib->gpu_addr) & 0xffffffe0);
429 amdgpu_ring_write(ring, upper_32_bits(ib->gpu_addr));
430 amdgpu_ring_write(ring, ib->length_dw);
431 amdgpu_ring_write(ring, 0);
432 amdgpu_ring_write(ring, 0);
433
434}
435
436/**
d2edb07b 437 * sdma_v3_0_ring_emit_hdp_flush - emit an hdp flush on the DMA ring
aaa36a97
AD
438 *
439 * @ring: amdgpu ring pointer
440 *
441 * Emit an hdp flush packet on the requested DMA ring.
442 */
d2edb07b 443static void sdma_v3_0_ring_emit_hdp_flush(struct amdgpu_ring *ring)
aaa36a97
AD
444{
445 u32 ref_and_mask = 0;
446
c113ea1c 447 if (ring == &ring->adev->sdma.instance[0].ring)
aaa36a97
AD
448 ref_and_mask = REG_SET_FIELD(ref_and_mask, GPU_HDP_FLUSH_DONE, SDMA0, 1);
449 else
450 ref_and_mask = REG_SET_FIELD(ref_and_mask, GPU_HDP_FLUSH_DONE, SDMA1, 1);
451
452 amdgpu_ring_write(ring, SDMA_PKT_HEADER_OP(SDMA_OP_POLL_REGMEM) |
453 SDMA_PKT_POLL_REGMEM_HEADER_HDP_FLUSH(1) |
454 SDMA_PKT_POLL_REGMEM_HEADER_FUNC(3)); /* == */
455 amdgpu_ring_write(ring, mmGPU_HDP_FLUSH_DONE << 2);
456 amdgpu_ring_write(ring, mmGPU_HDP_FLUSH_REQ << 2);
457 amdgpu_ring_write(ring, ref_and_mask); /* reference */
458 amdgpu_ring_write(ring, ref_and_mask); /* mask */
459 amdgpu_ring_write(ring, SDMA_PKT_POLL_REGMEM_DW5_RETRY_COUNT(0xfff) |
460 SDMA_PKT_POLL_REGMEM_DW5_INTERVAL(10)); /* retry count, poll interval */
461}
462
463/**
464 * sdma_v3_0_ring_emit_fence - emit a fence on the DMA ring
465 *
466 * @ring: amdgpu ring pointer
467 * @fence: amdgpu fence object
468 *
469 * Add a DMA fence packet to the ring to write
470 * the fence seq number and DMA trap packet to generate
471 * an interrupt if needed (VI).
472 */
473static void sdma_v3_0_ring_emit_fence(struct amdgpu_ring *ring, u64 addr, u64 seq,
890ee23f 474 unsigned flags)
aaa36a97 475{
890ee23f 476 bool write64bit = flags & AMDGPU_FENCE_FLAG_64BIT;
aaa36a97
AD
477 /* write the fence */
478 amdgpu_ring_write(ring, SDMA_PKT_HEADER_OP(SDMA_OP_FENCE));
479 amdgpu_ring_write(ring, lower_32_bits(addr));
480 amdgpu_ring_write(ring, upper_32_bits(addr));
481 amdgpu_ring_write(ring, lower_32_bits(seq));
482
483 /* optionally write high bits as well */
890ee23f 484 if (write64bit) {
aaa36a97
AD
485 addr += 4;
486 amdgpu_ring_write(ring, SDMA_PKT_HEADER_OP(SDMA_OP_FENCE));
487 amdgpu_ring_write(ring, lower_32_bits(addr));
488 amdgpu_ring_write(ring, upper_32_bits(addr));
489 amdgpu_ring_write(ring, upper_32_bits(seq));
490 }
491
492 /* generate an interrupt */
493 amdgpu_ring_write(ring, SDMA_PKT_HEADER_OP(SDMA_OP_TRAP));
494 amdgpu_ring_write(ring, SDMA_PKT_TRAP_INT_CONTEXT_INT_CONTEXT(0));
495}
496
aaa36a97
AD
497/**
498 * sdma_v3_0_gfx_stop - stop the gfx async dma engines
499 *
500 * @adev: amdgpu_device pointer
501 *
502 * Stop the gfx async dma ring buffers (VI).
503 */
504static void sdma_v3_0_gfx_stop(struct amdgpu_device *adev)
505{
c113ea1c
AD
506 struct amdgpu_ring *sdma0 = &adev->sdma.instance[0].ring;
507 struct amdgpu_ring *sdma1 = &adev->sdma.instance[1].ring;
aaa36a97
AD
508 u32 rb_cntl, ib_cntl;
509 int i;
510
511 if ((adev->mman.buffer_funcs_ring == sdma0) ||
512 (adev->mman.buffer_funcs_ring == sdma1))
770d13b1 513 amdgpu_ttm_set_active_vram_size(adev, adev->gmc.visible_vram_size);
aaa36a97 514
c113ea1c 515 for (i = 0; i < adev->sdma.num_instances; i++) {
aaa36a97
AD
516 rb_cntl = RREG32(mmSDMA0_GFX_RB_CNTL + sdma_offsets[i]);
517 rb_cntl = REG_SET_FIELD(rb_cntl, SDMA0_GFX_RB_CNTL, RB_ENABLE, 0);
518 WREG32(mmSDMA0_GFX_RB_CNTL + sdma_offsets[i], rb_cntl);
519 ib_cntl = RREG32(mmSDMA0_GFX_IB_CNTL + sdma_offsets[i]);
520 ib_cntl = REG_SET_FIELD(ib_cntl, SDMA0_GFX_IB_CNTL, IB_ENABLE, 0);
521 WREG32(mmSDMA0_GFX_IB_CNTL + sdma_offsets[i], ib_cntl);
522 }
523 sdma0->ready = false;
524 sdma1->ready = false;
525}
526
527/**
528 * sdma_v3_0_rlc_stop - stop the compute async dma engines
529 *
530 * @adev: amdgpu_device pointer
531 *
532 * Stop the compute async dma queues (VI).
533 */
534static void sdma_v3_0_rlc_stop(struct amdgpu_device *adev)
535{
536 /* XXX todo */
537}
538
cd06bf68
BG
539/**
540 * sdma_v3_0_ctx_switch_enable - stop the async dma engines context switch
541 *
542 * @adev: amdgpu_device pointer
543 * @enable: enable/disable the DMA MEs context switch.
544 *
545 * Halt or unhalt the async dma engines context switch (VI).
546 */
547static void sdma_v3_0_ctx_switch_enable(struct amdgpu_device *adev, bool enable)
548{
a667386c 549 u32 f32_cntl, phase_quantum = 0;
cd06bf68
BG
550 int i;
551
a667386c
FK
552 if (amdgpu_sdma_phase_quantum) {
553 unsigned value = amdgpu_sdma_phase_quantum;
554 unsigned unit = 0;
555
556 while (value > (SDMA0_PHASE0_QUANTUM__VALUE_MASK >>
557 SDMA0_PHASE0_QUANTUM__VALUE__SHIFT)) {
558 value = (value + 1) >> 1;
559 unit++;
560 }
561 if (unit > (SDMA0_PHASE0_QUANTUM__UNIT_MASK >>
562 SDMA0_PHASE0_QUANTUM__UNIT__SHIFT)) {
563 value = (SDMA0_PHASE0_QUANTUM__VALUE_MASK >>
564 SDMA0_PHASE0_QUANTUM__VALUE__SHIFT);
565 unit = (SDMA0_PHASE0_QUANTUM__UNIT_MASK >>
566 SDMA0_PHASE0_QUANTUM__UNIT__SHIFT);
567 WARN_ONCE(1,
568 "clamping sdma_phase_quantum to %uK clock cycles\n",
569 value << unit);
570 }
571 phase_quantum =
572 value << SDMA0_PHASE0_QUANTUM__VALUE__SHIFT |
573 unit << SDMA0_PHASE0_QUANTUM__UNIT__SHIFT;
574 }
575
c113ea1c 576 for (i = 0; i < adev->sdma.num_instances; i++) {
cd06bf68 577 f32_cntl = RREG32(mmSDMA0_CNTL + sdma_offsets[i]);
4048f0f0 578 if (enable) {
cd06bf68
BG
579 f32_cntl = REG_SET_FIELD(f32_cntl, SDMA0_CNTL,
580 AUTO_CTXSW_ENABLE, 1);
4048f0f0 581 f32_cntl = REG_SET_FIELD(f32_cntl, SDMA0_CNTL,
582 ATC_L1_ENABLE, 1);
a667386c
FK
583 if (amdgpu_sdma_phase_quantum) {
584 WREG32(mmSDMA0_PHASE0_QUANTUM + sdma_offsets[i],
585 phase_quantum);
586 WREG32(mmSDMA0_PHASE1_QUANTUM + sdma_offsets[i],
587 phase_quantum);
588 }
4048f0f0 589 } else {
cd06bf68
BG
590 f32_cntl = REG_SET_FIELD(f32_cntl, SDMA0_CNTL,
591 AUTO_CTXSW_ENABLE, 0);
4048f0f0 592 f32_cntl = REG_SET_FIELD(f32_cntl, SDMA0_CNTL,
593 ATC_L1_ENABLE, 1);
594 }
595
cd06bf68
BG
596 WREG32(mmSDMA0_CNTL + sdma_offsets[i], f32_cntl);
597 }
598}
599
aaa36a97
AD
600/**
601 * sdma_v3_0_enable - stop the async dma engines
602 *
603 * @adev: amdgpu_device pointer
604 * @enable: enable/disable the DMA MEs.
605 *
606 * Halt or unhalt the async dma engines (VI).
607 */
608static void sdma_v3_0_enable(struct amdgpu_device *adev, bool enable)
609{
610 u32 f32_cntl;
611 int i;
612
004e29cc 613 if (!enable) {
aaa36a97
AD
614 sdma_v3_0_gfx_stop(adev);
615 sdma_v3_0_rlc_stop(adev);
616 }
617
c113ea1c 618 for (i = 0; i < adev->sdma.num_instances; i++) {
aaa36a97
AD
619 f32_cntl = RREG32(mmSDMA0_F32_CNTL + sdma_offsets[i]);
620 if (enable)
621 f32_cntl = REG_SET_FIELD(f32_cntl, SDMA0_F32_CNTL, HALT, 0);
622 else
623 f32_cntl = REG_SET_FIELD(f32_cntl, SDMA0_F32_CNTL, HALT, 1);
624 WREG32(mmSDMA0_F32_CNTL + sdma_offsets[i], f32_cntl);
625 }
626}
627
628/**
629 * sdma_v3_0_gfx_resume - setup and start the async dma engines
630 *
631 * @adev: amdgpu_device pointer
632 *
633 * Set up the gfx DMA ring buffers and enable them (VI).
634 * Returns 0 for success, error for failure.
635 */
636static int sdma_v3_0_gfx_resume(struct amdgpu_device *adev)
637{
638 struct amdgpu_ring *ring;
e33dac39 639 u32 rb_cntl, ib_cntl, wptr_poll_cntl;
aaa36a97
AD
640 u32 rb_bufsz;
641 u32 wb_offset;
642 u32 doorbell;
e33dac39 643 u64 wptr_gpu_addr;
aaa36a97
AD
644 int i, j, r;
645
c113ea1c
AD
646 for (i = 0; i < adev->sdma.num_instances; i++) {
647 ring = &adev->sdma.instance[i].ring;
f6bd7942 648 amdgpu_ring_clear_ring(ring);
aaa36a97
AD
649 wb_offset = (ring->rptr_offs * 4);
650
651 mutex_lock(&adev->srbm_mutex);
652 for (j = 0; j < 16; j++) {
653 vi_srbm_select(adev, 0, 0, 0, j);
654 /* SDMA GFX */
655 WREG32(mmSDMA0_GFX_VIRTUAL_ADDR + sdma_offsets[i], 0);
656 WREG32(mmSDMA0_GFX_APE1_CNTL + sdma_offsets[i], 0);
657 }
658 vi_srbm_select(adev, 0, 0, 0, 0);
659 mutex_unlock(&adev->srbm_mutex);
660
c458fe94
AD
661 WREG32(mmSDMA0_TILING_CONFIG + sdma_offsets[i],
662 adev->gfx.config.gb_addr_config & 0x70);
663
aaa36a97
AD
664 WREG32(mmSDMA0_SEM_WAIT_FAIL_TIMER_CNTL + sdma_offsets[i], 0);
665
666 /* Set ring buffer size in dwords */
667 rb_bufsz = order_base_2(ring->ring_size / 4);
668 rb_cntl = RREG32(mmSDMA0_GFX_RB_CNTL + sdma_offsets[i]);
669 rb_cntl = REG_SET_FIELD(rb_cntl, SDMA0_GFX_RB_CNTL, RB_SIZE, rb_bufsz);
670#ifdef __BIG_ENDIAN
671 rb_cntl = REG_SET_FIELD(rb_cntl, SDMA0_GFX_RB_CNTL, RB_SWAP_ENABLE, 1);
672 rb_cntl = REG_SET_FIELD(rb_cntl, SDMA0_GFX_RB_CNTL,
673 RPTR_WRITEBACK_SWAP_ENABLE, 1);
674#endif
675 WREG32(mmSDMA0_GFX_RB_CNTL + sdma_offsets[i], rb_cntl);
676
677 /* Initialize the ring buffer's read and write pointers */
78cb9083 678 ring->wptr = 0;
aaa36a97 679 WREG32(mmSDMA0_GFX_RB_RPTR + sdma_offsets[i], 0);
78cb9083 680 sdma_v3_0_ring_set_wptr(ring);
d72f7c06
ML
681 WREG32(mmSDMA0_GFX_IB_RPTR + sdma_offsets[i], 0);
682 WREG32(mmSDMA0_GFX_IB_OFFSET + sdma_offsets[i], 0);
aaa36a97
AD
683
684 /* set the wb address whether it's enabled or not */
685 WREG32(mmSDMA0_GFX_RB_RPTR_ADDR_HI + sdma_offsets[i],
686 upper_32_bits(adev->wb.gpu_addr + wb_offset) & 0xFFFFFFFF);
687 WREG32(mmSDMA0_GFX_RB_RPTR_ADDR_LO + sdma_offsets[i],
688 lower_32_bits(adev->wb.gpu_addr + wb_offset) & 0xFFFFFFFC);
689
690 rb_cntl = REG_SET_FIELD(rb_cntl, SDMA0_GFX_RB_CNTL, RPTR_WRITEBACK_ENABLE, 1);
691
692 WREG32(mmSDMA0_GFX_RB_BASE + sdma_offsets[i], ring->gpu_addr >> 8);
693 WREG32(mmSDMA0_GFX_RB_BASE_HI + sdma_offsets[i], ring->gpu_addr >> 40);
694
aaa36a97
AD
695 doorbell = RREG32(mmSDMA0_GFX_DOORBELL + sdma_offsets[i]);
696
697 if (ring->use_doorbell) {
698 doorbell = REG_SET_FIELD(doorbell, SDMA0_GFX_DOORBELL,
699 OFFSET, ring->doorbell_index);
700 doorbell = REG_SET_FIELD(doorbell, SDMA0_GFX_DOORBELL, ENABLE, 1);
701 } else {
702 doorbell = REG_SET_FIELD(doorbell, SDMA0_GFX_DOORBELL, ENABLE, 0);
703 }
704 WREG32(mmSDMA0_GFX_DOORBELL + sdma_offsets[i], doorbell);
705
e33dac39
XY
706 /* setup the wptr shadow polling */
707 wptr_gpu_addr = adev->wb.gpu_addr + (ring->wptr_offs * 4);
708
709 WREG32(mmSDMA0_GFX_RB_WPTR_POLL_ADDR_LO + sdma_offsets[i],
710 lower_32_bits(wptr_gpu_addr));
711 WREG32(mmSDMA0_GFX_RB_WPTR_POLL_ADDR_HI + sdma_offsets[i],
712 upper_32_bits(wptr_gpu_addr));
713 wptr_poll_cntl = RREG32(mmSDMA0_GFX_RB_WPTR_POLL_CNTL + sdma_offsets[i]);
2ffe31de
PD
714 if (ring->use_pollmem)
715 wptr_poll_cntl = REG_SET_FIELD(wptr_poll_cntl,
716 SDMA0_GFX_RB_WPTR_POLL_CNTL,
717 ENABLE, 1);
e33dac39 718 else
2ffe31de
PD
719 wptr_poll_cntl = REG_SET_FIELD(wptr_poll_cntl,
720 SDMA0_GFX_RB_WPTR_POLL_CNTL,
721 ENABLE, 0);
e33dac39
XY
722 WREG32(mmSDMA0_GFX_RB_WPTR_POLL_CNTL + sdma_offsets[i], wptr_poll_cntl);
723
aaa36a97
AD
724 /* enable DMA RB */
725 rb_cntl = REG_SET_FIELD(rb_cntl, SDMA0_GFX_RB_CNTL, RB_ENABLE, 1);
726 WREG32(mmSDMA0_GFX_RB_CNTL + sdma_offsets[i], rb_cntl);
727
728 ib_cntl = RREG32(mmSDMA0_GFX_IB_CNTL + sdma_offsets[i]);
729 ib_cntl = REG_SET_FIELD(ib_cntl, SDMA0_GFX_IB_CNTL, IB_ENABLE, 1);
730#ifdef __BIG_ENDIAN
731 ib_cntl = REG_SET_FIELD(ib_cntl, SDMA0_GFX_IB_CNTL, IB_SWAP_ENABLE, 1);
732#endif
733 /* enable DMA IBs */
734 WREG32(mmSDMA0_GFX_IB_CNTL + sdma_offsets[i], ib_cntl);
735
736 ring->ready = true;
505dfe76 737 }
aaa36a97 738
505dfe76
ML
739 /* unhalt the MEs */
740 sdma_v3_0_enable(adev, true);
741 /* enable sdma ring preemption */
742 sdma_v3_0_ctx_switch_enable(adev, true);
743
744 for (i = 0; i < adev->sdma.num_instances; i++) {
745 ring = &adev->sdma.instance[i].ring;
aaa36a97
AD
746 r = amdgpu_ring_test_ring(ring);
747 if (r) {
748 ring->ready = false;
749 return r;
750 }
751
752 if (adev->mman.buffer_funcs_ring == ring)
770d13b1 753 amdgpu_ttm_set_active_vram_size(adev, adev->gmc.real_vram_size);
aaa36a97
AD
754 }
755
756 return 0;
757}
758
759/**
760 * sdma_v3_0_rlc_resume - setup and start the async dma engines
761 *
762 * @adev: amdgpu_device pointer
763 *
764 * Set up the compute DMA queues and enable them (VI).
765 * Returns 0 for success, error for failure.
766 */
767static int sdma_v3_0_rlc_resume(struct amdgpu_device *adev)
768{
769 /* XXX todo */
770 return 0;
771}
772
773/**
774 * sdma_v3_0_load_microcode - load the sDMA ME ucode
775 *
776 * @adev: amdgpu_device pointer
777 *
778 * Loads the sDMA0/1 ucode.
779 * Returns 0 for success, -EINVAL if the ucode is not available.
780 */
781static int sdma_v3_0_load_microcode(struct amdgpu_device *adev)
782{
783 const struct sdma_firmware_header_v1_0 *hdr;
784 const __le32 *fw_data;
785 u32 fw_size;
786 int i, j;
787
aaa36a97
AD
788 /* halt the MEs */
789 sdma_v3_0_enable(adev, false);
790
c113ea1c
AD
791 for (i = 0; i < adev->sdma.num_instances; i++) {
792 if (!adev->sdma.instance[i].fw)
793 return -EINVAL;
794 hdr = (const struct sdma_firmware_header_v1_0 *)adev->sdma.instance[i].fw->data;
aaa36a97
AD
795 amdgpu_ucode_print_sdma_hdr(&hdr->header);
796 fw_size = le32_to_cpu(hdr->header.ucode_size_bytes) / 4;
aaa36a97 797 fw_data = (const __le32 *)
c113ea1c 798 (adev->sdma.instance[i].fw->data +
aaa36a97
AD
799 le32_to_cpu(hdr->header.ucode_array_offset_bytes));
800 WREG32(mmSDMA0_UCODE_ADDR + sdma_offsets[i], 0);
801 for (j = 0; j < fw_size; j++)
802 WREG32(mmSDMA0_UCODE_DATA + sdma_offsets[i], le32_to_cpup(fw_data++));
c113ea1c 803 WREG32(mmSDMA0_UCODE_ADDR + sdma_offsets[i], adev->sdma.instance[i].fw_version);
aaa36a97
AD
804 }
805
806 return 0;
807}
808
809/**
810 * sdma_v3_0_start - setup and start the async dma engines
811 *
812 * @adev: amdgpu_device pointer
813 *
814 * Set up the DMA engines and enable them (VI).
815 * Returns 0 for success, error for failure.
816 */
817static int sdma_v3_0_start(struct amdgpu_device *adev)
818{
790d84fd 819 int r;
aaa36a97 820
790d84fd
RZ
821 if (adev->firmware.load_type == AMDGPU_FW_LOAD_DIRECT) {
822 r = sdma_v3_0_load_microcode(adev);
823 if (r)
824 return r;
aaa36a97
AD
825 }
826
8a1115ff 827 /* disable sdma engine before programing it */
505dfe76
ML
828 sdma_v3_0_ctx_switch_enable(adev, false);
829 sdma_v3_0_enable(adev, false);
aaa36a97
AD
830
831 /* start the gfx rings and rlc compute queues */
832 r = sdma_v3_0_gfx_resume(adev);
833 if (r)
834 return r;
835 r = sdma_v3_0_rlc_resume(adev);
836 if (r)
837 return r;
838
839 return 0;
840}
841
842/**
843 * sdma_v3_0_ring_test_ring - simple async dma engine test
844 *
845 * @ring: amdgpu_ring structure holding ring information
846 *
847 * Test the DMA engine by writing using it to write an
848 * value to memory. (VI).
849 * Returns 0 for success, error for failure.
850 */
851static int sdma_v3_0_ring_test_ring(struct amdgpu_ring *ring)
852{
853 struct amdgpu_device *adev = ring->adev;
854 unsigned i;
855 unsigned index;
856 int r;
857 u32 tmp;
858 u64 gpu_addr;
859
131b4b36 860 r = amdgpu_device_wb_get(adev, &index);
aaa36a97
AD
861 if (r) {
862 dev_err(adev->dev, "(%d) failed to allocate wb slot\n", r);
863 return r;
864 }
865
866 gpu_addr = adev->wb.gpu_addr + (index * 4);
867 tmp = 0xCAFEDEAD;
868 adev->wb.wb[index] = cpu_to_le32(tmp);
869
a27de35c 870 r = amdgpu_ring_alloc(ring, 5);
aaa36a97
AD
871 if (r) {
872 DRM_ERROR("amdgpu: dma failed to lock ring %d (%d).\n", ring->idx, r);
131b4b36 873 amdgpu_device_wb_free(adev, index);
aaa36a97
AD
874 return r;
875 }
876
877 amdgpu_ring_write(ring, SDMA_PKT_HEADER_OP(SDMA_OP_WRITE) |
878 SDMA_PKT_HEADER_SUB_OP(SDMA_SUBOP_WRITE_LINEAR));
879 amdgpu_ring_write(ring, lower_32_bits(gpu_addr));
880 amdgpu_ring_write(ring, upper_32_bits(gpu_addr));
881 amdgpu_ring_write(ring, SDMA_PKT_WRITE_UNTILED_DW_3_COUNT(1));
882 amdgpu_ring_write(ring, 0xDEADBEEF);
a27de35c 883 amdgpu_ring_commit(ring);
aaa36a97
AD
884
885 for (i = 0; i < adev->usec_timeout; i++) {
886 tmp = le32_to_cpu(adev->wb.wb[index]);
887 if (tmp == 0xDEADBEEF)
888 break;
889 DRM_UDELAY(1);
890 }
891
892 if (i < adev->usec_timeout) {
9953b72f 893 DRM_DEBUG("ring test on %d succeeded in %d usecs\n", ring->idx, i);
aaa36a97
AD
894 } else {
895 DRM_ERROR("amdgpu: ring %d test failed (0x%08X)\n",
896 ring->idx, tmp);
897 r = -EINVAL;
898 }
131b4b36 899 amdgpu_device_wb_free(adev, index);
aaa36a97
AD
900
901 return r;
902}
903
904/**
905 * sdma_v3_0_ring_test_ib - test an IB on the DMA engine
906 *
907 * @ring: amdgpu_ring structure holding ring information
908 *
909 * Test a simple IB in the DMA ring (VI).
910 * Returns 0 on success, error on failure.
911 */
bbec97aa 912static int sdma_v3_0_ring_test_ib(struct amdgpu_ring *ring, long timeout)
aaa36a97
AD
913{
914 struct amdgpu_device *adev = ring->adev;
915 struct amdgpu_ib ib;
f54d1867 916 struct dma_fence *f = NULL;
aaa36a97 917 unsigned index;
aaa36a97
AD
918 u32 tmp = 0;
919 u64 gpu_addr;
bbec97aa 920 long r;
aaa36a97 921
131b4b36 922 r = amdgpu_device_wb_get(adev, &index);
aaa36a97 923 if (r) {
bbec97aa 924 dev_err(adev->dev, "(%ld) failed to allocate wb slot\n", r);
aaa36a97
AD
925 return r;
926 }
927
928 gpu_addr = adev->wb.gpu_addr + (index * 4);
929 tmp = 0xCAFEDEAD;
930 adev->wb.wb[index] = cpu_to_le32(tmp);
b203dd95 931 memset(&ib, 0, sizeof(ib));
b07c60c0 932 r = amdgpu_ib_get(adev, NULL, 256, &ib);
aaa36a97 933 if (r) {
bbec97aa 934 DRM_ERROR("amdgpu: failed to get ib (%ld).\n", r);
0011fdaa 935 goto err0;
aaa36a97
AD
936 }
937
938 ib.ptr[0] = SDMA_PKT_HEADER_OP(SDMA_OP_WRITE) |
939 SDMA_PKT_HEADER_SUB_OP(SDMA_SUBOP_WRITE_LINEAR);
940 ib.ptr[1] = lower_32_bits(gpu_addr);
941 ib.ptr[2] = upper_32_bits(gpu_addr);
942 ib.ptr[3] = SDMA_PKT_WRITE_UNTILED_DW_3_COUNT(1);
943 ib.ptr[4] = 0xDEADBEEF;
944 ib.ptr[5] = SDMA_PKT_NOP_HEADER_OP(SDMA_OP_NOP);
945 ib.ptr[6] = SDMA_PKT_NOP_HEADER_OP(SDMA_OP_NOP);
946 ib.ptr[7] = SDMA_PKT_NOP_HEADER_OP(SDMA_OP_NOP);
947 ib.length_dw = 8;
948
50ddc75e 949 r = amdgpu_ib_schedule(ring, 1, &ib, NULL, &f);
0011fdaa
CZ
950 if (r)
951 goto err1;
952
f54d1867 953 r = dma_fence_wait_timeout(f, false, timeout);
bbec97aa
CK
954 if (r == 0) {
955 DRM_ERROR("amdgpu: IB test timed out\n");
956 r = -ETIMEDOUT;
957 goto err1;
958 } else if (r < 0) {
959 DRM_ERROR("amdgpu: fence wait failed (%ld).\n", r);
0011fdaa 960 goto err1;
aaa36a97 961 }
6d44565d
CK
962 tmp = le32_to_cpu(adev->wb.wb[index]);
963 if (tmp == 0xDEADBEEF) {
9953b72f 964 DRM_DEBUG("ib test on ring %d succeeded\n", ring->idx);
bbec97aa 965 r = 0;
aaa36a97
AD
966 } else {
967 DRM_ERROR("amdgpu: ib test failed (0x%08X)\n", tmp);
968 r = -EINVAL;
969 }
0011fdaa 970err1:
cc55c45d 971 amdgpu_ib_free(adev, &ib, NULL);
f54d1867 972 dma_fence_put(f);
0011fdaa 973err0:
131b4b36 974 amdgpu_device_wb_free(adev, index);
aaa36a97
AD
975 return r;
976}
977
978/**
979 * sdma_v3_0_vm_copy_pte - update PTEs by copying them from the GART
980 *
981 * @ib: indirect buffer to fill with commands
982 * @pe: addr of the page entry
983 * @src: src addr to copy from
984 * @count: number of page entries to update
985 *
986 * Update PTEs by copying them from the GART using sDMA (CIK).
987 */
988static void sdma_v3_0_vm_copy_pte(struct amdgpu_ib *ib,
989 uint64_t pe, uint64_t src,
990 unsigned count)
991{
96105e53
CK
992 unsigned bytes = count * 8;
993
994 ib->ptr[ib->length_dw++] = SDMA_PKT_HEADER_OP(SDMA_OP_COPY) |
995 SDMA_PKT_HEADER_SUB_OP(SDMA_SUBOP_COPY_LINEAR);
996 ib->ptr[ib->length_dw++] = bytes;
997 ib->ptr[ib->length_dw++] = 0; /* src/dst endian swap */
998 ib->ptr[ib->length_dw++] = lower_32_bits(src);
999 ib->ptr[ib->length_dw++] = upper_32_bits(src);
1000 ib->ptr[ib->length_dw++] = lower_32_bits(pe);
1001 ib->ptr[ib->length_dw++] = upper_32_bits(pe);
aaa36a97
AD
1002}
1003
1004/**
1005 * sdma_v3_0_vm_write_pte - update PTEs by writing them manually
1006 *
1007 * @ib: indirect buffer to fill with commands
1008 * @pe: addr of the page entry
de9ea7bd 1009 * @value: dst addr to write into pe
aaa36a97
AD
1010 * @count: number of page entries to update
1011 * @incr: increase next addr by incr bytes
aaa36a97
AD
1012 *
1013 * Update PTEs by writing them manually using sDMA (CIK).
1014 */
de9ea7bd
CK
1015static void sdma_v3_0_vm_write_pte(struct amdgpu_ib *ib, uint64_t pe,
1016 uint64_t value, unsigned count,
1017 uint32_t incr)
aaa36a97 1018{
de9ea7bd
CK
1019 unsigned ndw = count * 2;
1020
1021 ib->ptr[ib->length_dw++] = SDMA_PKT_HEADER_OP(SDMA_OP_WRITE) |
6bf3f9c3 1022 SDMA_PKT_HEADER_SUB_OP(SDMA_SUBOP_WRITE_LINEAR);
de9ea7bd
CK
1023 ib->ptr[ib->length_dw++] = lower_32_bits(pe);
1024 ib->ptr[ib->length_dw++] = upper_32_bits(pe);
1025 ib->ptr[ib->length_dw++] = ndw;
4bc07289 1026 for (; ndw > 0; ndw -= 2) {
de9ea7bd
CK
1027 ib->ptr[ib->length_dw++] = lower_32_bits(value);
1028 ib->ptr[ib->length_dw++] = upper_32_bits(value);
1029 value += incr;
aaa36a97
AD
1030 }
1031}
1032
1033/**
1034 * sdma_v3_0_vm_set_pte_pde - update the page tables using sDMA
1035 *
1036 * @ib: indirect buffer to fill with commands
1037 * @pe: addr of the page entry
1038 * @addr: dst addr to write into pe
1039 * @count: number of page entries to update
1040 * @incr: increase next addr by incr bytes
1041 * @flags: access flags
1042 *
1043 * Update the page tables using sDMA (CIK).
1044 */
96105e53 1045static void sdma_v3_0_vm_set_pte_pde(struct amdgpu_ib *ib, uint64_t pe,
aaa36a97 1046 uint64_t addr, unsigned count,
6b777607 1047 uint32_t incr, uint64_t flags)
aaa36a97 1048{
96105e53
CK
1049 /* for physically contiguous pages (vram) */
1050 ib->ptr[ib->length_dw++] = SDMA_PKT_HEADER_OP(SDMA_OP_GEN_PTEPDE);
1051 ib->ptr[ib->length_dw++] = lower_32_bits(pe); /* dst addr */
1052 ib->ptr[ib->length_dw++] = upper_32_bits(pe);
b9be700e
JZ
1053 ib->ptr[ib->length_dw++] = lower_32_bits(flags); /* mask */
1054 ib->ptr[ib->length_dw++] = upper_32_bits(flags);
96105e53
CK
1055 ib->ptr[ib->length_dw++] = lower_32_bits(addr); /* value */
1056 ib->ptr[ib->length_dw++] = upper_32_bits(addr);
1057 ib->ptr[ib->length_dw++] = incr; /* increment size */
1058 ib->ptr[ib->length_dw++] = 0;
1059 ib->ptr[ib->length_dw++] = count; /* number of entries */
aaa36a97
AD
1060}
1061
1062/**
9e5d5309 1063 * sdma_v3_0_ring_pad_ib - pad the IB to the required number of dw
aaa36a97
AD
1064 *
1065 * @ib: indirect buffer to fill with padding
1066 *
1067 */
9e5d5309 1068static void sdma_v3_0_ring_pad_ib(struct amdgpu_ring *ring, struct amdgpu_ib *ib)
aaa36a97 1069{
9e5d5309 1070 struct amdgpu_sdma_instance *sdma = amdgpu_get_sdma_instance(ring);
ac01db3d
JZ
1071 u32 pad_count;
1072 int i;
1073
1074 pad_count = (8 - (ib->length_dw & 0x7)) % 8;
1075 for (i = 0; i < pad_count; i++)
1076 if (sdma && sdma->burst_nop && (i == 0))
1077 ib->ptr[ib->length_dw++] =
1078 SDMA_PKT_HEADER_OP(SDMA_OP_NOP) |
1079 SDMA_PKT_NOP_HEADER_COUNT(pad_count - 1);
1080 else
1081 ib->ptr[ib->length_dw++] =
1082 SDMA_PKT_HEADER_OP(SDMA_OP_NOP);
aaa36a97
AD
1083}
1084
1085/**
00b7c4ff 1086 * sdma_v3_0_ring_emit_pipeline_sync - sync the pipeline
aaa36a97
AD
1087 *
1088 * @ring: amdgpu_ring pointer
aaa36a97 1089 *
00b7c4ff 1090 * Make sure all previous operations are completed (CIK).
aaa36a97 1091 */
00b7c4ff 1092static void sdma_v3_0_ring_emit_pipeline_sync(struct amdgpu_ring *ring)
aaa36a97 1093{
5c55db83
CZ
1094 uint32_t seq = ring->fence_drv.sync_seq;
1095 uint64_t addr = ring->fence_drv.gpu_addr;
1096
1097 /* wait for idle */
1098 amdgpu_ring_write(ring, SDMA_PKT_HEADER_OP(SDMA_OP_POLL_REGMEM) |
1099 SDMA_PKT_POLL_REGMEM_HEADER_HDP_FLUSH(0) |
1100 SDMA_PKT_POLL_REGMEM_HEADER_FUNC(3) | /* equal */
1101 SDMA_PKT_POLL_REGMEM_HEADER_MEM_POLL(1));
1102 amdgpu_ring_write(ring, addr & 0xfffffffc);
1103 amdgpu_ring_write(ring, upper_32_bits(addr) & 0xffffffff);
1104 amdgpu_ring_write(ring, seq); /* reference */
1105 amdgpu_ring_write(ring, 0xfffffff); /* mask */
1106 amdgpu_ring_write(ring, SDMA_PKT_POLL_REGMEM_DW5_RETRY_COUNT(0xfff) |
1107 SDMA_PKT_POLL_REGMEM_DW5_INTERVAL(4)); /* retry count, poll interval */
00b7c4ff 1108}
5c55db83 1109
00b7c4ff
CK
1110/**
1111 * sdma_v3_0_ring_emit_vm_flush - cik vm flush using sDMA
1112 *
1113 * @ring: amdgpu_ring pointer
1114 * @vm: amdgpu_vm pointer
1115 *
1116 * Update the page table base and flush the VM TLB
1117 * using sDMA (VI).
1118 */
1119static void sdma_v3_0_ring_emit_vm_flush(struct amdgpu_ring *ring,
5a4633c4
CK
1120 unsigned vmid, unsigned pasid,
1121 uint64_t pd_addr)
00b7c4ff 1122{
5518625d 1123 amdgpu_gmc_emit_flush_gpu_tlb(ring, vmid, pasid, pd_addr);
aaa36a97
AD
1124
1125 /* wait for flush */
1126 amdgpu_ring_write(ring, SDMA_PKT_HEADER_OP(SDMA_OP_POLL_REGMEM) |
1127 SDMA_PKT_POLL_REGMEM_HEADER_HDP_FLUSH(0) |
1128 SDMA_PKT_POLL_REGMEM_HEADER_FUNC(0)); /* always */
1129 amdgpu_ring_write(ring, mmVM_INVALIDATE_REQUEST << 2);
1130 amdgpu_ring_write(ring, 0);
1131 amdgpu_ring_write(ring, 0); /* reference */
1132 amdgpu_ring_write(ring, 0); /* mask */
1133 amdgpu_ring_write(ring, SDMA_PKT_POLL_REGMEM_DW5_RETRY_COUNT(0xfff) |
1134 SDMA_PKT_POLL_REGMEM_DW5_INTERVAL(10)); /* retry count, poll interval */
1135}
1136
3d31d4cb
CK
1137static void sdma_v3_0_ring_emit_wreg(struct amdgpu_ring *ring,
1138 uint32_t reg, uint32_t val)
1139{
1140 amdgpu_ring_write(ring, SDMA_PKT_HEADER_OP(SDMA_OP_SRBM_WRITE) |
1141 SDMA_PKT_SRBM_WRITE_HEADER_BYTE_EN(0xf));
1142 amdgpu_ring_write(ring, reg);
1143 amdgpu_ring_write(ring, val);
1144}
1145
5fc3aeeb 1146static int sdma_v3_0_early_init(void *handle)
aaa36a97 1147{
5fc3aeeb 1148 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
1149
c113ea1c 1150 switch (adev->asic_type) {
bb16e3b6
SL
1151 case CHIP_STONEY:
1152 adev->sdma.num_instances = 1;
1153 break;
c113ea1c
AD
1154 default:
1155 adev->sdma.num_instances = SDMA_MAX_INSTANCE;
1156 break;
1157 }
1158
aaa36a97
AD
1159 sdma_v3_0_set_ring_funcs(adev);
1160 sdma_v3_0_set_buffer_funcs(adev);
1161 sdma_v3_0_set_vm_pte_funcs(adev);
1162 sdma_v3_0_set_irq_funcs(adev);
1163
1164 return 0;
1165}
1166
5fc3aeeb 1167static int sdma_v3_0_sw_init(void *handle)
aaa36a97
AD
1168{
1169 struct amdgpu_ring *ring;
c113ea1c 1170 int r, i;
5fc3aeeb 1171 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
aaa36a97
AD
1172
1173 /* SDMA trap event */
d766e6a3
AD
1174 r = amdgpu_irq_add_id(adev, AMDGPU_IH_CLIENTID_LEGACY, 224,
1175 &adev->sdma.trap_irq);
aaa36a97
AD
1176 if (r)
1177 return r;
1178
1179 /* SDMA Privileged inst */
d766e6a3
AD
1180 r = amdgpu_irq_add_id(adev, AMDGPU_IH_CLIENTID_LEGACY, 241,
1181 &adev->sdma.illegal_inst_irq);
aaa36a97
AD
1182 if (r)
1183 return r;
1184
1185 /* SDMA Privileged inst */
d766e6a3
AD
1186 r = amdgpu_irq_add_id(adev, AMDGPU_IH_CLIENTID_LEGACY, 247,
1187 &adev->sdma.illegal_inst_irq);
aaa36a97
AD
1188 if (r)
1189 return r;
1190
1191 r = sdma_v3_0_init_microcode(adev);
1192 if (r) {
1193 DRM_ERROR("Failed to load sdma firmware!\n");
1194 return r;
1195 }
1196
c113ea1c
AD
1197 for (i = 0; i < adev->sdma.num_instances; i++) {
1198 ring = &adev->sdma.instance[i].ring;
1199 ring->ring_obj = NULL;
2ffe31de
PD
1200 if (!amdgpu_sriov_vf(adev)) {
1201 ring->use_doorbell = true;
1202 ring->doorbell_index = (i == 0) ?
1203 AMDGPU_DOORBELL_sDMA_ENGINE0 : AMDGPU_DOORBELL_sDMA_ENGINE1;
1204 } else {
1205 ring->use_pollmem = true;
1206 }
c113ea1c
AD
1207
1208 sprintf(ring->name, "sdma%d", i);
b38d99c4 1209 r = amdgpu_ring_init(adev, ring, 1024,
c113ea1c
AD
1210 &adev->sdma.trap_irq,
1211 (i == 0) ?
21cd942e
CK
1212 AMDGPU_SDMA_IRQ_TRAP0 :
1213 AMDGPU_SDMA_IRQ_TRAP1);
c113ea1c
AD
1214 if (r)
1215 return r;
1216 }
aaa36a97
AD
1217
1218 return r;
1219}
1220
5fc3aeeb 1221static int sdma_v3_0_sw_fini(void *handle)
aaa36a97 1222{
5fc3aeeb 1223 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
c113ea1c 1224 int i;
5fc3aeeb 1225
c113ea1c
AD
1226 for (i = 0; i < adev->sdma.num_instances; i++)
1227 amdgpu_ring_fini(&adev->sdma.instance[i].ring);
aaa36a97 1228
14d83e78 1229 sdma_v3_0_free_microcode(adev);
aaa36a97
AD
1230 return 0;
1231}
1232
5fc3aeeb 1233static int sdma_v3_0_hw_init(void *handle)
aaa36a97
AD
1234{
1235 int r;
5fc3aeeb 1236 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
aaa36a97
AD
1237
1238 sdma_v3_0_init_golden_registers(adev);
1239
1240 r = sdma_v3_0_start(adev);
1241 if (r)
1242 return r;
1243
1244 return r;
1245}
1246
5fc3aeeb 1247static int sdma_v3_0_hw_fini(void *handle)
aaa36a97 1248{
5fc3aeeb 1249 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
1250
cd06bf68 1251 sdma_v3_0_ctx_switch_enable(adev, false);
aaa36a97
AD
1252 sdma_v3_0_enable(adev, false);
1253
1254 return 0;
1255}
1256
5fc3aeeb 1257static int sdma_v3_0_suspend(void *handle)
aaa36a97 1258{
5fc3aeeb 1259 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
aaa36a97
AD
1260
1261 return sdma_v3_0_hw_fini(adev);
1262}
1263
5fc3aeeb 1264static int sdma_v3_0_resume(void *handle)
aaa36a97 1265{
5fc3aeeb 1266 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
aaa36a97
AD
1267
1268 return sdma_v3_0_hw_init(adev);
1269}
1270
5fc3aeeb 1271static bool sdma_v3_0_is_idle(void *handle)
aaa36a97 1272{
5fc3aeeb 1273 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
aaa36a97
AD
1274 u32 tmp = RREG32(mmSRBM_STATUS2);
1275
1276 if (tmp & (SRBM_STATUS2__SDMA_BUSY_MASK |
1277 SRBM_STATUS2__SDMA1_BUSY_MASK))
1278 return false;
1279
1280 return true;
1281}
1282
5fc3aeeb 1283static int sdma_v3_0_wait_for_idle(void *handle)
aaa36a97
AD
1284{
1285 unsigned i;
1286 u32 tmp;
5fc3aeeb 1287 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
aaa36a97
AD
1288
1289 for (i = 0; i < adev->usec_timeout; i++) {
1290 tmp = RREG32(mmSRBM_STATUS2) & (SRBM_STATUS2__SDMA_BUSY_MASK |
1291 SRBM_STATUS2__SDMA1_BUSY_MASK);
1292
1293 if (!tmp)
1294 return 0;
1295 udelay(1);
1296 }
1297 return -ETIMEDOUT;
1298}
1299
da146d3b 1300static bool sdma_v3_0_check_soft_reset(void *handle)
aaa36a97 1301{
5fc3aeeb 1302 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
e702a680 1303 u32 srbm_soft_reset = 0;
aaa36a97
AD
1304 u32 tmp = RREG32(mmSRBM_STATUS2);
1305
e702a680
CZ
1306 if ((tmp & SRBM_STATUS2__SDMA_BUSY_MASK) ||
1307 (tmp & SRBM_STATUS2__SDMA1_BUSY_MASK)) {
aaa36a97 1308 srbm_soft_reset |= SRBM_SOFT_RESET__SOFT_RESET_SDMA_MASK;
aaa36a97
AD
1309 srbm_soft_reset |= SRBM_SOFT_RESET__SOFT_RESET_SDMA1_MASK;
1310 }
1311
e702a680 1312 if (srbm_soft_reset) {
e702a680 1313 adev->sdma.srbm_soft_reset = srbm_soft_reset;
da146d3b 1314 return true;
e702a680 1315 } else {
e702a680 1316 adev->sdma.srbm_soft_reset = 0;
da146d3b 1317 return false;
e702a680 1318 }
e702a680
CZ
1319}
1320
1321static int sdma_v3_0_pre_soft_reset(void *handle)
1322{
1323 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
1324 u32 srbm_soft_reset = 0;
1325
da146d3b 1326 if (!adev->sdma.srbm_soft_reset)
e702a680
CZ
1327 return 0;
1328
1329 srbm_soft_reset = adev->sdma.srbm_soft_reset;
1330
1331 if (REG_GET_FIELD(srbm_soft_reset, SRBM_SOFT_RESET, SOFT_RESET_SDMA) ||
1332 REG_GET_FIELD(srbm_soft_reset, SRBM_SOFT_RESET, SOFT_RESET_SDMA1)) {
1333 sdma_v3_0_ctx_switch_enable(adev, false);
1334 sdma_v3_0_enable(adev, false);
1335 }
1336
1337 return 0;
1338}
1339
1340static int sdma_v3_0_post_soft_reset(void *handle)
1341{
1342 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
1343 u32 srbm_soft_reset = 0;
1344
da146d3b 1345 if (!adev->sdma.srbm_soft_reset)
e702a680
CZ
1346 return 0;
1347
1348 srbm_soft_reset = adev->sdma.srbm_soft_reset;
1349
1350 if (REG_GET_FIELD(srbm_soft_reset, SRBM_SOFT_RESET, SOFT_RESET_SDMA) ||
1351 REG_GET_FIELD(srbm_soft_reset, SRBM_SOFT_RESET, SOFT_RESET_SDMA1)) {
1352 sdma_v3_0_gfx_resume(adev);
1353 sdma_v3_0_rlc_resume(adev);
1354 }
1355
1356 return 0;
1357}
1358
1359static int sdma_v3_0_soft_reset(void *handle)
1360{
1361 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
1362 u32 srbm_soft_reset = 0;
1363 u32 tmp;
1364
da146d3b 1365 if (!adev->sdma.srbm_soft_reset)
e702a680
CZ
1366 return 0;
1367
1368 srbm_soft_reset = adev->sdma.srbm_soft_reset;
1369
aaa36a97 1370 if (srbm_soft_reset) {
aaa36a97
AD
1371 tmp = RREG32(mmSRBM_SOFT_RESET);
1372 tmp |= srbm_soft_reset;
1373 dev_info(adev->dev, "SRBM_SOFT_RESET=0x%08X\n", tmp);
1374 WREG32(mmSRBM_SOFT_RESET, tmp);
1375 tmp = RREG32(mmSRBM_SOFT_RESET);
1376
1377 udelay(50);
1378
1379 tmp &= ~srbm_soft_reset;
1380 WREG32(mmSRBM_SOFT_RESET, tmp);
1381 tmp = RREG32(mmSRBM_SOFT_RESET);
1382
1383 /* Wait a little for things to settle down */
1384 udelay(50);
aaa36a97
AD
1385 }
1386
1387 return 0;
1388}
1389
1390static int sdma_v3_0_set_trap_irq_state(struct amdgpu_device *adev,
1391 struct amdgpu_irq_src *source,
1392 unsigned type,
1393 enum amdgpu_interrupt_state state)
1394{
1395 u32 sdma_cntl;
1396
1397 switch (type) {
1398 case AMDGPU_SDMA_IRQ_TRAP0:
1399 switch (state) {
1400 case AMDGPU_IRQ_STATE_DISABLE:
1401 sdma_cntl = RREG32(mmSDMA0_CNTL + SDMA0_REGISTER_OFFSET);
1402 sdma_cntl = REG_SET_FIELD(sdma_cntl, SDMA0_CNTL, TRAP_ENABLE, 0);
1403 WREG32(mmSDMA0_CNTL + SDMA0_REGISTER_OFFSET, sdma_cntl);
1404 break;
1405 case AMDGPU_IRQ_STATE_ENABLE:
1406 sdma_cntl = RREG32(mmSDMA0_CNTL + SDMA0_REGISTER_OFFSET);
1407 sdma_cntl = REG_SET_FIELD(sdma_cntl, SDMA0_CNTL, TRAP_ENABLE, 1);
1408 WREG32(mmSDMA0_CNTL + SDMA0_REGISTER_OFFSET, sdma_cntl);
1409 break;
1410 default:
1411 break;
1412 }
1413 break;
1414 case AMDGPU_SDMA_IRQ_TRAP1:
1415 switch (state) {
1416 case AMDGPU_IRQ_STATE_DISABLE:
1417 sdma_cntl = RREG32(mmSDMA0_CNTL + SDMA1_REGISTER_OFFSET);
1418 sdma_cntl = REG_SET_FIELD(sdma_cntl, SDMA0_CNTL, TRAP_ENABLE, 0);
1419 WREG32(mmSDMA0_CNTL + SDMA1_REGISTER_OFFSET, sdma_cntl);
1420 break;
1421 case AMDGPU_IRQ_STATE_ENABLE:
1422 sdma_cntl = RREG32(mmSDMA0_CNTL + SDMA1_REGISTER_OFFSET);
1423 sdma_cntl = REG_SET_FIELD(sdma_cntl, SDMA0_CNTL, TRAP_ENABLE, 1);
1424 WREG32(mmSDMA0_CNTL + SDMA1_REGISTER_OFFSET, sdma_cntl);
1425 break;
1426 default:
1427 break;
1428 }
1429 break;
1430 default:
1431 break;
1432 }
1433 return 0;
1434}
1435
1436static int sdma_v3_0_process_trap_irq(struct amdgpu_device *adev,
1437 struct amdgpu_irq_src *source,
1438 struct amdgpu_iv_entry *entry)
1439{
1440 u8 instance_id, queue_id;
1441
1442 instance_id = (entry->ring_id & 0x3) >> 0;
1443 queue_id = (entry->ring_id & 0xc) >> 2;
1444 DRM_DEBUG("IH: SDMA trap\n");
1445 switch (instance_id) {
1446 case 0:
1447 switch (queue_id) {
1448 case 0:
c113ea1c 1449 amdgpu_fence_process(&adev->sdma.instance[0].ring);
aaa36a97
AD
1450 break;
1451 case 1:
1452 /* XXX compute */
1453 break;
1454 case 2:
1455 /* XXX compute */
1456 break;
1457 }
1458 break;
1459 case 1:
1460 switch (queue_id) {
1461 case 0:
c113ea1c 1462 amdgpu_fence_process(&adev->sdma.instance[1].ring);
aaa36a97
AD
1463 break;
1464 case 1:
1465 /* XXX compute */
1466 break;
1467 case 2:
1468 /* XXX compute */
1469 break;
1470 }
1471 break;
1472 }
1473 return 0;
1474}
1475
1476static int sdma_v3_0_process_illegal_inst_irq(struct amdgpu_device *adev,
1477 struct amdgpu_irq_src *source,
1478 struct amdgpu_iv_entry *entry)
1479{
1480 DRM_ERROR("Illegal instruction in SDMA command stream\n");
1481 schedule_work(&adev->reset_work);
1482 return 0;
1483}
1484
ce22362b 1485static void sdma_v3_0_update_sdma_medium_grain_clock_gating(
3c997d24
EH
1486 struct amdgpu_device *adev,
1487 bool enable)
1488{
1489 uint32_t temp, data;
ce22362b 1490 int i;
3c997d24 1491
e08d53cb 1492 if (enable && (adev->cg_flags & AMD_CG_SUPPORT_SDMA_MGCG)) {
ce22362b
AD
1493 for (i = 0; i < adev->sdma.num_instances; i++) {
1494 temp = data = RREG32(mmSDMA0_CLK_CTRL + sdma_offsets[i]);
1495 data &= ~(SDMA0_CLK_CTRL__SOFT_OVERRIDE7_MASK |
1496 SDMA0_CLK_CTRL__SOFT_OVERRIDE6_MASK |
1497 SDMA0_CLK_CTRL__SOFT_OVERRIDE5_MASK |
1498 SDMA0_CLK_CTRL__SOFT_OVERRIDE4_MASK |
1499 SDMA0_CLK_CTRL__SOFT_OVERRIDE3_MASK |
1500 SDMA0_CLK_CTRL__SOFT_OVERRIDE2_MASK |
1501 SDMA0_CLK_CTRL__SOFT_OVERRIDE1_MASK |
1502 SDMA0_CLK_CTRL__SOFT_OVERRIDE0_MASK);
1503 if (data != temp)
1504 WREG32(mmSDMA0_CLK_CTRL + sdma_offsets[i], data);
1505 }
3c997d24 1506 } else {
ce22362b
AD
1507 for (i = 0; i < adev->sdma.num_instances; i++) {
1508 temp = data = RREG32(mmSDMA0_CLK_CTRL + sdma_offsets[i]);
1509 data |= SDMA0_CLK_CTRL__SOFT_OVERRIDE7_MASK |
3c997d24
EH
1510 SDMA0_CLK_CTRL__SOFT_OVERRIDE6_MASK |
1511 SDMA0_CLK_CTRL__SOFT_OVERRIDE5_MASK |
1512 SDMA0_CLK_CTRL__SOFT_OVERRIDE4_MASK |
1513 SDMA0_CLK_CTRL__SOFT_OVERRIDE3_MASK |
1514 SDMA0_CLK_CTRL__SOFT_OVERRIDE2_MASK |
1515 SDMA0_CLK_CTRL__SOFT_OVERRIDE1_MASK |
1516 SDMA0_CLK_CTRL__SOFT_OVERRIDE0_MASK;
1517
ce22362b
AD
1518 if (data != temp)
1519 WREG32(mmSDMA0_CLK_CTRL + sdma_offsets[i], data);
1520 }
3c997d24
EH
1521 }
1522}
1523
ce22362b 1524static void sdma_v3_0_update_sdma_medium_grain_light_sleep(
3c997d24
EH
1525 struct amdgpu_device *adev,
1526 bool enable)
1527{
1528 uint32_t temp, data;
ce22362b 1529 int i;
3c997d24 1530
e08d53cb 1531 if (enable && (adev->cg_flags & AMD_CG_SUPPORT_SDMA_LS)) {
ce22362b
AD
1532 for (i = 0; i < adev->sdma.num_instances; i++) {
1533 temp = data = RREG32(mmSDMA0_POWER_CNTL + sdma_offsets[i]);
1534 data |= SDMA0_POWER_CNTL__MEM_POWER_OVERRIDE_MASK;
3c997d24 1535
ce22362b
AD
1536 if (temp != data)
1537 WREG32(mmSDMA0_POWER_CNTL + sdma_offsets[i], data);
1538 }
3c997d24 1539 } else {
ce22362b
AD
1540 for (i = 0; i < adev->sdma.num_instances; i++) {
1541 temp = data = RREG32(mmSDMA0_POWER_CNTL + sdma_offsets[i]);
1542 data &= ~SDMA0_POWER_CNTL__MEM_POWER_OVERRIDE_MASK;
3c997d24 1543
ce22362b
AD
1544 if (temp != data)
1545 WREG32(mmSDMA0_POWER_CNTL + sdma_offsets[i], data);
1546 }
3c997d24
EH
1547 }
1548}
1549
5fc3aeeb 1550static int sdma_v3_0_set_clockgating_state(void *handle,
1551 enum amd_clockgating_state state)
aaa36a97 1552{
3c997d24
EH
1553 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
1554
ce137c04
ML
1555 if (amdgpu_sriov_vf(adev))
1556 return 0;
1557
3c997d24
EH
1558 switch (adev->asic_type) {
1559 case CHIP_FIJI:
ce22362b
AD
1560 case CHIP_CARRIZO:
1561 case CHIP_STONEY:
1562 sdma_v3_0_update_sdma_medium_grain_clock_gating(adev,
7e913664 1563 state == AMD_CG_STATE_GATE);
ce22362b 1564 sdma_v3_0_update_sdma_medium_grain_light_sleep(adev,
7e913664 1565 state == AMD_CG_STATE_GATE);
3c997d24
EH
1566 break;
1567 default:
1568 break;
1569 }
aaa36a97
AD
1570 return 0;
1571}
1572
5fc3aeeb 1573static int sdma_v3_0_set_powergating_state(void *handle,
1574 enum amd_powergating_state state)
aaa36a97
AD
1575{
1576 return 0;
1577}
1578
41c360f6
HR
1579static void sdma_v3_0_get_clockgating_state(void *handle, u32 *flags)
1580{
1581 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
1582 int data;
1583
ce137c04
ML
1584 if (amdgpu_sriov_vf(adev))
1585 *flags = 0;
1586
41c360f6
HR
1587 /* AMD_CG_SUPPORT_SDMA_MGCG */
1588 data = RREG32(mmSDMA0_CLK_CTRL + sdma_offsets[0]);
1589 if (!(data & SDMA0_CLK_CTRL__SOFT_OVERRIDE0_MASK))
1590 *flags |= AMD_CG_SUPPORT_SDMA_MGCG;
1591
1592 /* AMD_CG_SUPPORT_SDMA_LS */
1593 data = RREG32(mmSDMA0_POWER_CNTL + sdma_offsets[0]);
1594 if (data & SDMA0_POWER_CNTL__MEM_POWER_OVERRIDE_MASK)
1595 *flags |= AMD_CG_SUPPORT_SDMA_LS;
1596}
1597
a1255107 1598static const struct amd_ip_funcs sdma_v3_0_ip_funcs = {
88a907d6 1599 .name = "sdma_v3_0",
aaa36a97
AD
1600 .early_init = sdma_v3_0_early_init,
1601 .late_init = NULL,
1602 .sw_init = sdma_v3_0_sw_init,
1603 .sw_fini = sdma_v3_0_sw_fini,
1604 .hw_init = sdma_v3_0_hw_init,
1605 .hw_fini = sdma_v3_0_hw_fini,
1606 .suspend = sdma_v3_0_suspend,
1607 .resume = sdma_v3_0_resume,
1608 .is_idle = sdma_v3_0_is_idle,
1609 .wait_for_idle = sdma_v3_0_wait_for_idle,
e702a680
CZ
1610 .check_soft_reset = sdma_v3_0_check_soft_reset,
1611 .pre_soft_reset = sdma_v3_0_pre_soft_reset,
1612 .post_soft_reset = sdma_v3_0_post_soft_reset,
aaa36a97 1613 .soft_reset = sdma_v3_0_soft_reset,
aaa36a97
AD
1614 .set_clockgating_state = sdma_v3_0_set_clockgating_state,
1615 .set_powergating_state = sdma_v3_0_set_powergating_state,
41c360f6 1616 .get_clockgating_state = sdma_v3_0_get_clockgating_state,
aaa36a97
AD
1617};
1618
aaa36a97 1619static const struct amdgpu_ring_funcs sdma_v3_0_ring_funcs = {
21cd942e 1620 .type = AMDGPU_RING_TYPE_SDMA,
79887142
CK
1621 .align_mask = 0xf,
1622 .nop = SDMA_PKT_NOP_HEADER_OP(SDMA_OP_NOP),
536fbf94 1623 .support_64bit_ptrs = false,
aaa36a97
AD
1624 .get_rptr = sdma_v3_0_ring_get_rptr,
1625 .get_wptr = sdma_v3_0_ring_get_wptr,
1626 .set_wptr = sdma_v3_0_ring_set_wptr,
e12f3d7a
CK
1627 .emit_frame_size =
1628 6 + /* sdma_v3_0_ring_emit_hdp_flush */
2ee150cd 1629 3 + /* hdp invalidate */
e12f3d7a
CK
1630 6 + /* sdma_v3_0_ring_emit_pipeline_sync */
1631 12 + /* sdma_v3_0_ring_emit_vm_flush */
1632 10 + 10 + 10, /* sdma_v3_0_ring_emit_fence x3 for user fence, vm fence */
1633 .emit_ib_size = 7 + 6, /* sdma_v3_0_ring_emit_ib */
aaa36a97
AD
1634 .emit_ib = sdma_v3_0_ring_emit_ib,
1635 .emit_fence = sdma_v3_0_ring_emit_fence,
00b7c4ff 1636 .emit_pipeline_sync = sdma_v3_0_ring_emit_pipeline_sync,
aaa36a97 1637 .emit_vm_flush = sdma_v3_0_ring_emit_vm_flush,
d2edb07b 1638 .emit_hdp_flush = sdma_v3_0_ring_emit_hdp_flush,
aaa36a97
AD
1639 .test_ring = sdma_v3_0_ring_test_ring,
1640 .test_ib = sdma_v3_0_ring_test_ib,
ac01db3d 1641 .insert_nop = sdma_v3_0_ring_insert_nop,
9e5d5309 1642 .pad_ib = sdma_v3_0_ring_pad_ib,
3d31d4cb 1643 .emit_wreg = sdma_v3_0_ring_emit_wreg,
aaa36a97
AD
1644};
1645
1646static void sdma_v3_0_set_ring_funcs(struct amdgpu_device *adev)
1647{
c113ea1c
AD
1648 int i;
1649
1650 for (i = 0; i < adev->sdma.num_instances; i++)
1651 adev->sdma.instance[i].ring.funcs = &sdma_v3_0_ring_funcs;
aaa36a97
AD
1652}
1653
1654static const struct amdgpu_irq_src_funcs sdma_v3_0_trap_irq_funcs = {
1655 .set = sdma_v3_0_set_trap_irq_state,
1656 .process = sdma_v3_0_process_trap_irq,
1657};
1658
1659static const struct amdgpu_irq_src_funcs sdma_v3_0_illegal_inst_irq_funcs = {
1660 .process = sdma_v3_0_process_illegal_inst_irq,
1661};
1662
1663static void sdma_v3_0_set_irq_funcs(struct amdgpu_device *adev)
1664{
c113ea1c
AD
1665 adev->sdma.trap_irq.num_types = AMDGPU_SDMA_IRQ_LAST;
1666 adev->sdma.trap_irq.funcs = &sdma_v3_0_trap_irq_funcs;
1667 adev->sdma.illegal_inst_irq.funcs = &sdma_v3_0_illegal_inst_irq_funcs;
aaa36a97
AD
1668}
1669
1670/**
1671 * sdma_v3_0_emit_copy_buffer - copy buffer using the sDMA engine
1672 *
1673 * @ring: amdgpu_ring structure holding ring information
1674 * @src_offset: src GPU address
1675 * @dst_offset: dst GPU address
1676 * @byte_count: number of bytes to xfer
1677 *
1678 * Copy GPU buffers using the DMA engine (VI).
1679 * Used by the amdgpu ttm implementation to move pages if
1680 * registered as the asic copy callback.
1681 */
c7ae72c0 1682static void sdma_v3_0_emit_copy_buffer(struct amdgpu_ib *ib,
aaa36a97
AD
1683 uint64_t src_offset,
1684 uint64_t dst_offset,
1685 uint32_t byte_count)
1686{
c7ae72c0
CZ
1687 ib->ptr[ib->length_dw++] = SDMA_PKT_HEADER_OP(SDMA_OP_COPY) |
1688 SDMA_PKT_HEADER_SUB_OP(SDMA_SUBOP_COPY_LINEAR);
1689 ib->ptr[ib->length_dw++] = byte_count;
1690 ib->ptr[ib->length_dw++] = 0; /* src/dst endian swap */
1691 ib->ptr[ib->length_dw++] = lower_32_bits(src_offset);
1692 ib->ptr[ib->length_dw++] = upper_32_bits(src_offset);
1693 ib->ptr[ib->length_dw++] = lower_32_bits(dst_offset);
1694 ib->ptr[ib->length_dw++] = upper_32_bits(dst_offset);
aaa36a97
AD
1695}
1696
1697/**
1698 * sdma_v3_0_emit_fill_buffer - fill buffer using the sDMA engine
1699 *
1700 * @ring: amdgpu_ring structure holding ring information
1701 * @src_data: value to write to buffer
1702 * @dst_offset: dst GPU address
1703 * @byte_count: number of bytes to xfer
1704 *
1705 * Fill GPU buffers using the DMA engine (VI).
1706 */
6e7a3840 1707static void sdma_v3_0_emit_fill_buffer(struct amdgpu_ib *ib,
aaa36a97
AD
1708 uint32_t src_data,
1709 uint64_t dst_offset,
1710 uint32_t byte_count)
1711{
6e7a3840
CZ
1712 ib->ptr[ib->length_dw++] = SDMA_PKT_HEADER_OP(SDMA_OP_CONST_FILL);
1713 ib->ptr[ib->length_dw++] = lower_32_bits(dst_offset);
1714 ib->ptr[ib->length_dw++] = upper_32_bits(dst_offset);
1715 ib->ptr[ib->length_dw++] = src_data;
1716 ib->ptr[ib->length_dw++] = byte_count;
aaa36a97
AD
1717}
1718
1719static const struct amdgpu_buffer_funcs sdma_v3_0_buffer_funcs = {
dfe5c2b7 1720 .copy_max_bytes = 0x3fffe0, /* not 0x3fffff due to HW limitation */
aaa36a97
AD
1721 .copy_num_dw = 7,
1722 .emit_copy_buffer = sdma_v3_0_emit_copy_buffer,
1723
dfe5c2b7 1724 .fill_max_bytes = 0x3fffe0, /* not 0x3fffff due to HW limitation */
aaa36a97
AD
1725 .fill_num_dw = 5,
1726 .emit_fill_buffer = sdma_v3_0_emit_fill_buffer,
1727};
1728
1729static void sdma_v3_0_set_buffer_funcs(struct amdgpu_device *adev)
1730{
1731 if (adev->mman.buffer_funcs == NULL) {
1732 adev->mman.buffer_funcs = &sdma_v3_0_buffer_funcs;
c113ea1c 1733 adev->mman.buffer_funcs_ring = &adev->sdma.instance[0].ring;
aaa36a97
AD
1734 }
1735}
1736
1737static const struct amdgpu_vm_pte_funcs sdma_v3_0_vm_pte_funcs = {
e6d92197 1738 .copy_pte_num_dw = 7,
aaa36a97 1739 .copy_pte = sdma_v3_0_vm_copy_pte,
e6d92197 1740
aaa36a97
AD
1741 .write_pte = sdma_v3_0_vm_write_pte,
1742 .set_pte_pde = sdma_v3_0_vm_set_pte_pde,
aaa36a97
AD
1743};
1744
1745static void sdma_v3_0_set_vm_pte_funcs(struct amdgpu_device *adev)
1746{
2d55e45a
CK
1747 unsigned i;
1748
aaa36a97
AD
1749 if (adev->vm_manager.vm_pte_funcs == NULL) {
1750 adev->vm_manager.vm_pte_funcs = &sdma_v3_0_vm_pte_funcs;
2d55e45a
CK
1751 for (i = 0; i < adev->sdma.num_instances; i++)
1752 adev->vm_manager.vm_pte_rings[i] =
1753 &adev->sdma.instance[i].ring;
1754
1755 adev->vm_manager.vm_pte_num_rings = adev->sdma.num_instances;
aaa36a97
AD
1756 }
1757}
a1255107
AD
1758
1759const struct amdgpu_ip_block_version sdma_v3_0_ip_block =
1760{
1761 .type = AMD_IP_BLOCK_TYPE_SDMA,
1762 .major = 3,
1763 .minor = 0,
1764 .rev = 0,
1765 .funcs = &sdma_v3_0_ip_funcs,
1766};
1767
1768const struct amdgpu_ip_block_version sdma_v3_1_ip_block =
1769{
1770 .type = AMD_IP_BLOCK_TYPE_SDMA,
1771 .major = 3,
1772 .minor = 1,
1773 .rev = 0,
1774 .funcs = &sdma_v3_0_ip_funcs,
1775};