]> git.proxmox.com Git - mirror_ubuntu-bionic-kernel.git/blame - drivers/gpu/drm/amd/display/dc/dc.h
drm/amd/display: plumbing to allow easy print of HW state for DTN
[mirror_ubuntu-bionic-kernel.git] / drivers / gpu / drm / amd / display / dc / dc.h
CommitLineData
4562236b
HW
1/*
2 * Copyright 2012-14 Advanced Micro Devices, Inc.
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice shall be included in
12 * all copies or substantial portions of the Software.
13 *
14 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
17 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
18 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
19 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
20 * OTHER DEALINGS IN THE SOFTWARE.
21 *
22 * Authors: AMD
23 *
24 */
25
26#ifndef DC_INTERFACE_H_
27#define DC_INTERFACE_H_
28
29#include "dc_types.h"
4562236b
HW
30#include "grph_object_defs.h"
31#include "logger_types.h"
32#include "gpio_types.h"
33#include "link_service_types.h"
34
091a97e5 35#define MAX_SURFACES 3
ab2541b6 36#define MAX_STREAMS 6
4562236b
HW
37#define MAX_SINKS_PER_LINK 4
38
39/*******************************************************************************
40 * Display Core Interfaces
41 ******************************************************************************/
42
43struct dc_caps {
ab2541b6 44 uint32_t max_streams;
4562236b
HW
45 uint32_t max_links;
46 uint32_t max_audios;
47 uint32_t max_slave_planes;
d4e13b0d 48 uint32_t max_surfaces;
4562236b
HW
49 uint32_t max_downscale_ratio;
50 uint32_t i2c_speed_in_khz;
a37656b9
TC
51
52 unsigned int max_cursor_size;
4562236b
HW
53};
54
55
56struct dc_dcc_surface_param {
4562236b 57 struct dc_size surface_size;
ebf055f9 58 enum surface_pixel_format format;
2c8ad2d5 59 enum swizzle_mode_values swizzle_mode;
4562236b
HW
60 enum dc_scan_direction scan;
61};
62
63struct dc_dcc_setting {
64 unsigned int max_compressed_blk_size;
65 unsigned int max_uncompressed_blk_size;
66 bool independent_64b_blks;
67};
68
69struct dc_surface_dcc_cap {
4562236b
HW
70 union {
71 struct {
72 struct dc_dcc_setting rgb;
73 } grph;
74
75 struct {
76 struct dc_dcc_setting luma;
77 struct dc_dcc_setting chroma;
78 } video;
79 };
ebf055f9
AK
80
81 bool capable;
82 bool const_color_support;
4562236b
HW
83};
84
94267b3d
ST
85struct dc_static_screen_events {
86 bool cursor_update;
87 bool surface_update;
88 bool overlay_update;
89};
90
4562236b
HW
91/* Forward declaration*/
92struct dc;
93struct dc_surface;
94struct validate_context;
95
96struct dc_cap_funcs {
ff5ef992
AD
97#if defined(CONFIG_DRM_AMD_DC_DCN1_0)
98 bool (*get_dcc_compression_cap)(const struct dc *dc,
99 const struct dc_dcc_surface_param *input,
100 struct dc_surface_dcc_cap *output);
101#else
4562236b 102 int i;
ff5ef992 103#endif
4562236b
HW
104};
105
106struct dc_stream_funcs {
107 bool (*adjust_vmin_vmax)(struct dc *dc,
108 const struct dc_stream **stream,
109 int num_streams,
110 int vmin,
111 int vmax);
72ada5f7
EC
112 bool (*get_crtc_position)(struct dc *dc,
113 const struct dc_stream **stream,
114 int num_streams,
115 unsigned int *v_pos,
116 unsigned int *nom_v_pos);
117
4562236b 118 bool (*set_gamut_remap)(struct dc *dc,
f46661dd 119 const struct dc_stream *stream);
94267b3d 120
abe07e80
YHL
121 bool (*program_csc_matrix)(struct dc *dc,
122 const struct dc_stream *stream);
123
94267b3d
ST
124 void (*set_static_screen_events)(struct dc *dc,
125 const struct dc_stream **stream,
126 int num_streams,
127 const struct dc_static_screen_events *events);
529cad0f
DW
128
129 void (*set_dither_option)(const struct dc_stream *stream,
130 enum dc_dither_option option);
4562236b
HW
131};
132
133struct link_training_settings;
134
135struct dc_link_funcs {
136 void (*set_drive_settings)(struct dc *dc,
bf5cda33
HW
137 struct link_training_settings *lt_settings,
138 const struct dc_link *link);
4562236b
HW
139 void (*perform_link_training)(struct dc *dc,
140 struct dc_link_settings *link_setting,
141 bool skip_video_pattern);
142 void (*set_preferred_link_settings)(struct dc *dc,
88639168
ZF
143 struct dc_link_settings *link_setting,
144 const struct dc_link *link);
4562236b
HW
145 void (*enable_hpd)(const struct dc_link *link);
146 void (*disable_hpd)(const struct dc_link *link);
147 void (*set_test_pattern)(
148 const struct dc_link *link,
149 enum dp_test_pattern test_pattern,
150 const struct link_training_settings *p_link_settings,
151 const unsigned char *p_custom_pattern,
152 unsigned int cust_pattern_size);
153};
154
155/* Structure to hold configuration flags set by dm at dc creation. */
156struct dc_config {
157 bool gpu_vm_support;
158 bool disable_disp_pll_sharing;
159};
160
161struct dc_debug {
162 bool surface_visual_confirm;
163 bool max_disp_clk;
4562236b 164 bool surface_trace;
9474980a 165 bool timing_trace;
c9742685 166 bool clock_trace;
4562236b
HW
167 bool validation_trace;
168 bool disable_stutter;
169 bool disable_dcc;
170 bool disable_dfs_bypass;
ff5ef992
AD
171#if defined(CONFIG_DRM_AMD_DC_DCN1_0)
172 bool disable_dpp_power_gate;
173 bool disable_hubp_power_gate;
174 bool disable_pplib_wm_range;
175 bool use_dml_wm;
90f095c1 176 bool disable_pipe_split;
139cb65c
DL
177 int sr_exit_time_dpm0_ns;
178 int sr_enter_plus_exit_time_dpm0_ns;
ff5ef992
AD
179 int sr_exit_time_ns;
180 int sr_enter_plus_exit_time_ns;
181 int urgent_latency_ns;
182 int percent_of_ideal_drambw;
183 int dram_clock_change_latency_ns;
e73b59b7 184 int always_scale;
ff5ef992 185#endif
2c8ad2d5 186 bool disable_pplib_clock_request;
4562236b 187 bool disable_clock_gate;
aa66df58 188 bool disable_dmcu;
29eba8e8 189 bool disable_psr;
70814f6f 190 bool force_abm_enable;
4562236b
HW
191};
192
193struct dc {
194 struct dc_caps caps;
195 struct dc_cap_funcs cap_funcs;
196 struct dc_stream_funcs stream_funcs;
197 struct dc_link_funcs link_funcs;
198 struct dc_config config;
199 struct dc_debug debug;
200};
201
2c8ad2d5
AD
202enum frame_buffer_mode {
203 FRAME_BUFFER_MODE_LOCAL_ONLY = 0,
204 FRAME_BUFFER_MODE_ZFB_ONLY,
205 FRAME_BUFFER_MODE_MIXED_ZFB_AND_LOCAL,
206} ;
207
208struct dchub_init_data {
2c8ad2d5
AD
209 int64_t zfb_phys_addr_base;
210 int64_t zfb_mc_base_addr;
211 uint64_t zfb_size_in_byte;
212 enum frame_buffer_mode fb_mode;
ebf055f9
AK
213 bool dchub_initialzied;
214 bool dchub_info_valid;
2c8ad2d5 215};
2c8ad2d5 216
4562236b
HW
217struct dc_init_data {
218 struct hw_asic_id asic_id;
219 void *driver; /* ctx */
220 struct cgs_device *cgs_device;
221
222 int num_virtual_links;
223 /*
224 * If 'vbios_override' not NULL, it will be called instead
225 * of the real VBIOS. Intended use is Diagnostics on FPGA.
226 */
227 struct dc_bios *vbios_override;
228 enum dce_environment dce_environment;
229
230 struct dc_config flags;
231};
232
233struct dc *dc_create(const struct dc_init_data *init_params);
234
235void dc_destroy(struct dc **dc);
236
2c8ad2d5 237bool dc_init_dchub(struct dc *dc, struct dchub_init_data *dh_data);
2c8ad2d5 238
6d244be8
TC
239void dc_log_hw_state(struct dc *dc);
240
4562236b
HW
241/*******************************************************************************
242 * Surface Interfaces
243 ******************************************************************************/
244
245enum {
fb735a9f 246 TRANSFER_FUNC_POINTS = 1025
4562236b
HW
247};
248
1646a6fe 249struct dc_hdr_static_metadata {
1646a6fe
AW
250 /* display chromaticities and white point in units of 0.00001 */
251 unsigned int chromaticity_green_x;
252 unsigned int chromaticity_green_y;
253 unsigned int chromaticity_blue_x;
254 unsigned int chromaticity_blue_y;
255 unsigned int chromaticity_red_x;
256 unsigned int chromaticity_red_y;
257 unsigned int chromaticity_white_point_x;
258 unsigned int chromaticity_white_point_y;
259
260 uint32_t min_luminance;
261 uint32_t max_luminance;
262 uint32_t maximum_content_light_level;
263 uint32_t maximum_frame_average_light_level;
ebf055f9
AK
264
265 bool hdr_supported;
266 bool is_hdr;
1646a6fe
AW
267};
268
fb735a9f
AK
269enum dc_transfer_func_type {
270 TF_TYPE_PREDEFINED,
271 TF_TYPE_DISTRIBUTED_POINTS,
7950f0f9 272 TF_TYPE_BYPASS
fb735a9f
AK
273};
274
275struct dc_transfer_func_distributed_points {
fcd2f4bf
AZ
276 struct fixed31_32 red[TRANSFER_FUNC_POINTS];
277 struct fixed31_32 green[TRANSFER_FUNC_POINTS];
278 struct fixed31_32 blue[TRANSFER_FUNC_POINTS];
279
fb735a9f 280 uint16_t end_exponent;
fcd2f4bf
AZ
281 uint16_t x_point_at_y1_red;
282 uint16_t x_point_at_y1_green;
283 uint16_t x_point_at_y1_blue;
fb735a9f
AK
284};
285
286enum dc_transfer_func_predefined {
287 TRANSFER_FUNCTION_SRGB,
288 TRANSFER_FUNCTION_BT709,
90e508ba 289 TRANSFER_FUNCTION_PQ,
fb735a9f
AK
290 TRANSFER_FUNCTION_LINEAR,
291};
292
293struct dc_transfer_func {
ebf055f9 294 struct dc_transfer_func_distributed_points tf_pts;
fb735a9f
AK
295 enum dc_transfer_func_type type;
296 enum dc_transfer_func_predefined tf;
7b0c470f
LSL
297 struct dc_context *ctx;
298 int ref_count;
fb735a9f
AK
299};
300
4562236b 301struct dc_surface {
4562236b
HW
302 struct dc_plane_address address;
303
304 struct scaling_taps scaling_quality;
305 struct rect src_rect;
306 struct rect dst_rect;
307 struct rect clip_rect;
308
309 union plane_size plane_size;
310 union dc_tiling_info tiling_info;
ebf055f9 311
4562236b 312 struct dc_plane_dcc_param dcc;
ebf055f9
AK
313 struct dc_hdr_static_metadata hdr_static_ctx;
314
315 const struct dc_gamma *gamma_correction;
7b0c470f 316 struct dc_transfer_func *in_transfer_func;
4562236b 317
ebf055f9 318 enum dc_color_space color_space;
4562236b
HW
319 enum surface_pixel_format format;
320 enum dc_rotation_angle rotation;
4562236b
HW
321 enum plane_stereo_format stereo_format;
322
ebf055f9
AK
323 bool per_pixel_alpha;
324 bool visible;
325 bool flip_immediate;
326 bool horizontal_mirror;
4562236b
HW
327};
328
329struct dc_plane_info {
330 union plane_size plane_size;
331 union dc_tiling_info tiling_info;
9cd09bfe 332 struct dc_plane_dcc_param dcc;
4562236b
HW
333 enum surface_pixel_format format;
334 enum dc_rotation_angle rotation;
4562236b
HW
335 enum plane_stereo_format stereo_format;
336 enum dc_color_space color_space; /*todo: wrong place, fits in scaling info*/
ebf055f9 337 bool horizontal_mirror;
4562236b 338 bool visible;
ebf055f9 339 bool per_pixel_alpha;
4562236b
HW
340};
341
342struct dc_scaling_info {
ebf055f9
AK
343 struct rect src_rect;
344 struct rect dst_rect;
345 struct rect clip_rect;
346 struct scaling_taps scaling_quality;
4562236b
HW
347};
348
349struct dc_surface_update {
350 const struct dc_surface *surface;
351
352 /* isr safe update parameters. null means no updates */
353 struct dc_flip_addrs *flip_addr;
354 struct dc_plane_info *plane_info;
355 struct dc_scaling_info *scaling_info;
356 /* following updates require alloc/sleep/spin that is not isr safe,
357 * null means no updates
358 */
fb735a9f 359 /* gamma TO BE REMOVED */
4562236b 360 struct dc_gamma *gamma;
fb735a9f 361 struct dc_transfer_func *in_transfer_func;
f46661dd 362 struct dc_hdr_static_metadata *hdr_static_metadata;
4562236b
HW
363};
364/*
365 * This structure is filled in by dc_surface_get_status and contains
366 * the last requested address and the currently active address so the called
367 * can determine if there are any outstanding flips
368 */
369struct dc_surface_status {
370 struct dc_plane_address requested_address;
371 struct dc_plane_address current_address;
372 bool is_flip_pending;
9edba557 373 bool is_right_eye;
4562236b
HW
374};
375
376/*
377 * Create a new surface with default parameters;
378 */
379struct dc_surface *dc_create_surface(const struct dc *dc);
380const struct dc_surface_status *dc_surface_get_status(
381 const struct dc_surface *dc_surface);
382
383void dc_surface_retain(const struct dc_surface *dc_surface);
384void dc_surface_release(const struct dc_surface *dc_surface);
385
89e89630 386void dc_gamma_retain(const struct dc_gamma *dc_gamma);
aff20230 387void dc_gamma_release(const struct dc_gamma **dc_gamma);
4562236b
HW
388struct dc_gamma *dc_create_gamma(void);
389
7b0c470f
LSL
390void dc_transfer_func_retain(struct dc_transfer_func *dc_tf);
391void dc_transfer_func_release(struct dc_transfer_func *dc_tf);
90e508ba 392struct dc_transfer_func *dc_create_transfer_func(void);
fb735a9f 393
4562236b
HW
394/*
395 * This structure holds a surface address. There could be multiple addresses
396 * in cases such as Stereo 3D, Planar YUV, etc. Other per-flip attributes such
397 * as frame durations and DCC format can also be set.
398 */
399struct dc_flip_addrs {
400 struct dc_plane_address address;
401 bool flip_immediate;
4562236b
HW
402 /* TODO: add flip duration for FreeSync */
403};
404
4562236b 405/*
ab2541b6
AC
406 * Set up surface attributes and associate to a stream
407 * The surfaces parameter is an absolute set of all surface active for the stream.
408 * If no surfaces are provided, the stream will be blanked; no memory read.
4562236b
HW
409 * Any flip related attribute changes must be done through this interface.
410 *
411 * After this call:
ab2541b6 412 * Surfaces attributes are programmed and configured to be composed into stream.
4562236b
HW
413 * This does not trigger a flip. No surface address is programmed.
414 */
415
ab2541b6 416bool dc_commit_surfaces_to_stream(
4562236b
HW
417 struct dc *dc,
418 const struct dc_surface **dc_surfaces,
419 uint8_t surface_count,
ab2541b6 420 const struct dc_stream *stream);
4562236b 421
ab2541b6 422bool dc_post_update_surfaces_to_stream(
4562236b
HW
423 struct dc *dc);
424
81e2b2de
DL
425/* Surface update type is used by dc_update_surfaces_and_stream
426 * The update type is determined at the very beginning of the function based
427 * on parameters passed in and decides how much programming (or updating) is
428 * going to be done during the call.
429 *
430 * UPDATE_TYPE_FAST is used for really fast updates that do not require much
431 * logical calculations or hardware register programming. This update MUST be
432 * ISR safe on windows. Currently fast update will only be used to flip surface
433 * address.
434 *
435 * UPDATE_TYPE_MED is used for slower updates which require significant hw
436 * re-programming however do not affect bandwidth consumption or clock
437 * requirements. At present, this is the level at which front end updates
438 * that do not require us to run bw_calcs happen. These are in/out transfer func
439 * updates, viewport offset changes, recout size changes and pixel depth changes.
440 * This update can be done at ISR, but we want to minimize how often this happens.
441 *
442 * UPDATE_TYPE_FULL is slow. Really slow. This requires us to recalculate our
443 * bandwidth and clocks, possibly rearrange some pipes and reprogram anything front
444 * end related. Any time viewport dimensions, recout dimensions, scaling ratios or
445 * gamma need to be adjusted or pipe needs to be turned on (or disconnected) we do
446 * a full update. This cannot be done at ISR level and should be a rare event.
447 * Unless someone is stress testing mpo enter/exit, playing with colour or adjusting
448 * underscan we don't expect to see this call at all.
449 */
450
5869b0f6
LE
451enum surface_update_type {
452 UPDATE_TYPE_FAST, /* super fast, safe to execute in isr */
81e2b2de 453 UPDATE_TYPE_MED, /* ISR safe, most of programming needed, no bw/clk change*/
5869b0f6
LE
454 UPDATE_TYPE_FULL, /* may need to shuffle resources */
455};
456
4562236b 457/*******************************************************************************
ab2541b6 458 * Stream Interfaces
4562236b 459 ******************************************************************************/
ab2541b6
AC
460struct dc_stream {
461 const struct dc_sink *sink;
462 struct dc_crtc_timing timing;
4562236b 463
ab2541b6
AC
464 struct rect src; /* composition area */
465 struct rect dst; /* stream addressable area */
4562236b 466
ab2541b6
AC
467 struct audio_info audio_info;
468
ab2541b6
AC
469 struct freesync_context freesync_ctx;
470
7b0c470f 471 struct dc_transfer_func *out_transfer_func;
ab2541b6
AC
472 struct colorspace_transform gamut_remap_matrix;
473 struct csc_transform csc_color_matrix;
ebf055f9
AK
474
475 enum signal_type output_signal;
476
477 enum dc_color_space output_color_space;
478 enum dc_dither_option dither_option;
479
9edba557 480 enum view_3d_format view_format;
ebf055f9
AK
481
482 bool ignore_msa_timing_param;
ab2541b6
AC
483 /* TODO: custom INFO packets */
484 /* TODO: ABM info (DMCU) */
485 /* TODO: PSR info */
486 /* TODO: CEA VIC */
487};
4562236b 488
a783e7b5 489struct dc_stream_update {
a783e7b5 490 struct rect src;
a783e7b5 491 struct rect dst;
f46661dd 492 struct dc_transfer_func *out_transfer_func;
a783e7b5
LE
493};
494
495
496/*
497 * Setup stream attributes if no stream updates are provided
498 * there will be no impact on the stream parameters
499 *
500 * Set up surface attributes and associate to a stream
501 * The surfaces parameter is an absolute set of all surface active for the stream.
502 * If no surfaces are provided, the stream will be blanked; no memory read.
503 * Any flip related attribute changes must be done through this interface.
504 *
505 * After this call:
506 * Surfaces attributes are programmed and configured to be composed into stream.
507 * This does not trigger a flip. No surface address is programmed.
508 *
509 */
510
511void dc_update_surfaces_and_stream(struct dc *dc,
512 struct dc_surface_update *surface_updates, int surface_count,
513 const struct dc_stream *dc_stream,
514 struct dc_stream_update *stream_update);
515
4562236b 516/*
ab2541b6 517 * Log the current stream state.
4562236b 518 */
ab2541b6
AC
519void dc_stream_log(
520 const struct dc_stream *stream,
4562236b
HW
521 struct dal_logger *dc_logger,
522 enum dc_log_type log_type);
523
ab2541b6
AC
524uint8_t dc_get_current_stream_count(const struct dc *dc);
525struct dc_stream *dc_get_stream_at_index(const struct dc *dc, uint8_t i);
4562236b 526
ab2541b6
AC
527/*
528 * Return the current frame counter.
529 */
530uint32_t dc_stream_get_vblank_counter(const struct dc_stream *stream);
4562236b
HW
531
532/* TODO: Return parsed values rather than direct register read
533 * This has a dependency on the caller (amdgpu_get_crtc_scanoutpos)
534 * being refactored properly to be dce-specific
535 */
81c50963
ST
536bool dc_stream_get_scanoutpos(const struct dc_stream *stream,
537 uint32_t *v_blank_start,
538 uint32_t *v_blank_end,
539 uint32_t *h_position,
540 uint32_t *v_position);
4562236b
HW
541
542/*
ab2541b6 543 * Structure to store surface/stream associations for validation
4562236b
HW
544 */
545struct dc_validation_set {
ab2541b6 546 const struct dc_stream *stream;
4562236b
HW
547 const struct dc_surface *surfaces[MAX_SURFACES];
548 uint8_t surface_count;
549};
550
551/*
552 * This function takes a set of resources and checks that they are cofunctional.
553 *
554 * After this call:
555 * No hardware is programmed for call. Only validation is done.
556 */
07d72b39
HW
557struct validate_context *dc_get_validate_context(
558 const struct dc *dc,
559 const struct dc_validation_set set[],
560 uint8_t set_count);
561
4562236b
HW
562bool dc_validate_resources(
563 const struct dc *dc,
564 const struct dc_validation_set set[],
565 uint8_t set_count);
566
567/*
ab2541b6
AC
568 * This function takes a stream and checks if it is guaranteed to be supported.
569 * Guaranteed means that MAX_COFUNC similar streams are supported.
4562236b
HW
570 *
571 * After this call:
572 * No hardware is programmed for call. Only validation is done.
573 */
574
575bool dc_validate_guaranteed(
576 const struct dc *dc,
ab2541b6 577 const struct dc_stream *stream);
4562236b 578
8122a253
HW
579void dc_resource_validate_ctx_copy_construct(
580 const struct validate_context *src_ctx,
581 struct validate_context *dst_ctx);
582
583void dc_resource_validate_ctx_destruct(struct validate_context *context);
584
7cf2c840
HW
585/*
586 * TODO update to make it about validation sets
587 * Set up streams and links associated to drive sinks
588 * The streams parameter is an absolute set of all active streams.
589 *
590 * After this call:
591 * Phy, Encoder, Timing Generator are programmed and enabled.
592 * New streams are enabled with blank stream; no memory read.
593 */
e2c7bb12 594bool dc_commit_context(struct dc *dc, struct validate_context *context);
7cf2c840 595
4562236b 596/*
ab2541b6
AC
597 * Set up streams and links associated to drive sinks
598 * The streams parameter is an absolute set of all active streams.
4562236b
HW
599 *
600 * After this call:
601 * Phy, Encoder, Timing Generator are programmed and enabled.
ab2541b6 602 * New streams are enabled with blank stream; no memory read.
4562236b 603 */
ab2541b6 604bool dc_commit_streams(
4562236b 605 struct dc *dc,
ab2541b6
AC
606 const struct dc_stream *streams[],
607 uint8_t stream_count);
9edba557
VP
608/*
609 * Enable stereo when commit_streams is not required,
610 * for example, frame alternate.
611 */
612bool dc_enable_stereo(
613 struct dc *dc,
614 struct validate_context *context,
615 const struct dc_stream *streams[],
616 uint8_t stream_count);
4562236b
HW
617
618/**
619 * Create a new default stream for the requested sink
620 */
621struct dc_stream *dc_create_stream_for_sink(const struct dc_sink *dc_sink);
622
623void dc_stream_retain(const struct dc_stream *dc_stream);
624void dc_stream_release(const struct dc_stream *dc_stream);
625
626struct dc_stream_status {
ab2541b6
AC
627 int primary_otg_inst;
628 int surface_count;
629 const struct dc_surface *surfaces[MAX_SURFACE_NUM];
630
4562236b
HW
631 /*
632 * link this stream passes through
633 */
634 const struct dc_link *link;
635};
636
637const struct dc_stream_status *dc_stream_get_status(
638 const struct dc_stream *dc_stream);
639
5869b0f6
LE
640enum surface_update_type dc_check_update_surfaces_for_stream(
641 struct dc *dc,
642 struct dc_surface_update *updates,
643 int surface_count,
ee8f63e1 644 struct dc_stream_update *stream_update,
5869b0f6
LE
645 const struct dc_stream_status *stream_status);
646
8a76708e
AG
647
648void dc_retain_validate_context(struct validate_context *context);
649void dc_release_validate_context(struct validate_context *context);
650
4562236b
HW
651/*******************************************************************************
652 * Link Interfaces
653 ******************************************************************************/
654
655/*
656 * A link contains one or more sinks and their connected status.
657 * The currently active signal type (HDMI, DP-SST, DP-MST) is also reported.
658 */
659struct dc_link {
660 const struct dc_sink *remote_sinks[MAX_SINKS_PER_LINK];
661 unsigned int sink_count;
662 const struct dc_sink *local_sink;
663 unsigned int link_index;
664 enum dc_connection_type type;
665 enum signal_type connector_signal;
666 enum dc_irq_source irq_source_hpd;
667 enum dc_irq_source irq_source_hpd_rx;/* aka DP Short Pulse */
668 /* caps is the same as reported_link_cap. link_traing use
669 * reported_link_cap. Will clean up. TODO
670 */
671 struct dc_link_settings reported_link_cap;
672 struct dc_link_settings verified_link_cap;
673 struct dc_link_settings max_link_setting;
674 struct dc_link_settings cur_link_settings;
675 struct dc_lane_settings cur_lane_setting;
676
677 uint8_t ddc_hw_inst;
7a096334
ZF
678
679 uint8_t hpd_src;
680
4562236b
HW
681 uint8_t link_enc_hw_inst;
682
4562236b
HW
683 bool test_pattern_enabled;
684 union compliance_test_state compliance_test_state;
9fb8de78
AG
685
686 void *priv;
46df790c
AG
687
688 struct ddc_service *ddc;
ebf055f9
AK
689
690 bool aux_mode;
4562236b
HW
691};
692
693struct dpcd_caps {
694 union dpcd_rev dpcd_rev;
695 union max_lane_count max_ln_count;
696 union max_down_spread max_down_spread;
697
698 /* dongle type (DP converter, CV smart dongle) */
699 enum display_dongle_type dongle_type;
700 /* Dongle's downstream count. */
701 union sink_count sink_count;
702 /* If dongle_type == DISPLAY_DONGLE_DP_HDMI_CONVERTER,
703 indicates 'Frame Sequential-to-lllFrame Pack' conversion capability.*/
03f5c686 704 struct dc_dongle_caps dongle_caps;
4562236b 705
4562236b
HW
706 uint32_t sink_dev_id;
707 uint32_t branch_dev_id;
708 int8_t branch_dev_name[6];
709 int8_t branch_hw_revision;
ebf055f9
AK
710
711 bool allow_invalid_MSA_timing_param;
712 bool panel_mode_edp;
4562236b
HW
713};
714
715struct dc_link_status {
716 struct dpcd_caps *dpcd_caps;
717};
718
719const struct dc_link_status *dc_link_get_status(const struct dc_link *dc_link);
720
721/*
722 * Return an enumerated dc_link. dc_link order is constant and determined at
723 * boot time. They cannot be created or destroyed.
724 * Use dc_get_caps() to get number of links.
725 */
726const struct dc_link *dc_get_link_at_index(const struct dc *dc, uint32_t link_index);
727
728/* Return id of physical connector represented by a dc_link at link_index.*/
729const struct graphics_object_id dc_get_link_id_at_index(
730 struct dc *dc, uint32_t link_index);
731
732/* Set backlight level of an embedded panel (eDP, LVDS). */
733bool dc_link_set_backlight_level(const struct dc_link *dc_link, uint32_t level,
734 uint32_t frame_ramp, const struct dc_stream *stream);
735
aa7397df
AZ
736bool dc_link_set_abm_disable(const struct dc_link *dc_link);
737
4562236b
HW
738bool dc_link_set_psr_enable(const struct dc_link *dc_link, bool enable);
739
7db4dede
AZ
740bool dc_link_get_psr_state(const struct dc_link *dc_link, uint32_t *psr_state);
741
4562236b 742bool dc_link_setup_psr(const struct dc_link *dc_link,
9f72f51d
AZ
743 const struct dc_stream *stream, struct psr_config *psr_config,
744 struct psr_context *psr_context);
4562236b
HW
745
746/* Request DC to detect if there is a Panel connected.
747 * boot - If this call is during initial boot.
748 * Return false for any type of detection failure or MST detection
749 * true otherwise. True meaning further action is required (status update
750 * and OS notification).
751 */
752bool dc_link_detect(const struct dc_link *dc_link, bool boot);
753
754/* Notify DC about DP RX Interrupt (aka Short Pulse Interrupt).
755 * Return:
756 * true - Downstream port status changed. DM should call DC to do the
757 * detection.
758 * false - no change in Downstream port status. No further action required
759 * from DM. */
8ee65d7c
WL
760bool dc_link_handle_hpd_rx_irq(const struct dc_link *dc_link,
761 union hpd_irq_data *hpd_irq_dpcd_data);
4562236b
HW
762
763struct dc_sink_init_data;
764
765struct dc_sink *dc_link_add_remote_sink(
766 const struct dc_link *dc_link,
767 const uint8_t *edid,
768 int len,
769 struct dc_sink_init_data *init_data);
770
771void dc_link_remove_remote_sink(
772 const struct dc_link *link,
773 const struct dc_sink *sink);
774
775/* Used by diagnostics for virtual link at the moment */
776void dc_link_set_sink(const struct dc_link *link, struct dc_sink *sink);
777
778void dc_link_dp_set_drive_settings(
d27383a2 779 const struct dc_link *link,
4562236b
HW
780 struct link_training_settings *lt_settings);
781
820e3935 782enum link_training_result dc_link_dp_perform_link_training(
4562236b
HW
783 struct dc_link *link,
784 const struct dc_link_settings *link_setting,
785 bool skip_video_pattern);
786
787void dc_link_dp_enable_hpd(const struct dc_link *link);
788
789void dc_link_dp_disable_hpd(const struct dc_link *link);
790
791bool dc_link_dp_set_test_pattern(
792 const struct dc_link *link,
793 enum dp_test_pattern test_pattern,
794 const struct link_training_settings *p_link_settings,
795 const unsigned char *p_custom_pattern,
796 unsigned int cust_pattern_size);
797
798/*******************************************************************************
799 * Sink Interfaces - A sink corresponds to a display output device
800 ******************************************************************************/
801
8c895313 802struct dc_container_id {
803 // 128bit GUID in binary form
804 unsigned char guid[16];
805 // 8 byte port ID -> ELD.PortID
806 unsigned int portId[2];
807 // 128bit GUID in binary formufacturer name -> ELD.ManufacturerName
808 unsigned short manufacturerName;
809 // 2 byte product code -> ELD.ProductCode
810 unsigned short productCode;
811};
812
b6d6103b 813
9edba557 814
4562236b
HW
815/*
816 * The sink structure contains EDID and other display device properties
817 */
818struct dc_sink {
819 enum signal_type sink_signal;
820 struct dc_edid dc_edid; /* raw edid */
821 struct dc_edid_caps edid_caps; /* parse display caps */
8c895313 822 struct dc_container_id *dc_container_id;
4a9a5d62 823 uint32_t dongle_max_pix_clk;
5c4e9806 824 void *priv;
9edba557 825 struct stereo_3d_features features_3d[TIMING_3D_FORMAT_MAX];
ebf055f9 826 bool converter_disable_audio;
4562236b
HW
827};
828
829void dc_sink_retain(const struct dc_sink *sink);
830void dc_sink_release(const struct dc_sink *sink);
831
832const struct audio **dc_get_audios(struct dc *dc);
833
834struct dc_sink_init_data {
835 enum signal_type sink_signal;
836 const struct dc_link *link;
837 uint32_t dongle_max_pix_clk;
838 bool converter_disable_audio;
839};
840
841struct dc_sink *dc_sink_create(const struct dc_sink_init_data *init_params);
8c895313 842bool dc_sink_get_container_id(struct dc_sink *dc_sink, struct dc_container_id *container_id);
843bool dc_sink_set_container_id(struct dc_sink *dc_sink, const struct dc_container_id *container_id);
4562236b
HW
844
845/*******************************************************************************
ab2541b6 846 * Cursor interfaces - To manages the cursor within a stream
4562236b
HW
847 ******************************************************************************/
848/* TODO: Deprecated once we switch to dc_set_cursor_position */
ab2541b6
AC
849bool dc_stream_set_cursor_attributes(
850 const struct dc_stream *stream,
4562236b
HW
851 const struct dc_cursor_attributes *attributes);
852
ab2541b6
AC
853bool dc_stream_set_cursor_position(
854 const struct dc_stream *stream,
beb16b6a 855 const struct dc_cursor_position *position);
4562236b
HW
856
857/* Newer interfaces */
858struct dc_cursor {
859 struct dc_plane_address address;
860 struct dc_cursor_attributes attributes;
861};
862
4562236b
HW
863/*******************************************************************************
864 * Interrupt interfaces
865 ******************************************************************************/
866enum dc_irq_source dc_interrupt_to_irq_source(
867 struct dc *dc,
868 uint32_t src_id,
869 uint32_t ext_id);
870void dc_interrupt_set(const struct dc *dc, enum dc_irq_source src, bool enable);
871void dc_interrupt_ack(struct dc *dc, enum dc_irq_source src);
872enum dc_irq_source dc_get_hpd_irq_source_at_index(
873 struct dc *dc, uint32_t link_index);
874
875/*******************************************************************************
876 * Power Interfaces
877 ******************************************************************************/
878
879void dc_set_power_state(
880 struct dc *dc,
a3621485 881 enum dc_acpi_cm_power_state power_state);
4562236b
HW
882void dc_resume(const struct dc *dc);
883
4562236b
HW
884/*
885 * DPCD access interfaces
886 */
887
7c7f5b15 888bool dc_read_aux_dpcd(
4562236b
HW
889 struct dc *dc,
890 uint32_t link_index,
891 uint32_t address,
892 uint8_t *data,
893 uint32_t size);
894
7c7f5b15 895bool dc_write_aux_dpcd(
4562236b
HW
896 struct dc *dc,
897 uint32_t link_index,
898 uint32_t address,
899 const uint8_t *data,
2b230ea3
ZF
900 uint32_t size);
901
7c7f5b15
AG
902bool dc_read_aux_i2c(
903 struct dc *dc,
904 uint32_t link_index,
905 enum i2c_mot_mode mot,
906 uint32_t address,
907 uint8_t *data,
908 uint32_t size);
909
910bool dc_write_aux_i2c(
911 struct dc *dc,
912 uint32_t link_index,
913 enum i2c_mot_mode mot,
914 uint32_t address,
915 const uint8_t *data,
916 uint32_t size);
917
2b230ea3
ZF
918bool dc_query_ddc_data(
919 struct dc *dc,
920 uint32_t link_index,
921 uint32_t address,
922 uint8_t *write_buf,
923 uint32_t write_size,
924 uint8_t *read_buf,
925 uint32_t read_size);
4562236b
HW
926
927bool dc_submit_i2c(
928 struct dc *dc,
929 uint32_t link_index,
930 struct i2c_command *cmd);
931
5e7773a2 932
4562236b 933#endif /* DC_INTERFACE_H_ */