]>
Commit | Line | Data |
---|---|---|
4562236b HW |
1 | /* |
2 | * Copyright 2012-14 Advanced Micro Devices, Inc. | |
3 | * | |
4 | * Permission is hereby granted, free of charge, to any person obtaining a | |
5 | * copy of this software and associated documentation files (the "Software"), | |
6 | * to deal in the Software without restriction, including without limitation | |
7 | * the rights to use, copy, modify, merge, publish, distribute, sublicense, | |
8 | * and/or sell copies of the Software, and to permit persons to whom the | |
9 | * Software is furnished to do so, subject to the following conditions: | |
10 | * | |
11 | * The above copyright notice and this permission notice shall be included in | |
12 | * all copies or substantial portions of the Software. | |
13 | * | |
14 | * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR | |
15 | * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, | |
16 | * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL | |
17 | * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR | |
18 | * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, | |
19 | * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR | |
20 | * OTHER DEALINGS IN THE SOFTWARE. | |
21 | * | |
22 | * Authors: AMD | |
23 | * | |
24 | */ | |
25 | ||
26 | #ifndef DC_INTERFACE_H_ | |
27 | #define DC_INTERFACE_H_ | |
28 | ||
29 | #include "dc_types.h" | |
4562236b HW |
30 | #include "grph_object_defs.h" |
31 | #include "logger_types.h" | |
32 | #include "gpio_types.h" | |
33 | #include "link_service_types.h" | |
34 | ||
091a97e5 | 35 | #define MAX_SURFACES 3 |
ab2541b6 | 36 | #define MAX_STREAMS 6 |
4562236b HW |
37 | #define MAX_SINKS_PER_LINK 4 |
38 | ||
39 | /******************************************************************************* | |
40 | * Display Core Interfaces | |
41 | ******************************************************************************/ | |
42 | ||
43 | struct dc_caps { | |
ab2541b6 | 44 | uint32_t max_streams; |
4562236b HW |
45 | uint32_t max_links; |
46 | uint32_t max_audios; | |
47 | uint32_t max_slave_planes; | |
d4e13b0d | 48 | uint32_t max_surfaces; |
4562236b HW |
49 | uint32_t max_downscale_ratio; |
50 | uint32_t i2c_speed_in_khz; | |
a37656b9 TC |
51 | |
52 | unsigned int max_cursor_size; | |
4562236b HW |
53 | }; |
54 | ||
55 | ||
56 | struct dc_dcc_surface_param { | |
57 | enum surface_pixel_format format; | |
58 | struct dc_size surface_size; | |
2c8ad2d5 | 59 | enum swizzle_mode_values swizzle_mode; |
4562236b HW |
60 | enum dc_scan_direction scan; |
61 | }; | |
62 | ||
63 | struct dc_dcc_setting { | |
64 | unsigned int max_compressed_blk_size; | |
65 | unsigned int max_uncompressed_blk_size; | |
66 | bool independent_64b_blks; | |
67 | }; | |
68 | ||
69 | struct dc_surface_dcc_cap { | |
70 | bool capable; | |
71 | bool const_color_support; | |
72 | ||
73 | union { | |
74 | struct { | |
75 | struct dc_dcc_setting rgb; | |
76 | } grph; | |
77 | ||
78 | struct { | |
79 | struct dc_dcc_setting luma; | |
80 | struct dc_dcc_setting chroma; | |
81 | } video; | |
82 | }; | |
83 | }; | |
84 | ||
94267b3d ST |
85 | struct dc_static_screen_events { |
86 | bool cursor_update; | |
87 | bool surface_update; | |
88 | bool overlay_update; | |
89 | }; | |
90 | ||
4562236b HW |
91 | /* Forward declaration*/ |
92 | struct dc; | |
93 | struct dc_surface; | |
94 | struct validate_context; | |
95 | ||
96 | struct dc_cap_funcs { | |
ff5ef992 AD |
97 | #if defined(CONFIG_DRM_AMD_DC_DCN1_0) |
98 | bool (*get_dcc_compression_cap)(const struct dc *dc, | |
99 | const struct dc_dcc_surface_param *input, | |
100 | struct dc_surface_dcc_cap *output); | |
101 | #else | |
4562236b | 102 | int i; |
ff5ef992 | 103 | #endif |
4562236b HW |
104 | }; |
105 | ||
106 | struct dc_stream_funcs { | |
107 | bool (*adjust_vmin_vmax)(struct dc *dc, | |
108 | const struct dc_stream **stream, | |
109 | int num_streams, | |
110 | int vmin, | |
111 | int vmax); | |
72ada5f7 EC |
112 | bool (*get_crtc_position)(struct dc *dc, |
113 | const struct dc_stream **stream, | |
114 | int num_streams, | |
115 | unsigned int *v_pos, | |
116 | unsigned int *nom_v_pos); | |
117 | ||
4562236b | 118 | bool (*set_gamut_remap)(struct dc *dc, |
f46661dd | 119 | const struct dc_stream *stream); |
94267b3d ST |
120 | |
121 | void (*set_static_screen_events)(struct dc *dc, | |
122 | const struct dc_stream **stream, | |
123 | int num_streams, | |
124 | const struct dc_static_screen_events *events); | |
529cad0f DW |
125 | |
126 | void (*set_dither_option)(const struct dc_stream *stream, | |
127 | enum dc_dither_option option); | |
4562236b HW |
128 | }; |
129 | ||
130 | struct link_training_settings; | |
131 | ||
132 | struct dc_link_funcs { | |
133 | void (*set_drive_settings)(struct dc *dc, | |
bf5cda33 HW |
134 | struct link_training_settings *lt_settings, |
135 | const struct dc_link *link); | |
4562236b HW |
136 | void (*perform_link_training)(struct dc *dc, |
137 | struct dc_link_settings *link_setting, | |
138 | bool skip_video_pattern); | |
139 | void (*set_preferred_link_settings)(struct dc *dc, | |
88639168 ZF |
140 | struct dc_link_settings *link_setting, |
141 | const struct dc_link *link); | |
4562236b HW |
142 | void (*enable_hpd)(const struct dc_link *link); |
143 | void (*disable_hpd)(const struct dc_link *link); | |
144 | void (*set_test_pattern)( | |
145 | const struct dc_link *link, | |
146 | enum dp_test_pattern test_pattern, | |
147 | const struct link_training_settings *p_link_settings, | |
148 | const unsigned char *p_custom_pattern, | |
149 | unsigned int cust_pattern_size); | |
150 | }; | |
151 | ||
152 | /* Structure to hold configuration flags set by dm at dc creation. */ | |
153 | struct dc_config { | |
154 | bool gpu_vm_support; | |
155 | bool disable_disp_pll_sharing; | |
156 | }; | |
157 | ||
158 | struct dc_debug { | |
159 | bool surface_visual_confirm; | |
160 | bool max_disp_clk; | |
4562236b | 161 | bool surface_trace; |
9474980a | 162 | bool timing_trace; |
c9742685 | 163 | bool clock_trace; |
4562236b HW |
164 | bool validation_trace; |
165 | bool disable_stutter; | |
166 | bool disable_dcc; | |
167 | bool disable_dfs_bypass; | |
ff5ef992 AD |
168 | #if defined(CONFIG_DRM_AMD_DC_DCN1_0) |
169 | bool disable_dpp_power_gate; | |
170 | bool disable_hubp_power_gate; | |
171 | bool disable_pplib_wm_range; | |
172 | bool use_dml_wm; | |
173 | bool use_max_voltage; | |
174 | int sr_exit_time_ns; | |
175 | int sr_enter_plus_exit_time_ns; | |
176 | int urgent_latency_ns; | |
177 | int percent_of_ideal_drambw; | |
178 | int dram_clock_change_latency_ns; | |
e73b59b7 | 179 | int always_scale; |
ff5ef992 | 180 | #endif |
2c8ad2d5 | 181 | bool disable_pplib_clock_request; |
4562236b | 182 | bool disable_clock_gate; |
aa66df58 | 183 | bool disable_dmcu; |
29eba8e8 | 184 | bool disable_psr; |
70814f6f | 185 | bool force_abm_enable; |
4562236b HW |
186 | }; |
187 | ||
188 | struct dc { | |
189 | struct dc_caps caps; | |
190 | struct dc_cap_funcs cap_funcs; | |
191 | struct dc_stream_funcs stream_funcs; | |
192 | struct dc_link_funcs link_funcs; | |
193 | struct dc_config config; | |
194 | struct dc_debug debug; | |
195 | }; | |
196 | ||
2c8ad2d5 AD |
197 | enum frame_buffer_mode { |
198 | FRAME_BUFFER_MODE_LOCAL_ONLY = 0, | |
199 | FRAME_BUFFER_MODE_ZFB_ONLY, | |
200 | FRAME_BUFFER_MODE_MIXED_ZFB_AND_LOCAL, | |
201 | } ; | |
202 | ||
203 | struct dchub_init_data { | |
204 | bool dchub_initialzied; | |
205 | bool dchub_info_valid; | |
206 | int64_t zfb_phys_addr_base; | |
207 | int64_t zfb_mc_base_addr; | |
208 | uint64_t zfb_size_in_byte; | |
209 | enum frame_buffer_mode fb_mode; | |
210 | }; | |
2c8ad2d5 | 211 | |
4562236b HW |
212 | struct dc_init_data { |
213 | struct hw_asic_id asic_id; | |
214 | void *driver; /* ctx */ | |
215 | struct cgs_device *cgs_device; | |
216 | ||
217 | int num_virtual_links; | |
218 | /* | |
219 | * If 'vbios_override' not NULL, it will be called instead | |
220 | * of the real VBIOS. Intended use is Diagnostics on FPGA. | |
221 | */ | |
222 | struct dc_bios *vbios_override; | |
223 | enum dce_environment dce_environment; | |
224 | ||
225 | struct dc_config flags; | |
226 | }; | |
227 | ||
228 | struct dc *dc_create(const struct dc_init_data *init_params); | |
229 | ||
230 | void dc_destroy(struct dc **dc); | |
231 | ||
2c8ad2d5 | 232 | bool dc_init_dchub(struct dc *dc, struct dchub_init_data *dh_data); |
2c8ad2d5 | 233 | |
4562236b HW |
234 | /******************************************************************************* |
235 | * Surface Interfaces | |
236 | ******************************************************************************/ | |
237 | ||
238 | enum { | |
fb735a9f | 239 | TRANSFER_FUNC_POINTS = 1025 |
4562236b HW |
240 | }; |
241 | ||
1646a6fe | 242 | struct dc_hdr_static_metadata { |
70063a59 | 243 | bool hdr_supported; |
1646a6fe AW |
244 | bool is_hdr; |
245 | ||
246 | /* display chromaticities and white point in units of 0.00001 */ | |
247 | unsigned int chromaticity_green_x; | |
248 | unsigned int chromaticity_green_y; | |
249 | unsigned int chromaticity_blue_x; | |
250 | unsigned int chromaticity_blue_y; | |
251 | unsigned int chromaticity_red_x; | |
252 | unsigned int chromaticity_red_y; | |
253 | unsigned int chromaticity_white_point_x; | |
254 | unsigned int chromaticity_white_point_y; | |
255 | ||
256 | uint32_t min_luminance; | |
257 | uint32_t max_luminance; | |
258 | uint32_t maximum_content_light_level; | |
259 | uint32_t maximum_frame_average_light_level; | |
260 | }; | |
261 | ||
fb735a9f AK |
262 | enum dc_transfer_func_type { |
263 | TF_TYPE_PREDEFINED, | |
264 | TF_TYPE_DISTRIBUTED_POINTS, | |
f46661dd AZ |
265 | TF_TYPE_BYPASS, |
266 | TF_TYPE_UNKNOWN | |
fb735a9f AK |
267 | }; |
268 | ||
269 | struct dc_transfer_func_distributed_points { | |
fcd2f4bf AZ |
270 | struct fixed31_32 red[TRANSFER_FUNC_POINTS]; |
271 | struct fixed31_32 green[TRANSFER_FUNC_POINTS]; | |
272 | struct fixed31_32 blue[TRANSFER_FUNC_POINTS]; | |
273 | ||
fb735a9f | 274 | uint16_t end_exponent; |
fcd2f4bf AZ |
275 | uint16_t x_point_at_y1_red; |
276 | uint16_t x_point_at_y1_green; | |
277 | uint16_t x_point_at_y1_blue; | |
fb735a9f AK |
278 | }; |
279 | ||
280 | enum dc_transfer_func_predefined { | |
281 | TRANSFER_FUNCTION_SRGB, | |
282 | TRANSFER_FUNCTION_BT709, | |
90e508ba | 283 | TRANSFER_FUNCTION_PQ, |
fb735a9f AK |
284 | TRANSFER_FUNCTION_LINEAR, |
285 | }; | |
286 | ||
287 | struct dc_transfer_func { | |
288 | enum dc_transfer_func_type type; | |
289 | enum dc_transfer_func_predefined tf; | |
290 | struct dc_transfer_func_distributed_points tf_pts; | |
291 | }; | |
292 | ||
4562236b | 293 | struct dc_surface { |
ba326a91 | 294 | bool per_pixel_alpha; |
4562236b HW |
295 | bool visible; |
296 | bool flip_immediate; | |
297 | struct dc_plane_address address; | |
298 | ||
299 | struct scaling_taps scaling_quality; | |
300 | struct rect src_rect; | |
301 | struct rect dst_rect; | |
302 | struct rect clip_rect; | |
303 | ||
304 | union plane_size plane_size; | |
305 | union dc_tiling_info tiling_info; | |
306 | struct dc_plane_dcc_param dcc; | |
307 | enum dc_color_space color_space; | |
308 | ||
309 | enum surface_pixel_format format; | |
310 | enum dc_rotation_angle rotation; | |
311 | bool horizontal_mirror; | |
312 | enum plane_stereo_format stereo_format; | |
313 | ||
1646a6fe AW |
314 | struct dc_hdr_static_metadata hdr_static_ctx; |
315 | ||
4562236b | 316 | const struct dc_gamma *gamma_correction; |
fb735a9f | 317 | const struct dc_transfer_func *in_transfer_func; |
4562236b HW |
318 | }; |
319 | ||
320 | struct dc_plane_info { | |
ba326a91 | 321 | bool per_pixel_alpha; |
4562236b HW |
322 | union plane_size plane_size; |
323 | union dc_tiling_info tiling_info; | |
9cd09bfe | 324 | struct dc_plane_dcc_param dcc; |
4562236b HW |
325 | enum surface_pixel_format format; |
326 | enum dc_rotation_angle rotation; | |
327 | bool horizontal_mirror; | |
328 | enum plane_stereo_format stereo_format; | |
329 | enum dc_color_space color_space; /*todo: wrong place, fits in scaling info*/ | |
330 | bool visible; | |
331 | }; | |
332 | ||
333 | struct dc_scaling_info { | |
334 | struct rect src_rect; | |
335 | struct rect dst_rect; | |
336 | struct rect clip_rect; | |
337 | struct scaling_taps scaling_quality; | |
338 | }; | |
339 | ||
340 | struct dc_surface_update { | |
341 | const struct dc_surface *surface; | |
342 | ||
343 | /* isr safe update parameters. null means no updates */ | |
344 | struct dc_flip_addrs *flip_addr; | |
345 | struct dc_plane_info *plane_info; | |
346 | struct dc_scaling_info *scaling_info; | |
347 | /* following updates require alloc/sleep/spin that is not isr safe, | |
348 | * null means no updates | |
349 | */ | |
fb735a9f | 350 | /* gamma TO BE REMOVED */ |
4562236b | 351 | struct dc_gamma *gamma; |
fb735a9f | 352 | struct dc_transfer_func *in_transfer_func; |
f46661dd | 353 | struct dc_hdr_static_metadata *hdr_static_metadata; |
4562236b HW |
354 | }; |
355 | /* | |
356 | * This structure is filled in by dc_surface_get_status and contains | |
357 | * the last requested address and the currently active address so the called | |
358 | * can determine if there are any outstanding flips | |
359 | */ | |
360 | struct dc_surface_status { | |
361 | struct dc_plane_address requested_address; | |
362 | struct dc_plane_address current_address; | |
363 | bool is_flip_pending; | |
9edba557 | 364 | bool is_right_eye; |
4562236b HW |
365 | }; |
366 | ||
367 | /* | |
368 | * Create a new surface with default parameters; | |
369 | */ | |
370 | struct dc_surface *dc_create_surface(const struct dc *dc); | |
371 | const struct dc_surface_status *dc_surface_get_status( | |
372 | const struct dc_surface *dc_surface); | |
373 | ||
374 | void dc_surface_retain(const struct dc_surface *dc_surface); | |
375 | void dc_surface_release(const struct dc_surface *dc_surface); | |
376 | ||
89e89630 | 377 | void dc_gamma_retain(const struct dc_gamma *dc_gamma); |
aff20230 | 378 | void dc_gamma_release(const struct dc_gamma **dc_gamma); |
4562236b HW |
379 | struct dc_gamma *dc_create_gamma(void); |
380 | ||
fb735a9f AK |
381 | void dc_transfer_func_retain(const struct dc_transfer_func *dc_tf); |
382 | void dc_transfer_func_release(const struct dc_transfer_func *dc_tf); | |
90e508ba | 383 | struct dc_transfer_func *dc_create_transfer_func(void); |
fb735a9f | 384 | |
4562236b HW |
385 | /* |
386 | * This structure holds a surface address. There could be multiple addresses | |
387 | * in cases such as Stereo 3D, Planar YUV, etc. Other per-flip attributes such | |
388 | * as frame durations and DCC format can also be set. | |
389 | */ | |
390 | struct dc_flip_addrs { | |
391 | struct dc_plane_address address; | |
392 | bool flip_immediate; | |
4562236b HW |
393 | /* TODO: add flip duration for FreeSync */ |
394 | }; | |
395 | ||
4562236b | 396 | /* |
ab2541b6 AC |
397 | * Set up surface attributes and associate to a stream |
398 | * The surfaces parameter is an absolute set of all surface active for the stream. | |
399 | * If no surfaces are provided, the stream will be blanked; no memory read. | |
4562236b HW |
400 | * Any flip related attribute changes must be done through this interface. |
401 | * | |
402 | * After this call: | |
ab2541b6 | 403 | * Surfaces attributes are programmed and configured to be composed into stream. |
4562236b HW |
404 | * This does not trigger a flip. No surface address is programmed. |
405 | */ | |
406 | ||
ab2541b6 | 407 | bool dc_commit_surfaces_to_stream( |
4562236b HW |
408 | struct dc *dc, |
409 | const struct dc_surface **dc_surfaces, | |
410 | uint8_t surface_count, | |
ab2541b6 | 411 | const struct dc_stream *stream); |
4562236b | 412 | |
ab2541b6 | 413 | bool dc_pre_update_surfaces_to_stream( |
4562236b HW |
414 | struct dc *dc, |
415 | const struct dc_surface *const *new_surfaces, | |
416 | uint8_t new_surface_count, | |
ab2541b6 | 417 | const struct dc_stream *stream); |
4562236b | 418 | |
ab2541b6 | 419 | bool dc_post_update_surfaces_to_stream( |
4562236b HW |
420 | struct dc *dc); |
421 | ||
ab2541b6 AC |
422 | void dc_update_surfaces_for_stream(struct dc *dc, struct dc_surface_update *updates, |
423 | int surface_count, const struct dc_stream *stream); | |
4562236b | 424 | |
81e2b2de DL |
425 | /* Surface update type is used by dc_update_surfaces_and_stream |
426 | * The update type is determined at the very beginning of the function based | |
427 | * on parameters passed in and decides how much programming (or updating) is | |
428 | * going to be done during the call. | |
429 | * | |
430 | * UPDATE_TYPE_FAST is used for really fast updates that do not require much | |
431 | * logical calculations or hardware register programming. This update MUST be | |
432 | * ISR safe on windows. Currently fast update will only be used to flip surface | |
433 | * address. | |
434 | * | |
435 | * UPDATE_TYPE_MED is used for slower updates which require significant hw | |
436 | * re-programming however do not affect bandwidth consumption or clock | |
437 | * requirements. At present, this is the level at which front end updates | |
438 | * that do not require us to run bw_calcs happen. These are in/out transfer func | |
439 | * updates, viewport offset changes, recout size changes and pixel depth changes. | |
440 | * This update can be done at ISR, but we want to minimize how often this happens. | |
441 | * | |
442 | * UPDATE_TYPE_FULL is slow. Really slow. This requires us to recalculate our | |
443 | * bandwidth and clocks, possibly rearrange some pipes and reprogram anything front | |
444 | * end related. Any time viewport dimensions, recout dimensions, scaling ratios or | |
445 | * gamma need to be adjusted or pipe needs to be turned on (or disconnected) we do | |
446 | * a full update. This cannot be done at ISR level and should be a rare event. | |
447 | * Unless someone is stress testing mpo enter/exit, playing with colour or adjusting | |
448 | * underscan we don't expect to see this call at all. | |
449 | */ | |
450 | ||
5869b0f6 LE |
451 | enum surface_update_type { |
452 | UPDATE_TYPE_FAST, /* super fast, safe to execute in isr */ | |
81e2b2de | 453 | UPDATE_TYPE_MED, /* ISR safe, most of programming needed, no bw/clk change*/ |
5869b0f6 LE |
454 | UPDATE_TYPE_FULL, /* may need to shuffle resources */ |
455 | }; | |
456 | ||
4562236b | 457 | /******************************************************************************* |
ab2541b6 | 458 | * Stream Interfaces |
4562236b | 459 | ******************************************************************************/ |
ab2541b6 AC |
460 | struct dc_stream { |
461 | const struct dc_sink *sink; | |
462 | struct dc_crtc_timing timing; | |
8b32076c | 463 | enum signal_type output_signal; |
4562236b | 464 | |
ab2541b6 | 465 | enum dc_color_space output_color_space; |
b92033b6 | 466 | enum dc_dither_option dither_option; |
4562236b | 467 | |
ab2541b6 AC |
468 | struct rect src; /* composition area */ |
469 | struct rect dst; /* stream addressable area */ | |
4562236b | 470 | |
ab2541b6 AC |
471 | struct audio_info audio_info; |
472 | ||
473 | bool ignore_msa_timing_param; | |
474 | ||
475 | struct freesync_context freesync_ctx; | |
476 | ||
477 | const struct dc_transfer_func *out_transfer_func; | |
478 | struct colorspace_transform gamut_remap_matrix; | |
479 | struct csc_transform csc_color_matrix; | |
9edba557 | 480 | enum view_3d_format view_format; |
ab2541b6 AC |
481 | /* TODO: custom INFO packets */ |
482 | /* TODO: ABM info (DMCU) */ | |
483 | /* TODO: PSR info */ | |
484 | /* TODO: CEA VIC */ | |
485 | }; | |
4562236b | 486 | |
a783e7b5 | 487 | struct dc_stream_update { |
a783e7b5 | 488 | struct rect src; |
a783e7b5 | 489 | struct rect dst; |
f46661dd | 490 | struct dc_transfer_func *out_transfer_func; |
a783e7b5 LE |
491 | }; |
492 | ||
493 | ||
494 | /* | |
495 | * Setup stream attributes if no stream updates are provided | |
496 | * there will be no impact on the stream parameters | |
497 | * | |
498 | * Set up surface attributes and associate to a stream | |
499 | * The surfaces parameter is an absolute set of all surface active for the stream. | |
500 | * If no surfaces are provided, the stream will be blanked; no memory read. | |
501 | * Any flip related attribute changes must be done through this interface. | |
502 | * | |
503 | * After this call: | |
504 | * Surfaces attributes are programmed and configured to be composed into stream. | |
505 | * This does not trigger a flip. No surface address is programmed. | |
506 | * | |
507 | */ | |
508 | ||
509 | void dc_update_surfaces_and_stream(struct dc *dc, | |
510 | struct dc_surface_update *surface_updates, int surface_count, | |
511 | const struct dc_stream *dc_stream, | |
512 | struct dc_stream_update *stream_update); | |
513 | ||
4562236b | 514 | /* |
ab2541b6 | 515 | * Log the current stream state. |
4562236b | 516 | */ |
ab2541b6 AC |
517 | void dc_stream_log( |
518 | const struct dc_stream *stream, | |
4562236b HW |
519 | struct dal_logger *dc_logger, |
520 | enum dc_log_type log_type); | |
521 | ||
ab2541b6 AC |
522 | uint8_t dc_get_current_stream_count(const struct dc *dc); |
523 | struct dc_stream *dc_get_stream_at_index(const struct dc *dc, uint8_t i); | |
4562236b | 524 | |
ab2541b6 AC |
525 | /* |
526 | * Return the current frame counter. | |
527 | */ | |
528 | uint32_t dc_stream_get_vblank_counter(const struct dc_stream *stream); | |
4562236b HW |
529 | |
530 | /* TODO: Return parsed values rather than direct register read | |
531 | * This has a dependency on the caller (amdgpu_get_crtc_scanoutpos) | |
532 | * being refactored properly to be dce-specific | |
533 | */ | |
81c50963 ST |
534 | bool dc_stream_get_scanoutpos(const struct dc_stream *stream, |
535 | uint32_t *v_blank_start, | |
536 | uint32_t *v_blank_end, | |
537 | uint32_t *h_position, | |
538 | uint32_t *v_position); | |
4562236b HW |
539 | |
540 | /* | |
ab2541b6 | 541 | * Structure to store surface/stream associations for validation |
4562236b HW |
542 | */ |
543 | struct dc_validation_set { | |
ab2541b6 | 544 | const struct dc_stream *stream; |
4562236b HW |
545 | const struct dc_surface *surfaces[MAX_SURFACES]; |
546 | uint8_t surface_count; | |
547 | }; | |
548 | ||
549 | /* | |
550 | * This function takes a set of resources and checks that they are cofunctional. | |
551 | * | |
552 | * After this call: | |
553 | * No hardware is programmed for call. Only validation is done. | |
554 | */ | |
07d72b39 HW |
555 | struct validate_context *dc_get_validate_context( |
556 | const struct dc *dc, | |
557 | const struct dc_validation_set set[], | |
558 | uint8_t set_count); | |
559 | ||
4562236b HW |
560 | bool dc_validate_resources( |
561 | const struct dc *dc, | |
562 | const struct dc_validation_set set[], | |
563 | uint8_t set_count); | |
564 | ||
565 | /* | |
ab2541b6 AC |
566 | * This function takes a stream and checks if it is guaranteed to be supported. |
567 | * Guaranteed means that MAX_COFUNC similar streams are supported. | |
4562236b HW |
568 | * |
569 | * After this call: | |
570 | * No hardware is programmed for call. Only validation is done. | |
571 | */ | |
572 | ||
573 | bool dc_validate_guaranteed( | |
574 | const struct dc *dc, | |
ab2541b6 | 575 | const struct dc_stream *stream); |
4562236b | 576 | |
8122a253 HW |
577 | void dc_resource_validate_ctx_copy_construct( |
578 | const struct validate_context *src_ctx, | |
579 | struct validate_context *dst_ctx); | |
580 | ||
581 | void dc_resource_validate_ctx_destruct(struct validate_context *context); | |
582 | ||
4562236b | 583 | /* |
ab2541b6 AC |
584 | * Set up streams and links associated to drive sinks |
585 | * The streams parameter is an absolute set of all active streams. | |
4562236b HW |
586 | * |
587 | * After this call: | |
588 | * Phy, Encoder, Timing Generator are programmed and enabled. | |
ab2541b6 | 589 | * New streams are enabled with blank stream; no memory read. |
4562236b | 590 | */ |
ab2541b6 | 591 | bool dc_commit_streams( |
4562236b | 592 | struct dc *dc, |
ab2541b6 AC |
593 | const struct dc_stream *streams[], |
594 | uint8_t stream_count); | |
9edba557 VP |
595 | /* |
596 | * Enable stereo when commit_streams is not required, | |
597 | * for example, frame alternate. | |
598 | */ | |
599 | bool dc_enable_stereo( | |
600 | struct dc *dc, | |
601 | struct validate_context *context, | |
602 | const struct dc_stream *streams[], | |
603 | uint8_t stream_count); | |
4562236b HW |
604 | |
605 | /** | |
606 | * Create a new default stream for the requested sink | |
607 | */ | |
608 | struct dc_stream *dc_create_stream_for_sink(const struct dc_sink *dc_sink); | |
609 | ||
610 | void dc_stream_retain(const struct dc_stream *dc_stream); | |
611 | void dc_stream_release(const struct dc_stream *dc_stream); | |
612 | ||
613 | struct dc_stream_status { | |
ab2541b6 AC |
614 | int primary_otg_inst; |
615 | int surface_count; | |
616 | const struct dc_surface *surfaces[MAX_SURFACE_NUM]; | |
617 | ||
4562236b HW |
618 | /* |
619 | * link this stream passes through | |
620 | */ | |
621 | const struct dc_link *link; | |
622 | }; | |
623 | ||
624 | const struct dc_stream_status *dc_stream_get_status( | |
625 | const struct dc_stream *dc_stream); | |
626 | ||
5869b0f6 LE |
627 | enum surface_update_type dc_check_update_surfaces_for_stream( |
628 | struct dc *dc, | |
629 | struct dc_surface_update *updates, | |
630 | int surface_count, | |
ee8f63e1 | 631 | struct dc_stream_update *stream_update, |
5869b0f6 LE |
632 | const struct dc_stream_status *stream_status); |
633 | ||
4562236b HW |
634 | /******************************************************************************* |
635 | * Link Interfaces | |
636 | ******************************************************************************/ | |
637 | ||
638 | /* | |
639 | * A link contains one or more sinks and their connected status. | |
640 | * The currently active signal type (HDMI, DP-SST, DP-MST) is also reported. | |
641 | */ | |
642 | struct dc_link { | |
643 | const struct dc_sink *remote_sinks[MAX_SINKS_PER_LINK]; | |
644 | unsigned int sink_count; | |
645 | const struct dc_sink *local_sink; | |
646 | unsigned int link_index; | |
647 | enum dc_connection_type type; | |
648 | enum signal_type connector_signal; | |
649 | enum dc_irq_source irq_source_hpd; | |
650 | enum dc_irq_source irq_source_hpd_rx;/* aka DP Short Pulse */ | |
651 | /* caps is the same as reported_link_cap. link_traing use | |
652 | * reported_link_cap. Will clean up. TODO | |
653 | */ | |
654 | struct dc_link_settings reported_link_cap; | |
655 | struct dc_link_settings verified_link_cap; | |
656 | struct dc_link_settings max_link_setting; | |
657 | struct dc_link_settings cur_link_settings; | |
658 | struct dc_lane_settings cur_lane_setting; | |
659 | ||
660 | uint8_t ddc_hw_inst; | |
7a096334 ZF |
661 | |
662 | uint8_t hpd_src; | |
663 | ||
4562236b HW |
664 | uint8_t link_enc_hw_inst; |
665 | ||
4562236b HW |
666 | bool test_pattern_enabled; |
667 | union compliance_test_state compliance_test_state; | |
9fb8de78 AG |
668 | |
669 | void *priv; | |
7c7f5b15 | 670 | bool aux_mode; |
46df790c AG |
671 | |
672 | struct ddc_service *ddc; | |
4562236b HW |
673 | }; |
674 | ||
675 | struct dpcd_caps { | |
676 | union dpcd_rev dpcd_rev; | |
677 | union max_lane_count max_ln_count; | |
678 | union max_down_spread max_down_spread; | |
679 | ||
680 | /* dongle type (DP converter, CV smart dongle) */ | |
681 | enum display_dongle_type dongle_type; | |
682 | /* Dongle's downstream count. */ | |
683 | union sink_count sink_count; | |
684 | /* If dongle_type == DISPLAY_DONGLE_DP_HDMI_CONVERTER, | |
685 | indicates 'Frame Sequential-to-lllFrame Pack' conversion capability.*/ | |
03f5c686 | 686 | struct dc_dongle_caps dongle_caps; |
4562236b HW |
687 | |
688 | bool allow_invalid_MSA_timing_param; | |
689 | bool panel_mode_edp; | |
690 | uint32_t sink_dev_id; | |
691 | uint32_t branch_dev_id; | |
692 | int8_t branch_dev_name[6]; | |
693 | int8_t branch_hw_revision; | |
694 | }; | |
695 | ||
696 | struct dc_link_status { | |
697 | struct dpcd_caps *dpcd_caps; | |
698 | }; | |
699 | ||
700 | const struct dc_link_status *dc_link_get_status(const struct dc_link *dc_link); | |
701 | ||
702 | /* | |
703 | * Return an enumerated dc_link. dc_link order is constant and determined at | |
704 | * boot time. They cannot be created or destroyed. | |
705 | * Use dc_get_caps() to get number of links. | |
706 | */ | |
707 | const struct dc_link *dc_get_link_at_index(const struct dc *dc, uint32_t link_index); | |
708 | ||
709 | /* Return id of physical connector represented by a dc_link at link_index.*/ | |
710 | const struct graphics_object_id dc_get_link_id_at_index( | |
711 | struct dc *dc, uint32_t link_index); | |
712 | ||
713 | /* Set backlight level of an embedded panel (eDP, LVDS). */ | |
714 | bool dc_link_set_backlight_level(const struct dc_link *dc_link, uint32_t level, | |
715 | uint32_t frame_ramp, const struct dc_stream *stream); | |
716 | ||
aa7397df AZ |
717 | bool dc_link_set_abm_disable(const struct dc_link *dc_link); |
718 | ||
4562236b HW |
719 | bool dc_link_set_psr_enable(const struct dc_link *dc_link, bool enable); |
720 | ||
7db4dede AZ |
721 | bool dc_link_get_psr_state(const struct dc_link *dc_link, uint32_t *psr_state); |
722 | ||
4562236b | 723 | bool dc_link_setup_psr(const struct dc_link *dc_link, |
9f72f51d AZ |
724 | const struct dc_stream *stream, struct psr_config *psr_config, |
725 | struct psr_context *psr_context); | |
4562236b HW |
726 | |
727 | /* Request DC to detect if there is a Panel connected. | |
728 | * boot - If this call is during initial boot. | |
729 | * Return false for any type of detection failure or MST detection | |
730 | * true otherwise. True meaning further action is required (status update | |
731 | * and OS notification). | |
732 | */ | |
733 | bool dc_link_detect(const struct dc_link *dc_link, bool boot); | |
734 | ||
735 | /* Notify DC about DP RX Interrupt (aka Short Pulse Interrupt). | |
736 | * Return: | |
737 | * true - Downstream port status changed. DM should call DC to do the | |
738 | * detection. | |
739 | * false - no change in Downstream port status. No further action required | |
740 | * from DM. */ | |
741 | bool dc_link_handle_hpd_rx_irq(const struct dc_link *dc_link); | |
742 | ||
743 | struct dc_sink_init_data; | |
744 | ||
745 | struct dc_sink *dc_link_add_remote_sink( | |
746 | const struct dc_link *dc_link, | |
747 | const uint8_t *edid, | |
748 | int len, | |
749 | struct dc_sink_init_data *init_data); | |
750 | ||
751 | void dc_link_remove_remote_sink( | |
752 | const struct dc_link *link, | |
753 | const struct dc_sink *sink); | |
754 | ||
755 | /* Used by diagnostics for virtual link at the moment */ | |
756 | void dc_link_set_sink(const struct dc_link *link, struct dc_sink *sink); | |
757 | ||
758 | void dc_link_dp_set_drive_settings( | |
d27383a2 | 759 | const struct dc_link *link, |
4562236b HW |
760 | struct link_training_settings *lt_settings); |
761 | ||
762 | bool dc_link_dp_perform_link_training( | |
763 | struct dc_link *link, | |
764 | const struct dc_link_settings *link_setting, | |
765 | bool skip_video_pattern); | |
766 | ||
767 | void dc_link_dp_enable_hpd(const struct dc_link *link); | |
768 | ||
769 | void dc_link_dp_disable_hpd(const struct dc_link *link); | |
770 | ||
771 | bool dc_link_dp_set_test_pattern( | |
772 | const struct dc_link *link, | |
773 | enum dp_test_pattern test_pattern, | |
774 | const struct link_training_settings *p_link_settings, | |
775 | const unsigned char *p_custom_pattern, | |
776 | unsigned int cust_pattern_size); | |
777 | ||
778 | /******************************************************************************* | |
779 | * Sink Interfaces - A sink corresponds to a display output device | |
780 | ******************************************************************************/ | |
781 | ||
8c895313 | 782 | struct dc_container_id { |
783 | // 128bit GUID in binary form | |
784 | unsigned char guid[16]; | |
785 | // 8 byte port ID -> ELD.PortID | |
786 | unsigned int portId[2]; | |
787 | // 128bit GUID in binary formufacturer name -> ELD.ManufacturerName | |
788 | unsigned short manufacturerName; | |
789 | // 2 byte product code -> ELD.ProductCode | |
790 | unsigned short productCode; | |
791 | }; | |
792 | ||
b6d6103b | 793 | |
9edba557 | 794 | |
4562236b HW |
795 | /* |
796 | * The sink structure contains EDID and other display device properties | |
797 | */ | |
798 | struct dc_sink { | |
799 | enum signal_type sink_signal; | |
800 | struct dc_edid dc_edid; /* raw edid */ | |
801 | struct dc_edid_caps edid_caps; /* parse display caps */ | |
8c895313 | 802 | struct dc_container_id *dc_container_id; |
4a9a5d62 ZF |
803 | uint32_t dongle_max_pix_clk; |
804 | bool converter_disable_audio; | |
5c4e9806 | 805 | void *priv; |
9edba557 | 806 | struct stereo_3d_features features_3d[TIMING_3D_FORMAT_MAX]; |
4562236b HW |
807 | }; |
808 | ||
809 | void dc_sink_retain(const struct dc_sink *sink); | |
810 | void dc_sink_release(const struct dc_sink *sink); | |
811 | ||
812 | const struct audio **dc_get_audios(struct dc *dc); | |
813 | ||
814 | struct dc_sink_init_data { | |
815 | enum signal_type sink_signal; | |
816 | const struct dc_link *link; | |
817 | uint32_t dongle_max_pix_clk; | |
818 | bool converter_disable_audio; | |
819 | }; | |
820 | ||
821 | struct dc_sink *dc_sink_create(const struct dc_sink_init_data *init_params); | |
8c895313 | 822 | bool dc_sink_get_container_id(struct dc_sink *dc_sink, struct dc_container_id *container_id); |
823 | bool dc_sink_set_container_id(struct dc_sink *dc_sink, const struct dc_container_id *container_id); | |
4562236b HW |
824 | |
825 | /******************************************************************************* | |
ab2541b6 | 826 | * Cursor interfaces - To manages the cursor within a stream |
4562236b HW |
827 | ******************************************************************************/ |
828 | /* TODO: Deprecated once we switch to dc_set_cursor_position */ | |
ab2541b6 AC |
829 | bool dc_stream_set_cursor_attributes( |
830 | const struct dc_stream *stream, | |
4562236b HW |
831 | const struct dc_cursor_attributes *attributes); |
832 | ||
ab2541b6 AC |
833 | bool dc_stream_set_cursor_position( |
834 | const struct dc_stream *stream, | |
beb16b6a | 835 | const struct dc_cursor_position *position); |
4562236b HW |
836 | |
837 | /* Newer interfaces */ | |
838 | struct dc_cursor { | |
839 | struct dc_plane_address address; | |
840 | struct dc_cursor_attributes attributes; | |
841 | }; | |
842 | ||
4562236b HW |
843 | /******************************************************************************* |
844 | * Interrupt interfaces | |
845 | ******************************************************************************/ | |
846 | enum dc_irq_source dc_interrupt_to_irq_source( | |
847 | struct dc *dc, | |
848 | uint32_t src_id, | |
849 | uint32_t ext_id); | |
850 | void dc_interrupt_set(const struct dc *dc, enum dc_irq_source src, bool enable); | |
851 | void dc_interrupt_ack(struct dc *dc, enum dc_irq_source src); | |
852 | enum dc_irq_source dc_get_hpd_irq_source_at_index( | |
853 | struct dc *dc, uint32_t link_index); | |
854 | ||
855 | /******************************************************************************* | |
856 | * Power Interfaces | |
857 | ******************************************************************************/ | |
858 | ||
859 | void dc_set_power_state( | |
860 | struct dc *dc, | |
a3621485 | 861 | enum dc_acpi_cm_power_state power_state); |
4562236b HW |
862 | void dc_resume(const struct dc *dc); |
863 | ||
4562236b HW |
864 | /* |
865 | * DPCD access interfaces | |
866 | */ | |
867 | ||
7c7f5b15 | 868 | bool dc_read_aux_dpcd( |
4562236b HW |
869 | struct dc *dc, |
870 | uint32_t link_index, | |
871 | uint32_t address, | |
872 | uint8_t *data, | |
873 | uint32_t size); | |
874 | ||
7c7f5b15 | 875 | bool dc_write_aux_dpcd( |
4562236b HW |
876 | struct dc *dc, |
877 | uint32_t link_index, | |
878 | uint32_t address, | |
879 | const uint8_t *data, | |
2b230ea3 ZF |
880 | uint32_t size); |
881 | ||
7c7f5b15 AG |
882 | bool dc_read_aux_i2c( |
883 | struct dc *dc, | |
884 | uint32_t link_index, | |
885 | enum i2c_mot_mode mot, | |
886 | uint32_t address, | |
887 | uint8_t *data, | |
888 | uint32_t size); | |
889 | ||
890 | bool dc_write_aux_i2c( | |
891 | struct dc *dc, | |
892 | uint32_t link_index, | |
893 | enum i2c_mot_mode mot, | |
894 | uint32_t address, | |
895 | const uint8_t *data, | |
896 | uint32_t size); | |
897 | ||
2b230ea3 ZF |
898 | bool dc_query_ddc_data( |
899 | struct dc *dc, | |
900 | uint32_t link_index, | |
901 | uint32_t address, | |
902 | uint8_t *write_buf, | |
903 | uint32_t write_size, | |
904 | uint8_t *read_buf, | |
905 | uint32_t read_size); | |
4562236b HW |
906 | |
907 | bool dc_submit_i2c( | |
908 | struct dc *dc, | |
909 | uint32_t link_index, | |
910 | struct i2c_command *cmd); | |
911 | ||
5e7773a2 | 912 | |
4562236b | 913 | #endif /* DC_INTERFACE_H_ */ |