]> git.proxmox.com Git - mirror_ubuntu-bionic-kernel.git/blame - drivers/gpu/drm/amd/display/dc/dc.h
drm/amd/display: fix issues with incorrectly detecting UPDATE_TYPE_FULL
[mirror_ubuntu-bionic-kernel.git] / drivers / gpu / drm / amd / display / dc / dc.h
CommitLineData
4562236b
HW
1/*
2 * Copyright 2012-14 Advanced Micro Devices, Inc.
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice shall be included in
12 * all copies or substantial portions of the Software.
13 *
14 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
17 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
18 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
19 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
20 * OTHER DEALINGS IN THE SOFTWARE.
21 *
22 * Authors: AMD
23 *
24 */
25
26#ifndef DC_INTERFACE_H_
27#define DC_INTERFACE_H_
28
29#include "dc_types.h"
4562236b
HW
30#include "grph_object_defs.h"
31#include "logger_types.h"
32#include "gpio_types.h"
33#include "link_service_types.h"
34
091a97e5 35#define MAX_SURFACES 3
ab2541b6 36#define MAX_STREAMS 6
4562236b
HW
37#define MAX_SINKS_PER_LINK 4
38
39/*******************************************************************************
40 * Display Core Interfaces
41 ******************************************************************************/
42
43struct dc_caps {
ab2541b6 44 uint32_t max_streams;
4562236b
HW
45 uint32_t max_links;
46 uint32_t max_audios;
47 uint32_t max_slave_planes;
d4e13b0d 48 uint32_t max_surfaces;
4562236b
HW
49 uint32_t max_downscale_ratio;
50 uint32_t i2c_speed_in_khz;
a37656b9
TC
51
52 unsigned int max_cursor_size;
4562236b
HW
53};
54
55
56struct dc_dcc_surface_param {
4562236b 57 struct dc_size surface_size;
ebf055f9 58 enum surface_pixel_format format;
2c8ad2d5 59 enum swizzle_mode_values swizzle_mode;
4562236b
HW
60 enum dc_scan_direction scan;
61};
62
63struct dc_dcc_setting {
64 unsigned int max_compressed_blk_size;
65 unsigned int max_uncompressed_blk_size;
66 bool independent_64b_blks;
67};
68
69struct dc_surface_dcc_cap {
4562236b
HW
70 union {
71 struct {
72 struct dc_dcc_setting rgb;
73 } grph;
74
75 struct {
76 struct dc_dcc_setting luma;
77 struct dc_dcc_setting chroma;
78 } video;
79 };
ebf055f9
AK
80
81 bool capable;
82 bool const_color_support;
4562236b
HW
83};
84
94267b3d
ST
85struct dc_static_screen_events {
86 bool cursor_update;
87 bool surface_update;
88 bool overlay_update;
89};
90
4562236b
HW
91/* Forward declaration*/
92struct dc;
93struct dc_surface;
94struct validate_context;
95
96struct dc_cap_funcs {
ff5ef992
AD
97#if defined(CONFIG_DRM_AMD_DC_DCN1_0)
98 bool (*get_dcc_compression_cap)(const struct dc *dc,
99 const struct dc_dcc_surface_param *input,
100 struct dc_surface_dcc_cap *output);
101#else
4562236b 102 int i;
ff5ef992 103#endif
4562236b
HW
104};
105
106struct dc_stream_funcs {
107 bool (*adjust_vmin_vmax)(struct dc *dc,
108 const struct dc_stream **stream,
109 int num_streams,
110 int vmin,
111 int vmax);
72ada5f7
EC
112 bool (*get_crtc_position)(struct dc *dc,
113 const struct dc_stream **stream,
114 int num_streams,
115 unsigned int *v_pos,
116 unsigned int *nom_v_pos);
117
4562236b 118 bool (*set_gamut_remap)(struct dc *dc,
f46661dd 119 const struct dc_stream *stream);
94267b3d
ST
120
121 void (*set_static_screen_events)(struct dc *dc,
122 const struct dc_stream **stream,
123 int num_streams,
124 const struct dc_static_screen_events *events);
529cad0f
DW
125
126 void (*set_dither_option)(const struct dc_stream *stream,
127 enum dc_dither_option option);
4562236b
HW
128};
129
130struct link_training_settings;
131
132struct dc_link_funcs {
133 void (*set_drive_settings)(struct dc *dc,
bf5cda33
HW
134 struct link_training_settings *lt_settings,
135 const struct dc_link *link);
4562236b
HW
136 void (*perform_link_training)(struct dc *dc,
137 struct dc_link_settings *link_setting,
138 bool skip_video_pattern);
139 void (*set_preferred_link_settings)(struct dc *dc,
88639168
ZF
140 struct dc_link_settings *link_setting,
141 const struct dc_link *link);
4562236b
HW
142 void (*enable_hpd)(const struct dc_link *link);
143 void (*disable_hpd)(const struct dc_link *link);
144 void (*set_test_pattern)(
145 const struct dc_link *link,
146 enum dp_test_pattern test_pattern,
147 const struct link_training_settings *p_link_settings,
148 const unsigned char *p_custom_pattern,
149 unsigned int cust_pattern_size);
150};
151
152/* Structure to hold configuration flags set by dm at dc creation. */
153struct dc_config {
154 bool gpu_vm_support;
155 bool disable_disp_pll_sharing;
156};
157
158struct dc_debug {
159 bool surface_visual_confirm;
160 bool max_disp_clk;
4562236b 161 bool surface_trace;
9474980a 162 bool timing_trace;
c9742685 163 bool clock_trace;
4562236b
HW
164 bool validation_trace;
165 bool disable_stutter;
166 bool disable_dcc;
167 bool disable_dfs_bypass;
ff5ef992
AD
168#if defined(CONFIG_DRM_AMD_DC_DCN1_0)
169 bool disable_dpp_power_gate;
170 bool disable_hubp_power_gate;
171 bool disable_pplib_wm_range;
172 bool use_dml_wm;
173 bool use_max_voltage;
174 int sr_exit_time_ns;
175 int sr_enter_plus_exit_time_ns;
176 int urgent_latency_ns;
177 int percent_of_ideal_drambw;
178 int dram_clock_change_latency_ns;
e73b59b7 179 int always_scale;
ff5ef992 180#endif
2c8ad2d5 181 bool disable_pplib_clock_request;
4562236b 182 bool disable_clock_gate;
aa66df58 183 bool disable_dmcu;
29eba8e8 184 bool disable_psr;
70814f6f 185 bool force_abm_enable;
4562236b
HW
186};
187
188struct dc {
189 struct dc_caps caps;
190 struct dc_cap_funcs cap_funcs;
191 struct dc_stream_funcs stream_funcs;
192 struct dc_link_funcs link_funcs;
193 struct dc_config config;
194 struct dc_debug debug;
195};
196
2c8ad2d5
AD
197enum frame_buffer_mode {
198 FRAME_BUFFER_MODE_LOCAL_ONLY = 0,
199 FRAME_BUFFER_MODE_ZFB_ONLY,
200 FRAME_BUFFER_MODE_MIXED_ZFB_AND_LOCAL,
201} ;
202
203struct dchub_init_data {
2c8ad2d5
AD
204 int64_t zfb_phys_addr_base;
205 int64_t zfb_mc_base_addr;
206 uint64_t zfb_size_in_byte;
207 enum frame_buffer_mode fb_mode;
ebf055f9
AK
208 bool dchub_initialzied;
209 bool dchub_info_valid;
2c8ad2d5 210};
2c8ad2d5 211
4562236b
HW
212struct dc_init_data {
213 struct hw_asic_id asic_id;
214 void *driver; /* ctx */
215 struct cgs_device *cgs_device;
216
217 int num_virtual_links;
218 /*
219 * If 'vbios_override' not NULL, it will be called instead
220 * of the real VBIOS. Intended use is Diagnostics on FPGA.
221 */
222 struct dc_bios *vbios_override;
223 enum dce_environment dce_environment;
224
225 struct dc_config flags;
226};
227
228struct dc *dc_create(const struct dc_init_data *init_params);
229
230void dc_destroy(struct dc **dc);
231
2c8ad2d5 232bool dc_init_dchub(struct dc *dc, struct dchub_init_data *dh_data);
2c8ad2d5 233
4562236b
HW
234/*******************************************************************************
235 * Surface Interfaces
236 ******************************************************************************/
237
238enum {
fb735a9f 239 TRANSFER_FUNC_POINTS = 1025
4562236b
HW
240};
241
1646a6fe 242struct dc_hdr_static_metadata {
1646a6fe
AW
243 /* display chromaticities and white point in units of 0.00001 */
244 unsigned int chromaticity_green_x;
245 unsigned int chromaticity_green_y;
246 unsigned int chromaticity_blue_x;
247 unsigned int chromaticity_blue_y;
248 unsigned int chromaticity_red_x;
249 unsigned int chromaticity_red_y;
250 unsigned int chromaticity_white_point_x;
251 unsigned int chromaticity_white_point_y;
252
253 uint32_t min_luminance;
254 uint32_t max_luminance;
255 uint32_t maximum_content_light_level;
256 uint32_t maximum_frame_average_light_level;
ebf055f9
AK
257
258 bool hdr_supported;
259 bool is_hdr;
1646a6fe
AW
260};
261
fb735a9f
AK
262enum dc_transfer_func_type {
263 TF_TYPE_PREDEFINED,
264 TF_TYPE_DISTRIBUTED_POINTS,
f46661dd
AZ
265 TF_TYPE_BYPASS,
266 TF_TYPE_UNKNOWN
fb735a9f
AK
267};
268
269struct dc_transfer_func_distributed_points {
fcd2f4bf
AZ
270 struct fixed31_32 red[TRANSFER_FUNC_POINTS];
271 struct fixed31_32 green[TRANSFER_FUNC_POINTS];
272 struct fixed31_32 blue[TRANSFER_FUNC_POINTS];
273
fb735a9f 274 uint16_t end_exponent;
fcd2f4bf
AZ
275 uint16_t x_point_at_y1_red;
276 uint16_t x_point_at_y1_green;
277 uint16_t x_point_at_y1_blue;
fb735a9f
AK
278};
279
280enum dc_transfer_func_predefined {
281 TRANSFER_FUNCTION_SRGB,
282 TRANSFER_FUNCTION_BT709,
90e508ba 283 TRANSFER_FUNCTION_PQ,
fb735a9f
AK
284 TRANSFER_FUNCTION_LINEAR,
285};
286
287struct dc_transfer_func {
ebf055f9 288 struct dc_transfer_func_distributed_points tf_pts;
fb735a9f
AK
289 enum dc_transfer_func_type type;
290 enum dc_transfer_func_predefined tf;
fb735a9f
AK
291};
292
4562236b 293struct dc_surface {
4562236b
HW
294 struct dc_plane_address address;
295
296 struct scaling_taps scaling_quality;
297 struct rect src_rect;
298 struct rect dst_rect;
299 struct rect clip_rect;
300
301 union plane_size plane_size;
302 union dc_tiling_info tiling_info;
ebf055f9 303
4562236b 304 struct dc_plane_dcc_param dcc;
ebf055f9
AK
305 struct dc_hdr_static_metadata hdr_static_ctx;
306
307 const struct dc_gamma *gamma_correction;
308 const struct dc_transfer_func *in_transfer_func;
4562236b 309
ebf055f9 310 enum dc_color_space color_space;
4562236b
HW
311 enum surface_pixel_format format;
312 enum dc_rotation_angle rotation;
4562236b
HW
313 enum plane_stereo_format stereo_format;
314
ebf055f9
AK
315 bool per_pixel_alpha;
316 bool visible;
317 bool flip_immediate;
318 bool horizontal_mirror;
4562236b
HW
319};
320
321struct dc_plane_info {
322 union plane_size plane_size;
323 union dc_tiling_info tiling_info;
9cd09bfe 324 struct dc_plane_dcc_param dcc;
4562236b
HW
325 enum surface_pixel_format format;
326 enum dc_rotation_angle rotation;
4562236b
HW
327 enum plane_stereo_format stereo_format;
328 enum dc_color_space color_space; /*todo: wrong place, fits in scaling info*/
ebf055f9 329 bool horizontal_mirror;
4562236b 330 bool visible;
ebf055f9 331 bool per_pixel_alpha;
4562236b
HW
332};
333
334struct dc_scaling_info {
ebf055f9
AK
335 struct rect src_rect;
336 struct rect dst_rect;
337 struct rect clip_rect;
338 struct scaling_taps scaling_quality;
4562236b
HW
339};
340
341struct dc_surface_update {
342 const struct dc_surface *surface;
343
344 /* isr safe update parameters. null means no updates */
345 struct dc_flip_addrs *flip_addr;
346 struct dc_plane_info *plane_info;
347 struct dc_scaling_info *scaling_info;
348 /* following updates require alloc/sleep/spin that is not isr safe,
349 * null means no updates
350 */
fb735a9f 351 /* gamma TO BE REMOVED */
4562236b 352 struct dc_gamma *gamma;
fb735a9f 353 struct dc_transfer_func *in_transfer_func;
f46661dd 354 struct dc_hdr_static_metadata *hdr_static_metadata;
4562236b
HW
355};
356/*
357 * This structure is filled in by dc_surface_get_status and contains
358 * the last requested address and the currently active address so the called
359 * can determine if there are any outstanding flips
360 */
361struct dc_surface_status {
362 struct dc_plane_address requested_address;
363 struct dc_plane_address current_address;
364 bool is_flip_pending;
9edba557 365 bool is_right_eye;
4562236b
HW
366};
367
368/*
369 * Create a new surface with default parameters;
370 */
371struct dc_surface *dc_create_surface(const struct dc *dc);
372const struct dc_surface_status *dc_surface_get_status(
373 const struct dc_surface *dc_surface);
374
375void dc_surface_retain(const struct dc_surface *dc_surface);
376void dc_surface_release(const struct dc_surface *dc_surface);
377
89e89630 378void dc_gamma_retain(const struct dc_gamma *dc_gamma);
aff20230 379void dc_gamma_release(const struct dc_gamma **dc_gamma);
4562236b
HW
380struct dc_gamma *dc_create_gamma(void);
381
fb735a9f
AK
382void dc_transfer_func_retain(const struct dc_transfer_func *dc_tf);
383void dc_transfer_func_release(const struct dc_transfer_func *dc_tf);
90e508ba 384struct dc_transfer_func *dc_create_transfer_func(void);
fb735a9f 385
4562236b
HW
386/*
387 * This structure holds a surface address. There could be multiple addresses
388 * in cases such as Stereo 3D, Planar YUV, etc. Other per-flip attributes such
389 * as frame durations and DCC format can also be set.
390 */
391struct dc_flip_addrs {
392 struct dc_plane_address address;
393 bool flip_immediate;
4562236b
HW
394 /* TODO: add flip duration for FreeSync */
395};
396
4562236b 397/*
ab2541b6
AC
398 * Set up surface attributes and associate to a stream
399 * The surfaces parameter is an absolute set of all surface active for the stream.
400 * If no surfaces are provided, the stream will be blanked; no memory read.
4562236b
HW
401 * Any flip related attribute changes must be done through this interface.
402 *
403 * After this call:
ab2541b6 404 * Surfaces attributes are programmed and configured to be composed into stream.
4562236b
HW
405 * This does not trigger a flip. No surface address is programmed.
406 */
407
ab2541b6 408bool dc_commit_surfaces_to_stream(
4562236b
HW
409 struct dc *dc,
410 const struct dc_surface **dc_surfaces,
411 uint8_t surface_count,
ab2541b6 412 const struct dc_stream *stream);
4562236b 413
ab2541b6 414bool dc_pre_update_surfaces_to_stream(
4562236b
HW
415 struct dc *dc,
416 const struct dc_surface *const *new_surfaces,
417 uint8_t new_surface_count,
ab2541b6 418 const struct dc_stream *stream);
4562236b 419
ab2541b6 420bool dc_post_update_surfaces_to_stream(
4562236b
HW
421 struct dc *dc);
422
ab2541b6
AC
423void dc_update_surfaces_for_stream(struct dc *dc, struct dc_surface_update *updates,
424 int surface_count, const struct dc_stream *stream);
4562236b 425
81e2b2de
DL
426/* Surface update type is used by dc_update_surfaces_and_stream
427 * The update type is determined at the very beginning of the function based
428 * on parameters passed in and decides how much programming (or updating) is
429 * going to be done during the call.
430 *
431 * UPDATE_TYPE_FAST is used for really fast updates that do not require much
432 * logical calculations or hardware register programming. This update MUST be
433 * ISR safe on windows. Currently fast update will only be used to flip surface
434 * address.
435 *
436 * UPDATE_TYPE_MED is used for slower updates which require significant hw
437 * re-programming however do not affect bandwidth consumption or clock
438 * requirements. At present, this is the level at which front end updates
439 * that do not require us to run bw_calcs happen. These are in/out transfer func
440 * updates, viewport offset changes, recout size changes and pixel depth changes.
441 * This update can be done at ISR, but we want to minimize how often this happens.
442 *
443 * UPDATE_TYPE_FULL is slow. Really slow. This requires us to recalculate our
444 * bandwidth and clocks, possibly rearrange some pipes and reprogram anything front
445 * end related. Any time viewport dimensions, recout dimensions, scaling ratios or
446 * gamma need to be adjusted or pipe needs to be turned on (or disconnected) we do
447 * a full update. This cannot be done at ISR level and should be a rare event.
448 * Unless someone is stress testing mpo enter/exit, playing with colour or adjusting
449 * underscan we don't expect to see this call at all.
450 */
451
5869b0f6
LE
452enum surface_update_type {
453 UPDATE_TYPE_FAST, /* super fast, safe to execute in isr */
81e2b2de 454 UPDATE_TYPE_MED, /* ISR safe, most of programming needed, no bw/clk change*/
5869b0f6
LE
455 UPDATE_TYPE_FULL, /* may need to shuffle resources */
456};
457
4562236b 458/*******************************************************************************
ab2541b6 459 * Stream Interfaces
4562236b 460 ******************************************************************************/
ab2541b6
AC
461struct dc_stream {
462 const struct dc_sink *sink;
463 struct dc_crtc_timing timing;
4562236b 464
ab2541b6
AC
465 struct rect src; /* composition area */
466 struct rect dst; /* stream addressable area */
4562236b 467
ab2541b6
AC
468 struct audio_info audio_info;
469
ab2541b6
AC
470 struct freesync_context freesync_ctx;
471
472 const struct dc_transfer_func *out_transfer_func;
473 struct colorspace_transform gamut_remap_matrix;
474 struct csc_transform csc_color_matrix;
ebf055f9
AK
475
476 enum signal_type output_signal;
477
478 enum dc_color_space output_color_space;
479 enum dc_dither_option dither_option;
480
9edba557 481 enum view_3d_format view_format;
ebf055f9
AK
482
483 bool ignore_msa_timing_param;
ab2541b6
AC
484 /* TODO: custom INFO packets */
485 /* TODO: ABM info (DMCU) */
486 /* TODO: PSR info */
487 /* TODO: CEA VIC */
488};
4562236b 489
a783e7b5 490struct dc_stream_update {
a783e7b5 491 struct rect src;
a783e7b5 492 struct rect dst;
f46661dd 493 struct dc_transfer_func *out_transfer_func;
a783e7b5
LE
494};
495
496
497/*
498 * Setup stream attributes if no stream updates are provided
499 * there will be no impact on the stream parameters
500 *
501 * Set up surface attributes and associate to a stream
502 * The surfaces parameter is an absolute set of all surface active for the stream.
503 * If no surfaces are provided, the stream will be blanked; no memory read.
504 * Any flip related attribute changes must be done through this interface.
505 *
506 * After this call:
507 * Surfaces attributes are programmed and configured to be composed into stream.
508 * This does not trigger a flip. No surface address is programmed.
509 *
510 */
511
512void dc_update_surfaces_and_stream(struct dc *dc,
513 struct dc_surface_update *surface_updates, int surface_count,
514 const struct dc_stream *dc_stream,
515 struct dc_stream_update *stream_update);
516
4562236b 517/*
ab2541b6 518 * Log the current stream state.
4562236b 519 */
ab2541b6
AC
520void dc_stream_log(
521 const struct dc_stream *stream,
4562236b
HW
522 struct dal_logger *dc_logger,
523 enum dc_log_type log_type);
524
ab2541b6
AC
525uint8_t dc_get_current_stream_count(const struct dc *dc);
526struct dc_stream *dc_get_stream_at_index(const struct dc *dc, uint8_t i);
4562236b 527
ab2541b6
AC
528/*
529 * Return the current frame counter.
530 */
531uint32_t dc_stream_get_vblank_counter(const struct dc_stream *stream);
4562236b
HW
532
533/* TODO: Return parsed values rather than direct register read
534 * This has a dependency on the caller (amdgpu_get_crtc_scanoutpos)
535 * being refactored properly to be dce-specific
536 */
81c50963
ST
537bool dc_stream_get_scanoutpos(const struct dc_stream *stream,
538 uint32_t *v_blank_start,
539 uint32_t *v_blank_end,
540 uint32_t *h_position,
541 uint32_t *v_position);
4562236b
HW
542
543/*
ab2541b6 544 * Structure to store surface/stream associations for validation
4562236b
HW
545 */
546struct dc_validation_set {
ab2541b6 547 const struct dc_stream *stream;
4562236b
HW
548 const struct dc_surface *surfaces[MAX_SURFACES];
549 uint8_t surface_count;
550};
551
552/*
553 * This function takes a set of resources and checks that they are cofunctional.
554 *
555 * After this call:
556 * No hardware is programmed for call. Only validation is done.
557 */
07d72b39
HW
558struct validate_context *dc_get_validate_context(
559 const struct dc *dc,
560 const struct dc_validation_set set[],
561 uint8_t set_count);
562
4562236b
HW
563bool dc_validate_resources(
564 const struct dc *dc,
565 const struct dc_validation_set set[],
566 uint8_t set_count);
567
568/*
ab2541b6
AC
569 * This function takes a stream and checks if it is guaranteed to be supported.
570 * Guaranteed means that MAX_COFUNC similar streams are supported.
4562236b
HW
571 *
572 * After this call:
573 * No hardware is programmed for call. Only validation is done.
574 */
575
576bool dc_validate_guaranteed(
577 const struct dc *dc,
ab2541b6 578 const struct dc_stream *stream);
4562236b 579
8122a253
HW
580void dc_resource_validate_ctx_copy_construct(
581 const struct validate_context *src_ctx,
582 struct validate_context *dst_ctx);
583
584void dc_resource_validate_ctx_destruct(struct validate_context *context);
585
4562236b 586/*
ab2541b6
AC
587 * Set up streams and links associated to drive sinks
588 * The streams parameter is an absolute set of all active streams.
4562236b
HW
589 *
590 * After this call:
591 * Phy, Encoder, Timing Generator are programmed and enabled.
ab2541b6 592 * New streams are enabled with blank stream; no memory read.
4562236b 593 */
ab2541b6 594bool dc_commit_streams(
4562236b 595 struct dc *dc,
ab2541b6
AC
596 const struct dc_stream *streams[],
597 uint8_t stream_count);
9edba557
VP
598/*
599 * Enable stereo when commit_streams is not required,
600 * for example, frame alternate.
601 */
602bool dc_enable_stereo(
603 struct dc *dc,
604 struct validate_context *context,
605 const struct dc_stream *streams[],
606 uint8_t stream_count);
4562236b
HW
607
608/**
609 * Create a new default stream for the requested sink
610 */
611struct dc_stream *dc_create_stream_for_sink(const struct dc_sink *dc_sink);
612
613void dc_stream_retain(const struct dc_stream *dc_stream);
614void dc_stream_release(const struct dc_stream *dc_stream);
615
616struct dc_stream_status {
ab2541b6
AC
617 int primary_otg_inst;
618 int surface_count;
619 const struct dc_surface *surfaces[MAX_SURFACE_NUM];
620
4562236b
HW
621 /*
622 * link this stream passes through
623 */
624 const struct dc_link *link;
625};
626
627const struct dc_stream_status *dc_stream_get_status(
628 const struct dc_stream *dc_stream);
629
5869b0f6
LE
630enum surface_update_type dc_check_update_surfaces_for_stream(
631 struct dc *dc,
632 struct dc_surface_update *updates,
633 int surface_count,
ee8f63e1 634 struct dc_stream_update *stream_update,
5869b0f6
LE
635 const struct dc_stream_status *stream_status);
636
4562236b
HW
637/*******************************************************************************
638 * Link Interfaces
639 ******************************************************************************/
640
641/*
642 * A link contains one or more sinks and their connected status.
643 * The currently active signal type (HDMI, DP-SST, DP-MST) is also reported.
644 */
645struct dc_link {
646 const struct dc_sink *remote_sinks[MAX_SINKS_PER_LINK];
647 unsigned int sink_count;
648 const struct dc_sink *local_sink;
649 unsigned int link_index;
650 enum dc_connection_type type;
651 enum signal_type connector_signal;
652 enum dc_irq_source irq_source_hpd;
653 enum dc_irq_source irq_source_hpd_rx;/* aka DP Short Pulse */
654 /* caps is the same as reported_link_cap. link_traing use
655 * reported_link_cap. Will clean up. TODO
656 */
657 struct dc_link_settings reported_link_cap;
658 struct dc_link_settings verified_link_cap;
659 struct dc_link_settings max_link_setting;
660 struct dc_link_settings cur_link_settings;
661 struct dc_lane_settings cur_lane_setting;
662
663 uint8_t ddc_hw_inst;
7a096334
ZF
664
665 uint8_t hpd_src;
666
4562236b
HW
667 uint8_t link_enc_hw_inst;
668
4562236b
HW
669 bool test_pattern_enabled;
670 union compliance_test_state compliance_test_state;
9fb8de78
AG
671
672 void *priv;
46df790c
AG
673
674 struct ddc_service *ddc;
ebf055f9
AK
675
676 bool aux_mode;
4562236b
HW
677};
678
679struct dpcd_caps {
680 union dpcd_rev dpcd_rev;
681 union max_lane_count max_ln_count;
682 union max_down_spread max_down_spread;
683
684 /* dongle type (DP converter, CV smart dongle) */
685 enum display_dongle_type dongle_type;
686 /* Dongle's downstream count. */
687 union sink_count sink_count;
688 /* If dongle_type == DISPLAY_DONGLE_DP_HDMI_CONVERTER,
689 indicates 'Frame Sequential-to-lllFrame Pack' conversion capability.*/
03f5c686 690 struct dc_dongle_caps dongle_caps;
4562236b 691
4562236b
HW
692 uint32_t sink_dev_id;
693 uint32_t branch_dev_id;
694 int8_t branch_dev_name[6];
695 int8_t branch_hw_revision;
ebf055f9
AK
696
697 bool allow_invalid_MSA_timing_param;
698 bool panel_mode_edp;
4562236b
HW
699};
700
701struct dc_link_status {
702 struct dpcd_caps *dpcd_caps;
703};
704
705const struct dc_link_status *dc_link_get_status(const struct dc_link *dc_link);
706
707/*
708 * Return an enumerated dc_link. dc_link order is constant and determined at
709 * boot time. They cannot be created or destroyed.
710 * Use dc_get_caps() to get number of links.
711 */
712const struct dc_link *dc_get_link_at_index(const struct dc *dc, uint32_t link_index);
713
714/* Return id of physical connector represented by a dc_link at link_index.*/
715const struct graphics_object_id dc_get_link_id_at_index(
716 struct dc *dc, uint32_t link_index);
717
718/* Set backlight level of an embedded panel (eDP, LVDS). */
719bool dc_link_set_backlight_level(const struct dc_link *dc_link, uint32_t level,
720 uint32_t frame_ramp, const struct dc_stream *stream);
721
aa7397df
AZ
722bool dc_link_set_abm_disable(const struct dc_link *dc_link);
723
4562236b
HW
724bool dc_link_set_psr_enable(const struct dc_link *dc_link, bool enable);
725
7db4dede
AZ
726bool dc_link_get_psr_state(const struct dc_link *dc_link, uint32_t *psr_state);
727
4562236b 728bool dc_link_setup_psr(const struct dc_link *dc_link,
9f72f51d
AZ
729 const struct dc_stream *stream, struct psr_config *psr_config,
730 struct psr_context *psr_context);
4562236b
HW
731
732/* Request DC to detect if there is a Panel connected.
733 * boot - If this call is during initial boot.
734 * Return false for any type of detection failure or MST detection
735 * true otherwise. True meaning further action is required (status update
736 * and OS notification).
737 */
738bool dc_link_detect(const struct dc_link *dc_link, bool boot);
739
740/* Notify DC about DP RX Interrupt (aka Short Pulse Interrupt).
741 * Return:
742 * true - Downstream port status changed. DM should call DC to do the
743 * detection.
744 * false - no change in Downstream port status. No further action required
745 * from DM. */
746bool dc_link_handle_hpd_rx_irq(const struct dc_link *dc_link);
747
748struct dc_sink_init_data;
749
750struct dc_sink *dc_link_add_remote_sink(
751 const struct dc_link *dc_link,
752 const uint8_t *edid,
753 int len,
754 struct dc_sink_init_data *init_data);
755
756void dc_link_remove_remote_sink(
757 const struct dc_link *link,
758 const struct dc_sink *sink);
759
760/* Used by diagnostics for virtual link at the moment */
761void dc_link_set_sink(const struct dc_link *link, struct dc_sink *sink);
762
763void dc_link_dp_set_drive_settings(
d27383a2 764 const struct dc_link *link,
4562236b
HW
765 struct link_training_settings *lt_settings);
766
767bool dc_link_dp_perform_link_training(
768 struct dc_link *link,
769 const struct dc_link_settings *link_setting,
770 bool skip_video_pattern);
771
772void dc_link_dp_enable_hpd(const struct dc_link *link);
773
774void dc_link_dp_disable_hpd(const struct dc_link *link);
775
776bool dc_link_dp_set_test_pattern(
777 const struct dc_link *link,
778 enum dp_test_pattern test_pattern,
779 const struct link_training_settings *p_link_settings,
780 const unsigned char *p_custom_pattern,
781 unsigned int cust_pattern_size);
782
783/*******************************************************************************
784 * Sink Interfaces - A sink corresponds to a display output device
785 ******************************************************************************/
786
8c895313 787struct dc_container_id {
788 // 128bit GUID in binary form
789 unsigned char guid[16];
790 // 8 byte port ID -> ELD.PortID
791 unsigned int portId[2];
792 // 128bit GUID in binary formufacturer name -> ELD.ManufacturerName
793 unsigned short manufacturerName;
794 // 2 byte product code -> ELD.ProductCode
795 unsigned short productCode;
796};
797
b6d6103b 798
9edba557 799
4562236b
HW
800/*
801 * The sink structure contains EDID and other display device properties
802 */
803struct dc_sink {
804 enum signal_type sink_signal;
805 struct dc_edid dc_edid; /* raw edid */
806 struct dc_edid_caps edid_caps; /* parse display caps */
8c895313 807 struct dc_container_id *dc_container_id;
4a9a5d62 808 uint32_t dongle_max_pix_clk;
5c4e9806 809 void *priv;
9edba557 810 struct stereo_3d_features features_3d[TIMING_3D_FORMAT_MAX];
ebf055f9 811 bool converter_disable_audio;
4562236b
HW
812};
813
814void dc_sink_retain(const struct dc_sink *sink);
815void dc_sink_release(const struct dc_sink *sink);
816
817const struct audio **dc_get_audios(struct dc *dc);
818
819struct dc_sink_init_data {
820 enum signal_type sink_signal;
821 const struct dc_link *link;
822 uint32_t dongle_max_pix_clk;
823 bool converter_disable_audio;
824};
825
826struct dc_sink *dc_sink_create(const struct dc_sink_init_data *init_params);
8c895313 827bool dc_sink_get_container_id(struct dc_sink *dc_sink, struct dc_container_id *container_id);
828bool dc_sink_set_container_id(struct dc_sink *dc_sink, const struct dc_container_id *container_id);
4562236b
HW
829
830/*******************************************************************************
ab2541b6 831 * Cursor interfaces - To manages the cursor within a stream
4562236b
HW
832 ******************************************************************************/
833/* TODO: Deprecated once we switch to dc_set_cursor_position */
ab2541b6
AC
834bool dc_stream_set_cursor_attributes(
835 const struct dc_stream *stream,
4562236b
HW
836 const struct dc_cursor_attributes *attributes);
837
ab2541b6
AC
838bool dc_stream_set_cursor_position(
839 const struct dc_stream *stream,
beb16b6a 840 const struct dc_cursor_position *position);
4562236b
HW
841
842/* Newer interfaces */
843struct dc_cursor {
844 struct dc_plane_address address;
845 struct dc_cursor_attributes attributes;
846};
847
4562236b
HW
848/*******************************************************************************
849 * Interrupt interfaces
850 ******************************************************************************/
851enum dc_irq_source dc_interrupt_to_irq_source(
852 struct dc *dc,
853 uint32_t src_id,
854 uint32_t ext_id);
855void dc_interrupt_set(const struct dc *dc, enum dc_irq_source src, bool enable);
856void dc_interrupt_ack(struct dc *dc, enum dc_irq_source src);
857enum dc_irq_source dc_get_hpd_irq_source_at_index(
858 struct dc *dc, uint32_t link_index);
859
860/*******************************************************************************
861 * Power Interfaces
862 ******************************************************************************/
863
864void dc_set_power_state(
865 struct dc *dc,
a3621485 866 enum dc_acpi_cm_power_state power_state);
4562236b
HW
867void dc_resume(const struct dc *dc);
868
4562236b
HW
869/*
870 * DPCD access interfaces
871 */
872
7c7f5b15 873bool dc_read_aux_dpcd(
4562236b
HW
874 struct dc *dc,
875 uint32_t link_index,
876 uint32_t address,
877 uint8_t *data,
878 uint32_t size);
879
7c7f5b15 880bool dc_write_aux_dpcd(
4562236b
HW
881 struct dc *dc,
882 uint32_t link_index,
883 uint32_t address,
884 const uint8_t *data,
2b230ea3
ZF
885 uint32_t size);
886
7c7f5b15
AG
887bool dc_read_aux_i2c(
888 struct dc *dc,
889 uint32_t link_index,
890 enum i2c_mot_mode mot,
891 uint32_t address,
892 uint8_t *data,
893 uint32_t size);
894
895bool dc_write_aux_i2c(
896 struct dc *dc,
897 uint32_t link_index,
898 enum i2c_mot_mode mot,
899 uint32_t address,
900 const uint8_t *data,
901 uint32_t size);
902
2b230ea3
ZF
903bool dc_query_ddc_data(
904 struct dc *dc,
905 uint32_t link_index,
906 uint32_t address,
907 uint8_t *write_buf,
908 uint32_t write_size,
909 uint8_t *read_buf,
910 uint32_t read_size);
4562236b
HW
911
912bool dc_submit_i2c(
913 struct dc *dc,
914 uint32_t link_index,
915 struct i2c_command *cmd);
916
5e7773a2 917
4562236b 918#endif /* DC_INTERFACE_H_ */