]> git.proxmox.com Git - mirror_ubuntu-bionic-kernel.git/blame - drivers/gpu/drm/ast/ast_mode.c
drm: ast: remove dead code and pointless local lut storage
[mirror_ubuntu-bionic-kernel.git] / drivers / gpu / drm / ast / ast_mode.c
CommitLineData
312fec14
DA
1/*
2 * Copyright 2012 Red Hat Inc.
3 * Parts based on xf86-video-ast
4 * Copyright (c) 2005 ASPEED Technology Inc.
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the
8 * "Software"), to deal in the Software without restriction, including
9 * without limitation the rights to use, copy, modify, merge, publish,
10 * distribute, sub license, and/or sell copies of the Software, and to
11 * permit persons to whom the Software is furnished to do so, subject to
12 * the following conditions:
13 *
14 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16 * FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. IN NO EVENT SHALL
17 * THE COPYRIGHT HOLDERS, AUTHORS AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM,
18 * DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR
19 * OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE
20 * USE OR OTHER DEALINGS IN THE SOFTWARE.
21 *
22 * The above copyright notice and this permission notice (including the
23 * next paragraph) shall be included in all copies or substantial portions
24 * of the Software.
25 *
26 */
27/*
28 * Authors: Dave Airlie <airlied@redhat.com>
29 */
30#include <linux/export.h>
760285e7
DH
31#include <drm/drmP.h>
32#include <drm/drm_crtc.h>
33#include <drm/drm_crtc_helper.h>
3cb9ae4f 34#include <drm/drm_plane_helper.h>
312fec14
DA
35#include "ast_drv.h"
36
37#include "ast_tables.h"
38
39static struct ast_i2c_chan *ast_i2c_create(struct drm_device *dev);
40static void ast_i2c_destroy(struct ast_i2c_chan *i2c);
41static int ast_cursor_set(struct drm_crtc *crtc,
42 struct drm_file *file_priv,
43 uint32_t handle,
44 uint32_t width,
45 uint32_t height);
46static int ast_cursor_move(struct drm_crtc *crtc,
47 int x, int y);
48
49static inline void ast_load_palette_index(struct ast_private *ast,
50 u8 index, u8 red, u8 green,
51 u8 blue)
52{
53 ast_io_write8(ast, AST_IO_DAC_INDEX_WRITE, index);
54 ast_io_read8(ast, AST_IO_SEQ_PORT);
55 ast_io_write8(ast, AST_IO_DAC_DATA, red);
56 ast_io_read8(ast, AST_IO_SEQ_PORT);
57 ast_io_write8(ast, AST_IO_DAC_DATA, green);
58 ast_io_read8(ast, AST_IO_SEQ_PORT);
59 ast_io_write8(ast, AST_IO_DAC_DATA, blue);
60 ast_io_read8(ast, AST_IO_SEQ_PORT);
61}
62
63static void ast_crtc_load_lut(struct drm_crtc *crtc)
64{
65 struct ast_private *ast = crtc->dev->dev_private;
3bffd962 66 u16 *r, *g, *b;
312fec14
DA
67 int i;
68
69 if (!crtc->enabled)
70 return;
71
3bffd962
PR
72 r = crtc->gamma_store;
73 g = r + crtc->gamma_size;
74 b = g + crtc->gamma_size;
75
312fec14 76 for (i = 0; i < 256; i++)
3bffd962 77 ast_load_palette_index(ast, i, *r++ >> 8, *g++ >> 8, *b++ >> 8);
312fec14
DA
78}
79
80static bool ast_get_vbios_mode_info(struct drm_crtc *crtc, struct drm_display_mode *mode,
81 struct drm_display_mode *adjusted_mode,
82 struct ast_vbios_mode_info *vbios_mode)
83{
84 struct ast_private *ast = crtc->dev->dev_private;
7445283a 85 const struct drm_framebuffer *fb = crtc->primary->fb;
312fec14 86 u32 refresh_rate_index = 0, mode_id, color_index, refresh_rate;
22acdbb1 87 const struct ast_vbios_enhtable *best = NULL;
312fec14 88 u32 hborder, vborder;
94d12b13 89 bool check_sync;
312fec14 90
272725c7 91 switch (fb->format->cpp[0] * 8) {
312fec14
DA
92 case 8:
93 vbios_mode->std_table = &vbios_stdtable[VGAModeIndex];
94 color_index = VGAModeIndex - 1;
95 break;
96 case 16:
97 vbios_mode->std_table = &vbios_stdtable[HiCModeIndex];
98 color_index = HiCModeIndex;
99 break;
100 case 24:
101 case 32:
102 vbios_mode->std_table = &vbios_stdtable[TrueCModeIndex];
103 color_index = TrueCModeIndex;
104 break;
105 default:
106 return false;
107 }
108
109 switch (crtc->mode.crtc_hdisplay) {
110 case 640:
111 vbios_mode->enh_table = &res_640x480[refresh_rate_index];
112 break;
113 case 800:
114 vbios_mode->enh_table = &res_800x600[refresh_rate_index];
115 break;
116 case 1024:
117 vbios_mode->enh_table = &res_1024x768[refresh_rate_index];
118 break;
119 case 1280:
120 if (crtc->mode.crtc_vdisplay == 800)
121 vbios_mode->enh_table = &res_1280x800[refresh_rate_index];
122 else
123 vbios_mode->enh_table = &res_1280x1024[refresh_rate_index];
124 break;
f1f62f2c
DA
125 case 1360:
126 vbios_mode->enh_table = &res_1360x768[refresh_rate_index];
127 break;
312fec14
DA
128 case 1440:
129 vbios_mode->enh_table = &res_1440x900[refresh_rate_index];
130 break;
131 case 1600:
f1f62f2c
DA
132 if (crtc->mode.crtc_vdisplay == 900)
133 vbios_mode->enh_table = &res_1600x900[refresh_rate_index];
134 else
135 vbios_mode->enh_table = &res_1600x1200[refresh_rate_index];
312fec14
DA
136 break;
137 case 1680:
138 vbios_mode->enh_table = &res_1680x1050[refresh_rate_index];
139 break;
140 case 1920:
141 if (crtc->mode.crtc_vdisplay == 1080)
142 vbios_mode->enh_table = &res_1920x1080[refresh_rate_index];
143 else
144 vbios_mode->enh_table = &res_1920x1200[refresh_rate_index];
145 break;
146 default:
147 return false;
148 }
149
150 refresh_rate = drm_mode_vrefresh(mode);
94d12b13
C
151 check_sync = vbios_mode->enh_table->flags & WideScreenMode;
152 do {
22acdbb1 153 const struct ast_vbios_enhtable *loop = vbios_mode->enh_table;
94d12b13
C
154
155 while (loop->refresh_rate != 0xff) {
156 if ((check_sync) &&
157 (((mode->flags & DRM_MODE_FLAG_NVSYNC) &&
158 (loop->flags & PVSync)) ||
159 ((mode->flags & DRM_MODE_FLAG_PVSYNC) &&
160 (loop->flags & NVSync)) ||
161 ((mode->flags & DRM_MODE_FLAG_NHSYNC) &&
162 (loop->flags & PHSync)) ||
163 ((mode->flags & DRM_MODE_FLAG_PHSYNC) &&
164 (loop->flags & NHSync)))) {
165 loop++;
166 continue;
167 }
168 if (loop->refresh_rate <= refresh_rate
169 && (!best || loop->refresh_rate > best->refresh_rate))
170 best = loop;
171 loop++;
312fec14 172 }
94d12b13
C
173 if (best || !check_sync)
174 break;
175 check_sync = 0;
176 } while (1);
177 if (best)
178 vbios_mode->enh_table = best;
312fec14
DA
179
180 hborder = (vbios_mode->enh_table->flags & HBorder) ? 8 : 0;
181 vborder = (vbios_mode->enh_table->flags & VBorder) ? 8 : 0;
182
183 adjusted_mode->crtc_htotal = vbios_mode->enh_table->ht;
184 adjusted_mode->crtc_hblank_start = vbios_mode->enh_table->hde + hborder;
185 adjusted_mode->crtc_hblank_end = vbios_mode->enh_table->ht - hborder;
186 adjusted_mode->crtc_hsync_start = vbios_mode->enh_table->hde + hborder +
187 vbios_mode->enh_table->hfp;
188 adjusted_mode->crtc_hsync_end = (vbios_mode->enh_table->hde + hborder +
189 vbios_mode->enh_table->hfp +
190 vbios_mode->enh_table->hsync);
191
192 adjusted_mode->crtc_vtotal = vbios_mode->enh_table->vt;
193 adjusted_mode->crtc_vblank_start = vbios_mode->enh_table->vde + vborder;
194 adjusted_mode->crtc_vblank_end = vbios_mode->enh_table->vt - vborder;
195 adjusted_mode->crtc_vsync_start = vbios_mode->enh_table->vde + vborder +
196 vbios_mode->enh_table->vfp;
197 adjusted_mode->crtc_vsync_end = (vbios_mode->enh_table->vde + vborder +
198 vbios_mode->enh_table->vfp +
199 vbios_mode->enh_table->vsync);
200
201 refresh_rate_index = vbios_mode->enh_table->refresh_rate_index;
202 mode_id = vbios_mode->enh_table->mode_id;
203
204 if (ast->chip == AST1180) {
205 /* TODO 1180 */
206 } else {
207 ast_set_index_reg(ast, AST_IO_CRTC_PORT, 0x8c, (u8)((color_index & 0xf) << 4));
208 ast_set_index_reg(ast, AST_IO_CRTC_PORT, 0x8d, refresh_rate_index & 0xff);
209 ast_set_index_reg(ast, AST_IO_CRTC_PORT, 0x8e, mode_id & 0xff);
210
f1f62f2c
DA
211 ast_set_index_reg(ast, AST_IO_CRTC_PORT, 0x91, 0x00);
212 if (vbios_mode->enh_table->flags & NewModeInfo) {
213 ast_set_index_reg(ast, AST_IO_CRTC_PORT, 0x91, 0xa8);
272725c7
VS
214 ast_set_index_reg(ast, AST_IO_CRTC_PORT, 0x92,
215 fb->format->cpp[0] * 8);
f1f62f2c
DA
216 ast_set_index_reg(ast, AST_IO_CRTC_PORT, 0x93, adjusted_mode->clock / 1000);
217 ast_set_index_reg(ast, AST_IO_CRTC_PORT, 0x94, adjusted_mode->crtc_hdisplay);
218 ast_set_index_reg(ast, AST_IO_CRTC_PORT, 0x95, adjusted_mode->crtc_hdisplay >> 8);
312fec14 219
f1f62f2c
DA
220 ast_set_index_reg(ast, AST_IO_CRTC_PORT, 0x96, adjusted_mode->crtc_vdisplay);
221 ast_set_index_reg(ast, AST_IO_CRTC_PORT, 0x97, adjusted_mode->crtc_vdisplay >> 8);
222 }
312fec14
DA
223 }
224
225 return true;
226
227
228}
229static void ast_set_std_reg(struct drm_crtc *crtc, struct drm_display_mode *mode,
230 struct ast_vbios_mode_info *vbios_mode)
231{
232 struct ast_private *ast = crtc->dev->dev_private;
22acdbb1 233 const struct ast_vbios_stdtable *stdtable;
312fec14
DA
234 u32 i;
235 u8 jreg;
236
237 stdtable = vbios_mode->std_table;
238
239 jreg = stdtable->misc;
240 ast_io_write8(ast, AST_IO_MISC_PORT_WRITE, jreg);
241
242 /* Set SEQ */
243 ast_set_index_reg(ast, AST_IO_SEQ_PORT, 0x00, 0x03);
244 for (i = 0; i < 4; i++) {
245 jreg = stdtable->seq[i];
246 if (!i)
247 jreg |= 0x20;
248 ast_set_index_reg(ast, AST_IO_SEQ_PORT, (i + 1) , jreg);
249 }
250
251 /* Set CRTC */
252 ast_set_index_reg_mask(ast, AST_IO_CRTC_PORT, 0x11, 0x7f, 0x00);
253 for (i = 0; i < 25; i++)
254 ast_set_index_reg(ast, AST_IO_CRTC_PORT, i, stdtable->crtc[i]);
255
256 /* set AR */
257 jreg = ast_io_read8(ast, AST_IO_INPUT_STATUS1_READ);
258 for (i = 0; i < 20; i++) {
259 jreg = stdtable->ar[i];
260 ast_io_write8(ast, AST_IO_AR_PORT_WRITE, (u8)i);
261 ast_io_write8(ast, AST_IO_AR_PORT_WRITE, jreg);
262 }
263 ast_io_write8(ast, AST_IO_AR_PORT_WRITE, 0x14);
264 ast_io_write8(ast, AST_IO_AR_PORT_WRITE, 0x00);
265
266 jreg = ast_io_read8(ast, AST_IO_INPUT_STATUS1_READ);
267 ast_io_write8(ast, AST_IO_AR_PORT_WRITE, 0x20);
268
269 /* Set GR */
270 for (i = 0; i < 9; i++)
271 ast_set_index_reg(ast, AST_IO_GR_PORT, i, stdtable->gr[i]);
272}
273
274static void ast_set_crtc_reg(struct drm_crtc *crtc, struct drm_display_mode *mode,
275 struct ast_vbios_mode_info *vbios_mode)
276{
277 struct ast_private *ast = crtc->dev->dev_private;
278 u8 jreg05 = 0, jreg07 = 0, jreg09 = 0, jregAC = 0, jregAD = 0, jregAE = 0;
9f93c8b3
C
279 u16 temp, precache = 0;
280
281 if ((ast->chip == AST2500) &&
282 (vbios_mode->enh_table->flags & AST2500PreCatchCRT))
283 precache = 40;
312fec14
DA
284
285 ast_set_index_reg_mask(ast, AST_IO_CRTC_PORT, 0x11, 0x7f, 0x00);
286
287 temp = (mode->crtc_htotal >> 3) - 5;
288 if (temp & 0x100)
289 jregAC |= 0x01; /* HT D[8] */
290 ast_set_index_reg_mask(ast, AST_IO_CRTC_PORT, 0x00, 0x00, temp);
291
292 temp = (mode->crtc_hdisplay >> 3) - 1;
293 if (temp & 0x100)
294 jregAC |= 0x04; /* HDE D[8] */
295 ast_set_index_reg_mask(ast, AST_IO_CRTC_PORT, 0x01, 0x00, temp);
296
297 temp = (mode->crtc_hblank_start >> 3) - 1;
298 if (temp & 0x100)
299 jregAC |= 0x10; /* HBS D[8] */
300 ast_set_index_reg_mask(ast, AST_IO_CRTC_PORT, 0x02, 0x00, temp);
301
302 temp = ((mode->crtc_hblank_end >> 3) - 1) & 0x7f;
303 if (temp & 0x20)
304 jreg05 |= 0x80; /* HBE D[5] */
305 if (temp & 0x40)
306 jregAD |= 0x01; /* HBE D[5] */
307 ast_set_index_reg_mask(ast, AST_IO_CRTC_PORT, 0x03, 0xE0, (temp & 0x1f));
308
9f93c8b3 309 temp = ((mode->crtc_hsync_start-precache) >> 3) - 1;
312fec14
DA
310 if (temp & 0x100)
311 jregAC |= 0x40; /* HRS D[5] */
312 ast_set_index_reg_mask(ast, AST_IO_CRTC_PORT, 0x04, 0x00, temp);
313
9f93c8b3 314 temp = (((mode->crtc_hsync_end-precache) >> 3) - 1) & 0x3f;
312fec14
DA
315 if (temp & 0x20)
316 jregAD |= 0x04; /* HRE D[5] */
317 ast_set_index_reg_mask(ast, AST_IO_CRTC_PORT, 0x05, 0x60, (u8)((temp & 0x1f) | jreg05));
318
319 ast_set_index_reg_mask(ast, AST_IO_CRTC_PORT, 0xAC, 0x00, jregAC);
320 ast_set_index_reg_mask(ast, AST_IO_CRTC_PORT, 0xAD, 0x00, jregAD);
321
322 /* vert timings */
323 temp = (mode->crtc_vtotal) - 2;
324 if (temp & 0x100)
325 jreg07 |= 0x01;
326 if (temp & 0x200)
327 jreg07 |= 0x20;
328 if (temp & 0x400)
329 jregAE |= 0x01;
330 ast_set_index_reg_mask(ast, AST_IO_CRTC_PORT, 0x06, 0x00, temp);
331
332 temp = (mode->crtc_vsync_start) - 1;
333 if (temp & 0x100)
334 jreg07 |= 0x04;
335 if (temp & 0x200)
336 jreg07 |= 0x80;
337 if (temp & 0x400)
338 jregAE |= 0x08;
339 ast_set_index_reg_mask(ast, AST_IO_CRTC_PORT, 0x10, 0x00, temp);
340
341 temp = (mode->crtc_vsync_end - 1) & 0x3f;
342 if (temp & 0x10)
343 jregAE |= 0x20;
344 if (temp & 0x20)
345 jregAE |= 0x40;
346 ast_set_index_reg_mask(ast, AST_IO_CRTC_PORT, 0x11, 0x70, temp & 0xf);
347
348 temp = mode->crtc_vdisplay - 1;
349 if (temp & 0x100)
350 jreg07 |= 0x02;
351 if (temp & 0x200)
352 jreg07 |= 0x40;
353 if (temp & 0x400)
354 jregAE |= 0x02;
355 ast_set_index_reg_mask(ast, AST_IO_CRTC_PORT, 0x12, 0x00, temp);
356
357 temp = mode->crtc_vblank_start - 1;
358 if (temp & 0x100)
359 jreg07 |= 0x08;
360 if (temp & 0x200)
361 jreg09 |= 0x20;
362 if (temp & 0x400)
363 jregAE |= 0x04;
364 ast_set_index_reg_mask(ast, AST_IO_CRTC_PORT, 0x15, 0x00, temp);
365
366 temp = mode->crtc_vblank_end - 1;
367 if (temp & 0x100)
368 jregAE |= 0x10;
369 ast_set_index_reg_mask(ast, AST_IO_CRTC_PORT, 0x16, 0x00, temp);
370
371 ast_set_index_reg_mask(ast, AST_IO_CRTC_PORT, 0x07, 0x00, jreg07);
372 ast_set_index_reg_mask(ast, AST_IO_CRTC_PORT, 0x09, 0xdf, jreg09);
373 ast_set_index_reg_mask(ast, AST_IO_CRTC_PORT, 0xAE, 0x00, (jregAE | 0x80));
374
9f93c8b3
C
375 if (precache)
376 ast_set_index_reg_mask(ast, AST_IO_CRTC_PORT, 0xb6, 0x3f, 0x80);
377 else
378 ast_set_index_reg_mask(ast, AST_IO_CRTC_PORT, 0xb6, 0x3f, 0x00);
379
312fec14
DA
380 ast_set_index_reg_mask(ast, AST_IO_CRTC_PORT, 0x11, 0x7f, 0x80);
381}
382
383static void ast_set_offset_reg(struct drm_crtc *crtc)
384{
385 struct ast_private *ast = crtc->dev->dev_private;
7445283a 386 const struct drm_framebuffer *fb = crtc->primary->fb;
312fec14
DA
387
388 u16 offset;
389
7445283a 390 offset = fb->pitches[0] >> 3;
312fec14
DA
391 ast_set_index_reg(ast, AST_IO_CRTC_PORT, 0x13, (offset & 0xff));
392 ast_set_index_reg(ast, AST_IO_CRTC_PORT, 0xb0, (offset >> 8) & 0x3f);
393}
394
395static void ast_set_dclk_reg(struct drm_device *dev, struct drm_display_mode *mode,
396 struct ast_vbios_mode_info *vbios_mode)
397{
398 struct ast_private *ast = dev->dev_private;
22acdbb1 399 const struct ast_vbios_dclk_info *clk_info;
312fec14 400
9f93c8b3
C
401 if (ast->chip == AST2500)
402 clk_info = &dclk_table_ast2500[vbios_mode->enh_table->dclk_index];
403 else
404 clk_info = &dclk_table[vbios_mode->enh_table->dclk_index];
312fec14
DA
405
406 ast_set_index_reg_mask(ast, AST_IO_CRTC_PORT, 0xc0, 0x00, clk_info->param1);
407 ast_set_index_reg_mask(ast, AST_IO_CRTC_PORT, 0xc1, 0x00, clk_info->param2);
408 ast_set_index_reg_mask(ast, AST_IO_CRTC_PORT, 0xbb, 0x0f,
9f93c8b3
C
409 (clk_info->param3 & 0xc0) |
410 ((clk_info->param3 & 0x3) << 4));
312fec14
DA
411}
412
413static void ast_set_ext_reg(struct drm_crtc *crtc, struct drm_display_mode *mode,
414 struct ast_vbios_mode_info *vbios_mode)
415{
416 struct ast_private *ast = crtc->dev->dev_private;
7445283a 417 const struct drm_framebuffer *fb = crtc->primary->fb;
312fec14
DA
418 u8 jregA0 = 0, jregA3 = 0, jregA8 = 0;
419
272725c7 420 switch (fb->format->cpp[0] * 8) {
312fec14
DA
421 case 8:
422 jregA0 = 0x70;
423 jregA3 = 0x01;
424 jregA8 = 0x00;
425 break;
426 case 15:
427 case 16:
428 jregA0 = 0x70;
429 jregA3 = 0x04;
430 jregA8 = 0x02;
431 break;
432 case 32:
433 jregA0 = 0x70;
434 jregA3 = 0x08;
435 jregA8 = 0x02;
436 break;
437 }
438
439 ast_set_index_reg_mask(ast, AST_IO_CRTC_PORT, 0xa0, 0x8f, jregA0);
440 ast_set_index_reg_mask(ast, AST_IO_CRTC_PORT, 0xa3, 0xf0, jregA3);
441 ast_set_index_reg_mask(ast, AST_IO_CRTC_PORT, 0xa8, 0xfd, jregA8);
442
443 /* Set Threshold */
9f93c8b3
C
444 if (ast->chip == AST2300 || ast->chip == AST2400 ||
445 ast->chip == AST2500) {
312fec14
DA
446 ast_set_index_reg(ast, AST_IO_CRTC_PORT, 0xa7, 0x78);
447 ast_set_index_reg(ast, AST_IO_CRTC_PORT, 0xa6, 0x60);
448 } else if (ast->chip == AST2100 ||
449 ast->chip == AST1100 ||
450 ast->chip == AST2200 ||
451 ast->chip == AST2150) {
452 ast_set_index_reg(ast, AST_IO_CRTC_PORT, 0xa7, 0x3f);
453 ast_set_index_reg(ast, AST_IO_CRTC_PORT, 0xa6, 0x2f);
454 } else {
455 ast_set_index_reg(ast, AST_IO_CRTC_PORT, 0xa7, 0x2f);
456 ast_set_index_reg(ast, AST_IO_CRTC_PORT, 0xa6, 0x1f);
457 }
458}
459
7f5ccd44 460static void ast_set_sync_reg(struct drm_device *dev, struct drm_display_mode *mode,
312fec14
DA
461 struct ast_vbios_mode_info *vbios_mode)
462{
463 struct ast_private *ast = dev->dev_private;
464 u8 jreg;
465
94d12b13
C
466 jreg = ast_io_read8(ast, AST_IO_MISC_PORT_READ);
467 jreg &= ~0xC0;
468 if (vbios_mode->enh_table->flags & NVSync) jreg |= 0x80;
469 if (vbios_mode->enh_table->flags & NHSync) jreg |= 0x40;
312fec14
DA
470 ast_io_write8(ast, AST_IO_MISC_PORT_WRITE, jreg);
471}
472
7f5ccd44 473static bool ast_set_dac_reg(struct drm_crtc *crtc, struct drm_display_mode *mode,
312fec14
DA
474 struct ast_vbios_mode_info *vbios_mode)
475{
7445283a
VS
476 const struct drm_framebuffer *fb = crtc->primary->fb;
477
272725c7 478 switch (fb->format->cpp[0] * 8) {
312fec14
DA
479 case 8:
480 break;
481 default:
482 return false;
483 }
484 return true;
485}
486
7f5ccd44 487static void ast_set_start_address_crt1(struct drm_crtc *crtc, unsigned offset)
312fec14
DA
488{
489 struct ast_private *ast = crtc->dev->dev_private;
490 u32 addr;
491
492 addr = offset >> 2;
493 ast_set_index_reg(ast, AST_IO_CRTC_PORT, 0x0d, (u8)(addr & 0xff));
494 ast_set_index_reg(ast, AST_IO_CRTC_PORT, 0x0c, (u8)((addr >> 8) & 0xff));
495 ast_set_index_reg(ast, AST_IO_CRTC_PORT, 0xaf, (u8)((addr >> 16) & 0xff));
496
497}
498
499static void ast_crtc_dpms(struct drm_crtc *crtc, int mode)
500{
501 struct ast_private *ast = crtc->dev->dev_private;
502
503 if (ast->chip == AST1180)
504 return;
505
506 switch (mode) {
507 case DRM_MODE_DPMS_ON:
508 case DRM_MODE_DPMS_STANDBY:
509 case DRM_MODE_DPMS_SUSPEND:
510 ast_set_index_reg_mask(ast, AST_IO_SEQ_PORT, 0x1, 0xdf, 0);
83c6620b
DA
511 if (ast->tx_chip_type == AST_TX_DP501)
512 ast_set_dp501_video_output(crtc->dev, 1);
312fec14
DA
513 ast_crtc_load_lut(crtc);
514 break;
515 case DRM_MODE_DPMS_OFF:
83c6620b
DA
516 if (ast->tx_chip_type == AST_TX_DP501)
517 ast_set_dp501_video_output(crtc->dev, 0);
312fec14
DA
518 ast_set_index_reg_mask(ast, AST_IO_SEQ_PORT, 0x1, 0xdf, 0x20);
519 break;
520 }
521}
522
312fec14
DA
523/* ast is different - we will force move buffers out of VRAM */
524static int ast_crtc_do_set_base(struct drm_crtc *crtc,
525 struct drm_framebuffer *fb,
526 int x, int y, int atomic)
527{
528 struct ast_private *ast = crtc->dev->dev_private;
529 struct drm_gem_object *obj;
530 struct ast_framebuffer *ast_fb;
531 struct ast_bo *bo;
532 int ret;
533 u64 gpu_addr;
534
535 /* push the previous fb to system ram */
536 if (!atomic && fb) {
537 ast_fb = to_ast_framebuffer(fb);
538 obj = ast_fb->obj;
539 bo = gem_to_ast_bo(obj);
540 ret = ast_bo_reserve(bo, false);
541 if (ret)
542 return ret;
543 ast_bo_push_sysram(bo);
544 ast_bo_unreserve(bo);
545 }
546
f4510a27 547 ast_fb = to_ast_framebuffer(crtc->primary->fb);
312fec14
DA
548 obj = ast_fb->obj;
549 bo = gem_to_ast_bo(obj);
550
551 ret = ast_bo_reserve(bo, false);
552 if (ret)
553 return ret;
554
555 ret = ast_bo_pin(bo, TTM_PL_FLAG_VRAM, &gpu_addr);
556 if (ret) {
557 ast_bo_unreserve(bo);
558 return ret;
559 }
560
561 if (&ast->fbdev->afb == ast_fb) {
562 /* if pushing console in kmap it */
563 ret = ttm_bo_kmap(&bo->bo, 0, bo->bo.num_pages, &bo->kmap);
564 if (ret)
565 DRM_ERROR("failed to kmap fbcon\n");
28fb4cb7
EE
566 else
567 ast_fbdev_set_base(ast, gpu_addr);
312fec14
DA
568 }
569 ast_bo_unreserve(bo);
570
571 ast_set_start_address_crt1(crtc, (u32)gpu_addr);
572
573 return 0;
574}
575
576static int ast_crtc_mode_set_base(struct drm_crtc *crtc, int x, int y,
577 struct drm_framebuffer *old_fb)
578{
579 return ast_crtc_do_set_base(crtc, old_fb, x, y, 0);
580}
581
582static int ast_crtc_mode_set(struct drm_crtc *crtc,
583 struct drm_display_mode *mode,
584 struct drm_display_mode *adjusted_mode,
585 int x, int y,
586 struct drm_framebuffer *old_fb)
587{
588 struct drm_device *dev = crtc->dev;
589 struct ast_private *ast = crtc->dev->dev_private;
590 struct ast_vbios_mode_info vbios_mode;
591 bool ret;
592 if (ast->chip == AST1180) {
593 DRM_ERROR("AST 1180 modesetting not supported\n");
594 return -EINVAL;
595 }
596
597 ret = ast_get_vbios_mode_info(crtc, mode, adjusted_mode, &vbios_mode);
598 if (ret == false)
599 return -EINVAL;
600 ast_open_key(ast);
601
602 ast_set_index_reg_mask(ast, AST_IO_CRTC_PORT, 0xa1, 0xff, 0x04);
603
604 ast_set_std_reg(crtc, adjusted_mode, &vbios_mode);
605 ast_set_crtc_reg(crtc, adjusted_mode, &vbios_mode);
606 ast_set_offset_reg(crtc);
607 ast_set_dclk_reg(dev, adjusted_mode, &vbios_mode);
608 ast_set_ext_reg(crtc, adjusted_mode, &vbios_mode);
609 ast_set_sync_reg(dev, adjusted_mode, &vbios_mode);
610 ast_set_dac_reg(crtc, adjusted_mode, &vbios_mode);
611
612 ast_crtc_mode_set_base(crtc, x, y, old_fb);
613
614 return 0;
615}
616
617static void ast_crtc_disable(struct drm_crtc *crtc)
618{
619
620}
621
622static void ast_crtc_prepare(struct drm_crtc *crtc)
623{
624
625}
626
627static void ast_crtc_commit(struct drm_crtc *crtc)
628{
629 struct ast_private *ast = crtc->dev->dev_private;
630 ast_set_index_reg_mask(ast, AST_IO_SEQ_PORT, 0x1, 0xdf, 0);
631}
632
633
634static const struct drm_crtc_helper_funcs ast_crtc_helper_funcs = {
635 .dpms = ast_crtc_dpms,
312fec14
DA
636 .mode_set = ast_crtc_mode_set,
637 .mode_set_base = ast_crtc_mode_set_base,
638 .disable = ast_crtc_disable,
312fec14
DA
639 .prepare = ast_crtc_prepare,
640 .commit = ast_crtc_commit,
641
642};
643
644static void ast_crtc_reset(struct drm_crtc *crtc)
645{
646
647}
648
7ea77283 649static int ast_crtc_gamma_set(struct drm_crtc *crtc, u16 *red, u16 *green,
6d124ff8
DV
650 u16 *blue, uint32_t size,
651 struct drm_modeset_acquire_ctx *ctx)
312fec14 652{
312fec14 653 ast_crtc_load_lut(crtc);
7ea77283
ML
654
655 return 0;
312fec14
DA
656}
657
658
659static void ast_crtc_destroy(struct drm_crtc *crtc)
660{
661 drm_crtc_cleanup(crtc);
662 kfree(crtc);
663}
664
665static const struct drm_crtc_funcs ast_crtc_funcs = {
666 .cursor_set = ast_cursor_set,
667 .cursor_move = ast_cursor_move,
668 .reset = ast_crtc_reset,
669 .set_config = drm_crtc_helper_set_config,
670 .gamma_set = ast_crtc_gamma_set,
671 .destroy = ast_crtc_destroy,
672};
673
7f5ccd44 674static int ast_crtc_init(struct drm_device *dev)
312fec14
DA
675{
676 struct ast_crtc *crtc;
312fec14
DA
677
678 crtc = kzalloc(sizeof(struct ast_crtc), GFP_KERNEL);
679 if (!crtc)
680 return -ENOMEM;
681
682 drm_crtc_init(dev, &crtc->base, &ast_crtc_funcs);
683 drm_mode_crtc_set_gamma_size(&crtc->base, 256);
684 drm_crtc_helper_add(&crtc->base, &ast_crtc_helper_funcs);
312fec14
DA
685 return 0;
686}
687
688static void ast_encoder_destroy(struct drm_encoder *encoder)
689{
690 drm_encoder_cleanup(encoder);
691 kfree(encoder);
692}
693
694
695static struct drm_encoder *ast_best_single_encoder(struct drm_connector *connector)
696{
697 int enc_id = connector->encoder_ids[0];
312fec14 698 /* pick the encoder ids */
70e26260
RC
699 if (enc_id)
700 return drm_encoder_find(connector->dev, enc_id);
312fec14
DA
701 return NULL;
702}
703
704
705static const struct drm_encoder_funcs ast_enc_funcs = {
706 .destroy = ast_encoder_destroy,
707};
708
709static void ast_encoder_dpms(struct drm_encoder *encoder, int mode)
710{
711
712}
713
312fec14
DA
714static void ast_encoder_mode_set(struct drm_encoder *encoder,
715 struct drm_display_mode *mode,
716 struct drm_display_mode *adjusted_mode)
717{
718}
719
720static void ast_encoder_prepare(struct drm_encoder *encoder)
721{
722
723}
724
725static void ast_encoder_commit(struct drm_encoder *encoder)
726{
727
728}
729
730
731static const struct drm_encoder_helper_funcs ast_enc_helper_funcs = {
732 .dpms = ast_encoder_dpms,
312fec14
DA
733 .prepare = ast_encoder_prepare,
734 .commit = ast_encoder_commit,
735 .mode_set = ast_encoder_mode_set,
736};
737
7f5ccd44 738static int ast_encoder_init(struct drm_device *dev)
312fec14
DA
739{
740 struct ast_encoder *ast_encoder;
741
742 ast_encoder = kzalloc(sizeof(struct ast_encoder), GFP_KERNEL);
743 if (!ast_encoder)
744 return -ENOMEM;
745
746 drm_encoder_init(dev, &ast_encoder->base, &ast_enc_funcs,
13a3d91f 747 DRM_MODE_ENCODER_DAC, NULL);
312fec14
DA
748 drm_encoder_helper_add(&ast_encoder->base, &ast_enc_helper_funcs);
749
750 ast_encoder->base.possible_crtcs = 1;
751 return 0;
752}
753
754static int ast_get_modes(struct drm_connector *connector)
755{
756 struct ast_connector *ast_connector = to_ast_connector(connector);
83c6620b 757 struct ast_private *ast = connector->dev->dev_private;
312fec14
DA
758 struct edid *edid;
759 int ret;
83c6620b
DA
760 bool flags = false;
761 if (ast->tx_chip_type == AST_TX_DP501) {
762 ast->dp501_maxclk = 0xff;
763 edid = kmalloc(128, GFP_KERNEL);
764 if (!edid)
765 return -ENOMEM;
766
767 flags = ast_dp501_read_edid(connector->dev, (u8 *)edid);
768 if (flags)
769 ast->dp501_maxclk = ast_get_dp501_max_clk(connector->dev);
770 else
771 kfree(edid);
772 }
773 if (!flags)
774 edid = drm_get_edid(connector, &ast_connector->i2c->adapter);
312fec14
DA
775 if (edid) {
776 drm_mode_connector_update_edid_property(&ast_connector->base, edid);
777 ret = drm_add_edid_modes(connector, edid);
993dcb05 778 kfree(edid);
312fec14
DA
779 return ret;
780 } else
781 drm_mode_connector_update_edid_property(&ast_connector->base, NULL);
782 return 0;
783}
784
785static int ast_mode_valid(struct drm_connector *connector,
786 struct drm_display_mode *mode)
787{
f1f62f2c
DA
788 struct ast_private *ast = connector->dev->dev_private;
789 int flags = MODE_NOMODE;
790 uint32_t jtemp;
791
792 if (ast->support_wide_screen) {
793 if ((mode->hdisplay == 1680) && (mode->vdisplay == 1050))
794 return MODE_OK;
795 if ((mode->hdisplay == 1280) && (mode->vdisplay == 800))
796 return MODE_OK;
797 if ((mode->hdisplay == 1440) && (mode->vdisplay == 900))
798 return MODE_OK;
799 if ((mode->hdisplay == 1360) && (mode->vdisplay == 768))
800 return MODE_OK;
801 if ((mode->hdisplay == 1600) && (mode->vdisplay == 900))
802 return MODE_OK;
803
9f93c8b3
C
804 if ((ast->chip == AST2100) || (ast->chip == AST2200) ||
805 (ast->chip == AST2300) || (ast->chip == AST2400) ||
806 (ast->chip == AST2500) || (ast->chip == AST1180)) {
f1f62f2c
DA
807 if ((mode->hdisplay == 1920) && (mode->vdisplay == 1080))
808 return MODE_OK;
809
810 if ((mode->hdisplay == 1920) && (mode->vdisplay == 1200)) {
811 jtemp = ast_get_index_reg_mask(ast, AST_IO_CRTC_PORT, 0xd1, 0xff);
812 if (jtemp & 0x01)
813 return MODE_NOMODE;
814 else
815 return MODE_OK;
816 }
817 }
818 }
819 switch (mode->hdisplay) {
820 case 640:
821 if (mode->vdisplay == 480) flags = MODE_OK;
822 break;
823 case 800:
824 if (mode->vdisplay == 600) flags = MODE_OK;
825 break;
826 case 1024:
827 if (mode->vdisplay == 768) flags = MODE_OK;
828 break;
829 case 1280:
830 if (mode->vdisplay == 1024) flags = MODE_OK;
831 break;
832 case 1600:
833 if (mode->vdisplay == 1200) flags = MODE_OK;
834 break;
835 default:
836 return flags;
837 }
838
839 return flags;
312fec14
DA
840}
841
842static void ast_connector_destroy(struct drm_connector *connector)
843{
844 struct ast_connector *ast_connector = to_ast_connector(connector);
845 ast_i2c_destroy(ast_connector->i2c);
34ea3d38 846 drm_connector_unregister(connector);
312fec14
DA
847 drm_connector_cleanup(connector);
848 kfree(connector);
849}
850
312fec14
DA
851static const struct drm_connector_helper_funcs ast_connector_helper_funcs = {
852 .mode_valid = ast_mode_valid,
853 .get_modes = ast_get_modes,
854 .best_encoder = ast_best_single_encoder,
855};
856
857static const struct drm_connector_funcs ast_connector_funcs = {
858 .dpms = drm_helper_connector_dpms,
312fec14
DA
859 .fill_modes = drm_helper_probe_single_connector_modes,
860 .destroy = ast_connector_destroy,
861};
862
7f5ccd44 863static int ast_connector_init(struct drm_device *dev)
312fec14
DA
864{
865 struct ast_connector *ast_connector;
866 struct drm_connector *connector;
867 struct drm_encoder *encoder;
868
869 ast_connector = kzalloc(sizeof(struct ast_connector), GFP_KERNEL);
870 if (!ast_connector)
871 return -ENOMEM;
872
873 connector = &ast_connector->base;
874 drm_connector_init(dev, connector, &ast_connector_funcs, DRM_MODE_CONNECTOR_VGA);
875
876 drm_connector_helper_add(connector, &ast_connector_helper_funcs);
877
878 connector->interlace_allowed = 0;
879 connector->doublescan_allowed = 0;
880
34ea3d38 881 drm_connector_register(connector);
312fec14
DA
882
883 connector->polled = DRM_CONNECTOR_POLL_CONNECT;
884
885 encoder = list_first_entry(&dev->mode_config.encoder_list, struct drm_encoder, head);
886 drm_mode_connector_attach_encoder(connector, encoder);
887
888 ast_connector->i2c = ast_i2c_create(dev);
889 if (!ast_connector->i2c)
890 DRM_ERROR("failed to add ddc bus for connector\n");
891
892 return 0;
893}
894
895/* allocate cursor cache and pin at start of VRAM */
7f5ccd44 896static int ast_cursor_init(struct drm_device *dev)
312fec14
DA
897{
898 struct ast_private *ast = dev->dev_private;
899 int size;
900 int ret;
901 struct drm_gem_object *obj;
902 struct ast_bo *bo;
903 uint64_t gpu_addr;
904
905 size = (AST_HWC_SIZE + AST_HWC_SIGNATURE_SIZE) * AST_DEFAULT_HWC_NUM;
906
907 ret = ast_gem_create(dev, size, true, &obj);
908 if (ret)
909 return ret;
910 bo = gem_to_ast_bo(obj);
911 ret = ast_bo_reserve(bo, false);
912 if (unlikely(ret != 0))
913 goto fail;
914
915 ret = ast_bo_pin(bo, TTM_PL_FLAG_VRAM, &gpu_addr);
916 ast_bo_unreserve(bo);
917 if (ret)
918 goto fail;
919
920 /* kmap the object */
921 ret = ttm_bo_kmap(&bo->bo, 0, bo->bo.num_pages, &ast->cache_kmap);
922 if (ret)
923 goto fail;
924
925 ast->cursor_cache = obj;
926 ast->cursor_cache_gpu_addr = gpu_addr;
0273de08 927 DRM_DEBUG_KMS("pinned cursor cache at %llx\n", ast->cursor_cache_gpu_addr);
312fec14
DA
928 return 0;
929fail:
930 return ret;
931}
932
7f5ccd44 933static void ast_cursor_fini(struct drm_device *dev)
312fec14
DA
934{
935 struct ast_private *ast = dev->dev_private;
936 ttm_bo_kunmap(&ast->cache_kmap);
937 drm_gem_object_unreference_unlocked(ast->cursor_cache);
938}
939
940int ast_mode_init(struct drm_device *dev)
941{
942 ast_cursor_init(dev);
943 ast_crtc_init(dev);
944 ast_encoder_init(dev);
945 ast_connector_init(dev);
946 return 0;
947}
948
949void ast_mode_fini(struct drm_device *dev)
950{
951 ast_cursor_fini(dev);
952}
953
954static int get_clock(void *i2c_priv)
955{
956 struct ast_i2c_chan *i2c = i2c_priv;
957 struct ast_private *ast = i2c->dev->dev_private;
958 uint32_t val;
959
960 val = ast_get_index_reg_mask(ast, AST_IO_CRTC_PORT, 0xb7, 0x10) >> 4;
961 return val & 1 ? 1 : 0;
962}
963
964static int get_data(void *i2c_priv)
965{
966 struct ast_i2c_chan *i2c = i2c_priv;
967 struct ast_private *ast = i2c->dev->dev_private;
968 uint32_t val;
969
970 val = ast_get_index_reg_mask(ast, AST_IO_CRTC_PORT, 0xb7, 0x20) >> 5;
971 return val & 1 ? 1 : 0;
972}
973
974static void set_clock(void *i2c_priv, int clock)
975{
976 struct ast_i2c_chan *i2c = i2c_priv;
977 struct ast_private *ast = i2c->dev->dev_private;
978 int i;
979 u8 ujcrb7, jtemp;
980
981 for (i = 0; i < 0x10000; i++) {
982 ujcrb7 = ((clock & 0x01) ? 0 : 1);
983 ast_set_index_reg_mask(ast, AST_IO_CRTC_PORT, 0xb7, 0xfe, ujcrb7);
984 jtemp = ast_get_index_reg_mask(ast, AST_IO_CRTC_PORT, 0xb7, 0x01);
985 if (ujcrb7 == jtemp)
986 break;
987 }
988}
989
990static void set_data(void *i2c_priv, int data)
991{
992 struct ast_i2c_chan *i2c = i2c_priv;
993 struct ast_private *ast = i2c->dev->dev_private;
994 int i;
995 u8 ujcrb7, jtemp;
996
997 for (i = 0; i < 0x10000; i++) {
998 ujcrb7 = ((data & 0x01) ? 0 : 1) << 2;
999 ast_set_index_reg_mask(ast, AST_IO_CRTC_PORT, 0xb7, 0xfb, ujcrb7);
1000 jtemp = ast_get_index_reg_mask(ast, AST_IO_CRTC_PORT, 0xb7, 0x04);
1001 if (ujcrb7 == jtemp)
1002 break;
1003 }
1004}
1005
1006static struct ast_i2c_chan *ast_i2c_create(struct drm_device *dev)
1007{
1008 struct ast_i2c_chan *i2c;
1009 int ret;
1010
1011 i2c = kzalloc(sizeof(struct ast_i2c_chan), GFP_KERNEL);
1012 if (!i2c)
1013 return NULL;
1014
1015 i2c->adapter.owner = THIS_MODULE;
1016 i2c->adapter.class = I2C_CLASS_DDC;
1017 i2c->adapter.dev.parent = &dev->pdev->dev;
1018 i2c->dev = dev;
1019 i2c_set_adapdata(&i2c->adapter, i2c);
1020 snprintf(i2c->adapter.name, sizeof(i2c->adapter.name),
1021 "AST i2c bit bus");
1022 i2c->adapter.algo_data = &i2c->bit;
1023
1024 i2c->bit.udelay = 20;
1025 i2c->bit.timeout = 2;
1026 i2c->bit.data = i2c;
1027 i2c->bit.setsda = set_data;
1028 i2c->bit.setscl = set_clock;
1029 i2c->bit.getsda = get_data;
1030 i2c->bit.getscl = get_clock;
1031 ret = i2c_bit_add_bus(&i2c->adapter);
1032 if (ret) {
1033 DRM_ERROR("Failed to register bit i2c\n");
1034 goto out_free;
1035 }
1036
1037 return i2c;
1038out_free:
1039 kfree(i2c);
1040 return NULL;
1041}
1042
1043static void ast_i2c_destroy(struct ast_i2c_chan *i2c)
1044{
1045 if (!i2c)
1046 return;
1047 i2c_del_adapter(&i2c->adapter);
1048 kfree(i2c);
1049}
1050
7f5ccd44 1051static void ast_show_cursor(struct drm_crtc *crtc)
312fec14
DA
1052{
1053 struct ast_private *ast = crtc->dev->dev_private;
1054 u8 jreg;
1055
1056 jreg = 0x2;
1057 /* enable ARGB cursor */
1058 jreg |= 1;
1059 ast_set_index_reg_mask(ast, AST_IO_CRTC_PORT, 0xcb, 0xfc, jreg);
1060}
1061
7f5ccd44 1062static void ast_hide_cursor(struct drm_crtc *crtc)
312fec14
DA
1063{
1064 struct ast_private *ast = crtc->dev->dev_private;
1065 ast_set_index_reg_mask(ast, AST_IO_CRTC_PORT, 0xcb, 0xfc, 0x00);
1066}
1067
1068static u32 copy_cursor_image(u8 *src, u8 *dst, int width, int height)
1069{
1070 union {
1071 u32 ul;
1072 u8 b[4];
1073 } srcdata32[2], data32;
1074 union {
1075 u16 us;
1076 u8 b[2];
1077 } data16;
1078 u32 csum = 0;
1079 s32 alpha_dst_delta, last_alpha_dst_delta;
1080 u8 *srcxor, *dstxor;
1081 int i, j;
1082 u32 per_pixel_copy, two_pixel_copy;
1083
1084 alpha_dst_delta = AST_MAX_HWC_WIDTH << 1;
1085 last_alpha_dst_delta = alpha_dst_delta - (width << 1);
1086
1087 srcxor = src;
1088 dstxor = (u8 *)dst + last_alpha_dst_delta + (AST_MAX_HWC_HEIGHT - height) * alpha_dst_delta;
1089 per_pixel_copy = width & 1;
1090 two_pixel_copy = width >> 1;
1091
1092 for (j = 0; j < height; j++) {
1093 for (i = 0; i < two_pixel_copy; i++) {
1094 srcdata32[0].ul = *((u32 *)srcxor) & 0xf0f0f0f0;
1095 srcdata32[1].ul = *((u32 *)(srcxor + 4)) & 0xf0f0f0f0;
1096 data32.b[0] = srcdata32[0].b[1] | (srcdata32[0].b[0] >> 4);
1097 data32.b[1] = srcdata32[0].b[3] | (srcdata32[0].b[2] >> 4);
1e99cfa8
BH
1098 data32.b[2] = srcdata32[1].b[1] | (srcdata32[1].b[0] >> 4);
1099 data32.b[3] = srcdata32[1].b[3] | (srcdata32[1].b[2] >> 4);
312fec14
DA
1100
1101 writel(data32.ul, dstxor);
1102 csum += data32.ul;
1103
1104 dstxor += 4;
1105 srcxor += 8;
1106
1107 }
1108
1109 for (i = 0; i < per_pixel_copy; i++) {
1110 srcdata32[0].ul = *((u32 *)srcxor) & 0xf0f0f0f0;
1111 data16.b[0] = srcdata32[0].b[1] | (srcdata32[0].b[0] >> 4);
1112 data16.b[1] = srcdata32[0].b[3] | (srcdata32[0].b[2] >> 4);
1113 writew(data16.us, dstxor);
1114 csum += (u32)data16.us;
1115
1116 dstxor += 2;
1117 srcxor += 4;
1118 }
1119 dstxor += last_alpha_dst_delta;
1120 }
1121 return csum;
1122}
1123
1124static int ast_cursor_set(struct drm_crtc *crtc,
1125 struct drm_file *file_priv,
1126 uint32_t handle,
1127 uint32_t width,
1128 uint32_t height)
1129{
1130 struct ast_private *ast = crtc->dev->dev_private;
1131 struct ast_crtc *ast_crtc = to_ast_crtc(crtc);
1132 struct drm_gem_object *obj;
1133 struct ast_bo *bo;
1134 uint64_t gpu_addr;
1135 u32 csum;
1136 int ret;
1137 struct ttm_bo_kmap_obj uobj_map;
1138 u8 *src, *dst;
1139 bool src_isiomem, dst_isiomem;
1140 if (!handle) {
1141 ast_hide_cursor(crtc);
1142 return 0;
1143 }
1144
1145 if (width > AST_MAX_HWC_WIDTH || height > AST_MAX_HWC_HEIGHT)
1146 return -EINVAL;
1147
a8ad0bd8 1148 obj = drm_gem_object_lookup(file_priv, handle);
312fec14
DA
1149 if (!obj) {
1150 DRM_ERROR("Cannot find cursor object %x for crtc\n", handle);
1151 return -ENOENT;
1152 }
1153 bo = gem_to_ast_bo(obj);
1154
1155 ret = ast_bo_reserve(bo, false);
1156 if (ret)
1157 goto fail;
1158
1159 ret = ttm_bo_kmap(&bo->bo, 0, bo->bo.num_pages, &uobj_map);
1160
1161 src = ttm_kmap_obj_virtual(&uobj_map, &src_isiomem);
1162 dst = ttm_kmap_obj_virtual(&ast->cache_kmap, &dst_isiomem);
1163
1164 if (src_isiomem == true)
1165 DRM_ERROR("src cursor bo should be in main memory\n");
1166 if (dst_isiomem == false)
1167 DRM_ERROR("dst bo should be in VRAM\n");
1168
1169 dst += (AST_HWC_SIZE + AST_HWC_SIGNATURE_SIZE)*ast->next_cursor;
1170
1171 /* do data transfer to cursor cache */
1172 csum = copy_cursor_image(src, dst, width, height);
1173
1174 /* write checksum + signature */
1175 ttm_bo_kunmap(&uobj_map);
1176 ast_bo_unreserve(bo);
1177 {
1178 u8 *dst = (u8 *)ast->cache_kmap.virtual + (AST_HWC_SIZE + AST_HWC_SIGNATURE_SIZE)*ast->next_cursor + AST_HWC_SIZE;
1179 writel(csum, dst);
1180 writel(width, dst + AST_HWC_SIGNATURE_SizeX);
1181 writel(height, dst + AST_HWC_SIGNATURE_SizeY);
1182 writel(0, dst + AST_HWC_SIGNATURE_HOTSPOTX);
1183 writel(0, dst + AST_HWC_SIGNATURE_HOTSPOTY);
1184
1185 /* set pattern offset */
1186 gpu_addr = ast->cursor_cache_gpu_addr;
1187 gpu_addr += (AST_HWC_SIZE + AST_HWC_SIGNATURE_SIZE)*ast->next_cursor;
1188 gpu_addr >>= 3;
1189 ast_set_index_reg(ast, AST_IO_CRTC_PORT, 0xc8, gpu_addr & 0xff);
1190 ast_set_index_reg(ast, AST_IO_CRTC_PORT, 0xc9, (gpu_addr >> 8) & 0xff);
1191 ast_set_index_reg(ast, AST_IO_CRTC_PORT, 0xca, (gpu_addr >> 16) & 0xff);
1192 }
1193 ast_crtc->cursor_width = width;
1194 ast_crtc->cursor_height = height;
1195 ast_crtc->offset_x = AST_MAX_HWC_WIDTH - width;
1196 ast_crtc->offset_y = AST_MAX_HWC_WIDTH - height;
1197
1198 ast->next_cursor = (ast->next_cursor + 1) % AST_DEFAULT_HWC_NUM;
1199
1200 ast_show_cursor(crtc);
1201
1202 drm_gem_object_unreference_unlocked(obj);
1203 return 0;
1204fail:
1205 drm_gem_object_unreference_unlocked(obj);
1206 return ret;
1207}
1208
1209static int ast_cursor_move(struct drm_crtc *crtc,
1210 int x, int y)
1211{
1212 struct ast_crtc *ast_crtc = to_ast_crtc(crtc);
1213 struct ast_private *ast = crtc->dev->dev_private;
1214 int x_offset, y_offset;
1215 u8 *sig;
1216
1217 sig = (u8 *)ast->cache_kmap.virtual + (AST_HWC_SIZE + AST_HWC_SIGNATURE_SIZE)*ast->next_cursor + AST_HWC_SIZE;
1218 writel(x, sig + AST_HWC_SIGNATURE_X);
1219 writel(y, sig + AST_HWC_SIGNATURE_Y);
1220
1221 x_offset = ast_crtc->offset_x;
1222 y_offset = ast_crtc->offset_y;
1223 if (x < 0) {
1224 x_offset = (-x) + ast_crtc->offset_x;
1225 x = 0;
1226 }
1227
1228 if (y < 0) {
1229 y_offset = (-y) + ast_crtc->offset_y;
1230 y = 0;
1231 }
1232 ast_set_index_reg(ast, AST_IO_CRTC_PORT, 0xc2, x_offset);
1233 ast_set_index_reg(ast, AST_IO_CRTC_PORT, 0xc3, y_offset);
1234 ast_set_index_reg(ast, AST_IO_CRTC_PORT, 0xc4, (x & 0xff));
1235 ast_set_index_reg(ast, AST_IO_CRTC_PORT, 0xc5, ((x >> 8) & 0x0f));
1236 ast_set_index_reg(ast, AST_IO_CRTC_PORT, 0xc6, (y & 0xff));
1237 ast_set_index_reg(ast, AST_IO_CRTC_PORT, 0xc7, ((y >> 8) & 0x07));
1238
1239 /* dummy write to fire HWC */
1240 ast_set_index_reg_mask(ast, AST_IO_CRTC_PORT, 0xCB, 0xFF, 0x00);
1241
1242 return 0;
1243}