]> git.proxmox.com Git - mirror_ubuntu-bionic-kernel.git/blame - drivers/gpu/drm/ati_pcigart.c
drm/i915: make mappable struct resource centric
[mirror_ubuntu-bionic-kernel.git] / drivers / gpu / drm / ati_pcigart.c
CommitLineData
1da177e4 1/**
b5e89ed5 2 * \file ati_pcigart.c
1da177e4
LT
3 * ATI PCI GART support
4 *
5 * \author Gareth Hughes <gareth@valinux.com>
6 */
7
8/*
9 * Created: Wed Dec 13 21:52:19 2000 by gareth@valinux.com
10 *
11 * Copyright 2000 VA Linux Systems, Inc., Sunnyvale, California.
12 * All Rights Reserved.
13 *
14 * Permission is hereby granted, free of charge, to any person obtaining a
15 * copy of this software and associated documentation files (the "Software"),
16 * to deal in the Software without restriction, including without limitation
17 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
18 * and/or sell copies of the Software, and to permit persons to whom the
19 * Software is furnished to do so, subject to the following conditions:
20 *
21 * The above copyright notice and this permission notice (including the next
22 * paragraph) shall be included in all copies or substantial portions of the
23 * Software.
24 *
25 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
26 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
27 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
28 * PRECISION INSIGHT AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM, DAMAGES OR
29 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
30 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
31 * DEALINGS IN THE SOFTWARE.
32 */
33
2d1a8a48 34#include <linux/export.h>
760285e7 35#include <drm/drmP.h>
1da177e4 36
fd7e0d71
DA
37#include <drm/ati_pcigart.h>
38
1da177e4
LT
39# define ATI_PCIGART_PAGE_SIZE 4096 /**< PCI GART page size */
40
b05c2385
DA
41static int drm_ati_alloc_pcigart_table(struct drm_device *dev,
42 struct drm_ati_pcigart_info *gart_info)
1da177e4 43{
b05c2385 44 gart_info->table_handle = drm_pci_alloc(dev, gart_info->table_size,
e6be8d9d 45 PAGE_SIZE);
b05c2385
DA
46 if (gart_info->table_handle == NULL)
47 return -ENOMEM;
1da177e4 48
b05c2385 49 return 0;
1da177e4
LT
50}
51
b05c2385
DA
52static void drm_ati_free_pcigart_table(struct drm_device *dev,
53 struct drm_ati_pcigart_info *gart_info)
1da177e4 54{
b05c2385
DA
55 drm_pci_free(dev, gart_info->table_handle);
56 gart_info->table_handle = NULL;
1da177e4
LT
57}
58
55910517 59int drm_ati_pcigart_cleanup(struct drm_device *dev, struct drm_ati_pcigart_info *gart_info)
1da177e4 60{
55910517 61 struct drm_sg_mem *entry = dev->sg;
1da177e4
LT
62 unsigned long pages;
63 int i;
b05c2385 64 int max_pages;
1da177e4
LT
65
66 /* we need to support large memory configurations */
b5e89ed5
DA
67 if (!entry) {
68 DRM_ERROR("no scatter/gather memory!\n");
1da177e4
LT
69 return 0;
70 }
71
ea98a92f 72 if (gart_info->bus_addr) {
1da177e4 73
f2b04cd2
DA
74 max_pages = (gart_info->table_size / sizeof(u32));
75 pages = (entry->pages <= max_pages)
76 ? entry->pages : max_pages;
1da177e4 77
b5e89ed5
DA
78 for (i = 0; i < pages; i++) {
79 if (!entry->busaddr[i])
80 break;
7ec700fc 81 pci_unmap_page(dev->pdev, entry->busaddr[i],
296c6ae0 82 PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
1da177e4 83 }
b5e89ed5
DA
84
85 if (gart_info->gart_table_location == DRM_ATI_GART_MAIN)
86 gart_info->bus_addr = 0;
1da177e4
LT
87 }
88
b05c2385
DA
89 if (gart_info->gart_table_location == DRM_ATI_GART_MAIN &&
90 gart_info->table_handle) {
91 drm_ati_free_pcigart_table(dev, gart_info);
1da177e4
LT
92 }
93
94 return 1;
95}
96EXPORT_SYMBOL(drm_ati_pcigart_cleanup);
97
55910517 98int drm_ati_pcigart_init(struct drm_device *dev, struct drm_ati_pcigart_info *gart_info)
1da177e4 99{
5a7aad9a 100 struct drm_local_map *map = &gart_info->mapping;
55910517 101 struct drm_sg_mem *entry = dev->sg;
f26c473c 102 void *address = NULL;
1da177e4 103 unsigned long pages;
6abf6601 104 u32 *pci_gart = NULL, page_base, gart_idx;
b05c2385 105 dma_addr_t bus_address = 0;
1da177e4 106 int i, j, ret = 0;
d30333bb 107 int max_ati_pages, max_real_pages;
1da177e4 108
b5e89ed5
DA
109 if (!entry) {
110 DRM_ERROR("no scatter/gather memory!\n");
1da177e4
LT
111 goto done;
112 }
113
b5e89ed5 114 if (gart_info->gart_table_location == DRM_ATI_GART_MAIN) {
ea98a92f 115 DRM_DEBUG("PCI: no table in VRAM: using normal RAM\n");
b5e89ed5 116
e6be8d9d
ZW
117 if (pci_set_dma_mask(dev->pdev, gart_info->table_mask)) {
118 DRM_ERROR("fail to set dma mask to 0x%Lx\n",
d7748bac 119 (unsigned long long)gart_info->table_mask);
e6be8d9d
ZW
120 ret = 1;
121 goto done;
122 }
123
b05c2385
DA
124 ret = drm_ati_alloc_pcigart_table(dev, gart_info);
125 if (ret) {
b5e89ed5 126 DRM_ERROR("cannot allocate PCI GART page!\n");
ea98a92f
DA
127 goto done;
128 }
b5e89ed5 129
6abf6601 130 pci_gart = gart_info->table_handle->vaddr;
b05c2385
DA
131 address = gart_info->table_handle->vaddr;
132 bus_address = gart_info->table_handle->busaddr;
b5e89ed5 133 } else {
ea98a92f
DA
134 address = gart_info->addr;
135 bus_address = gart_info->bus_addr;
f67e74ca
AM
136 DRM_DEBUG("PCI: Gart Table: VRAM %08LX mapped at %08lX\n",
137 (unsigned long long)bus_address,
138 (unsigned long)address);
1da177e4
LT
139 }
140
1da177e4 141
d30333bb
DM
142 max_ati_pages = (gart_info->table_size / sizeof(u32));
143 max_real_pages = max_ati_pages / (PAGE_SIZE / ATI_PCIGART_PAGE_SIZE);
144 pages = (entry->pages <= max_real_pages)
145 ? entry->pages : max_real_pages;
1da177e4 146
5a7aad9a 147 if (gart_info->gart_table_location == DRM_ATI_GART_MAIN) {
d30333bb 148 memset(pci_gart, 0, max_ati_pages * sizeof(u32));
5a7aad9a 149 } else {
6abf6601 150 memset_io((void __iomem *)map->handle, 0, max_ati_pages * sizeof(u32));
5a7aad9a 151 }
1da177e4 152
5a7aad9a 153 gart_idx = 0;
b5e89ed5 154 for (i = 0; i < pages; i++) {
1da177e4 155 /* we need to support large memory configurations */
7ec700fc 156 entry->busaddr[i] = pci_map_page(dev->pdev, entry->pagelist[i],
296c6ae0 157 0, PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
a30f6fb7 158 if (pci_dma_mapping_error(dev->pdev, entry->busaddr[i])) {
b5e89ed5 159 DRM_ERROR("unable to map PCIGART pages!\n");
ea98a92f 160 drm_ati_pcigart_cleanup(dev, gart_info);
f26c473c 161 address = NULL;
1da177e4
LT
162 bus_address = 0;
163 goto done;
164 }
165 page_base = (u32) entry->busaddr[i];
166
167 for (j = 0; j < (PAGE_SIZE / ATI_PCIGART_PAGE_SIZE); j++) {
5a7aad9a
DM
168 u32 val;
169
f2b04cd2
DA
170 switch(gart_info->gart_reg_if) {
171 case DRM_ATI_GART_IGP:
5a7aad9a 172 val = page_base | 0xc;
f2b04cd2
DA
173 break;
174 case DRM_ATI_GART_PCIE:
5a7aad9a 175 val = (page_base >> 8) | 0xc;
f2b04cd2
DA
176 break;
177 default:
178 case DRM_ATI_GART_PCI:
5a7aad9a 179 val = page_base;
f2b04cd2
DA
180 break;
181 }
5a7aad9a
DM
182 if (gart_info->gart_table_location ==
183 DRM_ATI_GART_MAIN)
184 pci_gart[gart_idx] = cpu_to_le32(val);
185 else
186 DRM_WRITE32(map, gart_idx * sizeof(u32), val);
187 gart_idx++;
1da177e4
LT
188 page_base += ATI_PCIGART_PAGE_SIZE;
189 }
190 }
1da177e4
LT
191 ret = 1;
192
193#if defined(__i386__) || defined(__x86_64__)
194 wbinvd();
195#else
196 mb();
197#endif
198
b5e89ed5 199 done:
ea98a92f 200 gart_info->addr = address;
b5e89ed5 201 gart_info->bus_addr = bus_address;
1da177e4
LT
202 return ret;
203}
204EXPORT_SYMBOL(drm_ati_pcigart_init);