]> git.proxmox.com Git - mirror_ubuntu-artful-kernel.git/blame - drivers/gpu/drm/drm_dp_helper.c
Merge tag 'iio-for-4.13b' of git://git.kernel.org/pub/scm/linux/kernel/git/jic23...
[mirror_ubuntu-artful-kernel.git] / drivers / gpu / drm / drm_dp_helper.c
CommitLineData
a4fc5ed6
KP
1/*
2 * Copyright © 2009 Keith Packard
3 *
4 * Permission to use, copy, modify, distribute, and sell this software and its
5 * documentation for any purpose is hereby granted without fee, provided that
6 * the above copyright notice appear in all copies and that both that copyright
7 * notice and this permission notice appear in supporting documentation, and
8 * that the name of the copyright holders not be used in advertising or
9 * publicity pertaining to distribution of the software without specific,
10 * written prior permission. The copyright holders make no representations
11 * about the suitability of this software for any purpose. It is provided "as
12 * is" without express or implied warranty.
13 *
14 * THE COPYRIGHT HOLDERS DISCLAIM ALL WARRANTIES WITH REGARD TO THIS SOFTWARE,
15 * INCLUDING ALL IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS, IN NO
16 * EVENT SHALL THE COPYRIGHT HOLDERS BE LIABLE FOR ANY SPECIAL, INDIRECT OR
17 * CONSEQUENTIAL DAMAGES OR ANY DAMAGES WHATSOEVER RESULTING FROM LOSS OF USE,
18 * DATA OR PROFITS, WHETHER IN AN ACTION OF CONTRACT, NEGLIGENCE OR OTHER
19 * TORTIOUS ACTION, ARISING OUT OF OR IN CONNECTION WITH THE USE OR PERFORMANCE
20 * OF THIS SOFTWARE.
21 */
22
23#include <linux/kernel.h>
24#include <linux/module.h>
25#include <linux/delay.h>
a4fc5ed6
KP
26#include <linux/init.h>
27#include <linux/errno.h>
28#include <linux/sched.h>
29#include <linux/i2c.h>
96106c97 30#include <linux/seq_file.h>
760285e7
DH
31#include <drm/drm_dp_helper.h>
32#include <drm/drmP.h>
a4fc5ed6 33
e15c8f4b
DV
34#include "drm_crtc_helper_internal.h"
35
28164fda
DV
36/**
37 * DOC: dp helpers
38 *
39 * These functions contain some common logic and helpers at various abstraction
40 * levels to deal with Display Port sink devices and related things like DP aux
41 * channel transfers, EDID reading over DP aux channels, decoding certain DPCD
42 * blocks, ...
43 */
44
1ffdff13 45/* Helpers for DP link training */
0aec2881 46static u8 dp_link_status(const u8 link_status[DP_LINK_STATUS_SIZE], int r)
1ffdff13
DV
47{
48 return link_status[r - DP_LANE0_1_STATUS];
49}
50
0aec2881 51static u8 dp_get_lane_status(const u8 link_status[DP_LINK_STATUS_SIZE],
1ffdff13
DV
52 int lane)
53{
54 int i = DP_LANE0_1_STATUS + (lane >> 1);
55 int s = (lane & 1) * 4;
56 u8 l = dp_link_status(link_status, i);
57 return (l >> s) & 0xf;
58}
59
0aec2881 60bool drm_dp_channel_eq_ok(const u8 link_status[DP_LINK_STATUS_SIZE],
1ffdff13
DV
61 int lane_count)
62{
63 u8 lane_align;
64 u8 lane_status;
65 int lane;
66
67 lane_align = dp_link_status(link_status,
68 DP_LANE_ALIGN_STATUS_UPDATED);
69 if ((lane_align & DP_INTERLANE_ALIGN_DONE) == 0)
70 return false;
71 for (lane = 0; lane < lane_count; lane++) {
72 lane_status = dp_get_lane_status(link_status, lane);
73 if ((lane_status & DP_CHANNEL_EQ_BITS) != DP_CHANNEL_EQ_BITS)
74 return false;
75 }
76 return true;
77}
78EXPORT_SYMBOL(drm_dp_channel_eq_ok);
79
0aec2881 80bool drm_dp_clock_recovery_ok(const u8 link_status[DP_LINK_STATUS_SIZE],
1ffdff13
DV
81 int lane_count)
82{
83 int lane;
84 u8 lane_status;
85
86 for (lane = 0; lane < lane_count; lane++) {
87 lane_status = dp_get_lane_status(link_status, lane);
88 if ((lane_status & DP_LANE_CR_DONE) == 0)
89 return false;
90 }
91 return true;
92}
93EXPORT_SYMBOL(drm_dp_clock_recovery_ok);
0f037bde 94
0aec2881 95u8 drm_dp_get_adjust_request_voltage(const u8 link_status[DP_LINK_STATUS_SIZE],
0f037bde
DV
96 int lane)
97{
98 int i = DP_ADJUST_REQUEST_LANE0_1 + (lane >> 1);
99 int s = ((lane & 1) ?
100 DP_ADJUST_VOLTAGE_SWING_LANE1_SHIFT :
101 DP_ADJUST_VOLTAGE_SWING_LANE0_SHIFT);
102 u8 l = dp_link_status(link_status, i);
103
104 return ((l >> s) & 0x3) << DP_TRAIN_VOLTAGE_SWING_SHIFT;
105}
106EXPORT_SYMBOL(drm_dp_get_adjust_request_voltage);
107
0aec2881 108u8 drm_dp_get_adjust_request_pre_emphasis(const u8 link_status[DP_LINK_STATUS_SIZE],
0f037bde
DV
109 int lane)
110{
111 int i = DP_ADJUST_REQUEST_LANE0_1 + (lane >> 1);
112 int s = ((lane & 1) ?
113 DP_ADJUST_PRE_EMPHASIS_LANE1_SHIFT :
114 DP_ADJUST_PRE_EMPHASIS_LANE0_SHIFT);
115 u8 l = dp_link_status(link_status, i);
116
117 return ((l >> s) & 0x3) << DP_TRAIN_PRE_EMPHASIS_SHIFT;
118}
119EXPORT_SYMBOL(drm_dp_get_adjust_request_pre_emphasis);
120
0aec2881 121void drm_dp_link_train_clock_recovery_delay(const u8 dpcd[DP_RECEIVER_CAP_SIZE]) {
1a644cd4
DV
122 if (dpcd[DP_TRAINING_AUX_RD_INTERVAL] == 0)
123 udelay(100);
124 else
125 mdelay(dpcd[DP_TRAINING_AUX_RD_INTERVAL] * 4);
126}
127EXPORT_SYMBOL(drm_dp_link_train_clock_recovery_delay);
128
0aec2881 129void drm_dp_link_train_channel_eq_delay(const u8 dpcd[DP_RECEIVER_CAP_SIZE]) {
1a644cd4
DV
130 if (dpcd[DP_TRAINING_AUX_RD_INTERVAL] == 0)
131 udelay(400);
132 else
133 mdelay(dpcd[DP_TRAINING_AUX_RD_INTERVAL] * 4);
134}
135EXPORT_SYMBOL(drm_dp_link_train_channel_eq_delay);
3b5c662e
DV
136
137u8 drm_dp_link_rate_to_bw_code(int link_rate)
138{
139 switch (link_rate) {
140 case 162000:
141 default:
142 return DP_LINK_BW_1_62;
143 case 270000:
144 return DP_LINK_BW_2_7;
145 case 540000:
146 return DP_LINK_BW_5_4;
147 }
148}
149EXPORT_SYMBOL(drm_dp_link_rate_to_bw_code);
150
151int drm_dp_bw_code_to_link_rate(u8 link_bw)
152{
153 switch (link_bw) {
154 case DP_LINK_BW_1_62:
155 default:
156 return 162000;
157 case DP_LINK_BW_2_7:
158 return 270000;
159 case DP_LINK_BW_5_4:
160 return 540000;
161 }
162}
163EXPORT_SYMBOL(drm_dp_bw_code_to_link_rate);
c197db75 164
79a2b161
VS
165#define AUX_RETRY_INTERVAL 500 /* us */
166
c197db75
TR
167/**
168 * DOC: dp helpers
169 *
170 * The DisplayPort AUX channel is an abstraction to allow generic, driver-
171 * independent access to AUX functionality. Drivers can take advantage of
172 * this by filling in the fields of the drm_dp_aux structure.
173 *
174 * Transactions are described using a hardware-independent drm_dp_aux_msg
175 * structure, which is passed into a driver's .transfer() implementation.
176 * Both native and I2C-over-AUX transactions are supported.
c197db75
TR
177 */
178
179static int drm_dp_dpcd_access(struct drm_dp_aux *aux, u8 request,
180 unsigned int offset, void *buffer, size_t size)
181{
182 struct drm_dp_aux_msg msg;
82922da3
L
183 unsigned int retry, native_reply;
184 int err = 0, ret = 0;
c197db75
TR
185
186 memset(&msg, 0, sizeof(msg));
187 msg.address = offset;
188 msg.request = request;
189 msg.buffer = buffer;
190 msg.size = size;
191
7779c5e2
RC
192 mutex_lock(&aux->hw_mutex);
193
c197db75
TR
194 /*
195 * The specification doesn't give any recommendation on how often to
19a93f04
DA
196 * retry native transactions. We used to retry 7 times like for
197 * aux i2c transactions but real world devices this wasn't
198 * sufficient, bump to 32 which makes Dell 4k monitors happier.
c197db75 199 */
19a93f04 200 for (retry = 0; retry < 32; retry++) {
82922da3 201 if (ret != 0 && ret != -ETIMEDOUT) {
e1083ff3
L
202 usleep_range(AUX_RETRY_INTERVAL,
203 AUX_RETRY_INTERVAL + 100);
204 }
4f71d0cb 205
82922da3 206 ret = aux->transfer(aux, &msg);
c197db75 207
a1f5524a 208 if (ret >= 0) {
82922da3
L
209 native_reply = msg.reply & DP_AUX_NATIVE_REPLY_MASK;
210 if (native_reply == DP_AUX_NATIVE_REPLY_ACK) {
211 if (ret == size)
212 goto unlock;
c197db75 213
82922da3
L
214 ret = -EPROTO;
215 } else
216 ret = -EIO;
c197db75 217 }
82922da3
L
218
219 /*
220 * We want the error we return to be the error we received on
221 * the first transaction, since we may get a different error the
222 * next time we retry
223 */
224 if (!err)
225 err = ret;
c197db75
TR
226 }
227
29f21e04 228 DRM_DEBUG_KMS("Too many retries, giving up. First error: %d\n", err);
82922da3 229 ret = err;
7779c5e2
RC
230
231unlock:
232 mutex_unlock(&aux->hw_mutex);
82922da3 233 return ret;
c197db75
TR
234}
235
236/**
237 * drm_dp_dpcd_read() - read a series of bytes from the DPCD
238 * @aux: DisplayPort AUX channel
239 * @offset: address of the (first) register to read
240 * @buffer: buffer to store the register values
241 * @size: number of bytes in @buffer
242 *
243 * Returns the number of bytes transferred on success, or a negative error
244 * code on failure. -EIO is returned if the request was NAKed by the sink or
245 * if the retry count was exceeded. If not all bytes were transferred, this
246 * function returns -EPROTO. Errors from the underlying AUX channel transfer
247 * function, with the exception of -EBUSY (which causes the transaction to
248 * be retried), are propagated to the caller.
249 */
250ssize_t drm_dp_dpcd_read(struct drm_dp_aux *aux, unsigned int offset,
251 void *buffer, size_t size)
252{
f808f633
L
253 int ret;
254
255 /*
256 * HP ZR24w corrupts the first DPCD access after entering power save
257 * mode. Eg. on a read, the entire buffer will be filled with the same
258 * byte. Do a throw away read to avoid corrupting anything we care
259 * about. Afterwards things will work correctly until the monitor
260 * gets woken up and subsequently re-enters power save mode.
261 *
262 * The user pressing any button on the monitor is enough to wake it
263 * up, so there is no particularly good place to do the workaround.
264 * We just have to do it before any DPCD access and hope that the
265 * monitor doesn't power down exactly after the throw away read.
266 */
267 ret = drm_dp_dpcd_access(aux, DP_AUX_NATIVE_READ, DP_DPCD_REV, buffer,
268 1);
269 if (ret != 1)
270 return ret;
271
c197db75
TR
272 return drm_dp_dpcd_access(aux, DP_AUX_NATIVE_READ, offset, buffer,
273 size);
274}
275EXPORT_SYMBOL(drm_dp_dpcd_read);
276
277/**
278 * drm_dp_dpcd_write() - write a series of bytes to the DPCD
279 * @aux: DisplayPort AUX channel
280 * @offset: address of the (first) register to write
281 * @buffer: buffer containing the values to write
282 * @size: number of bytes in @buffer
283 *
284 * Returns the number of bytes transferred on success, or a negative error
285 * code on failure. -EIO is returned if the request was NAKed by the sink or
286 * if the retry count was exceeded. If not all bytes were transferred, this
287 * function returns -EPROTO. Errors from the underlying AUX channel transfer
288 * function, with the exception of -EBUSY (which causes the transaction to
289 * be retried), are propagated to the caller.
290 */
291ssize_t drm_dp_dpcd_write(struct drm_dp_aux *aux, unsigned int offset,
292 void *buffer, size_t size)
293{
294 return drm_dp_dpcd_access(aux, DP_AUX_NATIVE_WRITE, offset, buffer,
295 size);
296}
297EXPORT_SYMBOL(drm_dp_dpcd_write);
8d4adc6a
TR
298
299/**
300 * drm_dp_dpcd_read_link_status() - read DPCD link status (bytes 0x202-0x207)
301 * @aux: DisplayPort AUX channel
302 * @status: buffer to store the link status in (must be at least 6 bytes)
303 *
304 * Returns the number of bytes transferred on success or a negative error
305 * code on failure.
306 */
307int drm_dp_dpcd_read_link_status(struct drm_dp_aux *aux,
308 u8 status[DP_LINK_STATUS_SIZE])
309{
310 return drm_dp_dpcd_read(aux, DP_LANE0_1_STATUS, status,
311 DP_LINK_STATUS_SIZE);
312}
313EXPORT_SYMBOL(drm_dp_dpcd_read_link_status);
516c0f7c
TR
314
315/**
316 * drm_dp_link_probe() - probe a DisplayPort link for capabilities
317 * @aux: DisplayPort AUX channel
318 * @link: pointer to structure in which to return link capabilities
319 *
320 * The structure filled in by this function can usually be passed directly
321 * into drm_dp_link_power_up() and drm_dp_link_configure() to power up and
322 * configure the link based on the link's capabilities.
323 *
324 * Returns 0 on success or a negative error code on failure.
325 */
326int drm_dp_link_probe(struct drm_dp_aux *aux, struct drm_dp_link *link)
327{
328 u8 values[3];
329 int err;
330
331 memset(link, 0, sizeof(*link));
332
333 err = drm_dp_dpcd_read(aux, DP_DPCD_REV, values, sizeof(values));
334 if (err < 0)
335 return err;
336
337 link->revision = values[0];
338 link->rate = drm_dp_bw_code_to_link_rate(values[1]);
339 link->num_lanes = values[2] & DP_MAX_LANE_COUNT_MASK;
340
341 if (values[2] & DP_ENHANCED_FRAME_CAP)
342 link->capabilities |= DP_LINK_CAP_ENHANCED_FRAMING;
343
344 return 0;
345}
346EXPORT_SYMBOL(drm_dp_link_probe);
347
348/**
349 * drm_dp_link_power_up() - power up a DisplayPort link
350 * @aux: DisplayPort AUX channel
351 * @link: pointer to a structure containing the link configuration
352 *
353 * Returns 0 on success or a negative error code on failure.
354 */
355int drm_dp_link_power_up(struct drm_dp_aux *aux, struct drm_dp_link *link)
356{
357 u8 value;
358 int err;
359
360 /* DP_SET_POWER register is only available on DPCD v1.1 and later */
361 if (link->revision < 0x11)
362 return 0;
363
364 err = drm_dp_dpcd_readb(aux, DP_SET_POWER, &value);
365 if (err < 0)
366 return err;
367
368 value &= ~DP_SET_POWER_MASK;
369 value |= DP_SET_POWER_D0;
370
371 err = drm_dp_dpcd_writeb(aux, DP_SET_POWER, value);
372 if (err < 0)
373 return err;
374
375 /*
376 * According to the DP 1.1 specification, a "Sink Device must exit the
377 * power saving state within 1 ms" (Section 2.5.3.1, Table 5-52, "Sink
378 * Control Field" (register 0x600).
379 */
380 usleep_range(1000, 2000);
381
382 return 0;
383}
384EXPORT_SYMBOL(drm_dp_link_power_up);
385
d816f077
RC
386/**
387 * drm_dp_link_power_down() - power down a DisplayPort link
388 * @aux: DisplayPort AUX channel
389 * @link: pointer to a structure containing the link configuration
390 *
391 * Returns 0 on success or a negative error code on failure.
392 */
393int drm_dp_link_power_down(struct drm_dp_aux *aux, struct drm_dp_link *link)
394{
395 u8 value;
396 int err;
397
398 /* DP_SET_POWER register is only available on DPCD v1.1 and later */
399 if (link->revision < 0x11)
400 return 0;
401
402 err = drm_dp_dpcd_readb(aux, DP_SET_POWER, &value);
403 if (err < 0)
404 return err;
405
406 value &= ~DP_SET_POWER_MASK;
407 value |= DP_SET_POWER_D3;
408
409 err = drm_dp_dpcd_writeb(aux, DP_SET_POWER, value);
410 if (err < 0)
411 return err;
412
413 return 0;
414}
415EXPORT_SYMBOL(drm_dp_link_power_down);
416
516c0f7c
TR
417/**
418 * drm_dp_link_configure() - configure a DisplayPort link
419 * @aux: DisplayPort AUX channel
420 * @link: pointer to a structure containing the link configuration
421 *
422 * Returns 0 on success or a negative error code on failure.
423 */
424int drm_dp_link_configure(struct drm_dp_aux *aux, struct drm_dp_link *link)
425{
426 u8 values[2];
427 int err;
428
429 values[0] = drm_dp_link_rate_to_bw_code(link->rate);
430 values[1] = link->num_lanes;
431
432 if (link->capabilities & DP_LINK_CAP_ENHANCED_FRAMING)
433 values[1] |= DP_LANE_COUNT_ENHANCED_FRAME_EN;
434
435 err = drm_dp_dpcd_write(aux, DP_LINK_BW_SET, values, sizeof(values));
436 if (err < 0)
437 return err;
438
439 return 0;
440}
441EXPORT_SYMBOL(drm_dp_link_configure);
88759686 442
1c29bd3d
MK
443/**
444 * drm_dp_downstream_max_clock() - extract branch device max
445 * pixel rate for legacy VGA
446 * converter or max TMDS clock
447 * rate for others
448 * @dpcd: DisplayPort configuration data
449 * @port_cap: port capabilities
450 *
451 * Returns max clock in kHz on success or 0 if max clock not defined
452 */
453int drm_dp_downstream_max_clock(const u8 dpcd[DP_RECEIVER_CAP_SIZE],
454 const u8 port_cap[4])
455{
456 int type = port_cap[0] & DP_DS_PORT_TYPE_MASK;
457 bool detailed_cap_info = dpcd[DP_DOWNSTREAMPORT_PRESENT] &
458 DP_DETAILED_CAP_INFO_AVAILABLE;
459
460 if (!detailed_cap_info)
461 return 0;
462
463 switch (type) {
464 case DP_DS_PORT_TYPE_VGA:
465 return port_cap[1] * 8 * 1000;
466 case DP_DS_PORT_TYPE_DVI:
467 case DP_DS_PORT_TYPE_HDMI:
468 case DP_DS_PORT_TYPE_DP_DUALMODE:
469 return port_cap[1] * 2500;
470 default:
471 return 0;
472 }
473}
474EXPORT_SYMBOL(drm_dp_downstream_max_clock);
475
7529d6af
MK
476/**
477 * drm_dp_downstream_max_bpc() - extract branch device max
478 * bits per component
479 * @dpcd: DisplayPort configuration data
480 * @port_cap: port capabilities
481 *
482 * Returns max bpc on success or 0 if max bpc not defined
483 */
484int drm_dp_downstream_max_bpc(const u8 dpcd[DP_RECEIVER_CAP_SIZE],
485 const u8 port_cap[4])
486{
487 int type = port_cap[0] & DP_DS_PORT_TYPE_MASK;
488 bool detailed_cap_info = dpcd[DP_DOWNSTREAMPORT_PRESENT] &
489 DP_DETAILED_CAP_INFO_AVAILABLE;
490 int bpc;
491
492 if (!detailed_cap_info)
493 return 0;
494
495 switch (type) {
496 case DP_DS_PORT_TYPE_VGA:
497 case DP_DS_PORT_TYPE_DVI:
498 case DP_DS_PORT_TYPE_HDMI:
499 case DP_DS_PORT_TYPE_DP_DUALMODE:
500 bpc = port_cap[2] & DP_DS_MAX_BPC_MASK;
501
502 switch (bpc) {
503 case DP_DS_8BPC:
504 return 8;
505 case DP_DS_10BPC:
506 return 10;
507 case DP_DS_12BPC:
508 return 12;
509 case DP_DS_16BPC:
510 return 16;
511 }
512 default:
513 return 0;
514 }
515}
516EXPORT_SYMBOL(drm_dp_downstream_max_bpc);
517
266d783b
MK
518/**
519 * drm_dp_downstream_id() - identify branch device
520 * @aux: DisplayPort AUX channel
3442d9ee 521 * @id: DisplayPort branch device id
266d783b
MK
522 *
523 * Returns branch device id on success or NULL on failure
524 */
525int drm_dp_downstream_id(struct drm_dp_aux *aux, char id[6])
526{
527 return drm_dp_dpcd_read(aux, DP_BRANCH_ID, id, 6);
528}
529EXPORT_SYMBOL(drm_dp_downstream_id);
530
80209e5f
MK
531/**
532 * drm_dp_downstream_debug() - debug DP branch devices
533 * @m: pointer for debugfs file
534 * @dpcd: DisplayPort configuration data
535 * @port_cap: port capabilities
536 * @aux: DisplayPort AUX channel
537 *
538 */
539void drm_dp_downstream_debug(struct seq_file *m,
540 const u8 dpcd[DP_RECEIVER_CAP_SIZE],
541 const u8 port_cap[4], struct drm_dp_aux *aux)
542{
543 bool detailed_cap_info = dpcd[DP_DOWNSTREAMPORT_PRESENT] &
544 DP_DETAILED_CAP_INFO_AVAILABLE;
545 int clk;
546 int bpc;
547 char id[6];
548 int len;
549 uint8_t rev[2];
550 int type = port_cap[0] & DP_DS_PORT_TYPE_MASK;
551 bool branch_device = dpcd[DP_DOWNSTREAMPORT_PRESENT] &
552 DP_DWN_STRM_PORT_PRESENT;
553
554 seq_printf(m, "\tDP branch device present: %s\n",
555 branch_device ? "yes" : "no");
556
557 if (!branch_device)
558 return;
559
560 switch (type) {
561 case DP_DS_PORT_TYPE_DP:
562 seq_puts(m, "\t\tType: DisplayPort\n");
563 break;
564 case DP_DS_PORT_TYPE_VGA:
565 seq_puts(m, "\t\tType: VGA\n");
566 break;
567 case DP_DS_PORT_TYPE_DVI:
568 seq_puts(m, "\t\tType: DVI\n");
569 break;
570 case DP_DS_PORT_TYPE_HDMI:
571 seq_puts(m, "\t\tType: HDMI\n");
572 break;
573 case DP_DS_PORT_TYPE_NON_EDID:
574 seq_puts(m, "\t\tType: others without EDID support\n");
575 break;
576 case DP_DS_PORT_TYPE_DP_DUALMODE:
577 seq_puts(m, "\t\tType: DP++\n");
578 break;
579 case DP_DS_PORT_TYPE_WIRELESS:
580 seq_puts(m, "\t\tType: Wireless\n");
581 break;
582 default:
583 seq_puts(m, "\t\tType: N/A\n");
584 }
585
586 drm_dp_downstream_id(aux, id);
587 seq_printf(m, "\t\tID: %s\n", id);
588
589 len = drm_dp_dpcd_read(aux, DP_BRANCH_HW_REV, &rev[0], 1);
590 if (len > 0)
591 seq_printf(m, "\t\tHW: %d.%d\n",
592 (rev[0] & 0xf0) >> 4, rev[0] & 0xf);
593
594 len = drm_dp_dpcd_read(aux, DP_BRANCH_SW_REV, &rev, 2);
595 if (len > 0)
596 seq_printf(m, "\t\tSW: %d.%d\n", rev[0], rev[1]);
597
598 if (detailed_cap_info) {
599 clk = drm_dp_downstream_max_clock(dpcd, port_cap);
600
601 if (clk > 0) {
602 if (type == DP_DS_PORT_TYPE_VGA)
603 seq_printf(m, "\t\tMax dot clock: %d kHz\n", clk);
604 else
605 seq_printf(m, "\t\tMax TMDS clock: %d kHz\n", clk);
606 }
607
608 bpc = drm_dp_downstream_max_bpc(dpcd, port_cap);
609
610 if (bpc > 0)
611 seq_printf(m, "\t\tMax bpc: %d\n", bpc);
612 }
613}
614EXPORT_SYMBOL(drm_dp_downstream_debug);
615
88759686
TR
616/*
617 * I2C-over-AUX implementation
618 */
619
620static u32 drm_dp_i2c_functionality(struct i2c_adapter *adapter)
621{
622 return I2C_FUNC_I2C | I2C_FUNC_SMBUS_EMUL |
623 I2C_FUNC_SMBUS_READ_BLOCK_DATA |
624 I2C_FUNC_SMBUS_BLOCK_PROC_CALL |
625 I2C_FUNC_10BIT_ADDR;
626}
627
68ec2a2a
VS
628static void drm_dp_i2c_msg_write_status_update(struct drm_dp_aux_msg *msg)
629{
630 /*
631 * In case of i2c defer or short i2c ack reply to a write,
632 * we need to switch to WRITE_STATUS_UPDATE to drain the
633 * rest of the message
634 */
635 if ((msg->request & ~DP_AUX_I2C_MOT) == DP_AUX_I2C_WRITE) {
636 msg->request &= DP_AUX_I2C_MOT;
637 msg->request |= DP_AUX_I2C_WRITE_STATUS_UPDATE;
638 }
639}
640
4efa83c8
VS
641#define AUX_PRECHARGE_LEN 10 /* 10 to 16 */
642#define AUX_SYNC_LEN (16 + 4) /* preamble + AUX_SYNC_END */
643#define AUX_STOP_LEN 4
644#define AUX_CMD_LEN 4
645#define AUX_ADDRESS_LEN 20
646#define AUX_REPLY_PAD_LEN 4
647#define AUX_LENGTH_LEN 8
648
649/*
650 * Calculate the duration of the AUX request/reply in usec. Gives the
651 * "best" case estimate, ie. successful while as short as possible.
652 */
653static int drm_dp_aux_req_duration(const struct drm_dp_aux_msg *msg)
654{
655 int len = AUX_PRECHARGE_LEN + AUX_SYNC_LEN + AUX_STOP_LEN +
656 AUX_CMD_LEN + AUX_ADDRESS_LEN + AUX_LENGTH_LEN;
657
658 if ((msg->request & DP_AUX_I2C_READ) == 0)
659 len += msg->size * 8;
660
661 return len;
662}
663
664static int drm_dp_aux_reply_duration(const struct drm_dp_aux_msg *msg)
665{
666 int len = AUX_PRECHARGE_LEN + AUX_SYNC_LEN + AUX_STOP_LEN +
667 AUX_CMD_LEN + AUX_REPLY_PAD_LEN;
668
669 /*
670 * For read we expect what was asked. For writes there will
671 * be 0 or 1 data bytes. Assume 0 for the "best" case.
672 */
673 if (msg->request & DP_AUX_I2C_READ)
674 len += msg->size * 8;
675
676 return len;
677}
678
679#define I2C_START_LEN 1
680#define I2C_STOP_LEN 1
681#define I2C_ADDR_LEN 9 /* ADDRESS + R/W + ACK/NACK */
682#define I2C_DATA_LEN 9 /* DATA + ACK/NACK */
683
684/*
685 * Calculate the length of the i2c transfer in usec, assuming
686 * the i2c bus speed is as specified. Gives the the "worst"
687 * case estimate, ie. successful while as long as possible.
688 * Doesn't account the the "MOT" bit, and instead assumes each
689 * message includes a START, ADDRESS and STOP. Neither does it
690 * account for additional random variables such as clock stretching.
691 */
692static int drm_dp_i2c_msg_duration(const struct drm_dp_aux_msg *msg,
693 int i2c_speed_khz)
694{
695 /* AUX bitrate is 1MHz, i2c bitrate as specified */
696 return DIV_ROUND_UP((I2C_START_LEN + I2C_ADDR_LEN +
697 msg->size * I2C_DATA_LEN +
698 I2C_STOP_LEN) * 1000, i2c_speed_khz);
699}
700
701/*
702 * Deterine how many retries should be attempted to successfully transfer
703 * the specified message, based on the estimated durations of the
704 * i2c and AUX transfers.
705 */
706static int drm_dp_i2c_retry_count(const struct drm_dp_aux_msg *msg,
707 int i2c_speed_khz)
708{
709 int aux_time_us = drm_dp_aux_req_duration(msg) +
710 drm_dp_aux_reply_duration(msg);
711 int i2c_time_us = drm_dp_i2c_msg_duration(msg, i2c_speed_khz);
712
713 return DIV_ROUND_UP(i2c_time_us, aux_time_us + AUX_RETRY_INTERVAL);
714}
715
f36203be
VS
716/*
717 * FIXME currently assumes 10 kHz as some real world devices seem
718 * to require it. We should query/set the speed via DPCD if supported.
719 */
720static int dp_aux_i2c_speed_khz __read_mostly = 10;
721module_param_unsafe(dp_aux_i2c_speed_khz, int, 0644);
722MODULE_PARM_DESC(dp_aux_i2c_speed_khz,
723 "Assumed speed of the i2c bus in kHz, (1-400, default 10)");
724
88759686
TR
725/*
726 * Transfer a single I2C-over-AUX message and handle various error conditions,
732d50b4 727 * retrying the transaction as appropriate. It is assumed that the
6806cdf9 728 * &drm_dp_aux.transfer function does not modify anything in the msg other than the
732d50b4 729 * reply field.
1d002fa7
SF
730 *
731 * Returns bytes transferred on success, or a negative error code on failure.
88759686
TR
732 */
733static int drm_dp_i2c_do_msg(struct drm_dp_aux *aux, struct drm_dp_aux_msg *msg)
734{
396aa445 735 unsigned int retry, defer_i2c;
1d002fa7 736 int ret;
88759686
TR
737 /*
738 * DP1.2 sections 2.7.7.1.5.6.1 and 2.7.7.1.6.6.1: A DP Source device
739 * is required to retry at least seven times upon receiving AUX_DEFER
740 * before giving up the AUX transaction.
4efa83c8
VS
741 *
742 * We also try to account for the i2c bus speed.
88759686 743 */
f36203be 744 int max_retries = max(7, drm_dp_i2c_retry_count(msg, dp_aux_i2c_speed_khz));
4efa83c8
VS
745
746 for (retry = 0, defer_i2c = 0; retry < (max_retries + defer_i2c); retry++) {
1d002fa7 747 ret = aux->transfer(aux, msg);
1d002fa7
SF
748 if (ret < 0) {
749 if (ret == -EBUSY)
88759686
TR
750 continue;
751
9622c38f
L
752 /*
753 * While timeouts can be errors, they're usually normal
754 * behavior (for instance, when a driver tries to
755 * communicate with a non-existant DisplayPort device).
756 * Avoid spamming the kernel log with timeout errors.
757 */
758 if (ret == -ETIMEDOUT)
759 DRM_DEBUG_KMS_RATELIMITED("transaction timed out\n");
760 else
761 DRM_DEBUG_KMS("transaction failed: %d\n", ret);
762
1d002fa7 763 return ret;
88759686
TR
764 }
765
88759686
TR
766
767 switch (msg->reply & DP_AUX_NATIVE_REPLY_MASK) {
768 case DP_AUX_NATIVE_REPLY_ACK:
769 /*
770 * For I2C-over-AUX transactions this isn't enough, we
771 * need to check for the I2C ACK reply.
772 */
773 break;
774
775 case DP_AUX_NATIVE_REPLY_NACK:
fb8c5e49 776 DRM_DEBUG_KMS("native nack (result=%d, size=%zu)\n", ret, msg->size);
88759686
TR
777 return -EREMOTEIO;
778
779 case DP_AUX_NATIVE_REPLY_DEFER:
747552b9 780 DRM_DEBUG_KMS("native defer\n");
88759686
TR
781 /*
782 * We could check for I2C bit rate capabilities and if
783 * available adjust this interval. We could also be
784 * more careful with DP-to-legacy adapters where a
785 * long legacy cable may force very low I2C bit rates.
786 *
787 * For now just defer for long enough to hopefully be
788 * safe for all use-cases.
789 */
79a2b161 790 usleep_range(AUX_RETRY_INTERVAL, AUX_RETRY_INTERVAL + 100);
88759686
TR
791 continue;
792
793 default:
794 DRM_ERROR("invalid native reply %#04x\n", msg->reply);
795 return -EREMOTEIO;
796 }
797
798 switch (msg->reply & DP_AUX_I2C_REPLY_MASK) {
799 case DP_AUX_I2C_REPLY_ACK:
800 /*
801 * Both native ACK and I2C ACK replies received. We
802 * can assume the transfer was successful.
803 */
68ec2a2a
VS
804 if (ret != msg->size)
805 drm_dp_i2c_msg_write_status_update(msg);
1d002fa7 806 return ret;
88759686
TR
807
808 case DP_AUX_I2C_REPLY_NACK:
fb8c5e49 809 DRM_DEBUG_KMS("I2C nack (result=%d, size=%zu\n", ret, msg->size);
e9cf6194 810 aux->i2c_nack_count++;
88759686
TR
811 return -EREMOTEIO;
812
813 case DP_AUX_I2C_REPLY_DEFER:
814 DRM_DEBUG_KMS("I2C defer\n");
396aa445
TP
815 /* DP Compliance Test 4.2.2.5 Requirement:
816 * Must have at least 7 retries for I2C defers on the
817 * transaction to pass this test
818 */
e9cf6194 819 aux->i2c_defer_count++;
396aa445
TP
820 if (defer_i2c < 7)
821 defer_i2c++;
79a2b161 822 usleep_range(AUX_RETRY_INTERVAL, AUX_RETRY_INTERVAL + 100);
68ec2a2a 823 drm_dp_i2c_msg_write_status_update(msg);
646db260 824
88759686
TR
825 continue;
826
827 default:
828 DRM_ERROR("invalid I2C reply %#04x\n", msg->reply);
829 return -EREMOTEIO;
830 }
831 }
832
743b1e32 833 DRM_DEBUG_KMS("too many retries, giving up\n");
88759686
TR
834 return -EREMOTEIO;
835}
836
68ec2a2a
VS
837static void drm_dp_i2c_msg_set_request(struct drm_dp_aux_msg *msg,
838 const struct i2c_msg *i2c_msg)
839{
840 msg->request = (i2c_msg->flags & I2C_M_RD) ?
841 DP_AUX_I2C_READ : DP_AUX_I2C_WRITE;
842 msg->request |= DP_AUX_I2C_MOT;
843}
844
1d002fa7
SF
845/*
846 * Keep retrying drm_dp_i2c_do_msg until all data has been transferred.
847 *
848 * Returns an error code on failure, or a recommended transfer size on success.
849 */
850static int drm_dp_i2c_drain_msg(struct drm_dp_aux *aux, struct drm_dp_aux_msg *orig_msg)
851{
852 int err, ret = orig_msg->size;
853 struct drm_dp_aux_msg msg = *orig_msg;
854
855 while (msg.size > 0) {
856 err = drm_dp_i2c_do_msg(aux, &msg);
857 if (err <= 0)
858 return err == 0 ? -EPROTO : err;
859
860 if (err < msg.size && err < ret) {
861 DRM_DEBUG_KMS("Partial I2C reply: requested %zu bytes got %d bytes\n",
862 msg.size, err);
863 ret = err;
864 }
865
866 msg.size -= err;
867 msg.buffer += err;
868 }
869
870 return ret;
871}
872
873/*
874 * Bizlink designed DP->DVI-D Dual Link adapters require the I2C over AUX
875 * packets to be as large as possible. If not, the I2C transactions never
876 * succeed. Hence the default is maximum.
877 */
878static int dp_aux_i2c_transfer_size __read_mostly = DP_AUX_MAX_PAYLOAD_BYTES;
879module_param_unsafe(dp_aux_i2c_transfer_size, int, 0644);
880MODULE_PARM_DESC(dp_aux_i2c_transfer_size,
881 "Number of bytes to transfer in a single I2C over DP AUX CH message, (1-16, default 16)");
882
88759686
TR
883static int drm_dp_i2c_xfer(struct i2c_adapter *adapter, struct i2c_msg *msgs,
884 int num)
885{
886 struct drm_dp_aux *aux = adapter->algo_data;
887 unsigned int i, j;
1d002fa7 888 unsigned transfer_size;
ccdb516e
AD
889 struct drm_dp_aux_msg msg;
890 int err = 0;
88759686 891
1d002fa7
SF
892 dp_aux_i2c_transfer_size = clamp(dp_aux_i2c_transfer_size, 1, DP_AUX_MAX_PAYLOAD_BYTES);
893
ccdb516e 894 memset(&msg, 0, sizeof(msg));
88759686 895
ccdb516e
AD
896 for (i = 0; i < num; i++) {
897 msg.address = msgs[i].addr;
68ec2a2a 898 drm_dp_i2c_msg_set_request(&msg, &msgs[i]);
ccdb516e
AD
899 /* Send a bare address packet to start the transaction.
900 * Zero sized messages specify an address only (bare
901 * address) transaction.
902 */
903 msg.buffer = NULL;
904 msg.size = 0;
905 err = drm_dp_i2c_do_msg(aux, &msg);
68ec2a2a
VS
906
907 /*
908 * Reset msg.request in case in case it got
909 * changed into a WRITE_STATUS_UPDATE.
910 */
911 drm_dp_i2c_msg_set_request(&msg, &msgs[i]);
912
ccdb516e
AD
913 if (err < 0)
914 break;
1d002fa7
SF
915 /* We want each transaction to be as large as possible, but
916 * we'll go to smaller sizes if the hardware gives us a
917 * short reply.
88759686 918 */
1d002fa7
SF
919 transfer_size = dp_aux_i2c_transfer_size;
920 for (j = 0; j < msgs[i].len; j += msg.size) {
88759686 921 msg.buffer = msgs[i].buf + j;
1d002fa7 922 msg.size = min(transfer_size, msgs[i].len - j);
88759686 923
1d002fa7 924 err = drm_dp_i2c_drain_msg(aux, &msg);
68ec2a2a
VS
925
926 /*
927 * Reset msg.request in case in case it got
928 * changed into a WRITE_STATUS_UPDATE.
929 */
930 drm_dp_i2c_msg_set_request(&msg, &msgs[i]);
931
88759686 932 if (err < 0)
ccdb516e 933 break;
1d002fa7 934 transfer_size = err;
88759686 935 }
ccdb516e
AD
936 if (err < 0)
937 break;
88759686 938 }
ccdb516e
AD
939 if (err >= 0)
940 err = num;
941 /* Send a bare address packet to close out the transaction.
942 * Zero sized messages specify an address only (bare
943 * address) transaction.
944 */
945 msg.request &= ~DP_AUX_I2C_MOT;
946 msg.buffer = NULL;
947 msg.size = 0;
948 (void)drm_dp_i2c_do_msg(aux, &msg);
88759686 949
ccdb516e 950 return err;
88759686
TR
951}
952
953static const struct i2c_algorithm drm_dp_i2c_algo = {
954 .functionality = drm_dp_i2c_functionality,
955 .master_xfer = drm_dp_i2c_xfer,
956};
957
0c2f6f1a
CW
958static struct drm_dp_aux *i2c_to_aux(struct i2c_adapter *i2c)
959{
960 return container_of(i2c, struct drm_dp_aux, ddc);
961}
962
963static void lock_bus(struct i2c_adapter *i2c, unsigned int flags)
964{
965 mutex_lock(&i2c_to_aux(i2c)->hw_mutex);
966}
967
968static int trylock_bus(struct i2c_adapter *i2c, unsigned int flags)
969{
970 return mutex_trylock(&i2c_to_aux(i2c)->hw_mutex);
971}
972
973static void unlock_bus(struct i2c_adapter *i2c, unsigned int flags)
974{
975 mutex_unlock(&i2c_to_aux(i2c)->hw_mutex);
976}
977
d1ed7985
PR
978static const struct i2c_lock_operations drm_dp_i2c_lock_ops = {
979 .lock_bus = lock_bus,
980 .trylock_bus = trylock_bus,
981 .unlock_bus = unlock_bus,
982};
983
79c1da7c
TV
984static int drm_dp_aux_get_crc(struct drm_dp_aux *aux, u8 *crc)
985{
986 u8 buf, count;
987 int ret;
988
989 ret = drm_dp_dpcd_readb(aux, DP_TEST_SINK, &buf);
990 if (ret < 0)
991 return ret;
992
993 WARN_ON(!(buf & DP_TEST_SINK_START));
994
995 ret = drm_dp_dpcd_readb(aux, DP_TEST_SINK_MISC, &buf);
996 if (ret < 0)
997 return ret;
998
999 count = buf & DP_TEST_COUNT_MASK;
1000 if (count == aux->crc_count)
1001 return -EAGAIN; /* No CRC yet */
1002
1003 aux->crc_count = count;
1004
1005 /*
1006 * At DP_TEST_CRC_R_CR, there's 6 bytes containing CRC data, 2 bytes
1007 * per component (RGB or CrYCb).
1008 */
1009 ret = drm_dp_dpcd_read(aux, DP_TEST_CRC_R_CR, crc, 6);
1010 if (ret < 0)
1011 return ret;
1012
1013 return 0;
1014}
1015
1016static void drm_dp_aux_crc_work(struct work_struct *work)
1017{
1018 struct drm_dp_aux *aux = container_of(work, struct drm_dp_aux,
1019 crc_work);
1020 struct drm_crtc *crtc;
1021 u8 crc_bytes[6];
1022 uint32_t crcs[3];
1023 int ret;
1024
1025 if (WARN_ON(!aux->crtc))
1026 return;
1027
1028 crtc = aux->crtc;
1029 while (crtc->crc.opened) {
1030 drm_crtc_wait_one_vblank(crtc);
1031 if (!crtc->crc.opened)
1032 break;
1033
1034 ret = drm_dp_aux_get_crc(aux, crc_bytes);
1035 if (ret == -EAGAIN) {
1036 usleep_range(1000, 2000);
1037 ret = drm_dp_aux_get_crc(aux, crc_bytes);
1038 }
1039
1040 if (ret == -EAGAIN) {
1041 DRM_DEBUG_KMS("Get CRC failed after retrying: %d\n",
1042 ret);
1043 continue;
1044 } else if (ret) {
1045 DRM_DEBUG_KMS("Failed to get a CRC: %d\n", ret);
1046 continue;
1047 }
1048
1049 crcs[0] = crc_bytes[0] | crc_bytes[1] << 8;
1050 crcs[1] = crc_bytes[2] | crc_bytes[3] << 8;
1051 crcs[2] = crc_bytes[4] | crc_bytes[5] << 8;
1052 drm_crtc_add_crc_entry(crtc, false, 0, crcs);
1053 }
1054}
1055
88759686 1056/**
acd8f414 1057 * drm_dp_aux_init() - minimally initialise an aux channel
88759686
TR
1058 * @aux: DisplayPort AUX channel
1059 *
acd8f414
CW
1060 * If you need to use the drm_dp_aux's i2c adapter prior to registering it
1061 * with the outside world, call drm_dp_aux_init() first. You must still
1062 * call drm_dp_aux_register() once the connector has been registered to
1063 * allow userspace access to the auxiliary DP channel.
88759686 1064 */
acd8f414 1065void drm_dp_aux_init(struct drm_dp_aux *aux)
88759686 1066{
4f71d0cb 1067 mutex_init(&aux->hw_mutex);
79c1da7c 1068 INIT_WORK(&aux->crc_work, drm_dp_aux_crc_work);
4f71d0cb 1069
88759686
TR
1070 aux->ddc.algo = &drm_dp_i2c_algo;
1071 aux->ddc.algo_data = aux;
1072 aux->ddc.retries = 3;
1073
d1ed7985 1074 aux->ddc.lock_ops = &drm_dp_i2c_lock_ops;
acd8f414
CW
1075}
1076EXPORT_SYMBOL(drm_dp_aux_init);
1077
1078/**
1079 * drm_dp_aux_register() - initialise and register aux channel
1080 * @aux: DisplayPort AUX channel
1081 *
1082 * Automatically calls drm_dp_aux_init() if this hasn't been done yet.
1083 *
1084 * Returns 0 on success or a negative error code on failure.
1085 */
1086int drm_dp_aux_register(struct drm_dp_aux *aux)
1087{
1088 int ret;
1089
1090 if (!aux->ddc.algo)
1091 drm_dp_aux_init(aux);
0c2f6f1a 1092
88759686
TR
1093 aux->ddc.class = I2C_CLASS_DDC;
1094 aux->ddc.owner = THIS_MODULE;
1095 aux->ddc.dev.parent = aux->dev;
1096 aux->ddc.dev.of_node = aux->dev->of_node;
1097
9dc40560
JN
1098 strlcpy(aux->ddc.name, aux->name ? aux->name : dev_name(aux->dev),
1099 sizeof(aux->ddc.name));
88759686 1100
e94cb37b
RA
1101 ret = drm_dp_aux_register_devnode(aux);
1102 if (ret)
1103 return ret;
1104
1105 ret = i2c_add_adapter(&aux->ddc);
1106 if (ret) {
1107 drm_dp_aux_unregister_devnode(aux);
1108 return ret;
1109 }
1110
1111 return 0;
88759686 1112}
4f71d0cb 1113EXPORT_SYMBOL(drm_dp_aux_register);
88759686
TR
1114
1115/**
4f71d0cb 1116 * drm_dp_aux_unregister() - unregister an AUX adapter
88759686
TR
1117 * @aux: DisplayPort AUX channel
1118 */
4f71d0cb 1119void drm_dp_aux_unregister(struct drm_dp_aux *aux)
88759686 1120{
e94cb37b 1121 drm_dp_aux_unregister_devnode(aux);
88759686
TR
1122 i2c_del_adapter(&aux->ddc);
1123}
4f71d0cb 1124EXPORT_SYMBOL(drm_dp_aux_unregister);
6608804b
VS
1125
1126#define PSR_SETUP_TIME(x) [DP_PSR_SETUP_TIME_ ## x >> DP_PSR_SETUP_TIME_SHIFT] = (x)
1127
1128/**
1129 * drm_dp_psr_setup_time() - PSR setup in time usec
1130 * @psr_cap: PSR capabilities from DPCD
1131 *
1132 * Returns:
1133 * PSR setup time for the panel in microseconds, negative
1134 * error code on failure.
1135 */
1136int drm_dp_psr_setup_time(const u8 psr_cap[EDP_PSR_RECEIVER_CAP_SIZE])
1137{
1138 static const u16 psr_setup_time_us[] = {
1139 PSR_SETUP_TIME(330),
1140 PSR_SETUP_TIME(275),
1141 PSR_SETUP_TIME(165),
1142 PSR_SETUP_TIME(110),
1143 PSR_SETUP_TIME(55),
1144 PSR_SETUP_TIME(0),
1145 };
1146 int i;
1147
1148 i = (psr_cap[1] & DP_PSR_SETUP_TIME_MASK) >> DP_PSR_SETUP_TIME_SHIFT;
1149 if (i >= ARRAY_SIZE(psr_setup_time_us))
1150 return -EINVAL;
1151
1152 return psr_setup_time_us[i];
1153}
1154EXPORT_SYMBOL(drm_dp_psr_setup_time);
1155
1156#undef PSR_SETUP_TIME
79c1da7c
TV
1157
1158/**
1159 * drm_dp_start_crc() - start capture of frame CRCs
1160 * @aux: DisplayPort AUX channel
0621ce1d 1161 * @crtc: CRTC displaying the frames whose CRCs are to be captured
79c1da7c
TV
1162 *
1163 * Returns 0 on success or a negative error code on failure.
1164 */
1165int drm_dp_start_crc(struct drm_dp_aux *aux, struct drm_crtc *crtc)
1166{
1167 u8 buf;
1168 int ret;
1169
1170 ret = drm_dp_dpcd_readb(aux, DP_TEST_SINK, &buf);
1171 if (ret < 0)
1172 return ret;
1173
1174 ret = drm_dp_dpcd_writeb(aux, DP_TEST_SINK, buf | DP_TEST_SINK_START);
1175 if (ret < 0)
1176 return ret;
1177
1178 aux->crc_count = 0;
1179 aux->crtc = crtc;
1180 schedule_work(&aux->crc_work);
1181
1182 return 0;
1183}
1184EXPORT_SYMBOL(drm_dp_start_crc);
1185
1186/**
1187 * drm_dp_stop_crc() - stop capture of frame CRCs
1188 * @aux: DisplayPort AUX channel
1189 *
1190 * Returns 0 on success or a negative error code on failure.
1191 */
1192int drm_dp_stop_crc(struct drm_dp_aux *aux)
1193{
1194 u8 buf;
1195 int ret;
1196
1197 ret = drm_dp_dpcd_readb(aux, DP_TEST_SINK, &buf);
1198 if (ret < 0)
1199 return ret;
1200
1201 ret = drm_dp_dpcd_writeb(aux, DP_TEST_SINK, buf & ~DP_TEST_SINK_START);
1202 if (ret < 0)
1203 return ret;
1204
1205 flush_work(&aux->crc_work);
1206 aux->crtc = NULL;
1207
1208 return 0;
1209}
1210EXPORT_SYMBOL(drm_dp_stop_crc);
118b90f3 1211
76fa998a
JN
1212struct dpcd_quirk {
1213 u8 oui[3];
1214 bool is_branch;
1215 u32 quirks;
1216};
1217
1218#define OUI(first, second, third) { (first), (second), (third) }
1219
1220static const struct dpcd_quirk dpcd_quirk_list[] = {
1221 /* Analogix 7737 needs reduced M and N at HBR2 link rates */
1222 { OUI(0x00, 0x22, 0xb9), true, BIT(DP_DPCD_QUIRK_LIMITED_M_N) },
1223};
1224
1225#undef OUI
1226
1227/*
1228 * Get a bit mask of DPCD quirks for the sink/branch device identified by
1229 * ident. The quirk data is shared but it's up to the drivers to act on the
1230 * data.
1231 *
1232 * For now, only the OUI (first three bytes) is used, but this may be extended
1233 * to device identification string and hardware/firmware revisions later.
1234 */
1235static u32
1236drm_dp_get_quirks(const struct drm_dp_dpcd_ident *ident, bool is_branch)
1237{
1238 const struct dpcd_quirk *quirk;
1239 u32 quirks = 0;
1240 int i;
1241
1242 for (i = 0; i < ARRAY_SIZE(dpcd_quirk_list); i++) {
1243 quirk = &dpcd_quirk_list[i];
1244
1245 if (quirk->is_branch != is_branch)
1246 continue;
1247
1248 if (memcmp(quirk->oui, ident->oui, sizeof(ident->oui)) != 0)
1249 continue;
1250
1251 quirks |= quirk->quirks;
1252 }
1253
1254 return quirks;
1255}
1256
118b90f3
JN
1257/**
1258 * drm_dp_read_desc - read sink/branch descriptor from DPCD
1259 * @aux: DisplayPort AUX channel
1260 * @desc: Device decriptor to fill from DPCD
1261 * @is_branch: true for branch devices, false for sink devices
1262 *
1263 * Read DPCD 0x400 (sink) or 0x500 (branch) into @desc. Also debug log the
1264 * identification.
1265 *
1266 * Returns 0 on success or a negative error code on failure.
1267 */
1268int drm_dp_read_desc(struct drm_dp_aux *aux, struct drm_dp_desc *desc,
1269 bool is_branch)
1270{
1271 struct drm_dp_dpcd_ident *ident = &desc->ident;
1272 unsigned int offset = is_branch ? DP_BRANCH_OUI : DP_SINK_OUI;
1273 int ret, dev_id_len;
1274
1275 ret = drm_dp_dpcd_read(aux, offset, ident, sizeof(*ident));
1276 if (ret < 0)
1277 return ret;
1278
76fa998a
JN
1279 desc->quirks = drm_dp_get_quirks(ident, is_branch);
1280
118b90f3
JN
1281 dev_id_len = strnlen(ident->device_id, sizeof(ident->device_id));
1282
76fa998a 1283 DRM_DEBUG_KMS("DP %s: OUI %*phD dev-ID %*pE HW-rev %d.%d SW-rev %d.%d quirks 0x%04x\n",
118b90f3
JN
1284 is_branch ? "branch" : "sink",
1285 (int)sizeof(ident->oui), ident->oui,
1286 dev_id_len, ident->device_id,
1287 ident->hw_rev >> 4, ident->hw_rev & 0xf,
76fa998a
JN
1288 ident->sw_major_rev, ident->sw_minor_rev,
1289 desc->quirks);
118b90f3
JN
1290
1291 return 0;
1292}
1293EXPORT_SYMBOL(drm_dp_read_desc);