]> git.proxmox.com Git - mirror_ubuntu-hirsute-kernel.git/blame - drivers/gpu/drm/exynos/exynos_drm_dsi.c
drm/exynos/decon5433: use readl_poll_timeout helpers
[mirror_ubuntu-hirsute-kernel.git] / drivers / gpu / drm / exynos / exynos_drm_dsi.c
CommitLineData
7eb8f069
AH
1/*
2 * Samsung SoC MIPI DSI Master driver.
3 *
4 * Copyright (c) 2014 Samsung Electronics Co., Ltd
5 *
6 * Contacts: Tomasz Figa <t.figa@samsung.com>
7 *
8 * This program is free software; you can redistribute it and/or modify
9 * it under the terms of the GNU General Public License version 2 as
10 * published by the Free Software Foundation.
11*/
12
6c81e96d
AH
13#include <asm/unaligned.h>
14
7eb8f069
AH
15#include <drm/drmP.h>
16#include <drm/drm_crtc_helper.h>
17#include <drm/drm_mipi_dsi.h>
18#include <drm/drm_panel.h>
4ea9526b 19#include <drm/drm_atomic_helper.h>
7eb8f069
AH
20
21#include <linux/clk.h>
e17ddecc 22#include <linux/gpio/consumer.h>
7eb8f069 23#include <linux/irq.h>
9a320415 24#include <linux/of_device.h>
e17ddecc 25#include <linux/of_gpio.h>
f5f3b9ba 26#include <linux/of_graph.h>
7eb8f069
AH
27#include <linux/phy/phy.h>
28#include <linux/regulator/consumer.h>
f37cd5e8 29#include <linux/component.h>
7eb8f069
AH
30
31#include <video/mipi_display.h>
32#include <video/videomode.h>
33
e17ddecc 34#include "exynos_drm_crtc.h"
7eb8f069
AH
35#include "exynos_drm_drv.h"
36
37/* returns true iff both arguments logically differs */
38#define NEQV(a, b) (!(a) ^ !(b))
39
7eb8f069
AH
40/* DSIM_STATUS */
41#define DSIM_STOP_STATE_DAT(x) (((x) & 0xf) << 0)
42#define DSIM_STOP_STATE_CLK (1 << 8)
43#define DSIM_TX_READY_HS_CLK (1 << 10)
44#define DSIM_PLL_STABLE (1 << 31)
45
46/* DSIM_SWRST */
47#define DSIM_FUNCRST (1 << 16)
48#define DSIM_SWRST (1 << 0)
49
50/* DSIM_TIMEOUT */
51#define DSIM_LPDR_TIMEOUT(x) ((x) << 0)
52#define DSIM_BTA_TIMEOUT(x) ((x) << 16)
53
54/* DSIM_CLKCTRL */
55#define DSIM_ESC_PRESCALER(x) (((x) & 0xffff) << 0)
56#define DSIM_ESC_PRESCALER_MASK (0xffff << 0)
57#define DSIM_LANE_ESC_CLK_EN_CLK (1 << 19)
58#define DSIM_LANE_ESC_CLK_EN_DATA(x) (((x) & 0xf) << 20)
59#define DSIM_LANE_ESC_CLK_EN_DATA_MASK (0xf << 20)
60#define DSIM_BYTE_CLKEN (1 << 24)
61#define DSIM_BYTE_CLK_SRC(x) (((x) & 0x3) << 25)
62#define DSIM_BYTE_CLK_SRC_MASK (0x3 << 25)
63#define DSIM_PLL_BYPASS (1 << 27)
64#define DSIM_ESC_CLKEN (1 << 28)
65#define DSIM_TX_REQUEST_HSCLK (1 << 31)
66
67/* DSIM_CONFIG */
68#define DSIM_LANE_EN_CLK (1 << 0)
69#define DSIM_LANE_EN(x) (((x) & 0xf) << 1)
70#define DSIM_NUM_OF_DATA_LANE(x) (((x) & 0x3) << 5)
71#define DSIM_SUB_PIX_FORMAT(x) (((x) & 0x7) << 8)
72#define DSIM_MAIN_PIX_FORMAT_MASK (0x7 << 12)
73#define DSIM_MAIN_PIX_FORMAT_RGB888 (0x7 << 12)
74#define DSIM_MAIN_PIX_FORMAT_RGB666 (0x6 << 12)
75#define DSIM_MAIN_PIX_FORMAT_RGB666_P (0x5 << 12)
76#define DSIM_MAIN_PIX_FORMAT_RGB565 (0x4 << 12)
77#define DSIM_SUB_VC (((x) & 0x3) << 16)
78#define DSIM_MAIN_VC (((x) & 0x3) << 18)
79#define DSIM_HSA_MODE (1 << 20)
80#define DSIM_HBP_MODE (1 << 21)
81#define DSIM_HFP_MODE (1 << 22)
82#define DSIM_HSE_MODE (1 << 23)
83#define DSIM_AUTO_MODE (1 << 24)
84#define DSIM_VIDEO_MODE (1 << 25)
85#define DSIM_BURST_MODE (1 << 26)
86#define DSIM_SYNC_INFORM (1 << 27)
87#define DSIM_EOT_DISABLE (1 << 28)
88#define DSIM_MFLUSH_VS (1 << 29)
6bdc92ee 89/* This flag is valid only for exynos3250/3472/5260/5430 */
78d3a8c6 90#define DSIM_CLKLANE_STOP (1 << 30)
7eb8f069
AH
91
92/* DSIM_ESCMODE */
93#define DSIM_TX_TRIGGER_RST (1 << 4)
94#define DSIM_TX_LPDT_LP (1 << 6)
95#define DSIM_CMD_LPDT_LP (1 << 7)
96#define DSIM_FORCE_BTA (1 << 16)
97#define DSIM_FORCE_STOP_STATE (1 << 20)
98#define DSIM_STOP_STATE_CNT(x) (((x) & 0x7ff) << 21)
99#define DSIM_STOP_STATE_CNT_MASK (0x7ff << 21)
100
101/* DSIM_MDRESOL */
102#define DSIM_MAIN_STAND_BY (1 << 31)
d668e8bf
HH
103#define DSIM_MAIN_VRESOL(x, num_bits) (((x) & ((1 << (num_bits)) - 1)) << 16)
104#define DSIM_MAIN_HRESOL(x, num_bits) (((x) & ((1 << (num_bits)) - 1)) << 0)
7eb8f069
AH
105
106/* DSIM_MVPORCH */
107#define DSIM_CMD_ALLOW(x) ((x) << 28)
108#define DSIM_STABLE_VFP(x) ((x) << 16)
109#define DSIM_MAIN_VBP(x) ((x) << 0)
110#define DSIM_CMD_ALLOW_MASK (0xf << 28)
111#define DSIM_STABLE_VFP_MASK (0x7ff << 16)
112#define DSIM_MAIN_VBP_MASK (0x7ff << 0)
113
114/* DSIM_MHPORCH */
115#define DSIM_MAIN_HFP(x) ((x) << 16)
116#define DSIM_MAIN_HBP(x) ((x) << 0)
117#define DSIM_MAIN_HFP_MASK ((0xffff) << 16)
118#define DSIM_MAIN_HBP_MASK ((0xffff) << 0)
119
120/* DSIM_MSYNC */
121#define DSIM_MAIN_VSA(x) ((x) << 22)
122#define DSIM_MAIN_HSA(x) ((x) << 0)
123#define DSIM_MAIN_VSA_MASK ((0x3ff) << 22)
124#define DSIM_MAIN_HSA_MASK ((0xffff) << 0)
125
126/* DSIM_SDRESOL */
127#define DSIM_SUB_STANDY(x) ((x) << 31)
128#define DSIM_SUB_VRESOL(x) ((x) << 16)
129#define DSIM_SUB_HRESOL(x) ((x) << 0)
130#define DSIM_SUB_STANDY_MASK ((0x1) << 31)
131#define DSIM_SUB_VRESOL_MASK ((0x7ff) << 16)
132#define DSIM_SUB_HRESOL_MASK ((0x7ff) << 0)
133
134/* DSIM_INTSRC */
135#define DSIM_INT_PLL_STABLE (1 << 31)
136#define DSIM_INT_SW_RST_RELEASE (1 << 30)
137#define DSIM_INT_SFR_FIFO_EMPTY (1 << 29)
e6f988a4 138#define DSIM_INT_SFR_HDR_FIFO_EMPTY (1 << 28)
7eb8f069
AH
139#define DSIM_INT_BTA (1 << 25)
140#define DSIM_INT_FRAME_DONE (1 << 24)
141#define DSIM_INT_RX_TIMEOUT (1 << 21)
142#define DSIM_INT_BTA_TIMEOUT (1 << 20)
143#define DSIM_INT_RX_DONE (1 << 18)
144#define DSIM_INT_RX_TE (1 << 17)
145#define DSIM_INT_RX_ACK (1 << 16)
146#define DSIM_INT_RX_ECC_ERR (1 << 15)
147#define DSIM_INT_RX_CRC_ERR (1 << 14)
148
149/* DSIM_FIFOCTRL */
150#define DSIM_RX_DATA_FULL (1 << 25)
151#define DSIM_RX_DATA_EMPTY (1 << 24)
152#define DSIM_SFR_HEADER_FULL (1 << 23)
153#define DSIM_SFR_HEADER_EMPTY (1 << 22)
154#define DSIM_SFR_PAYLOAD_FULL (1 << 21)
155#define DSIM_SFR_PAYLOAD_EMPTY (1 << 20)
156#define DSIM_I80_HEADER_FULL (1 << 19)
157#define DSIM_I80_HEADER_EMPTY (1 << 18)
158#define DSIM_I80_PAYLOAD_FULL (1 << 17)
159#define DSIM_I80_PAYLOAD_EMPTY (1 << 16)
160#define DSIM_SD_HEADER_FULL (1 << 15)
161#define DSIM_SD_HEADER_EMPTY (1 << 14)
162#define DSIM_SD_PAYLOAD_FULL (1 << 13)
163#define DSIM_SD_PAYLOAD_EMPTY (1 << 12)
164#define DSIM_MD_HEADER_FULL (1 << 11)
165#define DSIM_MD_HEADER_EMPTY (1 << 10)
166#define DSIM_MD_PAYLOAD_FULL (1 << 9)
167#define DSIM_MD_PAYLOAD_EMPTY (1 << 8)
168#define DSIM_RX_FIFO (1 << 4)
169#define DSIM_SFR_FIFO (1 << 3)
170#define DSIM_I80_FIFO (1 << 2)
171#define DSIM_SD_FIFO (1 << 1)
172#define DSIM_MD_FIFO (1 << 0)
173
174/* DSIM_PHYACCHR */
175#define DSIM_AFC_EN (1 << 14)
176#define DSIM_AFC_CTL(x) (((x) & 0x7) << 5)
177
178/* DSIM_PLLCTRL */
179#define DSIM_FREQ_BAND(x) ((x) << 24)
180#define DSIM_PLL_EN (1 << 23)
181#define DSIM_PLL_P(x) ((x) << 13)
182#define DSIM_PLL_M(x) ((x) << 4)
183#define DSIM_PLL_S(x) ((x) << 1)
184
9a320415
YC
185/* DSIM_PHYCTRL */
186#define DSIM_PHYCTRL_ULPS_EXIT(x) (((x) & 0x1ff) << 0)
e6f988a4
HH
187#define DSIM_PHYCTRL_B_DPHYCTL_VREG_LP (1 << 30)
188#define DSIM_PHYCTRL_B_DPHYCTL_SLEW_UP (1 << 14)
9a320415
YC
189
190/* DSIM_PHYTIMING */
191#define DSIM_PHYTIMING_LPX(x) ((x) << 8)
192#define DSIM_PHYTIMING_HS_EXIT(x) ((x) << 0)
193
194/* DSIM_PHYTIMING1 */
195#define DSIM_PHYTIMING1_CLK_PREPARE(x) ((x) << 24)
196#define DSIM_PHYTIMING1_CLK_ZERO(x) ((x) << 16)
197#define DSIM_PHYTIMING1_CLK_POST(x) ((x) << 8)
198#define DSIM_PHYTIMING1_CLK_TRAIL(x) ((x) << 0)
199
200/* DSIM_PHYTIMING2 */
201#define DSIM_PHYTIMING2_HS_PREPARE(x) ((x) << 16)
202#define DSIM_PHYTIMING2_HS_ZERO(x) ((x) << 8)
203#define DSIM_PHYTIMING2_HS_TRAIL(x) ((x) << 0)
204
7eb8f069
AH
205#define DSI_MAX_BUS_WIDTH 4
206#define DSI_NUM_VIRTUAL_CHANNELS 4
207#define DSI_TX_FIFO_SIZE 2048
208#define DSI_RX_FIFO_SIZE 256
209#define DSI_XFER_TIMEOUT_MS 100
210#define DSI_RX_FIFO_EMPTY 0x30800002
211
26269af9
HH
212#define OLD_SCLK_MIPI_CLK_NAME "pll_clk"
213
e6f988a4
HH
214static char *clk_names[5] = { "bus_clk", "sclk_mipi",
215 "phyclk_mipidphy0_bitclkdiv8", "phyclk_mipidphy0_rxclkesc0",
216 "sclk_rgb_vclk_to_dsim0" };
0ff03fd1 217
7eb8f069
AH
218enum exynos_dsi_transfer_type {
219 EXYNOS_DSI_TX,
220 EXYNOS_DSI_RX,
221};
222
223struct exynos_dsi_transfer {
224 struct list_head list;
225 struct completion completed;
226 int result;
6c81e96d 227 struct mipi_dsi_packet packet;
7eb8f069 228 u16 flags;
7eb8f069
AH
229 u16 tx_done;
230
231 u8 *rx_payload;
232 u16 rx_len;
233 u16 rx_done;
234};
235
236#define DSIM_STATE_ENABLED BIT(0)
237#define DSIM_STATE_INITIALIZED BIT(1)
238#define DSIM_STATE_CMD_LPM BIT(2)
0e480f6f 239#define DSIM_STATE_VIDOUT_AVAILABLE BIT(3)
7eb8f069 240
9a320415 241struct exynos_dsi_driver_data {
b115361e 242 const unsigned int *reg_ofs;
9a320415 243 unsigned int plltmr_reg;
9a320415 244 unsigned int has_freqband:1;
78d3a8c6 245 unsigned int has_clklane_stop:1;
d668e8bf
HH
246 unsigned int num_clks;
247 unsigned int max_freq;
248 unsigned int wait_for_reset;
249 unsigned int num_bits_resol;
b115361e 250 const unsigned int *reg_values;
9a320415
YC
251};
252
7eb8f069 253struct exynos_dsi {
2b8376c8 254 struct drm_encoder encoder;
7eb8f069
AH
255 struct mipi_dsi_host dsi_host;
256 struct drm_connector connector;
7eb8f069
AH
257 struct device_node *panel_node;
258 struct drm_panel *panel;
259 struct device *dev;
260
261 void __iomem *reg_base;
262 struct phy *phy;
0ff03fd1 263 struct clk **clks;
7eb8f069
AH
264 struct regulator_bulk_data supplies[2];
265 int irq;
e17ddecc 266 int te_gpio;
7eb8f069
AH
267
268 u32 pll_clk_rate;
269 u32 burst_clk_rate;
270 u32 esc_clk_rate;
271 u32 lanes;
272 u32 mode_flags;
273 u32 format;
274 struct videomode vm;
275
276 int state;
277 struct drm_property *brightness;
278 struct completion completed;
279
280 spinlock_t transfer_lock; /* protects transfer_list */
281 struct list_head transfer_list;
9a320415 282
2154ac92 283 const struct exynos_dsi_driver_data *driver_data;
f5f3b9ba 284 struct device_node *bridge_node;
7eb8f069
AH
285};
286
287#define host_to_dsi(host) container_of(host, struct exynos_dsi, dsi_host)
288#define connector_to_dsi(c) container_of(c, struct exynos_dsi, connector)
289
2b8376c8 290static inline struct exynos_dsi *encoder_to_dsi(struct drm_encoder *e)
5cd5db80 291{
cf67cc9a 292 return container_of(e, struct exynos_dsi, encoder);
5cd5db80
AH
293}
294
d668e8bf
HH
295enum reg_idx {
296 DSIM_STATUS_REG, /* Status register */
297 DSIM_SWRST_REG, /* Software reset register */
298 DSIM_CLKCTRL_REG, /* Clock control register */
299 DSIM_TIMEOUT_REG, /* Time out register */
300 DSIM_CONFIG_REG, /* Configuration register */
301 DSIM_ESCMODE_REG, /* Escape mode register */
302 DSIM_MDRESOL_REG,
303 DSIM_MVPORCH_REG, /* Main display Vporch register */
304 DSIM_MHPORCH_REG, /* Main display Hporch register */
305 DSIM_MSYNC_REG, /* Main display sync area register */
306 DSIM_INTSRC_REG, /* Interrupt source register */
307 DSIM_INTMSK_REG, /* Interrupt mask register */
308 DSIM_PKTHDR_REG, /* Packet Header FIFO register */
309 DSIM_PAYLOAD_REG, /* Payload FIFO register */
310 DSIM_RXFIFO_REG, /* Read FIFO register */
311 DSIM_FIFOCTRL_REG, /* FIFO status and control register */
312 DSIM_PLLCTRL_REG, /* PLL control register */
313 DSIM_PHYCTRL_REG,
314 DSIM_PHYTIMING_REG,
315 DSIM_PHYTIMING1_REG,
316 DSIM_PHYTIMING2_REG,
317 NUM_REGS
318};
bb32e408
AH
319
320static inline void exynos_dsi_write(struct exynos_dsi *dsi, enum reg_idx idx,
321 u32 val)
322{
6c81e96d 323
bb32e408
AH
324 writel(val, dsi->reg_base + dsi->driver_data->reg_ofs[idx]);
325}
326
327static inline u32 exynos_dsi_read(struct exynos_dsi *dsi, enum reg_idx idx)
328{
329 return readl(dsi->reg_base + dsi->driver_data->reg_ofs[idx]);
330}
331
b115361e 332static const unsigned int exynos_reg_ofs[] = {
d668e8bf
HH
333 [DSIM_STATUS_REG] = 0x00,
334 [DSIM_SWRST_REG] = 0x04,
335 [DSIM_CLKCTRL_REG] = 0x08,
336 [DSIM_TIMEOUT_REG] = 0x0c,
337 [DSIM_CONFIG_REG] = 0x10,
338 [DSIM_ESCMODE_REG] = 0x14,
339 [DSIM_MDRESOL_REG] = 0x18,
340 [DSIM_MVPORCH_REG] = 0x1c,
341 [DSIM_MHPORCH_REG] = 0x20,
342 [DSIM_MSYNC_REG] = 0x24,
343 [DSIM_INTSRC_REG] = 0x2c,
344 [DSIM_INTMSK_REG] = 0x30,
345 [DSIM_PKTHDR_REG] = 0x34,
346 [DSIM_PAYLOAD_REG] = 0x38,
347 [DSIM_RXFIFO_REG] = 0x3c,
348 [DSIM_FIFOCTRL_REG] = 0x44,
349 [DSIM_PLLCTRL_REG] = 0x4c,
350 [DSIM_PHYCTRL_REG] = 0x5c,
351 [DSIM_PHYTIMING_REG] = 0x64,
352 [DSIM_PHYTIMING1_REG] = 0x68,
353 [DSIM_PHYTIMING2_REG] = 0x6c,
354};
355
b115361e 356static const unsigned int exynos5433_reg_ofs[] = {
e6f988a4
HH
357 [DSIM_STATUS_REG] = 0x04,
358 [DSIM_SWRST_REG] = 0x0C,
359 [DSIM_CLKCTRL_REG] = 0x10,
360 [DSIM_TIMEOUT_REG] = 0x14,
361 [DSIM_CONFIG_REG] = 0x18,
362 [DSIM_ESCMODE_REG] = 0x1C,
363 [DSIM_MDRESOL_REG] = 0x20,
364 [DSIM_MVPORCH_REG] = 0x24,
365 [DSIM_MHPORCH_REG] = 0x28,
366 [DSIM_MSYNC_REG] = 0x2C,
367 [DSIM_INTSRC_REG] = 0x34,
368 [DSIM_INTMSK_REG] = 0x38,
369 [DSIM_PKTHDR_REG] = 0x3C,
370 [DSIM_PAYLOAD_REG] = 0x40,
371 [DSIM_RXFIFO_REG] = 0x44,
372 [DSIM_FIFOCTRL_REG] = 0x4C,
373 [DSIM_PLLCTRL_REG] = 0x94,
374 [DSIM_PHYCTRL_REG] = 0xA4,
375 [DSIM_PHYTIMING_REG] = 0xB4,
376 [DSIM_PHYTIMING1_REG] = 0xB8,
377 [DSIM_PHYTIMING2_REG] = 0xBC,
378};
379
d668e8bf
HH
380enum reg_value_idx {
381 RESET_TYPE,
382 PLL_TIMER,
383 STOP_STATE_CNT,
384 PHYCTRL_ULPS_EXIT,
385 PHYCTRL_VREG_LP,
386 PHYCTRL_SLEW_UP,
387 PHYTIMING_LPX,
388 PHYTIMING_HS_EXIT,
389 PHYTIMING_CLK_PREPARE,
390 PHYTIMING_CLK_ZERO,
391 PHYTIMING_CLK_POST,
392 PHYTIMING_CLK_TRAIL,
393 PHYTIMING_HS_PREPARE,
394 PHYTIMING_HS_ZERO,
395 PHYTIMING_HS_TRAIL
396};
397
b115361e 398static const unsigned int reg_values[] = {
d668e8bf
HH
399 [RESET_TYPE] = DSIM_SWRST,
400 [PLL_TIMER] = 500,
401 [STOP_STATE_CNT] = 0xf,
402 [PHYCTRL_ULPS_EXIT] = DSIM_PHYCTRL_ULPS_EXIT(0x0af),
403 [PHYCTRL_VREG_LP] = 0,
404 [PHYCTRL_SLEW_UP] = 0,
405 [PHYTIMING_LPX] = DSIM_PHYTIMING_LPX(0x06),
406 [PHYTIMING_HS_EXIT] = DSIM_PHYTIMING_HS_EXIT(0x0b),
407 [PHYTIMING_CLK_PREPARE] = DSIM_PHYTIMING1_CLK_PREPARE(0x07),
408 [PHYTIMING_CLK_ZERO] = DSIM_PHYTIMING1_CLK_ZERO(0x27),
409 [PHYTIMING_CLK_POST] = DSIM_PHYTIMING1_CLK_POST(0x0d),
410 [PHYTIMING_CLK_TRAIL] = DSIM_PHYTIMING1_CLK_TRAIL(0x08),
411 [PHYTIMING_HS_PREPARE] = DSIM_PHYTIMING2_HS_PREPARE(0x09),
412 [PHYTIMING_HS_ZERO] = DSIM_PHYTIMING2_HS_ZERO(0x0d),
413 [PHYTIMING_HS_TRAIL] = DSIM_PHYTIMING2_HS_TRAIL(0x0b),
414};
415
b115361e 416static const unsigned int exynos5422_reg_values[] = {
fdc2e108
CP
417 [RESET_TYPE] = DSIM_SWRST,
418 [PLL_TIMER] = 500,
419 [STOP_STATE_CNT] = 0xf,
420 [PHYCTRL_ULPS_EXIT] = DSIM_PHYCTRL_ULPS_EXIT(0xaf),
421 [PHYCTRL_VREG_LP] = 0,
422 [PHYCTRL_SLEW_UP] = 0,
423 [PHYTIMING_LPX] = DSIM_PHYTIMING_LPX(0x08),
424 [PHYTIMING_HS_EXIT] = DSIM_PHYTIMING_HS_EXIT(0x0d),
425 [PHYTIMING_CLK_PREPARE] = DSIM_PHYTIMING1_CLK_PREPARE(0x09),
426 [PHYTIMING_CLK_ZERO] = DSIM_PHYTIMING1_CLK_ZERO(0x30),
427 [PHYTIMING_CLK_POST] = DSIM_PHYTIMING1_CLK_POST(0x0e),
428 [PHYTIMING_CLK_TRAIL] = DSIM_PHYTIMING1_CLK_TRAIL(0x0a),
429 [PHYTIMING_HS_PREPARE] = DSIM_PHYTIMING2_HS_PREPARE(0x0c),
430 [PHYTIMING_HS_ZERO] = DSIM_PHYTIMING2_HS_ZERO(0x11),
431 [PHYTIMING_HS_TRAIL] = DSIM_PHYTIMING2_HS_TRAIL(0x0d),
432};
433
b115361e 434static const unsigned int exynos5433_reg_values[] = {
e6f988a4
HH
435 [RESET_TYPE] = DSIM_FUNCRST,
436 [PLL_TIMER] = 22200,
437 [STOP_STATE_CNT] = 0xa,
438 [PHYCTRL_ULPS_EXIT] = DSIM_PHYCTRL_ULPS_EXIT(0x190),
439 [PHYCTRL_VREG_LP] = DSIM_PHYCTRL_B_DPHYCTL_VREG_LP,
440 [PHYCTRL_SLEW_UP] = DSIM_PHYCTRL_B_DPHYCTL_SLEW_UP,
441 [PHYTIMING_LPX] = DSIM_PHYTIMING_LPX(0x07),
442 [PHYTIMING_HS_EXIT] = DSIM_PHYTIMING_HS_EXIT(0x0c),
443 [PHYTIMING_CLK_PREPARE] = DSIM_PHYTIMING1_CLK_PREPARE(0x09),
444 [PHYTIMING_CLK_ZERO] = DSIM_PHYTIMING1_CLK_ZERO(0x2d),
445 [PHYTIMING_CLK_POST] = DSIM_PHYTIMING1_CLK_POST(0x0e),
446 [PHYTIMING_CLK_TRAIL] = DSIM_PHYTIMING1_CLK_TRAIL(0x09),
447 [PHYTIMING_HS_PREPARE] = DSIM_PHYTIMING2_HS_PREPARE(0x0b),
448 [PHYTIMING_HS_ZERO] = DSIM_PHYTIMING2_HS_ZERO(0x10),
449 [PHYTIMING_HS_TRAIL] = DSIM_PHYTIMING2_HS_TRAIL(0x0c),
450};
451
b115361e 452static const struct exynos_dsi_driver_data exynos3_dsi_driver_data = {
d668e8bf 453 .reg_ofs = exynos_reg_ofs,
473462a1
ID
454 .plltmr_reg = 0x50,
455 .has_freqband = 1,
456 .has_clklane_stop = 1,
d668e8bf
HH
457 .num_clks = 2,
458 .max_freq = 1000,
459 .wait_for_reset = 1,
460 .num_bits_resol = 11,
461 .reg_values = reg_values,
473462a1
ID
462};
463
b115361e 464static const struct exynos_dsi_driver_data exynos4_dsi_driver_data = {
d668e8bf 465 .reg_ofs = exynos_reg_ofs,
9a320415
YC
466 .plltmr_reg = 0x50,
467 .has_freqband = 1,
78d3a8c6 468 .has_clklane_stop = 1,
d668e8bf
HH
469 .num_clks = 2,
470 .max_freq = 1000,
471 .wait_for_reset = 1,
472 .num_bits_resol = 11,
473 .reg_values = reg_values,
9a320415
YC
474};
475
b115361e 476static const struct exynos_dsi_driver_data exynos5_dsi_driver_data = {
d668e8bf 477 .reg_ofs = exynos_reg_ofs,
9a320415 478 .plltmr_reg = 0x58,
d668e8bf
HH
479 .num_clks = 2,
480 .max_freq = 1000,
481 .wait_for_reset = 1,
482 .num_bits_resol = 11,
483 .reg_values = reg_values,
9a320415
YC
484};
485
b115361e 486static const struct exynos_dsi_driver_data exynos5433_dsi_driver_data = {
e6f988a4
HH
487 .reg_ofs = exynos5433_reg_ofs,
488 .plltmr_reg = 0xa0,
489 .has_clklane_stop = 1,
490 .num_clks = 5,
491 .max_freq = 1500,
492 .wait_for_reset = 0,
493 .num_bits_resol = 12,
494 .reg_values = exynos5433_reg_values,
495};
496
b115361e 497static const struct exynos_dsi_driver_data exynos5422_dsi_driver_data = {
fdc2e108
CP
498 .reg_ofs = exynos5433_reg_ofs,
499 .plltmr_reg = 0xa0,
500 .has_clklane_stop = 1,
501 .num_clks = 2,
502 .max_freq = 1500,
503 .wait_for_reset = 1,
504 .num_bits_resol = 12,
505 .reg_values = exynos5422_reg_values,
506};
507
b115361e 508static const struct of_device_id exynos_dsi_of_match[] = {
473462a1
ID
509 { .compatible = "samsung,exynos3250-mipi-dsi",
510 .data = &exynos3_dsi_driver_data },
9a320415
YC
511 { .compatible = "samsung,exynos4210-mipi-dsi",
512 .data = &exynos4_dsi_driver_data },
513 { .compatible = "samsung,exynos5410-mipi-dsi",
514 .data = &exynos5_dsi_driver_data },
fdc2e108
CP
515 { .compatible = "samsung,exynos5422-mipi-dsi",
516 .data = &exynos5422_dsi_driver_data },
e6f988a4
HH
517 { .compatible = "samsung,exynos5433-mipi-dsi",
518 .data = &exynos5433_dsi_driver_data },
9a320415
YC
519 { }
520};
521
7eb8f069
AH
522static void exynos_dsi_wait_for_reset(struct exynos_dsi *dsi)
523{
524 if (wait_for_completion_timeout(&dsi->completed, msecs_to_jiffies(300)))
525 return;
526
527 dev_err(dsi->dev, "timeout waiting for reset\n");
528}
529
530static void exynos_dsi_reset(struct exynos_dsi *dsi)
531{
bb32e408 532 u32 reset_val = dsi->driver_data->reg_values[RESET_TYPE];
ba12ac2b 533
7eb8f069 534 reinit_completion(&dsi->completed);
bb32e408 535 exynos_dsi_write(dsi, DSIM_SWRST_REG, reset_val);
7eb8f069
AH
536}
537
538#ifndef MHZ
539#define MHZ (1000*1000)
540#endif
541
542static unsigned long exynos_dsi_pll_find_pms(struct exynos_dsi *dsi,
543 unsigned long fin, unsigned long fout, u8 *p, u16 *m, u8 *s)
544{
2154ac92 545 const struct exynos_dsi_driver_data *driver_data = dsi->driver_data;
7eb8f069
AH
546 unsigned long best_freq = 0;
547 u32 min_delta = 0xffffffff;
548 u8 p_min, p_max;
549 u8 _p, uninitialized_var(best_p);
550 u16 _m, uninitialized_var(best_m);
551 u8 _s, uninitialized_var(best_s);
552
553 p_min = DIV_ROUND_UP(fin, (12 * MHZ));
554 p_max = fin / (6 * MHZ);
555
556 for (_p = p_min; _p <= p_max; ++_p) {
557 for (_s = 0; _s <= 5; ++_s) {
558 u64 tmp;
559 u32 delta;
560
561 tmp = (u64)fout * (_p << _s);
562 do_div(tmp, fin);
563 _m = tmp;
564 if (_m < 41 || _m > 125)
565 continue;
566
567 tmp = (u64)_m * fin;
568 do_div(tmp, _p);
d668e8bf
HH
569 if (tmp < 500 * MHZ ||
570 tmp > driver_data->max_freq * MHZ)
7eb8f069
AH
571 continue;
572
573 tmp = (u64)_m * fin;
574 do_div(tmp, _p << _s);
575
576 delta = abs(fout - tmp);
577 if (delta < min_delta) {
578 best_p = _p;
579 best_m = _m;
580 best_s = _s;
581 min_delta = delta;
582 best_freq = tmp;
583 }
584 }
585 }
586
587 if (best_freq) {
588 *p = best_p;
589 *m = best_m;
590 *s = best_s;
591 }
592
593 return best_freq;
594}
595
596static unsigned long exynos_dsi_set_pll(struct exynos_dsi *dsi,
597 unsigned long freq)
598{
2154ac92 599 const struct exynos_dsi_driver_data *driver_data = dsi->driver_data;
7eb8f069 600 unsigned long fin, fout;
9a320415 601 int timeout;
7eb8f069
AH
602 u8 p, s;
603 u16 m;
604 u32 reg;
605
26269af9 606 fin = dsi->pll_clk_rate;
7eb8f069
AH
607 fout = exynos_dsi_pll_find_pms(dsi, fin, freq, &p, &m, &s);
608 if (!fout) {
609 dev_err(dsi->dev,
610 "failed to find PLL PMS for requested frequency\n");
8525b5ec 611 return 0;
7eb8f069 612 }
9a320415 613 dev_dbg(dsi->dev, "PLL freq %lu, (p %d, m %d, s %d)\n", fout, p, m, s);
7eb8f069 614
d668e8bf
HH
615 writel(driver_data->reg_values[PLL_TIMER],
616 dsi->reg_base + driver_data->plltmr_reg);
9a320415
YC
617
618 reg = DSIM_PLL_EN | DSIM_PLL_P(p) | DSIM_PLL_M(m) | DSIM_PLL_S(s);
619
620 if (driver_data->has_freqband) {
621 static const unsigned long freq_bands[] = {
622 100 * MHZ, 120 * MHZ, 160 * MHZ, 200 * MHZ,
623 270 * MHZ, 320 * MHZ, 390 * MHZ, 450 * MHZ,
624 510 * MHZ, 560 * MHZ, 640 * MHZ, 690 * MHZ,
625 770 * MHZ, 870 * MHZ, 950 * MHZ,
626 };
627 int band;
7eb8f069 628
9a320415
YC
629 for (band = 0; band < ARRAY_SIZE(freq_bands); ++band)
630 if (fout < freq_bands[band])
631 break;
7eb8f069 632
9a320415
YC
633 dev_dbg(dsi->dev, "band %d\n", band);
634
635 reg |= DSIM_FREQ_BAND(band);
636 }
7eb8f069 637
bb32e408 638 exynos_dsi_write(dsi, DSIM_PLLCTRL_REG, reg);
7eb8f069
AH
639
640 timeout = 1000;
641 do {
642 if (timeout-- == 0) {
643 dev_err(dsi->dev, "PLL failed to stabilize\n");
8525b5ec 644 return 0;
7eb8f069 645 }
bb32e408 646 reg = exynos_dsi_read(dsi, DSIM_STATUS_REG);
7eb8f069
AH
647 } while ((reg & DSIM_PLL_STABLE) == 0);
648
649 return fout;
650}
651
652static int exynos_dsi_enable_clock(struct exynos_dsi *dsi)
653{
654 unsigned long hs_clk, byte_clk, esc_clk;
655 unsigned long esc_div;
656 u32 reg;
657
658 hs_clk = exynos_dsi_set_pll(dsi, dsi->burst_clk_rate);
659 if (!hs_clk) {
660 dev_err(dsi->dev, "failed to configure DSI PLL\n");
661 return -EFAULT;
662 }
663
664 byte_clk = hs_clk / 8;
665 esc_div = DIV_ROUND_UP(byte_clk, dsi->esc_clk_rate);
666 esc_clk = byte_clk / esc_div;
667
668 if (esc_clk > 20 * MHZ) {
669 ++esc_div;
670 esc_clk = byte_clk / esc_div;
671 }
672
673 dev_dbg(dsi->dev, "hs_clk = %lu, byte_clk = %lu, esc_clk = %lu\n",
674 hs_clk, byte_clk, esc_clk);
675
bb32e408 676 reg = exynos_dsi_read(dsi, DSIM_CLKCTRL_REG);
7eb8f069
AH
677 reg &= ~(DSIM_ESC_PRESCALER_MASK | DSIM_LANE_ESC_CLK_EN_CLK
678 | DSIM_LANE_ESC_CLK_EN_DATA_MASK | DSIM_PLL_BYPASS
679 | DSIM_BYTE_CLK_SRC_MASK);
680 reg |= DSIM_ESC_CLKEN | DSIM_BYTE_CLKEN
681 | DSIM_ESC_PRESCALER(esc_div)
682 | DSIM_LANE_ESC_CLK_EN_CLK
683 | DSIM_LANE_ESC_CLK_EN_DATA(BIT(dsi->lanes) - 1)
684 | DSIM_BYTE_CLK_SRC(0)
685 | DSIM_TX_REQUEST_HSCLK;
bb32e408 686 exynos_dsi_write(dsi, DSIM_CLKCTRL_REG, reg);
7eb8f069
AH
687
688 return 0;
689}
690
9a320415
YC
691static void exynos_dsi_set_phy_ctrl(struct exynos_dsi *dsi)
692{
2154ac92 693 const struct exynos_dsi_driver_data *driver_data = dsi->driver_data;
b115361e 694 const unsigned int *reg_values = driver_data->reg_values;
9a320415
YC
695 u32 reg;
696
697 if (driver_data->has_freqband)
698 return;
699
700 /* B D-PHY: D-PHY Master & Slave Analog Block control */
d668e8bf
HH
701 reg = reg_values[PHYCTRL_ULPS_EXIT] | reg_values[PHYCTRL_VREG_LP] |
702 reg_values[PHYCTRL_SLEW_UP];
bb32e408 703 exynos_dsi_write(dsi, DSIM_PHYCTRL_REG, reg);
9a320415
YC
704
705 /*
706 * T LPX: Transmitted length of any Low-Power state period
707 * T HS-EXIT: Time that the transmitter drives LP-11 following a HS
708 * burst
709 */
d668e8bf 710 reg = reg_values[PHYTIMING_LPX] | reg_values[PHYTIMING_HS_EXIT];
bb32e408 711 exynos_dsi_write(dsi, DSIM_PHYTIMING_REG, reg);
9a320415
YC
712
713 /*
714 * T CLK-PREPARE: Time that the transmitter drives the Clock Lane LP-00
715 * Line state immediately before the HS-0 Line state starting the
716 * HS transmission
717 * T CLK-ZERO: Time that the transmitter drives the HS-0 state prior to
718 * transmitting the Clock.
719 * T CLK_POST: Time that the transmitter continues to send HS clock
720 * after the last associated Data Lane has transitioned to LP Mode
721 * Interval is defined as the period from the end of T HS-TRAIL to
722 * the beginning of T CLK-TRAIL
723 * T CLK-TRAIL: Time that the transmitter drives the HS-0 state after
724 * the last payload clock bit of a HS transmission burst
725 */
d668e8bf
HH
726 reg = reg_values[PHYTIMING_CLK_PREPARE] |
727 reg_values[PHYTIMING_CLK_ZERO] |
728 reg_values[PHYTIMING_CLK_POST] |
729 reg_values[PHYTIMING_CLK_TRAIL];
730
bb32e408 731 exynos_dsi_write(dsi, DSIM_PHYTIMING1_REG, reg);
9a320415
YC
732
733 /*
734 * T HS-PREPARE: Time that the transmitter drives the Data Lane LP-00
735 * Line state immediately before the HS-0 Line state starting the
736 * HS transmission
737 * T HS-ZERO: Time that the transmitter drives the HS-0 state prior to
738 * transmitting the Sync sequence.
739 * T HS-TRAIL: Time that the transmitter drives the flipped differential
740 * state after last payload data bit of a HS transmission burst
741 */
d668e8bf
HH
742 reg = reg_values[PHYTIMING_HS_PREPARE] | reg_values[PHYTIMING_HS_ZERO] |
743 reg_values[PHYTIMING_HS_TRAIL];
bb32e408 744 exynos_dsi_write(dsi, DSIM_PHYTIMING2_REG, reg);
9a320415
YC
745}
746
7eb8f069
AH
747static void exynos_dsi_disable_clock(struct exynos_dsi *dsi)
748{
749 u32 reg;
750
bb32e408 751 reg = exynos_dsi_read(dsi, DSIM_CLKCTRL_REG);
7eb8f069
AH
752 reg &= ~(DSIM_LANE_ESC_CLK_EN_CLK | DSIM_LANE_ESC_CLK_EN_DATA_MASK
753 | DSIM_ESC_CLKEN | DSIM_BYTE_CLKEN);
bb32e408 754 exynos_dsi_write(dsi, DSIM_CLKCTRL_REG, reg);
7eb8f069 755
bb32e408 756 reg = exynos_dsi_read(dsi, DSIM_PLLCTRL_REG);
7eb8f069 757 reg &= ~DSIM_PLL_EN;
bb32e408 758 exynos_dsi_write(dsi, DSIM_PLLCTRL_REG, reg);
7eb8f069
AH
759}
760
e6f988a4
HH
761static void exynos_dsi_enable_lane(struct exynos_dsi *dsi, u32 lane)
762{
bb32e408 763 u32 reg = exynos_dsi_read(dsi, DSIM_CONFIG_REG);
e6f988a4
HH
764 reg |= (DSIM_NUM_OF_DATA_LANE(dsi->lanes - 1) | DSIM_LANE_EN_CLK |
765 DSIM_LANE_EN(lane));
bb32e408 766 exynos_dsi_write(dsi, DSIM_CONFIG_REG, reg);
e6f988a4
HH
767}
768
7eb8f069
AH
769static int exynos_dsi_init_link(struct exynos_dsi *dsi)
770{
2154ac92 771 const struct exynos_dsi_driver_data *driver_data = dsi->driver_data;
7eb8f069
AH
772 int timeout;
773 u32 reg;
774 u32 lanes_mask;
775
776 /* Initialize FIFO pointers */
bb32e408 777 reg = exynos_dsi_read(dsi, DSIM_FIFOCTRL_REG);
7eb8f069 778 reg &= ~0x1f;
bb32e408 779 exynos_dsi_write(dsi, DSIM_FIFOCTRL_REG, reg);
7eb8f069
AH
780
781 usleep_range(9000, 11000);
782
783 reg |= 0x1f;
bb32e408 784 exynos_dsi_write(dsi, DSIM_FIFOCTRL_REG, reg);
7eb8f069
AH
785 usleep_range(9000, 11000);
786
787 /* DSI configuration */
788 reg = 0;
789
2f36e33a
YC
790 /*
791 * The first bit of mode_flags specifies display configuration.
792 * If this bit is set[= MIPI_DSI_MODE_VIDEO], dsi will support video
793 * mode, otherwise it will support command mode.
794 */
7eb8f069
AH
795 if (dsi->mode_flags & MIPI_DSI_MODE_VIDEO) {
796 reg |= DSIM_VIDEO_MODE;
797
2f36e33a
YC
798 /*
799 * The user manual describes that following bits are ignored in
800 * command mode.
801 */
7eb8f069
AH
802 if (!(dsi->mode_flags & MIPI_DSI_MODE_VSYNC_FLUSH))
803 reg |= DSIM_MFLUSH_VS;
7eb8f069
AH
804 if (dsi->mode_flags & MIPI_DSI_MODE_VIDEO_SYNC_PULSE)
805 reg |= DSIM_SYNC_INFORM;
806 if (dsi->mode_flags & MIPI_DSI_MODE_VIDEO_BURST)
807 reg |= DSIM_BURST_MODE;
808 if (dsi->mode_flags & MIPI_DSI_MODE_VIDEO_AUTO_VERT)
809 reg |= DSIM_AUTO_MODE;
810 if (dsi->mode_flags & MIPI_DSI_MODE_VIDEO_HSE)
811 reg |= DSIM_HSE_MODE;
812 if (!(dsi->mode_flags & MIPI_DSI_MODE_VIDEO_HFP))
813 reg |= DSIM_HFP_MODE;
814 if (!(dsi->mode_flags & MIPI_DSI_MODE_VIDEO_HBP))
815 reg |= DSIM_HBP_MODE;
816 if (!(dsi->mode_flags & MIPI_DSI_MODE_VIDEO_HSA))
817 reg |= DSIM_HSA_MODE;
818 }
819
2f36e33a
YC
820 if (!(dsi->mode_flags & MIPI_DSI_MODE_EOT_PACKET))
821 reg |= DSIM_EOT_DISABLE;
822
7eb8f069
AH
823 switch (dsi->format) {
824 case MIPI_DSI_FMT_RGB888:
825 reg |= DSIM_MAIN_PIX_FORMAT_RGB888;
826 break;
827 case MIPI_DSI_FMT_RGB666:
828 reg |= DSIM_MAIN_PIX_FORMAT_RGB666;
829 break;
830 case MIPI_DSI_FMT_RGB666_PACKED:
831 reg |= DSIM_MAIN_PIX_FORMAT_RGB666_P;
832 break;
833 case MIPI_DSI_FMT_RGB565:
834 reg |= DSIM_MAIN_PIX_FORMAT_RGB565;
835 break;
836 default:
837 dev_err(dsi->dev, "invalid pixel format\n");
838 return -EINVAL;
839 }
840
78d3a8c6
ID
841 /*
842 * Use non-continuous clock mode if the periparal wants and
843 * host controller supports
844 *
845 * In non-continous clock mode, host controller will turn off
846 * the HS clock between high-speed transmissions to reduce
847 * power consumption.
848 */
849 if (driver_data->has_clklane_stop &&
850 dsi->mode_flags & MIPI_DSI_CLOCK_NON_CONTINUOUS) {
851 reg |= DSIM_CLKLANE_STOP;
78d3a8c6 852 }
bb32e408 853 exynos_dsi_write(dsi, DSIM_CONFIG_REG, reg);
e6f988a4
HH
854
855 lanes_mask = BIT(dsi->lanes) - 1;
856 exynos_dsi_enable_lane(dsi, lanes_mask);
78d3a8c6 857
7eb8f069
AH
858 /* Check clock and data lane state are stop state */
859 timeout = 100;
860 do {
861 if (timeout-- == 0) {
862 dev_err(dsi->dev, "waiting for bus lanes timed out\n");
863 return -EFAULT;
864 }
865
bb32e408 866 reg = exynos_dsi_read(dsi, DSIM_STATUS_REG);
7eb8f069
AH
867 if ((reg & DSIM_STOP_STATE_DAT(lanes_mask))
868 != DSIM_STOP_STATE_DAT(lanes_mask))
869 continue;
870 } while (!(reg & (DSIM_STOP_STATE_CLK | DSIM_TX_READY_HS_CLK)));
871
bb32e408 872 reg = exynos_dsi_read(dsi, DSIM_ESCMODE_REG);
7eb8f069 873 reg &= ~DSIM_STOP_STATE_CNT_MASK;
d668e8bf 874 reg |= DSIM_STOP_STATE_CNT(driver_data->reg_values[STOP_STATE_CNT]);
bb32e408 875 exynos_dsi_write(dsi, DSIM_ESCMODE_REG, reg);
7eb8f069
AH
876
877 reg = DSIM_BTA_TIMEOUT(0xff) | DSIM_LPDR_TIMEOUT(0xffff);
bb32e408 878 exynos_dsi_write(dsi, DSIM_TIMEOUT_REG, reg);
7eb8f069
AH
879
880 return 0;
881}
882
883static void exynos_dsi_set_display_mode(struct exynos_dsi *dsi)
884{
885 struct videomode *vm = &dsi->vm;
d668e8bf 886 unsigned int num_bits_resol = dsi->driver_data->num_bits_resol;
7eb8f069
AH
887 u32 reg;
888
889 if (dsi->mode_flags & MIPI_DSI_MODE_VIDEO) {
890 reg = DSIM_CMD_ALLOW(0xf)
891 | DSIM_STABLE_VFP(vm->vfront_porch)
892 | DSIM_MAIN_VBP(vm->vback_porch);
bb32e408 893 exynos_dsi_write(dsi, DSIM_MVPORCH_REG, reg);
7eb8f069
AH
894
895 reg = DSIM_MAIN_HFP(vm->hfront_porch)
896 | DSIM_MAIN_HBP(vm->hback_porch);
bb32e408 897 exynos_dsi_write(dsi, DSIM_MHPORCH_REG, reg);
7eb8f069
AH
898
899 reg = DSIM_MAIN_VSA(vm->vsync_len)
900 | DSIM_MAIN_HSA(vm->hsync_len);
bb32e408 901 exynos_dsi_write(dsi, DSIM_MSYNC_REG, reg);
7eb8f069 902 }
d668e8bf
HH
903 reg = DSIM_MAIN_HRESOL(vm->hactive, num_bits_resol) |
904 DSIM_MAIN_VRESOL(vm->vactive, num_bits_resol);
7eb8f069 905
bb32e408 906 exynos_dsi_write(dsi, DSIM_MDRESOL_REG, reg);
7eb8f069
AH
907
908 dev_dbg(dsi->dev, "LCD size = %dx%d\n", vm->hactive, vm->vactive);
909}
910
911static void exynos_dsi_set_display_enable(struct exynos_dsi *dsi, bool enable)
912{
913 u32 reg;
914
bb32e408 915 reg = exynos_dsi_read(dsi, DSIM_MDRESOL_REG);
7eb8f069
AH
916 if (enable)
917 reg |= DSIM_MAIN_STAND_BY;
918 else
919 reg &= ~DSIM_MAIN_STAND_BY;
bb32e408 920 exynos_dsi_write(dsi, DSIM_MDRESOL_REG, reg);
7eb8f069
AH
921}
922
923static int exynos_dsi_wait_for_hdr_fifo(struct exynos_dsi *dsi)
924{
925 int timeout = 2000;
926
927 do {
bb32e408 928 u32 reg = exynos_dsi_read(dsi, DSIM_FIFOCTRL_REG);
7eb8f069
AH
929
930 if (!(reg & DSIM_SFR_HEADER_FULL))
931 return 0;
932
933 if (!cond_resched())
934 usleep_range(950, 1050);
935 } while (--timeout);
936
937 return -ETIMEDOUT;
938}
939
940static void exynos_dsi_set_cmd_lpm(struct exynos_dsi *dsi, bool lpm)
941{
bb32e408 942 u32 v = exynos_dsi_read(dsi, DSIM_ESCMODE_REG);
7eb8f069
AH
943
944 if (lpm)
945 v |= DSIM_CMD_LPDT_LP;
946 else
947 v &= ~DSIM_CMD_LPDT_LP;
948
bb32e408 949 exynos_dsi_write(dsi, DSIM_ESCMODE_REG, v);
7eb8f069
AH
950}
951
952static void exynos_dsi_force_bta(struct exynos_dsi *dsi)
953{
bb32e408 954 u32 v = exynos_dsi_read(dsi, DSIM_ESCMODE_REG);
7eb8f069 955 v |= DSIM_FORCE_BTA;
bb32e408 956 exynos_dsi_write(dsi, DSIM_ESCMODE_REG, v);
7eb8f069
AH
957}
958
959static void exynos_dsi_send_to_fifo(struct exynos_dsi *dsi,
960 struct exynos_dsi_transfer *xfer)
961{
962 struct device *dev = dsi->dev;
6c81e96d
AH
963 struct mipi_dsi_packet *pkt = &xfer->packet;
964 const u8 *payload = pkt->payload + xfer->tx_done;
965 u16 length = pkt->payload_length - xfer->tx_done;
7eb8f069
AH
966 bool first = !xfer->tx_done;
967 u32 reg;
968
9cdf0ed2 969 dev_dbg(dev, "< xfer %pK: tx len %u, done %u, rx len %u, done %u\n",
6c81e96d 970 xfer, length, xfer->tx_done, xfer->rx_len, xfer->rx_done);
7eb8f069
AH
971
972 if (length > DSI_TX_FIFO_SIZE)
973 length = DSI_TX_FIFO_SIZE;
974
975 xfer->tx_done += length;
976
977 /* Send payload */
978 while (length >= 4) {
6c81e96d 979 reg = get_unaligned_le32(payload);
bb32e408 980 exynos_dsi_write(dsi, DSIM_PAYLOAD_REG, reg);
7eb8f069
AH
981 payload += 4;
982 length -= 4;
983 }
984
985 reg = 0;
986 switch (length) {
987 case 3:
988 reg |= payload[2] << 16;
989 /* Fall through */
990 case 2:
991 reg |= payload[1] << 8;
992 /* Fall through */
993 case 1:
994 reg |= payload[0];
bb32e408 995 exynos_dsi_write(dsi, DSIM_PAYLOAD_REG, reg);
7eb8f069 996 break;
7eb8f069
AH
997 }
998
999 /* Send packet header */
1000 if (!first)
1001 return;
1002
6c81e96d 1003 reg = get_unaligned_le32(pkt->header);
7eb8f069
AH
1004 if (exynos_dsi_wait_for_hdr_fifo(dsi)) {
1005 dev_err(dev, "waiting for header FIFO timed out\n");
1006 return;
1007 }
1008
1009 if (NEQV(xfer->flags & MIPI_DSI_MSG_USE_LPM,
1010 dsi->state & DSIM_STATE_CMD_LPM)) {
1011 exynos_dsi_set_cmd_lpm(dsi, xfer->flags & MIPI_DSI_MSG_USE_LPM);
1012 dsi->state ^= DSIM_STATE_CMD_LPM;
1013 }
1014
bb32e408 1015 exynos_dsi_write(dsi, DSIM_PKTHDR_REG, reg);
7eb8f069
AH
1016
1017 if (xfer->flags & MIPI_DSI_MSG_REQ_ACK)
1018 exynos_dsi_force_bta(dsi);
1019}
1020
1021static void exynos_dsi_read_from_fifo(struct exynos_dsi *dsi,
1022 struct exynos_dsi_transfer *xfer)
1023{
1024 u8 *payload = xfer->rx_payload + xfer->rx_done;
1025 bool first = !xfer->rx_done;
1026 struct device *dev = dsi->dev;
1027 u16 length;
1028 u32 reg;
1029
1030 if (first) {
bb32e408 1031 reg = exynos_dsi_read(dsi, DSIM_RXFIFO_REG);
7eb8f069
AH
1032
1033 switch (reg & 0x3f) {
1034 case MIPI_DSI_RX_GENERIC_SHORT_READ_RESPONSE_2BYTE:
1035 case MIPI_DSI_RX_DCS_SHORT_READ_RESPONSE_2BYTE:
1036 if (xfer->rx_len >= 2) {
1037 payload[1] = reg >> 16;
1038 ++xfer->rx_done;
1039 }
1040 /* Fall through */
1041 case MIPI_DSI_RX_GENERIC_SHORT_READ_RESPONSE_1BYTE:
1042 case MIPI_DSI_RX_DCS_SHORT_READ_RESPONSE_1BYTE:
1043 payload[0] = reg >> 8;
1044 ++xfer->rx_done;
1045 xfer->rx_len = xfer->rx_done;
1046 xfer->result = 0;
1047 goto clear_fifo;
1048 case MIPI_DSI_RX_ACKNOWLEDGE_AND_ERROR_REPORT:
1049 dev_err(dev, "DSI Error Report: 0x%04x\n",
1050 (reg >> 8) & 0xffff);
1051 xfer->result = 0;
1052 goto clear_fifo;
1053 }
1054
1055 length = (reg >> 8) & 0xffff;
1056 if (length > xfer->rx_len) {
1057 dev_err(dev,
1058 "response too long (%u > %u bytes), stripping\n",
1059 xfer->rx_len, length);
1060 length = xfer->rx_len;
1061 } else if (length < xfer->rx_len)
1062 xfer->rx_len = length;
1063 }
1064
1065 length = xfer->rx_len - xfer->rx_done;
1066 xfer->rx_done += length;
1067
1068 /* Receive payload */
1069 while (length >= 4) {
bb32e408 1070 reg = exynos_dsi_read(dsi, DSIM_RXFIFO_REG);
7eb8f069
AH
1071 payload[0] = (reg >> 0) & 0xff;
1072 payload[1] = (reg >> 8) & 0xff;
1073 payload[2] = (reg >> 16) & 0xff;
1074 payload[3] = (reg >> 24) & 0xff;
1075 payload += 4;
1076 length -= 4;
1077 }
1078
1079 if (length) {
bb32e408 1080 reg = exynos_dsi_read(dsi, DSIM_RXFIFO_REG);
7eb8f069
AH
1081 switch (length) {
1082 case 3:
1083 payload[2] = (reg >> 16) & 0xff;
1084 /* Fall through */
1085 case 2:
1086 payload[1] = (reg >> 8) & 0xff;
1087 /* Fall through */
1088 case 1:
1089 payload[0] = reg & 0xff;
1090 }
1091 }
1092
1093 if (xfer->rx_done == xfer->rx_len)
1094 xfer->result = 0;
1095
1096clear_fifo:
1097 length = DSI_RX_FIFO_SIZE / 4;
1098 do {
bb32e408 1099 reg = exynos_dsi_read(dsi, DSIM_RXFIFO_REG);
7eb8f069
AH
1100 if (reg == DSI_RX_FIFO_EMPTY)
1101 break;
1102 } while (--length);
1103}
1104
1105static void exynos_dsi_transfer_start(struct exynos_dsi *dsi)
1106{
1107 unsigned long flags;
1108 struct exynos_dsi_transfer *xfer;
1109 bool start = false;
1110
1111again:
1112 spin_lock_irqsave(&dsi->transfer_lock, flags);
1113
1114 if (list_empty(&dsi->transfer_list)) {
1115 spin_unlock_irqrestore(&dsi->transfer_lock, flags);
1116 return;
1117 }
1118
1119 xfer = list_first_entry(&dsi->transfer_list,
1120 struct exynos_dsi_transfer, list);
1121
1122 spin_unlock_irqrestore(&dsi->transfer_lock, flags);
1123
6c81e96d
AH
1124 if (xfer->packet.payload_length &&
1125 xfer->tx_done == xfer->packet.payload_length)
7eb8f069
AH
1126 /* waiting for RX */
1127 return;
1128
1129 exynos_dsi_send_to_fifo(dsi, xfer);
1130
6c81e96d 1131 if (xfer->packet.payload_length || xfer->rx_len)
7eb8f069
AH
1132 return;
1133
1134 xfer->result = 0;
1135 complete(&xfer->completed);
1136
1137 spin_lock_irqsave(&dsi->transfer_lock, flags);
1138
1139 list_del_init(&xfer->list);
1140 start = !list_empty(&dsi->transfer_list);
1141
1142 spin_unlock_irqrestore(&dsi->transfer_lock, flags);
1143
1144 if (start)
1145 goto again;
1146}
1147
1148static bool exynos_dsi_transfer_finish(struct exynos_dsi *dsi)
1149{
1150 struct exynos_dsi_transfer *xfer;
1151 unsigned long flags;
1152 bool start = true;
1153
1154 spin_lock_irqsave(&dsi->transfer_lock, flags);
1155
1156 if (list_empty(&dsi->transfer_list)) {
1157 spin_unlock_irqrestore(&dsi->transfer_lock, flags);
1158 return false;
1159 }
1160
1161 xfer = list_first_entry(&dsi->transfer_list,
1162 struct exynos_dsi_transfer, list);
1163
1164 spin_unlock_irqrestore(&dsi->transfer_lock, flags);
1165
1166 dev_dbg(dsi->dev,
9cdf0ed2 1167 "> xfer %pK, tx_len %zu, tx_done %u, rx_len %u, rx_done %u\n",
6c81e96d
AH
1168 xfer, xfer->packet.payload_length, xfer->tx_done, xfer->rx_len,
1169 xfer->rx_done);
7eb8f069 1170
6c81e96d 1171 if (xfer->tx_done != xfer->packet.payload_length)
7eb8f069
AH
1172 return true;
1173
1174 if (xfer->rx_done != xfer->rx_len)
1175 exynos_dsi_read_from_fifo(dsi, xfer);
1176
1177 if (xfer->rx_done != xfer->rx_len)
1178 return true;
1179
1180 spin_lock_irqsave(&dsi->transfer_lock, flags);
1181
1182 list_del_init(&xfer->list);
1183 start = !list_empty(&dsi->transfer_list);
1184
1185 spin_unlock_irqrestore(&dsi->transfer_lock, flags);
1186
1187 if (!xfer->rx_len)
1188 xfer->result = 0;
1189 complete(&xfer->completed);
1190
1191 return start;
1192}
1193
1194static void exynos_dsi_remove_transfer(struct exynos_dsi *dsi,
1195 struct exynos_dsi_transfer *xfer)
1196{
1197 unsigned long flags;
1198 bool start;
1199
1200 spin_lock_irqsave(&dsi->transfer_lock, flags);
1201
1202 if (!list_empty(&dsi->transfer_list) &&
1203 xfer == list_first_entry(&dsi->transfer_list,
1204 struct exynos_dsi_transfer, list)) {
1205 list_del_init(&xfer->list);
1206 start = !list_empty(&dsi->transfer_list);
1207 spin_unlock_irqrestore(&dsi->transfer_lock, flags);
1208 if (start)
1209 exynos_dsi_transfer_start(dsi);
1210 return;
1211 }
1212
1213 list_del_init(&xfer->list);
1214
1215 spin_unlock_irqrestore(&dsi->transfer_lock, flags);
1216}
1217
1218static int exynos_dsi_transfer(struct exynos_dsi *dsi,
1219 struct exynos_dsi_transfer *xfer)
1220{
1221 unsigned long flags;
1222 bool stopped;
1223
1224 xfer->tx_done = 0;
1225 xfer->rx_done = 0;
1226 xfer->result = -ETIMEDOUT;
1227 init_completion(&xfer->completed);
1228
1229 spin_lock_irqsave(&dsi->transfer_lock, flags);
1230
1231 stopped = list_empty(&dsi->transfer_list);
1232 list_add_tail(&xfer->list, &dsi->transfer_list);
1233
1234 spin_unlock_irqrestore(&dsi->transfer_lock, flags);
1235
1236 if (stopped)
1237 exynos_dsi_transfer_start(dsi);
1238
1239 wait_for_completion_timeout(&xfer->completed,
1240 msecs_to_jiffies(DSI_XFER_TIMEOUT_MS));
1241 if (xfer->result == -ETIMEDOUT) {
6c81e96d 1242 struct mipi_dsi_packet *pkt = &xfer->packet;
7eb8f069 1243 exynos_dsi_remove_transfer(dsi, xfer);
6c81e96d
AH
1244 dev_err(dsi->dev, "xfer timed out: %*ph %*ph\n", 4, pkt->header,
1245 (int)pkt->payload_length, pkt->payload);
7eb8f069
AH
1246 return -ETIMEDOUT;
1247 }
1248
1249 /* Also covers hardware timeout condition */
1250 return xfer->result;
1251}
1252
1253static irqreturn_t exynos_dsi_irq(int irq, void *dev_id)
1254{
1255 struct exynos_dsi *dsi = dev_id;
1256 u32 status;
1257
bb32e408 1258 status = exynos_dsi_read(dsi, DSIM_INTSRC_REG);
7eb8f069
AH
1259 if (!status) {
1260 static unsigned long int j;
1261 if (printk_timed_ratelimit(&j, 500))
1262 dev_warn(dsi->dev, "spurious interrupt\n");
1263 return IRQ_HANDLED;
1264 }
bb32e408 1265 exynos_dsi_write(dsi, DSIM_INTSRC_REG, status);
7eb8f069
AH
1266
1267 if (status & DSIM_INT_SW_RST_RELEASE) {
e6f988a4
HH
1268 u32 mask = ~(DSIM_INT_RX_DONE | DSIM_INT_SFR_FIFO_EMPTY |
1269 DSIM_INT_SFR_HDR_FIFO_EMPTY | DSIM_INT_FRAME_DONE |
1270 DSIM_INT_RX_ECC_ERR | DSIM_INT_SW_RST_RELEASE);
bb32e408 1271 exynos_dsi_write(dsi, DSIM_INTMSK_REG, mask);
7eb8f069
AH
1272 complete(&dsi->completed);
1273 return IRQ_HANDLED;
1274 }
1275
e6f988a4
HH
1276 if (!(status & (DSIM_INT_RX_DONE | DSIM_INT_SFR_FIFO_EMPTY |
1277 DSIM_INT_FRAME_DONE | DSIM_INT_PLL_STABLE)))
7eb8f069
AH
1278 return IRQ_HANDLED;
1279
1280 if (exynos_dsi_transfer_finish(dsi))
1281 exynos_dsi_transfer_start(dsi);
1282
1283 return IRQ_HANDLED;
1284}
1285
e17ddecc
YC
1286static irqreturn_t exynos_dsi_te_irq_handler(int irq, void *dev_id)
1287{
1288 struct exynos_dsi *dsi = (struct exynos_dsi *)dev_id;
2b8376c8 1289 struct drm_encoder *encoder = &dsi->encoder;
e17ddecc 1290
0e480f6f 1291 if (dsi->state & DSIM_STATE_VIDOUT_AVAILABLE)
e17ddecc
YC
1292 exynos_drm_crtc_te_handler(encoder->crtc);
1293
1294 return IRQ_HANDLED;
1295}
1296
1297static void exynos_dsi_enable_irq(struct exynos_dsi *dsi)
1298{
1299 enable_irq(dsi->irq);
1300
1301 if (gpio_is_valid(dsi->te_gpio))
1302 enable_irq(gpio_to_irq(dsi->te_gpio));
1303}
1304
1305static void exynos_dsi_disable_irq(struct exynos_dsi *dsi)
1306{
1307 if (gpio_is_valid(dsi->te_gpio))
1308 disable_irq(gpio_to_irq(dsi->te_gpio));
1309
1310 disable_irq(dsi->irq);
1311}
1312
7eb8f069
AH
1313static int exynos_dsi_init(struct exynos_dsi *dsi)
1314{
2154ac92 1315 const struct exynos_dsi_driver_data *driver_data = dsi->driver_data;
d668e8bf 1316
7eb8f069 1317 exynos_dsi_reset(dsi);
e17ddecc 1318 exynos_dsi_enable_irq(dsi);
e6f988a4
HH
1319
1320 if (driver_data->reg_values[RESET_TYPE] == DSIM_FUNCRST)
1321 exynos_dsi_enable_lane(dsi, BIT(dsi->lanes) - 1);
1322
9a320415 1323 exynos_dsi_enable_clock(dsi);
d668e8bf
HH
1324 if (driver_data->wait_for_reset)
1325 exynos_dsi_wait_for_reset(dsi);
9a320415 1326 exynos_dsi_set_phy_ctrl(dsi);
7eb8f069
AH
1327 exynos_dsi_init_link(dsi);
1328
1329 return 0;
1330}
1331
e17ddecc
YC
1332static int exynos_dsi_register_te_irq(struct exynos_dsi *dsi)
1333{
1334 int ret;
0cef83a5 1335 int te_gpio_irq;
e17ddecc
YC
1336
1337 dsi->te_gpio = of_get_named_gpio(dsi->panel_node, "te-gpios", 0);
22e098da
AH
1338 if (dsi->te_gpio == -ENOENT)
1339 return 0;
1340
e17ddecc 1341 if (!gpio_is_valid(dsi->te_gpio)) {
e17ddecc 1342 ret = dsi->te_gpio;
22e098da 1343 dev_err(dsi->dev, "cannot get te-gpios, %d\n", ret);
e17ddecc
YC
1344 goto out;
1345 }
1346
51d1deca 1347 ret = gpio_request(dsi->te_gpio, "te_gpio");
e17ddecc
YC
1348 if (ret) {
1349 dev_err(dsi->dev, "gpio request failed with %d\n", ret);
1350 goto out;
1351 }
1352
0cef83a5 1353 te_gpio_irq = gpio_to_irq(dsi->te_gpio);
0cef83a5 1354 irq_set_status_flags(te_gpio_irq, IRQ_NOAUTOEN);
51d1deca 1355
0cef83a5 1356 ret = request_threaded_irq(te_gpio_irq, exynos_dsi_te_irq_handler, NULL,
e17ddecc
YC
1357 IRQF_TRIGGER_RISING, "TE", dsi);
1358 if (ret) {
1359 dev_err(dsi->dev, "request interrupt failed with %d\n", ret);
1360 gpio_free(dsi->te_gpio);
1361 goto out;
1362 }
1363
1364out:
1365 return ret;
1366}
1367
1368static void exynos_dsi_unregister_te_irq(struct exynos_dsi *dsi)
1369{
1370 if (gpio_is_valid(dsi->te_gpio)) {
1371 free_irq(gpio_to_irq(dsi->te_gpio), dsi);
1372 gpio_free(dsi->te_gpio);
1373 dsi->te_gpio = -ENOENT;
1374 }
1375}
1376
7eb8f069
AH
1377static int exynos_dsi_host_attach(struct mipi_dsi_host *host,
1378 struct mipi_dsi_device *device)
1379{
1380 struct exynos_dsi *dsi = host_to_dsi(host);
1381
1382 dsi->lanes = device->lanes;
1383 dsi->format = device->format;
1384 dsi->mode_flags = device->mode_flags;
1385 dsi->panel_node = device->dev.of_node;
1386
e17ddecc
YC
1387 /*
1388 * This is a temporary solution and should be made by more generic way.
1389 *
1390 * If attached panel device is for command mode one, dsi should register
1391 * TE interrupt handler.
1392 */
1393 if (!(dsi->mode_flags & MIPI_DSI_MODE_VIDEO)) {
1394 int ret = exynos_dsi_register_te_irq(dsi);
1395
1396 if (ret)
1397 return ret;
1398 }
1399
ecb84157
YC
1400 if (dsi->connector.dev)
1401 drm_helper_hpd_irq_event(dsi->connector.dev);
1402
7eb8f069
AH
1403 return 0;
1404}
1405
1406static int exynos_dsi_host_detach(struct mipi_dsi_host *host,
1407 struct mipi_dsi_device *device)
1408{
1409 struct exynos_dsi *dsi = host_to_dsi(host);
1410
e17ddecc
YC
1411 exynos_dsi_unregister_te_irq(dsi);
1412
7eb8f069
AH
1413 dsi->panel_node = NULL;
1414
1415 if (dsi->connector.dev)
1416 drm_helper_hpd_irq_event(dsi->connector.dev);
1417
1418 return 0;
1419}
1420
7eb8f069 1421static ssize_t exynos_dsi_host_transfer(struct mipi_dsi_host *host,
ed6ff40e 1422 const struct mipi_dsi_msg *msg)
7eb8f069
AH
1423{
1424 struct exynos_dsi *dsi = host_to_dsi(host);
1425 struct exynos_dsi_transfer xfer;
1426 int ret;
1427
0e480f6f
HH
1428 if (!(dsi->state & DSIM_STATE_ENABLED))
1429 return -EINVAL;
1430
7eb8f069
AH
1431 if (!(dsi->state & DSIM_STATE_INITIALIZED)) {
1432 ret = exynos_dsi_init(dsi);
1433 if (ret)
1434 return ret;
1435 dsi->state |= DSIM_STATE_INITIALIZED;
1436 }
1437
6c81e96d
AH
1438 ret = mipi_dsi_create_packet(&xfer.packet, msg);
1439 if (ret < 0)
1440 return ret;
7eb8f069
AH
1441
1442 xfer.rx_len = msg->rx_len;
1443 xfer.rx_payload = msg->rx_buf;
1444 xfer.flags = msg->flags;
1445
1446 ret = exynos_dsi_transfer(dsi, &xfer);
1447 return (ret < 0) ? ret : xfer.rx_done;
1448}
1449
1450static const struct mipi_dsi_host_ops exynos_dsi_ops = {
1451 .attach = exynos_dsi_host_attach,
1452 .detach = exynos_dsi_host_detach,
1453 .transfer = exynos_dsi_host_transfer,
1454};
1455
2b8376c8 1456static void exynos_dsi_enable(struct drm_encoder *encoder)
7eb8f069 1457{
cf67cc9a 1458 struct exynos_dsi *dsi = encoder_to_dsi(encoder);
7eb8f069
AH
1459 int ret;
1460
1461 if (dsi->state & DSIM_STATE_ENABLED)
b6595dc7 1462 return;
7eb8f069 1463
ba6e4779 1464 pm_runtime_get_sync(dsi->dev);
7eb8f069 1465
0e480f6f
HH
1466 dsi->state |= DSIM_STATE_ENABLED;
1467
cdfb8694 1468 ret = drm_panel_prepare(dsi->panel);
7eb8f069 1469 if (ret < 0) {
0e480f6f 1470 dsi->state &= ~DSIM_STATE_ENABLED;
ba6e4779 1471 pm_runtime_put_sync(dsi->dev);
b6595dc7 1472 return;
7eb8f069
AH
1473 }
1474
1475 exynos_dsi_set_display_mode(dsi);
1476 exynos_dsi_set_display_enable(dsi, true);
1477
cdfb8694
AK
1478 ret = drm_panel_enable(dsi->panel);
1479 if (ret < 0) {
d41bb38f 1480 dsi->state &= ~DSIM_STATE_ENABLED;
cdfb8694
AK
1481 exynos_dsi_set_display_enable(dsi, false);
1482 drm_panel_unprepare(dsi->panel);
ba6e4779 1483 pm_runtime_put_sync(dsi->dev);
b6595dc7 1484 return;
cdfb8694
AK
1485 }
1486
0e480f6f 1487 dsi->state |= DSIM_STATE_VIDOUT_AVAILABLE;
7eb8f069
AH
1488}
1489
2b8376c8 1490static void exynos_dsi_disable(struct drm_encoder *encoder)
7eb8f069 1491{
cf67cc9a 1492 struct exynos_dsi *dsi = encoder_to_dsi(encoder);
b6595dc7 1493
7eb8f069
AH
1494 if (!(dsi->state & DSIM_STATE_ENABLED))
1495 return;
1496
0e480f6f
HH
1497 dsi->state &= ~DSIM_STATE_VIDOUT_AVAILABLE;
1498
7eb8f069 1499 drm_panel_disable(dsi->panel);
cdfb8694
AK
1500 exynos_dsi_set_display_enable(dsi, false);
1501 drm_panel_unprepare(dsi->panel);
7eb8f069
AH
1502
1503 dsi->state &= ~DSIM_STATE_ENABLED;
0e480f6f 1504
ba6e4779 1505 pm_runtime_put_sync(dsi->dev);
7eb8f069
AH
1506}
1507
7eb8f069
AH
1508static enum drm_connector_status
1509exynos_dsi_detect(struct drm_connector *connector, bool force)
1510{
1511 struct exynos_dsi *dsi = connector_to_dsi(connector);
1512
1513 if (!dsi->panel) {
1514 dsi->panel = of_drm_find_panel(dsi->panel_node);
1515 if (dsi->panel)
1516 drm_panel_attach(dsi->panel, &dsi->connector);
1517 } else if (!dsi->panel_node) {
2b8376c8 1518 struct drm_encoder *encoder;
7eb8f069 1519
cf67cc9a
GP
1520 encoder = platform_get_drvdata(to_platform_device(dsi->dev));
1521 exynos_dsi_disable(encoder);
7eb8f069
AH
1522 drm_panel_detach(dsi->panel);
1523 dsi->panel = NULL;
1524 }
1525
1526 if (dsi->panel)
1527 return connector_status_connected;
1528
1529 return connector_status_disconnected;
1530}
1531
1532static void exynos_dsi_connector_destroy(struct drm_connector *connector)
1533{
0ae46015
AH
1534 drm_connector_unregister(connector);
1535 drm_connector_cleanup(connector);
1536 connector->dev = NULL;
7eb8f069
AH
1537}
1538
800ba2b5 1539static const struct drm_connector_funcs exynos_dsi_connector_funcs = {
7eb8f069
AH
1540 .detect = exynos_dsi_detect,
1541 .fill_modes = drm_helper_probe_single_connector_modes,
1542 .destroy = exynos_dsi_connector_destroy,
4ea9526b
GP
1543 .reset = drm_atomic_helper_connector_reset,
1544 .atomic_duplicate_state = drm_atomic_helper_connector_duplicate_state,
1545 .atomic_destroy_state = drm_atomic_helper_connector_destroy_state,
7eb8f069
AH
1546};
1547
1548static int exynos_dsi_get_modes(struct drm_connector *connector)
1549{
1550 struct exynos_dsi *dsi = connector_to_dsi(connector);
1551
1552 if (dsi->panel)
1553 return dsi->panel->funcs->get_modes(dsi->panel);
1554
1555 return 0;
1556}
1557
800ba2b5 1558static const struct drm_connector_helper_funcs exynos_dsi_connector_helper_funcs = {
7eb8f069 1559 .get_modes = exynos_dsi_get_modes,
7eb8f069
AH
1560};
1561
2b8376c8 1562static int exynos_dsi_create_connector(struct drm_encoder *encoder)
7eb8f069 1563{
2b8376c8 1564 struct exynos_dsi *dsi = encoder_to_dsi(encoder);
7eb8f069
AH
1565 struct drm_connector *connector = &dsi->connector;
1566 int ret;
1567
7eb8f069
AH
1568 connector->polled = DRM_CONNECTOR_POLL_HPD;
1569
1570 ret = drm_connector_init(encoder->dev, connector,
1571 &exynos_dsi_connector_funcs,
1572 DRM_MODE_CONNECTOR_DSI);
1573 if (ret) {
1574 DRM_ERROR("Failed to initialize connector with drm\n");
1575 return ret;
1576 }
1577
1578 drm_connector_helper_add(connector, &exynos_dsi_connector_helper_funcs);
7eb8f069
AH
1579 drm_mode_connector_attach_encoder(connector, encoder);
1580
1581 return 0;
1582}
1583
2b8376c8
GP
1584static void exynos_dsi_mode_set(struct drm_encoder *encoder,
1585 struct drm_display_mode *mode,
1586 struct drm_display_mode *adjusted_mode)
7eb8f069 1587{
cf67cc9a 1588 struct exynos_dsi *dsi = encoder_to_dsi(encoder);
7eb8f069 1589 struct videomode *vm = &dsi->vm;
2b8376c8
GP
1590 struct drm_display_mode *m = adjusted_mode;
1591
1592 vm->hactive = m->hdisplay;
1593 vm->vactive = m->vdisplay;
1594 vm->vfront_porch = m->vsync_start - m->vdisplay;
1595 vm->vback_porch = m->vtotal - m->vsync_end;
1596 vm->vsync_len = m->vsync_end - m->vsync_start;
1597 vm->hfront_porch = m->hsync_start - m->hdisplay;
1598 vm->hback_porch = m->htotal - m->hsync_end;
1599 vm->hsync_len = m->hsync_end - m->hsync_start;
7eb8f069
AH
1600}
1601
800ba2b5 1602static const struct drm_encoder_helper_funcs exynos_dsi_encoder_helper_funcs = {
7eb8f069 1603 .mode_set = exynos_dsi_mode_set,
b6595dc7
GP
1604 .enable = exynos_dsi_enable,
1605 .disable = exynos_dsi_disable,
7eb8f069
AH
1606};
1607
800ba2b5 1608static const struct drm_encoder_funcs exynos_dsi_encoder_funcs = {
2b8376c8
GP
1609 .destroy = drm_encoder_cleanup,
1610};
1611
bd024b86 1612MODULE_DEVICE_TABLE(of, exynos_dsi_of_match);
7eb8f069 1613
7eb8f069
AH
1614static int exynos_dsi_of_read_u32(const struct device_node *np,
1615 const char *propname, u32 *out_value)
1616{
1617 int ret = of_property_read_u32(np, propname, out_value);
1618
1619 if (ret < 0)
4bf99144 1620 pr_err("%pOF: failed to get '%s' property\n", np, propname);
7eb8f069
AH
1621
1622 return ret;
1623}
1624
1625enum {
1626 DSI_PORT_IN,
1627 DSI_PORT_OUT
1628};
1629
1630static int exynos_dsi_parse_dt(struct exynos_dsi *dsi)
1631{
1632 struct device *dev = dsi->dev;
1633 struct device_node *node = dev->of_node;
7eb8f069
AH
1634 int ret;
1635
1636 ret = exynos_dsi_of_read_u32(node, "samsung,pll-clock-frequency",
1637 &dsi->pll_clk_rate);
1638 if (ret < 0)
1639 return ret;
1640
f2921d8c 1641 ret = exynos_dsi_of_read_u32(node, "samsung,burst-clock-frequency",
7eb8f069
AH
1642 &dsi->burst_clk_rate);
1643 if (ret < 0)
f2921d8c 1644 return ret;
7eb8f069 1645
f2921d8c 1646 ret = exynos_dsi_of_read_u32(node, "samsung,esc-clock-frequency",
7eb8f069 1647 &dsi->esc_clk_rate);
f5f3b9ba 1648 if (ret < 0)
f2921d8c 1649 return ret;
f5f3b9ba 1650
526b4d3e 1651 dsi->bridge_node = of_graph_get_remote_node(node, DSI_PORT_IN, 0);
7eb8f069 1652
f2921d8c 1653 return 0;
7eb8f069
AH
1654}
1655
f37cd5e8
ID
1656static int exynos_dsi_bind(struct device *dev, struct device *master,
1657 void *data)
1658{
2b8376c8
GP
1659 struct drm_encoder *encoder = dev_get_drvdata(dev);
1660 struct exynos_dsi *dsi = encoder_to_dsi(encoder);
f37cd5e8 1661 struct drm_device *drm_dev = data;
f5f3b9ba 1662 struct drm_bridge *bridge;
f37cd5e8
ID
1663 int ret;
1664
2b8376c8
GP
1665 ret = exynos_drm_crtc_get_pipe_from_type(drm_dev,
1666 EXYNOS_DISPLAY_TYPE_LCD);
1667 if (ret < 0)
a2986e80 1668 return ret;
a2986e80 1669
2b8376c8
GP
1670 encoder->possible_crtcs = 1 << ret;
1671
1672 DRM_DEBUG_KMS("possible_crtcs = 0x%x\n", encoder->possible_crtcs);
1673
1674 drm_encoder_init(drm_dev, encoder, &exynos_dsi_encoder_funcs,
13a3d91f 1675 DRM_MODE_ENCODER_TMDS, NULL);
2b8376c8
GP
1676
1677 drm_encoder_helper_add(encoder, &exynos_dsi_encoder_helper_funcs);
1678
1679 ret = exynos_dsi_create_connector(encoder);
f37cd5e8 1680 if (ret) {
a2986e80 1681 DRM_ERROR("failed to create connector ret = %d\n", ret);
2b8376c8 1682 drm_encoder_cleanup(encoder);
f37cd5e8
ID
1683 return ret;
1684 }
1685
c9948920
ID
1686 if (dsi->bridge_node) {
1687 bridge = of_drm_find_bridge(dsi->bridge_node);
1688 if (bridge)
1689 drm_bridge_attach(encoder, bridge, NULL);
1690 }
f5f3b9ba 1691
f37cd5e8
ID
1692 return mipi_dsi_host_register(&dsi->dsi_host);
1693}
1694
1695static void exynos_dsi_unbind(struct device *dev, struct device *master,
1696 void *data)
1697{
2b8376c8 1698 struct drm_encoder *encoder = dev_get_drvdata(dev);
cf67cc9a 1699 struct exynos_dsi *dsi = encoder_to_dsi(encoder);
f37cd5e8 1700
cf67cc9a 1701 exynos_dsi_disable(encoder);
f37cd5e8 1702
0ae46015 1703 mipi_dsi_host_unregister(&dsi->dsi_host);
f37cd5e8
ID
1704}
1705
f37cd5e8
ID
1706static const struct component_ops exynos_dsi_component_ops = {
1707 .bind = exynos_dsi_bind,
1708 .unbind = exynos_dsi_unbind,
1709};
1710
7eb8f069
AH
1711static int exynos_dsi_probe(struct platform_device *pdev)
1712{
2900c69c 1713 struct device *dev = &pdev->dev;
7eb8f069
AH
1714 struct resource *res;
1715 struct exynos_dsi *dsi;
0ff03fd1 1716 int ret, i;
7eb8f069 1717
2900c69c
AH
1718 dsi = devm_kzalloc(dev, sizeof(*dsi), GFP_KERNEL);
1719 if (!dsi)
1720 return -ENOMEM;
1721
e17ddecc
YC
1722 /* To be checked as invalid one */
1723 dsi->te_gpio = -ENOENT;
1724
7eb8f069
AH
1725 init_completion(&dsi->completed);
1726 spin_lock_init(&dsi->transfer_lock);
1727 INIT_LIST_HEAD(&dsi->transfer_list);
1728
1729 dsi->dsi_host.ops = &exynos_dsi_ops;
e2d2a1e0 1730 dsi->dsi_host.dev = dev;
7eb8f069 1731
e2d2a1e0 1732 dsi->dev = dev;
2154ac92 1733 dsi->driver_data = of_device_get_match_data(dev);
7eb8f069
AH
1734
1735 ret = exynos_dsi_parse_dt(dsi);
1736 if (ret)
86650408 1737 return ret;
7eb8f069
AH
1738
1739 dsi->supplies[0].supply = "vddcore";
1740 dsi->supplies[1].supply = "vddio";
e2d2a1e0 1741 ret = devm_regulator_bulk_get(dev, ARRAY_SIZE(dsi->supplies),
7eb8f069
AH
1742 dsi->supplies);
1743 if (ret) {
e2d2a1e0 1744 dev_info(dev, "failed to get regulators: %d\n", ret);
7eb8f069
AH
1745 return -EPROBE_DEFER;
1746 }
1747
0ff03fd1
HH
1748 dsi->clks = devm_kzalloc(dev,
1749 sizeof(*dsi->clks) * dsi->driver_data->num_clks,
1750 GFP_KERNEL);
e6f988a4
HH
1751 if (!dsi->clks)
1752 return -ENOMEM;
1753
0ff03fd1
HH
1754 for (i = 0; i < dsi->driver_data->num_clks; i++) {
1755 dsi->clks[i] = devm_clk_get(dev, clk_names[i]);
1756 if (IS_ERR(dsi->clks[i])) {
1757 if (strcmp(clk_names[i], "sclk_mipi") == 0) {
1758 strcpy(clk_names[i], OLD_SCLK_MIPI_CLK_NAME);
1759 i--;
1760 continue;
1761 }
7eb8f069 1762
0ff03fd1
HH
1763 dev_info(dev, "failed to get the clock: %s\n",
1764 clk_names[i]);
1765 return PTR_ERR(dsi->clks[i]);
1766 }
7eb8f069
AH
1767 }
1768
1769 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
e2d2a1e0 1770 dsi->reg_base = devm_ioremap_resource(dev, res);
293d3f6a 1771 if (IS_ERR(dsi->reg_base)) {
e2d2a1e0 1772 dev_err(dev, "failed to remap io region\n");
86650408 1773 return PTR_ERR(dsi->reg_base);
7eb8f069
AH
1774 }
1775
e2d2a1e0 1776 dsi->phy = devm_phy_get(dev, "dsim");
7eb8f069 1777 if (IS_ERR(dsi->phy)) {
e2d2a1e0 1778 dev_info(dev, "failed to get dsim phy\n");
86650408 1779 return PTR_ERR(dsi->phy);
7eb8f069
AH
1780 }
1781
1782 dsi->irq = platform_get_irq(pdev, 0);
1783 if (dsi->irq < 0) {
e2d2a1e0 1784 dev_err(dev, "failed to request dsi irq resource\n");
86650408 1785 return dsi->irq;
7eb8f069
AH
1786 }
1787
1788 irq_set_status_flags(dsi->irq, IRQ_NOAUTOEN);
e2d2a1e0 1789 ret = devm_request_threaded_irq(dev, dsi->irq, NULL,
7eb8f069 1790 exynos_dsi_irq, IRQF_ONESHOT,
e2d2a1e0 1791 dev_name(dev), dsi);
7eb8f069 1792 if (ret) {
e2d2a1e0 1793 dev_err(dev, "failed to request dsi irq\n");
86650408 1794 return ret;
7eb8f069
AH
1795 }
1796
cf67cc9a 1797 platform_set_drvdata(pdev, &dsi->encoder);
7eb8f069 1798
ba6e4779
ID
1799 pm_runtime_enable(dev);
1800
86650408 1801 return component_add(dev, &exynos_dsi_component_ops);
7eb8f069
AH
1802}
1803
1804static int exynos_dsi_remove(struct platform_device *pdev)
1805{
70505c2e
HK
1806 struct exynos_dsi *dsi = platform_get_drvdata(pdev);
1807
1808 of_node_put(dsi->bridge_node);
1809
ba6e4779
ID
1810 pm_runtime_disable(&pdev->dev);
1811
df5225bc 1812 component_del(&pdev->dev, &exynos_dsi_component_ops);
df5225bc 1813
7eb8f069
AH
1814 return 0;
1815}
1816
010848a7 1817static int __maybe_unused exynos_dsi_suspend(struct device *dev)
ba6e4779
ID
1818{
1819 struct drm_encoder *encoder = dev_get_drvdata(dev);
1820 struct exynos_dsi *dsi = encoder_to_dsi(encoder);
2154ac92 1821 const struct exynos_dsi_driver_data *driver_data = dsi->driver_data;
ba6e4779
ID
1822 int ret, i;
1823
1824 usleep_range(10000, 20000);
1825
1826 if (dsi->state & DSIM_STATE_INITIALIZED) {
1827 dsi->state &= ~DSIM_STATE_INITIALIZED;
1828
1829 exynos_dsi_disable_clock(dsi);
1830
1831 exynos_dsi_disable_irq(dsi);
1832 }
1833
1834 dsi->state &= ~DSIM_STATE_CMD_LPM;
1835
1836 phy_power_off(dsi->phy);
1837
1838 for (i = driver_data->num_clks - 1; i > -1; i--)
1839 clk_disable_unprepare(dsi->clks[i]);
1840
1841 ret = regulator_bulk_disable(ARRAY_SIZE(dsi->supplies), dsi->supplies);
1842 if (ret < 0)
1843 dev_err(dsi->dev, "cannot disable regulators %d\n", ret);
1844
1845 return 0;
1846}
1847
010848a7 1848static int __maybe_unused exynos_dsi_resume(struct device *dev)
ba6e4779
ID
1849{
1850 struct drm_encoder *encoder = dev_get_drvdata(dev);
1851 struct exynos_dsi *dsi = encoder_to_dsi(encoder);
2154ac92 1852 const struct exynos_dsi_driver_data *driver_data = dsi->driver_data;
ba6e4779
ID
1853 int ret, i;
1854
1855 ret = regulator_bulk_enable(ARRAY_SIZE(dsi->supplies), dsi->supplies);
1856 if (ret < 0) {
1857 dev_err(dsi->dev, "cannot enable regulators %d\n", ret);
1858 return ret;
1859 }
1860
1861 for (i = 0; i < driver_data->num_clks; i++) {
1862 ret = clk_prepare_enable(dsi->clks[i]);
1863 if (ret < 0)
1864 goto err_clk;
1865 }
1866
1867 ret = phy_power_on(dsi->phy);
1868 if (ret < 0) {
1869 dev_err(dsi->dev, "cannot enable phy %d\n", ret);
1870 goto err_clk;
1871 }
1872
1873 return 0;
1874
1875err_clk:
1876 while (--i > -1)
1877 clk_disable_unprepare(dsi->clks[i]);
1878 regulator_bulk_disable(ARRAY_SIZE(dsi->supplies), dsi->supplies);
1879
1880 return ret;
1881}
ba6e4779
ID
1882
1883static const struct dev_pm_ops exynos_dsi_pm_ops = {
1884 SET_RUNTIME_PM_OPS(exynos_dsi_suspend, exynos_dsi_resume, NULL)
1885};
1886
7eb8f069
AH
1887struct platform_driver dsi_driver = {
1888 .probe = exynos_dsi_probe,
1889 .remove = exynos_dsi_remove,
1890 .driver = {
1891 .name = "exynos-dsi",
1892 .owner = THIS_MODULE,
ba6e4779 1893 .pm = &exynos_dsi_pm_ops,
7eb8f069
AH
1894 .of_match_table = exynos_dsi_of_match,
1895 },
1896};
1897
1898MODULE_AUTHOR("Tomasz Figa <t.figa@samsung.com>");
1899MODULE_AUTHOR("Andrzej Hajda <a.hajda@samsung.com>");
1900MODULE_DESCRIPTION("Samsung SoC MIPI DSI Master");
1901MODULE_LICENSE("GPL v2");