]> git.proxmox.com Git - mirror_ubuntu-artful-kernel.git/blame - drivers/gpu/drm/i915/i915_debugfs.c
drm/i915: change CHV write_eld/global_resources function pointers
[mirror_ubuntu-artful-kernel.git] / drivers / gpu / drm / i915 / i915_debugfs.c
CommitLineData
2017263e
BG
1/*
2 * Copyright © 2008 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 * Keith Packard <keithp@keithp.com>
26 *
27 */
28
29#include <linux/seq_file.h>
b2c88f5b 30#include <linux/circ_buf.h>
926321d5 31#include <linux/ctype.h>
f3cd474b 32#include <linux/debugfs.h>
5a0e3ad6 33#include <linux/slab.h>
2d1a8a48 34#include <linux/export.h>
6d2b8885 35#include <linux/list_sort.h>
ec013e7f 36#include <asm/msr-index.h>
760285e7 37#include <drm/drmP.h>
4e5359cd 38#include "intel_drv.h"
e5c65260 39#include "intel_ringbuffer.h"
760285e7 40#include <drm/i915_drm.h>
2017263e
BG
41#include "i915_drv.h"
42
f13d3f73 43enum {
69dc4987 44 ACTIVE_LIST,
f13d3f73 45 INACTIVE_LIST,
d21d5975 46 PINNED_LIST,
f13d3f73 47};
2017263e 48
70d39fe4
CW
49static const char *yesno(int v)
50{
51 return v ? "yes" : "no";
52}
53
497666d8
DL
54/* As the drm_debugfs_init() routines are called before dev->dev_private is
55 * allocated we need to hook into the minor for release. */
56static int
57drm_add_fake_info_node(struct drm_minor *minor,
58 struct dentry *ent,
59 const void *key)
60{
61 struct drm_info_node *node;
62
63 node = kmalloc(sizeof(*node), GFP_KERNEL);
64 if (node == NULL) {
65 debugfs_remove(ent);
66 return -ENOMEM;
67 }
68
69 node->minor = minor;
70 node->dent = ent;
71 node->info_ent = (void *) key;
72
73 mutex_lock(&minor->debugfs_lock);
74 list_add(&node->list, &minor->debugfs_list);
75 mutex_unlock(&minor->debugfs_lock);
76
77 return 0;
78}
79
70d39fe4
CW
80static int i915_capabilities(struct seq_file *m, void *data)
81{
9f25d007 82 struct drm_info_node *node = m->private;
70d39fe4
CW
83 struct drm_device *dev = node->minor->dev;
84 const struct intel_device_info *info = INTEL_INFO(dev);
85
86 seq_printf(m, "gen: %d\n", info->gen);
03d00ac5 87 seq_printf(m, "pch: %d\n", INTEL_PCH_TYPE(dev));
79fc46df
DL
88#define PRINT_FLAG(x) seq_printf(m, #x ": %s\n", yesno(info->x))
89#define SEP_SEMICOLON ;
90 DEV_INFO_FOR_EACH_FLAG(PRINT_FLAG, SEP_SEMICOLON);
91#undef PRINT_FLAG
92#undef SEP_SEMICOLON
70d39fe4
CW
93
94 return 0;
95}
2017263e 96
05394f39 97static const char *get_pin_flag(struct drm_i915_gem_object *obj)
a6172a80 98{
05394f39 99 if (obj->user_pin_count > 0)
a6172a80 100 return "P";
d7f46fc4 101 else if (i915_gem_obj_is_pinned(obj))
a6172a80
CW
102 return "p";
103 else
104 return " ";
105}
106
05394f39 107static const char *get_tiling_flag(struct drm_i915_gem_object *obj)
a6172a80 108{
0206e353
AJ
109 switch (obj->tiling_mode) {
110 default:
111 case I915_TILING_NONE: return " ";
112 case I915_TILING_X: return "X";
113 case I915_TILING_Y: return "Y";
114 }
a6172a80
CW
115}
116
1d693bcc
BW
117static inline const char *get_global_flag(struct drm_i915_gem_object *obj)
118{
119 return obj->has_global_gtt_mapping ? "g" : " ";
120}
121
37811fcc
CW
122static void
123describe_obj(struct seq_file *m, struct drm_i915_gem_object *obj)
124{
1d693bcc 125 struct i915_vma *vma;
d7f46fc4
BW
126 int pin_count = 0;
127
fb1ae911 128 seq_printf(m, "%pK: %s%s%s %8zdKiB %02x %02x %u %u %u%s%s%s",
37811fcc
CW
129 &obj->base,
130 get_pin_flag(obj),
131 get_tiling_flag(obj),
1d693bcc 132 get_global_flag(obj),
a05a5862 133 obj->base.size / 1024,
37811fcc
CW
134 obj->base.read_domains,
135 obj->base.write_domain,
0201f1ec
CW
136 obj->last_read_seqno,
137 obj->last_write_seqno,
caea7476 138 obj->last_fenced_seqno,
0a4cd7c8 139 i915_cache_level_str(to_i915(obj->base.dev), obj->cache_level),
37811fcc
CW
140 obj->dirty ? " dirty" : "",
141 obj->madv == I915_MADV_DONTNEED ? " purgeable" : "");
142 if (obj->base.name)
143 seq_printf(m, " (name: %d)", obj->base.name);
d7f46fc4
BW
144 list_for_each_entry(vma, &obj->vma_list, vma_link)
145 if (vma->pin_count > 0)
146 pin_count++;
147 seq_printf(m, " (pinned x %d)", pin_count);
cc98b413
CW
148 if (obj->pin_display)
149 seq_printf(m, " (display)");
37811fcc
CW
150 if (obj->fence_reg != I915_FENCE_REG_NONE)
151 seq_printf(m, " (fence: %d)", obj->fence_reg);
1d693bcc
BW
152 list_for_each_entry(vma, &obj->vma_list, vma_link) {
153 if (!i915_is_ggtt(vma->vm))
154 seq_puts(m, " (pp");
155 else
156 seq_puts(m, " (g");
157 seq_printf(m, "gtt offset: %08lx, size: %08lx)",
158 vma->node.start, vma->node.size);
159 }
c1ad11fc
CW
160 if (obj->stolen)
161 seq_printf(m, " (stolen: %08lx)", obj->stolen->start);
6299f992
CW
162 if (obj->pin_mappable || obj->fault_mappable) {
163 char s[3], *t = s;
164 if (obj->pin_mappable)
165 *t++ = 'p';
166 if (obj->fault_mappable)
167 *t++ = 'f';
168 *t = '\0';
169 seq_printf(m, " (%s mappable)", s);
170 }
69dc4987
CW
171 if (obj->ring != NULL)
172 seq_printf(m, " (%s)", obj->ring->name);
d5a81ef1
DV
173 if (obj->frontbuffer_bits)
174 seq_printf(m, " (frontbuffer: 0x%03x)", obj->frontbuffer_bits);
37811fcc
CW
175}
176
273497e5 177static void describe_ctx(struct seq_file *m, struct intel_context *ctx)
3ccfd19d 178{
ea0c76f8 179 seq_putc(m, ctx->legacy_hw_ctx.initialized ? 'I' : 'i');
3ccfd19d
BW
180 seq_putc(m, ctx->remap_slice ? 'R' : 'r');
181 seq_putc(m, ' ');
182}
183
433e12f7 184static int i915_gem_object_list_info(struct seq_file *m, void *data)
2017263e 185{
9f25d007 186 struct drm_info_node *node = m->private;
433e12f7
BG
187 uintptr_t list = (uintptr_t) node->info_ent->data;
188 struct list_head *head;
2017263e 189 struct drm_device *dev = node->minor->dev;
5cef07e1
BW
190 struct drm_i915_private *dev_priv = dev->dev_private;
191 struct i915_address_space *vm = &dev_priv->gtt.base;
ca191b13 192 struct i915_vma *vma;
8f2480fb
CW
193 size_t total_obj_size, total_gtt_size;
194 int count, ret;
de227ef0
CW
195
196 ret = mutex_lock_interruptible(&dev->struct_mutex);
197 if (ret)
198 return ret;
2017263e 199
ca191b13 200 /* FIXME: the user of this interface might want more than just GGTT */
433e12f7
BG
201 switch (list) {
202 case ACTIVE_LIST:
267f0c90 203 seq_puts(m, "Active:\n");
5cef07e1 204 head = &vm->active_list;
433e12f7
BG
205 break;
206 case INACTIVE_LIST:
267f0c90 207 seq_puts(m, "Inactive:\n");
5cef07e1 208 head = &vm->inactive_list;
433e12f7 209 break;
433e12f7 210 default:
de227ef0
CW
211 mutex_unlock(&dev->struct_mutex);
212 return -EINVAL;
2017263e 213 }
2017263e 214
8f2480fb 215 total_obj_size = total_gtt_size = count = 0;
ca191b13
BW
216 list_for_each_entry(vma, head, mm_list) {
217 seq_printf(m, " ");
218 describe_obj(m, vma->obj);
219 seq_printf(m, "\n");
220 total_obj_size += vma->obj->base.size;
221 total_gtt_size += vma->node.size;
8f2480fb 222 count++;
2017263e 223 }
de227ef0 224 mutex_unlock(&dev->struct_mutex);
5e118f41 225
8f2480fb
CW
226 seq_printf(m, "Total %d objects, %zu bytes, %zu GTT size\n",
227 count, total_obj_size, total_gtt_size);
2017263e
BG
228 return 0;
229}
230
6d2b8885
CW
231static int obj_rank_by_stolen(void *priv,
232 struct list_head *A, struct list_head *B)
233{
234 struct drm_i915_gem_object *a =
b25cb2f8 235 container_of(A, struct drm_i915_gem_object, obj_exec_link);
6d2b8885 236 struct drm_i915_gem_object *b =
b25cb2f8 237 container_of(B, struct drm_i915_gem_object, obj_exec_link);
6d2b8885
CW
238
239 return a->stolen->start - b->stolen->start;
240}
241
242static int i915_gem_stolen_list_info(struct seq_file *m, void *data)
243{
9f25d007 244 struct drm_info_node *node = m->private;
6d2b8885
CW
245 struct drm_device *dev = node->minor->dev;
246 struct drm_i915_private *dev_priv = dev->dev_private;
247 struct drm_i915_gem_object *obj;
248 size_t total_obj_size, total_gtt_size;
249 LIST_HEAD(stolen);
250 int count, ret;
251
252 ret = mutex_lock_interruptible(&dev->struct_mutex);
253 if (ret)
254 return ret;
255
256 total_obj_size = total_gtt_size = count = 0;
257 list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
258 if (obj->stolen == NULL)
259 continue;
260
b25cb2f8 261 list_add(&obj->obj_exec_link, &stolen);
6d2b8885
CW
262
263 total_obj_size += obj->base.size;
264 total_gtt_size += i915_gem_obj_ggtt_size(obj);
265 count++;
266 }
267 list_for_each_entry(obj, &dev_priv->mm.unbound_list, global_list) {
268 if (obj->stolen == NULL)
269 continue;
270
b25cb2f8 271 list_add(&obj->obj_exec_link, &stolen);
6d2b8885
CW
272
273 total_obj_size += obj->base.size;
274 count++;
275 }
276 list_sort(NULL, &stolen, obj_rank_by_stolen);
277 seq_puts(m, "Stolen:\n");
278 while (!list_empty(&stolen)) {
b25cb2f8 279 obj = list_first_entry(&stolen, typeof(*obj), obj_exec_link);
6d2b8885
CW
280 seq_puts(m, " ");
281 describe_obj(m, obj);
282 seq_putc(m, '\n');
b25cb2f8 283 list_del_init(&obj->obj_exec_link);
6d2b8885
CW
284 }
285 mutex_unlock(&dev->struct_mutex);
286
287 seq_printf(m, "Total %d objects, %zu bytes, %zu GTT size\n",
288 count, total_obj_size, total_gtt_size);
289 return 0;
290}
291
6299f992
CW
292#define count_objects(list, member) do { \
293 list_for_each_entry(obj, list, member) { \
f343c5f6 294 size += i915_gem_obj_ggtt_size(obj); \
6299f992
CW
295 ++count; \
296 if (obj->map_and_fenceable) { \
f343c5f6 297 mappable_size += i915_gem_obj_ggtt_size(obj); \
6299f992
CW
298 ++mappable_count; \
299 } \
300 } \
0206e353 301} while (0)
6299f992 302
2db8e9d6 303struct file_stats {
6313c204 304 struct drm_i915_file_private *file_priv;
2db8e9d6 305 int count;
c67a17e9
CW
306 size_t total, unbound;
307 size_t global, shared;
308 size_t active, inactive;
2db8e9d6
CW
309};
310
311static int per_file_stats(int id, void *ptr, void *data)
312{
313 struct drm_i915_gem_object *obj = ptr;
314 struct file_stats *stats = data;
6313c204 315 struct i915_vma *vma;
2db8e9d6
CW
316
317 stats->count++;
318 stats->total += obj->base.size;
319
c67a17e9
CW
320 if (obj->base.name || obj->base.dma_buf)
321 stats->shared += obj->base.size;
322
6313c204
CW
323 if (USES_FULL_PPGTT(obj->base.dev)) {
324 list_for_each_entry(vma, &obj->vma_list, vma_link) {
325 struct i915_hw_ppgtt *ppgtt;
326
327 if (!drm_mm_node_allocated(&vma->node))
328 continue;
329
330 if (i915_is_ggtt(vma->vm)) {
331 stats->global += obj->base.size;
332 continue;
333 }
334
335 ppgtt = container_of(vma->vm, struct i915_hw_ppgtt, base);
4d884705 336 if (ppgtt->file_priv != stats->file_priv)
6313c204
CW
337 continue;
338
339 if (obj->ring) /* XXX per-vma statistic */
340 stats->active += obj->base.size;
341 else
342 stats->inactive += obj->base.size;
343
344 return 0;
345 }
2db8e9d6 346 } else {
6313c204
CW
347 if (i915_gem_obj_ggtt_bound(obj)) {
348 stats->global += obj->base.size;
349 if (obj->ring)
350 stats->active += obj->base.size;
351 else
352 stats->inactive += obj->base.size;
353 return 0;
354 }
2db8e9d6
CW
355 }
356
6313c204
CW
357 if (!list_empty(&obj->global_list))
358 stats->unbound += obj->base.size;
359
2db8e9d6
CW
360 return 0;
361}
362
ca191b13
BW
363#define count_vmas(list, member) do { \
364 list_for_each_entry(vma, list, member) { \
365 size += i915_gem_obj_ggtt_size(vma->obj); \
366 ++count; \
367 if (vma->obj->map_and_fenceable) { \
368 mappable_size += i915_gem_obj_ggtt_size(vma->obj); \
369 ++mappable_count; \
370 } \
371 } \
372} while (0)
373
374static int i915_gem_object_info(struct seq_file *m, void* data)
73aa808f 375{
9f25d007 376 struct drm_info_node *node = m->private;
73aa808f
CW
377 struct drm_device *dev = node->minor->dev;
378 struct drm_i915_private *dev_priv = dev->dev_private;
b7abb714
CW
379 u32 count, mappable_count, purgeable_count;
380 size_t size, mappable_size, purgeable_size;
6299f992 381 struct drm_i915_gem_object *obj;
5cef07e1 382 struct i915_address_space *vm = &dev_priv->gtt.base;
2db8e9d6 383 struct drm_file *file;
ca191b13 384 struct i915_vma *vma;
73aa808f
CW
385 int ret;
386
387 ret = mutex_lock_interruptible(&dev->struct_mutex);
388 if (ret)
389 return ret;
390
6299f992
CW
391 seq_printf(m, "%u objects, %zu bytes\n",
392 dev_priv->mm.object_count,
393 dev_priv->mm.object_memory);
394
395 size = count = mappable_size = mappable_count = 0;
35c20a60 396 count_objects(&dev_priv->mm.bound_list, global_list);
6299f992
CW
397 seq_printf(m, "%u [%u] objects, %zu [%zu] bytes in gtt\n",
398 count, mappable_count, size, mappable_size);
399
400 size = count = mappable_size = mappable_count = 0;
ca191b13 401 count_vmas(&vm->active_list, mm_list);
6299f992
CW
402 seq_printf(m, " %u [%u] active objects, %zu [%zu] bytes\n",
403 count, mappable_count, size, mappable_size);
404
6299f992 405 size = count = mappable_size = mappable_count = 0;
ca191b13 406 count_vmas(&vm->inactive_list, mm_list);
6299f992
CW
407 seq_printf(m, " %u [%u] inactive objects, %zu [%zu] bytes\n",
408 count, mappable_count, size, mappable_size);
409
b7abb714 410 size = count = purgeable_size = purgeable_count = 0;
35c20a60 411 list_for_each_entry(obj, &dev_priv->mm.unbound_list, global_list) {
6c085a72 412 size += obj->base.size, ++count;
b7abb714
CW
413 if (obj->madv == I915_MADV_DONTNEED)
414 purgeable_size += obj->base.size, ++purgeable_count;
415 }
6c085a72
CW
416 seq_printf(m, "%u unbound objects, %zu bytes\n", count, size);
417
6299f992 418 size = count = mappable_size = mappable_count = 0;
35c20a60 419 list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
6299f992 420 if (obj->fault_mappable) {
f343c5f6 421 size += i915_gem_obj_ggtt_size(obj);
6299f992
CW
422 ++count;
423 }
424 if (obj->pin_mappable) {
f343c5f6 425 mappable_size += i915_gem_obj_ggtt_size(obj);
6299f992
CW
426 ++mappable_count;
427 }
b7abb714
CW
428 if (obj->madv == I915_MADV_DONTNEED) {
429 purgeable_size += obj->base.size;
430 ++purgeable_count;
431 }
6299f992 432 }
b7abb714
CW
433 seq_printf(m, "%u purgeable objects, %zu bytes\n",
434 purgeable_count, purgeable_size);
6299f992
CW
435 seq_printf(m, "%u pinned mappable objects, %zu bytes\n",
436 mappable_count, mappable_size);
437 seq_printf(m, "%u fault mappable objects, %zu bytes\n",
438 count, size);
439
93d18799 440 seq_printf(m, "%zu [%lu] gtt total\n",
853ba5d2
BW
441 dev_priv->gtt.base.total,
442 dev_priv->gtt.mappable_end - dev_priv->gtt.base.start);
73aa808f 443
267f0c90 444 seq_putc(m, '\n');
2db8e9d6
CW
445 list_for_each_entry_reverse(file, &dev->filelist, lhead) {
446 struct file_stats stats;
3ec2f427 447 struct task_struct *task;
2db8e9d6
CW
448
449 memset(&stats, 0, sizeof(stats));
6313c204 450 stats.file_priv = file->driver_priv;
5b5ffff0 451 spin_lock(&file->table_lock);
2db8e9d6 452 idr_for_each(&file->object_idr, per_file_stats, &stats);
5b5ffff0 453 spin_unlock(&file->table_lock);
3ec2f427
TH
454 /*
455 * Although we have a valid reference on file->pid, that does
456 * not guarantee that the task_struct who called get_pid() is
457 * still alive (e.g. get_pid(current) => fork() => exit()).
458 * Therefore, we need to protect this ->comm access using RCU.
459 */
460 rcu_read_lock();
461 task = pid_task(file->pid, PIDTYPE_PID);
c67a17e9 462 seq_printf(m, "%s: %u objects, %zu bytes (%zu active, %zu inactive, %zu global, %zu shared, %zu unbound)\n",
3ec2f427 463 task ? task->comm : "<unknown>",
2db8e9d6
CW
464 stats.count,
465 stats.total,
466 stats.active,
467 stats.inactive,
6313c204 468 stats.global,
c67a17e9 469 stats.shared,
2db8e9d6 470 stats.unbound);
3ec2f427 471 rcu_read_unlock();
2db8e9d6
CW
472 }
473
73aa808f
CW
474 mutex_unlock(&dev->struct_mutex);
475
476 return 0;
477}
478
aee56cff 479static int i915_gem_gtt_info(struct seq_file *m, void *data)
08c18323 480{
9f25d007 481 struct drm_info_node *node = m->private;
08c18323 482 struct drm_device *dev = node->minor->dev;
1b50247a 483 uintptr_t list = (uintptr_t) node->info_ent->data;
08c18323
CW
484 struct drm_i915_private *dev_priv = dev->dev_private;
485 struct drm_i915_gem_object *obj;
486 size_t total_obj_size, total_gtt_size;
487 int count, ret;
488
489 ret = mutex_lock_interruptible(&dev->struct_mutex);
490 if (ret)
491 return ret;
492
493 total_obj_size = total_gtt_size = count = 0;
35c20a60 494 list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
d7f46fc4 495 if (list == PINNED_LIST && !i915_gem_obj_is_pinned(obj))
1b50247a
CW
496 continue;
497
267f0c90 498 seq_puts(m, " ");
08c18323 499 describe_obj(m, obj);
267f0c90 500 seq_putc(m, '\n');
08c18323 501 total_obj_size += obj->base.size;
f343c5f6 502 total_gtt_size += i915_gem_obj_ggtt_size(obj);
08c18323
CW
503 count++;
504 }
505
506 mutex_unlock(&dev->struct_mutex);
507
508 seq_printf(m, "Total %d objects, %zu bytes, %zu GTT size\n",
509 count, total_obj_size, total_gtt_size);
510
511 return 0;
512}
513
4e5359cd
SF
514static int i915_gem_pageflip_info(struct seq_file *m, void *data)
515{
9f25d007 516 struct drm_info_node *node = m->private;
4e5359cd
SF
517 struct drm_device *dev = node->minor->dev;
518 unsigned long flags;
519 struct intel_crtc *crtc;
8a270ebf
DV
520 int ret;
521
522 ret = mutex_lock_interruptible(&dev->struct_mutex);
523 if (ret)
524 return ret;
4e5359cd 525
d3fcc808 526 for_each_intel_crtc(dev, crtc) {
9db4a9c7
JB
527 const char pipe = pipe_name(crtc->pipe);
528 const char plane = plane_name(crtc->plane);
4e5359cd
SF
529 struct intel_unpin_work *work;
530
531 spin_lock_irqsave(&dev->event_lock, flags);
532 work = crtc->unpin_work;
533 if (work == NULL) {
9db4a9c7 534 seq_printf(m, "No flip due on pipe %c (plane %c)\n",
4e5359cd
SF
535 pipe, plane);
536 } else {
e7d841ca 537 if (atomic_read(&work->pending) < INTEL_FLIP_COMPLETE) {
9db4a9c7 538 seq_printf(m, "Flip queued on pipe %c (plane %c)\n",
4e5359cd
SF
539 pipe, plane);
540 } else {
9db4a9c7 541 seq_printf(m, "Flip pending (waiting for vsync) on pipe %c (plane %c)\n",
4e5359cd
SF
542 pipe, plane);
543 }
544 if (work->enable_stall_check)
267f0c90 545 seq_puts(m, "Stall check enabled, ");
4e5359cd 546 else
267f0c90 547 seq_puts(m, "Stall check waiting for page flip ioctl, ");
e7d841ca 548 seq_printf(m, "%d prepares\n", atomic_read(&work->pending));
4e5359cd
SF
549
550 if (work->old_fb_obj) {
05394f39
CW
551 struct drm_i915_gem_object *obj = work->old_fb_obj;
552 if (obj)
f343c5f6
BW
553 seq_printf(m, "Old framebuffer gtt_offset 0x%08lx\n",
554 i915_gem_obj_ggtt_offset(obj));
4e5359cd
SF
555 }
556 if (work->pending_flip_obj) {
05394f39
CW
557 struct drm_i915_gem_object *obj = work->pending_flip_obj;
558 if (obj)
f343c5f6
BW
559 seq_printf(m, "New framebuffer gtt_offset 0x%08lx\n",
560 i915_gem_obj_ggtt_offset(obj));
4e5359cd
SF
561 }
562 }
563 spin_unlock_irqrestore(&dev->event_lock, flags);
564 }
565
8a270ebf
DV
566 mutex_unlock(&dev->struct_mutex);
567
4e5359cd
SF
568 return 0;
569}
570
2017263e
BG
571static int i915_gem_request_info(struct seq_file *m, void *data)
572{
9f25d007 573 struct drm_info_node *node = m->private;
2017263e 574 struct drm_device *dev = node->minor->dev;
e277a1f8 575 struct drm_i915_private *dev_priv = dev->dev_private;
a4872ba6 576 struct intel_engine_cs *ring;
2017263e 577 struct drm_i915_gem_request *gem_request;
a2c7f6fd 578 int ret, count, i;
de227ef0
CW
579
580 ret = mutex_lock_interruptible(&dev->struct_mutex);
581 if (ret)
582 return ret;
2017263e 583
c2c347a9 584 count = 0;
a2c7f6fd
CW
585 for_each_ring(ring, dev_priv, i) {
586 if (list_empty(&ring->request_list))
587 continue;
588
589 seq_printf(m, "%s requests:\n", ring->name);
c2c347a9 590 list_for_each_entry(gem_request,
a2c7f6fd 591 &ring->request_list,
c2c347a9
CW
592 list) {
593 seq_printf(m, " %d @ %d\n",
594 gem_request->seqno,
595 (int) (jiffies - gem_request->emitted_jiffies));
596 }
597 count++;
2017263e 598 }
de227ef0
CW
599 mutex_unlock(&dev->struct_mutex);
600
c2c347a9 601 if (count == 0)
267f0c90 602 seq_puts(m, "No requests\n");
c2c347a9 603
2017263e
BG
604 return 0;
605}
606
b2223497 607static void i915_ring_seqno_info(struct seq_file *m,
a4872ba6 608 struct intel_engine_cs *ring)
b2223497
CW
609{
610 if (ring->get_seqno) {
43a7b924 611 seq_printf(m, "Current sequence (%s): %u\n",
b2eadbc8 612 ring->name, ring->get_seqno(ring, false));
b2223497
CW
613 }
614}
615
2017263e
BG
616static int i915_gem_seqno_info(struct seq_file *m, void *data)
617{
9f25d007 618 struct drm_info_node *node = m->private;
2017263e 619 struct drm_device *dev = node->minor->dev;
e277a1f8 620 struct drm_i915_private *dev_priv = dev->dev_private;
a4872ba6 621 struct intel_engine_cs *ring;
1ec14ad3 622 int ret, i;
de227ef0
CW
623
624 ret = mutex_lock_interruptible(&dev->struct_mutex);
625 if (ret)
626 return ret;
c8c8fb33 627 intel_runtime_pm_get(dev_priv);
2017263e 628
a2c7f6fd
CW
629 for_each_ring(ring, dev_priv, i)
630 i915_ring_seqno_info(m, ring);
de227ef0 631
c8c8fb33 632 intel_runtime_pm_put(dev_priv);
de227ef0
CW
633 mutex_unlock(&dev->struct_mutex);
634
2017263e
BG
635 return 0;
636}
637
638
639static int i915_interrupt_info(struct seq_file *m, void *data)
640{
9f25d007 641 struct drm_info_node *node = m->private;
2017263e 642 struct drm_device *dev = node->minor->dev;
e277a1f8 643 struct drm_i915_private *dev_priv = dev->dev_private;
a4872ba6 644 struct intel_engine_cs *ring;
9db4a9c7 645 int ret, i, pipe;
de227ef0
CW
646
647 ret = mutex_lock_interruptible(&dev->struct_mutex);
648 if (ret)
649 return ret;
c8c8fb33 650 intel_runtime_pm_get(dev_priv);
2017263e 651
74e1ca8c
VS
652 if (IS_CHERRYVIEW(dev)) {
653 int i;
654 seq_printf(m, "Master Interrupt Control:\t%08x\n",
655 I915_READ(GEN8_MASTER_IRQ));
656
657 seq_printf(m, "Display IER:\t%08x\n",
658 I915_READ(VLV_IER));
659 seq_printf(m, "Display IIR:\t%08x\n",
660 I915_READ(VLV_IIR));
661 seq_printf(m, "Display IIR_RW:\t%08x\n",
662 I915_READ(VLV_IIR_RW));
663 seq_printf(m, "Display IMR:\t%08x\n",
664 I915_READ(VLV_IMR));
055e393f 665 for_each_pipe(dev_priv, pipe)
74e1ca8c
VS
666 seq_printf(m, "Pipe %c stat:\t%08x\n",
667 pipe_name(pipe),
668 I915_READ(PIPESTAT(pipe)));
669
670 seq_printf(m, "Port hotplug:\t%08x\n",
671 I915_READ(PORT_HOTPLUG_EN));
672 seq_printf(m, "DPFLIPSTAT:\t%08x\n",
673 I915_READ(VLV_DPFLIPSTAT));
674 seq_printf(m, "DPINVGTT:\t%08x\n",
675 I915_READ(DPINVGTT));
676
677 for (i = 0; i < 4; i++) {
678 seq_printf(m, "GT Interrupt IMR %d:\t%08x\n",
679 i, I915_READ(GEN8_GT_IMR(i)));
680 seq_printf(m, "GT Interrupt IIR %d:\t%08x\n",
681 i, I915_READ(GEN8_GT_IIR(i)));
682 seq_printf(m, "GT Interrupt IER %d:\t%08x\n",
683 i, I915_READ(GEN8_GT_IER(i)));
684 }
685
686 seq_printf(m, "PCU interrupt mask:\t%08x\n",
687 I915_READ(GEN8_PCU_IMR));
688 seq_printf(m, "PCU interrupt identity:\t%08x\n",
689 I915_READ(GEN8_PCU_IIR));
690 seq_printf(m, "PCU interrupt enable:\t%08x\n",
691 I915_READ(GEN8_PCU_IER));
692 } else if (INTEL_INFO(dev)->gen >= 8) {
a123f157
BW
693 seq_printf(m, "Master Interrupt Control:\t%08x\n",
694 I915_READ(GEN8_MASTER_IRQ));
695
696 for (i = 0; i < 4; i++) {
697 seq_printf(m, "GT Interrupt IMR %d:\t%08x\n",
698 i, I915_READ(GEN8_GT_IMR(i)));
699 seq_printf(m, "GT Interrupt IIR %d:\t%08x\n",
700 i, I915_READ(GEN8_GT_IIR(i)));
701 seq_printf(m, "GT Interrupt IER %d:\t%08x\n",
702 i, I915_READ(GEN8_GT_IER(i)));
703 }
704
055e393f 705 for_each_pipe(dev_priv, pipe) {
22c59960
PZ
706 if (!intel_display_power_enabled(dev_priv,
707 POWER_DOMAIN_PIPE(pipe))) {
708 seq_printf(m, "Pipe %c power disabled\n",
709 pipe_name(pipe));
710 continue;
711 }
a123f157 712 seq_printf(m, "Pipe %c IMR:\t%08x\n",
07d27e20
DL
713 pipe_name(pipe),
714 I915_READ(GEN8_DE_PIPE_IMR(pipe)));
a123f157 715 seq_printf(m, "Pipe %c IIR:\t%08x\n",
07d27e20
DL
716 pipe_name(pipe),
717 I915_READ(GEN8_DE_PIPE_IIR(pipe)));
a123f157 718 seq_printf(m, "Pipe %c IER:\t%08x\n",
07d27e20
DL
719 pipe_name(pipe),
720 I915_READ(GEN8_DE_PIPE_IER(pipe)));
a123f157
BW
721 }
722
723 seq_printf(m, "Display Engine port interrupt mask:\t%08x\n",
724 I915_READ(GEN8_DE_PORT_IMR));
725 seq_printf(m, "Display Engine port interrupt identity:\t%08x\n",
726 I915_READ(GEN8_DE_PORT_IIR));
727 seq_printf(m, "Display Engine port interrupt enable:\t%08x\n",
728 I915_READ(GEN8_DE_PORT_IER));
729
730 seq_printf(m, "Display Engine misc interrupt mask:\t%08x\n",
731 I915_READ(GEN8_DE_MISC_IMR));
732 seq_printf(m, "Display Engine misc interrupt identity:\t%08x\n",
733 I915_READ(GEN8_DE_MISC_IIR));
734 seq_printf(m, "Display Engine misc interrupt enable:\t%08x\n",
735 I915_READ(GEN8_DE_MISC_IER));
736
737 seq_printf(m, "PCU interrupt mask:\t%08x\n",
738 I915_READ(GEN8_PCU_IMR));
739 seq_printf(m, "PCU interrupt identity:\t%08x\n",
740 I915_READ(GEN8_PCU_IIR));
741 seq_printf(m, "PCU interrupt enable:\t%08x\n",
742 I915_READ(GEN8_PCU_IER));
743 } else if (IS_VALLEYVIEW(dev)) {
7e231dbe
JB
744 seq_printf(m, "Display IER:\t%08x\n",
745 I915_READ(VLV_IER));
746 seq_printf(m, "Display IIR:\t%08x\n",
747 I915_READ(VLV_IIR));
748 seq_printf(m, "Display IIR_RW:\t%08x\n",
749 I915_READ(VLV_IIR_RW));
750 seq_printf(m, "Display IMR:\t%08x\n",
751 I915_READ(VLV_IMR));
055e393f 752 for_each_pipe(dev_priv, pipe)
7e231dbe
JB
753 seq_printf(m, "Pipe %c stat:\t%08x\n",
754 pipe_name(pipe),
755 I915_READ(PIPESTAT(pipe)));
756
757 seq_printf(m, "Master IER:\t%08x\n",
758 I915_READ(VLV_MASTER_IER));
759
760 seq_printf(m, "Render IER:\t%08x\n",
761 I915_READ(GTIER));
762 seq_printf(m, "Render IIR:\t%08x\n",
763 I915_READ(GTIIR));
764 seq_printf(m, "Render IMR:\t%08x\n",
765 I915_READ(GTIMR));
766
767 seq_printf(m, "PM IER:\t\t%08x\n",
768 I915_READ(GEN6_PMIER));
769 seq_printf(m, "PM IIR:\t\t%08x\n",
770 I915_READ(GEN6_PMIIR));
771 seq_printf(m, "PM IMR:\t\t%08x\n",
772 I915_READ(GEN6_PMIMR));
773
774 seq_printf(m, "Port hotplug:\t%08x\n",
775 I915_READ(PORT_HOTPLUG_EN));
776 seq_printf(m, "DPFLIPSTAT:\t%08x\n",
777 I915_READ(VLV_DPFLIPSTAT));
778 seq_printf(m, "DPINVGTT:\t%08x\n",
779 I915_READ(DPINVGTT));
780
781 } else if (!HAS_PCH_SPLIT(dev)) {
5f6a1695
ZW
782 seq_printf(m, "Interrupt enable: %08x\n",
783 I915_READ(IER));
784 seq_printf(m, "Interrupt identity: %08x\n",
785 I915_READ(IIR));
786 seq_printf(m, "Interrupt mask: %08x\n",
787 I915_READ(IMR));
055e393f 788 for_each_pipe(dev_priv, pipe)
9db4a9c7
JB
789 seq_printf(m, "Pipe %c stat: %08x\n",
790 pipe_name(pipe),
791 I915_READ(PIPESTAT(pipe)));
5f6a1695
ZW
792 } else {
793 seq_printf(m, "North Display Interrupt enable: %08x\n",
794 I915_READ(DEIER));
795 seq_printf(m, "North Display Interrupt identity: %08x\n",
796 I915_READ(DEIIR));
797 seq_printf(m, "North Display Interrupt mask: %08x\n",
798 I915_READ(DEIMR));
799 seq_printf(m, "South Display Interrupt enable: %08x\n",
800 I915_READ(SDEIER));
801 seq_printf(m, "South Display Interrupt identity: %08x\n",
802 I915_READ(SDEIIR));
803 seq_printf(m, "South Display Interrupt mask: %08x\n",
804 I915_READ(SDEIMR));
805 seq_printf(m, "Graphics Interrupt enable: %08x\n",
806 I915_READ(GTIER));
807 seq_printf(m, "Graphics Interrupt identity: %08x\n",
808 I915_READ(GTIIR));
809 seq_printf(m, "Graphics Interrupt mask: %08x\n",
810 I915_READ(GTIMR));
811 }
a2c7f6fd 812 for_each_ring(ring, dev_priv, i) {
a123f157 813 if (INTEL_INFO(dev)->gen >= 6) {
a2c7f6fd
CW
814 seq_printf(m,
815 "Graphics Interrupt mask (%s): %08x\n",
816 ring->name, I915_READ_IMR(ring));
9862e600 817 }
a2c7f6fd 818 i915_ring_seqno_info(m, ring);
9862e600 819 }
c8c8fb33 820 intel_runtime_pm_put(dev_priv);
de227ef0
CW
821 mutex_unlock(&dev->struct_mutex);
822
2017263e
BG
823 return 0;
824}
825
a6172a80
CW
826static int i915_gem_fence_regs_info(struct seq_file *m, void *data)
827{
9f25d007 828 struct drm_info_node *node = m->private;
a6172a80 829 struct drm_device *dev = node->minor->dev;
e277a1f8 830 struct drm_i915_private *dev_priv = dev->dev_private;
de227ef0
CW
831 int i, ret;
832
833 ret = mutex_lock_interruptible(&dev->struct_mutex);
834 if (ret)
835 return ret;
a6172a80
CW
836
837 seq_printf(m, "Reserved fences = %d\n", dev_priv->fence_reg_start);
838 seq_printf(m, "Total fences = %d\n", dev_priv->num_fence_regs);
839 for (i = 0; i < dev_priv->num_fence_regs; i++) {
05394f39 840 struct drm_i915_gem_object *obj = dev_priv->fence_regs[i].obj;
a6172a80 841
6c085a72
CW
842 seq_printf(m, "Fence %d, pin count = %d, object = ",
843 i, dev_priv->fence_regs[i].pin_count);
c2c347a9 844 if (obj == NULL)
267f0c90 845 seq_puts(m, "unused");
c2c347a9 846 else
05394f39 847 describe_obj(m, obj);
267f0c90 848 seq_putc(m, '\n');
a6172a80
CW
849 }
850
05394f39 851 mutex_unlock(&dev->struct_mutex);
a6172a80
CW
852 return 0;
853}
854
2017263e
BG
855static int i915_hws_info(struct seq_file *m, void *data)
856{
9f25d007 857 struct drm_info_node *node = m->private;
2017263e 858 struct drm_device *dev = node->minor->dev;
e277a1f8 859 struct drm_i915_private *dev_priv = dev->dev_private;
a4872ba6 860 struct intel_engine_cs *ring;
1a240d4d 861 const u32 *hws;
4066c0ae
CW
862 int i;
863
1ec14ad3 864 ring = &dev_priv->ring[(uintptr_t)node->info_ent->data];
1a240d4d 865 hws = ring->status_page.page_addr;
2017263e
BG
866 if (hws == NULL)
867 return 0;
868
869 for (i = 0; i < 4096 / sizeof(u32) / 4; i += 4) {
870 seq_printf(m, "0x%08x: 0x%08x 0x%08x 0x%08x 0x%08x\n",
871 i * 4,
872 hws[i], hws[i + 1], hws[i + 2], hws[i + 3]);
873 }
874 return 0;
875}
876
d5442303
DV
877static ssize_t
878i915_error_state_write(struct file *filp,
879 const char __user *ubuf,
880 size_t cnt,
881 loff_t *ppos)
882{
edc3d884 883 struct i915_error_state_file_priv *error_priv = filp->private_data;
d5442303 884 struct drm_device *dev = error_priv->dev;
22bcfc6a 885 int ret;
d5442303
DV
886
887 DRM_DEBUG_DRIVER("Resetting error state\n");
888
22bcfc6a
DV
889 ret = mutex_lock_interruptible(&dev->struct_mutex);
890 if (ret)
891 return ret;
892
d5442303
DV
893 i915_destroy_error_state(dev);
894 mutex_unlock(&dev->struct_mutex);
895
896 return cnt;
897}
898
899static int i915_error_state_open(struct inode *inode, struct file *file)
900{
901 struct drm_device *dev = inode->i_private;
d5442303 902 struct i915_error_state_file_priv *error_priv;
d5442303
DV
903
904 error_priv = kzalloc(sizeof(*error_priv), GFP_KERNEL);
905 if (!error_priv)
906 return -ENOMEM;
907
908 error_priv->dev = dev;
909
95d5bfb3 910 i915_error_state_get(dev, error_priv);
d5442303 911
edc3d884
MK
912 file->private_data = error_priv;
913
914 return 0;
d5442303
DV
915}
916
917static int i915_error_state_release(struct inode *inode, struct file *file)
918{
edc3d884 919 struct i915_error_state_file_priv *error_priv = file->private_data;
d5442303 920
95d5bfb3 921 i915_error_state_put(error_priv);
d5442303
DV
922 kfree(error_priv);
923
edc3d884
MK
924 return 0;
925}
926
4dc955f7
MK
927static ssize_t i915_error_state_read(struct file *file, char __user *userbuf,
928 size_t count, loff_t *pos)
929{
930 struct i915_error_state_file_priv *error_priv = file->private_data;
931 struct drm_i915_error_state_buf error_str;
932 loff_t tmp_pos = 0;
933 ssize_t ret_count = 0;
934 int ret;
935
0a4cd7c8 936 ret = i915_error_state_buf_init(&error_str, to_i915(error_priv->dev), count, *pos);
4dc955f7
MK
937 if (ret)
938 return ret;
edc3d884 939
fc16b48b 940 ret = i915_error_state_to_str(&error_str, error_priv);
edc3d884
MK
941 if (ret)
942 goto out;
943
edc3d884
MK
944 ret_count = simple_read_from_buffer(userbuf, count, &tmp_pos,
945 error_str.buf,
946 error_str.bytes);
947
948 if (ret_count < 0)
949 ret = ret_count;
950 else
951 *pos = error_str.start + ret_count;
952out:
4dc955f7 953 i915_error_state_buf_release(&error_str);
edc3d884 954 return ret ?: ret_count;
d5442303
DV
955}
956
957static const struct file_operations i915_error_state_fops = {
958 .owner = THIS_MODULE,
959 .open = i915_error_state_open,
edc3d884 960 .read = i915_error_state_read,
d5442303
DV
961 .write = i915_error_state_write,
962 .llseek = default_llseek,
963 .release = i915_error_state_release,
964};
965
647416f9
KC
966static int
967i915_next_seqno_get(void *data, u64 *val)
40633219 968{
647416f9 969 struct drm_device *dev = data;
e277a1f8 970 struct drm_i915_private *dev_priv = dev->dev_private;
40633219
MK
971 int ret;
972
973 ret = mutex_lock_interruptible(&dev->struct_mutex);
974 if (ret)
975 return ret;
976
647416f9 977 *val = dev_priv->next_seqno;
40633219
MK
978 mutex_unlock(&dev->struct_mutex);
979
647416f9 980 return 0;
40633219
MK
981}
982
647416f9
KC
983static int
984i915_next_seqno_set(void *data, u64 val)
985{
986 struct drm_device *dev = data;
40633219
MK
987 int ret;
988
40633219
MK
989 ret = mutex_lock_interruptible(&dev->struct_mutex);
990 if (ret)
991 return ret;
992
e94fbaa8 993 ret = i915_gem_set_seqno(dev, val);
40633219
MK
994 mutex_unlock(&dev->struct_mutex);
995
647416f9 996 return ret;
40633219
MK
997}
998
647416f9
KC
999DEFINE_SIMPLE_ATTRIBUTE(i915_next_seqno_fops,
1000 i915_next_seqno_get, i915_next_seqno_set,
3a3b4f98 1001 "0x%llx\n");
40633219 1002
adb4bd12 1003static int i915_frequency_info(struct seq_file *m, void *unused)
f97108d1 1004{
9f25d007 1005 struct drm_info_node *node = m->private;
f97108d1 1006 struct drm_device *dev = node->minor->dev;
e277a1f8 1007 struct drm_i915_private *dev_priv = dev->dev_private;
c8c8fb33
PZ
1008 int ret = 0;
1009
1010 intel_runtime_pm_get(dev_priv);
3b8d8d91 1011
5c9669ce
TR
1012 flush_delayed_work(&dev_priv->rps.delayed_resume_work);
1013
3b8d8d91
JB
1014 if (IS_GEN5(dev)) {
1015 u16 rgvswctl = I915_READ16(MEMSWCTL);
1016 u16 rgvstat = I915_READ16(MEMSTAT_ILK);
1017
1018 seq_printf(m, "Requested P-state: %d\n", (rgvswctl >> 8) & 0xf);
1019 seq_printf(m, "Requested VID: %d\n", rgvswctl & 0x3f);
1020 seq_printf(m, "Current VID: %d\n", (rgvstat & MEMSTAT_VID_MASK) >>
1021 MEMSTAT_VID_SHIFT);
1022 seq_printf(m, "Current P-state: %d\n",
1023 (rgvstat & MEMSTAT_PSTATE_MASK) >> MEMSTAT_PSTATE_SHIFT);
daa3afb2
TR
1024 } else if (IS_GEN6(dev) || (IS_GEN7(dev) && !IS_VALLEYVIEW(dev)) ||
1025 IS_BROADWELL(dev)) {
3b8d8d91
JB
1026 u32 gt_perf_status = I915_READ(GEN6_GT_PERF_STATUS);
1027 u32 rp_state_limits = I915_READ(GEN6_RP_STATE_LIMITS);
1028 u32 rp_state_cap = I915_READ(GEN6_RP_STATE_CAP);
0d8f9491 1029 u32 rpmodectl, rpinclimit, rpdeclimit;
8e8c06cd 1030 u32 rpstat, cagf, reqf;
ccab5c82
JB
1031 u32 rpupei, rpcurup, rpprevup;
1032 u32 rpdownei, rpcurdown, rpprevdown;
9dd3c605 1033 u32 pm_ier, pm_imr, pm_isr, pm_iir, pm_mask;
3b8d8d91
JB
1034 int max_freq;
1035
1036 /* RPSTAT1 is in the GT power well */
d1ebd816
BW
1037 ret = mutex_lock_interruptible(&dev->struct_mutex);
1038 if (ret)
c8c8fb33 1039 goto out;
d1ebd816 1040
c8d9a590 1041 gen6_gt_force_wake_get(dev_priv, FORCEWAKE_ALL);
3b8d8d91 1042
8e8c06cd
CW
1043 reqf = I915_READ(GEN6_RPNSWREQ);
1044 reqf &= ~GEN6_TURBO_DISABLE;
daa3afb2 1045 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
8e8c06cd
CW
1046 reqf >>= 24;
1047 else
1048 reqf >>= 25;
1049 reqf *= GT_FREQUENCY_MULTIPLIER;
1050
0d8f9491
CW
1051 rpmodectl = I915_READ(GEN6_RP_CONTROL);
1052 rpinclimit = I915_READ(GEN6_RP_UP_THRESHOLD);
1053 rpdeclimit = I915_READ(GEN6_RP_DOWN_THRESHOLD);
1054
ccab5c82
JB
1055 rpstat = I915_READ(GEN6_RPSTAT1);
1056 rpupei = I915_READ(GEN6_RP_CUR_UP_EI);
1057 rpcurup = I915_READ(GEN6_RP_CUR_UP);
1058 rpprevup = I915_READ(GEN6_RP_PREV_UP);
1059 rpdownei = I915_READ(GEN6_RP_CUR_DOWN_EI);
1060 rpcurdown = I915_READ(GEN6_RP_CUR_DOWN);
1061 rpprevdown = I915_READ(GEN6_RP_PREV_DOWN);
daa3afb2 1062 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
f82855d3
BW
1063 cagf = (rpstat & HSW_CAGF_MASK) >> HSW_CAGF_SHIFT;
1064 else
1065 cagf = (rpstat & GEN6_CAGF_MASK) >> GEN6_CAGF_SHIFT;
1066 cagf *= GT_FREQUENCY_MULTIPLIER;
ccab5c82 1067
c8d9a590 1068 gen6_gt_force_wake_put(dev_priv, FORCEWAKE_ALL);
d1ebd816
BW
1069 mutex_unlock(&dev->struct_mutex);
1070
9dd3c605
PZ
1071 if (IS_GEN6(dev) || IS_GEN7(dev)) {
1072 pm_ier = I915_READ(GEN6_PMIER);
1073 pm_imr = I915_READ(GEN6_PMIMR);
1074 pm_isr = I915_READ(GEN6_PMISR);
1075 pm_iir = I915_READ(GEN6_PMIIR);
1076 pm_mask = I915_READ(GEN6_PMINTRMSK);
1077 } else {
1078 pm_ier = I915_READ(GEN8_GT_IER(2));
1079 pm_imr = I915_READ(GEN8_GT_IMR(2));
1080 pm_isr = I915_READ(GEN8_GT_ISR(2));
1081 pm_iir = I915_READ(GEN8_GT_IIR(2));
1082 pm_mask = I915_READ(GEN6_PMINTRMSK);
1083 }
0d8f9491 1084 seq_printf(m, "PM IER=0x%08x IMR=0x%08x ISR=0x%08x IIR=0x%08x, MASK=0x%08x\n",
9dd3c605 1085 pm_ier, pm_imr, pm_isr, pm_iir, pm_mask);
3b8d8d91 1086 seq_printf(m, "GT_PERF_STATUS: 0x%08x\n", gt_perf_status);
3b8d8d91
JB
1087 seq_printf(m, "Render p-state ratio: %d\n",
1088 (gt_perf_status & 0xff00) >> 8);
1089 seq_printf(m, "Render p-state VID: %d\n",
1090 gt_perf_status & 0xff);
1091 seq_printf(m, "Render p-state limit: %d\n",
1092 rp_state_limits & 0xff);
0d8f9491
CW
1093 seq_printf(m, "RPSTAT1: 0x%08x\n", rpstat);
1094 seq_printf(m, "RPMODECTL: 0x%08x\n", rpmodectl);
1095 seq_printf(m, "RPINCLIMIT: 0x%08x\n", rpinclimit);
1096 seq_printf(m, "RPDECLIMIT: 0x%08x\n", rpdeclimit);
8e8c06cd 1097 seq_printf(m, "RPNSWREQ: %dMHz\n", reqf);
f82855d3 1098 seq_printf(m, "CAGF: %dMHz\n", cagf);
ccab5c82
JB
1099 seq_printf(m, "RP CUR UP EI: %dus\n", rpupei &
1100 GEN6_CURICONT_MASK);
1101 seq_printf(m, "RP CUR UP: %dus\n", rpcurup &
1102 GEN6_CURBSYTAVG_MASK);
1103 seq_printf(m, "RP PREV UP: %dus\n", rpprevup &
1104 GEN6_CURBSYTAVG_MASK);
1105 seq_printf(m, "RP CUR DOWN EI: %dus\n", rpdownei &
1106 GEN6_CURIAVG_MASK);
1107 seq_printf(m, "RP CUR DOWN: %dus\n", rpcurdown &
1108 GEN6_CURBSYTAVG_MASK);
1109 seq_printf(m, "RP PREV DOWN: %dus\n", rpprevdown &
1110 GEN6_CURBSYTAVG_MASK);
3b8d8d91
JB
1111
1112 max_freq = (rp_state_cap & 0xff0000) >> 16;
1113 seq_printf(m, "Lowest (RPN) frequency: %dMHz\n",
c8735b0c 1114 max_freq * GT_FREQUENCY_MULTIPLIER);
3b8d8d91
JB
1115
1116 max_freq = (rp_state_cap & 0xff00) >> 8;
1117 seq_printf(m, "Nominal (RP1) frequency: %dMHz\n",
c8735b0c 1118 max_freq * GT_FREQUENCY_MULTIPLIER);
3b8d8d91
JB
1119
1120 max_freq = rp_state_cap & 0xff;
1121 seq_printf(m, "Max non-overclocked (RP0) frequency: %dMHz\n",
c8735b0c 1122 max_freq * GT_FREQUENCY_MULTIPLIER);
31c77388
BW
1123
1124 seq_printf(m, "Max overclocked frequency: %dMHz\n",
b39fb297 1125 dev_priv->rps.max_freq * GT_FREQUENCY_MULTIPLIER);
0a073b84 1126 } else if (IS_VALLEYVIEW(dev)) {
03af2045 1127 u32 freq_sts;
0a073b84 1128
259bd5d4 1129 mutex_lock(&dev_priv->rps.hw_lock);
64936258 1130 freq_sts = vlv_punit_read(dev_priv, PUNIT_REG_GPU_FREQ_STS);
0a073b84
JB
1131 seq_printf(m, "PUNIT_REG_GPU_FREQ_STS: 0x%08x\n", freq_sts);
1132 seq_printf(m, "DDR freq: %d MHz\n", dev_priv->mem_freq);
1133
0a073b84 1134 seq_printf(m, "max GPU freq: %d MHz\n",
b2435c94 1135 vlv_gpu_freq(dev_priv, dev_priv->rps.max_freq));
0a073b84 1136
0a073b84 1137 seq_printf(m, "min GPU freq: %d MHz\n",
b2435c94 1138 vlv_gpu_freq(dev_priv, dev_priv->rps.min_freq));
03af2045
VS
1139
1140 seq_printf(m, "efficient (RPe) frequency: %d MHz\n",
b2435c94 1141 vlv_gpu_freq(dev_priv, dev_priv->rps.efficient_freq));
0a073b84
JB
1142
1143 seq_printf(m, "current GPU freq: %d MHz\n",
2ec3815f 1144 vlv_gpu_freq(dev_priv, (freq_sts >> 8) & 0xff));
259bd5d4 1145 mutex_unlock(&dev_priv->rps.hw_lock);
3b8d8d91 1146 } else {
267f0c90 1147 seq_puts(m, "no P-state info available\n");
3b8d8d91 1148 }
f97108d1 1149
c8c8fb33
PZ
1150out:
1151 intel_runtime_pm_put(dev_priv);
1152 return ret;
f97108d1
JB
1153}
1154
4d85529d 1155static int ironlake_drpc_info(struct seq_file *m)
f97108d1 1156{
9f25d007 1157 struct drm_info_node *node = m->private;
f97108d1 1158 struct drm_device *dev = node->minor->dev;
e277a1f8 1159 struct drm_i915_private *dev_priv = dev->dev_private;
616fdb5a
BW
1160 u32 rgvmodectl, rstdbyctl;
1161 u16 crstandvid;
1162 int ret;
1163
1164 ret = mutex_lock_interruptible(&dev->struct_mutex);
1165 if (ret)
1166 return ret;
c8c8fb33 1167 intel_runtime_pm_get(dev_priv);
616fdb5a
BW
1168
1169 rgvmodectl = I915_READ(MEMMODECTL);
1170 rstdbyctl = I915_READ(RSTDBYCTL);
1171 crstandvid = I915_READ16(CRSTANDVID);
1172
c8c8fb33 1173 intel_runtime_pm_put(dev_priv);
616fdb5a 1174 mutex_unlock(&dev->struct_mutex);
f97108d1
JB
1175
1176 seq_printf(m, "HD boost: %s\n", (rgvmodectl & MEMMODE_BOOST_EN) ?
1177 "yes" : "no");
1178 seq_printf(m, "Boost freq: %d\n",
1179 (rgvmodectl & MEMMODE_BOOST_FREQ_MASK) >>
1180 MEMMODE_BOOST_FREQ_SHIFT);
1181 seq_printf(m, "HW control enabled: %s\n",
1182 rgvmodectl & MEMMODE_HWIDLE_EN ? "yes" : "no");
1183 seq_printf(m, "SW control enabled: %s\n",
1184 rgvmodectl & MEMMODE_SWMODE_EN ? "yes" : "no");
1185 seq_printf(m, "Gated voltage change: %s\n",
1186 rgvmodectl & MEMMODE_RCLK_GATE ? "yes" : "no");
1187 seq_printf(m, "Starting frequency: P%d\n",
1188 (rgvmodectl & MEMMODE_FSTART_MASK) >> MEMMODE_FSTART_SHIFT);
7648fa99 1189 seq_printf(m, "Max P-state: P%d\n",
f97108d1 1190 (rgvmodectl & MEMMODE_FMAX_MASK) >> MEMMODE_FMAX_SHIFT);
7648fa99
JB
1191 seq_printf(m, "Min P-state: P%d\n", (rgvmodectl & MEMMODE_FMIN_MASK));
1192 seq_printf(m, "RS1 VID: %d\n", (crstandvid & 0x3f));
1193 seq_printf(m, "RS2 VID: %d\n", ((crstandvid >> 8) & 0x3f));
1194 seq_printf(m, "Render standby enabled: %s\n",
1195 (rstdbyctl & RCX_SW_EXIT) ? "no" : "yes");
267f0c90 1196 seq_puts(m, "Current RS state: ");
88271da3
JB
1197 switch (rstdbyctl & RSX_STATUS_MASK) {
1198 case RSX_STATUS_ON:
267f0c90 1199 seq_puts(m, "on\n");
88271da3
JB
1200 break;
1201 case RSX_STATUS_RC1:
267f0c90 1202 seq_puts(m, "RC1\n");
88271da3
JB
1203 break;
1204 case RSX_STATUS_RC1E:
267f0c90 1205 seq_puts(m, "RC1E\n");
88271da3
JB
1206 break;
1207 case RSX_STATUS_RS1:
267f0c90 1208 seq_puts(m, "RS1\n");
88271da3
JB
1209 break;
1210 case RSX_STATUS_RS2:
267f0c90 1211 seq_puts(m, "RS2 (RC6)\n");
88271da3
JB
1212 break;
1213 case RSX_STATUS_RS3:
267f0c90 1214 seq_puts(m, "RC3 (RC6+)\n");
88271da3
JB
1215 break;
1216 default:
267f0c90 1217 seq_puts(m, "unknown\n");
88271da3
JB
1218 break;
1219 }
f97108d1
JB
1220
1221 return 0;
1222}
1223
669ab5aa
D
1224static int vlv_drpc_info(struct seq_file *m)
1225{
1226
9f25d007 1227 struct drm_info_node *node = m->private;
669ab5aa
D
1228 struct drm_device *dev = node->minor->dev;
1229 struct drm_i915_private *dev_priv = dev->dev_private;
1230 u32 rpmodectl1, rcctl1;
1231 unsigned fw_rendercount = 0, fw_mediacount = 0;
1232
d46c0517
ID
1233 intel_runtime_pm_get(dev_priv);
1234
669ab5aa
D
1235 rpmodectl1 = I915_READ(GEN6_RP_CONTROL);
1236 rcctl1 = I915_READ(GEN6_RC_CONTROL);
1237
d46c0517
ID
1238 intel_runtime_pm_put(dev_priv);
1239
669ab5aa
D
1240 seq_printf(m, "Video Turbo Mode: %s\n",
1241 yesno(rpmodectl1 & GEN6_RP_MEDIA_TURBO));
1242 seq_printf(m, "Turbo enabled: %s\n",
1243 yesno(rpmodectl1 & GEN6_RP_ENABLE));
1244 seq_printf(m, "HW control enabled: %s\n",
1245 yesno(rpmodectl1 & GEN6_RP_ENABLE));
1246 seq_printf(m, "SW control enabled: %s\n",
1247 yesno((rpmodectl1 & GEN6_RP_MEDIA_MODE_MASK) ==
1248 GEN6_RP_MEDIA_SW_MODE));
1249 seq_printf(m, "RC6 Enabled: %s\n",
1250 yesno(rcctl1 & (GEN7_RC_CTL_TO_MODE |
1251 GEN6_RC_CTL_EI_MODE(1))));
1252 seq_printf(m, "Render Power Well: %s\n",
1253 (I915_READ(VLV_GTLC_PW_STATUS) &
1254 VLV_GTLC_PW_RENDER_STATUS_MASK) ? "Up" : "Down");
1255 seq_printf(m, "Media Power Well: %s\n",
1256 (I915_READ(VLV_GTLC_PW_STATUS) &
1257 VLV_GTLC_PW_MEDIA_STATUS_MASK) ? "Up" : "Down");
1258
9cc19be5
ID
1259 seq_printf(m, "Render RC6 residency since boot: %u\n",
1260 I915_READ(VLV_GT_RENDER_RC6));
1261 seq_printf(m, "Media RC6 residency since boot: %u\n",
1262 I915_READ(VLV_GT_MEDIA_RC6));
1263
669ab5aa
D
1264 spin_lock_irq(&dev_priv->uncore.lock);
1265 fw_rendercount = dev_priv->uncore.fw_rendercount;
1266 fw_mediacount = dev_priv->uncore.fw_mediacount;
1267 spin_unlock_irq(&dev_priv->uncore.lock);
1268
1269 seq_printf(m, "Forcewake Render Count = %u\n", fw_rendercount);
1270 seq_printf(m, "Forcewake Media Count = %u\n", fw_mediacount);
1271
1272
1273 return 0;
1274}
1275
1276
4d85529d
BW
1277static int gen6_drpc_info(struct seq_file *m)
1278{
1279
9f25d007 1280 struct drm_info_node *node = m->private;
4d85529d
BW
1281 struct drm_device *dev = node->minor->dev;
1282 struct drm_i915_private *dev_priv = dev->dev_private;
ecd8faea 1283 u32 rpmodectl1, gt_core_status, rcctl1, rc6vids = 0;
93b525dc 1284 unsigned forcewake_count;
aee56cff 1285 int count = 0, ret;
4d85529d
BW
1286
1287 ret = mutex_lock_interruptible(&dev->struct_mutex);
1288 if (ret)
1289 return ret;
c8c8fb33 1290 intel_runtime_pm_get(dev_priv);
4d85529d 1291
907b28c5
CW
1292 spin_lock_irq(&dev_priv->uncore.lock);
1293 forcewake_count = dev_priv->uncore.forcewake_count;
1294 spin_unlock_irq(&dev_priv->uncore.lock);
93b525dc
DV
1295
1296 if (forcewake_count) {
267f0c90
DL
1297 seq_puts(m, "RC information inaccurate because somebody "
1298 "holds a forcewake reference \n");
4d85529d
BW
1299 } else {
1300 /* NB: we cannot use forcewake, else we read the wrong values */
1301 while (count++ < 50 && (I915_READ_NOTRACE(FORCEWAKE_ACK) & 1))
1302 udelay(10);
1303 seq_printf(m, "RC information accurate: %s\n", yesno(count < 51));
1304 }
1305
1306 gt_core_status = readl(dev_priv->regs + GEN6_GT_CORE_STATUS);
ed71f1b4 1307 trace_i915_reg_rw(false, GEN6_GT_CORE_STATUS, gt_core_status, 4, true);
4d85529d
BW
1308
1309 rpmodectl1 = I915_READ(GEN6_RP_CONTROL);
1310 rcctl1 = I915_READ(GEN6_RC_CONTROL);
1311 mutex_unlock(&dev->struct_mutex);
44cbd338
BW
1312 mutex_lock(&dev_priv->rps.hw_lock);
1313 sandybridge_pcode_read(dev_priv, GEN6_PCODE_READ_RC6VIDS, &rc6vids);
1314 mutex_unlock(&dev_priv->rps.hw_lock);
4d85529d 1315
c8c8fb33
PZ
1316 intel_runtime_pm_put(dev_priv);
1317
4d85529d
BW
1318 seq_printf(m, "Video Turbo Mode: %s\n",
1319 yesno(rpmodectl1 & GEN6_RP_MEDIA_TURBO));
1320 seq_printf(m, "HW control enabled: %s\n",
1321 yesno(rpmodectl1 & GEN6_RP_ENABLE));
1322 seq_printf(m, "SW control enabled: %s\n",
1323 yesno((rpmodectl1 & GEN6_RP_MEDIA_MODE_MASK) ==
1324 GEN6_RP_MEDIA_SW_MODE));
fff24e21 1325 seq_printf(m, "RC1e Enabled: %s\n",
4d85529d
BW
1326 yesno(rcctl1 & GEN6_RC_CTL_RC1e_ENABLE));
1327 seq_printf(m, "RC6 Enabled: %s\n",
1328 yesno(rcctl1 & GEN6_RC_CTL_RC6_ENABLE));
1329 seq_printf(m, "Deep RC6 Enabled: %s\n",
1330 yesno(rcctl1 & GEN6_RC_CTL_RC6p_ENABLE));
1331 seq_printf(m, "Deepest RC6 Enabled: %s\n",
1332 yesno(rcctl1 & GEN6_RC_CTL_RC6pp_ENABLE));
267f0c90 1333 seq_puts(m, "Current RC state: ");
4d85529d
BW
1334 switch (gt_core_status & GEN6_RCn_MASK) {
1335 case GEN6_RC0:
1336 if (gt_core_status & GEN6_CORE_CPD_STATE_MASK)
267f0c90 1337 seq_puts(m, "Core Power Down\n");
4d85529d 1338 else
267f0c90 1339 seq_puts(m, "on\n");
4d85529d
BW
1340 break;
1341 case GEN6_RC3:
267f0c90 1342 seq_puts(m, "RC3\n");
4d85529d
BW
1343 break;
1344 case GEN6_RC6:
267f0c90 1345 seq_puts(m, "RC6\n");
4d85529d
BW
1346 break;
1347 case GEN6_RC7:
267f0c90 1348 seq_puts(m, "RC7\n");
4d85529d
BW
1349 break;
1350 default:
267f0c90 1351 seq_puts(m, "Unknown\n");
4d85529d
BW
1352 break;
1353 }
1354
1355 seq_printf(m, "Core Power Down: %s\n",
1356 yesno(gt_core_status & GEN6_CORE_CPD_STATE_MASK));
cce66a28
BW
1357
1358 /* Not exactly sure what this is */
1359 seq_printf(m, "RC6 \"Locked to RPn\" residency since boot: %u\n",
1360 I915_READ(GEN6_GT_GFX_RC6_LOCKED));
1361 seq_printf(m, "RC6 residency since boot: %u\n",
1362 I915_READ(GEN6_GT_GFX_RC6));
1363 seq_printf(m, "RC6+ residency since boot: %u\n",
1364 I915_READ(GEN6_GT_GFX_RC6p));
1365 seq_printf(m, "RC6++ residency since boot: %u\n",
1366 I915_READ(GEN6_GT_GFX_RC6pp));
1367
ecd8faea
BW
1368 seq_printf(m, "RC6 voltage: %dmV\n",
1369 GEN6_DECODE_RC6_VID(((rc6vids >> 0) & 0xff)));
1370 seq_printf(m, "RC6+ voltage: %dmV\n",
1371 GEN6_DECODE_RC6_VID(((rc6vids >> 8) & 0xff)));
1372 seq_printf(m, "RC6++ voltage: %dmV\n",
1373 GEN6_DECODE_RC6_VID(((rc6vids >> 16) & 0xff)));
4d85529d
BW
1374 return 0;
1375}
1376
1377static int i915_drpc_info(struct seq_file *m, void *unused)
1378{
9f25d007 1379 struct drm_info_node *node = m->private;
4d85529d
BW
1380 struct drm_device *dev = node->minor->dev;
1381
669ab5aa
D
1382 if (IS_VALLEYVIEW(dev))
1383 return vlv_drpc_info(m);
ac66cf4b 1384 else if (INTEL_INFO(dev)->gen >= 6)
4d85529d
BW
1385 return gen6_drpc_info(m);
1386 else
1387 return ironlake_drpc_info(m);
1388}
1389
b5e50c3f
JB
1390static int i915_fbc_status(struct seq_file *m, void *unused)
1391{
9f25d007 1392 struct drm_info_node *node = m->private;
b5e50c3f 1393 struct drm_device *dev = node->minor->dev;
e277a1f8 1394 struct drm_i915_private *dev_priv = dev->dev_private;
b5e50c3f 1395
3a77c4c4 1396 if (!HAS_FBC(dev)) {
267f0c90 1397 seq_puts(m, "FBC unsupported on this chipset\n");
b5e50c3f
JB
1398 return 0;
1399 }
1400
36623ef8
PZ
1401 intel_runtime_pm_get(dev_priv);
1402
ee5382ae 1403 if (intel_fbc_enabled(dev)) {
267f0c90 1404 seq_puts(m, "FBC enabled\n");
b5e50c3f 1405 } else {
267f0c90 1406 seq_puts(m, "FBC disabled: ");
5c3fe8b0 1407 switch (dev_priv->fbc.no_fbc_reason) {
29ebf90f
CW
1408 case FBC_OK:
1409 seq_puts(m, "FBC actived, but currently disabled in hardware");
1410 break;
1411 case FBC_UNSUPPORTED:
1412 seq_puts(m, "unsupported by this chipset");
1413 break;
bed4a673 1414 case FBC_NO_OUTPUT:
267f0c90 1415 seq_puts(m, "no outputs");
bed4a673 1416 break;
b5e50c3f 1417 case FBC_STOLEN_TOO_SMALL:
267f0c90 1418 seq_puts(m, "not enough stolen memory");
b5e50c3f
JB
1419 break;
1420 case FBC_UNSUPPORTED_MODE:
267f0c90 1421 seq_puts(m, "mode not supported");
b5e50c3f
JB
1422 break;
1423 case FBC_MODE_TOO_LARGE:
267f0c90 1424 seq_puts(m, "mode too large");
b5e50c3f
JB
1425 break;
1426 case FBC_BAD_PLANE:
267f0c90 1427 seq_puts(m, "FBC unsupported on plane");
b5e50c3f
JB
1428 break;
1429 case FBC_NOT_TILED:
267f0c90 1430 seq_puts(m, "scanout buffer not tiled");
b5e50c3f 1431 break;
9c928d16 1432 case FBC_MULTIPLE_PIPES:
267f0c90 1433 seq_puts(m, "multiple pipes are enabled");
9c928d16 1434 break;
c1a9f047 1435 case FBC_MODULE_PARAM:
267f0c90 1436 seq_puts(m, "disabled per module param (default off)");
c1a9f047 1437 break;
8a5729a3 1438 case FBC_CHIP_DEFAULT:
267f0c90 1439 seq_puts(m, "disabled per chip default");
8a5729a3 1440 break;
b5e50c3f 1441 default:
267f0c90 1442 seq_puts(m, "unknown reason");
b5e50c3f 1443 }
267f0c90 1444 seq_putc(m, '\n');
b5e50c3f 1445 }
36623ef8
PZ
1446
1447 intel_runtime_pm_put(dev_priv);
1448
b5e50c3f
JB
1449 return 0;
1450}
1451
da46f936
RV
1452static int i915_fbc_fc_get(void *data, u64 *val)
1453{
1454 struct drm_device *dev = data;
1455 struct drm_i915_private *dev_priv = dev->dev_private;
1456
1457 if (INTEL_INFO(dev)->gen < 7 || !HAS_FBC(dev))
1458 return -ENODEV;
1459
1460 drm_modeset_lock_all(dev);
1461 *val = dev_priv->fbc.false_color;
1462 drm_modeset_unlock_all(dev);
1463
1464 return 0;
1465}
1466
1467static int i915_fbc_fc_set(void *data, u64 val)
1468{
1469 struct drm_device *dev = data;
1470 struct drm_i915_private *dev_priv = dev->dev_private;
1471 u32 reg;
1472
1473 if (INTEL_INFO(dev)->gen < 7 || !HAS_FBC(dev))
1474 return -ENODEV;
1475
1476 drm_modeset_lock_all(dev);
1477
1478 reg = I915_READ(ILK_DPFC_CONTROL);
1479 dev_priv->fbc.false_color = val;
1480
1481 I915_WRITE(ILK_DPFC_CONTROL, val ?
1482 (reg | FBC_CTL_FALSE_COLOR) :
1483 (reg & ~FBC_CTL_FALSE_COLOR));
1484
1485 drm_modeset_unlock_all(dev);
1486 return 0;
1487}
1488
1489DEFINE_SIMPLE_ATTRIBUTE(i915_fbc_fc_fops,
1490 i915_fbc_fc_get, i915_fbc_fc_set,
1491 "%llu\n");
1492
92d44621
PZ
1493static int i915_ips_status(struct seq_file *m, void *unused)
1494{
9f25d007 1495 struct drm_info_node *node = m->private;
92d44621
PZ
1496 struct drm_device *dev = node->minor->dev;
1497 struct drm_i915_private *dev_priv = dev->dev_private;
1498
f5adf94e 1499 if (!HAS_IPS(dev)) {
92d44621
PZ
1500 seq_puts(m, "not supported\n");
1501 return 0;
1502 }
1503
36623ef8
PZ
1504 intel_runtime_pm_get(dev_priv);
1505
0eaa53f0
RV
1506 seq_printf(m, "Enabled by kernel parameter: %s\n",
1507 yesno(i915.enable_ips));
1508
1509 if (INTEL_INFO(dev)->gen >= 8) {
1510 seq_puts(m, "Currently: unknown\n");
1511 } else {
1512 if (I915_READ(IPS_CTL) & IPS_ENABLE)
1513 seq_puts(m, "Currently: enabled\n");
1514 else
1515 seq_puts(m, "Currently: disabled\n");
1516 }
92d44621 1517
36623ef8
PZ
1518 intel_runtime_pm_put(dev_priv);
1519
92d44621
PZ
1520 return 0;
1521}
1522
4a9bef37
JB
1523static int i915_sr_status(struct seq_file *m, void *unused)
1524{
9f25d007 1525 struct drm_info_node *node = m->private;
4a9bef37 1526 struct drm_device *dev = node->minor->dev;
e277a1f8 1527 struct drm_i915_private *dev_priv = dev->dev_private;
4a9bef37
JB
1528 bool sr_enabled = false;
1529
36623ef8
PZ
1530 intel_runtime_pm_get(dev_priv);
1531
1398261a 1532 if (HAS_PCH_SPLIT(dev))
5ba2aaaa 1533 sr_enabled = I915_READ(WM1_LP_ILK) & WM1_LP_SR_EN;
a6c45cf0 1534 else if (IS_CRESTLINE(dev) || IS_I945G(dev) || IS_I945GM(dev))
4a9bef37
JB
1535 sr_enabled = I915_READ(FW_BLC_SELF) & FW_BLC_SELF_EN;
1536 else if (IS_I915GM(dev))
1537 sr_enabled = I915_READ(INSTPM) & INSTPM_SELF_EN;
1538 else if (IS_PINEVIEW(dev))
1539 sr_enabled = I915_READ(DSPFW3) & PINEVIEW_SELF_REFRESH_EN;
1540
36623ef8
PZ
1541 intel_runtime_pm_put(dev_priv);
1542
5ba2aaaa
CW
1543 seq_printf(m, "self-refresh: %s\n",
1544 sr_enabled ? "enabled" : "disabled");
4a9bef37
JB
1545
1546 return 0;
1547}
1548
7648fa99
JB
1549static int i915_emon_status(struct seq_file *m, void *unused)
1550{
9f25d007 1551 struct drm_info_node *node = m->private;
7648fa99 1552 struct drm_device *dev = node->minor->dev;
e277a1f8 1553 struct drm_i915_private *dev_priv = dev->dev_private;
7648fa99 1554 unsigned long temp, chipset, gfx;
de227ef0
CW
1555 int ret;
1556
582be6b4
CW
1557 if (!IS_GEN5(dev))
1558 return -ENODEV;
1559
de227ef0
CW
1560 ret = mutex_lock_interruptible(&dev->struct_mutex);
1561 if (ret)
1562 return ret;
7648fa99
JB
1563
1564 temp = i915_mch_val(dev_priv);
1565 chipset = i915_chipset_val(dev_priv);
1566 gfx = i915_gfx_val(dev_priv);
de227ef0 1567 mutex_unlock(&dev->struct_mutex);
7648fa99
JB
1568
1569 seq_printf(m, "GMCH temp: %ld\n", temp);
1570 seq_printf(m, "Chipset power: %ld\n", chipset);
1571 seq_printf(m, "GFX power: %ld\n", gfx);
1572 seq_printf(m, "Total power: %ld\n", chipset + gfx);
1573
1574 return 0;
1575}
1576
23b2f8bb
JB
1577static int i915_ring_freq_table(struct seq_file *m, void *unused)
1578{
9f25d007 1579 struct drm_info_node *node = m->private;
23b2f8bb 1580 struct drm_device *dev = node->minor->dev;
e277a1f8 1581 struct drm_i915_private *dev_priv = dev->dev_private;
5bfa0199 1582 int ret = 0;
23b2f8bb
JB
1583 int gpu_freq, ia_freq;
1584
1c70c0ce 1585 if (!(IS_GEN6(dev) || IS_GEN7(dev))) {
267f0c90 1586 seq_puts(m, "unsupported on this chipset\n");
23b2f8bb
JB
1587 return 0;
1588 }
1589
5bfa0199
PZ
1590 intel_runtime_pm_get(dev_priv);
1591
5c9669ce
TR
1592 flush_delayed_work(&dev_priv->rps.delayed_resume_work);
1593
4fc688ce 1594 ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
23b2f8bb 1595 if (ret)
5bfa0199 1596 goto out;
23b2f8bb 1597
267f0c90 1598 seq_puts(m, "GPU freq (MHz)\tEffective CPU freq (MHz)\tEffective Ring freq (MHz)\n");
23b2f8bb 1599
b39fb297
BW
1600 for (gpu_freq = dev_priv->rps.min_freq_softlimit;
1601 gpu_freq <= dev_priv->rps.max_freq_softlimit;
23b2f8bb 1602 gpu_freq++) {
42c0526c
BW
1603 ia_freq = gpu_freq;
1604 sandybridge_pcode_read(dev_priv,
1605 GEN6_PCODE_READ_MIN_FREQ_TABLE,
1606 &ia_freq);
3ebecd07
CW
1607 seq_printf(m, "%d\t\t%d\t\t\t\t%d\n",
1608 gpu_freq * GT_FREQUENCY_MULTIPLIER,
1609 ((ia_freq >> 0) & 0xff) * 100,
1610 ((ia_freq >> 8) & 0xff) * 100);
23b2f8bb
JB
1611 }
1612
4fc688ce 1613 mutex_unlock(&dev_priv->rps.hw_lock);
23b2f8bb 1614
5bfa0199
PZ
1615out:
1616 intel_runtime_pm_put(dev_priv);
1617 return ret;
23b2f8bb
JB
1618}
1619
44834a67
CW
1620static int i915_opregion(struct seq_file *m, void *unused)
1621{
9f25d007 1622 struct drm_info_node *node = m->private;
44834a67 1623 struct drm_device *dev = node->minor->dev;
e277a1f8 1624 struct drm_i915_private *dev_priv = dev->dev_private;
44834a67 1625 struct intel_opregion *opregion = &dev_priv->opregion;
0d38f009 1626 void *data = kmalloc(OPREGION_SIZE, GFP_KERNEL);
44834a67
CW
1627 int ret;
1628
0d38f009
DV
1629 if (data == NULL)
1630 return -ENOMEM;
1631
44834a67
CW
1632 ret = mutex_lock_interruptible(&dev->struct_mutex);
1633 if (ret)
0d38f009 1634 goto out;
44834a67 1635
0d38f009
DV
1636 if (opregion->header) {
1637 memcpy_fromio(data, opregion->header, OPREGION_SIZE);
1638 seq_write(m, data, OPREGION_SIZE);
1639 }
44834a67
CW
1640
1641 mutex_unlock(&dev->struct_mutex);
1642
0d38f009
DV
1643out:
1644 kfree(data);
44834a67
CW
1645 return 0;
1646}
1647
37811fcc
CW
1648static int i915_gem_framebuffer_info(struct seq_file *m, void *data)
1649{
9f25d007 1650 struct drm_info_node *node = m->private;
37811fcc 1651 struct drm_device *dev = node->minor->dev;
4520f53a 1652 struct intel_fbdev *ifbdev = NULL;
37811fcc 1653 struct intel_framebuffer *fb;
37811fcc 1654
4520f53a
DV
1655#ifdef CONFIG_DRM_I915_FBDEV
1656 struct drm_i915_private *dev_priv = dev->dev_private;
37811fcc
CW
1657
1658 ifbdev = dev_priv->fbdev;
1659 fb = to_intel_framebuffer(ifbdev->helper.fb);
1660
623f9783 1661 seq_printf(m, "fbcon size: %d x %d, depth %d, %d bpp, refcount %d, obj ",
37811fcc
CW
1662 fb->base.width,
1663 fb->base.height,
1664 fb->base.depth,
623f9783
DV
1665 fb->base.bits_per_pixel,
1666 atomic_read(&fb->base.refcount.refcount));
05394f39 1667 describe_obj(m, fb->obj);
267f0c90 1668 seq_putc(m, '\n');
4520f53a 1669#endif
37811fcc 1670
4b096ac1 1671 mutex_lock(&dev->mode_config.fb_lock);
37811fcc 1672 list_for_each_entry(fb, &dev->mode_config.fb_list, base.head) {
131a56dc 1673 if (ifbdev && &fb->base == ifbdev->helper.fb)
37811fcc
CW
1674 continue;
1675
623f9783 1676 seq_printf(m, "user size: %d x %d, depth %d, %d bpp, refcount %d, obj ",
37811fcc
CW
1677 fb->base.width,
1678 fb->base.height,
1679 fb->base.depth,
623f9783
DV
1680 fb->base.bits_per_pixel,
1681 atomic_read(&fb->base.refcount.refcount));
05394f39 1682 describe_obj(m, fb->obj);
267f0c90 1683 seq_putc(m, '\n');
37811fcc 1684 }
4b096ac1 1685 mutex_unlock(&dev->mode_config.fb_lock);
37811fcc
CW
1686
1687 return 0;
1688}
1689
c9fe99bd
OM
1690static void describe_ctx_ringbuf(struct seq_file *m,
1691 struct intel_ringbuffer *ringbuf)
1692{
1693 seq_printf(m, " (ringbuffer, space: %d, head: %u, tail: %u, last head: %d)",
1694 ringbuf->space, ringbuf->head, ringbuf->tail,
1695 ringbuf->last_retired_head);
1696}
1697
e76d3630
BW
1698static int i915_context_status(struct seq_file *m, void *unused)
1699{
9f25d007 1700 struct drm_info_node *node = m->private;
e76d3630 1701 struct drm_device *dev = node->minor->dev;
e277a1f8 1702 struct drm_i915_private *dev_priv = dev->dev_private;
a4872ba6 1703 struct intel_engine_cs *ring;
273497e5 1704 struct intel_context *ctx;
a168c293 1705 int ret, i;
e76d3630 1706
f3d28878 1707 ret = mutex_lock_interruptible(&dev->struct_mutex);
e76d3630
BW
1708 if (ret)
1709 return ret;
1710
3e373948 1711 if (dev_priv->ips.pwrctx) {
267f0c90 1712 seq_puts(m, "power context ");
3e373948 1713 describe_obj(m, dev_priv->ips.pwrctx);
267f0c90 1714 seq_putc(m, '\n');
dc501fbc 1715 }
e76d3630 1716
3e373948 1717 if (dev_priv->ips.renderctx) {
267f0c90 1718 seq_puts(m, "render context ");
3e373948 1719 describe_obj(m, dev_priv->ips.renderctx);
267f0c90 1720 seq_putc(m, '\n');
dc501fbc 1721 }
e76d3630 1722
a33afea5 1723 list_for_each_entry(ctx, &dev_priv->context_list, link) {
c9fe99bd
OM
1724 if (!i915.enable_execlists &&
1725 ctx->legacy_hw_ctx.rcs_state == NULL)
b77f6997
CW
1726 continue;
1727
a33afea5 1728 seq_puts(m, "HW context ");
3ccfd19d 1729 describe_ctx(m, ctx);
c9fe99bd 1730 for_each_ring(ring, dev_priv, i) {
a33afea5 1731 if (ring->default_context == ctx)
c9fe99bd
OM
1732 seq_printf(m, "(default context %s) ",
1733 ring->name);
1734 }
1735
1736 if (i915.enable_execlists) {
1737 seq_putc(m, '\n');
1738 for_each_ring(ring, dev_priv, i) {
1739 struct drm_i915_gem_object *ctx_obj =
1740 ctx->engine[i].state;
1741 struct intel_ringbuffer *ringbuf =
1742 ctx->engine[i].ringbuf;
1743
1744 seq_printf(m, "%s: ", ring->name);
1745 if (ctx_obj)
1746 describe_obj(m, ctx_obj);
1747 if (ringbuf)
1748 describe_ctx_ringbuf(m, ringbuf);
1749 seq_putc(m, '\n');
1750 }
1751 } else {
1752 describe_obj(m, ctx->legacy_hw_ctx.rcs_state);
1753 }
a33afea5 1754
a33afea5 1755 seq_putc(m, '\n');
a168c293
BW
1756 }
1757
f3d28878 1758 mutex_unlock(&dev->struct_mutex);
e76d3630
BW
1759
1760 return 0;
1761}
1762
c0ab1ae9
BW
1763static int i915_dump_lrc(struct seq_file *m, void *unused)
1764{
1765 struct drm_info_node *node = (struct drm_info_node *) m->private;
1766 struct drm_device *dev = node->minor->dev;
1767 struct drm_i915_private *dev_priv = dev->dev_private;
1768 struct intel_engine_cs *ring;
1769 struct intel_context *ctx;
1770 int ret, i;
1771
1772 if (!i915.enable_execlists) {
1773 seq_printf(m, "Logical Ring Contexts are disabled\n");
1774 return 0;
1775 }
1776
1777 ret = mutex_lock_interruptible(&dev->struct_mutex);
1778 if (ret)
1779 return ret;
1780
1781 list_for_each_entry(ctx, &dev_priv->context_list, link) {
1782 for_each_ring(ring, dev_priv, i) {
1783 struct drm_i915_gem_object *ctx_obj = ctx->engine[i].state;
1784
1785 if (ring->default_context == ctx)
1786 continue;
1787
1788 if (ctx_obj) {
1789 struct page *page = i915_gem_object_get_page(ctx_obj, 1);
1790 uint32_t *reg_state = kmap_atomic(page);
1791 int j;
1792
1793 seq_printf(m, "CONTEXT: %s %u\n", ring->name,
1794 intel_execlists_ctx_id(ctx_obj));
1795
1796 for (j = 0; j < 0x600 / sizeof(u32) / 4; j += 4) {
1797 seq_printf(m, "\t[0x%08lx] 0x%08x 0x%08x 0x%08x 0x%08x\n",
1798 i915_gem_obj_ggtt_offset(ctx_obj) + 4096 + (j * 4),
1799 reg_state[j], reg_state[j + 1],
1800 reg_state[j + 2], reg_state[j + 3]);
1801 }
1802 kunmap_atomic(reg_state);
1803
1804 seq_putc(m, '\n');
1805 }
1806 }
1807 }
1808
1809 mutex_unlock(&dev->struct_mutex);
1810
1811 return 0;
1812}
1813
4ba70e44
OM
1814static int i915_execlists(struct seq_file *m, void *data)
1815{
1816 struct drm_info_node *node = (struct drm_info_node *)m->private;
1817 struct drm_device *dev = node->minor->dev;
1818 struct drm_i915_private *dev_priv = dev->dev_private;
1819 struct intel_engine_cs *ring;
1820 u32 status_pointer;
1821 u8 read_pointer;
1822 u8 write_pointer;
1823 u32 status;
1824 u32 ctx_id;
1825 struct list_head *cursor;
1826 int ring_id, i;
1827 int ret;
1828
1829 if (!i915.enable_execlists) {
1830 seq_puts(m, "Logical Ring Contexts are disabled\n");
1831 return 0;
1832 }
1833
1834 ret = mutex_lock_interruptible(&dev->struct_mutex);
1835 if (ret)
1836 return ret;
1837
1838 for_each_ring(ring, dev_priv, ring_id) {
1839 struct intel_ctx_submit_request *head_req = NULL;
1840 int count = 0;
1841 unsigned long flags;
1842
1843 seq_printf(m, "%s\n", ring->name);
1844
1845 status = I915_READ(RING_EXECLIST_STATUS(ring));
1846 ctx_id = I915_READ(RING_EXECLIST_STATUS(ring) + 4);
1847 seq_printf(m, "\tExeclist status: 0x%08X, context: %u\n",
1848 status, ctx_id);
1849
1850 status_pointer = I915_READ(RING_CONTEXT_STATUS_PTR(ring));
1851 seq_printf(m, "\tStatus pointer: 0x%08X\n", status_pointer);
1852
1853 read_pointer = ring->next_context_status_buffer;
1854 write_pointer = status_pointer & 0x07;
1855 if (read_pointer > write_pointer)
1856 write_pointer += 6;
1857 seq_printf(m, "\tRead pointer: 0x%08X, write pointer 0x%08X\n",
1858 read_pointer, write_pointer);
1859
1860 for (i = 0; i < 6; i++) {
1861 status = I915_READ(RING_CONTEXT_STATUS_BUF(ring) + 8*i);
1862 ctx_id = I915_READ(RING_CONTEXT_STATUS_BUF(ring) + 8*i + 4);
1863
1864 seq_printf(m, "\tStatus buffer %d: 0x%08X, context: %u\n",
1865 i, status, ctx_id);
1866 }
1867
1868 spin_lock_irqsave(&ring->execlist_lock, flags);
1869 list_for_each(cursor, &ring->execlist_queue)
1870 count++;
1871 head_req = list_first_entry_or_null(&ring->execlist_queue,
1872 struct intel_ctx_submit_request, execlist_link);
1873 spin_unlock_irqrestore(&ring->execlist_lock, flags);
1874
1875 seq_printf(m, "\t%d requests in queue\n", count);
1876 if (head_req) {
1877 struct drm_i915_gem_object *ctx_obj;
1878
1879 ctx_obj = head_req->ctx->engine[ring_id].state;
1880 seq_printf(m, "\tHead request id: %u\n",
1881 intel_execlists_ctx_id(ctx_obj));
1882 seq_printf(m, "\tHead request tail: %u\n",
1883 head_req->tail);
1884 }
1885
1886 seq_putc(m, '\n');
1887 }
1888
1889 mutex_unlock(&dev->struct_mutex);
1890
1891 return 0;
1892}
1893
6d794d42
BW
1894static int i915_gen6_forcewake_count_info(struct seq_file *m, void *data)
1895{
9f25d007 1896 struct drm_info_node *node = m->private;
6d794d42
BW
1897 struct drm_device *dev = node->minor->dev;
1898 struct drm_i915_private *dev_priv = dev->dev_private;
43709ba0 1899 unsigned forcewake_count = 0, fw_rendercount = 0, fw_mediacount = 0;
6d794d42 1900
907b28c5 1901 spin_lock_irq(&dev_priv->uncore.lock);
43709ba0
D
1902 if (IS_VALLEYVIEW(dev)) {
1903 fw_rendercount = dev_priv->uncore.fw_rendercount;
1904 fw_mediacount = dev_priv->uncore.fw_mediacount;
1905 } else
1906 forcewake_count = dev_priv->uncore.forcewake_count;
907b28c5 1907 spin_unlock_irq(&dev_priv->uncore.lock);
6d794d42 1908
43709ba0
D
1909 if (IS_VALLEYVIEW(dev)) {
1910 seq_printf(m, "fw_rendercount = %u\n", fw_rendercount);
1911 seq_printf(m, "fw_mediacount = %u\n", fw_mediacount);
1912 } else
1913 seq_printf(m, "forcewake count = %u\n", forcewake_count);
6d794d42
BW
1914
1915 return 0;
1916}
1917
ea16a3cd
DV
1918static const char *swizzle_string(unsigned swizzle)
1919{
aee56cff 1920 switch (swizzle) {
ea16a3cd
DV
1921 case I915_BIT_6_SWIZZLE_NONE:
1922 return "none";
1923 case I915_BIT_6_SWIZZLE_9:
1924 return "bit9";
1925 case I915_BIT_6_SWIZZLE_9_10:
1926 return "bit9/bit10";
1927 case I915_BIT_6_SWIZZLE_9_11:
1928 return "bit9/bit11";
1929 case I915_BIT_6_SWIZZLE_9_10_11:
1930 return "bit9/bit10/bit11";
1931 case I915_BIT_6_SWIZZLE_9_17:
1932 return "bit9/bit17";
1933 case I915_BIT_6_SWIZZLE_9_10_17:
1934 return "bit9/bit10/bit17";
1935 case I915_BIT_6_SWIZZLE_UNKNOWN:
8a168ca7 1936 return "unknown";
ea16a3cd
DV
1937 }
1938
1939 return "bug";
1940}
1941
1942static int i915_swizzle_info(struct seq_file *m, void *data)
1943{
9f25d007 1944 struct drm_info_node *node = m->private;
ea16a3cd
DV
1945 struct drm_device *dev = node->minor->dev;
1946 struct drm_i915_private *dev_priv = dev->dev_private;
22bcfc6a
DV
1947 int ret;
1948
1949 ret = mutex_lock_interruptible(&dev->struct_mutex);
1950 if (ret)
1951 return ret;
c8c8fb33 1952 intel_runtime_pm_get(dev_priv);
ea16a3cd 1953
ea16a3cd
DV
1954 seq_printf(m, "bit6 swizzle for X-tiling = %s\n",
1955 swizzle_string(dev_priv->mm.bit_6_swizzle_x));
1956 seq_printf(m, "bit6 swizzle for Y-tiling = %s\n",
1957 swizzle_string(dev_priv->mm.bit_6_swizzle_y));
1958
1959 if (IS_GEN3(dev) || IS_GEN4(dev)) {
1960 seq_printf(m, "DDC = 0x%08x\n",
1961 I915_READ(DCC));
1962 seq_printf(m, "C0DRB3 = 0x%04x\n",
1963 I915_READ16(C0DRB3));
1964 seq_printf(m, "C1DRB3 = 0x%04x\n",
1965 I915_READ16(C1DRB3));
9d3203e1 1966 } else if (INTEL_INFO(dev)->gen >= 6) {
3fa7d235
DV
1967 seq_printf(m, "MAD_DIMM_C0 = 0x%08x\n",
1968 I915_READ(MAD_DIMM_C0));
1969 seq_printf(m, "MAD_DIMM_C1 = 0x%08x\n",
1970 I915_READ(MAD_DIMM_C1));
1971 seq_printf(m, "MAD_DIMM_C2 = 0x%08x\n",
1972 I915_READ(MAD_DIMM_C2));
1973 seq_printf(m, "TILECTL = 0x%08x\n",
1974 I915_READ(TILECTL));
9d3203e1
BW
1975 if (IS_GEN8(dev))
1976 seq_printf(m, "GAMTARBMODE = 0x%08x\n",
1977 I915_READ(GAMTARBMODE));
1978 else
1979 seq_printf(m, "ARB_MODE = 0x%08x\n",
1980 I915_READ(ARB_MODE));
3fa7d235
DV
1981 seq_printf(m, "DISP_ARB_CTL = 0x%08x\n",
1982 I915_READ(DISP_ARB_CTL));
ea16a3cd 1983 }
c8c8fb33 1984 intel_runtime_pm_put(dev_priv);
ea16a3cd
DV
1985 mutex_unlock(&dev->struct_mutex);
1986
1987 return 0;
1988}
1989
1c60fef5
BW
1990static int per_file_ctx(int id, void *ptr, void *data)
1991{
273497e5 1992 struct intel_context *ctx = ptr;
1c60fef5 1993 struct seq_file *m = data;
ae6c4806
DV
1994 struct i915_hw_ppgtt *ppgtt = ctx->ppgtt;
1995
1996 if (!ppgtt) {
1997 seq_printf(m, " no ppgtt for context %d\n",
1998 ctx->user_handle);
1999 return 0;
2000 }
1c60fef5 2001
f83d6518
OM
2002 if (i915_gem_context_is_default(ctx))
2003 seq_puts(m, " default context:\n");
2004 else
821d66dd 2005 seq_printf(m, " context %d:\n", ctx->user_handle);
1c60fef5
BW
2006 ppgtt->debug_dump(ppgtt, m);
2007
2008 return 0;
2009}
2010
77df6772 2011static void gen8_ppgtt_info(struct seq_file *m, struct drm_device *dev)
3cf17fc5 2012{
3cf17fc5 2013 struct drm_i915_private *dev_priv = dev->dev_private;
a4872ba6 2014 struct intel_engine_cs *ring;
77df6772
BW
2015 struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt;
2016 int unused, i;
3cf17fc5 2017
77df6772
BW
2018 if (!ppgtt)
2019 return;
2020
2021 seq_printf(m, "Page directories: %d\n", ppgtt->num_pd_pages);
5abbcca3 2022 seq_printf(m, "Page tables: %d\n", ppgtt->num_pd_entries);
77df6772
BW
2023 for_each_ring(ring, dev_priv, unused) {
2024 seq_printf(m, "%s\n", ring->name);
2025 for (i = 0; i < 4; i++) {
2026 u32 offset = 0x270 + i * 8;
2027 u64 pdp = I915_READ(ring->mmio_base + offset + 4);
2028 pdp <<= 32;
2029 pdp |= I915_READ(ring->mmio_base + offset);
a2a5b15c 2030 seq_printf(m, "\tPDP%d 0x%016llx\n", i, pdp);
77df6772
BW
2031 }
2032 }
2033}
2034
2035static void gen6_ppgtt_info(struct seq_file *m, struct drm_device *dev)
2036{
2037 struct drm_i915_private *dev_priv = dev->dev_private;
a4872ba6 2038 struct intel_engine_cs *ring;
1c60fef5 2039 struct drm_file *file;
77df6772 2040 int i;
3cf17fc5 2041
3cf17fc5
DV
2042 if (INTEL_INFO(dev)->gen == 6)
2043 seq_printf(m, "GFX_MODE: 0x%08x\n", I915_READ(GFX_MODE));
2044
a2c7f6fd 2045 for_each_ring(ring, dev_priv, i) {
3cf17fc5
DV
2046 seq_printf(m, "%s\n", ring->name);
2047 if (INTEL_INFO(dev)->gen == 7)
2048 seq_printf(m, "GFX_MODE: 0x%08x\n", I915_READ(RING_MODE_GEN7(ring)));
2049 seq_printf(m, "PP_DIR_BASE: 0x%08x\n", I915_READ(RING_PP_DIR_BASE(ring)));
2050 seq_printf(m, "PP_DIR_BASE_READ: 0x%08x\n", I915_READ(RING_PP_DIR_BASE_READ(ring)));
2051 seq_printf(m, "PP_DIR_DCLV: 0x%08x\n", I915_READ(RING_PP_DIR_DCLV(ring)));
2052 }
2053 if (dev_priv->mm.aliasing_ppgtt) {
2054 struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt;
2055
267f0c90 2056 seq_puts(m, "aliasing PPGTT:\n");
3cf17fc5 2057 seq_printf(m, "pd gtt offset: 0x%08x\n", ppgtt->pd_offset);
1c60fef5 2058
87d60b63 2059 ppgtt->debug_dump(ppgtt, m);
ae6c4806 2060 }
1c60fef5
BW
2061
2062 list_for_each_entry_reverse(file, &dev->filelist, lhead) {
2063 struct drm_i915_file_private *file_priv = file->driver_priv;
1c60fef5 2064
1c60fef5
BW
2065 seq_printf(m, "proc: %s\n",
2066 get_pid_task(file->pid, PIDTYPE_PID)->comm);
1c60fef5 2067 idr_for_each(&file_priv->context_idr, per_file_ctx, m);
3cf17fc5
DV
2068 }
2069 seq_printf(m, "ECOCHK: 0x%08x\n", I915_READ(GAM_ECOCHK));
77df6772
BW
2070}
2071
2072static int i915_ppgtt_info(struct seq_file *m, void *data)
2073{
9f25d007 2074 struct drm_info_node *node = m->private;
77df6772 2075 struct drm_device *dev = node->minor->dev;
c8c8fb33 2076 struct drm_i915_private *dev_priv = dev->dev_private;
77df6772
BW
2077
2078 int ret = mutex_lock_interruptible(&dev->struct_mutex);
2079 if (ret)
2080 return ret;
c8c8fb33 2081 intel_runtime_pm_get(dev_priv);
77df6772
BW
2082
2083 if (INTEL_INFO(dev)->gen >= 8)
2084 gen8_ppgtt_info(m, dev);
2085 else if (INTEL_INFO(dev)->gen >= 6)
2086 gen6_ppgtt_info(m, dev);
2087
c8c8fb33 2088 intel_runtime_pm_put(dev_priv);
3cf17fc5
DV
2089 mutex_unlock(&dev->struct_mutex);
2090
2091 return 0;
2092}
2093
63573eb7
BW
2094static int i915_llc(struct seq_file *m, void *data)
2095{
9f25d007 2096 struct drm_info_node *node = m->private;
63573eb7
BW
2097 struct drm_device *dev = node->minor->dev;
2098 struct drm_i915_private *dev_priv = dev->dev_private;
2099
2100 /* Size calculation for LLC is a bit of a pain. Ignore for now. */
2101 seq_printf(m, "LLC: %s\n", yesno(HAS_LLC(dev)));
2102 seq_printf(m, "eLLC: %zuMB\n", dev_priv->ellc_size);
2103
2104 return 0;
2105}
2106
e91fd8c6
RV
2107static int i915_edp_psr_status(struct seq_file *m, void *data)
2108{
2109 struct drm_info_node *node = m->private;
2110 struct drm_device *dev = node->minor->dev;
2111 struct drm_i915_private *dev_priv = dev->dev_private;
a031d709
RV
2112 u32 psrperf = 0;
2113 bool enabled = false;
e91fd8c6 2114
c8c8fb33
PZ
2115 intel_runtime_pm_get(dev_priv);
2116
fa128fa6 2117 mutex_lock(&dev_priv->psr.lock);
a031d709
RV
2118 seq_printf(m, "Sink_Support: %s\n", yesno(dev_priv->psr.sink_support));
2119 seq_printf(m, "Source_OK: %s\n", yesno(dev_priv->psr.source_ok));
2807cf69 2120 seq_printf(m, "Enabled: %s\n", yesno((bool)dev_priv->psr.enabled));
5755c78f 2121 seq_printf(m, "Active: %s\n", yesno(dev_priv->psr.active));
fa128fa6
DV
2122 seq_printf(m, "Busy frontbuffer bits: 0x%03x\n",
2123 dev_priv->psr.busy_frontbuffer_bits);
2124 seq_printf(m, "Re-enable work scheduled: %s\n",
2125 yesno(work_busy(&dev_priv->psr.work.work)));
e91fd8c6 2126
a031d709
RV
2127 enabled = HAS_PSR(dev) &&
2128 I915_READ(EDP_PSR_CTL(dev)) & EDP_PSR_ENABLE;
5755c78f 2129 seq_printf(m, "HW Enabled & Active bit: %s\n", yesno(enabled));
e91fd8c6 2130
a031d709
RV
2131 if (HAS_PSR(dev))
2132 psrperf = I915_READ(EDP_PSR_PERF_CNT(dev)) &
2133 EDP_PSR_PERF_CNT_MASK;
2134 seq_printf(m, "Performance_Counter: %u\n", psrperf);
fa128fa6 2135 mutex_unlock(&dev_priv->psr.lock);
e91fd8c6 2136
c8c8fb33 2137 intel_runtime_pm_put(dev_priv);
e91fd8c6
RV
2138 return 0;
2139}
2140
d2e216d0
RV
2141static int i915_sink_crc(struct seq_file *m, void *data)
2142{
2143 struct drm_info_node *node = m->private;
2144 struct drm_device *dev = node->minor->dev;
2145 struct intel_encoder *encoder;
2146 struct intel_connector *connector;
2147 struct intel_dp *intel_dp = NULL;
2148 int ret;
2149 u8 crc[6];
2150
2151 drm_modeset_lock_all(dev);
2152 list_for_each_entry(connector, &dev->mode_config.connector_list,
2153 base.head) {
2154
2155 if (connector->base.dpms != DRM_MODE_DPMS_ON)
2156 continue;
2157
b6ae3c7c
PZ
2158 if (!connector->base.encoder)
2159 continue;
2160
d2e216d0
RV
2161 encoder = to_intel_encoder(connector->base.encoder);
2162 if (encoder->type != INTEL_OUTPUT_EDP)
2163 continue;
2164
2165 intel_dp = enc_to_intel_dp(&encoder->base);
2166
2167 ret = intel_dp_sink_crc(intel_dp, crc);
2168 if (ret)
2169 goto out;
2170
2171 seq_printf(m, "%02x%02x%02x%02x%02x%02x\n",
2172 crc[0], crc[1], crc[2],
2173 crc[3], crc[4], crc[5]);
2174 goto out;
2175 }
2176 ret = -ENODEV;
2177out:
2178 drm_modeset_unlock_all(dev);
2179 return ret;
2180}
2181
ec013e7f
JB
2182static int i915_energy_uJ(struct seq_file *m, void *data)
2183{
2184 struct drm_info_node *node = m->private;
2185 struct drm_device *dev = node->minor->dev;
2186 struct drm_i915_private *dev_priv = dev->dev_private;
2187 u64 power;
2188 u32 units;
2189
2190 if (INTEL_INFO(dev)->gen < 6)
2191 return -ENODEV;
2192
36623ef8
PZ
2193 intel_runtime_pm_get(dev_priv);
2194
ec013e7f
JB
2195 rdmsrl(MSR_RAPL_POWER_UNIT, power);
2196 power = (power & 0x1f00) >> 8;
2197 units = 1000000 / (1 << power); /* convert to uJ */
2198 power = I915_READ(MCH_SECP_NRG_STTS);
2199 power *= units;
2200
36623ef8
PZ
2201 intel_runtime_pm_put(dev_priv);
2202
ec013e7f 2203 seq_printf(m, "%llu", (long long unsigned)power);
371db66a
PZ
2204
2205 return 0;
2206}
2207
2208static int i915_pc8_status(struct seq_file *m, void *unused)
2209{
9f25d007 2210 struct drm_info_node *node = m->private;
371db66a
PZ
2211 struct drm_device *dev = node->minor->dev;
2212 struct drm_i915_private *dev_priv = dev->dev_private;
2213
85b8d5c2 2214 if (!IS_HASWELL(dev) && !IS_BROADWELL(dev)) {
371db66a
PZ
2215 seq_puts(m, "not supported\n");
2216 return 0;
2217 }
2218
86c4ec0d 2219 seq_printf(m, "GPU idle: %s\n", yesno(!dev_priv->mm.busy));
371db66a 2220 seq_printf(m, "IRQs disabled: %s\n",
9df7575f 2221 yesno(!intel_irqs_enabled(dev_priv)));
371db66a 2222
ec013e7f
JB
2223 return 0;
2224}
2225
1da51581
ID
2226static const char *power_domain_str(enum intel_display_power_domain domain)
2227{
2228 switch (domain) {
2229 case POWER_DOMAIN_PIPE_A:
2230 return "PIPE_A";
2231 case POWER_DOMAIN_PIPE_B:
2232 return "PIPE_B";
2233 case POWER_DOMAIN_PIPE_C:
2234 return "PIPE_C";
2235 case POWER_DOMAIN_PIPE_A_PANEL_FITTER:
2236 return "PIPE_A_PANEL_FITTER";
2237 case POWER_DOMAIN_PIPE_B_PANEL_FITTER:
2238 return "PIPE_B_PANEL_FITTER";
2239 case POWER_DOMAIN_PIPE_C_PANEL_FITTER:
2240 return "PIPE_C_PANEL_FITTER";
2241 case POWER_DOMAIN_TRANSCODER_A:
2242 return "TRANSCODER_A";
2243 case POWER_DOMAIN_TRANSCODER_B:
2244 return "TRANSCODER_B";
2245 case POWER_DOMAIN_TRANSCODER_C:
2246 return "TRANSCODER_C";
2247 case POWER_DOMAIN_TRANSCODER_EDP:
2248 return "TRANSCODER_EDP";
319be8ae
ID
2249 case POWER_DOMAIN_PORT_DDI_A_2_LANES:
2250 return "PORT_DDI_A_2_LANES";
2251 case POWER_DOMAIN_PORT_DDI_A_4_LANES:
2252 return "PORT_DDI_A_4_LANES";
2253 case POWER_DOMAIN_PORT_DDI_B_2_LANES:
2254 return "PORT_DDI_B_2_LANES";
2255 case POWER_DOMAIN_PORT_DDI_B_4_LANES:
2256 return "PORT_DDI_B_4_LANES";
2257 case POWER_DOMAIN_PORT_DDI_C_2_LANES:
2258 return "PORT_DDI_C_2_LANES";
2259 case POWER_DOMAIN_PORT_DDI_C_4_LANES:
2260 return "PORT_DDI_C_4_LANES";
2261 case POWER_DOMAIN_PORT_DDI_D_2_LANES:
2262 return "PORT_DDI_D_2_LANES";
2263 case POWER_DOMAIN_PORT_DDI_D_4_LANES:
2264 return "PORT_DDI_D_4_LANES";
2265 case POWER_DOMAIN_PORT_DSI:
2266 return "PORT_DSI";
2267 case POWER_DOMAIN_PORT_CRT:
2268 return "PORT_CRT";
2269 case POWER_DOMAIN_PORT_OTHER:
2270 return "PORT_OTHER";
1da51581
ID
2271 case POWER_DOMAIN_VGA:
2272 return "VGA";
2273 case POWER_DOMAIN_AUDIO:
2274 return "AUDIO";
bd2bb1b9
PZ
2275 case POWER_DOMAIN_PLLS:
2276 return "PLLS";
1da51581
ID
2277 case POWER_DOMAIN_INIT:
2278 return "INIT";
2279 default:
2280 WARN_ON(1);
2281 return "?";
2282 }
2283}
2284
2285static int i915_power_domain_info(struct seq_file *m, void *unused)
2286{
9f25d007 2287 struct drm_info_node *node = m->private;
1da51581
ID
2288 struct drm_device *dev = node->minor->dev;
2289 struct drm_i915_private *dev_priv = dev->dev_private;
2290 struct i915_power_domains *power_domains = &dev_priv->power_domains;
2291 int i;
2292
2293 mutex_lock(&power_domains->lock);
2294
2295 seq_printf(m, "%-25s %s\n", "Power well/domain", "Use count");
2296 for (i = 0; i < power_domains->power_well_count; i++) {
2297 struct i915_power_well *power_well;
2298 enum intel_display_power_domain power_domain;
2299
2300 power_well = &power_domains->power_wells[i];
2301 seq_printf(m, "%-25s %d\n", power_well->name,
2302 power_well->count);
2303
2304 for (power_domain = 0; power_domain < POWER_DOMAIN_NUM;
2305 power_domain++) {
2306 if (!(BIT(power_domain) & power_well->domains))
2307 continue;
2308
2309 seq_printf(m, " %-23s %d\n",
2310 power_domain_str(power_domain),
2311 power_domains->domain_use_count[power_domain]);
2312 }
2313 }
2314
2315 mutex_unlock(&power_domains->lock);
2316
2317 return 0;
2318}
2319
53f5e3ca
JB
2320static void intel_seq_print_mode(struct seq_file *m, int tabs,
2321 struct drm_display_mode *mode)
2322{
2323 int i;
2324
2325 for (i = 0; i < tabs; i++)
2326 seq_putc(m, '\t');
2327
2328 seq_printf(m, "id %d:\"%s\" freq %d clock %d hdisp %d hss %d hse %d htot %d vdisp %d vss %d vse %d vtot %d type 0x%x flags 0x%x\n",
2329 mode->base.id, mode->name,
2330 mode->vrefresh, mode->clock,
2331 mode->hdisplay, mode->hsync_start,
2332 mode->hsync_end, mode->htotal,
2333 mode->vdisplay, mode->vsync_start,
2334 mode->vsync_end, mode->vtotal,
2335 mode->type, mode->flags);
2336}
2337
2338static void intel_encoder_info(struct seq_file *m,
2339 struct intel_crtc *intel_crtc,
2340 struct intel_encoder *intel_encoder)
2341{
9f25d007 2342 struct drm_info_node *node = m->private;
53f5e3ca
JB
2343 struct drm_device *dev = node->minor->dev;
2344 struct drm_crtc *crtc = &intel_crtc->base;
2345 struct intel_connector *intel_connector;
2346 struct drm_encoder *encoder;
2347
2348 encoder = &intel_encoder->base;
2349 seq_printf(m, "\tencoder %d: type: %s, connectors:\n",
8e329a03 2350 encoder->base.id, encoder->name);
53f5e3ca
JB
2351 for_each_connector_on_encoder(dev, encoder, intel_connector) {
2352 struct drm_connector *connector = &intel_connector->base;
2353 seq_printf(m, "\t\tconnector %d: type: %s, status: %s",
2354 connector->base.id,
c23cc417 2355 connector->name,
53f5e3ca
JB
2356 drm_get_connector_status_name(connector->status));
2357 if (connector->status == connector_status_connected) {
2358 struct drm_display_mode *mode = &crtc->mode;
2359 seq_printf(m, ", mode:\n");
2360 intel_seq_print_mode(m, 2, mode);
2361 } else {
2362 seq_putc(m, '\n');
2363 }
2364 }
2365}
2366
2367static void intel_crtc_info(struct seq_file *m, struct intel_crtc *intel_crtc)
2368{
9f25d007 2369 struct drm_info_node *node = m->private;
53f5e3ca
JB
2370 struct drm_device *dev = node->minor->dev;
2371 struct drm_crtc *crtc = &intel_crtc->base;
2372 struct intel_encoder *intel_encoder;
2373
5aa8a937
MR
2374 if (crtc->primary->fb)
2375 seq_printf(m, "\tfb: %d, pos: %dx%d, size: %dx%d\n",
2376 crtc->primary->fb->base.id, crtc->x, crtc->y,
2377 crtc->primary->fb->width, crtc->primary->fb->height);
2378 else
2379 seq_puts(m, "\tprimary plane disabled\n");
53f5e3ca
JB
2380 for_each_encoder_on_crtc(dev, crtc, intel_encoder)
2381 intel_encoder_info(m, intel_crtc, intel_encoder);
2382}
2383
2384static void intel_panel_info(struct seq_file *m, struct intel_panel *panel)
2385{
2386 struct drm_display_mode *mode = panel->fixed_mode;
2387
2388 seq_printf(m, "\tfixed mode:\n");
2389 intel_seq_print_mode(m, 2, mode);
2390}
2391
2392static void intel_dp_info(struct seq_file *m,
2393 struct intel_connector *intel_connector)
2394{
2395 struct intel_encoder *intel_encoder = intel_connector->encoder;
2396 struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);
2397
2398 seq_printf(m, "\tDPCD rev: %x\n", intel_dp->dpcd[DP_DPCD_REV]);
2399 seq_printf(m, "\taudio support: %s\n", intel_dp->has_audio ? "yes" :
2400 "no");
2401 if (intel_encoder->type == INTEL_OUTPUT_EDP)
2402 intel_panel_info(m, &intel_connector->panel);
2403}
2404
2405static void intel_hdmi_info(struct seq_file *m,
2406 struct intel_connector *intel_connector)
2407{
2408 struct intel_encoder *intel_encoder = intel_connector->encoder;
2409 struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&intel_encoder->base);
2410
2411 seq_printf(m, "\taudio support: %s\n", intel_hdmi->has_audio ? "yes" :
2412 "no");
2413}
2414
2415static void intel_lvds_info(struct seq_file *m,
2416 struct intel_connector *intel_connector)
2417{
2418 intel_panel_info(m, &intel_connector->panel);
2419}
2420
2421static void intel_connector_info(struct seq_file *m,
2422 struct drm_connector *connector)
2423{
2424 struct intel_connector *intel_connector = to_intel_connector(connector);
2425 struct intel_encoder *intel_encoder = intel_connector->encoder;
f103fc7d 2426 struct drm_display_mode *mode;
53f5e3ca
JB
2427
2428 seq_printf(m, "connector %d: type %s, status: %s\n",
c23cc417 2429 connector->base.id, connector->name,
53f5e3ca
JB
2430 drm_get_connector_status_name(connector->status));
2431 if (connector->status == connector_status_connected) {
2432 seq_printf(m, "\tname: %s\n", connector->display_info.name);
2433 seq_printf(m, "\tphysical dimensions: %dx%dmm\n",
2434 connector->display_info.width_mm,
2435 connector->display_info.height_mm);
2436 seq_printf(m, "\tsubpixel order: %s\n",
2437 drm_get_subpixel_order_name(connector->display_info.subpixel_order));
2438 seq_printf(m, "\tCEA rev: %d\n",
2439 connector->display_info.cea_rev);
2440 }
36cd7444
DA
2441 if (intel_encoder) {
2442 if (intel_encoder->type == INTEL_OUTPUT_DISPLAYPORT ||
2443 intel_encoder->type == INTEL_OUTPUT_EDP)
2444 intel_dp_info(m, intel_connector);
2445 else if (intel_encoder->type == INTEL_OUTPUT_HDMI)
2446 intel_hdmi_info(m, intel_connector);
2447 else if (intel_encoder->type == INTEL_OUTPUT_LVDS)
2448 intel_lvds_info(m, intel_connector);
2449 }
53f5e3ca 2450
f103fc7d
JB
2451 seq_printf(m, "\tmodes:\n");
2452 list_for_each_entry(mode, &connector->modes, head)
2453 intel_seq_print_mode(m, 2, mode);
53f5e3ca
JB
2454}
2455
065f2ec2
CW
2456static bool cursor_active(struct drm_device *dev, int pipe)
2457{
2458 struct drm_i915_private *dev_priv = dev->dev_private;
2459 u32 state;
2460
2461 if (IS_845G(dev) || IS_I865G(dev))
2462 state = I915_READ(_CURACNTR) & CURSOR_ENABLE;
065f2ec2 2463 else
5efb3e28 2464 state = I915_READ(CURCNTR(pipe)) & CURSOR_MODE;
065f2ec2
CW
2465
2466 return state;
2467}
2468
2469static bool cursor_position(struct drm_device *dev, int pipe, int *x, int *y)
2470{
2471 struct drm_i915_private *dev_priv = dev->dev_private;
2472 u32 pos;
2473
5efb3e28 2474 pos = I915_READ(CURPOS(pipe));
065f2ec2
CW
2475
2476 *x = (pos >> CURSOR_X_SHIFT) & CURSOR_POS_MASK;
2477 if (pos & (CURSOR_POS_SIGN << CURSOR_X_SHIFT))
2478 *x = -*x;
2479
2480 *y = (pos >> CURSOR_Y_SHIFT) & CURSOR_POS_MASK;
2481 if (pos & (CURSOR_POS_SIGN << CURSOR_Y_SHIFT))
2482 *y = -*y;
2483
2484 return cursor_active(dev, pipe);
2485}
2486
53f5e3ca
JB
2487static int i915_display_info(struct seq_file *m, void *unused)
2488{
9f25d007 2489 struct drm_info_node *node = m->private;
53f5e3ca 2490 struct drm_device *dev = node->minor->dev;
b0e5ddf3 2491 struct drm_i915_private *dev_priv = dev->dev_private;
065f2ec2 2492 struct intel_crtc *crtc;
53f5e3ca
JB
2493 struct drm_connector *connector;
2494
b0e5ddf3 2495 intel_runtime_pm_get(dev_priv);
53f5e3ca
JB
2496 drm_modeset_lock_all(dev);
2497 seq_printf(m, "CRTC info\n");
2498 seq_printf(m, "---------\n");
d3fcc808 2499 for_each_intel_crtc(dev, crtc) {
065f2ec2
CW
2500 bool active;
2501 int x, y;
53f5e3ca 2502
57127efa 2503 seq_printf(m, "CRTC %d: pipe: %c, active=%s (size=%dx%d)\n",
065f2ec2 2504 crtc->base.base.id, pipe_name(crtc->pipe),
57127efa 2505 yesno(crtc->active), crtc->config.pipe_src_w, crtc->config.pipe_src_h);
a23dc658 2506 if (crtc->active) {
065f2ec2
CW
2507 intel_crtc_info(m, crtc);
2508
a23dc658 2509 active = cursor_position(dev, crtc->pipe, &x, &y);
57127efa 2510 seq_printf(m, "\tcursor visible? %s, position (%d, %d), size %dx%d, addr 0x%08x, active? %s\n",
4b0e333e 2511 yesno(crtc->cursor_base),
57127efa
CW
2512 x, y, crtc->cursor_width, crtc->cursor_height,
2513 crtc->cursor_addr, yesno(active));
a23dc658 2514 }
cace841c
DV
2515
2516 seq_printf(m, "\tunderrun reporting: cpu=%s pch=%s \n",
2517 yesno(!crtc->cpu_fifo_underrun_disabled),
2518 yesno(!crtc->pch_fifo_underrun_disabled));
53f5e3ca
JB
2519 }
2520
2521 seq_printf(m, "\n");
2522 seq_printf(m, "Connector info\n");
2523 seq_printf(m, "--------------\n");
2524 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
2525 intel_connector_info(m, connector);
2526 }
2527 drm_modeset_unlock_all(dev);
b0e5ddf3 2528 intel_runtime_pm_put(dev_priv);
53f5e3ca
JB
2529
2530 return 0;
2531}
2532
e04934cf
BW
2533static int i915_semaphore_status(struct seq_file *m, void *unused)
2534{
2535 struct drm_info_node *node = (struct drm_info_node *) m->private;
2536 struct drm_device *dev = node->minor->dev;
2537 struct drm_i915_private *dev_priv = dev->dev_private;
2538 struct intel_engine_cs *ring;
2539 int num_rings = hweight32(INTEL_INFO(dev)->ring_mask);
2540 int i, j, ret;
2541
2542 if (!i915_semaphore_is_enabled(dev)) {
2543 seq_puts(m, "Semaphores are disabled\n");
2544 return 0;
2545 }
2546
2547 ret = mutex_lock_interruptible(&dev->struct_mutex);
2548 if (ret)
2549 return ret;
03872064 2550 intel_runtime_pm_get(dev_priv);
e04934cf
BW
2551
2552 if (IS_BROADWELL(dev)) {
2553 struct page *page;
2554 uint64_t *seqno;
2555
2556 page = i915_gem_object_get_page(dev_priv->semaphore_obj, 0);
2557
2558 seqno = (uint64_t *)kmap_atomic(page);
2559 for_each_ring(ring, dev_priv, i) {
2560 uint64_t offset;
2561
2562 seq_printf(m, "%s\n", ring->name);
2563
2564 seq_puts(m, " Last signal:");
2565 for (j = 0; j < num_rings; j++) {
2566 offset = i * I915_NUM_RINGS + j;
2567 seq_printf(m, "0x%08llx (0x%02llx) ",
2568 seqno[offset], offset * 8);
2569 }
2570 seq_putc(m, '\n');
2571
2572 seq_puts(m, " Last wait: ");
2573 for (j = 0; j < num_rings; j++) {
2574 offset = i + (j * I915_NUM_RINGS);
2575 seq_printf(m, "0x%08llx (0x%02llx) ",
2576 seqno[offset], offset * 8);
2577 }
2578 seq_putc(m, '\n');
2579
2580 }
2581 kunmap_atomic(seqno);
2582 } else {
2583 seq_puts(m, " Last signal:");
2584 for_each_ring(ring, dev_priv, i)
2585 for (j = 0; j < num_rings; j++)
2586 seq_printf(m, "0x%08x\n",
2587 I915_READ(ring->semaphore.mbox.signal[j]));
2588 seq_putc(m, '\n');
2589 }
2590
2591 seq_puts(m, "\nSync seqno:\n");
2592 for_each_ring(ring, dev_priv, i) {
2593 for (j = 0; j < num_rings; j++) {
2594 seq_printf(m, " 0x%08x ", ring->semaphore.sync_seqno[j]);
2595 }
2596 seq_putc(m, '\n');
2597 }
2598 seq_putc(m, '\n');
2599
03872064 2600 intel_runtime_pm_put(dev_priv);
e04934cf
BW
2601 mutex_unlock(&dev->struct_mutex);
2602 return 0;
2603}
2604
728e29d7
DV
2605static int i915_shared_dplls_info(struct seq_file *m, void *unused)
2606{
2607 struct drm_info_node *node = (struct drm_info_node *) m->private;
2608 struct drm_device *dev = node->minor->dev;
2609 struct drm_i915_private *dev_priv = dev->dev_private;
2610 int i;
2611
2612 drm_modeset_lock_all(dev);
2613 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
2614 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
2615
2616 seq_printf(m, "DPLL%i: %s, id: %i\n", i, pll->name, pll->id);
2617 seq_printf(m, " refcount: %i, active: %i, on: %s\n", pll->refcount,
2618 pll->active, yesno(pll->on));
2619 seq_printf(m, " tracked hardware state:\n");
2620 seq_printf(m, " dpll: 0x%08x\n", pll->hw_state.dpll);
2621 seq_printf(m, " dpll_md: 0x%08x\n", pll->hw_state.dpll_md);
2622 seq_printf(m, " fp0: 0x%08x\n", pll->hw_state.fp0);
2623 seq_printf(m, " fp1: 0x%08x\n", pll->hw_state.fp1);
d452c5b6 2624 seq_printf(m, " wrpll: 0x%08x\n", pll->hw_state.wrpll);
728e29d7
DV
2625 }
2626 drm_modeset_unlock_all(dev);
2627
2628 return 0;
2629}
2630
888b5995
AS
2631static int intel_wa_registers(struct seq_file *m, void *unused)
2632{
2633 int i;
2634 int ret;
2635 struct drm_info_node *node = (struct drm_info_node *) m->private;
2636 struct drm_device *dev = node->minor->dev;
2637 struct drm_i915_private *dev_priv = dev->dev_private;
2638
2639 if (!IS_BROADWELL(dev)) {
2640 DRM_DEBUG_DRIVER("Workaround table not available !!\n");
2641 return -EINVAL;
2642 }
2643
2644 ret = mutex_lock_interruptible(&dev->struct_mutex);
2645 if (ret)
2646 return ret;
2647
2648 intel_runtime_pm_get(dev_priv);
2649
2650 seq_printf(m, "Workarounds applied: %d\n", dev_priv->num_wa_regs);
2651 for (i = 0; i < dev_priv->num_wa_regs; ++i) {
2652 u32 addr, mask;
2653
2654 addr = dev_priv->intel_wa_regs[i].addr;
2655 mask = dev_priv->intel_wa_regs[i].mask;
2656 dev_priv->intel_wa_regs[i].value = I915_READ(addr) | mask;
2657 if (dev_priv->intel_wa_regs[i].addr)
2658 seq_printf(m, "0x%X: 0x%08X, mask: 0x%08X\n",
2659 dev_priv->intel_wa_regs[i].addr,
2660 dev_priv->intel_wa_regs[i].value,
2661 dev_priv->intel_wa_regs[i].mask);
2662 }
2663
2664 intel_runtime_pm_put(dev_priv);
2665 mutex_unlock(&dev->struct_mutex);
2666
2667 return 0;
2668}
2669
07144428
DL
2670struct pipe_crc_info {
2671 const char *name;
2672 struct drm_device *dev;
2673 enum pipe pipe;
2674};
2675
11bed958
DA
2676static int i915_dp_mst_info(struct seq_file *m, void *unused)
2677{
2678 struct drm_info_node *node = (struct drm_info_node *) m->private;
2679 struct drm_device *dev = node->minor->dev;
2680 struct drm_encoder *encoder;
2681 struct intel_encoder *intel_encoder;
2682 struct intel_digital_port *intel_dig_port;
2683 drm_modeset_lock_all(dev);
2684 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
2685 intel_encoder = to_intel_encoder(encoder);
2686 if (intel_encoder->type != INTEL_OUTPUT_DISPLAYPORT)
2687 continue;
2688 intel_dig_port = enc_to_dig_port(encoder);
2689 if (!intel_dig_port->dp.can_mst)
2690 continue;
2691
2692 drm_dp_mst_dump_topology(m, &intel_dig_port->dp.mst_mgr);
2693 }
2694 drm_modeset_unlock_all(dev);
2695 return 0;
2696}
2697
07144428
DL
2698static int i915_pipe_crc_open(struct inode *inode, struct file *filep)
2699{
be5c7a90
DL
2700 struct pipe_crc_info *info = inode->i_private;
2701 struct drm_i915_private *dev_priv = info->dev->dev_private;
2702 struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[info->pipe];
2703
7eb1c496
DV
2704 if (info->pipe >= INTEL_INFO(info->dev)->num_pipes)
2705 return -ENODEV;
2706
d538bbdf
DL
2707 spin_lock_irq(&pipe_crc->lock);
2708
2709 if (pipe_crc->opened) {
2710 spin_unlock_irq(&pipe_crc->lock);
be5c7a90
DL
2711 return -EBUSY; /* already open */
2712 }
2713
d538bbdf 2714 pipe_crc->opened = true;
07144428
DL
2715 filep->private_data = inode->i_private;
2716
d538bbdf
DL
2717 spin_unlock_irq(&pipe_crc->lock);
2718
07144428
DL
2719 return 0;
2720}
2721
2722static int i915_pipe_crc_release(struct inode *inode, struct file *filep)
2723{
be5c7a90
DL
2724 struct pipe_crc_info *info = inode->i_private;
2725 struct drm_i915_private *dev_priv = info->dev->dev_private;
2726 struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[info->pipe];
2727
d538bbdf
DL
2728 spin_lock_irq(&pipe_crc->lock);
2729 pipe_crc->opened = false;
2730 spin_unlock_irq(&pipe_crc->lock);
be5c7a90 2731
07144428
DL
2732 return 0;
2733}
2734
2735/* (6 fields, 8 chars each, space separated (5) + '\n') */
2736#define PIPE_CRC_LINE_LEN (6 * 8 + 5 + 1)
2737/* account for \'0' */
2738#define PIPE_CRC_BUFFER_LEN (PIPE_CRC_LINE_LEN + 1)
2739
2740static int pipe_crc_data_count(struct intel_pipe_crc *pipe_crc)
8bf1e9f1 2741{
d538bbdf
DL
2742 assert_spin_locked(&pipe_crc->lock);
2743 return CIRC_CNT(pipe_crc->head, pipe_crc->tail,
2744 INTEL_PIPE_CRC_ENTRIES_NR);
07144428
DL
2745}
2746
2747static ssize_t
2748i915_pipe_crc_read(struct file *filep, char __user *user_buf, size_t count,
2749 loff_t *pos)
2750{
2751 struct pipe_crc_info *info = filep->private_data;
2752 struct drm_device *dev = info->dev;
2753 struct drm_i915_private *dev_priv = dev->dev_private;
2754 struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[info->pipe];
2755 char buf[PIPE_CRC_BUFFER_LEN];
2756 int head, tail, n_entries, n;
2757 ssize_t bytes_read;
2758
2759 /*
2760 * Don't allow user space to provide buffers not big enough to hold
2761 * a line of data.
2762 */
2763 if (count < PIPE_CRC_LINE_LEN)
2764 return -EINVAL;
2765
2766 if (pipe_crc->source == INTEL_PIPE_CRC_SOURCE_NONE)
8bf1e9f1 2767 return 0;
07144428
DL
2768
2769 /* nothing to read */
d538bbdf 2770 spin_lock_irq(&pipe_crc->lock);
07144428 2771 while (pipe_crc_data_count(pipe_crc) == 0) {
d538bbdf
DL
2772 int ret;
2773
2774 if (filep->f_flags & O_NONBLOCK) {
2775 spin_unlock_irq(&pipe_crc->lock);
07144428 2776 return -EAGAIN;
d538bbdf 2777 }
07144428 2778
d538bbdf
DL
2779 ret = wait_event_interruptible_lock_irq(pipe_crc->wq,
2780 pipe_crc_data_count(pipe_crc), pipe_crc->lock);
2781 if (ret) {
2782 spin_unlock_irq(&pipe_crc->lock);
2783 return ret;
2784 }
8bf1e9f1
SH
2785 }
2786
07144428 2787 /* We now have one or more entries to read */
d538bbdf
DL
2788 head = pipe_crc->head;
2789 tail = pipe_crc->tail;
07144428
DL
2790 n_entries = min((size_t)CIRC_CNT(head, tail, INTEL_PIPE_CRC_ENTRIES_NR),
2791 count / PIPE_CRC_LINE_LEN);
d538bbdf
DL
2792 spin_unlock_irq(&pipe_crc->lock);
2793
07144428
DL
2794 bytes_read = 0;
2795 n = 0;
2796 do {
b2c88f5b 2797 struct intel_pipe_crc_entry *entry = &pipe_crc->entries[tail];
07144428 2798 int ret;
8bf1e9f1 2799
07144428
DL
2800 bytes_read += snprintf(buf, PIPE_CRC_BUFFER_LEN,
2801 "%8u %8x %8x %8x %8x %8x\n",
2802 entry->frame, entry->crc[0],
2803 entry->crc[1], entry->crc[2],
2804 entry->crc[3], entry->crc[4]);
2805
2806 ret = copy_to_user(user_buf + n * PIPE_CRC_LINE_LEN,
2807 buf, PIPE_CRC_LINE_LEN);
2808 if (ret == PIPE_CRC_LINE_LEN)
2809 return -EFAULT;
b2c88f5b
DL
2810
2811 BUILD_BUG_ON_NOT_POWER_OF_2(INTEL_PIPE_CRC_ENTRIES_NR);
2812 tail = (tail + 1) & (INTEL_PIPE_CRC_ENTRIES_NR - 1);
07144428
DL
2813 n++;
2814 } while (--n_entries);
8bf1e9f1 2815
d538bbdf
DL
2816 spin_lock_irq(&pipe_crc->lock);
2817 pipe_crc->tail = tail;
2818 spin_unlock_irq(&pipe_crc->lock);
2819
07144428
DL
2820 return bytes_read;
2821}
2822
2823static const struct file_operations i915_pipe_crc_fops = {
2824 .owner = THIS_MODULE,
2825 .open = i915_pipe_crc_open,
2826 .read = i915_pipe_crc_read,
2827 .release = i915_pipe_crc_release,
2828};
2829
2830static struct pipe_crc_info i915_pipe_crc_data[I915_MAX_PIPES] = {
2831 {
2832 .name = "i915_pipe_A_crc",
2833 .pipe = PIPE_A,
2834 },
2835 {
2836 .name = "i915_pipe_B_crc",
2837 .pipe = PIPE_B,
2838 },
2839 {
2840 .name = "i915_pipe_C_crc",
2841 .pipe = PIPE_C,
2842 },
2843};
2844
2845static int i915_pipe_crc_create(struct dentry *root, struct drm_minor *minor,
2846 enum pipe pipe)
2847{
2848 struct drm_device *dev = minor->dev;
2849 struct dentry *ent;
2850 struct pipe_crc_info *info = &i915_pipe_crc_data[pipe];
2851
2852 info->dev = dev;
2853 ent = debugfs_create_file(info->name, S_IRUGO, root, info,
2854 &i915_pipe_crc_fops);
f3c5fe97
WY
2855 if (!ent)
2856 return -ENOMEM;
07144428
DL
2857
2858 return drm_add_fake_info_node(minor, ent, info);
8bf1e9f1
SH
2859}
2860
e8dfcf78 2861static const char * const pipe_crc_sources[] = {
926321d5
DV
2862 "none",
2863 "plane1",
2864 "plane2",
2865 "pf",
5b3a856b 2866 "pipe",
3d099a05
DV
2867 "TV",
2868 "DP-B",
2869 "DP-C",
2870 "DP-D",
46a19188 2871 "auto",
926321d5
DV
2872};
2873
2874static const char *pipe_crc_source_name(enum intel_pipe_crc_source source)
2875{
2876 BUILD_BUG_ON(ARRAY_SIZE(pipe_crc_sources) != INTEL_PIPE_CRC_SOURCE_MAX);
2877 return pipe_crc_sources[source];
2878}
2879
bd9db02f 2880static int display_crc_ctl_show(struct seq_file *m, void *data)
926321d5
DV
2881{
2882 struct drm_device *dev = m->private;
2883 struct drm_i915_private *dev_priv = dev->dev_private;
2884 int i;
2885
2886 for (i = 0; i < I915_MAX_PIPES; i++)
2887 seq_printf(m, "%c %s\n", pipe_name(i),
2888 pipe_crc_source_name(dev_priv->pipe_crc[i].source));
2889
2890 return 0;
2891}
2892
bd9db02f 2893static int display_crc_ctl_open(struct inode *inode, struct file *file)
926321d5
DV
2894{
2895 struct drm_device *dev = inode->i_private;
2896
bd9db02f 2897 return single_open(file, display_crc_ctl_show, dev);
926321d5
DV
2898}
2899
46a19188 2900static int i8xx_pipe_crc_ctl_reg(enum intel_pipe_crc_source *source,
52f843f6
DV
2901 uint32_t *val)
2902{
46a19188
DV
2903 if (*source == INTEL_PIPE_CRC_SOURCE_AUTO)
2904 *source = INTEL_PIPE_CRC_SOURCE_PIPE;
2905
2906 switch (*source) {
52f843f6
DV
2907 case INTEL_PIPE_CRC_SOURCE_PIPE:
2908 *val = PIPE_CRC_ENABLE | PIPE_CRC_INCLUDE_BORDER_I8XX;
2909 break;
2910 case INTEL_PIPE_CRC_SOURCE_NONE:
2911 *val = 0;
2912 break;
2913 default:
2914 return -EINVAL;
2915 }
2916
2917 return 0;
2918}
2919
46a19188
DV
2920static int i9xx_pipe_crc_auto_source(struct drm_device *dev, enum pipe pipe,
2921 enum intel_pipe_crc_source *source)
2922{
2923 struct intel_encoder *encoder;
2924 struct intel_crtc *crtc;
26756809 2925 struct intel_digital_port *dig_port;
46a19188
DV
2926 int ret = 0;
2927
2928 *source = INTEL_PIPE_CRC_SOURCE_PIPE;
2929
6e9f798d 2930 drm_modeset_lock_all(dev);
b2784e15 2931 for_each_intel_encoder(dev, encoder) {
46a19188
DV
2932 if (!encoder->base.crtc)
2933 continue;
2934
2935 crtc = to_intel_crtc(encoder->base.crtc);
2936
2937 if (crtc->pipe != pipe)
2938 continue;
2939
2940 switch (encoder->type) {
2941 case INTEL_OUTPUT_TVOUT:
2942 *source = INTEL_PIPE_CRC_SOURCE_TV;
2943 break;
2944 case INTEL_OUTPUT_DISPLAYPORT:
2945 case INTEL_OUTPUT_EDP:
26756809
DV
2946 dig_port = enc_to_dig_port(&encoder->base);
2947 switch (dig_port->port) {
2948 case PORT_B:
2949 *source = INTEL_PIPE_CRC_SOURCE_DP_B;
2950 break;
2951 case PORT_C:
2952 *source = INTEL_PIPE_CRC_SOURCE_DP_C;
2953 break;
2954 case PORT_D:
2955 *source = INTEL_PIPE_CRC_SOURCE_DP_D;
2956 break;
2957 default:
2958 WARN(1, "nonexisting DP port %c\n",
2959 port_name(dig_port->port));
2960 break;
2961 }
46a19188
DV
2962 break;
2963 }
2964 }
6e9f798d 2965 drm_modeset_unlock_all(dev);
46a19188
DV
2966
2967 return ret;
2968}
2969
2970static int vlv_pipe_crc_ctl_reg(struct drm_device *dev,
2971 enum pipe pipe,
2972 enum intel_pipe_crc_source *source,
7ac0129b
DV
2973 uint32_t *val)
2974{
8d2f24ca
DV
2975 struct drm_i915_private *dev_priv = dev->dev_private;
2976 bool need_stable_symbols = false;
2977
46a19188
DV
2978 if (*source == INTEL_PIPE_CRC_SOURCE_AUTO) {
2979 int ret = i9xx_pipe_crc_auto_source(dev, pipe, source);
2980 if (ret)
2981 return ret;
2982 }
2983
2984 switch (*source) {
7ac0129b
DV
2985 case INTEL_PIPE_CRC_SOURCE_PIPE:
2986 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PIPE_VLV;
2987 break;
2988 case INTEL_PIPE_CRC_SOURCE_DP_B:
2989 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_B_VLV;
8d2f24ca 2990 need_stable_symbols = true;
7ac0129b
DV
2991 break;
2992 case INTEL_PIPE_CRC_SOURCE_DP_C:
2993 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_C_VLV;
8d2f24ca 2994 need_stable_symbols = true;
7ac0129b
DV
2995 break;
2996 case INTEL_PIPE_CRC_SOURCE_NONE:
2997 *val = 0;
2998 break;
2999 default:
3000 return -EINVAL;
3001 }
3002
8d2f24ca
DV
3003 /*
3004 * When the pipe CRC tap point is after the transcoders we need
3005 * to tweak symbol-level features to produce a deterministic series of
3006 * symbols for a given frame. We need to reset those features only once
3007 * a frame (instead of every nth symbol):
3008 * - DC-balance: used to ensure a better clock recovery from the data
3009 * link (SDVO)
3010 * - DisplayPort scrambling: used for EMI reduction
3011 */
3012 if (need_stable_symbols) {
3013 uint32_t tmp = I915_READ(PORT_DFT2_G4X);
3014
8d2f24ca
DV
3015 tmp |= DC_BALANCE_RESET_VLV;
3016 if (pipe == PIPE_A)
3017 tmp |= PIPE_A_SCRAMBLE_RESET;
3018 else
3019 tmp |= PIPE_B_SCRAMBLE_RESET;
3020
3021 I915_WRITE(PORT_DFT2_G4X, tmp);
3022 }
3023
7ac0129b
DV
3024 return 0;
3025}
3026
4b79ebf7 3027static int i9xx_pipe_crc_ctl_reg(struct drm_device *dev,
46a19188
DV
3028 enum pipe pipe,
3029 enum intel_pipe_crc_source *source,
4b79ebf7
DV
3030 uint32_t *val)
3031{
84093603
DV
3032 struct drm_i915_private *dev_priv = dev->dev_private;
3033 bool need_stable_symbols = false;
3034
46a19188
DV
3035 if (*source == INTEL_PIPE_CRC_SOURCE_AUTO) {
3036 int ret = i9xx_pipe_crc_auto_source(dev, pipe, source);
3037 if (ret)
3038 return ret;
3039 }
3040
3041 switch (*source) {
4b79ebf7
DV
3042 case INTEL_PIPE_CRC_SOURCE_PIPE:
3043 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PIPE_I9XX;
3044 break;
3045 case INTEL_PIPE_CRC_SOURCE_TV:
3046 if (!SUPPORTS_TV(dev))
3047 return -EINVAL;
3048 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_TV_PRE;
3049 break;
3050 case INTEL_PIPE_CRC_SOURCE_DP_B:
3051 if (!IS_G4X(dev))
3052 return -EINVAL;
3053 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_B_G4X;
84093603 3054 need_stable_symbols = true;
4b79ebf7
DV
3055 break;
3056 case INTEL_PIPE_CRC_SOURCE_DP_C:
3057 if (!IS_G4X(dev))
3058 return -EINVAL;
3059 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_C_G4X;
84093603 3060 need_stable_symbols = true;
4b79ebf7
DV
3061 break;
3062 case INTEL_PIPE_CRC_SOURCE_DP_D:
3063 if (!IS_G4X(dev))
3064 return -EINVAL;
3065 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_D_G4X;
84093603 3066 need_stable_symbols = true;
4b79ebf7
DV
3067 break;
3068 case INTEL_PIPE_CRC_SOURCE_NONE:
3069 *val = 0;
3070 break;
3071 default:
3072 return -EINVAL;
3073 }
3074
84093603
DV
3075 /*
3076 * When the pipe CRC tap point is after the transcoders we need
3077 * to tweak symbol-level features to produce a deterministic series of
3078 * symbols for a given frame. We need to reset those features only once
3079 * a frame (instead of every nth symbol):
3080 * - DC-balance: used to ensure a better clock recovery from the data
3081 * link (SDVO)
3082 * - DisplayPort scrambling: used for EMI reduction
3083 */
3084 if (need_stable_symbols) {
3085 uint32_t tmp = I915_READ(PORT_DFT2_G4X);
3086
3087 WARN_ON(!IS_G4X(dev));
3088
3089 I915_WRITE(PORT_DFT_I9XX,
3090 I915_READ(PORT_DFT_I9XX) | DC_BALANCE_RESET);
3091
3092 if (pipe == PIPE_A)
3093 tmp |= PIPE_A_SCRAMBLE_RESET;
3094 else
3095 tmp |= PIPE_B_SCRAMBLE_RESET;
3096
3097 I915_WRITE(PORT_DFT2_G4X, tmp);
3098 }
3099
4b79ebf7
DV
3100 return 0;
3101}
3102
8d2f24ca
DV
3103static void vlv_undo_pipe_scramble_reset(struct drm_device *dev,
3104 enum pipe pipe)
3105{
3106 struct drm_i915_private *dev_priv = dev->dev_private;
3107 uint32_t tmp = I915_READ(PORT_DFT2_G4X);
3108
3109 if (pipe == PIPE_A)
3110 tmp &= ~PIPE_A_SCRAMBLE_RESET;
3111 else
3112 tmp &= ~PIPE_B_SCRAMBLE_RESET;
3113 if (!(tmp & PIPE_SCRAMBLE_RESET_MASK))
3114 tmp &= ~DC_BALANCE_RESET_VLV;
3115 I915_WRITE(PORT_DFT2_G4X, tmp);
3116
3117}
3118
84093603
DV
3119static void g4x_undo_pipe_scramble_reset(struct drm_device *dev,
3120 enum pipe pipe)
3121{
3122 struct drm_i915_private *dev_priv = dev->dev_private;
3123 uint32_t tmp = I915_READ(PORT_DFT2_G4X);
3124
3125 if (pipe == PIPE_A)
3126 tmp &= ~PIPE_A_SCRAMBLE_RESET;
3127 else
3128 tmp &= ~PIPE_B_SCRAMBLE_RESET;
3129 I915_WRITE(PORT_DFT2_G4X, tmp);
3130
3131 if (!(tmp & PIPE_SCRAMBLE_RESET_MASK)) {
3132 I915_WRITE(PORT_DFT_I9XX,
3133 I915_READ(PORT_DFT_I9XX) & ~DC_BALANCE_RESET);
3134 }
3135}
3136
46a19188 3137static int ilk_pipe_crc_ctl_reg(enum intel_pipe_crc_source *source,
5b3a856b
DV
3138 uint32_t *val)
3139{
46a19188
DV
3140 if (*source == INTEL_PIPE_CRC_SOURCE_AUTO)
3141 *source = INTEL_PIPE_CRC_SOURCE_PIPE;
3142
3143 switch (*source) {
5b3a856b
DV
3144 case INTEL_PIPE_CRC_SOURCE_PLANE1:
3145 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PRIMARY_ILK;
3146 break;
3147 case INTEL_PIPE_CRC_SOURCE_PLANE2:
3148 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_SPRITE_ILK;
3149 break;
5b3a856b
DV
3150 case INTEL_PIPE_CRC_SOURCE_PIPE:
3151 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PIPE_ILK;
3152 break;
3d099a05 3153 case INTEL_PIPE_CRC_SOURCE_NONE:
5b3a856b
DV
3154 *val = 0;
3155 break;
3d099a05
DV
3156 default:
3157 return -EINVAL;
5b3a856b
DV
3158 }
3159
3160 return 0;
3161}
3162
fabf6e51
DV
3163static void hsw_trans_edp_pipe_A_crc_wa(struct drm_device *dev)
3164{
3165 struct drm_i915_private *dev_priv = dev->dev_private;
3166 struct intel_crtc *crtc =
3167 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_A]);
3168
3169 drm_modeset_lock_all(dev);
3170 /*
3171 * If we use the eDP transcoder we need to make sure that we don't
3172 * bypass the pfit, since otherwise the pipe CRC source won't work. Only
3173 * relevant on hsw with pipe A when using the always-on power well
3174 * routing.
3175 */
3176 if (crtc->config.cpu_transcoder == TRANSCODER_EDP &&
3177 !crtc->config.pch_pfit.enabled) {
3178 crtc->config.pch_pfit.force_thru = true;
3179
3180 intel_display_power_get(dev_priv,
3181 POWER_DOMAIN_PIPE_PANEL_FITTER(PIPE_A));
3182
3183 dev_priv->display.crtc_disable(&crtc->base);
3184 dev_priv->display.crtc_enable(&crtc->base);
3185 }
3186 drm_modeset_unlock_all(dev);
3187}
3188
3189static void hsw_undo_trans_edp_pipe_A_crc_wa(struct drm_device *dev)
3190{
3191 struct drm_i915_private *dev_priv = dev->dev_private;
3192 struct intel_crtc *crtc =
3193 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_A]);
3194
3195 drm_modeset_lock_all(dev);
3196 /*
3197 * If we use the eDP transcoder we need to make sure that we don't
3198 * bypass the pfit, since otherwise the pipe CRC source won't work. Only
3199 * relevant on hsw with pipe A when using the always-on power well
3200 * routing.
3201 */
3202 if (crtc->config.pch_pfit.force_thru) {
3203 crtc->config.pch_pfit.force_thru = false;
3204
3205 dev_priv->display.crtc_disable(&crtc->base);
3206 dev_priv->display.crtc_enable(&crtc->base);
3207
3208 intel_display_power_put(dev_priv,
3209 POWER_DOMAIN_PIPE_PANEL_FITTER(PIPE_A));
3210 }
3211 drm_modeset_unlock_all(dev);
3212}
3213
3214static int ivb_pipe_crc_ctl_reg(struct drm_device *dev,
3215 enum pipe pipe,
3216 enum intel_pipe_crc_source *source,
5b3a856b
DV
3217 uint32_t *val)
3218{
46a19188
DV
3219 if (*source == INTEL_PIPE_CRC_SOURCE_AUTO)
3220 *source = INTEL_PIPE_CRC_SOURCE_PF;
3221
3222 switch (*source) {
5b3a856b
DV
3223 case INTEL_PIPE_CRC_SOURCE_PLANE1:
3224 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PRIMARY_IVB;
3225 break;
3226 case INTEL_PIPE_CRC_SOURCE_PLANE2:
3227 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_SPRITE_IVB;
3228 break;
3229 case INTEL_PIPE_CRC_SOURCE_PF:
fabf6e51
DV
3230 if (IS_HASWELL(dev) && pipe == PIPE_A)
3231 hsw_trans_edp_pipe_A_crc_wa(dev);
3232
5b3a856b
DV
3233 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PF_IVB;
3234 break;
3d099a05 3235 case INTEL_PIPE_CRC_SOURCE_NONE:
5b3a856b
DV
3236 *val = 0;
3237 break;
3d099a05
DV
3238 default:
3239 return -EINVAL;
5b3a856b
DV
3240 }
3241
3242 return 0;
3243}
3244
926321d5
DV
3245static int pipe_crc_set_source(struct drm_device *dev, enum pipe pipe,
3246 enum intel_pipe_crc_source source)
3247{
3248 struct drm_i915_private *dev_priv = dev->dev_private;
cc3da175 3249 struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[pipe];
432f3342 3250 u32 val = 0; /* shut up gcc */
5b3a856b 3251 int ret;
926321d5 3252
cc3da175
DL
3253 if (pipe_crc->source == source)
3254 return 0;
3255
ae676fcd
DL
3256 /* forbid changing the source without going back to 'none' */
3257 if (pipe_crc->source && source)
3258 return -EINVAL;
3259
52f843f6 3260 if (IS_GEN2(dev))
46a19188 3261 ret = i8xx_pipe_crc_ctl_reg(&source, &val);
52f843f6 3262 else if (INTEL_INFO(dev)->gen < 5)
46a19188 3263 ret = i9xx_pipe_crc_ctl_reg(dev, pipe, &source, &val);
7ac0129b 3264 else if (IS_VALLEYVIEW(dev))
fabf6e51 3265 ret = vlv_pipe_crc_ctl_reg(dev, pipe, &source, &val);
4b79ebf7 3266 else if (IS_GEN5(dev) || IS_GEN6(dev))
46a19188 3267 ret = ilk_pipe_crc_ctl_reg(&source, &val);
5b3a856b 3268 else
fabf6e51 3269 ret = ivb_pipe_crc_ctl_reg(dev, pipe, &source, &val);
5b3a856b
DV
3270
3271 if (ret != 0)
3272 return ret;
3273
4b584369
DL
3274 /* none -> real source transition */
3275 if (source) {
7cd6ccff
DL
3276 DRM_DEBUG_DRIVER("collecting CRCs for pipe %c, %s\n",
3277 pipe_name(pipe), pipe_crc_source_name(source));
3278
e5f75aca
DL
3279 pipe_crc->entries = kzalloc(sizeof(*pipe_crc->entries) *
3280 INTEL_PIPE_CRC_ENTRIES_NR,
3281 GFP_KERNEL);
3282 if (!pipe_crc->entries)
3283 return -ENOMEM;
3284
d538bbdf
DL
3285 spin_lock_irq(&pipe_crc->lock);
3286 pipe_crc->head = 0;
3287 pipe_crc->tail = 0;
3288 spin_unlock_irq(&pipe_crc->lock);
4b584369
DL
3289 }
3290
cc3da175 3291 pipe_crc->source = source;
926321d5 3292
926321d5
DV
3293 I915_WRITE(PIPE_CRC_CTL(pipe), val);
3294 POSTING_READ(PIPE_CRC_CTL(pipe));
3295
e5f75aca
DL
3296 /* real source -> none transition */
3297 if (source == INTEL_PIPE_CRC_SOURCE_NONE) {
d538bbdf 3298 struct intel_pipe_crc_entry *entries;
a33d7105
DV
3299 struct intel_crtc *crtc =
3300 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
d538bbdf 3301
7cd6ccff
DL
3302 DRM_DEBUG_DRIVER("stopping CRCs for pipe %c\n",
3303 pipe_name(pipe));
3304
a33d7105
DV
3305 drm_modeset_lock(&crtc->base.mutex, NULL);
3306 if (crtc->active)
3307 intel_wait_for_vblank(dev, pipe);
3308 drm_modeset_unlock(&crtc->base.mutex);
bcf17ab2 3309
d538bbdf
DL
3310 spin_lock_irq(&pipe_crc->lock);
3311 entries = pipe_crc->entries;
e5f75aca 3312 pipe_crc->entries = NULL;
d538bbdf
DL
3313 spin_unlock_irq(&pipe_crc->lock);
3314
3315 kfree(entries);
84093603
DV
3316
3317 if (IS_G4X(dev))
3318 g4x_undo_pipe_scramble_reset(dev, pipe);
8d2f24ca
DV
3319 else if (IS_VALLEYVIEW(dev))
3320 vlv_undo_pipe_scramble_reset(dev, pipe);
fabf6e51
DV
3321 else if (IS_HASWELL(dev) && pipe == PIPE_A)
3322 hsw_undo_trans_edp_pipe_A_crc_wa(dev);
e5f75aca
DL
3323 }
3324
926321d5
DV
3325 return 0;
3326}
3327
3328/*
3329 * Parse pipe CRC command strings:
b94dec87
DL
3330 * command: wsp* object wsp+ name wsp+ source wsp*
3331 * object: 'pipe'
3332 * name: (A | B | C)
926321d5
DV
3333 * source: (none | plane1 | plane2 | pf)
3334 * wsp: (#0x20 | #0x9 | #0xA)+
3335 *
3336 * eg.:
b94dec87
DL
3337 * "pipe A plane1" -> Start CRC computations on plane1 of pipe A
3338 * "pipe A none" -> Stop CRC
926321d5 3339 */
bd9db02f 3340static int display_crc_ctl_tokenize(char *buf, char *words[], int max_words)
926321d5
DV
3341{
3342 int n_words = 0;
3343
3344 while (*buf) {
3345 char *end;
3346
3347 /* skip leading white space */
3348 buf = skip_spaces(buf);
3349 if (!*buf)
3350 break; /* end of buffer */
3351
3352 /* find end of word */
3353 for (end = buf; *end && !isspace(*end); end++)
3354 ;
3355
3356 if (n_words == max_words) {
3357 DRM_DEBUG_DRIVER("too many words, allowed <= %d\n",
3358 max_words);
3359 return -EINVAL; /* ran out of words[] before bytes */
3360 }
3361
3362 if (*end)
3363 *end++ = '\0';
3364 words[n_words++] = buf;
3365 buf = end;
3366 }
3367
3368 return n_words;
3369}
3370
b94dec87
DL
3371enum intel_pipe_crc_object {
3372 PIPE_CRC_OBJECT_PIPE,
3373};
3374
e8dfcf78 3375static const char * const pipe_crc_objects[] = {
b94dec87
DL
3376 "pipe",
3377};
3378
3379static int
bd9db02f 3380display_crc_ctl_parse_object(const char *buf, enum intel_pipe_crc_object *o)
b94dec87
DL
3381{
3382 int i;
3383
3384 for (i = 0; i < ARRAY_SIZE(pipe_crc_objects); i++)
3385 if (!strcmp(buf, pipe_crc_objects[i])) {
bd9db02f 3386 *o = i;
b94dec87
DL
3387 return 0;
3388 }
3389
3390 return -EINVAL;
3391}
3392
bd9db02f 3393static int display_crc_ctl_parse_pipe(const char *buf, enum pipe *pipe)
926321d5
DV
3394{
3395 const char name = buf[0];
3396
3397 if (name < 'A' || name >= pipe_name(I915_MAX_PIPES))
3398 return -EINVAL;
3399
3400 *pipe = name - 'A';
3401
3402 return 0;
3403}
3404
3405static int
bd9db02f 3406display_crc_ctl_parse_source(const char *buf, enum intel_pipe_crc_source *s)
926321d5
DV
3407{
3408 int i;
3409
3410 for (i = 0; i < ARRAY_SIZE(pipe_crc_sources); i++)
3411 if (!strcmp(buf, pipe_crc_sources[i])) {
bd9db02f 3412 *s = i;
926321d5
DV
3413 return 0;
3414 }
3415
3416 return -EINVAL;
3417}
3418
bd9db02f 3419static int display_crc_ctl_parse(struct drm_device *dev, char *buf, size_t len)
926321d5 3420{
b94dec87 3421#define N_WORDS 3
926321d5 3422 int n_words;
b94dec87 3423 char *words[N_WORDS];
926321d5 3424 enum pipe pipe;
b94dec87 3425 enum intel_pipe_crc_object object;
926321d5
DV
3426 enum intel_pipe_crc_source source;
3427
bd9db02f 3428 n_words = display_crc_ctl_tokenize(buf, words, N_WORDS);
b94dec87
DL
3429 if (n_words != N_WORDS) {
3430 DRM_DEBUG_DRIVER("tokenize failed, a command is %d words\n",
3431 N_WORDS);
3432 return -EINVAL;
3433 }
3434
bd9db02f 3435 if (display_crc_ctl_parse_object(words[0], &object) < 0) {
b94dec87 3436 DRM_DEBUG_DRIVER("unknown object %s\n", words[0]);
926321d5
DV
3437 return -EINVAL;
3438 }
3439
bd9db02f 3440 if (display_crc_ctl_parse_pipe(words[1], &pipe) < 0) {
b94dec87 3441 DRM_DEBUG_DRIVER("unknown pipe %s\n", words[1]);
926321d5
DV
3442 return -EINVAL;
3443 }
3444
bd9db02f 3445 if (display_crc_ctl_parse_source(words[2], &source) < 0) {
b94dec87 3446 DRM_DEBUG_DRIVER("unknown source %s\n", words[2]);
926321d5
DV
3447 return -EINVAL;
3448 }
3449
3450 return pipe_crc_set_source(dev, pipe, source);
3451}
3452
bd9db02f
DL
3453static ssize_t display_crc_ctl_write(struct file *file, const char __user *ubuf,
3454 size_t len, loff_t *offp)
926321d5
DV
3455{
3456 struct seq_file *m = file->private_data;
3457 struct drm_device *dev = m->private;
3458 char *tmpbuf;
3459 int ret;
3460
3461 if (len == 0)
3462 return 0;
3463
3464 if (len > PAGE_SIZE - 1) {
3465 DRM_DEBUG_DRIVER("expected <%lu bytes into pipe crc control\n",
3466 PAGE_SIZE);
3467 return -E2BIG;
3468 }
3469
3470 tmpbuf = kmalloc(len + 1, GFP_KERNEL);
3471 if (!tmpbuf)
3472 return -ENOMEM;
3473
3474 if (copy_from_user(tmpbuf, ubuf, len)) {
3475 ret = -EFAULT;
3476 goto out;
3477 }
3478 tmpbuf[len] = '\0';
3479
bd9db02f 3480 ret = display_crc_ctl_parse(dev, tmpbuf, len);
926321d5
DV
3481
3482out:
3483 kfree(tmpbuf);
3484 if (ret < 0)
3485 return ret;
3486
3487 *offp += len;
3488 return len;
3489}
3490
bd9db02f 3491static const struct file_operations i915_display_crc_ctl_fops = {
926321d5 3492 .owner = THIS_MODULE,
bd9db02f 3493 .open = display_crc_ctl_open,
926321d5
DV
3494 .read = seq_read,
3495 .llseek = seq_lseek,
3496 .release = single_release,
bd9db02f 3497 .write = display_crc_ctl_write
926321d5
DV
3498};
3499
369a1342
VS
3500static void wm_latency_show(struct seq_file *m, const uint16_t wm[5])
3501{
3502 struct drm_device *dev = m->private;
546c81fd 3503 int num_levels = ilk_wm_max_level(dev) + 1;
369a1342
VS
3504 int level;
3505
3506 drm_modeset_lock_all(dev);
3507
3508 for (level = 0; level < num_levels; level++) {
3509 unsigned int latency = wm[level];
3510
3511 /* WM1+ latency values in 0.5us units */
3512 if (level > 0)
3513 latency *= 5;
3514
3515 seq_printf(m, "WM%d %u (%u.%u usec)\n",
3516 level, wm[level],
3517 latency / 10, latency % 10);
3518 }
3519
3520 drm_modeset_unlock_all(dev);
3521}
3522
3523static int pri_wm_latency_show(struct seq_file *m, void *data)
3524{
3525 struct drm_device *dev = m->private;
3526
3527 wm_latency_show(m, to_i915(dev)->wm.pri_latency);
3528
3529 return 0;
3530}
3531
3532static int spr_wm_latency_show(struct seq_file *m, void *data)
3533{
3534 struct drm_device *dev = m->private;
3535
3536 wm_latency_show(m, to_i915(dev)->wm.spr_latency);
3537
3538 return 0;
3539}
3540
3541static int cur_wm_latency_show(struct seq_file *m, void *data)
3542{
3543 struct drm_device *dev = m->private;
3544
3545 wm_latency_show(m, to_i915(dev)->wm.cur_latency);
3546
3547 return 0;
3548}
3549
3550static int pri_wm_latency_open(struct inode *inode, struct file *file)
3551{
3552 struct drm_device *dev = inode->i_private;
3553
9ad0257c 3554 if (HAS_GMCH_DISPLAY(dev))
369a1342
VS
3555 return -ENODEV;
3556
3557 return single_open(file, pri_wm_latency_show, dev);
3558}
3559
3560static int spr_wm_latency_open(struct inode *inode, struct file *file)
3561{
3562 struct drm_device *dev = inode->i_private;
3563
9ad0257c 3564 if (HAS_GMCH_DISPLAY(dev))
369a1342
VS
3565 return -ENODEV;
3566
3567 return single_open(file, spr_wm_latency_show, dev);
3568}
3569
3570static int cur_wm_latency_open(struct inode *inode, struct file *file)
3571{
3572 struct drm_device *dev = inode->i_private;
3573
9ad0257c 3574 if (HAS_GMCH_DISPLAY(dev))
369a1342
VS
3575 return -ENODEV;
3576
3577 return single_open(file, cur_wm_latency_show, dev);
3578}
3579
3580static ssize_t wm_latency_write(struct file *file, const char __user *ubuf,
3581 size_t len, loff_t *offp, uint16_t wm[5])
3582{
3583 struct seq_file *m = file->private_data;
3584 struct drm_device *dev = m->private;
3585 uint16_t new[5] = { 0 };
546c81fd 3586 int num_levels = ilk_wm_max_level(dev) + 1;
369a1342
VS
3587 int level;
3588 int ret;
3589 char tmp[32];
3590
3591 if (len >= sizeof(tmp))
3592 return -EINVAL;
3593
3594 if (copy_from_user(tmp, ubuf, len))
3595 return -EFAULT;
3596
3597 tmp[len] = '\0';
3598
3599 ret = sscanf(tmp, "%hu %hu %hu %hu %hu", &new[0], &new[1], &new[2], &new[3], &new[4]);
3600 if (ret != num_levels)
3601 return -EINVAL;
3602
3603 drm_modeset_lock_all(dev);
3604
3605 for (level = 0; level < num_levels; level++)
3606 wm[level] = new[level];
3607
3608 drm_modeset_unlock_all(dev);
3609
3610 return len;
3611}
3612
3613
3614static ssize_t pri_wm_latency_write(struct file *file, const char __user *ubuf,
3615 size_t len, loff_t *offp)
3616{
3617 struct seq_file *m = file->private_data;
3618 struct drm_device *dev = m->private;
3619
3620 return wm_latency_write(file, ubuf, len, offp, to_i915(dev)->wm.pri_latency);
3621}
3622
3623static ssize_t spr_wm_latency_write(struct file *file, const char __user *ubuf,
3624 size_t len, loff_t *offp)
3625{
3626 struct seq_file *m = file->private_data;
3627 struct drm_device *dev = m->private;
3628
3629 return wm_latency_write(file, ubuf, len, offp, to_i915(dev)->wm.spr_latency);
3630}
3631
3632static ssize_t cur_wm_latency_write(struct file *file, const char __user *ubuf,
3633 size_t len, loff_t *offp)
3634{
3635 struct seq_file *m = file->private_data;
3636 struct drm_device *dev = m->private;
3637
3638 return wm_latency_write(file, ubuf, len, offp, to_i915(dev)->wm.cur_latency);
3639}
3640
3641static const struct file_operations i915_pri_wm_latency_fops = {
3642 .owner = THIS_MODULE,
3643 .open = pri_wm_latency_open,
3644 .read = seq_read,
3645 .llseek = seq_lseek,
3646 .release = single_release,
3647 .write = pri_wm_latency_write
3648};
3649
3650static const struct file_operations i915_spr_wm_latency_fops = {
3651 .owner = THIS_MODULE,
3652 .open = spr_wm_latency_open,
3653 .read = seq_read,
3654 .llseek = seq_lseek,
3655 .release = single_release,
3656 .write = spr_wm_latency_write
3657};
3658
3659static const struct file_operations i915_cur_wm_latency_fops = {
3660 .owner = THIS_MODULE,
3661 .open = cur_wm_latency_open,
3662 .read = seq_read,
3663 .llseek = seq_lseek,
3664 .release = single_release,
3665 .write = cur_wm_latency_write
3666};
3667
647416f9
KC
3668static int
3669i915_wedged_get(void *data, u64 *val)
f3cd474b 3670{
647416f9 3671 struct drm_device *dev = data;
e277a1f8 3672 struct drm_i915_private *dev_priv = dev->dev_private;
f3cd474b 3673
647416f9 3674 *val = atomic_read(&dev_priv->gpu_error.reset_counter);
f3cd474b 3675
647416f9 3676 return 0;
f3cd474b
CW
3677}
3678
647416f9
KC
3679static int
3680i915_wedged_set(void *data, u64 val)
f3cd474b 3681{
647416f9 3682 struct drm_device *dev = data;
d46c0517
ID
3683 struct drm_i915_private *dev_priv = dev->dev_private;
3684
3685 intel_runtime_pm_get(dev_priv);
f3cd474b 3686
58174462
MK
3687 i915_handle_error(dev, val,
3688 "Manually setting wedged to %llu", val);
d46c0517
ID
3689
3690 intel_runtime_pm_put(dev_priv);
3691
647416f9 3692 return 0;
f3cd474b
CW
3693}
3694
647416f9
KC
3695DEFINE_SIMPLE_ATTRIBUTE(i915_wedged_fops,
3696 i915_wedged_get, i915_wedged_set,
3a3b4f98 3697 "%llu\n");
f3cd474b 3698
647416f9
KC
3699static int
3700i915_ring_stop_get(void *data, u64 *val)
e5eb3d63 3701{
647416f9 3702 struct drm_device *dev = data;
e277a1f8 3703 struct drm_i915_private *dev_priv = dev->dev_private;
e5eb3d63 3704
647416f9 3705 *val = dev_priv->gpu_error.stop_rings;
e5eb3d63 3706
647416f9 3707 return 0;
e5eb3d63
DV
3708}
3709
647416f9
KC
3710static int
3711i915_ring_stop_set(void *data, u64 val)
e5eb3d63 3712{
647416f9 3713 struct drm_device *dev = data;
e5eb3d63 3714 struct drm_i915_private *dev_priv = dev->dev_private;
647416f9 3715 int ret;
e5eb3d63 3716
647416f9 3717 DRM_DEBUG_DRIVER("Stopping rings 0x%08llx\n", val);
e5eb3d63 3718
22bcfc6a
DV
3719 ret = mutex_lock_interruptible(&dev->struct_mutex);
3720 if (ret)
3721 return ret;
3722
99584db3 3723 dev_priv->gpu_error.stop_rings = val;
e5eb3d63
DV
3724 mutex_unlock(&dev->struct_mutex);
3725
647416f9 3726 return 0;
e5eb3d63
DV
3727}
3728
647416f9
KC
3729DEFINE_SIMPLE_ATTRIBUTE(i915_ring_stop_fops,
3730 i915_ring_stop_get, i915_ring_stop_set,
3731 "0x%08llx\n");
d5442303 3732
094f9a54
CW
3733static int
3734i915_ring_missed_irq_get(void *data, u64 *val)
3735{
3736 struct drm_device *dev = data;
3737 struct drm_i915_private *dev_priv = dev->dev_private;
3738
3739 *val = dev_priv->gpu_error.missed_irq_rings;
3740 return 0;
3741}
3742
3743static int
3744i915_ring_missed_irq_set(void *data, u64 val)
3745{
3746 struct drm_device *dev = data;
3747 struct drm_i915_private *dev_priv = dev->dev_private;
3748 int ret;
3749
3750 /* Lock against concurrent debugfs callers */
3751 ret = mutex_lock_interruptible(&dev->struct_mutex);
3752 if (ret)
3753 return ret;
3754 dev_priv->gpu_error.missed_irq_rings = val;
3755 mutex_unlock(&dev->struct_mutex);
3756
3757 return 0;
3758}
3759
3760DEFINE_SIMPLE_ATTRIBUTE(i915_ring_missed_irq_fops,
3761 i915_ring_missed_irq_get, i915_ring_missed_irq_set,
3762 "0x%08llx\n");
3763
3764static int
3765i915_ring_test_irq_get(void *data, u64 *val)
3766{
3767 struct drm_device *dev = data;
3768 struct drm_i915_private *dev_priv = dev->dev_private;
3769
3770 *val = dev_priv->gpu_error.test_irq_rings;
3771
3772 return 0;
3773}
3774
3775static int
3776i915_ring_test_irq_set(void *data, u64 val)
3777{
3778 struct drm_device *dev = data;
3779 struct drm_i915_private *dev_priv = dev->dev_private;
3780 int ret;
3781
3782 DRM_DEBUG_DRIVER("Masking interrupts on rings 0x%08llx\n", val);
3783
3784 /* Lock against concurrent debugfs callers */
3785 ret = mutex_lock_interruptible(&dev->struct_mutex);
3786 if (ret)
3787 return ret;
3788
3789 dev_priv->gpu_error.test_irq_rings = val;
3790 mutex_unlock(&dev->struct_mutex);
3791
3792 return 0;
3793}
3794
3795DEFINE_SIMPLE_ATTRIBUTE(i915_ring_test_irq_fops,
3796 i915_ring_test_irq_get, i915_ring_test_irq_set,
3797 "0x%08llx\n");
3798
dd624afd
CW
3799#define DROP_UNBOUND 0x1
3800#define DROP_BOUND 0x2
3801#define DROP_RETIRE 0x4
3802#define DROP_ACTIVE 0x8
3803#define DROP_ALL (DROP_UNBOUND | \
3804 DROP_BOUND | \
3805 DROP_RETIRE | \
3806 DROP_ACTIVE)
647416f9
KC
3807static int
3808i915_drop_caches_get(void *data, u64 *val)
dd624afd 3809{
647416f9 3810 *val = DROP_ALL;
dd624afd 3811
647416f9 3812 return 0;
dd624afd
CW
3813}
3814
647416f9
KC
3815static int
3816i915_drop_caches_set(void *data, u64 val)
dd624afd 3817{
647416f9 3818 struct drm_device *dev = data;
dd624afd
CW
3819 struct drm_i915_private *dev_priv = dev->dev_private;
3820 struct drm_i915_gem_object *obj, *next;
ca191b13
BW
3821 struct i915_address_space *vm;
3822 struct i915_vma *vma, *x;
647416f9 3823 int ret;
dd624afd 3824
2f9fe5ff 3825 DRM_DEBUG("Dropping caches: 0x%08llx\n", val);
dd624afd
CW
3826
3827 /* No need to check and wait for gpu resets, only libdrm auto-restarts
3828 * on ioctls on -EAGAIN. */
3829 ret = mutex_lock_interruptible(&dev->struct_mutex);
3830 if (ret)
3831 return ret;
3832
3833 if (val & DROP_ACTIVE) {
3834 ret = i915_gpu_idle(dev);
3835 if (ret)
3836 goto unlock;
3837 }
3838
3839 if (val & (DROP_RETIRE | DROP_ACTIVE))
3840 i915_gem_retire_requests(dev);
3841
3842 if (val & DROP_BOUND) {
ca191b13
BW
3843 list_for_each_entry(vm, &dev_priv->vm_list, global_link) {
3844 list_for_each_entry_safe(vma, x, &vm->inactive_list,
3845 mm_list) {
d7f46fc4 3846 if (vma->pin_count)
ca191b13
BW
3847 continue;
3848
3849 ret = i915_vma_unbind(vma);
3850 if (ret)
3851 goto unlock;
3852 }
31a46c9c 3853 }
dd624afd
CW
3854 }
3855
3856 if (val & DROP_UNBOUND) {
35c20a60
BW
3857 list_for_each_entry_safe(obj, next, &dev_priv->mm.unbound_list,
3858 global_list)
dd624afd
CW
3859 if (obj->pages_pin_count == 0) {
3860 ret = i915_gem_object_put_pages(obj);
3861 if (ret)
3862 goto unlock;
3863 }
3864 }
3865
3866unlock:
3867 mutex_unlock(&dev->struct_mutex);
3868
647416f9 3869 return ret;
dd624afd
CW
3870}
3871
647416f9
KC
3872DEFINE_SIMPLE_ATTRIBUTE(i915_drop_caches_fops,
3873 i915_drop_caches_get, i915_drop_caches_set,
3874 "0x%08llx\n");
dd624afd 3875
647416f9
KC
3876static int
3877i915_max_freq_get(void *data, u64 *val)
358733e9 3878{
647416f9 3879 struct drm_device *dev = data;
e277a1f8 3880 struct drm_i915_private *dev_priv = dev->dev_private;
647416f9 3881 int ret;
004777cb 3882
daa3afb2 3883 if (INTEL_INFO(dev)->gen < 6)
004777cb
DV
3884 return -ENODEV;
3885
5c9669ce
TR
3886 flush_delayed_work(&dev_priv->rps.delayed_resume_work);
3887
4fc688ce 3888 ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
004777cb
DV
3889 if (ret)
3890 return ret;
358733e9 3891
0a073b84 3892 if (IS_VALLEYVIEW(dev))
b39fb297 3893 *val = vlv_gpu_freq(dev_priv, dev_priv->rps.max_freq_softlimit);
0a073b84 3894 else
b39fb297 3895 *val = dev_priv->rps.max_freq_softlimit * GT_FREQUENCY_MULTIPLIER;
4fc688ce 3896 mutex_unlock(&dev_priv->rps.hw_lock);
358733e9 3897
647416f9 3898 return 0;
358733e9
JB
3899}
3900
647416f9
KC
3901static int
3902i915_max_freq_set(void *data, u64 val)
358733e9 3903{
647416f9 3904 struct drm_device *dev = data;
358733e9 3905 struct drm_i915_private *dev_priv = dev->dev_private;
dd0a1aa1 3906 u32 rp_state_cap, hw_max, hw_min;
647416f9 3907 int ret;
004777cb 3908
daa3afb2 3909 if (INTEL_INFO(dev)->gen < 6)
004777cb 3910 return -ENODEV;
358733e9 3911
5c9669ce
TR
3912 flush_delayed_work(&dev_priv->rps.delayed_resume_work);
3913
647416f9 3914 DRM_DEBUG_DRIVER("Manually setting max freq to %llu\n", val);
358733e9 3915
4fc688ce 3916 ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
004777cb
DV
3917 if (ret)
3918 return ret;
3919
358733e9
JB
3920 /*
3921 * Turbo will still be enabled, but won't go above the set value.
3922 */
0a073b84 3923 if (IS_VALLEYVIEW(dev)) {
2ec3815f 3924 val = vlv_freq_opcode(dev_priv, val);
dd0a1aa1 3925
03af2045
VS
3926 hw_max = dev_priv->rps.max_freq;
3927 hw_min = dev_priv->rps.min_freq;
0a073b84
JB
3928 } else {
3929 do_div(val, GT_FREQUENCY_MULTIPLIER);
dd0a1aa1
JM
3930
3931 rp_state_cap = I915_READ(GEN6_RP_STATE_CAP);
b39fb297 3932 hw_max = dev_priv->rps.max_freq;
dd0a1aa1
JM
3933 hw_min = (rp_state_cap >> 16) & 0xff;
3934 }
3935
b39fb297 3936 if (val < hw_min || val > hw_max || val < dev_priv->rps.min_freq_softlimit) {
dd0a1aa1
JM
3937 mutex_unlock(&dev_priv->rps.hw_lock);
3938 return -EINVAL;
0a073b84
JB
3939 }
3940
b39fb297 3941 dev_priv->rps.max_freq_softlimit = val;
dd0a1aa1
JM
3942
3943 if (IS_VALLEYVIEW(dev))
3944 valleyview_set_rps(dev, val);
3945 else
3946 gen6_set_rps(dev, val);
3947
4fc688ce 3948 mutex_unlock(&dev_priv->rps.hw_lock);
358733e9 3949
647416f9 3950 return 0;
358733e9
JB
3951}
3952
647416f9
KC
3953DEFINE_SIMPLE_ATTRIBUTE(i915_max_freq_fops,
3954 i915_max_freq_get, i915_max_freq_set,
3a3b4f98 3955 "%llu\n");
358733e9 3956
647416f9
KC
3957static int
3958i915_min_freq_get(void *data, u64 *val)
1523c310 3959{
647416f9 3960 struct drm_device *dev = data;
e277a1f8 3961 struct drm_i915_private *dev_priv = dev->dev_private;
647416f9 3962 int ret;
004777cb 3963
daa3afb2 3964 if (INTEL_INFO(dev)->gen < 6)
004777cb
DV
3965 return -ENODEV;
3966
5c9669ce
TR
3967 flush_delayed_work(&dev_priv->rps.delayed_resume_work);
3968
4fc688ce 3969 ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
004777cb
DV
3970 if (ret)
3971 return ret;
1523c310 3972
0a073b84 3973 if (IS_VALLEYVIEW(dev))
b39fb297 3974 *val = vlv_gpu_freq(dev_priv, dev_priv->rps.min_freq_softlimit);
0a073b84 3975 else
b39fb297 3976 *val = dev_priv->rps.min_freq_softlimit * GT_FREQUENCY_MULTIPLIER;
4fc688ce 3977 mutex_unlock(&dev_priv->rps.hw_lock);
1523c310 3978
647416f9 3979 return 0;
1523c310
JB
3980}
3981
647416f9
KC
3982static int
3983i915_min_freq_set(void *data, u64 val)
1523c310 3984{
647416f9 3985 struct drm_device *dev = data;
1523c310 3986 struct drm_i915_private *dev_priv = dev->dev_private;
dd0a1aa1 3987 u32 rp_state_cap, hw_max, hw_min;
647416f9 3988 int ret;
004777cb 3989
daa3afb2 3990 if (INTEL_INFO(dev)->gen < 6)
004777cb 3991 return -ENODEV;
1523c310 3992
5c9669ce
TR
3993 flush_delayed_work(&dev_priv->rps.delayed_resume_work);
3994
647416f9 3995 DRM_DEBUG_DRIVER("Manually setting min freq to %llu\n", val);
1523c310 3996
4fc688ce 3997 ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
004777cb
DV
3998 if (ret)
3999 return ret;
4000
1523c310
JB
4001 /*
4002 * Turbo will still be enabled, but won't go below the set value.
4003 */
0a073b84 4004 if (IS_VALLEYVIEW(dev)) {
2ec3815f 4005 val = vlv_freq_opcode(dev_priv, val);
dd0a1aa1 4006
03af2045
VS
4007 hw_max = dev_priv->rps.max_freq;
4008 hw_min = dev_priv->rps.min_freq;
0a073b84
JB
4009 } else {
4010 do_div(val, GT_FREQUENCY_MULTIPLIER);
dd0a1aa1
JM
4011
4012 rp_state_cap = I915_READ(GEN6_RP_STATE_CAP);
b39fb297 4013 hw_max = dev_priv->rps.max_freq;
dd0a1aa1
JM
4014 hw_min = (rp_state_cap >> 16) & 0xff;
4015 }
4016
b39fb297 4017 if (val < hw_min || val > hw_max || val > dev_priv->rps.max_freq_softlimit) {
dd0a1aa1
JM
4018 mutex_unlock(&dev_priv->rps.hw_lock);
4019 return -EINVAL;
0a073b84 4020 }
dd0a1aa1 4021
b39fb297 4022 dev_priv->rps.min_freq_softlimit = val;
dd0a1aa1
JM
4023
4024 if (IS_VALLEYVIEW(dev))
4025 valleyview_set_rps(dev, val);
4026 else
4027 gen6_set_rps(dev, val);
4028
4fc688ce 4029 mutex_unlock(&dev_priv->rps.hw_lock);
1523c310 4030
647416f9 4031 return 0;
1523c310
JB
4032}
4033
647416f9
KC
4034DEFINE_SIMPLE_ATTRIBUTE(i915_min_freq_fops,
4035 i915_min_freq_get, i915_min_freq_set,
3a3b4f98 4036 "%llu\n");
1523c310 4037
647416f9
KC
4038static int
4039i915_cache_sharing_get(void *data, u64 *val)
07b7ddd9 4040{
647416f9 4041 struct drm_device *dev = data;
e277a1f8 4042 struct drm_i915_private *dev_priv = dev->dev_private;
07b7ddd9 4043 u32 snpcr;
647416f9 4044 int ret;
07b7ddd9 4045
004777cb
DV
4046 if (!(IS_GEN6(dev) || IS_GEN7(dev)))
4047 return -ENODEV;
4048
22bcfc6a
DV
4049 ret = mutex_lock_interruptible(&dev->struct_mutex);
4050 if (ret)
4051 return ret;
c8c8fb33 4052 intel_runtime_pm_get(dev_priv);
22bcfc6a 4053
07b7ddd9 4054 snpcr = I915_READ(GEN6_MBCUNIT_SNPCR);
c8c8fb33
PZ
4055
4056 intel_runtime_pm_put(dev_priv);
07b7ddd9
JB
4057 mutex_unlock(&dev_priv->dev->struct_mutex);
4058
647416f9 4059 *val = (snpcr & GEN6_MBC_SNPCR_MASK) >> GEN6_MBC_SNPCR_SHIFT;
07b7ddd9 4060
647416f9 4061 return 0;
07b7ddd9
JB
4062}
4063
647416f9
KC
4064static int
4065i915_cache_sharing_set(void *data, u64 val)
07b7ddd9 4066{
647416f9 4067 struct drm_device *dev = data;
07b7ddd9 4068 struct drm_i915_private *dev_priv = dev->dev_private;
07b7ddd9 4069 u32 snpcr;
07b7ddd9 4070
004777cb
DV
4071 if (!(IS_GEN6(dev) || IS_GEN7(dev)))
4072 return -ENODEV;
4073
647416f9 4074 if (val > 3)
07b7ddd9
JB
4075 return -EINVAL;
4076
c8c8fb33 4077 intel_runtime_pm_get(dev_priv);
647416f9 4078 DRM_DEBUG_DRIVER("Manually setting uncore sharing to %llu\n", val);
07b7ddd9
JB
4079
4080 /* Update the cache sharing policy here as well */
4081 snpcr = I915_READ(GEN6_MBCUNIT_SNPCR);
4082 snpcr &= ~GEN6_MBC_SNPCR_MASK;
4083 snpcr |= (val << GEN6_MBC_SNPCR_SHIFT);
4084 I915_WRITE(GEN6_MBCUNIT_SNPCR, snpcr);
4085
c8c8fb33 4086 intel_runtime_pm_put(dev_priv);
647416f9 4087 return 0;
07b7ddd9
JB
4088}
4089
647416f9
KC
4090DEFINE_SIMPLE_ATTRIBUTE(i915_cache_sharing_fops,
4091 i915_cache_sharing_get, i915_cache_sharing_set,
4092 "%llu\n");
07b7ddd9 4093
6d794d42
BW
4094static int i915_forcewake_open(struct inode *inode, struct file *file)
4095{
4096 struct drm_device *dev = inode->i_private;
4097 struct drm_i915_private *dev_priv = dev->dev_private;
6d794d42 4098
075edca4 4099 if (INTEL_INFO(dev)->gen < 6)
6d794d42
BW
4100 return 0;
4101
c8d9a590 4102 gen6_gt_force_wake_get(dev_priv, FORCEWAKE_ALL);
6d794d42
BW
4103
4104 return 0;
4105}
4106
c43b5634 4107static int i915_forcewake_release(struct inode *inode, struct file *file)
6d794d42
BW
4108{
4109 struct drm_device *dev = inode->i_private;
4110 struct drm_i915_private *dev_priv = dev->dev_private;
4111
075edca4 4112 if (INTEL_INFO(dev)->gen < 6)
6d794d42
BW
4113 return 0;
4114
c8d9a590 4115 gen6_gt_force_wake_put(dev_priv, FORCEWAKE_ALL);
6d794d42
BW
4116
4117 return 0;
4118}
4119
4120static const struct file_operations i915_forcewake_fops = {
4121 .owner = THIS_MODULE,
4122 .open = i915_forcewake_open,
4123 .release = i915_forcewake_release,
4124};
4125
4126static int i915_forcewake_create(struct dentry *root, struct drm_minor *minor)
4127{
4128 struct drm_device *dev = minor->dev;
4129 struct dentry *ent;
4130
4131 ent = debugfs_create_file("i915_forcewake_user",
8eb57294 4132 S_IRUSR,
6d794d42
BW
4133 root, dev,
4134 &i915_forcewake_fops);
f3c5fe97
WY
4135 if (!ent)
4136 return -ENOMEM;
6d794d42 4137
8eb57294 4138 return drm_add_fake_info_node(minor, ent, &i915_forcewake_fops);
6d794d42
BW
4139}
4140
6a9c308d
DV
4141static int i915_debugfs_create(struct dentry *root,
4142 struct drm_minor *minor,
4143 const char *name,
4144 const struct file_operations *fops)
07b7ddd9
JB
4145{
4146 struct drm_device *dev = minor->dev;
4147 struct dentry *ent;
4148
6a9c308d 4149 ent = debugfs_create_file(name,
07b7ddd9
JB
4150 S_IRUGO | S_IWUSR,
4151 root, dev,
6a9c308d 4152 fops);
f3c5fe97
WY
4153 if (!ent)
4154 return -ENOMEM;
07b7ddd9 4155
6a9c308d 4156 return drm_add_fake_info_node(minor, ent, fops);
07b7ddd9
JB
4157}
4158
06c5bf8c 4159static const struct drm_info_list i915_debugfs_list[] = {
311bd68e 4160 {"i915_capabilities", i915_capabilities, 0},
73aa808f 4161 {"i915_gem_objects", i915_gem_object_info, 0},
08c18323 4162 {"i915_gem_gtt", i915_gem_gtt_info, 0},
1b50247a 4163 {"i915_gem_pinned", i915_gem_gtt_info, 0, (void *) PINNED_LIST},
433e12f7 4164 {"i915_gem_active", i915_gem_object_list_info, 0, (void *) ACTIVE_LIST},
433e12f7 4165 {"i915_gem_inactive", i915_gem_object_list_info, 0, (void *) INACTIVE_LIST},
6d2b8885 4166 {"i915_gem_stolen", i915_gem_stolen_list_info },
4e5359cd 4167 {"i915_gem_pageflip", i915_gem_pageflip_info, 0},
2017263e
BG
4168 {"i915_gem_request", i915_gem_request_info, 0},
4169 {"i915_gem_seqno", i915_gem_seqno_info, 0},
a6172a80 4170 {"i915_gem_fence_regs", i915_gem_fence_regs_info, 0},
2017263e 4171 {"i915_gem_interrupt", i915_interrupt_info, 0},
1ec14ad3
CW
4172 {"i915_gem_hws", i915_hws_info, 0, (void *)RCS},
4173 {"i915_gem_hws_blt", i915_hws_info, 0, (void *)BCS},
4174 {"i915_gem_hws_bsd", i915_hws_info, 0, (void *)VCS},
9010ebfd 4175 {"i915_gem_hws_vebox", i915_hws_info, 0, (void *)VECS},
adb4bd12 4176 {"i915_frequency_info", i915_frequency_info, 0},
f97108d1 4177 {"i915_drpc_info", i915_drpc_info, 0},
7648fa99 4178 {"i915_emon_status", i915_emon_status, 0},
23b2f8bb 4179 {"i915_ring_freq_table", i915_ring_freq_table, 0},
b5e50c3f 4180 {"i915_fbc_status", i915_fbc_status, 0},
92d44621 4181 {"i915_ips_status", i915_ips_status, 0},
4a9bef37 4182 {"i915_sr_status", i915_sr_status, 0},
44834a67 4183 {"i915_opregion", i915_opregion, 0},
37811fcc 4184 {"i915_gem_framebuffer", i915_gem_framebuffer_info, 0},
e76d3630 4185 {"i915_context_status", i915_context_status, 0},
c0ab1ae9 4186 {"i915_dump_lrc", i915_dump_lrc, 0},
4ba70e44 4187 {"i915_execlists", i915_execlists, 0},
6d794d42 4188 {"i915_gen6_forcewake_count", i915_gen6_forcewake_count_info, 0},
ea16a3cd 4189 {"i915_swizzle_info", i915_swizzle_info, 0},
3cf17fc5 4190 {"i915_ppgtt_info", i915_ppgtt_info, 0},
63573eb7 4191 {"i915_llc", i915_llc, 0},
e91fd8c6 4192 {"i915_edp_psr_status", i915_edp_psr_status, 0},
d2e216d0 4193 {"i915_sink_crc_eDP1", i915_sink_crc, 0},
ec013e7f 4194 {"i915_energy_uJ", i915_energy_uJ, 0},
371db66a 4195 {"i915_pc8_status", i915_pc8_status, 0},
1da51581 4196 {"i915_power_domain_info", i915_power_domain_info, 0},
53f5e3ca 4197 {"i915_display_info", i915_display_info, 0},
e04934cf 4198 {"i915_semaphore_status", i915_semaphore_status, 0},
728e29d7 4199 {"i915_shared_dplls_info", i915_shared_dplls_info, 0},
11bed958 4200 {"i915_dp_mst_info", i915_dp_mst_info, 0},
888b5995 4201 {"intel_wa_registers", intel_wa_registers, 0}
2017263e 4202};
27c202ad 4203#define I915_DEBUGFS_ENTRIES ARRAY_SIZE(i915_debugfs_list)
2017263e 4204
06c5bf8c 4205static const struct i915_debugfs_files {
34b9674c
DV
4206 const char *name;
4207 const struct file_operations *fops;
4208} i915_debugfs_files[] = {
4209 {"i915_wedged", &i915_wedged_fops},
4210 {"i915_max_freq", &i915_max_freq_fops},
4211 {"i915_min_freq", &i915_min_freq_fops},
4212 {"i915_cache_sharing", &i915_cache_sharing_fops},
4213 {"i915_ring_stop", &i915_ring_stop_fops},
094f9a54
CW
4214 {"i915_ring_missed_irq", &i915_ring_missed_irq_fops},
4215 {"i915_ring_test_irq", &i915_ring_test_irq_fops},
34b9674c
DV
4216 {"i915_gem_drop_caches", &i915_drop_caches_fops},
4217 {"i915_error_state", &i915_error_state_fops},
4218 {"i915_next_seqno", &i915_next_seqno_fops},
bd9db02f 4219 {"i915_display_crc_ctl", &i915_display_crc_ctl_fops},
369a1342
VS
4220 {"i915_pri_wm_latency", &i915_pri_wm_latency_fops},
4221 {"i915_spr_wm_latency", &i915_spr_wm_latency_fops},
4222 {"i915_cur_wm_latency", &i915_cur_wm_latency_fops},
da46f936 4223 {"i915_fbc_false_color", &i915_fbc_fc_fops},
34b9674c
DV
4224};
4225
07144428
DL
4226void intel_display_crc_init(struct drm_device *dev)
4227{
4228 struct drm_i915_private *dev_priv = dev->dev_private;
b378360e 4229 enum pipe pipe;
07144428 4230
055e393f 4231 for_each_pipe(dev_priv, pipe) {
b378360e 4232 struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[pipe];
07144428 4233
d538bbdf
DL
4234 pipe_crc->opened = false;
4235 spin_lock_init(&pipe_crc->lock);
07144428
DL
4236 init_waitqueue_head(&pipe_crc->wq);
4237 }
4238}
4239
27c202ad 4240int i915_debugfs_init(struct drm_minor *minor)
2017263e 4241{
34b9674c 4242 int ret, i;
f3cd474b 4243
6d794d42 4244 ret = i915_forcewake_create(minor->debugfs_root, minor);
358733e9
JB
4245 if (ret)
4246 return ret;
6a9c308d 4247
07144428
DL
4248 for (i = 0; i < ARRAY_SIZE(i915_pipe_crc_data); i++) {
4249 ret = i915_pipe_crc_create(minor->debugfs_root, minor, i);
4250 if (ret)
4251 return ret;
4252 }
4253
34b9674c
DV
4254 for (i = 0; i < ARRAY_SIZE(i915_debugfs_files); i++) {
4255 ret = i915_debugfs_create(minor->debugfs_root, minor,
4256 i915_debugfs_files[i].name,
4257 i915_debugfs_files[i].fops);
4258 if (ret)
4259 return ret;
4260 }
40633219 4261
27c202ad
BG
4262 return drm_debugfs_create_files(i915_debugfs_list,
4263 I915_DEBUGFS_ENTRIES,
2017263e
BG
4264 minor->debugfs_root, minor);
4265}
4266
27c202ad 4267void i915_debugfs_cleanup(struct drm_minor *minor)
2017263e 4268{
34b9674c
DV
4269 int i;
4270
27c202ad
BG
4271 drm_debugfs_remove_files(i915_debugfs_list,
4272 I915_DEBUGFS_ENTRIES, minor);
07144428 4273
6d794d42
BW
4274 drm_debugfs_remove_files((struct drm_info_list *) &i915_forcewake_fops,
4275 1, minor);
07144428 4276
e309a997 4277 for (i = 0; i < ARRAY_SIZE(i915_pipe_crc_data); i++) {
07144428
DL
4278 struct drm_info_list *info_list =
4279 (struct drm_info_list *)&i915_pipe_crc_data[i];
4280
4281 drm_debugfs_remove_files(info_list, 1, minor);
4282 }
4283
34b9674c
DV
4284 for (i = 0; i < ARRAY_SIZE(i915_debugfs_files); i++) {
4285 struct drm_info_list *info_list =
4286 (struct drm_info_list *) i915_debugfs_files[i].fops;
4287
4288 drm_debugfs_remove_files(info_list, 1, minor);
4289 }
2017263e 4290}