]> git.proxmox.com Git - mirror_ubuntu-artful-kernel.git/blame - drivers/gpu/drm/i915/i915_debugfs.c
drm/i915/gen8: Move WaHdcDisableFetchWhenMasked to common init fn
[mirror_ubuntu-artful-kernel.git] / drivers / gpu / drm / i915 / i915_debugfs.c
CommitLineData
2017263e
BG
1/*
2 * Copyright © 2008 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 * Keith Packard <keithp@keithp.com>
26 *
27 */
28
29#include <linux/seq_file.h>
b2c88f5b 30#include <linux/circ_buf.h>
926321d5 31#include <linux/ctype.h>
f3cd474b 32#include <linux/debugfs.h>
5a0e3ad6 33#include <linux/slab.h>
2d1a8a48 34#include <linux/export.h>
6d2b8885 35#include <linux/list_sort.h>
ec013e7f 36#include <asm/msr-index.h>
760285e7 37#include <drm/drmP.h>
4e5359cd 38#include "intel_drv.h"
e5c65260 39#include "intel_ringbuffer.h"
760285e7 40#include <drm/i915_drm.h>
2017263e
BG
41#include "i915_drv.h"
42
f13d3f73 43enum {
69dc4987 44 ACTIVE_LIST,
f13d3f73 45 INACTIVE_LIST,
d21d5975 46 PINNED_LIST,
f13d3f73 47};
2017263e 48
497666d8
DL
49/* As the drm_debugfs_init() routines are called before dev->dev_private is
50 * allocated we need to hook into the minor for release. */
51static int
52drm_add_fake_info_node(struct drm_minor *minor,
53 struct dentry *ent,
54 const void *key)
55{
56 struct drm_info_node *node;
57
58 node = kmalloc(sizeof(*node), GFP_KERNEL);
59 if (node == NULL) {
60 debugfs_remove(ent);
61 return -ENOMEM;
62 }
63
64 node->minor = minor;
65 node->dent = ent;
66 node->info_ent = (void *) key;
67
68 mutex_lock(&minor->debugfs_lock);
69 list_add(&node->list, &minor->debugfs_list);
70 mutex_unlock(&minor->debugfs_lock);
71
72 return 0;
73}
74
70d39fe4
CW
75static int i915_capabilities(struct seq_file *m, void *data)
76{
9f25d007 77 struct drm_info_node *node = m->private;
70d39fe4
CW
78 struct drm_device *dev = node->minor->dev;
79 const struct intel_device_info *info = INTEL_INFO(dev);
80
81 seq_printf(m, "gen: %d\n", info->gen);
03d00ac5 82 seq_printf(m, "pch: %d\n", INTEL_PCH_TYPE(dev));
79fc46df
DL
83#define PRINT_FLAG(x) seq_printf(m, #x ": %s\n", yesno(info->x))
84#define SEP_SEMICOLON ;
85 DEV_INFO_FOR_EACH_FLAG(PRINT_FLAG, SEP_SEMICOLON);
86#undef PRINT_FLAG
87#undef SEP_SEMICOLON
70d39fe4
CW
88
89 return 0;
90}
2017263e 91
05394f39 92static const char *get_pin_flag(struct drm_i915_gem_object *obj)
a6172a80 93{
baaa5cfb 94 if (obj->pin_display)
a6172a80
CW
95 return "p";
96 else
97 return " ";
98}
99
05394f39 100static const char *get_tiling_flag(struct drm_i915_gem_object *obj)
a6172a80 101{
0206e353
AJ
102 switch (obj->tiling_mode) {
103 default:
104 case I915_TILING_NONE: return " ";
105 case I915_TILING_X: return "X";
106 case I915_TILING_Y: return "Y";
107 }
a6172a80
CW
108}
109
1d693bcc
BW
110static inline const char *get_global_flag(struct drm_i915_gem_object *obj)
111{
aff43766 112 return i915_gem_obj_to_ggtt(obj) ? "g" : " ";
1d693bcc
BW
113}
114
ca1543be
TU
115static u64 i915_gem_obj_total_ggtt_size(struct drm_i915_gem_object *obj)
116{
117 u64 size = 0;
118 struct i915_vma *vma;
119
120 list_for_each_entry(vma, &obj->vma_list, vma_link) {
121 if (i915_is_ggtt(vma->vm) &&
122 drm_mm_node_allocated(&vma->node))
123 size += vma->node.size;
124 }
125
126 return size;
127}
128
37811fcc
CW
129static void
130describe_obj(struct seq_file *m, struct drm_i915_gem_object *obj)
131{
b4716185
CW
132 struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
133 struct intel_engine_cs *ring;
1d693bcc 134 struct i915_vma *vma;
d7f46fc4 135 int pin_count = 0;
b4716185 136 int i;
d7f46fc4 137
b4716185 138 seq_printf(m, "%pK: %s%s%s%s %8zdKiB %02x %02x [ ",
37811fcc 139 &obj->base,
481a3d43 140 obj->active ? "*" : " ",
37811fcc
CW
141 get_pin_flag(obj),
142 get_tiling_flag(obj),
1d693bcc 143 get_global_flag(obj),
a05a5862 144 obj->base.size / 1024,
37811fcc 145 obj->base.read_domains,
b4716185
CW
146 obj->base.write_domain);
147 for_each_ring(ring, dev_priv, i)
148 seq_printf(m, "%x ",
149 i915_gem_request_get_seqno(obj->last_read_req[i]));
150 seq_printf(m, "] %x %x%s%s%s",
97b2a6a1
JH
151 i915_gem_request_get_seqno(obj->last_write_req),
152 i915_gem_request_get_seqno(obj->last_fenced_req),
0a4cd7c8 153 i915_cache_level_str(to_i915(obj->base.dev), obj->cache_level),
37811fcc
CW
154 obj->dirty ? " dirty" : "",
155 obj->madv == I915_MADV_DONTNEED ? " purgeable" : "");
156 if (obj->base.name)
157 seq_printf(m, " (name: %d)", obj->base.name);
ba0635ff 158 list_for_each_entry(vma, &obj->vma_list, vma_link) {
d7f46fc4
BW
159 if (vma->pin_count > 0)
160 pin_count++;
ba0635ff
DC
161 }
162 seq_printf(m, " (pinned x %d)", pin_count);
cc98b413
CW
163 if (obj->pin_display)
164 seq_printf(m, " (display)");
37811fcc
CW
165 if (obj->fence_reg != I915_FENCE_REG_NONE)
166 seq_printf(m, " (fence: %d)", obj->fence_reg);
1d693bcc 167 list_for_each_entry(vma, &obj->vma_list, vma_link) {
8d2fdc3f
TU
168 seq_printf(m, " (%sgtt offset: %08llx, size: %08llx",
169 i915_is_ggtt(vma->vm) ? "g" : "pp",
170 vma->node.start, vma->node.size);
171 if (i915_is_ggtt(vma->vm))
172 seq_printf(m, ", type: %u)", vma->ggtt_view.type);
1d693bcc 173 else
8d2fdc3f 174 seq_puts(m, ")");
1d693bcc 175 }
c1ad11fc 176 if (obj->stolen)
440fd528 177 seq_printf(m, " (stolen: %08llx)", obj->stolen->start);
30154650 178 if (obj->pin_display || obj->fault_mappable) {
6299f992 179 char s[3], *t = s;
30154650 180 if (obj->pin_display)
6299f992
CW
181 *t++ = 'p';
182 if (obj->fault_mappable)
183 *t++ = 'f';
184 *t = '\0';
185 seq_printf(m, " (%s mappable)", s);
186 }
b4716185 187 if (obj->last_write_req != NULL)
41c52415 188 seq_printf(m, " (%s)",
b4716185 189 i915_gem_request_get_ring(obj->last_write_req)->name);
d5a81ef1
DV
190 if (obj->frontbuffer_bits)
191 seq_printf(m, " (frontbuffer: 0x%03x)", obj->frontbuffer_bits);
37811fcc
CW
192}
193
273497e5 194static void describe_ctx(struct seq_file *m, struct intel_context *ctx)
3ccfd19d 195{
ea0c76f8 196 seq_putc(m, ctx->legacy_hw_ctx.initialized ? 'I' : 'i');
3ccfd19d
BW
197 seq_putc(m, ctx->remap_slice ? 'R' : 'r');
198 seq_putc(m, ' ');
199}
200
433e12f7 201static int i915_gem_object_list_info(struct seq_file *m, void *data)
2017263e 202{
9f25d007 203 struct drm_info_node *node = m->private;
433e12f7
BG
204 uintptr_t list = (uintptr_t) node->info_ent->data;
205 struct list_head *head;
2017263e 206 struct drm_device *dev = node->minor->dev;
5cef07e1
BW
207 struct drm_i915_private *dev_priv = dev->dev_private;
208 struct i915_address_space *vm = &dev_priv->gtt.base;
ca191b13 209 struct i915_vma *vma;
c44ef60e 210 u64 total_obj_size, total_gtt_size;
8f2480fb 211 int count, ret;
de227ef0
CW
212
213 ret = mutex_lock_interruptible(&dev->struct_mutex);
214 if (ret)
215 return ret;
2017263e 216
ca191b13 217 /* FIXME: the user of this interface might want more than just GGTT */
433e12f7
BG
218 switch (list) {
219 case ACTIVE_LIST:
267f0c90 220 seq_puts(m, "Active:\n");
5cef07e1 221 head = &vm->active_list;
433e12f7
BG
222 break;
223 case INACTIVE_LIST:
267f0c90 224 seq_puts(m, "Inactive:\n");
5cef07e1 225 head = &vm->inactive_list;
433e12f7 226 break;
433e12f7 227 default:
de227ef0
CW
228 mutex_unlock(&dev->struct_mutex);
229 return -EINVAL;
2017263e 230 }
2017263e 231
8f2480fb 232 total_obj_size = total_gtt_size = count = 0;
ca191b13
BW
233 list_for_each_entry(vma, head, mm_list) {
234 seq_printf(m, " ");
235 describe_obj(m, vma->obj);
236 seq_printf(m, "\n");
237 total_obj_size += vma->obj->base.size;
238 total_gtt_size += vma->node.size;
8f2480fb 239 count++;
2017263e 240 }
de227ef0 241 mutex_unlock(&dev->struct_mutex);
5e118f41 242
c44ef60e 243 seq_printf(m, "Total %d objects, %llu bytes, %llu GTT size\n",
8f2480fb 244 count, total_obj_size, total_gtt_size);
2017263e
BG
245 return 0;
246}
247
6d2b8885
CW
248static int obj_rank_by_stolen(void *priv,
249 struct list_head *A, struct list_head *B)
250{
251 struct drm_i915_gem_object *a =
b25cb2f8 252 container_of(A, struct drm_i915_gem_object, obj_exec_link);
6d2b8885 253 struct drm_i915_gem_object *b =
b25cb2f8 254 container_of(B, struct drm_i915_gem_object, obj_exec_link);
6d2b8885
CW
255
256 return a->stolen->start - b->stolen->start;
257}
258
259static int i915_gem_stolen_list_info(struct seq_file *m, void *data)
260{
9f25d007 261 struct drm_info_node *node = m->private;
6d2b8885
CW
262 struct drm_device *dev = node->minor->dev;
263 struct drm_i915_private *dev_priv = dev->dev_private;
264 struct drm_i915_gem_object *obj;
c44ef60e 265 u64 total_obj_size, total_gtt_size;
6d2b8885
CW
266 LIST_HEAD(stolen);
267 int count, ret;
268
269 ret = mutex_lock_interruptible(&dev->struct_mutex);
270 if (ret)
271 return ret;
272
273 total_obj_size = total_gtt_size = count = 0;
274 list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
275 if (obj->stolen == NULL)
276 continue;
277
b25cb2f8 278 list_add(&obj->obj_exec_link, &stolen);
6d2b8885
CW
279
280 total_obj_size += obj->base.size;
ca1543be 281 total_gtt_size += i915_gem_obj_total_ggtt_size(obj);
6d2b8885
CW
282 count++;
283 }
284 list_for_each_entry(obj, &dev_priv->mm.unbound_list, global_list) {
285 if (obj->stolen == NULL)
286 continue;
287
b25cb2f8 288 list_add(&obj->obj_exec_link, &stolen);
6d2b8885
CW
289
290 total_obj_size += obj->base.size;
291 count++;
292 }
293 list_sort(NULL, &stolen, obj_rank_by_stolen);
294 seq_puts(m, "Stolen:\n");
295 while (!list_empty(&stolen)) {
b25cb2f8 296 obj = list_first_entry(&stolen, typeof(*obj), obj_exec_link);
6d2b8885
CW
297 seq_puts(m, " ");
298 describe_obj(m, obj);
299 seq_putc(m, '\n');
b25cb2f8 300 list_del_init(&obj->obj_exec_link);
6d2b8885
CW
301 }
302 mutex_unlock(&dev->struct_mutex);
303
c44ef60e 304 seq_printf(m, "Total %d objects, %llu bytes, %llu GTT size\n",
6d2b8885
CW
305 count, total_obj_size, total_gtt_size);
306 return 0;
307}
308
6299f992
CW
309#define count_objects(list, member) do { \
310 list_for_each_entry(obj, list, member) { \
ca1543be 311 size += i915_gem_obj_total_ggtt_size(obj); \
6299f992
CW
312 ++count; \
313 if (obj->map_and_fenceable) { \
f343c5f6 314 mappable_size += i915_gem_obj_ggtt_size(obj); \
6299f992
CW
315 ++mappable_count; \
316 } \
317 } \
0206e353 318} while (0)
6299f992 319
2db8e9d6 320struct file_stats {
6313c204 321 struct drm_i915_file_private *file_priv;
c44ef60e
MK
322 unsigned long count;
323 u64 total, unbound;
324 u64 global, shared;
325 u64 active, inactive;
2db8e9d6
CW
326};
327
328static int per_file_stats(int id, void *ptr, void *data)
329{
330 struct drm_i915_gem_object *obj = ptr;
331 struct file_stats *stats = data;
6313c204 332 struct i915_vma *vma;
2db8e9d6
CW
333
334 stats->count++;
335 stats->total += obj->base.size;
336
c67a17e9
CW
337 if (obj->base.name || obj->base.dma_buf)
338 stats->shared += obj->base.size;
339
6313c204
CW
340 if (USES_FULL_PPGTT(obj->base.dev)) {
341 list_for_each_entry(vma, &obj->vma_list, vma_link) {
342 struct i915_hw_ppgtt *ppgtt;
343
344 if (!drm_mm_node_allocated(&vma->node))
345 continue;
346
347 if (i915_is_ggtt(vma->vm)) {
348 stats->global += obj->base.size;
349 continue;
350 }
351
352 ppgtt = container_of(vma->vm, struct i915_hw_ppgtt, base);
4d884705 353 if (ppgtt->file_priv != stats->file_priv)
6313c204
CW
354 continue;
355
41c52415 356 if (obj->active) /* XXX per-vma statistic */
6313c204
CW
357 stats->active += obj->base.size;
358 else
359 stats->inactive += obj->base.size;
360
361 return 0;
362 }
2db8e9d6 363 } else {
6313c204
CW
364 if (i915_gem_obj_ggtt_bound(obj)) {
365 stats->global += obj->base.size;
41c52415 366 if (obj->active)
6313c204
CW
367 stats->active += obj->base.size;
368 else
369 stats->inactive += obj->base.size;
370 return 0;
371 }
2db8e9d6
CW
372 }
373
6313c204
CW
374 if (!list_empty(&obj->global_list))
375 stats->unbound += obj->base.size;
376
2db8e9d6
CW
377 return 0;
378}
379
b0da1b79
CW
380#define print_file_stats(m, name, stats) do { \
381 if (stats.count) \
c44ef60e 382 seq_printf(m, "%s: %lu objects, %llu bytes (%llu active, %llu inactive, %llu global, %llu shared, %llu unbound)\n", \
b0da1b79
CW
383 name, \
384 stats.count, \
385 stats.total, \
386 stats.active, \
387 stats.inactive, \
388 stats.global, \
389 stats.shared, \
390 stats.unbound); \
391} while (0)
493018dc
BV
392
393static void print_batch_pool_stats(struct seq_file *m,
394 struct drm_i915_private *dev_priv)
395{
396 struct drm_i915_gem_object *obj;
397 struct file_stats stats;
06fbca71 398 struct intel_engine_cs *ring;
8d9d5744 399 int i, j;
493018dc
BV
400
401 memset(&stats, 0, sizeof(stats));
402
06fbca71 403 for_each_ring(ring, dev_priv, i) {
8d9d5744
CW
404 for (j = 0; j < ARRAY_SIZE(ring->batch_pool.cache_list); j++) {
405 list_for_each_entry(obj,
406 &ring->batch_pool.cache_list[j],
407 batch_pool_link)
408 per_file_stats(0, obj, &stats);
409 }
06fbca71 410 }
493018dc 411
b0da1b79 412 print_file_stats(m, "[k]batch pool", stats);
493018dc
BV
413}
414
ca191b13
BW
415#define count_vmas(list, member) do { \
416 list_for_each_entry(vma, list, member) { \
ca1543be 417 size += i915_gem_obj_total_ggtt_size(vma->obj); \
ca191b13
BW
418 ++count; \
419 if (vma->obj->map_and_fenceable) { \
420 mappable_size += i915_gem_obj_ggtt_size(vma->obj); \
421 ++mappable_count; \
422 } \
423 } \
424} while (0)
425
426static int i915_gem_object_info(struct seq_file *m, void* data)
73aa808f 427{
9f25d007 428 struct drm_info_node *node = m->private;
73aa808f
CW
429 struct drm_device *dev = node->minor->dev;
430 struct drm_i915_private *dev_priv = dev->dev_private;
b7abb714 431 u32 count, mappable_count, purgeable_count;
c44ef60e 432 u64 size, mappable_size, purgeable_size;
6299f992 433 struct drm_i915_gem_object *obj;
5cef07e1 434 struct i915_address_space *vm = &dev_priv->gtt.base;
2db8e9d6 435 struct drm_file *file;
ca191b13 436 struct i915_vma *vma;
73aa808f
CW
437 int ret;
438
439 ret = mutex_lock_interruptible(&dev->struct_mutex);
440 if (ret)
441 return ret;
442
6299f992
CW
443 seq_printf(m, "%u objects, %zu bytes\n",
444 dev_priv->mm.object_count,
445 dev_priv->mm.object_memory);
446
447 size = count = mappable_size = mappable_count = 0;
35c20a60 448 count_objects(&dev_priv->mm.bound_list, global_list);
c44ef60e 449 seq_printf(m, "%u [%u] objects, %llu [%llu] bytes in gtt\n",
6299f992
CW
450 count, mappable_count, size, mappable_size);
451
452 size = count = mappable_size = mappable_count = 0;
ca191b13 453 count_vmas(&vm->active_list, mm_list);
c44ef60e 454 seq_printf(m, " %u [%u] active objects, %llu [%llu] bytes\n",
6299f992
CW
455 count, mappable_count, size, mappable_size);
456
6299f992 457 size = count = mappable_size = mappable_count = 0;
ca191b13 458 count_vmas(&vm->inactive_list, mm_list);
c44ef60e 459 seq_printf(m, " %u [%u] inactive objects, %llu [%llu] bytes\n",
6299f992
CW
460 count, mappable_count, size, mappable_size);
461
b7abb714 462 size = count = purgeable_size = purgeable_count = 0;
35c20a60 463 list_for_each_entry(obj, &dev_priv->mm.unbound_list, global_list) {
6c085a72 464 size += obj->base.size, ++count;
b7abb714
CW
465 if (obj->madv == I915_MADV_DONTNEED)
466 purgeable_size += obj->base.size, ++purgeable_count;
467 }
c44ef60e 468 seq_printf(m, "%u unbound objects, %llu bytes\n", count, size);
6c085a72 469
6299f992 470 size = count = mappable_size = mappable_count = 0;
35c20a60 471 list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
6299f992 472 if (obj->fault_mappable) {
f343c5f6 473 size += i915_gem_obj_ggtt_size(obj);
6299f992
CW
474 ++count;
475 }
30154650 476 if (obj->pin_display) {
f343c5f6 477 mappable_size += i915_gem_obj_ggtt_size(obj);
6299f992
CW
478 ++mappable_count;
479 }
b7abb714
CW
480 if (obj->madv == I915_MADV_DONTNEED) {
481 purgeable_size += obj->base.size;
482 ++purgeable_count;
483 }
6299f992 484 }
c44ef60e 485 seq_printf(m, "%u purgeable objects, %llu bytes\n",
b7abb714 486 purgeable_count, purgeable_size);
c44ef60e 487 seq_printf(m, "%u pinned mappable objects, %llu bytes\n",
6299f992 488 mappable_count, mappable_size);
c44ef60e 489 seq_printf(m, "%u fault mappable objects, %llu bytes\n",
6299f992
CW
490 count, size);
491
c44ef60e 492 seq_printf(m, "%llu [%llu] gtt total\n",
853ba5d2 493 dev_priv->gtt.base.total,
c44ef60e 494 (u64)dev_priv->gtt.mappable_end - dev_priv->gtt.base.start);
73aa808f 495
493018dc
BV
496 seq_putc(m, '\n');
497 print_batch_pool_stats(m, dev_priv);
2db8e9d6
CW
498 list_for_each_entry_reverse(file, &dev->filelist, lhead) {
499 struct file_stats stats;
3ec2f427 500 struct task_struct *task;
2db8e9d6
CW
501
502 memset(&stats, 0, sizeof(stats));
6313c204 503 stats.file_priv = file->driver_priv;
5b5ffff0 504 spin_lock(&file->table_lock);
2db8e9d6 505 idr_for_each(&file->object_idr, per_file_stats, &stats);
5b5ffff0 506 spin_unlock(&file->table_lock);
3ec2f427
TH
507 /*
508 * Although we have a valid reference on file->pid, that does
509 * not guarantee that the task_struct who called get_pid() is
510 * still alive (e.g. get_pid(current) => fork() => exit()).
511 * Therefore, we need to protect this ->comm access using RCU.
512 */
513 rcu_read_lock();
514 task = pid_task(file->pid, PIDTYPE_PID);
493018dc 515 print_file_stats(m, task ? task->comm : "<unknown>", stats);
3ec2f427 516 rcu_read_unlock();
2db8e9d6
CW
517 }
518
73aa808f
CW
519 mutex_unlock(&dev->struct_mutex);
520
521 return 0;
522}
523
aee56cff 524static int i915_gem_gtt_info(struct seq_file *m, void *data)
08c18323 525{
9f25d007 526 struct drm_info_node *node = m->private;
08c18323 527 struct drm_device *dev = node->minor->dev;
1b50247a 528 uintptr_t list = (uintptr_t) node->info_ent->data;
08c18323
CW
529 struct drm_i915_private *dev_priv = dev->dev_private;
530 struct drm_i915_gem_object *obj;
c44ef60e 531 u64 total_obj_size, total_gtt_size;
08c18323
CW
532 int count, ret;
533
534 ret = mutex_lock_interruptible(&dev->struct_mutex);
535 if (ret)
536 return ret;
537
538 total_obj_size = total_gtt_size = count = 0;
35c20a60 539 list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
d7f46fc4 540 if (list == PINNED_LIST && !i915_gem_obj_is_pinned(obj))
1b50247a
CW
541 continue;
542
267f0c90 543 seq_puts(m, " ");
08c18323 544 describe_obj(m, obj);
267f0c90 545 seq_putc(m, '\n');
08c18323 546 total_obj_size += obj->base.size;
ca1543be 547 total_gtt_size += i915_gem_obj_total_ggtt_size(obj);
08c18323
CW
548 count++;
549 }
550
551 mutex_unlock(&dev->struct_mutex);
552
c44ef60e 553 seq_printf(m, "Total %d objects, %llu bytes, %llu GTT size\n",
08c18323
CW
554 count, total_obj_size, total_gtt_size);
555
556 return 0;
557}
558
4e5359cd
SF
559static int i915_gem_pageflip_info(struct seq_file *m, void *data)
560{
9f25d007 561 struct drm_info_node *node = m->private;
4e5359cd 562 struct drm_device *dev = node->minor->dev;
d6bbafa1 563 struct drm_i915_private *dev_priv = dev->dev_private;
4e5359cd 564 struct intel_crtc *crtc;
8a270ebf
DV
565 int ret;
566
567 ret = mutex_lock_interruptible(&dev->struct_mutex);
568 if (ret)
569 return ret;
4e5359cd 570
d3fcc808 571 for_each_intel_crtc(dev, crtc) {
9db4a9c7
JB
572 const char pipe = pipe_name(crtc->pipe);
573 const char plane = plane_name(crtc->plane);
4e5359cd
SF
574 struct intel_unpin_work *work;
575
5e2d7afc 576 spin_lock_irq(&dev->event_lock);
4e5359cd
SF
577 work = crtc->unpin_work;
578 if (work == NULL) {
9db4a9c7 579 seq_printf(m, "No flip due on pipe %c (plane %c)\n",
4e5359cd
SF
580 pipe, plane);
581 } else {
d6bbafa1
CW
582 u32 addr;
583
e7d841ca 584 if (atomic_read(&work->pending) < INTEL_FLIP_COMPLETE) {
9db4a9c7 585 seq_printf(m, "Flip queued on pipe %c (plane %c)\n",
4e5359cd
SF
586 pipe, plane);
587 } else {
9db4a9c7 588 seq_printf(m, "Flip pending (waiting for vsync) on pipe %c (plane %c)\n",
4e5359cd
SF
589 pipe, plane);
590 }
3a8a946e
DV
591 if (work->flip_queued_req) {
592 struct intel_engine_cs *ring =
593 i915_gem_request_get_ring(work->flip_queued_req);
594
20e28fba 595 seq_printf(m, "Flip queued on %s at seqno %x, next seqno %x [current breadcrumb %x], completed? %d\n",
3a8a946e 596 ring->name,
f06cc1b9 597 i915_gem_request_get_seqno(work->flip_queued_req),
d6bbafa1 598 dev_priv->next_seqno,
3a8a946e 599 ring->get_seqno(ring, true),
1b5a433a 600 i915_gem_request_completed(work->flip_queued_req, true));
d6bbafa1
CW
601 } else
602 seq_printf(m, "Flip not associated with any ring\n");
603 seq_printf(m, "Flip queued on frame %d, (was ready on frame %d), now %d\n",
604 work->flip_queued_vblank,
605 work->flip_ready_vblank,
1e3feefd 606 drm_crtc_vblank_count(&crtc->base));
4e5359cd 607 if (work->enable_stall_check)
267f0c90 608 seq_puts(m, "Stall check enabled, ");
4e5359cd 609 else
267f0c90 610 seq_puts(m, "Stall check waiting for page flip ioctl, ");
e7d841ca 611 seq_printf(m, "%d prepares\n", atomic_read(&work->pending));
4e5359cd 612
d6bbafa1
CW
613 if (INTEL_INFO(dev)->gen >= 4)
614 addr = I915_HI_DISPBASE(I915_READ(DSPSURF(crtc->plane)));
615 else
616 addr = I915_READ(DSPADDR(crtc->plane));
617 seq_printf(m, "Current scanout address 0x%08x\n", addr);
618
4e5359cd 619 if (work->pending_flip_obj) {
d6bbafa1
CW
620 seq_printf(m, "New framebuffer address 0x%08lx\n", (long)work->gtt_offset);
621 seq_printf(m, "MMIO update completed? %d\n", addr == work->gtt_offset);
4e5359cd
SF
622 }
623 }
5e2d7afc 624 spin_unlock_irq(&dev->event_lock);
4e5359cd
SF
625 }
626
8a270ebf
DV
627 mutex_unlock(&dev->struct_mutex);
628
4e5359cd
SF
629 return 0;
630}
631
493018dc
BV
632static int i915_gem_batch_pool_info(struct seq_file *m, void *data)
633{
634 struct drm_info_node *node = m->private;
635 struct drm_device *dev = node->minor->dev;
636 struct drm_i915_private *dev_priv = dev->dev_private;
637 struct drm_i915_gem_object *obj;
06fbca71 638 struct intel_engine_cs *ring;
8d9d5744
CW
639 int total = 0;
640 int ret, i, j;
493018dc
BV
641
642 ret = mutex_lock_interruptible(&dev->struct_mutex);
643 if (ret)
644 return ret;
645
06fbca71 646 for_each_ring(ring, dev_priv, i) {
8d9d5744
CW
647 for (j = 0; j < ARRAY_SIZE(ring->batch_pool.cache_list); j++) {
648 int count;
649
650 count = 0;
651 list_for_each_entry(obj,
652 &ring->batch_pool.cache_list[j],
653 batch_pool_link)
654 count++;
655 seq_printf(m, "%s cache[%d]: %d objects\n",
656 ring->name, j, count);
657
658 list_for_each_entry(obj,
659 &ring->batch_pool.cache_list[j],
660 batch_pool_link) {
661 seq_puts(m, " ");
662 describe_obj(m, obj);
663 seq_putc(m, '\n');
664 }
665
666 total += count;
06fbca71 667 }
493018dc
BV
668 }
669
8d9d5744 670 seq_printf(m, "total: %d\n", total);
493018dc
BV
671
672 mutex_unlock(&dev->struct_mutex);
673
674 return 0;
675}
676
2017263e
BG
677static int i915_gem_request_info(struct seq_file *m, void *data)
678{
9f25d007 679 struct drm_info_node *node = m->private;
2017263e 680 struct drm_device *dev = node->minor->dev;
e277a1f8 681 struct drm_i915_private *dev_priv = dev->dev_private;
a4872ba6 682 struct intel_engine_cs *ring;
eed29a5b 683 struct drm_i915_gem_request *req;
2d1070b2 684 int ret, any, i;
de227ef0
CW
685
686 ret = mutex_lock_interruptible(&dev->struct_mutex);
687 if (ret)
688 return ret;
2017263e 689
2d1070b2 690 any = 0;
a2c7f6fd 691 for_each_ring(ring, dev_priv, i) {
2d1070b2
CW
692 int count;
693
694 count = 0;
eed29a5b 695 list_for_each_entry(req, &ring->request_list, list)
2d1070b2
CW
696 count++;
697 if (count == 0)
a2c7f6fd
CW
698 continue;
699
2d1070b2 700 seq_printf(m, "%s requests: %d\n", ring->name, count);
eed29a5b 701 list_for_each_entry(req, &ring->request_list, list) {
2d1070b2
CW
702 struct task_struct *task;
703
704 rcu_read_lock();
705 task = NULL;
eed29a5b
DV
706 if (req->pid)
707 task = pid_task(req->pid, PIDTYPE_PID);
2d1070b2 708 seq_printf(m, " %x @ %d: %s [%d]\n",
eed29a5b
DV
709 req->seqno,
710 (int) (jiffies - req->emitted_jiffies),
2d1070b2
CW
711 task ? task->comm : "<unknown>",
712 task ? task->pid : -1);
713 rcu_read_unlock();
c2c347a9 714 }
2d1070b2
CW
715
716 any++;
2017263e 717 }
de227ef0
CW
718 mutex_unlock(&dev->struct_mutex);
719
2d1070b2 720 if (any == 0)
267f0c90 721 seq_puts(m, "No requests\n");
c2c347a9 722
2017263e
BG
723 return 0;
724}
725
b2223497 726static void i915_ring_seqno_info(struct seq_file *m,
a4872ba6 727 struct intel_engine_cs *ring)
b2223497
CW
728{
729 if (ring->get_seqno) {
20e28fba 730 seq_printf(m, "Current sequence (%s): %x\n",
b2eadbc8 731 ring->name, ring->get_seqno(ring, false));
b2223497
CW
732 }
733}
734
2017263e
BG
735static int i915_gem_seqno_info(struct seq_file *m, void *data)
736{
9f25d007 737 struct drm_info_node *node = m->private;
2017263e 738 struct drm_device *dev = node->minor->dev;
e277a1f8 739 struct drm_i915_private *dev_priv = dev->dev_private;
a4872ba6 740 struct intel_engine_cs *ring;
1ec14ad3 741 int ret, i;
de227ef0
CW
742
743 ret = mutex_lock_interruptible(&dev->struct_mutex);
744 if (ret)
745 return ret;
c8c8fb33 746 intel_runtime_pm_get(dev_priv);
2017263e 747
a2c7f6fd
CW
748 for_each_ring(ring, dev_priv, i)
749 i915_ring_seqno_info(m, ring);
de227ef0 750
c8c8fb33 751 intel_runtime_pm_put(dev_priv);
de227ef0
CW
752 mutex_unlock(&dev->struct_mutex);
753
2017263e
BG
754 return 0;
755}
756
757
758static int i915_interrupt_info(struct seq_file *m, void *data)
759{
9f25d007 760 struct drm_info_node *node = m->private;
2017263e 761 struct drm_device *dev = node->minor->dev;
e277a1f8 762 struct drm_i915_private *dev_priv = dev->dev_private;
a4872ba6 763 struct intel_engine_cs *ring;
9db4a9c7 764 int ret, i, pipe;
de227ef0
CW
765
766 ret = mutex_lock_interruptible(&dev->struct_mutex);
767 if (ret)
768 return ret;
c8c8fb33 769 intel_runtime_pm_get(dev_priv);
2017263e 770
74e1ca8c 771 if (IS_CHERRYVIEW(dev)) {
74e1ca8c
VS
772 seq_printf(m, "Master Interrupt Control:\t%08x\n",
773 I915_READ(GEN8_MASTER_IRQ));
774
775 seq_printf(m, "Display IER:\t%08x\n",
776 I915_READ(VLV_IER));
777 seq_printf(m, "Display IIR:\t%08x\n",
778 I915_READ(VLV_IIR));
779 seq_printf(m, "Display IIR_RW:\t%08x\n",
780 I915_READ(VLV_IIR_RW));
781 seq_printf(m, "Display IMR:\t%08x\n",
782 I915_READ(VLV_IMR));
055e393f 783 for_each_pipe(dev_priv, pipe)
74e1ca8c
VS
784 seq_printf(m, "Pipe %c stat:\t%08x\n",
785 pipe_name(pipe),
786 I915_READ(PIPESTAT(pipe)));
787
788 seq_printf(m, "Port hotplug:\t%08x\n",
789 I915_READ(PORT_HOTPLUG_EN));
790 seq_printf(m, "DPFLIPSTAT:\t%08x\n",
791 I915_READ(VLV_DPFLIPSTAT));
792 seq_printf(m, "DPINVGTT:\t%08x\n",
793 I915_READ(DPINVGTT));
794
795 for (i = 0; i < 4; i++) {
796 seq_printf(m, "GT Interrupt IMR %d:\t%08x\n",
797 i, I915_READ(GEN8_GT_IMR(i)));
798 seq_printf(m, "GT Interrupt IIR %d:\t%08x\n",
799 i, I915_READ(GEN8_GT_IIR(i)));
800 seq_printf(m, "GT Interrupt IER %d:\t%08x\n",
801 i, I915_READ(GEN8_GT_IER(i)));
802 }
803
804 seq_printf(m, "PCU interrupt mask:\t%08x\n",
805 I915_READ(GEN8_PCU_IMR));
806 seq_printf(m, "PCU interrupt identity:\t%08x\n",
807 I915_READ(GEN8_PCU_IIR));
808 seq_printf(m, "PCU interrupt enable:\t%08x\n",
809 I915_READ(GEN8_PCU_IER));
810 } else if (INTEL_INFO(dev)->gen >= 8) {
a123f157
BW
811 seq_printf(m, "Master Interrupt Control:\t%08x\n",
812 I915_READ(GEN8_MASTER_IRQ));
813
814 for (i = 0; i < 4; i++) {
815 seq_printf(m, "GT Interrupt IMR %d:\t%08x\n",
816 i, I915_READ(GEN8_GT_IMR(i)));
817 seq_printf(m, "GT Interrupt IIR %d:\t%08x\n",
818 i, I915_READ(GEN8_GT_IIR(i)));
819 seq_printf(m, "GT Interrupt IER %d:\t%08x\n",
820 i, I915_READ(GEN8_GT_IER(i)));
821 }
822
055e393f 823 for_each_pipe(dev_priv, pipe) {
f458ebbc 824 if (!intel_display_power_is_enabled(dev_priv,
22c59960
PZ
825 POWER_DOMAIN_PIPE(pipe))) {
826 seq_printf(m, "Pipe %c power disabled\n",
827 pipe_name(pipe));
828 continue;
829 }
a123f157 830 seq_printf(m, "Pipe %c IMR:\t%08x\n",
07d27e20
DL
831 pipe_name(pipe),
832 I915_READ(GEN8_DE_PIPE_IMR(pipe)));
a123f157 833 seq_printf(m, "Pipe %c IIR:\t%08x\n",
07d27e20
DL
834 pipe_name(pipe),
835 I915_READ(GEN8_DE_PIPE_IIR(pipe)));
a123f157 836 seq_printf(m, "Pipe %c IER:\t%08x\n",
07d27e20
DL
837 pipe_name(pipe),
838 I915_READ(GEN8_DE_PIPE_IER(pipe)));
a123f157
BW
839 }
840
841 seq_printf(m, "Display Engine port interrupt mask:\t%08x\n",
842 I915_READ(GEN8_DE_PORT_IMR));
843 seq_printf(m, "Display Engine port interrupt identity:\t%08x\n",
844 I915_READ(GEN8_DE_PORT_IIR));
845 seq_printf(m, "Display Engine port interrupt enable:\t%08x\n",
846 I915_READ(GEN8_DE_PORT_IER));
847
848 seq_printf(m, "Display Engine misc interrupt mask:\t%08x\n",
849 I915_READ(GEN8_DE_MISC_IMR));
850 seq_printf(m, "Display Engine misc interrupt identity:\t%08x\n",
851 I915_READ(GEN8_DE_MISC_IIR));
852 seq_printf(m, "Display Engine misc interrupt enable:\t%08x\n",
853 I915_READ(GEN8_DE_MISC_IER));
854
855 seq_printf(m, "PCU interrupt mask:\t%08x\n",
856 I915_READ(GEN8_PCU_IMR));
857 seq_printf(m, "PCU interrupt identity:\t%08x\n",
858 I915_READ(GEN8_PCU_IIR));
859 seq_printf(m, "PCU interrupt enable:\t%08x\n",
860 I915_READ(GEN8_PCU_IER));
861 } else if (IS_VALLEYVIEW(dev)) {
7e231dbe
JB
862 seq_printf(m, "Display IER:\t%08x\n",
863 I915_READ(VLV_IER));
864 seq_printf(m, "Display IIR:\t%08x\n",
865 I915_READ(VLV_IIR));
866 seq_printf(m, "Display IIR_RW:\t%08x\n",
867 I915_READ(VLV_IIR_RW));
868 seq_printf(m, "Display IMR:\t%08x\n",
869 I915_READ(VLV_IMR));
055e393f 870 for_each_pipe(dev_priv, pipe)
7e231dbe
JB
871 seq_printf(m, "Pipe %c stat:\t%08x\n",
872 pipe_name(pipe),
873 I915_READ(PIPESTAT(pipe)));
874
875 seq_printf(m, "Master IER:\t%08x\n",
876 I915_READ(VLV_MASTER_IER));
877
878 seq_printf(m, "Render IER:\t%08x\n",
879 I915_READ(GTIER));
880 seq_printf(m, "Render IIR:\t%08x\n",
881 I915_READ(GTIIR));
882 seq_printf(m, "Render IMR:\t%08x\n",
883 I915_READ(GTIMR));
884
885 seq_printf(m, "PM IER:\t\t%08x\n",
886 I915_READ(GEN6_PMIER));
887 seq_printf(m, "PM IIR:\t\t%08x\n",
888 I915_READ(GEN6_PMIIR));
889 seq_printf(m, "PM IMR:\t\t%08x\n",
890 I915_READ(GEN6_PMIMR));
891
892 seq_printf(m, "Port hotplug:\t%08x\n",
893 I915_READ(PORT_HOTPLUG_EN));
894 seq_printf(m, "DPFLIPSTAT:\t%08x\n",
895 I915_READ(VLV_DPFLIPSTAT));
896 seq_printf(m, "DPINVGTT:\t%08x\n",
897 I915_READ(DPINVGTT));
898
899 } else if (!HAS_PCH_SPLIT(dev)) {
5f6a1695
ZW
900 seq_printf(m, "Interrupt enable: %08x\n",
901 I915_READ(IER));
902 seq_printf(m, "Interrupt identity: %08x\n",
903 I915_READ(IIR));
904 seq_printf(m, "Interrupt mask: %08x\n",
905 I915_READ(IMR));
055e393f 906 for_each_pipe(dev_priv, pipe)
9db4a9c7
JB
907 seq_printf(m, "Pipe %c stat: %08x\n",
908 pipe_name(pipe),
909 I915_READ(PIPESTAT(pipe)));
5f6a1695
ZW
910 } else {
911 seq_printf(m, "North Display Interrupt enable: %08x\n",
912 I915_READ(DEIER));
913 seq_printf(m, "North Display Interrupt identity: %08x\n",
914 I915_READ(DEIIR));
915 seq_printf(m, "North Display Interrupt mask: %08x\n",
916 I915_READ(DEIMR));
917 seq_printf(m, "South Display Interrupt enable: %08x\n",
918 I915_READ(SDEIER));
919 seq_printf(m, "South Display Interrupt identity: %08x\n",
920 I915_READ(SDEIIR));
921 seq_printf(m, "South Display Interrupt mask: %08x\n",
922 I915_READ(SDEIMR));
923 seq_printf(m, "Graphics Interrupt enable: %08x\n",
924 I915_READ(GTIER));
925 seq_printf(m, "Graphics Interrupt identity: %08x\n",
926 I915_READ(GTIIR));
927 seq_printf(m, "Graphics Interrupt mask: %08x\n",
928 I915_READ(GTIMR));
929 }
a2c7f6fd 930 for_each_ring(ring, dev_priv, i) {
a123f157 931 if (INTEL_INFO(dev)->gen >= 6) {
a2c7f6fd
CW
932 seq_printf(m,
933 "Graphics Interrupt mask (%s): %08x\n",
934 ring->name, I915_READ_IMR(ring));
9862e600 935 }
a2c7f6fd 936 i915_ring_seqno_info(m, ring);
9862e600 937 }
c8c8fb33 938 intel_runtime_pm_put(dev_priv);
de227ef0
CW
939 mutex_unlock(&dev->struct_mutex);
940
2017263e
BG
941 return 0;
942}
943
a6172a80
CW
944static int i915_gem_fence_regs_info(struct seq_file *m, void *data)
945{
9f25d007 946 struct drm_info_node *node = m->private;
a6172a80 947 struct drm_device *dev = node->minor->dev;
e277a1f8 948 struct drm_i915_private *dev_priv = dev->dev_private;
de227ef0
CW
949 int i, ret;
950
951 ret = mutex_lock_interruptible(&dev->struct_mutex);
952 if (ret)
953 return ret;
a6172a80
CW
954
955 seq_printf(m, "Reserved fences = %d\n", dev_priv->fence_reg_start);
956 seq_printf(m, "Total fences = %d\n", dev_priv->num_fence_regs);
957 for (i = 0; i < dev_priv->num_fence_regs; i++) {
05394f39 958 struct drm_i915_gem_object *obj = dev_priv->fence_regs[i].obj;
a6172a80 959
6c085a72
CW
960 seq_printf(m, "Fence %d, pin count = %d, object = ",
961 i, dev_priv->fence_regs[i].pin_count);
c2c347a9 962 if (obj == NULL)
267f0c90 963 seq_puts(m, "unused");
c2c347a9 964 else
05394f39 965 describe_obj(m, obj);
267f0c90 966 seq_putc(m, '\n');
a6172a80
CW
967 }
968
05394f39 969 mutex_unlock(&dev->struct_mutex);
a6172a80
CW
970 return 0;
971}
972
2017263e
BG
973static int i915_hws_info(struct seq_file *m, void *data)
974{
9f25d007 975 struct drm_info_node *node = m->private;
2017263e 976 struct drm_device *dev = node->minor->dev;
e277a1f8 977 struct drm_i915_private *dev_priv = dev->dev_private;
a4872ba6 978 struct intel_engine_cs *ring;
1a240d4d 979 const u32 *hws;
4066c0ae
CW
980 int i;
981
1ec14ad3 982 ring = &dev_priv->ring[(uintptr_t)node->info_ent->data];
1a240d4d 983 hws = ring->status_page.page_addr;
2017263e
BG
984 if (hws == NULL)
985 return 0;
986
987 for (i = 0; i < 4096 / sizeof(u32) / 4; i += 4) {
988 seq_printf(m, "0x%08x: 0x%08x 0x%08x 0x%08x 0x%08x\n",
989 i * 4,
990 hws[i], hws[i + 1], hws[i + 2], hws[i + 3]);
991 }
992 return 0;
993}
994
d5442303
DV
995static ssize_t
996i915_error_state_write(struct file *filp,
997 const char __user *ubuf,
998 size_t cnt,
999 loff_t *ppos)
1000{
edc3d884 1001 struct i915_error_state_file_priv *error_priv = filp->private_data;
d5442303 1002 struct drm_device *dev = error_priv->dev;
22bcfc6a 1003 int ret;
d5442303
DV
1004
1005 DRM_DEBUG_DRIVER("Resetting error state\n");
1006
22bcfc6a
DV
1007 ret = mutex_lock_interruptible(&dev->struct_mutex);
1008 if (ret)
1009 return ret;
1010
d5442303
DV
1011 i915_destroy_error_state(dev);
1012 mutex_unlock(&dev->struct_mutex);
1013
1014 return cnt;
1015}
1016
1017static int i915_error_state_open(struct inode *inode, struct file *file)
1018{
1019 struct drm_device *dev = inode->i_private;
d5442303 1020 struct i915_error_state_file_priv *error_priv;
d5442303
DV
1021
1022 error_priv = kzalloc(sizeof(*error_priv), GFP_KERNEL);
1023 if (!error_priv)
1024 return -ENOMEM;
1025
1026 error_priv->dev = dev;
1027
95d5bfb3 1028 i915_error_state_get(dev, error_priv);
d5442303 1029
edc3d884
MK
1030 file->private_data = error_priv;
1031
1032 return 0;
d5442303
DV
1033}
1034
1035static int i915_error_state_release(struct inode *inode, struct file *file)
1036{
edc3d884 1037 struct i915_error_state_file_priv *error_priv = file->private_data;
d5442303 1038
95d5bfb3 1039 i915_error_state_put(error_priv);
d5442303
DV
1040 kfree(error_priv);
1041
edc3d884
MK
1042 return 0;
1043}
1044
4dc955f7
MK
1045static ssize_t i915_error_state_read(struct file *file, char __user *userbuf,
1046 size_t count, loff_t *pos)
1047{
1048 struct i915_error_state_file_priv *error_priv = file->private_data;
1049 struct drm_i915_error_state_buf error_str;
1050 loff_t tmp_pos = 0;
1051 ssize_t ret_count = 0;
1052 int ret;
1053
0a4cd7c8 1054 ret = i915_error_state_buf_init(&error_str, to_i915(error_priv->dev), count, *pos);
4dc955f7
MK
1055 if (ret)
1056 return ret;
edc3d884 1057
fc16b48b 1058 ret = i915_error_state_to_str(&error_str, error_priv);
edc3d884
MK
1059 if (ret)
1060 goto out;
1061
edc3d884
MK
1062 ret_count = simple_read_from_buffer(userbuf, count, &tmp_pos,
1063 error_str.buf,
1064 error_str.bytes);
1065
1066 if (ret_count < 0)
1067 ret = ret_count;
1068 else
1069 *pos = error_str.start + ret_count;
1070out:
4dc955f7 1071 i915_error_state_buf_release(&error_str);
edc3d884 1072 return ret ?: ret_count;
d5442303
DV
1073}
1074
1075static const struct file_operations i915_error_state_fops = {
1076 .owner = THIS_MODULE,
1077 .open = i915_error_state_open,
edc3d884 1078 .read = i915_error_state_read,
d5442303
DV
1079 .write = i915_error_state_write,
1080 .llseek = default_llseek,
1081 .release = i915_error_state_release,
1082};
1083
647416f9
KC
1084static int
1085i915_next_seqno_get(void *data, u64 *val)
40633219 1086{
647416f9 1087 struct drm_device *dev = data;
e277a1f8 1088 struct drm_i915_private *dev_priv = dev->dev_private;
40633219
MK
1089 int ret;
1090
1091 ret = mutex_lock_interruptible(&dev->struct_mutex);
1092 if (ret)
1093 return ret;
1094
647416f9 1095 *val = dev_priv->next_seqno;
40633219
MK
1096 mutex_unlock(&dev->struct_mutex);
1097
647416f9 1098 return 0;
40633219
MK
1099}
1100
647416f9
KC
1101static int
1102i915_next_seqno_set(void *data, u64 val)
1103{
1104 struct drm_device *dev = data;
40633219
MK
1105 int ret;
1106
40633219
MK
1107 ret = mutex_lock_interruptible(&dev->struct_mutex);
1108 if (ret)
1109 return ret;
1110
e94fbaa8 1111 ret = i915_gem_set_seqno(dev, val);
40633219
MK
1112 mutex_unlock(&dev->struct_mutex);
1113
647416f9 1114 return ret;
40633219
MK
1115}
1116
647416f9
KC
1117DEFINE_SIMPLE_ATTRIBUTE(i915_next_seqno_fops,
1118 i915_next_seqno_get, i915_next_seqno_set,
3a3b4f98 1119 "0x%llx\n");
40633219 1120
adb4bd12 1121static int i915_frequency_info(struct seq_file *m, void *unused)
f97108d1 1122{
9f25d007 1123 struct drm_info_node *node = m->private;
f97108d1 1124 struct drm_device *dev = node->minor->dev;
e277a1f8 1125 struct drm_i915_private *dev_priv = dev->dev_private;
c8c8fb33
PZ
1126 int ret = 0;
1127
1128 intel_runtime_pm_get(dev_priv);
3b8d8d91 1129
5c9669ce
TR
1130 flush_delayed_work(&dev_priv->rps.delayed_resume_work);
1131
3b8d8d91
JB
1132 if (IS_GEN5(dev)) {
1133 u16 rgvswctl = I915_READ16(MEMSWCTL);
1134 u16 rgvstat = I915_READ16(MEMSTAT_ILK);
1135
1136 seq_printf(m, "Requested P-state: %d\n", (rgvswctl >> 8) & 0xf);
1137 seq_printf(m, "Requested VID: %d\n", rgvswctl & 0x3f);
1138 seq_printf(m, "Current VID: %d\n", (rgvstat & MEMSTAT_VID_MASK) >>
1139 MEMSTAT_VID_SHIFT);
1140 seq_printf(m, "Current P-state: %d\n",
1141 (rgvstat & MEMSTAT_PSTATE_MASK) >> MEMSTAT_PSTATE_SHIFT);
daa3afb2 1142 } else if (IS_GEN6(dev) || (IS_GEN7(dev) && !IS_VALLEYVIEW(dev)) ||
60260a5b 1143 IS_BROADWELL(dev) || IS_GEN9(dev)) {
35040562
BP
1144 u32 rp_state_limits;
1145 u32 gt_perf_status;
1146 u32 rp_state_cap;
0d8f9491 1147 u32 rpmodectl, rpinclimit, rpdeclimit;
8e8c06cd 1148 u32 rpstat, cagf, reqf;
ccab5c82
JB
1149 u32 rpupei, rpcurup, rpprevup;
1150 u32 rpdownei, rpcurdown, rpprevdown;
9dd3c605 1151 u32 pm_ier, pm_imr, pm_isr, pm_iir, pm_mask;
3b8d8d91
JB
1152 int max_freq;
1153
35040562
BP
1154 rp_state_limits = I915_READ(GEN6_RP_STATE_LIMITS);
1155 if (IS_BROXTON(dev)) {
1156 rp_state_cap = I915_READ(BXT_RP_STATE_CAP);
1157 gt_perf_status = I915_READ(BXT_GT_PERF_STATUS);
1158 } else {
1159 rp_state_cap = I915_READ(GEN6_RP_STATE_CAP);
1160 gt_perf_status = I915_READ(GEN6_GT_PERF_STATUS);
1161 }
1162
3b8d8d91 1163 /* RPSTAT1 is in the GT power well */
d1ebd816
BW
1164 ret = mutex_lock_interruptible(&dev->struct_mutex);
1165 if (ret)
c8c8fb33 1166 goto out;
d1ebd816 1167
59bad947 1168 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
3b8d8d91 1169
8e8c06cd 1170 reqf = I915_READ(GEN6_RPNSWREQ);
60260a5b
AG
1171 if (IS_GEN9(dev))
1172 reqf >>= 23;
1173 else {
1174 reqf &= ~GEN6_TURBO_DISABLE;
1175 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
1176 reqf >>= 24;
1177 else
1178 reqf >>= 25;
1179 }
7c59a9c1 1180 reqf = intel_gpu_freq(dev_priv, reqf);
8e8c06cd 1181
0d8f9491
CW
1182 rpmodectl = I915_READ(GEN6_RP_CONTROL);
1183 rpinclimit = I915_READ(GEN6_RP_UP_THRESHOLD);
1184 rpdeclimit = I915_READ(GEN6_RP_DOWN_THRESHOLD);
1185
ccab5c82
JB
1186 rpstat = I915_READ(GEN6_RPSTAT1);
1187 rpupei = I915_READ(GEN6_RP_CUR_UP_EI);
1188 rpcurup = I915_READ(GEN6_RP_CUR_UP);
1189 rpprevup = I915_READ(GEN6_RP_PREV_UP);
1190 rpdownei = I915_READ(GEN6_RP_CUR_DOWN_EI);
1191 rpcurdown = I915_READ(GEN6_RP_CUR_DOWN);
1192 rpprevdown = I915_READ(GEN6_RP_PREV_DOWN);
60260a5b
AG
1193 if (IS_GEN9(dev))
1194 cagf = (rpstat & GEN9_CAGF_MASK) >> GEN9_CAGF_SHIFT;
1195 else if (IS_HASWELL(dev) || IS_BROADWELL(dev))
f82855d3
BW
1196 cagf = (rpstat & HSW_CAGF_MASK) >> HSW_CAGF_SHIFT;
1197 else
1198 cagf = (rpstat & GEN6_CAGF_MASK) >> GEN6_CAGF_SHIFT;
7c59a9c1 1199 cagf = intel_gpu_freq(dev_priv, cagf);
ccab5c82 1200
59bad947 1201 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
d1ebd816
BW
1202 mutex_unlock(&dev->struct_mutex);
1203
9dd3c605
PZ
1204 if (IS_GEN6(dev) || IS_GEN7(dev)) {
1205 pm_ier = I915_READ(GEN6_PMIER);
1206 pm_imr = I915_READ(GEN6_PMIMR);
1207 pm_isr = I915_READ(GEN6_PMISR);
1208 pm_iir = I915_READ(GEN6_PMIIR);
1209 pm_mask = I915_READ(GEN6_PMINTRMSK);
1210 } else {
1211 pm_ier = I915_READ(GEN8_GT_IER(2));
1212 pm_imr = I915_READ(GEN8_GT_IMR(2));
1213 pm_isr = I915_READ(GEN8_GT_ISR(2));
1214 pm_iir = I915_READ(GEN8_GT_IIR(2));
1215 pm_mask = I915_READ(GEN6_PMINTRMSK);
1216 }
0d8f9491 1217 seq_printf(m, "PM IER=0x%08x IMR=0x%08x ISR=0x%08x IIR=0x%08x, MASK=0x%08x\n",
9dd3c605 1218 pm_ier, pm_imr, pm_isr, pm_iir, pm_mask);
3b8d8d91 1219 seq_printf(m, "GT_PERF_STATUS: 0x%08x\n", gt_perf_status);
3b8d8d91 1220 seq_printf(m, "Render p-state ratio: %d\n",
60260a5b 1221 (gt_perf_status & (IS_GEN9(dev) ? 0x1ff00 : 0xff00)) >> 8);
3b8d8d91
JB
1222 seq_printf(m, "Render p-state VID: %d\n",
1223 gt_perf_status & 0xff);
1224 seq_printf(m, "Render p-state limit: %d\n",
1225 rp_state_limits & 0xff);
0d8f9491
CW
1226 seq_printf(m, "RPSTAT1: 0x%08x\n", rpstat);
1227 seq_printf(m, "RPMODECTL: 0x%08x\n", rpmodectl);
1228 seq_printf(m, "RPINCLIMIT: 0x%08x\n", rpinclimit);
1229 seq_printf(m, "RPDECLIMIT: 0x%08x\n", rpdeclimit);
8e8c06cd 1230 seq_printf(m, "RPNSWREQ: %dMHz\n", reqf);
f82855d3 1231 seq_printf(m, "CAGF: %dMHz\n", cagf);
ccab5c82
JB
1232 seq_printf(m, "RP CUR UP EI: %dus\n", rpupei &
1233 GEN6_CURICONT_MASK);
1234 seq_printf(m, "RP CUR UP: %dus\n", rpcurup &
1235 GEN6_CURBSYTAVG_MASK);
1236 seq_printf(m, "RP PREV UP: %dus\n", rpprevup &
1237 GEN6_CURBSYTAVG_MASK);
d86ed34a
CW
1238 seq_printf(m, "Up threshold: %d%%\n",
1239 dev_priv->rps.up_threshold);
1240
ccab5c82
JB
1241 seq_printf(m, "RP CUR DOWN EI: %dus\n", rpdownei &
1242 GEN6_CURIAVG_MASK);
1243 seq_printf(m, "RP CUR DOWN: %dus\n", rpcurdown &
1244 GEN6_CURBSYTAVG_MASK);
1245 seq_printf(m, "RP PREV DOWN: %dus\n", rpprevdown &
1246 GEN6_CURBSYTAVG_MASK);
d86ed34a
CW
1247 seq_printf(m, "Down threshold: %d%%\n",
1248 dev_priv->rps.down_threshold);
3b8d8d91 1249
35040562
BP
1250 max_freq = (IS_BROXTON(dev) ? rp_state_cap >> 0 :
1251 rp_state_cap >> 16) & 0xff;
60260a5b 1252 max_freq *= (IS_SKYLAKE(dev) ? GEN9_FREQ_SCALER : 1);
3b8d8d91 1253 seq_printf(m, "Lowest (RPN) frequency: %dMHz\n",
7c59a9c1 1254 intel_gpu_freq(dev_priv, max_freq));
3b8d8d91
JB
1255
1256 max_freq = (rp_state_cap & 0xff00) >> 8;
60260a5b 1257 max_freq *= (IS_SKYLAKE(dev) ? GEN9_FREQ_SCALER : 1);
3b8d8d91 1258 seq_printf(m, "Nominal (RP1) frequency: %dMHz\n",
7c59a9c1 1259 intel_gpu_freq(dev_priv, max_freq));
3b8d8d91 1260
35040562
BP
1261 max_freq = (IS_BROXTON(dev) ? rp_state_cap >> 16 :
1262 rp_state_cap >> 0) & 0xff;
60260a5b 1263 max_freq *= (IS_SKYLAKE(dev) ? GEN9_FREQ_SCALER : 1);
3b8d8d91 1264 seq_printf(m, "Max non-overclocked (RP0) frequency: %dMHz\n",
7c59a9c1 1265 intel_gpu_freq(dev_priv, max_freq));
31c77388 1266 seq_printf(m, "Max overclocked frequency: %dMHz\n",
7c59a9c1 1267 intel_gpu_freq(dev_priv, dev_priv->rps.max_freq));
aed242ff 1268
d86ed34a
CW
1269 seq_printf(m, "Current freq: %d MHz\n",
1270 intel_gpu_freq(dev_priv, dev_priv->rps.cur_freq));
1271 seq_printf(m, "Actual freq: %d MHz\n", cagf);
aed242ff
CW
1272 seq_printf(m, "Idle freq: %d MHz\n",
1273 intel_gpu_freq(dev_priv, dev_priv->rps.idle_freq));
d86ed34a
CW
1274 seq_printf(m, "Min freq: %d MHz\n",
1275 intel_gpu_freq(dev_priv, dev_priv->rps.min_freq));
1276 seq_printf(m, "Max freq: %d MHz\n",
1277 intel_gpu_freq(dev_priv, dev_priv->rps.max_freq));
1278 seq_printf(m,
1279 "efficient (RPe) frequency: %d MHz\n",
1280 intel_gpu_freq(dev_priv, dev_priv->rps.efficient_freq));
0a073b84 1281 } else if (IS_VALLEYVIEW(dev)) {
03af2045 1282 u32 freq_sts;
0a073b84 1283
259bd5d4 1284 mutex_lock(&dev_priv->rps.hw_lock);
64936258 1285 freq_sts = vlv_punit_read(dev_priv, PUNIT_REG_GPU_FREQ_STS);
0a073b84
JB
1286 seq_printf(m, "PUNIT_REG_GPU_FREQ_STS: 0x%08x\n", freq_sts);
1287 seq_printf(m, "DDR freq: %d MHz\n", dev_priv->mem_freq);
1288
d86ed34a
CW
1289 seq_printf(m, "actual GPU freq: %d MHz\n",
1290 intel_gpu_freq(dev_priv, (freq_sts >> 8) & 0xff));
1291
1292 seq_printf(m, "current GPU freq: %d MHz\n",
1293 intel_gpu_freq(dev_priv, dev_priv->rps.cur_freq));
1294
0a073b84 1295 seq_printf(m, "max GPU freq: %d MHz\n",
7c59a9c1 1296 intel_gpu_freq(dev_priv, dev_priv->rps.max_freq));
0a073b84 1297
0a073b84 1298 seq_printf(m, "min GPU freq: %d MHz\n",
7c59a9c1 1299 intel_gpu_freq(dev_priv, dev_priv->rps.min_freq));
03af2045 1300
aed242ff
CW
1301 seq_printf(m, "idle GPU freq: %d MHz\n",
1302 intel_gpu_freq(dev_priv, dev_priv->rps.idle_freq));
1303
7c59a9c1
VS
1304 seq_printf(m,
1305 "efficient (RPe) frequency: %d MHz\n",
1306 intel_gpu_freq(dev_priv, dev_priv->rps.efficient_freq));
259bd5d4 1307 mutex_unlock(&dev_priv->rps.hw_lock);
3b8d8d91 1308 } else {
267f0c90 1309 seq_puts(m, "no P-state info available\n");
3b8d8d91 1310 }
f97108d1 1311
1170f28c
MK
1312 seq_printf(m, "Current CD clock frequency: %d kHz\n", dev_priv->cdclk_freq);
1313 seq_printf(m, "Max CD clock frequency: %d kHz\n", dev_priv->max_cdclk_freq);
1314 seq_printf(m, "Max pixel clock frequency: %d kHz\n", dev_priv->max_dotclk_freq);
1315
c8c8fb33
PZ
1316out:
1317 intel_runtime_pm_put(dev_priv);
1318 return ret;
f97108d1
JB
1319}
1320
f654449a
CW
1321static int i915_hangcheck_info(struct seq_file *m, void *unused)
1322{
1323 struct drm_info_node *node = m->private;
ebbc7546
MK
1324 struct drm_device *dev = node->minor->dev;
1325 struct drm_i915_private *dev_priv = dev->dev_private;
f654449a 1326 struct intel_engine_cs *ring;
ebbc7546
MK
1327 u64 acthd[I915_NUM_RINGS];
1328 u32 seqno[I915_NUM_RINGS];
f654449a
CW
1329 int i;
1330
1331 if (!i915.enable_hangcheck) {
1332 seq_printf(m, "Hangcheck disabled\n");
1333 return 0;
1334 }
1335
ebbc7546
MK
1336 intel_runtime_pm_get(dev_priv);
1337
1338 for_each_ring(ring, dev_priv, i) {
1339 seqno[i] = ring->get_seqno(ring, false);
1340 acthd[i] = intel_ring_get_active_head(ring);
1341 }
1342
1343 intel_runtime_pm_put(dev_priv);
1344
f654449a
CW
1345 if (delayed_work_pending(&dev_priv->gpu_error.hangcheck_work)) {
1346 seq_printf(m, "Hangcheck active, fires in %dms\n",
1347 jiffies_to_msecs(dev_priv->gpu_error.hangcheck_work.timer.expires -
1348 jiffies));
1349 } else
1350 seq_printf(m, "Hangcheck inactive\n");
1351
1352 for_each_ring(ring, dev_priv, i) {
1353 seq_printf(m, "%s:\n", ring->name);
1354 seq_printf(m, "\tseqno = %x [current %x]\n",
ebbc7546 1355 ring->hangcheck.seqno, seqno[i]);
f654449a
CW
1356 seq_printf(m, "\tACTHD = 0x%08llx [current 0x%08llx]\n",
1357 (long long)ring->hangcheck.acthd,
ebbc7546 1358 (long long)acthd[i]);
f654449a
CW
1359 seq_printf(m, "\tmax ACTHD = 0x%08llx\n",
1360 (long long)ring->hangcheck.max_acthd);
ebbc7546
MK
1361 seq_printf(m, "\tscore = %d\n", ring->hangcheck.score);
1362 seq_printf(m, "\taction = %d\n", ring->hangcheck.action);
f654449a
CW
1363 }
1364
1365 return 0;
1366}
1367
4d85529d 1368static int ironlake_drpc_info(struct seq_file *m)
f97108d1 1369{
9f25d007 1370 struct drm_info_node *node = m->private;
f97108d1 1371 struct drm_device *dev = node->minor->dev;
e277a1f8 1372 struct drm_i915_private *dev_priv = dev->dev_private;
616fdb5a
BW
1373 u32 rgvmodectl, rstdbyctl;
1374 u16 crstandvid;
1375 int ret;
1376
1377 ret = mutex_lock_interruptible(&dev->struct_mutex);
1378 if (ret)
1379 return ret;
c8c8fb33 1380 intel_runtime_pm_get(dev_priv);
616fdb5a
BW
1381
1382 rgvmodectl = I915_READ(MEMMODECTL);
1383 rstdbyctl = I915_READ(RSTDBYCTL);
1384 crstandvid = I915_READ16(CRSTANDVID);
1385
c8c8fb33 1386 intel_runtime_pm_put(dev_priv);
616fdb5a 1387 mutex_unlock(&dev->struct_mutex);
f97108d1 1388
742f491d 1389 seq_printf(m, "HD boost: %s\n", yesno(rgvmodectl & MEMMODE_BOOST_EN));
f97108d1
JB
1390 seq_printf(m, "Boost freq: %d\n",
1391 (rgvmodectl & MEMMODE_BOOST_FREQ_MASK) >>
1392 MEMMODE_BOOST_FREQ_SHIFT);
1393 seq_printf(m, "HW control enabled: %s\n",
742f491d 1394 yesno(rgvmodectl & MEMMODE_HWIDLE_EN));
f97108d1 1395 seq_printf(m, "SW control enabled: %s\n",
742f491d 1396 yesno(rgvmodectl & MEMMODE_SWMODE_EN));
f97108d1 1397 seq_printf(m, "Gated voltage change: %s\n",
742f491d 1398 yesno(rgvmodectl & MEMMODE_RCLK_GATE));
f97108d1
JB
1399 seq_printf(m, "Starting frequency: P%d\n",
1400 (rgvmodectl & MEMMODE_FSTART_MASK) >> MEMMODE_FSTART_SHIFT);
7648fa99 1401 seq_printf(m, "Max P-state: P%d\n",
f97108d1 1402 (rgvmodectl & MEMMODE_FMAX_MASK) >> MEMMODE_FMAX_SHIFT);
7648fa99
JB
1403 seq_printf(m, "Min P-state: P%d\n", (rgvmodectl & MEMMODE_FMIN_MASK));
1404 seq_printf(m, "RS1 VID: %d\n", (crstandvid & 0x3f));
1405 seq_printf(m, "RS2 VID: %d\n", ((crstandvid >> 8) & 0x3f));
1406 seq_printf(m, "Render standby enabled: %s\n",
742f491d 1407 yesno(!(rstdbyctl & RCX_SW_EXIT)));
267f0c90 1408 seq_puts(m, "Current RS state: ");
88271da3
JB
1409 switch (rstdbyctl & RSX_STATUS_MASK) {
1410 case RSX_STATUS_ON:
267f0c90 1411 seq_puts(m, "on\n");
88271da3
JB
1412 break;
1413 case RSX_STATUS_RC1:
267f0c90 1414 seq_puts(m, "RC1\n");
88271da3
JB
1415 break;
1416 case RSX_STATUS_RC1E:
267f0c90 1417 seq_puts(m, "RC1E\n");
88271da3
JB
1418 break;
1419 case RSX_STATUS_RS1:
267f0c90 1420 seq_puts(m, "RS1\n");
88271da3
JB
1421 break;
1422 case RSX_STATUS_RS2:
267f0c90 1423 seq_puts(m, "RS2 (RC6)\n");
88271da3
JB
1424 break;
1425 case RSX_STATUS_RS3:
267f0c90 1426 seq_puts(m, "RC3 (RC6+)\n");
88271da3
JB
1427 break;
1428 default:
267f0c90 1429 seq_puts(m, "unknown\n");
88271da3
JB
1430 break;
1431 }
f97108d1
JB
1432
1433 return 0;
1434}
1435
f65367b5 1436static int i915_forcewake_domains(struct seq_file *m, void *data)
669ab5aa 1437{
b2cff0db
CW
1438 struct drm_info_node *node = m->private;
1439 struct drm_device *dev = node->minor->dev;
1440 struct drm_i915_private *dev_priv = dev->dev_private;
1441 struct intel_uncore_forcewake_domain *fw_domain;
b2cff0db
CW
1442 int i;
1443
1444 spin_lock_irq(&dev_priv->uncore.lock);
1445 for_each_fw_domain(fw_domain, dev_priv, i) {
1446 seq_printf(m, "%s.wake_count = %u\n",
05a2fb15 1447 intel_uncore_forcewake_domain_to_str(i),
b2cff0db
CW
1448 fw_domain->wake_count);
1449 }
1450 spin_unlock_irq(&dev_priv->uncore.lock);
669ab5aa 1451
b2cff0db
CW
1452 return 0;
1453}
1454
1455static int vlv_drpc_info(struct seq_file *m)
1456{
9f25d007 1457 struct drm_info_node *node = m->private;
669ab5aa
D
1458 struct drm_device *dev = node->minor->dev;
1459 struct drm_i915_private *dev_priv = dev->dev_private;
6b312cd3 1460 u32 rpmodectl1, rcctl1, pw_status;
669ab5aa 1461
d46c0517
ID
1462 intel_runtime_pm_get(dev_priv);
1463
6b312cd3 1464 pw_status = I915_READ(VLV_GTLC_PW_STATUS);
669ab5aa
D
1465 rpmodectl1 = I915_READ(GEN6_RP_CONTROL);
1466 rcctl1 = I915_READ(GEN6_RC_CONTROL);
1467
d46c0517
ID
1468 intel_runtime_pm_put(dev_priv);
1469
669ab5aa
D
1470 seq_printf(m, "Video Turbo Mode: %s\n",
1471 yesno(rpmodectl1 & GEN6_RP_MEDIA_TURBO));
1472 seq_printf(m, "Turbo enabled: %s\n",
1473 yesno(rpmodectl1 & GEN6_RP_ENABLE));
1474 seq_printf(m, "HW control enabled: %s\n",
1475 yesno(rpmodectl1 & GEN6_RP_ENABLE));
1476 seq_printf(m, "SW control enabled: %s\n",
1477 yesno((rpmodectl1 & GEN6_RP_MEDIA_MODE_MASK) ==
1478 GEN6_RP_MEDIA_SW_MODE));
1479 seq_printf(m, "RC6 Enabled: %s\n",
1480 yesno(rcctl1 & (GEN7_RC_CTL_TO_MODE |
1481 GEN6_RC_CTL_EI_MODE(1))));
1482 seq_printf(m, "Render Power Well: %s\n",
6b312cd3 1483 (pw_status & VLV_GTLC_PW_RENDER_STATUS_MASK) ? "Up" : "Down");
669ab5aa 1484 seq_printf(m, "Media Power Well: %s\n",
6b312cd3 1485 (pw_status & VLV_GTLC_PW_MEDIA_STATUS_MASK) ? "Up" : "Down");
669ab5aa 1486
9cc19be5
ID
1487 seq_printf(m, "Render RC6 residency since boot: %u\n",
1488 I915_READ(VLV_GT_RENDER_RC6));
1489 seq_printf(m, "Media RC6 residency since boot: %u\n",
1490 I915_READ(VLV_GT_MEDIA_RC6));
1491
f65367b5 1492 return i915_forcewake_domains(m, NULL);
669ab5aa
D
1493}
1494
4d85529d
BW
1495static int gen6_drpc_info(struct seq_file *m)
1496{
9f25d007 1497 struct drm_info_node *node = m->private;
4d85529d
BW
1498 struct drm_device *dev = node->minor->dev;
1499 struct drm_i915_private *dev_priv = dev->dev_private;
ecd8faea 1500 u32 rpmodectl1, gt_core_status, rcctl1, rc6vids = 0;
93b525dc 1501 unsigned forcewake_count;
aee56cff 1502 int count = 0, ret;
4d85529d
BW
1503
1504 ret = mutex_lock_interruptible(&dev->struct_mutex);
1505 if (ret)
1506 return ret;
c8c8fb33 1507 intel_runtime_pm_get(dev_priv);
4d85529d 1508
907b28c5 1509 spin_lock_irq(&dev_priv->uncore.lock);
b2cff0db 1510 forcewake_count = dev_priv->uncore.fw_domain[FW_DOMAIN_ID_RENDER].wake_count;
907b28c5 1511 spin_unlock_irq(&dev_priv->uncore.lock);
93b525dc
DV
1512
1513 if (forcewake_count) {
267f0c90
DL
1514 seq_puts(m, "RC information inaccurate because somebody "
1515 "holds a forcewake reference \n");
4d85529d
BW
1516 } else {
1517 /* NB: we cannot use forcewake, else we read the wrong values */
1518 while (count++ < 50 && (I915_READ_NOTRACE(FORCEWAKE_ACK) & 1))
1519 udelay(10);
1520 seq_printf(m, "RC information accurate: %s\n", yesno(count < 51));
1521 }
1522
1523 gt_core_status = readl(dev_priv->regs + GEN6_GT_CORE_STATUS);
ed71f1b4 1524 trace_i915_reg_rw(false, GEN6_GT_CORE_STATUS, gt_core_status, 4, true);
4d85529d
BW
1525
1526 rpmodectl1 = I915_READ(GEN6_RP_CONTROL);
1527 rcctl1 = I915_READ(GEN6_RC_CONTROL);
1528 mutex_unlock(&dev->struct_mutex);
44cbd338
BW
1529 mutex_lock(&dev_priv->rps.hw_lock);
1530 sandybridge_pcode_read(dev_priv, GEN6_PCODE_READ_RC6VIDS, &rc6vids);
1531 mutex_unlock(&dev_priv->rps.hw_lock);
4d85529d 1532
c8c8fb33
PZ
1533 intel_runtime_pm_put(dev_priv);
1534
4d85529d
BW
1535 seq_printf(m, "Video Turbo Mode: %s\n",
1536 yesno(rpmodectl1 & GEN6_RP_MEDIA_TURBO));
1537 seq_printf(m, "HW control enabled: %s\n",
1538 yesno(rpmodectl1 & GEN6_RP_ENABLE));
1539 seq_printf(m, "SW control enabled: %s\n",
1540 yesno((rpmodectl1 & GEN6_RP_MEDIA_MODE_MASK) ==
1541 GEN6_RP_MEDIA_SW_MODE));
fff24e21 1542 seq_printf(m, "RC1e Enabled: %s\n",
4d85529d
BW
1543 yesno(rcctl1 & GEN6_RC_CTL_RC1e_ENABLE));
1544 seq_printf(m, "RC6 Enabled: %s\n",
1545 yesno(rcctl1 & GEN6_RC_CTL_RC6_ENABLE));
1546 seq_printf(m, "Deep RC6 Enabled: %s\n",
1547 yesno(rcctl1 & GEN6_RC_CTL_RC6p_ENABLE));
1548 seq_printf(m, "Deepest RC6 Enabled: %s\n",
1549 yesno(rcctl1 & GEN6_RC_CTL_RC6pp_ENABLE));
267f0c90 1550 seq_puts(m, "Current RC state: ");
4d85529d
BW
1551 switch (gt_core_status & GEN6_RCn_MASK) {
1552 case GEN6_RC0:
1553 if (gt_core_status & GEN6_CORE_CPD_STATE_MASK)
267f0c90 1554 seq_puts(m, "Core Power Down\n");
4d85529d 1555 else
267f0c90 1556 seq_puts(m, "on\n");
4d85529d
BW
1557 break;
1558 case GEN6_RC3:
267f0c90 1559 seq_puts(m, "RC3\n");
4d85529d
BW
1560 break;
1561 case GEN6_RC6:
267f0c90 1562 seq_puts(m, "RC6\n");
4d85529d
BW
1563 break;
1564 case GEN6_RC7:
267f0c90 1565 seq_puts(m, "RC7\n");
4d85529d
BW
1566 break;
1567 default:
267f0c90 1568 seq_puts(m, "Unknown\n");
4d85529d
BW
1569 break;
1570 }
1571
1572 seq_printf(m, "Core Power Down: %s\n",
1573 yesno(gt_core_status & GEN6_CORE_CPD_STATE_MASK));
cce66a28
BW
1574
1575 /* Not exactly sure what this is */
1576 seq_printf(m, "RC6 \"Locked to RPn\" residency since boot: %u\n",
1577 I915_READ(GEN6_GT_GFX_RC6_LOCKED));
1578 seq_printf(m, "RC6 residency since boot: %u\n",
1579 I915_READ(GEN6_GT_GFX_RC6));
1580 seq_printf(m, "RC6+ residency since boot: %u\n",
1581 I915_READ(GEN6_GT_GFX_RC6p));
1582 seq_printf(m, "RC6++ residency since boot: %u\n",
1583 I915_READ(GEN6_GT_GFX_RC6pp));
1584
ecd8faea
BW
1585 seq_printf(m, "RC6 voltage: %dmV\n",
1586 GEN6_DECODE_RC6_VID(((rc6vids >> 0) & 0xff)));
1587 seq_printf(m, "RC6+ voltage: %dmV\n",
1588 GEN6_DECODE_RC6_VID(((rc6vids >> 8) & 0xff)));
1589 seq_printf(m, "RC6++ voltage: %dmV\n",
1590 GEN6_DECODE_RC6_VID(((rc6vids >> 16) & 0xff)));
4d85529d
BW
1591 return 0;
1592}
1593
1594static int i915_drpc_info(struct seq_file *m, void *unused)
1595{
9f25d007 1596 struct drm_info_node *node = m->private;
4d85529d
BW
1597 struct drm_device *dev = node->minor->dev;
1598
669ab5aa
D
1599 if (IS_VALLEYVIEW(dev))
1600 return vlv_drpc_info(m);
ac66cf4b 1601 else if (INTEL_INFO(dev)->gen >= 6)
4d85529d
BW
1602 return gen6_drpc_info(m);
1603 else
1604 return ironlake_drpc_info(m);
1605}
1606
9a851789
DV
1607static int i915_frontbuffer_tracking(struct seq_file *m, void *unused)
1608{
1609 struct drm_info_node *node = m->private;
1610 struct drm_device *dev = node->minor->dev;
1611 struct drm_i915_private *dev_priv = dev->dev_private;
1612
1613 seq_printf(m, "FB tracking busy bits: 0x%08x\n",
1614 dev_priv->fb_tracking.busy_bits);
1615
1616 seq_printf(m, "FB tracking flip bits: 0x%08x\n",
1617 dev_priv->fb_tracking.flip_bits);
1618
1619 return 0;
1620}
1621
b5e50c3f
JB
1622static int i915_fbc_status(struct seq_file *m, void *unused)
1623{
9f25d007 1624 struct drm_info_node *node = m->private;
b5e50c3f 1625 struct drm_device *dev = node->minor->dev;
e277a1f8 1626 struct drm_i915_private *dev_priv = dev->dev_private;
b5e50c3f 1627
3a77c4c4 1628 if (!HAS_FBC(dev)) {
267f0c90 1629 seq_puts(m, "FBC unsupported on this chipset\n");
b5e50c3f
JB
1630 return 0;
1631 }
1632
36623ef8 1633 intel_runtime_pm_get(dev_priv);
25ad93fd 1634 mutex_lock(&dev_priv->fbc.lock);
36623ef8 1635
7733b49b 1636 if (intel_fbc_enabled(dev_priv))
267f0c90 1637 seq_puts(m, "FBC enabled\n");
2e8144a5
PZ
1638 else
1639 seq_printf(m, "FBC disabled: %s\n",
1640 intel_no_fbc_reason_str(dev_priv->fbc.no_fbc_reason));
36623ef8 1641
31b9df10
PZ
1642 if (INTEL_INFO(dev_priv)->gen >= 7)
1643 seq_printf(m, "Compressing: %s\n",
1644 yesno(I915_READ(FBC_STATUS2) &
1645 FBC_COMPRESSION_MASK));
1646
25ad93fd 1647 mutex_unlock(&dev_priv->fbc.lock);
36623ef8
PZ
1648 intel_runtime_pm_put(dev_priv);
1649
b5e50c3f
JB
1650 return 0;
1651}
1652
da46f936
RV
1653static int i915_fbc_fc_get(void *data, u64 *val)
1654{
1655 struct drm_device *dev = data;
1656 struct drm_i915_private *dev_priv = dev->dev_private;
1657
1658 if (INTEL_INFO(dev)->gen < 7 || !HAS_FBC(dev))
1659 return -ENODEV;
1660
da46f936 1661 *val = dev_priv->fbc.false_color;
da46f936
RV
1662
1663 return 0;
1664}
1665
1666static int i915_fbc_fc_set(void *data, u64 val)
1667{
1668 struct drm_device *dev = data;
1669 struct drm_i915_private *dev_priv = dev->dev_private;
1670 u32 reg;
1671
1672 if (INTEL_INFO(dev)->gen < 7 || !HAS_FBC(dev))
1673 return -ENODEV;
1674
25ad93fd 1675 mutex_lock(&dev_priv->fbc.lock);
da46f936
RV
1676
1677 reg = I915_READ(ILK_DPFC_CONTROL);
1678 dev_priv->fbc.false_color = val;
1679
1680 I915_WRITE(ILK_DPFC_CONTROL, val ?
1681 (reg | FBC_CTL_FALSE_COLOR) :
1682 (reg & ~FBC_CTL_FALSE_COLOR));
1683
25ad93fd 1684 mutex_unlock(&dev_priv->fbc.lock);
da46f936
RV
1685 return 0;
1686}
1687
1688DEFINE_SIMPLE_ATTRIBUTE(i915_fbc_fc_fops,
1689 i915_fbc_fc_get, i915_fbc_fc_set,
1690 "%llu\n");
1691
92d44621
PZ
1692static int i915_ips_status(struct seq_file *m, void *unused)
1693{
9f25d007 1694 struct drm_info_node *node = m->private;
92d44621
PZ
1695 struct drm_device *dev = node->minor->dev;
1696 struct drm_i915_private *dev_priv = dev->dev_private;
1697
f5adf94e 1698 if (!HAS_IPS(dev)) {
92d44621
PZ
1699 seq_puts(m, "not supported\n");
1700 return 0;
1701 }
1702
36623ef8
PZ
1703 intel_runtime_pm_get(dev_priv);
1704
0eaa53f0
RV
1705 seq_printf(m, "Enabled by kernel parameter: %s\n",
1706 yesno(i915.enable_ips));
1707
1708 if (INTEL_INFO(dev)->gen >= 8) {
1709 seq_puts(m, "Currently: unknown\n");
1710 } else {
1711 if (I915_READ(IPS_CTL) & IPS_ENABLE)
1712 seq_puts(m, "Currently: enabled\n");
1713 else
1714 seq_puts(m, "Currently: disabled\n");
1715 }
92d44621 1716
36623ef8
PZ
1717 intel_runtime_pm_put(dev_priv);
1718
92d44621
PZ
1719 return 0;
1720}
1721
4a9bef37
JB
1722static int i915_sr_status(struct seq_file *m, void *unused)
1723{
9f25d007 1724 struct drm_info_node *node = m->private;
4a9bef37 1725 struct drm_device *dev = node->minor->dev;
e277a1f8 1726 struct drm_i915_private *dev_priv = dev->dev_private;
4a9bef37
JB
1727 bool sr_enabled = false;
1728
36623ef8
PZ
1729 intel_runtime_pm_get(dev_priv);
1730
1398261a 1731 if (HAS_PCH_SPLIT(dev))
5ba2aaaa 1732 sr_enabled = I915_READ(WM1_LP_ILK) & WM1_LP_SR_EN;
77b64555
ACO
1733 else if (IS_CRESTLINE(dev) || IS_G4X(dev) ||
1734 IS_I945G(dev) || IS_I945GM(dev))
4a9bef37
JB
1735 sr_enabled = I915_READ(FW_BLC_SELF) & FW_BLC_SELF_EN;
1736 else if (IS_I915GM(dev))
1737 sr_enabled = I915_READ(INSTPM) & INSTPM_SELF_EN;
1738 else if (IS_PINEVIEW(dev))
1739 sr_enabled = I915_READ(DSPFW3) & PINEVIEW_SELF_REFRESH_EN;
77b64555
ACO
1740 else if (IS_VALLEYVIEW(dev))
1741 sr_enabled = I915_READ(FW_BLC_SELF_VLV) & FW_CSPWRDWNEN;
4a9bef37 1742
36623ef8
PZ
1743 intel_runtime_pm_put(dev_priv);
1744
5ba2aaaa
CW
1745 seq_printf(m, "self-refresh: %s\n",
1746 sr_enabled ? "enabled" : "disabled");
4a9bef37
JB
1747
1748 return 0;
1749}
1750
7648fa99
JB
1751static int i915_emon_status(struct seq_file *m, void *unused)
1752{
9f25d007 1753 struct drm_info_node *node = m->private;
7648fa99 1754 struct drm_device *dev = node->minor->dev;
e277a1f8 1755 struct drm_i915_private *dev_priv = dev->dev_private;
7648fa99 1756 unsigned long temp, chipset, gfx;
de227ef0
CW
1757 int ret;
1758
582be6b4
CW
1759 if (!IS_GEN5(dev))
1760 return -ENODEV;
1761
de227ef0
CW
1762 ret = mutex_lock_interruptible(&dev->struct_mutex);
1763 if (ret)
1764 return ret;
7648fa99
JB
1765
1766 temp = i915_mch_val(dev_priv);
1767 chipset = i915_chipset_val(dev_priv);
1768 gfx = i915_gfx_val(dev_priv);
de227ef0 1769 mutex_unlock(&dev->struct_mutex);
7648fa99
JB
1770
1771 seq_printf(m, "GMCH temp: %ld\n", temp);
1772 seq_printf(m, "Chipset power: %ld\n", chipset);
1773 seq_printf(m, "GFX power: %ld\n", gfx);
1774 seq_printf(m, "Total power: %ld\n", chipset + gfx);
1775
1776 return 0;
1777}
1778
23b2f8bb
JB
1779static int i915_ring_freq_table(struct seq_file *m, void *unused)
1780{
9f25d007 1781 struct drm_info_node *node = m->private;
23b2f8bb 1782 struct drm_device *dev = node->minor->dev;
e277a1f8 1783 struct drm_i915_private *dev_priv = dev->dev_private;
5bfa0199 1784 int ret = 0;
23b2f8bb 1785 int gpu_freq, ia_freq;
f936ec34 1786 unsigned int max_gpu_freq, min_gpu_freq;
23b2f8bb 1787
97d3308a 1788 if (!HAS_CORE_RING_FREQ(dev)) {
267f0c90 1789 seq_puts(m, "unsupported on this chipset\n");
23b2f8bb
JB
1790 return 0;
1791 }
1792
5bfa0199
PZ
1793 intel_runtime_pm_get(dev_priv);
1794
5c9669ce
TR
1795 flush_delayed_work(&dev_priv->rps.delayed_resume_work);
1796
4fc688ce 1797 ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
23b2f8bb 1798 if (ret)
5bfa0199 1799 goto out;
23b2f8bb 1800
f936ec34
AG
1801 if (IS_SKYLAKE(dev)) {
1802 /* Convert GT frequency to 50 HZ units */
1803 min_gpu_freq =
1804 dev_priv->rps.min_freq_softlimit / GEN9_FREQ_SCALER;
1805 max_gpu_freq =
1806 dev_priv->rps.max_freq_softlimit / GEN9_FREQ_SCALER;
1807 } else {
1808 min_gpu_freq = dev_priv->rps.min_freq_softlimit;
1809 max_gpu_freq = dev_priv->rps.max_freq_softlimit;
1810 }
1811
267f0c90 1812 seq_puts(m, "GPU freq (MHz)\tEffective CPU freq (MHz)\tEffective Ring freq (MHz)\n");
23b2f8bb 1813
f936ec34 1814 for (gpu_freq = min_gpu_freq; gpu_freq <= max_gpu_freq; gpu_freq++) {
42c0526c
BW
1815 ia_freq = gpu_freq;
1816 sandybridge_pcode_read(dev_priv,
1817 GEN6_PCODE_READ_MIN_FREQ_TABLE,
1818 &ia_freq);
3ebecd07 1819 seq_printf(m, "%d\t\t%d\t\t\t\t%d\n",
f936ec34
AG
1820 intel_gpu_freq(dev_priv, (gpu_freq *
1821 (IS_SKYLAKE(dev) ? GEN9_FREQ_SCALER : 1))),
3ebecd07
CW
1822 ((ia_freq >> 0) & 0xff) * 100,
1823 ((ia_freq >> 8) & 0xff) * 100);
23b2f8bb
JB
1824 }
1825
4fc688ce 1826 mutex_unlock(&dev_priv->rps.hw_lock);
23b2f8bb 1827
5bfa0199
PZ
1828out:
1829 intel_runtime_pm_put(dev_priv);
1830 return ret;
23b2f8bb
JB
1831}
1832
44834a67
CW
1833static int i915_opregion(struct seq_file *m, void *unused)
1834{
9f25d007 1835 struct drm_info_node *node = m->private;
44834a67 1836 struct drm_device *dev = node->minor->dev;
e277a1f8 1837 struct drm_i915_private *dev_priv = dev->dev_private;
44834a67 1838 struct intel_opregion *opregion = &dev_priv->opregion;
0d38f009 1839 void *data = kmalloc(OPREGION_SIZE, GFP_KERNEL);
44834a67
CW
1840 int ret;
1841
0d38f009
DV
1842 if (data == NULL)
1843 return -ENOMEM;
1844
44834a67
CW
1845 ret = mutex_lock_interruptible(&dev->struct_mutex);
1846 if (ret)
0d38f009 1847 goto out;
44834a67 1848
0d38f009
DV
1849 if (opregion->header) {
1850 memcpy_fromio(data, opregion->header, OPREGION_SIZE);
1851 seq_write(m, data, OPREGION_SIZE);
1852 }
44834a67
CW
1853
1854 mutex_unlock(&dev->struct_mutex);
1855
0d38f009
DV
1856out:
1857 kfree(data);
44834a67
CW
1858 return 0;
1859}
1860
37811fcc
CW
1861static int i915_gem_framebuffer_info(struct seq_file *m, void *data)
1862{
9f25d007 1863 struct drm_info_node *node = m->private;
37811fcc 1864 struct drm_device *dev = node->minor->dev;
4520f53a 1865 struct intel_fbdev *ifbdev = NULL;
37811fcc 1866 struct intel_framebuffer *fb;
3a58ee10 1867 struct drm_framebuffer *drm_fb;
37811fcc 1868
0695726e 1869#ifdef CONFIG_DRM_FBDEV_EMULATION
4520f53a 1870 struct drm_i915_private *dev_priv = dev->dev_private;
37811fcc
CW
1871
1872 ifbdev = dev_priv->fbdev;
1873 fb = to_intel_framebuffer(ifbdev->helper.fb);
1874
c1ca506d 1875 seq_printf(m, "fbcon size: %d x %d, depth %d, %d bpp, modifier 0x%llx, refcount %d, obj ",
37811fcc
CW
1876 fb->base.width,
1877 fb->base.height,
1878 fb->base.depth,
623f9783 1879 fb->base.bits_per_pixel,
c1ca506d 1880 fb->base.modifier[0],
623f9783 1881 atomic_read(&fb->base.refcount.refcount));
05394f39 1882 describe_obj(m, fb->obj);
267f0c90 1883 seq_putc(m, '\n');
4520f53a 1884#endif
37811fcc 1885
4b096ac1 1886 mutex_lock(&dev->mode_config.fb_lock);
3a58ee10
DV
1887 drm_for_each_fb(drm_fb, dev) {
1888 fb = to_intel_framebuffer(drm_fb);
131a56dc 1889 if (ifbdev && &fb->base == ifbdev->helper.fb)
37811fcc
CW
1890 continue;
1891
c1ca506d 1892 seq_printf(m, "user size: %d x %d, depth %d, %d bpp, modifier 0x%llx, refcount %d, obj ",
37811fcc
CW
1893 fb->base.width,
1894 fb->base.height,
1895 fb->base.depth,
623f9783 1896 fb->base.bits_per_pixel,
c1ca506d 1897 fb->base.modifier[0],
623f9783 1898 atomic_read(&fb->base.refcount.refcount));
05394f39 1899 describe_obj(m, fb->obj);
267f0c90 1900 seq_putc(m, '\n');
37811fcc 1901 }
4b096ac1 1902 mutex_unlock(&dev->mode_config.fb_lock);
37811fcc
CW
1903
1904 return 0;
1905}
1906
c9fe99bd
OM
1907static void describe_ctx_ringbuf(struct seq_file *m,
1908 struct intel_ringbuffer *ringbuf)
1909{
1910 seq_printf(m, " (ringbuffer, space: %d, head: %u, tail: %u, last head: %d)",
1911 ringbuf->space, ringbuf->head, ringbuf->tail,
1912 ringbuf->last_retired_head);
1913}
1914
e76d3630
BW
1915static int i915_context_status(struct seq_file *m, void *unused)
1916{
9f25d007 1917 struct drm_info_node *node = m->private;
e76d3630 1918 struct drm_device *dev = node->minor->dev;
e277a1f8 1919 struct drm_i915_private *dev_priv = dev->dev_private;
a4872ba6 1920 struct intel_engine_cs *ring;
273497e5 1921 struct intel_context *ctx;
a168c293 1922 int ret, i;
e76d3630 1923
f3d28878 1924 ret = mutex_lock_interruptible(&dev->struct_mutex);
e76d3630
BW
1925 if (ret)
1926 return ret;
1927
a33afea5 1928 list_for_each_entry(ctx, &dev_priv->context_list, link) {
c9fe99bd
OM
1929 if (!i915.enable_execlists &&
1930 ctx->legacy_hw_ctx.rcs_state == NULL)
b77f6997
CW
1931 continue;
1932
a33afea5 1933 seq_puts(m, "HW context ");
3ccfd19d 1934 describe_ctx(m, ctx);
c9fe99bd 1935 for_each_ring(ring, dev_priv, i) {
a33afea5 1936 if (ring->default_context == ctx)
c9fe99bd
OM
1937 seq_printf(m, "(default context %s) ",
1938 ring->name);
1939 }
1940
1941 if (i915.enable_execlists) {
1942 seq_putc(m, '\n');
1943 for_each_ring(ring, dev_priv, i) {
1944 struct drm_i915_gem_object *ctx_obj =
1945 ctx->engine[i].state;
1946 struct intel_ringbuffer *ringbuf =
1947 ctx->engine[i].ringbuf;
1948
1949 seq_printf(m, "%s: ", ring->name);
1950 if (ctx_obj)
1951 describe_obj(m, ctx_obj);
1952 if (ringbuf)
1953 describe_ctx_ringbuf(m, ringbuf);
1954 seq_putc(m, '\n');
1955 }
1956 } else {
1957 describe_obj(m, ctx->legacy_hw_ctx.rcs_state);
1958 }
a33afea5 1959
a33afea5 1960 seq_putc(m, '\n');
a168c293
BW
1961 }
1962
f3d28878 1963 mutex_unlock(&dev->struct_mutex);
e76d3630
BW
1964
1965 return 0;
1966}
1967
064ca1d2
TD
1968static void i915_dump_lrc_obj(struct seq_file *m,
1969 struct intel_engine_cs *ring,
1970 struct drm_i915_gem_object *ctx_obj)
1971{
1972 struct page *page;
1973 uint32_t *reg_state;
1974 int j;
1975 unsigned long ggtt_offset = 0;
1976
1977 if (ctx_obj == NULL) {
1978 seq_printf(m, "Context on %s with no gem object\n",
1979 ring->name);
1980 return;
1981 }
1982
1983 seq_printf(m, "CONTEXT: %s %u\n", ring->name,
1984 intel_execlists_ctx_id(ctx_obj));
1985
1986 if (!i915_gem_obj_ggtt_bound(ctx_obj))
1987 seq_puts(m, "\tNot bound in GGTT\n");
1988 else
1989 ggtt_offset = i915_gem_obj_ggtt_offset(ctx_obj);
1990
1991 if (i915_gem_object_get_pages(ctx_obj)) {
1992 seq_puts(m, "\tFailed to get pages for context object\n");
1993 return;
1994 }
1995
d1675198 1996 page = i915_gem_object_get_page(ctx_obj, LRC_STATE_PN);
064ca1d2
TD
1997 if (!WARN_ON(page == NULL)) {
1998 reg_state = kmap_atomic(page);
1999
2000 for (j = 0; j < 0x600 / sizeof(u32) / 4; j += 4) {
2001 seq_printf(m, "\t[0x%08lx] 0x%08x 0x%08x 0x%08x 0x%08x\n",
2002 ggtt_offset + 4096 + (j * 4),
2003 reg_state[j], reg_state[j + 1],
2004 reg_state[j + 2], reg_state[j + 3]);
2005 }
2006 kunmap_atomic(reg_state);
2007 }
2008
2009 seq_putc(m, '\n');
2010}
2011
c0ab1ae9
BW
2012static int i915_dump_lrc(struct seq_file *m, void *unused)
2013{
2014 struct drm_info_node *node = (struct drm_info_node *) m->private;
2015 struct drm_device *dev = node->minor->dev;
2016 struct drm_i915_private *dev_priv = dev->dev_private;
2017 struct intel_engine_cs *ring;
2018 struct intel_context *ctx;
2019 int ret, i;
2020
2021 if (!i915.enable_execlists) {
2022 seq_printf(m, "Logical Ring Contexts are disabled\n");
2023 return 0;
2024 }
2025
2026 ret = mutex_lock_interruptible(&dev->struct_mutex);
2027 if (ret)
2028 return ret;
2029
2030 list_for_each_entry(ctx, &dev_priv->context_list, link) {
2031 for_each_ring(ring, dev_priv, i) {
064ca1d2
TD
2032 if (ring->default_context != ctx)
2033 i915_dump_lrc_obj(m, ring,
2034 ctx->engine[i].state);
c0ab1ae9
BW
2035 }
2036 }
2037
2038 mutex_unlock(&dev->struct_mutex);
2039
2040 return 0;
2041}
2042
4ba70e44
OM
2043static int i915_execlists(struct seq_file *m, void *data)
2044{
2045 struct drm_info_node *node = (struct drm_info_node *)m->private;
2046 struct drm_device *dev = node->minor->dev;
2047 struct drm_i915_private *dev_priv = dev->dev_private;
2048 struct intel_engine_cs *ring;
2049 u32 status_pointer;
2050 u8 read_pointer;
2051 u8 write_pointer;
2052 u32 status;
2053 u32 ctx_id;
2054 struct list_head *cursor;
2055 int ring_id, i;
2056 int ret;
2057
2058 if (!i915.enable_execlists) {
2059 seq_puts(m, "Logical Ring Contexts are disabled\n");
2060 return 0;
2061 }
2062
2063 ret = mutex_lock_interruptible(&dev->struct_mutex);
2064 if (ret)
2065 return ret;
2066
fc0412ec
MT
2067 intel_runtime_pm_get(dev_priv);
2068
4ba70e44 2069 for_each_ring(ring, dev_priv, ring_id) {
6d3d8274 2070 struct drm_i915_gem_request *head_req = NULL;
4ba70e44
OM
2071 int count = 0;
2072 unsigned long flags;
2073
2074 seq_printf(m, "%s\n", ring->name);
2075
83843d84
VS
2076 status = I915_READ(RING_EXECLIST_STATUS_LO(ring));
2077 ctx_id = I915_READ(RING_EXECLIST_STATUS_HI(ring));
4ba70e44
OM
2078 seq_printf(m, "\tExeclist status: 0x%08X, context: %u\n",
2079 status, ctx_id);
2080
2081 status_pointer = I915_READ(RING_CONTEXT_STATUS_PTR(ring));
2082 seq_printf(m, "\tStatus pointer: 0x%08X\n", status_pointer);
2083
2084 read_pointer = ring->next_context_status_buffer;
2085 write_pointer = status_pointer & 0x07;
2086 if (read_pointer > write_pointer)
2087 write_pointer += 6;
2088 seq_printf(m, "\tRead pointer: 0x%08X, write pointer 0x%08X\n",
2089 read_pointer, write_pointer);
2090
2091 for (i = 0; i < 6; i++) {
83843d84
VS
2092 status = I915_READ(RING_CONTEXT_STATUS_BUF_LO(ring, i));
2093 ctx_id = I915_READ(RING_CONTEXT_STATUS_BUF_HI(ring, i));
4ba70e44
OM
2094
2095 seq_printf(m, "\tStatus buffer %d: 0x%08X, context: %u\n",
2096 i, status, ctx_id);
2097 }
2098
2099 spin_lock_irqsave(&ring->execlist_lock, flags);
2100 list_for_each(cursor, &ring->execlist_queue)
2101 count++;
2102 head_req = list_first_entry_or_null(&ring->execlist_queue,
6d3d8274 2103 struct drm_i915_gem_request, execlist_link);
4ba70e44
OM
2104 spin_unlock_irqrestore(&ring->execlist_lock, flags);
2105
2106 seq_printf(m, "\t%d requests in queue\n", count);
2107 if (head_req) {
2108 struct drm_i915_gem_object *ctx_obj;
2109
6d3d8274 2110 ctx_obj = head_req->ctx->engine[ring_id].state;
4ba70e44
OM
2111 seq_printf(m, "\tHead request id: %u\n",
2112 intel_execlists_ctx_id(ctx_obj));
2113 seq_printf(m, "\tHead request tail: %u\n",
6d3d8274 2114 head_req->tail);
4ba70e44
OM
2115 }
2116
2117 seq_putc(m, '\n');
2118 }
2119
fc0412ec 2120 intel_runtime_pm_put(dev_priv);
4ba70e44
OM
2121 mutex_unlock(&dev->struct_mutex);
2122
2123 return 0;
2124}
2125
ea16a3cd
DV
2126static const char *swizzle_string(unsigned swizzle)
2127{
aee56cff 2128 switch (swizzle) {
ea16a3cd
DV
2129 case I915_BIT_6_SWIZZLE_NONE:
2130 return "none";
2131 case I915_BIT_6_SWIZZLE_9:
2132 return "bit9";
2133 case I915_BIT_6_SWIZZLE_9_10:
2134 return "bit9/bit10";
2135 case I915_BIT_6_SWIZZLE_9_11:
2136 return "bit9/bit11";
2137 case I915_BIT_6_SWIZZLE_9_10_11:
2138 return "bit9/bit10/bit11";
2139 case I915_BIT_6_SWIZZLE_9_17:
2140 return "bit9/bit17";
2141 case I915_BIT_6_SWIZZLE_9_10_17:
2142 return "bit9/bit10/bit17";
2143 case I915_BIT_6_SWIZZLE_UNKNOWN:
8a168ca7 2144 return "unknown";
ea16a3cd
DV
2145 }
2146
2147 return "bug";
2148}
2149
2150static int i915_swizzle_info(struct seq_file *m, void *data)
2151{
9f25d007 2152 struct drm_info_node *node = m->private;
ea16a3cd
DV
2153 struct drm_device *dev = node->minor->dev;
2154 struct drm_i915_private *dev_priv = dev->dev_private;
22bcfc6a
DV
2155 int ret;
2156
2157 ret = mutex_lock_interruptible(&dev->struct_mutex);
2158 if (ret)
2159 return ret;
c8c8fb33 2160 intel_runtime_pm_get(dev_priv);
ea16a3cd 2161
ea16a3cd
DV
2162 seq_printf(m, "bit6 swizzle for X-tiling = %s\n",
2163 swizzle_string(dev_priv->mm.bit_6_swizzle_x));
2164 seq_printf(m, "bit6 swizzle for Y-tiling = %s\n",
2165 swizzle_string(dev_priv->mm.bit_6_swizzle_y));
2166
2167 if (IS_GEN3(dev) || IS_GEN4(dev)) {
2168 seq_printf(m, "DDC = 0x%08x\n",
2169 I915_READ(DCC));
656bfa3a
DV
2170 seq_printf(m, "DDC2 = 0x%08x\n",
2171 I915_READ(DCC2));
ea16a3cd
DV
2172 seq_printf(m, "C0DRB3 = 0x%04x\n",
2173 I915_READ16(C0DRB3));
2174 seq_printf(m, "C1DRB3 = 0x%04x\n",
2175 I915_READ16(C1DRB3));
9d3203e1 2176 } else if (INTEL_INFO(dev)->gen >= 6) {
3fa7d235
DV
2177 seq_printf(m, "MAD_DIMM_C0 = 0x%08x\n",
2178 I915_READ(MAD_DIMM_C0));
2179 seq_printf(m, "MAD_DIMM_C1 = 0x%08x\n",
2180 I915_READ(MAD_DIMM_C1));
2181 seq_printf(m, "MAD_DIMM_C2 = 0x%08x\n",
2182 I915_READ(MAD_DIMM_C2));
2183 seq_printf(m, "TILECTL = 0x%08x\n",
2184 I915_READ(TILECTL));
5907f5fb 2185 if (INTEL_INFO(dev)->gen >= 8)
9d3203e1
BW
2186 seq_printf(m, "GAMTARBMODE = 0x%08x\n",
2187 I915_READ(GAMTARBMODE));
2188 else
2189 seq_printf(m, "ARB_MODE = 0x%08x\n",
2190 I915_READ(ARB_MODE));
3fa7d235
DV
2191 seq_printf(m, "DISP_ARB_CTL = 0x%08x\n",
2192 I915_READ(DISP_ARB_CTL));
ea16a3cd 2193 }
656bfa3a
DV
2194
2195 if (dev_priv->quirks & QUIRK_PIN_SWIZZLED_PAGES)
2196 seq_puts(m, "L-shaped memory detected\n");
2197
c8c8fb33 2198 intel_runtime_pm_put(dev_priv);
ea16a3cd
DV
2199 mutex_unlock(&dev->struct_mutex);
2200
2201 return 0;
2202}
2203
1c60fef5
BW
2204static int per_file_ctx(int id, void *ptr, void *data)
2205{
273497e5 2206 struct intel_context *ctx = ptr;
1c60fef5 2207 struct seq_file *m = data;
ae6c4806
DV
2208 struct i915_hw_ppgtt *ppgtt = ctx->ppgtt;
2209
2210 if (!ppgtt) {
2211 seq_printf(m, " no ppgtt for context %d\n",
2212 ctx->user_handle);
2213 return 0;
2214 }
1c60fef5 2215
f83d6518
OM
2216 if (i915_gem_context_is_default(ctx))
2217 seq_puts(m, " default context:\n");
2218 else
821d66dd 2219 seq_printf(m, " context %d:\n", ctx->user_handle);
1c60fef5
BW
2220 ppgtt->debug_dump(ppgtt, m);
2221
2222 return 0;
2223}
2224
77df6772 2225static void gen8_ppgtt_info(struct seq_file *m, struct drm_device *dev)
3cf17fc5 2226{
3cf17fc5 2227 struct drm_i915_private *dev_priv = dev->dev_private;
a4872ba6 2228 struct intel_engine_cs *ring;
77df6772
BW
2229 struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt;
2230 int unused, i;
3cf17fc5 2231
77df6772
BW
2232 if (!ppgtt)
2233 return;
2234
77df6772
BW
2235 for_each_ring(ring, dev_priv, unused) {
2236 seq_printf(m, "%s\n", ring->name);
2237 for (i = 0; i < 4; i++) {
d3a93cbe 2238 u64 pdp = I915_READ(GEN8_RING_PDP_UDW(ring, i));
77df6772 2239 pdp <<= 32;
d3a93cbe 2240 pdp |= I915_READ(GEN8_RING_PDP_LDW(ring, i));
a2a5b15c 2241 seq_printf(m, "\tPDP%d 0x%016llx\n", i, pdp);
77df6772
BW
2242 }
2243 }
2244}
2245
2246static void gen6_ppgtt_info(struct seq_file *m, struct drm_device *dev)
2247{
2248 struct drm_i915_private *dev_priv = dev->dev_private;
a4872ba6 2249 struct intel_engine_cs *ring;
77df6772 2250 int i;
3cf17fc5 2251
3cf17fc5
DV
2252 if (INTEL_INFO(dev)->gen == 6)
2253 seq_printf(m, "GFX_MODE: 0x%08x\n", I915_READ(GFX_MODE));
2254
a2c7f6fd 2255 for_each_ring(ring, dev_priv, i) {
3cf17fc5
DV
2256 seq_printf(m, "%s\n", ring->name);
2257 if (INTEL_INFO(dev)->gen == 7)
2258 seq_printf(m, "GFX_MODE: 0x%08x\n", I915_READ(RING_MODE_GEN7(ring)));
2259 seq_printf(m, "PP_DIR_BASE: 0x%08x\n", I915_READ(RING_PP_DIR_BASE(ring)));
2260 seq_printf(m, "PP_DIR_BASE_READ: 0x%08x\n", I915_READ(RING_PP_DIR_BASE_READ(ring)));
2261 seq_printf(m, "PP_DIR_DCLV: 0x%08x\n", I915_READ(RING_PP_DIR_DCLV(ring)));
2262 }
2263 if (dev_priv->mm.aliasing_ppgtt) {
2264 struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt;
2265
267f0c90 2266 seq_puts(m, "aliasing PPGTT:\n");
44159ddb 2267 seq_printf(m, "pd gtt offset: 0x%08x\n", ppgtt->pd.base.ggtt_offset);
1c60fef5 2268
87d60b63 2269 ppgtt->debug_dump(ppgtt, m);
ae6c4806 2270 }
1c60fef5 2271
3cf17fc5 2272 seq_printf(m, "ECOCHK: 0x%08x\n", I915_READ(GAM_ECOCHK));
77df6772
BW
2273}
2274
2275static int i915_ppgtt_info(struct seq_file *m, void *data)
2276{
9f25d007 2277 struct drm_info_node *node = m->private;
77df6772 2278 struct drm_device *dev = node->minor->dev;
c8c8fb33 2279 struct drm_i915_private *dev_priv = dev->dev_private;
ea91e401 2280 struct drm_file *file;
77df6772
BW
2281
2282 int ret = mutex_lock_interruptible(&dev->struct_mutex);
2283 if (ret)
2284 return ret;
c8c8fb33 2285 intel_runtime_pm_get(dev_priv);
77df6772
BW
2286
2287 if (INTEL_INFO(dev)->gen >= 8)
2288 gen8_ppgtt_info(m, dev);
2289 else if (INTEL_INFO(dev)->gen >= 6)
2290 gen6_ppgtt_info(m, dev);
2291
ea91e401
MT
2292 list_for_each_entry_reverse(file, &dev->filelist, lhead) {
2293 struct drm_i915_file_private *file_priv = file->driver_priv;
7cb5dff8 2294 struct task_struct *task;
ea91e401 2295
7cb5dff8
GT
2296 task = get_pid_task(file->pid, PIDTYPE_PID);
2297 if (!task)
2298 return -ESRCH;
2299 seq_printf(m, "\nproc: %s\n", task->comm);
2300 put_task_struct(task);
ea91e401
MT
2301 idr_for_each(&file_priv->context_idr, per_file_ctx,
2302 (void *)(unsigned long)m);
2303 }
2304
c8c8fb33 2305 intel_runtime_pm_put(dev_priv);
3cf17fc5
DV
2306 mutex_unlock(&dev->struct_mutex);
2307
2308 return 0;
2309}
2310
f5a4c67d
CW
2311static int count_irq_waiters(struct drm_i915_private *i915)
2312{
2313 struct intel_engine_cs *ring;
2314 int count = 0;
2315 int i;
2316
2317 for_each_ring(ring, i915, i)
2318 count += ring->irq_refcount;
2319
2320 return count;
2321}
2322
1854d5ca
CW
2323static int i915_rps_boost_info(struct seq_file *m, void *data)
2324{
2325 struct drm_info_node *node = m->private;
2326 struct drm_device *dev = node->minor->dev;
2327 struct drm_i915_private *dev_priv = dev->dev_private;
2328 struct drm_file *file;
1854d5ca 2329
f5a4c67d
CW
2330 seq_printf(m, "RPS enabled? %d\n", dev_priv->rps.enabled);
2331 seq_printf(m, "GPU busy? %d\n", dev_priv->mm.busy);
2332 seq_printf(m, "CPU waiting? %d\n", count_irq_waiters(dev_priv));
2333 seq_printf(m, "Frequency requested %d; min hard:%d, soft:%d; max soft:%d, hard:%d\n",
2334 intel_gpu_freq(dev_priv, dev_priv->rps.cur_freq),
2335 intel_gpu_freq(dev_priv, dev_priv->rps.min_freq),
2336 intel_gpu_freq(dev_priv, dev_priv->rps.min_freq_softlimit),
2337 intel_gpu_freq(dev_priv, dev_priv->rps.max_freq_softlimit),
2338 intel_gpu_freq(dev_priv, dev_priv->rps.max_freq));
8d3afd7d 2339 spin_lock(&dev_priv->rps.client_lock);
1854d5ca
CW
2340 list_for_each_entry_reverse(file, &dev->filelist, lhead) {
2341 struct drm_i915_file_private *file_priv = file->driver_priv;
2342 struct task_struct *task;
2343
2344 rcu_read_lock();
2345 task = pid_task(file->pid, PIDTYPE_PID);
2346 seq_printf(m, "%s [%d]: %d boosts%s\n",
2347 task ? task->comm : "<unknown>",
2348 task ? task->pid : -1,
2e1b8730
CW
2349 file_priv->rps.boosts,
2350 list_empty(&file_priv->rps.link) ? "" : ", active");
1854d5ca
CW
2351 rcu_read_unlock();
2352 }
2e1b8730
CW
2353 seq_printf(m, "Semaphore boosts: %d%s\n",
2354 dev_priv->rps.semaphores.boosts,
2355 list_empty(&dev_priv->rps.semaphores.link) ? "" : ", active");
2356 seq_printf(m, "MMIO flip boosts: %d%s\n",
2357 dev_priv->rps.mmioflips.boosts,
2358 list_empty(&dev_priv->rps.mmioflips.link) ? "" : ", active");
1854d5ca 2359 seq_printf(m, "Kernel boosts: %d\n", dev_priv->rps.boosts);
8d3afd7d 2360 spin_unlock(&dev_priv->rps.client_lock);
1854d5ca 2361
8d3afd7d 2362 return 0;
1854d5ca
CW
2363}
2364
63573eb7
BW
2365static int i915_llc(struct seq_file *m, void *data)
2366{
9f25d007 2367 struct drm_info_node *node = m->private;
63573eb7
BW
2368 struct drm_device *dev = node->minor->dev;
2369 struct drm_i915_private *dev_priv = dev->dev_private;
2370
2371 /* Size calculation for LLC is a bit of a pain. Ignore for now. */
2372 seq_printf(m, "LLC: %s\n", yesno(HAS_LLC(dev)));
2373 seq_printf(m, "eLLC: %zuMB\n", dev_priv->ellc_size);
2374
2375 return 0;
2376}
2377
fdf5d357
AD
2378static int i915_guc_load_status_info(struct seq_file *m, void *data)
2379{
2380 struct drm_info_node *node = m->private;
2381 struct drm_i915_private *dev_priv = node->minor->dev->dev_private;
2382 struct intel_guc_fw *guc_fw = &dev_priv->guc.guc_fw;
2383 u32 tmp, i;
2384
2385 if (!HAS_GUC_UCODE(dev_priv->dev))
2386 return 0;
2387
2388 seq_printf(m, "GuC firmware status:\n");
2389 seq_printf(m, "\tpath: %s\n",
2390 guc_fw->guc_fw_path);
2391 seq_printf(m, "\tfetch: %s\n",
2392 intel_guc_fw_status_repr(guc_fw->guc_fw_fetch_status));
2393 seq_printf(m, "\tload: %s\n",
2394 intel_guc_fw_status_repr(guc_fw->guc_fw_load_status));
2395 seq_printf(m, "\tversion wanted: %d.%d\n",
2396 guc_fw->guc_fw_major_wanted, guc_fw->guc_fw_minor_wanted);
2397 seq_printf(m, "\tversion found: %d.%d\n",
2398 guc_fw->guc_fw_major_found, guc_fw->guc_fw_minor_found);
2399
2400 tmp = I915_READ(GUC_STATUS);
2401
2402 seq_printf(m, "\nGuC status 0x%08x:\n", tmp);
2403 seq_printf(m, "\tBootrom status = 0x%x\n",
2404 (tmp & GS_BOOTROM_MASK) >> GS_BOOTROM_SHIFT);
2405 seq_printf(m, "\tuKernel status = 0x%x\n",
2406 (tmp & GS_UKERNEL_MASK) >> GS_UKERNEL_SHIFT);
2407 seq_printf(m, "\tMIA Core status = 0x%x\n",
2408 (tmp & GS_MIA_MASK) >> GS_MIA_SHIFT);
2409 seq_puts(m, "\nScratch registers:\n");
2410 for (i = 0; i < 16; i++)
2411 seq_printf(m, "\t%2d: \t0x%x\n", i, I915_READ(SOFT_SCRATCH(i)));
2412
2413 return 0;
2414}
2415
8b417c26
DG
2416static void i915_guc_client_info(struct seq_file *m,
2417 struct drm_i915_private *dev_priv,
2418 struct i915_guc_client *client)
2419{
2420 struct intel_engine_cs *ring;
2421 uint64_t tot = 0;
2422 uint32_t i;
2423
2424 seq_printf(m, "\tPriority %d, GuC ctx index: %u, PD offset 0x%x\n",
2425 client->priority, client->ctx_index, client->proc_desc_offset);
2426 seq_printf(m, "\tDoorbell id %d, offset: 0x%x, cookie 0x%x\n",
2427 client->doorbell_id, client->doorbell_offset, client->cookie);
2428 seq_printf(m, "\tWQ size %d, offset: 0x%x, tail %d\n",
2429 client->wq_size, client->wq_offset, client->wq_tail);
2430
2431 seq_printf(m, "\tFailed to queue: %u\n", client->q_fail);
2432 seq_printf(m, "\tFailed doorbell: %u\n", client->b_fail);
2433 seq_printf(m, "\tLast submission result: %d\n", client->retcode);
2434
2435 for_each_ring(ring, dev_priv, i) {
2436 seq_printf(m, "\tSubmissions: %llu %s\n",
2437 client->submissions[i],
2438 ring->name);
2439 tot += client->submissions[i];
2440 }
2441 seq_printf(m, "\tTotal: %llu\n", tot);
2442}
2443
2444static int i915_guc_info(struct seq_file *m, void *data)
2445{
2446 struct drm_info_node *node = m->private;
2447 struct drm_device *dev = node->minor->dev;
2448 struct drm_i915_private *dev_priv = dev->dev_private;
2449 struct intel_guc guc;
0a0b457f 2450 struct i915_guc_client client = {};
8b417c26
DG
2451 struct intel_engine_cs *ring;
2452 enum intel_ring_id i;
2453 u64 total = 0;
2454
2455 if (!HAS_GUC_SCHED(dev_priv->dev))
2456 return 0;
2457
2458 /* Take a local copy of the GuC data, so we can dump it at leisure */
2459 spin_lock(&dev_priv->guc.host2guc_lock);
2460 guc = dev_priv->guc;
2461 if (guc.execbuf_client) {
2462 spin_lock(&guc.execbuf_client->wq_lock);
2463 client = *guc.execbuf_client;
2464 spin_unlock(&guc.execbuf_client->wq_lock);
2465 }
2466 spin_unlock(&dev_priv->guc.host2guc_lock);
2467
2468 seq_printf(m, "GuC total action count: %llu\n", guc.action_count);
2469 seq_printf(m, "GuC action failure count: %u\n", guc.action_fail);
2470 seq_printf(m, "GuC last action command: 0x%x\n", guc.action_cmd);
2471 seq_printf(m, "GuC last action status: 0x%x\n", guc.action_status);
2472 seq_printf(m, "GuC last action error code: %d\n", guc.action_err);
2473
2474 seq_printf(m, "\nGuC submissions:\n");
2475 for_each_ring(ring, dev_priv, i) {
2476 seq_printf(m, "\t%-24s: %10llu, last seqno 0x%08x %9d\n",
2477 ring->name, guc.submissions[i],
2478 guc.last_seqno[i], guc.last_seqno[i]);
2479 total += guc.submissions[i];
2480 }
2481 seq_printf(m, "\t%s: %llu\n", "Total", total);
2482
2483 seq_printf(m, "\nGuC execbuf client @ %p:\n", guc.execbuf_client);
2484 i915_guc_client_info(m, dev_priv, &client);
2485
2486 /* Add more as required ... */
2487
2488 return 0;
2489}
2490
4c7e77fc
AD
2491static int i915_guc_log_dump(struct seq_file *m, void *data)
2492{
2493 struct drm_info_node *node = m->private;
2494 struct drm_device *dev = node->minor->dev;
2495 struct drm_i915_private *dev_priv = dev->dev_private;
2496 struct drm_i915_gem_object *log_obj = dev_priv->guc.log_obj;
2497 u32 *log;
2498 int i = 0, pg;
2499
2500 if (!log_obj)
2501 return 0;
2502
2503 for (pg = 0; pg < log_obj->base.size / PAGE_SIZE; pg++) {
2504 log = kmap_atomic(i915_gem_object_get_page(log_obj, pg));
2505
2506 for (i = 0; i < PAGE_SIZE / sizeof(u32); i += 4)
2507 seq_printf(m, "0x%08x 0x%08x 0x%08x 0x%08x\n",
2508 *(log + i), *(log + i + 1),
2509 *(log + i + 2), *(log + i + 3));
2510
2511 kunmap_atomic(log);
2512 }
2513
2514 seq_putc(m, '\n');
2515
2516 return 0;
2517}
2518
e91fd8c6
RV
2519static int i915_edp_psr_status(struct seq_file *m, void *data)
2520{
2521 struct drm_info_node *node = m->private;
2522 struct drm_device *dev = node->minor->dev;
2523 struct drm_i915_private *dev_priv = dev->dev_private;
a031d709 2524 u32 psrperf = 0;
a6cbdb8e
RV
2525 u32 stat[3];
2526 enum pipe pipe;
a031d709 2527 bool enabled = false;
e91fd8c6 2528
3553a8ea
DL
2529 if (!HAS_PSR(dev)) {
2530 seq_puts(m, "PSR not supported\n");
2531 return 0;
2532 }
2533
c8c8fb33
PZ
2534 intel_runtime_pm_get(dev_priv);
2535
fa128fa6 2536 mutex_lock(&dev_priv->psr.lock);
a031d709
RV
2537 seq_printf(m, "Sink_Support: %s\n", yesno(dev_priv->psr.sink_support));
2538 seq_printf(m, "Source_OK: %s\n", yesno(dev_priv->psr.source_ok));
2807cf69 2539 seq_printf(m, "Enabled: %s\n", yesno((bool)dev_priv->psr.enabled));
5755c78f 2540 seq_printf(m, "Active: %s\n", yesno(dev_priv->psr.active));
fa128fa6
DV
2541 seq_printf(m, "Busy frontbuffer bits: 0x%03x\n",
2542 dev_priv->psr.busy_frontbuffer_bits);
2543 seq_printf(m, "Re-enable work scheduled: %s\n",
2544 yesno(work_busy(&dev_priv->psr.work.work)));
e91fd8c6 2545
3553a8ea
DL
2546 if (HAS_DDI(dev))
2547 enabled = I915_READ(EDP_PSR_CTL(dev)) & EDP_PSR_ENABLE;
2548 else {
2549 for_each_pipe(dev_priv, pipe) {
2550 stat[pipe] = I915_READ(VLV_PSRSTAT(pipe)) &
2551 VLV_EDP_PSR_CURR_STATE_MASK;
2552 if ((stat[pipe] == VLV_EDP_PSR_ACTIVE_NORFB_UP) ||
2553 (stat[pipe] == VLV_EDP_PSR_ACTIVE_SF_UPDATE))
2554 enabled = true;
a6cbdb8e
RV
2555 }
2556 }
2557 seq_printf(m, "HW Enabled & Active bit: %s", yesno(enabled));
2558
2559 if (!HAS_DDI(dev))
2560 for_each_pipe(dev_priv, pipe) {
2561 if ((stat[pipe] == VLV_EDP_PSR_ACTIVE_NORFB_UP) ||
2562 (stat[pipe] == VLV_EDP_PSR_ACTIVE_SF_UPDATE))
2563 seq_printf(m, " pipe %c", pipe_name(pipe));
2564 }
2565 seq_puts(m, "\n");
e91fd8c6 2566
a6cbdb8e 2567 /* CHV PSR has no kind of performance counter */
3553a8ea 2568 if (HAS_DDI(dev)) {
a031d709
RV
2569 psrperf = I915_READ(EDP_PSR_PERF_CNT(dev)) &
2570 EDP_PSR_PERF_CNT_MASK;
a6cbdb8e
RV
2571
2572 seq_printf(m, "Performance_Counter: %u\n", psrperf);
2573 }
fa128fa6 2574 mutex_unlock(&dev_priv->psr.lock);
e91fd8c6 2575
c8c8fb33 2576 intel_runtime_pm_put(dev_priv);
e91fd8c6
RV
2577 return 0;
2578}
2579
d2e216d0
RV
2580static int i915_sink_crc(struct seq_file *m, void *data)
2581{
2582 struct drm_info_node *node = m->private;
2583 struct drm_device *dev = node->minor->dev;
2584 struct intel_encoder *encoder;
2585 struct intel_connector *connector;
2586 struct intel_dp *intel_dp = NULL;
2587 int ret;
2588 u8 crc[6];
2589
2590 drm_modeset_lock_all(dev);
aca5e361 2591 for_each_intel_connector(dev, connector) {
d2e216d0
RV
2592
2593 if (connector->base.dpms != DRM_MODE_DPMS_ON)
2594 continue;
2595
b6ae3c7c
PZ
2596 if (!connector->base.encoder)
2597 continue;
2598
d2e216d0
RV
2599 encoder = to_intel_encoder(connector->base.encoder);
2600 if (encoder->type != INTEL_OUTPUT_EDP)
2601 continue;
2602
2603 intel_dp = enc_to_intel_dp(&encoder->base);
2604
2605 ret = intel_dp_sink_crc(intel_dp, crc);
2606 if (ret)
2607 goto out;
2608
2609 seq_printf(m, "%02x%02x%02x%02x%02x%02x\n",
2610 crc[0], crc[1], crc[2],
2611 crc[3], crc[4], crc[5]);
2612 goto out;
2613 }
2614 ret = -ENODEV;
2615out:
2616 drm_modeset_unlock_all(dev);
2617 return ret;
2618}
2619
ec013e7f
JB
2620static int i915_energy_uJ(struct seq_file *m, void *data)
2621{
2622 struct drm_info_node *node = m->private;
2623 struct drm_device *dev = node->minor->dev;
2624 struct drm_i915_private *dev_priv = dev->dev_private;
2625 u64 power;
2626 u32 units;
2627
2628 if (INTEL_INFO(dev)->gen < 6)
2629 return -ENODEV;
2630
36623ef8
PZ
2631 intel_runtime_pm_get(dev_priv);
2632
ec013e7f
JB
2633 rdmsrl(MSR_RAPL_POWER_UNIT, power);
2634 power = (power & 0x1f00) >> 8;
2635 units = 1000000 / (1 << power); /* convert to uJ */
2636 power = I915_READ(MCH_SECP_NRG_STTS);
2637 power *= units;
2638
36623ef8
PZ
2639 intel_runtime_pm_put(dev_priv);
2640
ec013e7f 2641 seq_printf(m, "%llu", (long long unsigned)power);
371db66a
PZ
2642
2643 return 0;
2644}
2645
6455c870 2646static int i915_runtime_pm_status(struct seq_file *m, void *unused)
371db66a 2647{
9f25d007 2648 struct drm_info_node *node = m->private;
371db66a
PZ
2649 struct drm_device *dev = node->minor->dev;
2650 struct drm_i915_private *dev_priv = dev->dev_private;
2651
6455c870 2652 if (!HAS_RUNTIME_PM(dev)) {
371db66a
PZ
2653 seq_puts(m, "not supported\n");
2654 return 0;
2655 }
2656
86c4ec0d 2657 seq_printf(m, "GPU idle: %s\n", yesno(!dev_priv->mm.busy));
371db66a 2658 seq_printf(m, "IRQs disabled: %s\n",
9df7575f 2659 yesno(!intel_irqs_enabled(dev_priv)));
0d804184 2660#ifdef CONFIG_PM
a6aaec8b
DL
2661 seq_printf(m, "Usage count: %d\n",
2662 atomic_read(&dev->dev->power.usage_count));
0d804184
CW
2663#else
2664 seq_printf(m, "Device Power Management (CONFIG_PM) disabled\n");
2665#endif
371db66a 2666
ec013e7f
JB
2667 return 0;
2668}
2669
1da51581
ID
2670static const char *power_domain_str(enum intel_display_power_domain domain)
2671{
2672 switch (domain) {
2673 case POWER_DOMAIN_PIPE_A:
2674 return "PIPE_A";
2675 case POWER_DOMAIN_PIPE_B:
2676 return "PIPE_B";
2677 case POWER_DOMAIN_PIPE_C:
2678 return "PIPE_C";
2679 case POWER_DOMAIN_PIPE_A_PANEL_FITTER:
2680 return "PIPE_A_PANEL_FITTER";
2681 case POWER_DOMAIN_PIPE_B_PANEL_FITTER:
2682 return "PIPE_B_PANEL_FITTER";
2683 case POWER_DOMAIN_PIPE_C_PANEL_FITTER:
2684 return "PIPE_C_PANEL_FITTER";
2685 case POWER_DOMAIN_TRANSCODER_A:
2686 return "TRANSCODER_A";
2687 case POWER_DOMAIN_TRANSCODER_B:
2688 return "TRANSCODER_B";
2689 case POWER_DOMAIN_TRANSCODER_C:
2690 return "TRANSCODER_C";
2691 case POWER_DOMAIN_TRANSCODER_EDP:
2692 return "TRANSCODER_EDP";
319be8ae
ID
2693 case POWER_DOMAIN_PORT_DDI_A_2_LANES:
2694 return "PORT_DDI_A_2_LANES";
2695 case POWER_DOMAIN_PORT_DDI_A_4_LANES:
2696 return "PORT_DDI_A_4_LANES";
2697 case POWER_DOMAIN_PORT_DDI_B_2_LANES:
2698 return "PORT_DDI_B_2_LANES";
2699 case POWER_DOMAIN_PORT_DDI_B_4_LANES:
2700 return "PORT_DDI_B_4_LANES";
2701 case POWER_DOMAIN_PORT_DDI_C_2_LANES:
2702 return "PORT_DDI_C_2_LANES";
2703 case POWER_DOMAIN_PORT_DDI_C_4_LANES:
2704 return "PORT_DDI_C_4_LANES";
2705 case POWER_DOMAIN_PORT_DDI_D_2_LANES:
2706 return "PORT_DDI_D_2_LANES";
2707 case POWER_DOMAIN_PORT_DDI_D_4_LANES:
2708 return "PORT_DDI_D_4_LANES";
d8e19f99
XZ
2709 case POWER_DOMAIN_PORT_DDI_E_2_LANES:
2710 return "PORT_DDI_E_2_LANES";
319be8ae
ID
2711 case POWER_DOMAIN_PORT_DSI:
2712 return "PORT_DSI";
2713 case POWER_DOMAIN_PORT_CRT:
2714 return "PORT_CRT";
2715 case POWER_DOMAIN_PORT_OTHER:
2716 return "PORT_OTHER";
1da51581
ID
2717 case POWER_DOMAIN_VGA:
2718 return "VGA";
2719 case POWER_DOMAIN_AUDIO:
2720 return "AUDIO";
bd2bb1b9
PZ
2721 case POWER_DOMAIN_PLLS:
2722 return "PLLS";
1407121a
S
2723 case POWER_DOMAIN_AUX_A:
2724 return "AUX_A";
2725 case POWER_DOMAIN_AUX_B:
2726 return "AUX_B";
2727 case POWER_DOMAIN_AUX_C:
2728 return "AUX_C";
2729 case POWER_DOMAIN_AUX_D:
2730 return "AUX_D";
1da51581
ID
2731 case POWER_DOMAIN_INIT:
2732 return "INIT";
2733 default:
5f77eeb0 2734 MISSING_CASE(domain);
1da51581
ID
2735 return "?";
2736 }
2737}
2738
2739static int i915_power_domain_info(struct seq_file *m, void *unused)
2740{
9f25d007 2741 struct drm_info_node *node = m->private;
1da51581
ID
2742 struct drm_device *dev = node->minor->dev;
2743 struct drm_i915_private *dev_priv = dev->dev_private;
2744 struct i915_power_domains *power_domains = &dev_priv->power_domains;
2745 int i;
2746
2747 mutex_lock(&power_domains->lock);
2748
2749 seq_printf(m, "%-25s %s\n", "Power well/domain", "Use count");
2750 for (i = 0; i < power_domains->power_well_count; i++) {
2751 struct i915_power_well *power_well;
2752 enum intel_display_power_domain power_domain;
2753
2754 power_well = &power_domains->power_wells[i];
2755 seq_printf(m, "%-25s %d\n", power_well->name,
2756 power_well->count);
2757
2758 for (power_domain = 0; power_domain < POWER_DOMAIN_NUM;
2759 power_domain++) {
2760 if (!(BIT(power_domain) & power_well->domains))
2761 continue;
2762
2763 seq_printf(m, " %-23s %d\n",
2764 power_domain_str(power_domain),
2765 power_domains->domain_use_count[power_domain]);
2766 }
2767 }
2768
2769 mutex_unlock(&power_domains->lock);
2770
2771 return 0;
2772}
2773
53f5e3ca
JB
2774static void intel_seq_print_mode(struct seq_file *m, int tabs,
2775 struct drm_display_mode *mode)
2776{
2777 int i;
2778
2779 for (i = 0; i < tabs; i++)
2780 seq_putc(m, '\t');
2781
2782 seq_printf(m, "id %d:\"%s\" freq %d clock %d hdisp %d hss %d hse %d htot %d vdisp %d vss %d vse %d vtot %d type 0x%x flags 0x%x\n",
2783 mode->base.id, mode->name,
2784 mode->vrefresh, mode->clock,
2785 mode->hdisplay, mode->hsync_start,
2786 mode->hsync_end, mode->htotal,
2787 mode->vdisplay, mode->vsync_start,
2788 mode->vsync_end, mode->vtotal,
2789 mode->type, mode->flags);
2790}
2791
2792static void intel_encoder_info(struct seq_file *m,
2793 struct intel_crtc *intel_crtc,
2794 struct intel_encoder *intel_encoder)
2795{
9f25d007 2796 struct drm_info_node *node = m->private;
53f5e3ca
JB
2797 struct drm_device *dev = node->minor->dev;
2798 struct drm_crtc *crtc = &intel_crtc->base;
2799 struct intel_connector *intel_connector;
2800 struct drm_encoder *encoder;
2801
2802 encoder = &intel_encoder->base;
2803 seq_printf(m, "\tencoder %d: type: %s, connectors:\n",
8e329a03 2804 encoder->base.id, encoder->name);
53f5e3ca
JB
2805 for_each_connector_on_encoder(dev, encoder, intel_connector) {
2806 struct drm_connector *connector = &intel_connector->base;
2807 seq_printf(m, "\t\tconnector %d: type: %s, status: %s",
2808 connector->base.id,
c23cc417 2809 connector->name,
53f5e3ca
JB
2810 drm_get_connector_status_name(connector->status));
2811 if (connector->status == connector_status_connected) {
2812 struct drm_display_mode *mode = &crtc->mode;
2813 seq_printf(m, ", mode:\n");
2814 intel_seq_print_mode(m, 2, mode);
2815 } else {
2816 seq_putc(m, '\n');
2817 }
2818 }
2819}
2820
2821static void intel_crtc_info(struct seq_file *m, struct intel_crtc *intel_crtc)
2822{
9f25d007 2823 struct drm_info_node *node = m->private;
53f5e3ca
JB
2824 struct drm_device *dev = node->minor->dev;
2825 struct drm_crtc *crtc = &intel_crtc->base;
2826 struct intel_encoder *intel_encoder;
23a48d53
ML
2827 struct drm_plane_state *plane_state = crtc->primary->state;
2828 struct drm_framebuffer *fb = plane_state->fb;
53f5e3ca 2829
23a48d53 2830 if (fb)
5aa8a937 2831 seq_printf(m, "\tfb: %d, pos: %dx%d, size: %dx%d\n",
23a48d53
ML
2832 fb->base.id, plane_state->src_x >> 16,
2833 plane_state->src_y >> 16, fb->width, fb->height);
5aa8a937
MR
2834 else
2835 seq_puts(m, "\tprimary plane disabled\n");
53f5e3ca
JB
2836 for_each_encoder_on_crtc(dev, crtc, intel_encoder)
2837 intel_encoder_info(m, intel_crtc, intel_encoder);
2838}
2839
2840static void intel_panel_info(struct seq_file *m, struct intel_panel *panel)
2841{
2842 struct drm_display_mode *mode = panel->fixed_mode;
2843
2844 seq_printf(m, "\tfixed mode:\n");
2845 intel_seq_print_mode(m, 2, mode);
2846}
2847
2848static void intel_dp_info(struct seq_file *m,
2849 struct intel_connector *intel_connector)
2850{
2851 struct intel_encoder *intel_encoder = intel_connector->encoder;
2852 struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);
2853
2854 seq_printf(m, "\tDPCD rev: %x\n", intel_dp->dpcd[DP_DPCD_REV]);
742f491d 2855 seq_printf(m, "\taudio support: %s\n", yesno(intel_dp->has_audio));
53f5e3ca
JB
2856 if (intel_encoder->type == INTEL_OUTPUT_EDP)
2857 intel_panel_info(m, &intel_connector->panel);
2858}
2859
2860static void intel_hdmi_info(struct seq_file *m,
2861 struct intel_connector *intel_connector)
2862{
2863 struct intel_encoder *intel_encoder = intel_connector->encoder;
2864 struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&intel_encoder->base);
2865
742f491d 2866 seq_printf(m, "\taudio support: %s\n", yesno(intel_hdmi->has_audio));
53f5e3ca
JB
2867}
2868
2869static void intel_lvds_info(struct seq_file *m,
2870 struct intel_connector *intel_connector)
2871{
2872 intel_panel_info(m, &intel_connector->panel);
2873}
2874
2875static void intel_connector_info(struct seq_file *m,
2876 struct drm_connector *connector)
2877{
2878 struct intel_connector *intel_connector = to_intel_connector(connector);
2879 struct intel_encoder *intel_encoder = intel_connector->encoder;
f103fc7d 2880 struct drm_display_mode *mode;
53f5e3ca
JB
2881
2882 seq_printf(m, "connector %d: type %s, status: %s\n",
c23cc417 2883 connector->base.id, connector->name,
53f5e3ca
JB
2884 drm_get_connector_status_name(connector->status));
2885 if (connector->status == connector_status_connected) {
2886 seq_printf(m, "\tname: %s\n", connector->display_info.name);
2887 seq_printf(m, "\tphysical dimensions: %dx%dmm\n",
2888 connector->display_info.width_mm,
2889 connector->display_info.height_mm);
2890 seq_printf(m, "\tsubpixel order: %s\n",
2891 drm_get_subpixel_order_name(connector->display_info.subpixel_order));
2892 seq_printf(m, "\tCEA rev: %d\n",
2893 connector->display_info.cea_rev);
2894 }
36cd7444
DA
2895 if (intel_encoder) {
2896 if (intel_encoder->type == INTEL_OUTPUT_DISPLAYPORT ||
2897 intel_encoder->type == INTEL_OUTPUT_EDP)
2898 intel_dp_info(m, intel_connector);
2899 else if (intel_encoder->type == INTEL_OUTPUT_HDMI)
2900 intel_hdmi_info(m, intel_connector);
2901 else if (intel_encoder->type == INTEL_OUTPUT_LVDS)
2902 intel_lvds_info(m, intel_connector);
2903 }
53f5e3ca 2904
f103fc7d
JB
2905 seq_printf(m, "\tmodes:\n");
2906 list_for_each_entry(mode, &connector->modes, head)
2907 intel_seq_print_mode(m, 2, mode);
53f5e3ca
JB
2908}
2909
065f2ec2
CW
2910static bool cursor_active(struct drm_device *dev, int pipe)
2911{
2912 struct drm_i915_private *dev_priv = dev->dev_private;
2913 u32 state;
2914
2915 if (IS_845G(dev) || IS_I865G(dev))
0b87c24e 2916 state = I915_READ(CURCNTR(PIPE_A)) & CURSOR_ENABLE;
065f2ec2 2917 else
5efb3e28 2918 state = I915_READ(CURCNTR(pipe)) & CURSOR_MODE;
065f2ec2
CW
2919
2920 return state;
2921}
2922
2923static bool cursor_position(struct drm_device *dev, int pipe, int *x, int *y)
2924{
2925 struct drm_i915_private *dev_priv = dev->dev_private;
2926 u32 pos;
2927
5efb3e28 2928 pos = I915_READ(CURPOS(pipe));
065f2ec2
CW
2929
2930 *x = (pos >> CURSOR_X_SHIFT) & CURSOR_POS_MASK;
2931 if (pos & (CURSOR_POS_SIGN << CURSOR_X_SHIFT))
2932 *x = -*x;
2933
2934 *y = (pos >> CURSOR_Y_SHIFT) & CURSOR_POS_MASK;
2935 if (pos & (CURSOR_POS_SIGN << CURSOR_Y_SHIFT))
2936 *y = -*y;
2937
2938 return cursor_active(dev, pipe);
2939}
2940
53f5e3ca
JB
2941static int i915_display_info(struct seq_file *m, void *unused)
2942{
9f25d007 2943 struct drm_info_node *node = m->private;
53f5e3ca 2944 struct drm_device *dev = node->minor->dev;
b0e5ddf3 2945 struct drm_i915_private *dev_priv = dev->dev_private;
065f2ec2 2946 struct intel_crtc *crtc;
53f5e3ca
JB
2947 struct drm_connector *connector;
2948
b0e5ddf3 2949 intel_runtime_pm_get(dev_priv);
53f5e3ca
JB
2950 drm_modeset_lock_all(dev);
2951 seq_printf(m, "CRTC info\n");
2952 seq_printf(m, "---------\n");
d3fcc808 2953 for_each_intel_crtc(dev, crtc) {
065f2ec2 2954 bool active;
f77076c9 2955 struct intel_crtc_state *pipe_config;
065f2ec2 2956 int x, y;
53f5e3ca 2957
f77076c9
ML
2958 pipe_config = to_intel_crtc_state(crtc->base.state);
2959
57127efa 2960 seq_printf(m, "CRTC %d: pipe: %c, active=%s (size=%dx%d)\n",
065f2ec2 2961 crtc->base.base.id, pipe_name(crtc->pipe),
f77076c9
ML
2962 yesno(pipe_config->base.active),
2963 pipe_config->pipe_src_w, pipe_config->pipe_src_h);
2964 if (pipe_config->base.active) {
065f2ec2
CW
2965 intel_crtc_info(m, crtc);
2966
a23dc658 2967 active = cursor_position(dev, crtc->pipe, &x, &y);
57127efa 2968 seq_printf(m, "\tcursor visible? %s, position (%d, %d), size %dx%d, addr 0x%08x, active? %s\n",
4b0e333e 2969 yesno(crtc->cursor_base),
3dd512fb
MR
2970 x, y, crtc->base.cursor->state->crtc_w,
2971 crtc->base.cursor->state->crtc_h,
57127efa 2972 crtc->cursor_addr, yesno(active));
a23dc658 2973 }
cace841c
DV
2974
2975 seq_printf(m, "\tunderrun reporting: cpu=%s pch=%s \n",
2976 yesno(!crtc->cpu_fifo_underrun_disabled),
2977 yesno(!crtc->pch_fifo_underrun_disabled));
53f5e3ca
JB
2978 }
2979
2980 seq_printf(m, "\n");
2981 seq_printf(m, "Connector info\n");
2982 seq_printf(m, "--------------\n");
2983 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
2984 intel_connector_info(m, connector);
2985 }
2986 drm_modeset_unlock_all(dev);
b0e5ddf3 2987 intel_runtime_pm_put(dev_priv);
53f5e3ca
JB
2988
2989 return 0;
2990}
2991
e04934cf
BW
2992static int i915_semaphore_status(struct seq_file *m, void *unused)
2993{
2994 struct drm_info_node *node = (struct drm_info_node *) m->private;
2995 struct drm_device *dev = node->minor->dev;
2996 struct drm_i915_private *dev_priv = dev->dev_private;
2997 struct intel_engine_cs *ring;
2998 int num_rings = hweight32(INTEL_INFO(dev)->ring_mask);
2999 int i, j, ret;
3000
3001 if (!i915_semaphore_is_enabled(dev)) {
3002 seq_puts(m, "Semaphores are disabled\n");
3003 return 0;
3004 }
3005
3006 ret = mutex_lock_interruptible(&dev->struct_mutex);
3007 if (ret)
3008 return ret;
03872064 3009 intel_runtime_pm_get(dev_priv);
e04934cf
BW
3010
3011 if (IS_BROADWELL(dev)) {
3012 struct page *page;
3013 uint64_t *seqno;
3014
3015 page = i915_gem_object_get_page(dev_priv->semaphore_obj, 0);
3016
3017 seqno = (uint64_t *)kmap_atomic(page);
3018 for_each_ring(ring, dev_priv, i) {
3019 uint64_t offset;
3020
3021 seq_printf(m, "%s\n", ring->name);
3022
3023 seq_puts(m, " Last signal:");
3024 for (j = 0; j < num_rings; j++) {
3025 offset = i * I915_NUM_RINGS + j;
3026 seq_printf(m, "0x%08llx (0x%02llx) ",
3027 seqno[offset], offset * 8);
3028 }
3029 seq_putc(m, '\n');
3030
3031 seq_puts(m, " Last wait: ");
3032 for (j = 0; j < num_rings; j++) {
3033 offset = i + (j * I915_NUM_RINGS);
3034 seq_printf(m, "0x%08llx (0x%02llx) ",
3035 seqno[offset], offset * 8);
3036 }
3037 seq_putc(m, '\n');
3038
3039 }
3040 kunmap_atomic(seqno);
3041 } else {
3042 seq_puts(m, " Last signal:");
3043 for_each_ring(ring, dev_priv, i)
3044 for (j = 0; j < num_rings; j++)
3045 seq_printf(m, "0x%08x\n",
3046 I915_READ(ring->semaphore.mbox.signal[j]));
3047 seq_putc(m, '\n');
3048 }
3049
3050 seq_puts(m, "\nSync seqno:\n");
3051 for_each_ring(ring, dev_priv, i) {
3052 for (j = 0; j < num_rings; j++) {
3053 seq_printf(m, " 0x%08x ", ring->semaphore.sync_seqno[j]);
3054 }
3055 seq_putc(m, '\n');
3056 }
3057 seq_putc(m, '\n');
3058
03872064 3059 intel_runtime_pm_put(dev_priv);
e04934cf
BW
3060 mutex_unlock(&dev->struct_mutex);
3061 return 0;
3062}
3063
728e29d7
DV
3064static int i915_shared_dplls_info(struct seq_file *m, void *unused)
3065{
3066 struct drm_info_node *node = (struct drm_info_node *) m->private;
3067 struct drm_device *dev = node->minor->dev;
3068 struct drm_i915_private *dev_priv = dev->dev_private;
3069 int i;
3070
3071 drm_modeset_lock_all(dev);
3072 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
3073 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
3074
3075 seq_printf(m, "DPLL%i: %s, id: %i\n", i, pll->name, pll->id);
1e6f2ddc 3076 seq_printf(m, " crtc_mask: 0x%08x, active: %d, on: %s\n",
3e369b76 3077 pll->config.crtc_mask, pll->active, yesno(pll->on));
728e29d7 3078 seq_printf(m, " tracked hardware state:\n");
3e369b76
ACO
3079 seq_printf(m, " dpll: 0x%08x\n", pll->config.hw_state.dpll);
3080 seq_printf(m, " dpll_md: 0x%08x\n",
3081 pll->config.hw_state.dpll_md);
3082 seq_printf(m, " fp0: 0x%08x\n", pll->config.hw_state.fp0);
3083 seq_printf(m, " fp1: 0x%08x\n", pll->config.hw_state.fp1);
3084 seq_printf(m, " wrpll: 0x%08x\n", pll->config.hw_state.wrpll);
728e29d7
DV
3085 }
3086 drm_modeset_unlock_all(dev);
3087
3088 return 0;
3089}
3090
1ed1ef9d 3091static int i915_wa_registers(struct seq_file *m, void *unused)
888b5995
AS
3092{
3093 int i;
3094 int ret;
3095 struct drm_info_node *node = (struct drm_info_node *) m->private;
3096 struct drm_device *dev = node->minor->dev;
3097 struct drm_i915_private *dev_priv = dev->dev_private;
3098
888b5995
AS
3099 ret = mutex_lock_interruptible(&dev->struct_mutex);
3100 if (ret)
3101 return ret;
3102
3103 intel_runtime_pm_get(dev_priv);
3104
7225342a
MK
3105 seq_printf(m, "Workarounds applied: %d\n", dev_priv->workarounds.count);
3106 for (i = 0; i < dev_priv->workarounds.count; ++i) {
2fa60f6d
MK
3107 u32 addr, mask, value, read;
3108 bool ok;
888b5995 3109
7225342a
MK
3110 addr = dev_priv->workarounds.reg[i].addr;
3111 mask = dev_priv->workarounds.reg[i].mask;
2fa60f6d
MK
3112 value = dev_priv->workarounds.reg[i].value;
3113 read = I915_READ(addr);
3114 ok = (value & mask) == (read & mask);
3115 seq_printf(m, "0x%X: 0x%08X, mask: 0x%08X, read: 0x%08x, status: %s\n",
3116 addr, value, mask, read, ok ? "OK" : "FAIL");
888b5995
AS
3117 }
3118
3119 intel_runtime_pm_put(dev_priv);
3120 mutex_unlock(&dev->struct_mutex);
3121
3122 return 0;
3123}
3124
c5511e44
DL
3125static int i915_ddb_info(struct seq_file *m, void *unused)
3126{
3127 struct drm_info_node *node = m->private;
3128 struct drm_device *dev = node->minor->dev;
3129 struct drm_i915_private *dev_priv = dev->dev_private;
3130 struct skl_ddb_allocation *ddb;
3131 struct skl_ddb_entry *entry;
3132 enum pipe pipe;
3133 int plane;
3134
2fcffe19
DL
3135 if (INTEL_INFO(dev)->gen < 9)
3136 return 0;
3137
c5511e44
DL
3138 drm_modeset_lock_all(dev);
3139
3140 ddb = &dev_priv->wm.skl_hw.ddb;
3141
3142 seq_printf(m, "%-15s%8s%8s%8s\n", "", "Start", "End", "Size");
3143
3144 for_each_pipe(dev_priv, pipe) {
3145 seq_printf(m, "Pipe %c\n", pipe_name(pipe));
3146
dd740780 3147 for_each_plane(dev_priv, pipe, plane) {
c5511e44
DL
3148 entry = &ddb->plane[pipe][plane];
3149 seq_printf(m, " Plane%-8d%8u%8u%8u\n", plane + 1,
3150 entry->start, entry->end,
3151 skl_ddb_entry_size(entry));
3152 }
3153
3154 entry = &ddb->cursor[pipe];
3155 seq_printf(m, " %-13s%8u%8u%8u\n", "Cursor", entry->start,
3156 entry->end, skl_ddb_entry_size(entry));
3157 }
3158
3159 drm_modeset_unlock_all(dev);
3160
3161 return 0;
3162}
3163
a54746e3
VK
3164static void drrs_status_per_crtc(struct seq_file *m,
3165 struct drm_device *dev, struct intel_crtc *intel_crtc)
3166{
3167 struct intel_encoder *intel_encoder;
3168 struct drm_i915_private *dev_priv = dev->dev_private;
3169 struct i915_drrs *drrs = &dev_priv->drrs;
3170 int vrefresh = 0;
3171
3172 for_each_encoder_on_crtc(dev, &intel_crtc->base, intel_encoder) {
3173 /* Encoder connected on this CRTC */
3174 switch (intel_encoder->type) {
3175 case INTEL_OUTPUT_EDP:
3176 seq_puts(m, "eDP:\n");
3177 break;
3178 case INTEL_OUTPUT_DSI:
3179 seq_puts(m, "DSI:\n");
3180 break;
3181 case INTEL_OUTPUT_HDMI:
3182 seq_puts(m, "HDMI:\n");
3183 break;
3184 case INTEL_OUTPUT_DISPLAYPORT:
3185 seq_puts(m, "DP:\n");
3186 break;
3187 default:
3188 seq_printf(m, "Other encoder (id=%d).\n",
3189 intel_encoder->type);
3190 return;
3191 }
3192 }
3193
3194 if (dev_priv->vbt.drrs_type == STATIC_DRRS_SUPPORT)
3195 seq_puts(m, "\tVBT: DRRS_type: Static");
3196 else if (dev_priv->vbt.drrs_type == SEAMLESS_DRRS_SUPPORT)
3197 seq_puts(m, "\tVBT: DRRS_type: Seamless");
3198 else if (dev_priv->vbt.drrs_type == DRRS_NOT_SUPPORTED)
3199 seq_puts(m, "\tVBT: DRRS_type: None");
3200 else
3201 seq_puts(m, "\tVBT: DRRS_type: FIXME: Unrecognized Value");
3202
3203 seq_puts(m, "\n\n");
3204
f77076c9 3205 if (to_intel_crtc_state(intel_crtc->base.state)->has_drrs) {
a54746e3
VK
3206 struct intel_panel *panel;
3207
3208 mutex_lock(&drrs->mutex);
3209 /* DRRS Supported */
3210 seq_puts(m, "\tDRRS Supported: Yes\n");
3211
3212 /* disable_drrs() will make drrs->dp NULL */
3213 if (!drrs->dp) {
3214 seq_puts(m, "Idleness DRRS: Disabled");
3215 mutex_unlock(&drrs->mutex);
3216 return;
3217 }
3218
3219 panel = &drrs->dp->attached_connector->panel;
3220 seq_printf(m, "\t\tBusy_frontbuffer_bits: 0x%X",
3221 drrs->busy_frontbuffer_bits);
3222
3223 seq_puts(m, "\n\t\t");
3224 if (drrs->refresh_rate_type == DRRS_HIGH_RR) {
3225 seq_puts(m, "DRRS_State: DRRS_HIGH_RR\n");
3226 vrefresh = panel->fixed_mode->vrefresh;
3227 } else if (drrs->refresh_rate_type == DRRS_LOW_RR) {
3228 seq_puts(m, "DRRS_State: DRRS_LOW_RR\n");
3229 vrefresh = panel->downclock_mode->vrefresh;
3230 } else {
3231 seq_printf(m, "DRRS_State: Unknown(%d)\n",
3232 drrs->refresh_rate_type);
3233 mutex_unlock(&drrs->mutex);
3234 return;
3235 }
3236 seq_printf(m, "\t\tVrefresh: %d", vrefresh);
3237
3238 seq_puts(m, "\n\t\t");
3239 mutex_unlock(&drrs->mutex);
3240 } else {
3241 /* DRRS not supported. Print the VBT parameter*/
3242 seq_puts(m, "\tDRRS Supported : No");
3243 }
3244 seq_puts(m, "\n");
3245}
3246
3247static int i915_drrs_status(struct seq_file *m, void *unused)
3248{
3249 struct drm_info_node *node = m->private;
3250 struct drm_device *dev = node->minor->dev;
3251 struct intel_crtc *intel_crtc;
3252 int active_crtc_cnt = 0;
3253
3254 for_each_intel_crtc(dev, intel_crtc) {
3255 drm_modeset_lock(&intel_crtc->base.mutex, NULL);
3256
f77076c9 3257 if (intel_crtc->base.state->active) {
a54746e3
VK
3258 active_crtc_cnt++;
3259 seq_printf(m, "\nCRTC %d: ", active_crtc_cnt);
3260
3261 drrs_status_per_crtc(m, dev, intel_crtc);
3262 }
3263
3264 drm_modeset_unlock(&intel_crtc->base.mutex);
3265 }
3266
3267 if (!active_crtc_cnt)
3268 seq_puts(m, "No active crtc found\n");
3269
3270 return 0;
3271}
3272
07144428
DL
3273struct pipe_crc_info {
3274 const char *name;
3275 struct drm_device *dev;
3276 enum pipe pipe;
3277};
3278
11bed958
DA
3279static int i915_dp_mst_info(struct seq_file *m, void *unused)
3280{
3281 struct drm_info_node *node = (struct drm_info_node *) m->private;
3282 struct drm_device *dev = node->minor->dev;
3283 struct drm_encoder *encoder;
3284 struct intel_encoder *intel_encoder;
3285 struct intel_digital_port *intel_dig_port;
3286 drm_modeset_lock_all(dev);
3287 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
3288 intel_encoder = to_intel_encoder(encoder);
3289 if (intel_encoder->type != INTEL_OUTPUT_DISPLAYPORT)
3290 continue;
3291 intel_dig_port = enc_to_dig_port(encoder);
3292 if (!intel_dig_port->dp.can_mst)
3293 continue;
3294
3295 drm_dp_mst_dump_topology(m, &intel_dig_port->dp.mst_mgr);
3296 }
3297 drm_modeset_unlock_all(dev);
3298 return 0;
3299}
3300
07144428
DL
3301static int i915_pipe_crc_open(struct inode *inode, struct file *filep)
3302{
be5c7a90
DL
3303 struct pipe_crc_info *info = inode->i_private;
3304 struct drm_i915_private *dev_priv = info->dev->dev_private;
3305 struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[info->pipe];
3306
7eb1c496
DV
3307 if (info->pipe >= INTEL_INFO(info->dev)->num_pipes)
3308 return -ENODEV;
3309
d538bbdf
DL
3310 spin_lock_irq(&pipe_crc->lock);
3311
3312 if (pipe_crc->opened) {
3313 spin_unlock_irq(&pipe_crc->lock);
be5c7a90
DL
3314 return -EBUSY; /* already open */
3315 }
3316
d538bbdf 3317 pipe_crc->opened = true;
07144428
DL
3318 filep->private_data = inode->i_private;
3319
d538bbdf
DL
3320 spin_unlock_irq(&pipe_crc->lock);
3321
07144428
DL
3322 return 0;
3323}
3324
3325static int i915_pipe_crc_release(struct inode *inode, struct file *filep)
3326{
be5c7a90
DL
3327 struct pipe_crc_info *info = inode->i_private;
3328 struct drm_i915_private *dev_priv = info->dev->dev_private;
3329 struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[info->pipe];
3330
d538bbdf
DL
3331 spin_lock_irq(&pipe_crc->lock);
3332 pipe_crc->opened = false;
3333 spin_unlock_irq(&pipe_crc->lock);
be5c7a90 3334
07144428
DL
3335 return 0;
3336}
3337
3338/* (6 fields, 8 chars each, space separated (5) + '\n') */
3339#define PIPE_CRC_LINE_LEN (6 * 8 + 5 + 1)
3340/* account for \'0' */
3341#define PIPE_CRC_BUFFER_LEN (PIPE_CRC_LINE_LEN + 1)
3342
3343static int pipe_crc_data_count(struct intel_pipe_crc *pipe_crc)
8bf1e9f1 3344{
d538bbdf
DL
3345 assert_spin_locked(&pipe_crc->lock);
3346 return CIRC_CNT(pipe_crc->head, pipe_crc->tail,
3347 INTEL_PIPE_CRC_ENTRIES_NR);
07144428
DL
3348}
3349
3350static ssize_t
3351i915_pipe_crc_read(struct file *filep, char __user *user_buf, size_t count,
3352 loff_t *pos)
3353{
3354 struct pipe_crc_info *info = filep->private_data;
3355 struct drm_device *dev = info->dev;
3356 struct drm_i915_private *dev_priv = dev->dev_private;
3357 struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[info->pipe];
3358 char buf[PIPE_CRC_BUFFER_LEN];
9ad6d99f 3359 int n_entries;
07144428
DL
3360 ssize_t bytes_read;
3361
3362 /*
3363 * Don't allow user space to provide buffers not big enough to hold
3364 * a line of data.
3365 */
3366 if (count < PIPE_CRC_LINE_LEN)
3367 return -EINVAL;
3368
3369 if (pipe_crc->source == INTEL_PIPE_CRC_SOURCE_NONE)
8bf1e9f1 3370 return 0;
07144428
DL
3371
3372 /* nothing to read */
d538bbdf 3373 spin_lock_irq(&pipe_crc->lock);
07144428 3374 while (pipe_crc_data_count(pipe_crc) == 0) {
d538bbdf
DL
3375 int ret;
3376
3377 if (filep->f_flags & O_NONBLOCK) {
3378 spin_unlock_irq(&pipe_crc->lock);
07144428 3379 return -EAGAIN;
d538bbdf 3380 }
07144428 3381
d538bbdf
DL
3382 ret = wait_event_interruptible_lock_irq(pipe_crc->wq,
3383 pipe_crc_data_count(pipe_crc), pipe_crc->lock);
3384 if (ret) {
3385 spin_unlock_irq(&pipe_crc->lock);
3386 return ret;
3387 }
8bf1e9f1
SH
3388 }
3389
07144428 3390 /* We now have one or more entries to read */
9ad6d99f 3391 n_entries = count / PIPE_CRC_LINE_LEN;
d538bbdf 3392
07144428 3393 bytes_read = 0;
9ad6d99f
VS
3394 while (n_entries > 0) {
3395 struct intel_pipe_crc_entry *entry =
3396 &pipe_crc->entries[pipe_crc->tail];
07144428 3397 int ret;
8bf1e9f1 3398
9ad6d99f
VS
3399 if (CIRC_CNT(pipe_crc->head, pipe_crc->tail,
3400 INTEL_PIPE_CRC_ENTRIES_NR) < 1)
3401 break;
3402
3403 BUILD_BUG_ON_NOT_POWER_OF_2(INTEL_PIPE_CRC_ENTRIES_NR);
3404 pipe_crc->tail = (pipe_crc->tail + 1) & (INTEL_PIPE_CRC_ENTRIES_NR - 1);
3405
07144428
DL
3406 bytes_read += snprintf(buf, PIPE_CRC_BUFFER_LEN,
3407 "%8u %8x %8x %8x %8x %8x\n",
3408 entry->frame, entry->crc[0],
3409 entry->crc[1], entry->crc[2],
3410 entry->crc[3], entry->crc[4]);
3411
9ad6d99f
VS
3412 spin_unlock_irq(&pipe_crc->lock);
3413
3414 ret = copy_to_user(user_buf, buf, PIPE_CRC_LINE_LEN);
07144428
DL
3415 if (ret == PIPE_CRC_LINE_LEN)
3416 return -EFAULT;
b2c88f5b 3417
9ad6d99f
VS
3418 user_buf += PIPE_CRC_LINE_LEN;
3419 n_entries--;
3420
3421 spin_lock_irq(&pipe_crc->lock);
3422 }
8bf1e9f1 3423
d538bbdf
DL
3424 spin_unlock_irq(&pipe_crc->lock);
3425
07144428
DL
3426 return bytes_read;
3427}
3428
3429static const struct file_operations i915_pipe_crc_fops = {
3430 .owner = THIS_MODULE,
3431 .open = i915_pipe_crc_open,
3432 .read = i915_pipe_crc_read,
3433 .release = i915_pipe_crc_release,
3434};
3435
3436static struct pipe_crc_info i915_pipe_crc_data[I915_MAX_PIPES] = {
3437 {
3438 .name = "i915_pipe_A_crc",
3439 .pipe = PIPE_A,
3440 },
3441 {
3442 .name = "i915_pipe_B_crc",
3443 .pipe = PIPE_B,
3444 },
3445 {
3446 .name = "i915_pipe_C_crc",
3447 .pipe = PIPE_C,
3448 },
3449};
3450
3451static int i915_pipe_crc_create(struct dentry *root, struct drm_minor *minor,
3452 enum pipe pipe)
3453{
3454 struct drm_device *dev = minor->dev;
3455 struct dentry *ent;
3456 struct pipe_crc_info *info = &i915_pipe_crc_data[pipe];
3457
3458 info->dev = dev;
3459 ent = debugfs_create_file(info->name, S_IRUGO, root, info,
3460 &i915_pipe_crc_fops);
f3c5fe97
WY
3461 if (!ent)
3462 return -ENOMEM;
07144428
DL
3463
3464 return drm_add_fake_info_node(minor, ent, info);
8bf1e9f1
SH
3465}
3466
e8dfcf78 3467static const char * const pipe_crc_sources[] = {
926321d5
DV
3468 "none",
3469 "plane1",
3470 "plane2",
3471 "pf",
5b3a856b 3472 "pipe",
3d099a05
DV
3473 "TV",
3474 "DP-B",
3475 "DP-C",
3476 "DP-D",
46a19188 3477 "auto",
926321d5
DV
3478};
3479
3480static const char *pipe_crc_source_name(enum intel_pipe_crc_source source)
3481{
3482 BUILD_BUG_ON(ARRAY_SIZE(pipe_crc_sources) != INTEL_PIPE_CRC_SOURCE_MAX);
3483 return pipe_crc_sources[source];
3484}
3485
bd9db02f 3486static int display_crc_ctl_show(struct seq_file *m, void *data)
926321d5
DV
3487{
3488 struct drm_device *dev = m->private;
3489 struct drm_i915_private *dev_priv = dev->dev_private;
3490 int i;
3491
3492 for (i = 0; i < I915_MAX_PIPES; i++)
3493 seq_printf(m, "%c %s\n", pipe_name(i),
3494 pipe_crc_source_name(dev_priv->pipe_crc[i].source));
3495
3496 return 0;
3497}
3498
bd9db02f 3499static int display_crc_ctl_open(struct inode *inode, struct file *file)
926321d5
DV
3500{
3501 struct drm_device *dev = inode->i_private;
3502
bd9db02f 3503 return single_open(file, display_crc_ctl_show, dev);
926321d5
DV
3504}
3505
46a19188 3506static int i8xx_pipe_crc_ctl_reg(enum intel_pipe_crc_source *source,
52f843f6
DV
3507 uint32_t *val)
3508{
46a19188
DV
3509 if (*source == INTEL_PIPE_CRC_SOURCE_AUTO)
3510 *source = INTEL_PIPE_CRC_SOURCE_PIPE;
3511
3512 switch (*source) {
52f843f6
DV
3513 case INTEL_PIPE_CRC_SOURCE_PIPE:
3514 *val = PIPE_CRC_ENABLE | PIPE_CRC_INCLUDE_BORDER_I8XX;
3515 break;
3516 case INTEL_PIPE_CRC_SOURCE_NONE:
3517 *val = 0;
3518 break;
3519 default:
3520 return -EINVAL;
3521 }
3522
3523 return 0;
3524}
3525
46a19188
DV
3526static int i9xx_pipe_crc_auto_source(struct drm_device *dev, enum pipe pipe,
3527 enum intel_pipe_crc_source *source)
3528{
3529 struct intel_encoder *encoder;
3530 struct intel_crtc *crtc;
26756809 3531 struct intel_digital_port *dig_port;
46a19188
DV
3532 int ret = 0;
3533
3534 *source = INTEL_PIPE_CRC_SOURCE_PIPE;
3535
6e9f798d 3536 drm_modeset_lock_all(dev);
b2784e15 3537 for_each_intel_encoder(dev, encoder) {
46a19188
DV
3538 if (!encoder->base.crtc)
3539 continue;
3540
3541 crtc = to_intel_crtc(encoder->base.crtc);
3542
3543 if (crtc->pipe != pipe)
3544 continue;
3545
3546 switch (encoder->type) {
3547 case INTEL_OUTPUT_TVOUT:
3548 *source = INTEL_PIPE_CRC_SOURCE_TV;
3549 break;
3550 case INTEL_OUTPUT_DISPLAYPORT:
3551 case INTEL_OUTPUT_EDP:
26756809
DV
3552 dig_port = enc_to_dig_port(&encoder->base);
3553 switch (dig_port->port) {
3554 case PORT_B:
3555 *source = INTEL_PIPE_CRC_SOURCE_DP_B;
3556 break;
3557 case PORT_C:
3558 *source = INTEL_PIPE_CRC_SOURCE_DP_C;
3559 break;
3560 case PORT_D:
3561 *source = INTEL_PIPE_CRC_SOURCE_DP_D;
3562 break;
3563 default:
3564 WARN(1, "nonexisting DP port %c\n",
3565 port_name(dig_port->port));
3566 break;
3567 }
46a19188 3568 break;
6847d71b
PZ
3569 default:
3570 break;
46a19188
DV
3571 }
3572 }
6e9f798d 3573 drm_modeset_unlock_all(dev);
46a19188
DV
3574
3575 return ret;
3576}
3577
3578static int vlv_pipe_crc_ctl_reg(struct drm_device *dev,
3579 enum pipe pipe,
3580 enum intel_pipe_crc_source *source,
7ac0129b
DV
3581 uint32_t *val)
3582{
8d2f24ca
DV
3583 struct drm_i915_private *dev_priv = dev->dev_private;
3584 bool need_stable_symbols = false;
3585
46a19188
DV
3586 if (*source == INTEL_PIPE_CRC_SOURCE_AUTO) {
3587 int ret = i9xx_pipe_crc_auto_source(dev, pipe, source);
3588 if (ret)
3589 return ret;
3590 }
3591
3592 switch (*source) {
7ac0129b
DV
3593 case INTEL_PIPE_CRC_SOURCE_PIPE:
3594 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PIPE_VLV;
3595 break;
3596 case INTEL_PIPE_CRC_SOURCE_DP_B:
3597 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_B_VLV;
8d2f24ca 3598 need_stable_symbols = true;
7ac0129b
DV
3599 break;
3600 case INTEL_PIPE_CRC_SOURCE_DP_C:
3601 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_C_VLV;
8d2f24ca 3602 need_stable_symbols = true;
7ac0129b 3603 break;
2be57922
VS
3604 case INTEL_PIPE_CRC_SOURCE_DP_D:
3605 if (!IS_CHERRYVIEW(dev))
3606 return -EINVAL;
3607 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_D_VLV;
3608 need_stable_symbols = true;
3609 break;
7ac0129b
DV
3610 case INTEL_PIPE_CRC_SOURCE_NONE:
3611 *val = 0;
3612 break;
3613 default:
3614 return -EINVAL;
3615 }
3616
8d2f24ca
DV
3617 /*
3618 * When the pipe CRC tap point is after the transcoders we need
3619 * to tweak symbol-level features to produce a deterministic series of
3620 * symbols for a given frame. We need to reset those features only once
3621 * a frame (instead of every nth symbol):
3622 * - DC-balance: used to ensure a better clock recovery from the data
3623 * link (SDVO)
3624 * - DisplayPort scrambling: used for EMI reduction
3625 */
3626 if (need_stable_symbols) {
3627 uint32_t tmp = I915_READ(PORT_DFT2_G4X);
3628
8d2f24ca 3629 tmp |= DC_BALANCE_RESET_VLV;
eb736679
VS
3630 switch (pipe) {
3631 case PIPE_A:
8d2f24ca 3632 tmp |= PIPE_A_SCRAMBLE_RESET;
eb736679
VS
3633 break;
3634 case PIPE_B:
8d2f24ca 3635 tmp |= PIPE_B_SCRAMBLE_RESET;
eb736679
VS
3636 break;
3637 case PIPE_C:
3638 tmp |= PIPE_C_SCRAMBLE_RESET;
3639 break;
3640 default:
3641 return -EINVAL;
3642 }
8d2f24ca
DV
3643 I915_WRITE(PORT_DFT2_G4X, tmp);
3644 }
3645
7ac0129b
DV
3646 return 0;
3647}
3648
4b79ebf7 3649static int i9xx_pipe_crc_ctl_reg(struct drm_device *dev,
46a19188
DV
3650 enum pipe pipe,
3651 enum intel_pipe_crc_source *source,
4b79ebf7
DV
3652 uint32_t *val)
3653{
84093603
DV
3654 struct drm_i915_private *dev_priv = dev->dev_private;
3655 bool need_stable_symbols = false;
3656
46a19188
DV
3657 if (*source == INTEL_PIPE_CRC_SOURCE_AUTO) {
3658 int ret = i9xx_pipe_crc_auto_source(dev, pipe, source);
3659 if (ret)
3660 return ret;
3661 }
3662
3663 switch (*source) {
4b79ebf7
DV
3664 case INTEL_PIPE_CRC_SOURCE_PIPE:
3665 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PIPE_I9XX;
3666 break;
3667 case INTEL_PIPE_CRC_SOURCE_TV:
3668 if (!SUPPORTS_TV(dev))
3669 return -EINVAL;
3670 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_TV_PRE;
3671 break;
3672 case INTEL_PIPE_CRC_SOURCE_DP_B:
3673 if (!IS_G4X(dev))
3674 return -EINVAL;
3675 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_B_G4X;
84093603 3676 need_stable_symbols = true;
4b79ebf7
DV
3677 break;
3678 case INTEL_PIPE_CRC_SOURCE_DP_C:
3679 if (!IS_G4X(dev))
3680 return -EINVAL;
3681 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_C_G4X;
84093603 3682 need_stable_symbols = true;
4b79ebf7
DV
3683 break;
3684 case INTEL_PIPE_CRC_SOURCE_DP_D:
3685 if (!IS_G4X(dev))
3686 return -EINVAL;
3687 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_D_G4X;
84093603 3688 need_stable_symbols = true;
4b79ebf7
DV
3689 break;
3690 case INTEL_PIPE_CRC_SOURCE_NONE:
3691 *val = 0;
3692 break;
3693 default:
3694 return -EINVAL;
3695 }
3696
84093603
DV
3697 /*
3698 * When the pipe CRC tap point is after the transcoders we need
3699 * to tweak symbol-level features to produce a deterministic series of
3700 * symbols for a given frame. We need to reset those features only once
3701 * a frame (instead of every nth symbol):
3702 * - DC-balance: used to ensure a better clock recovery from the data
3703 * link (SDVO)
3704 * - DisplayPort scrambling: used for EMI reduction
3705 */
3706 if (need_stable_symbols) {
3707 uint32_t tmp = I915_READ(PORT_DFT2_G4X);
3708
3709 WARN_ON(!IS_G4X(dev));
3710
3711 I915_WRITE(PORT_DFT_I9XX,
3712 I915_READ(PORT_DFT_I9XX) | DC_BALANCE_RESET);
3713
3714 if (pipe == PIPE_A)
3715 tmp |= PIPE_A_SCRAMBLE_RESET;
3716 else
3717 tmp |= PIPE_B_SCRAMBLE_RESET;
3718
3719 I915_WRITE(PORT_DFT2_G4X, tmp);
3720 }
3721
4b79ebf7
DV
3722 return 0;
3723}
3724
8d2f24ca
DV
3725static void vlv_undo_pipe_scramble_reset(struct drm_device *dev,
3726 enum pipe pipe)
3727{
3728 struct drm_i915_private *dev_priv = dev->dev_private;
3729 uint32_t tmp = I915_READ(PORT_DFT2_G4X);
3730
eb736679
VS
3731 switch (pipe) {
3732 case PIPE_A:
8d2f24ca 3733 tmp &= ~PIPE_A_SCRAMBLE_RESET;
eb736679
VS
3734 break;
3735 case PIPE_B:
8d2f24ca 3736 tmp &= ~PIPE_B_SCRAMBLE_RESET;
eb736679
VS
3737 break;
3738 case PIPE_C:
3739 tmp &= ~PIPE_C_SCRAMBLE_RESET;
3740 break;
3741 default:
3742 return;
3743 }
8d2f24ca
DV
3744 if (!(tmp & PIPE_SCRAMBLE_RESET_MASK))
3745 tmp &= ~DC_BALANCE_RESET_VLV;
3746 I915_WRITE(PORT_DFT2_G4X, tmp);
3747
3748}
3749
84093603
DV
3750static void g4x_undo_pipe_scramble_reset(struct drm_device *dev,
3751 enum pipe pipe)
3752{
3753 struct drm_i915_private *dev_priv = dev->dev_private;
3754 uint32_t tmp = I915_READ(PORT_DFT2_G4X);
3755
3756 if (pipe == PIPE_A)
3757 tmp &= ~PIPE_A_SCRAMBLE_RESET;
3758 else
3759 tmp &= ~PIPE_B_SCRAMBLE_RESET;
3760 I915_WRITE(PORT_DFT2_G4X, tmp);
3761
3762 if (!(tmp & PIPE_SCRAMBLE_RESET_MASK)) {
3763 I915_WRITE(PORT_DFT_I9XX,
3764 I915_READ(PORT_DFT_I9XX) & ~DC_BALANCE_RESET);
3765 }
3766}
3767
46a19188 3768static int ilk_pipe_crc_ctl_reg(enum intel_pipe_crc_source *source,
5b3a856b
DV
3769 uint32_t *val)
3770{
46a19188
DV
3771 if (*source == INTEL_PIPE_CRC_SOURCE_AUTO)
3772 *source = INTEL_PIPE_CRC_SOURCE_PIPE;
3773
3774 switch (*source) {
5b3a856b
DV
3775 case INTEL_PIPE_CRC_SOURCE_PLANE1:
3776 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PRIMARY_ILK;
3777 break;
3778 case INTEL_PIPE_CRC_SOURCE_PLANE2:
3779 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_SPRITE_ILK;
3780 break;
5b3a856b
DV
3781 case INTEL_PIPE_CRC_SOURCE_PIPE:
3782 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PIPE_ILK;
3783 break;
3d099a05 3784 case INTEL_PIPE_CRC_SOURCE_NONE:
5b3a856b
DV
3785 *val = 0;
3786 break;
3d099a05
DV
3787 default:
3788 return -EINVAL;
5b3a856b
DV
3789 }
3790
3791 return 0;
3792}
3793
c4e2d043 3794static void hsw_trans_edp_pipe_A_crc_wa(struct drm_device *dev, bool enable)
fabf6e51
DV
3795{
3796 struct drm_i915_private *dev_priv = dev->dev_private;
3797 struct intel_crtc *crtc =
3798 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_A]);
f77076c9 3799 struct intel_crtc_state *pipe_config;
c4e2d043
ML
3800 struct drm_atomic_state *state;
3801 int ret = 0;
fabf6e51
DV
3802
3803 drm_modeset_lock_all(dev);
c4e2d043
ML
3804 state = drm_atomic_state_alloc(dev);
3805 if (!state) {
3806 ret = -ENOMEM;
3807 goto out;
fabf6e51 3808 }
fabf6e51 3809
c4e2d043
ML
3810 state->acquire_ctx = drm_modeset_legacy_acquire_ctx(&crtc->base);
3811 pipe_config = intel_atomic_get_crtc_state(state, crtc);
3812 if (IS_ERR(pipe_config)) {
3813 ret = PTR_ERR(pipe_config);
3814 goto out;
3815 }
fabf6e51 3816
c4e2d043
ML
3817 pipe_config->pch_pfit.force_thru = enable;
3818 if (pipe_config->cpu_transcoder == TRANSCODER_EDP &&
3819 pipe_config->pch_pfit.enabled != enable)
3820 pipe_config->base.connectors_changed = true;
1b509259 3821
c4e2d043
ML
3822 ret = drm_atomic_commit(state);
3823out:
fabf6e51 3824 drm_modeset_unlock_all(dev);
c4e2d043
ML
3825 WARN(ret, "Toggling workaround to %i returns %i\n", enable, ret);
3826 if (ret)
3827 drm_atomic_state_free(state);
fabf6e51
DV
3828}
3829
3830static int ivb_pipe_crc_ctl_reg(struct drm_device *dev,
3831 enum pipe pipe,
3832 enum intel_pipe_crc_source *source,
5b3a856b
DV
3833 uint32_t *val)
3834{
46a19188
DV
3835 if (*source == INTEL_PIPE_CRC_SOURCE_AUTO)
3836 *source = INTEL_PIPE_CRC_SOURCE_PF;
3837
3838 switch (*source) {
5b3a856b
DV
3839 case INTEL_PIPE_CRC_SOURCE_PLANE1:
3840 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PRIMARY_IVB;
3841 break;
3842 case INTEL_PIPE_CRC_SOURCE_PLANE2:
3843 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_SPRITE_IVB;
3844 break;
3845 case INTEL_PIPE_CRC_SOURCE_PF:
fabf6e51 3846 if (IS_HASWELL(dev) && pipe == PIPE_A)
c4e2d043 3847 hsw_trans_edp_pipe_A_crc_wa(dev, true);
fabf6e51 3848
5b3a856b
DV
3849 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PF_IVB;
3850 break;
3d099a05 3851 case INTEL_PIPE_CRC_SOURCE_NONE:
5b3a856b
DV
3852 *val = 0;
3853 break;
3d099a05
DV
3854 default:
3855 return -EINVAL;
5b3a856b
DV
3856 }
3857
3858 return 0;
3859}
3860
926321d5
DV
3861static int pipe_crc_set_source(struct drm_device *dev, enum pipe pipe,
3862 enum intel_pipe_crc_source source)
3863{
3864 struct drm_i915_private *dev_priv = dev->dev_private;
cc3da175 3865 struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[pipe];
8c740dce
PZ
3866 struct intel_crtc *crtc = to_intel_crtc(intel_get_crtc_for_pipe(dev,
3867 pipe));
432f3342 3868 u32 val = 0; /* shut up gcc */
5b3a856b 3869 int ret;
926321d5 3870
cc3da175
DL
3871 if (pipe_crc->source == source)
3872 return 0;
3873
ae676fcd
DL
3874 /* forbid changing the source without going back to 'none' */
3875 if (pipe_crc->source && source)
3876 return -EINVAL;
3877
9d8b0588
DV
3878 if (!intel_display_power_is_enabled(dev_priv, POWER_DOMAIN_PIPE(pipe))) {
3879 DRM_DEBUG_KMS("Trying to capture CRC while pipe is off\n");
3880 return -EIO;
3881 }
3882
52f843f6 3883 if (IS_GEN2(dev))
46a19188 3884 ret = i8xx_pipe_crc_ctl_reg(&source, &val);
52f843f6 3885 else if (INTEL_INFO(dev)->gen < 5)
46a19188 3886 ret = i9xx_pipe_crc_ctl_reg(dev, pipe, &source, &val);
7ac0129b 3887 else if (IS_VALLEYVIEW(dev))
fabf6e51 3888 ret = vlv_pipe_crc_ctl_reg(dev, pipe, &source, &val);
4b79ebf7 3889 else if (IS_GEN5(dev) || IS_GEN6(dev))
46a19188 3890 ret = ilk_pipe_crc_ctl_reg(&source, &val);
5b3a856b 3891 else
fabf6e51 3892 ret = ivb_pipe_crc_ctl_reg(dev, pipe, &source, &val);
5b3a856b
DV
3893
3894 if (ret != 0)
3895 return ret;
3896
4b584369
DL
3897 /* none -> real source transition */
3898 if (source) {
4252fbc3
VS
3899 struct intel_pipe_crc_entry *entries;
3900
7cd6ccff
DL
3901 DRM_DEBUG_DRIVER("collecting CRCs for pipe %c, %s\n",
3902 pipe_name(pipe), pipe_crc_source_name(source));
3903
3cf54b34
VS
3904 entries = kcalloc(INTEL_PIPE_CRC_ENTRIES_NR,
3905 sizeof(pipe_crc->entries[0]),
4252fbc3
VS
3906 GFP_KERNEL);
3907 if (!entries)
e5f75aca
DL
3908 return -ENOMEM;
3909
8c740dce
PZ
3910 /*
3911 * When IPS gets enabled, the pipe CRC changes. Since IPS gets
3912 * enabled and disabled dynamically based on package C states,
3913 * user space can't make reliable use of the CRCs, so let's just
3914 * completely disable it.
3915 */
3916 hsw_disable_ips(crtc);
3917
d538bbdf 3918 spin_lock_irq(&pipe_crc->lock);
64387b61 3919 kfree(pipe_crc->entries);
4252fbc3 3920 pipe_crc->entries = entries;
d538bbdf
DL
3921 pipe_crc->head = 0;
3922 pipe_crc->tail = 0;
3923 spin_unlock_irq(&pipe_crc->lock);
4b584369
DL
3924 }
3925
cc3da175 3926 pipe_crc->source = source;
926321d5 3927
926321d5
DV
3928 I915_WRITE(PIPE_CRC_CTL(pipe), val);
3929 POSTING_READ(PIPE_CRC_CTL(pipe));
3930
e5f75aca
DL
3931 /* real source -> none transition */
3932 if (source == INTEL_PIPE_CRC_SOURCE_NONE) {
d538bbdf 3933 struct intel_pipe_crc_entry *entries;
a33d7105
DV
3934 struct intel_crtc *crtc =
3935 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
d538bbdf 3936
7cd6ccff
DL
3937 DRM_DEBUG_DRIVER("stopping CRCs for pipe %c\n",
3938 pipe_name(pipe));
3939
a33d7105 3940 drm_modeset_lock(&crtc->base.mutex, NULL);
f77076c9 3941 if (crtc->base.state->active)
a33d7105
DV
3942 intel_wait_for_vblank(dev, pipe);
3943 drm_modeset_unlock(&crtc->base.mutex);
bcf17ab2 3944
d538bbdf
DL
3945 spin_lock_irq(&pipe_crc->lock);
3946 entries = pipe_crc->entries;
e5f75aca 3947 pipe_crc->entries = NULL;
9ad6d99f
VS
3948 pipe_crc->head = 0;
3949 pipe_crc->tail = 0;
d538bbdf
DL
3950 spin_unlock_irq(&pipe_crc->lock);
3951
3952 kfree(entries);
84093603
DV
3953
3954 if (IS_G4X(dev))
3955 g4x_undo_pipe_scramble_reset(dev, pipe);
8d2f24ca
DV
3956 else if (IS_VALLEYVIEW(dev))
3957 vlv_undo_pipe_scramble_reset(dev, pipe);
fabf6e51 3958 else if (IS_HASWELL(dev) && pipe == PIPE_A)
c4e2d043 3959 hsw_trans_edp_pipe_A_crc_wa(dev, false);
8c740dce
PZ
3960
3961 hsw_enable_ips(crtc);
e5f75aca
DL
3962 }
3963
926321d5
DV
3964 return 0;
3965}
3966
3967/*
3968 * Parse pipe CRC command strings:
b94dec87
DL
3969 * command: wsp* object wsp+ name wsp+ source wsp*
3970 * object: 'pipe'
3971 * name: (A | B | C)
926321d5
DV
3972 * source: (none | plane1 | plane2 | pf)
3973 * wsp: (#0x20 | #0x9 | #0xA)+
3974 *
3975 * eg.:
b94dec87
DL
3976 * "pipe A plane1" -> Start CRC computations on plane1 of pipe A
3977 * "pipe A none" -> Stop CRC
926321d5 3978 */
bd9db02f 3979static int display_crc_ctl_tokenize(char *buf, char *words[], int max_words)
926321d5
DV
3980{
3981 int n_words = 0;
3982
3983 while (*buf) {
3984 char *end;
3985
3986 /* skip leading white space */
3987 buf = skip_spaces(buf);
3988 if (!*buf)
3989 break; /* end of buffer */
3990
3991 /* find end of word */
3992 for (end = buf; *end && !isspace(*end); end++)
3993 ;
3994
3995 if (n_words == max_words) {
3996 DRM_DEBUG_DRIVER("too many words, allowed <= %d\n",
3997 max_words);
3998 return -EINVAL; /* ran out of words[] before bytes */
3999 }
4000
4001 if (*end)
4002 *end++ = '\0';
4003 words[n_words++] = buf;
4004 buf = end;
4005 }
4006
4007 return n_words;
4008}
4009
b94dec87
DL
4010enum intel_pipe_crc_object {
4011 PIPE_CRC_OBJECT_PIPE,
4012};
4013
e8dfcf78 4014static const char * const pipe_crc_objects[] = {
b94dec87
DL
4015 "pipe",
4016};
4017
4018static int
bd9db02f 4019display_crc_ctl_parse_object(const char *buf, enum intel_pipe_crc_object *o)
b94dec87
DL
4020{
4021 int i;
4022
4023 for (i = 0; i < ARRAY_SIZE(pipe_crc_objects); i++)
4024 if (!strcmp(buf, pipe_crc_objects[i])) {
bd9db02f 4025 *o = i;
b94dec87
DL
4026 return 0;
4027 }
4028
4029 return -EINVAL;
4030}
4031
bd9db02f 4032static int display_crc_ctl_parse_pipe(const char *buf, enum pipe *pipe)
926321d5
DV
4033{
4034 const char name = buf[0];
4035
4036 if (name < 'A' || name >= pipe_name(I915_MAX_PIPES))
4037 return -EINVAL;
4038
4039 *pipe = name - 'A';
4040
4041 return 0;
4042}
4043
4044static int
bd9db02f 4045display_crc_ctl_parse_source(const char *buf, enum intel_pipe_crc_source *s)
926321d5
DV
4046{
4047 int i;
4048
4049 for (i = 0; i < ARRAY_SIZE(pipe_crc_sources); i++)
4050 if (!strcmp(buf, pipe_crc_sources[i])) {
bd9db02f 4051 *s = i;
926321d5
DV
4052 return 0;
4053 }
4054
4055 return -EINVAL;
4056}
4057
bd9db02f 4058static int display_crc_ctl_parse(struct drm_device *dev, char *buf, size_t len)
926321d5 4059{
b94dec87 4060#define N_WORDS 3
926321d5 4061 int n_words;
b94dec87 4062 char *words[N_WORDS];
926321d5 4063 enum pipe pipe;
b94dec87 4064 enum intel_pipe_crc_object object;
926321d5
DV
4065 enum intel_pipe_crc_source source;
4066
bd9db02f 4067 n_words = display_crc_ctl_tokenize(buf, words, N_WORDS);
b94dec87
DL
4068 if (n_words != N_WORDS) {
4069 DRM_DEBUG_DRIVER("tokenize failed, a command is %d words\n",
4070 N_WORDS);
4071 return -EINVAL;
4072 }
4073
bd9db02f 4074 if (display_crc_ctl_parse_object(words[0], &object) < 0) {
b94dec87 4075 DRM_DEBUG_DRIVER("unknown object %s\n", words[0]);
926321d5
DV
4076 return -EINVAL;
4077 }
4078
bd9db02f 4079 if (display_crc_ctl_parse_pipe(words[1], &pipe) < 0) {
b94dec87 4080 DRM_DEBUG_DRIVER("unknown pipe %s\n", words[1]);
926321d5
DV
4081 return -EINVAL;
4082 }
4083
bd9db02f 4084 if (display_crc_ctl_parse_source(words[2], &source) < 0) {
b94dec87 4085 DRM_DEBUG_DRIVER("unknown source %s\n", words[2]);
926321d5
DV
4086 return -EINVAL;
4087 }
4088
4089 return pipe_crc_set_source(dev, pipe, source);
4090}
4091
bd9db02f
DL
4092static ssize_t display_crc_ctl_write(struct file *file, const char __user *ubuf,
4093 size_t len, loff_t *offp)
926321d5
DV
4094{
4095 struct seq_file *m = file->private_data;
4096 struct drm_device *dev = m->private;
4097 char *tmpbuf;
4098 int ret;
4099
4100 if (len == 0)
4101 return 0;
4102
4103 if (len > PAGE_SIZE - 1) {
4104 DRM_DEBUG_DRIVER("expected <%lu bytes into pipe crc control\n",
4105 PAGE_SIZE);
4106 return -E2BIG;
4107 }
4108
4109 tmpbuf = kmalloc(len + 1, GFP_KERNEL);
4110 if (!tmpbuf)
4111 return -ENOMEM;
4112
4113 if (copy_from_user(tmpbuf, ubuf, len)) {
4114 ret = -EFAULT;
4115 goto out;
4116 }
4117 tmpbuf[len] = '\0';
4118
bd9db02f 4119 ret = display_crc_ctl_parse(dev, tmpbuf, len);
926321d5
DV
4120
4121out:
4122 kfree(tmpbuf);
4123 if (ret < 0)
4124 return ret;
4125
4126 *offp += len;
4127 return len;
4128}
4129
bd9db02f 4130static const struct file_operations i915_display_crc_ctl_fops = {
926321d5 4131 .owner = THIS_MODULE,
bd9db02f 4132 .open = display_crc_ctl_open,
926321d5
DV
4133 .read = seq_read,
4134 .llseek = seq_lseek,
4135 .release = single_release,
bd9db02f 4136 .write = display_crc_ctl_write
926321d5
DV
4137};
4138
eb3394fa
TP
4139static ssize_t i915_displayport_test_active_write(struct file *file,
4140 const char __user *ubuf,
4141 size_t len, loff_t *offp)
4142{
4143 char *input_buffer;
4144 int status = 0;
eb3394fa
TP
4145 struct drm_device *dev;
4146 struct drm_connector *connector;
4147 struct list_head *connector_list;
4148 struct intel_dp *intel_dp;
4149 int val = 0;
4150
9aaffa34 4151 dev = ((struct seq_file *)file->private_data)->private;
eb3394fa 4152
eb3394fa
TP
4153 connector_list = &dev->mode_config.connector_list;
4154
4155 if (len == 0)
4156 return 0;
4157
4158 input_buffer = kmalloc(len + 1, GFP_KERNEL);
4159 if (!input_buffer)
4160 return -ENOMEM;
4161
4162 if (copy_from_user(input_buffer, ubuf, len)) {
4163 status = -EFAULT;
4164 goto out;
4165 }
4166
4167 input_buffer[len] = '\0';
4168 DRM_DEBUG_DRIVER("Copied %d bytes from user\n", (unsigned int)len);
4169
4170 list_for_each_entry(connector, connector_list, head) {
4171
4172 if (connector->connector_type !=
4173 DRM_MODE_CONNECTOR_DisplayPort)
4174 continue;
4175
b8bb08ec 4176 if (connector->status == connector_status_connected &&
eb3394fa
TP
4177 connector->encoder != NULL) {
4178 intel_dp = enc_to_intel_dp(connector->encoder);
4179 status = kstrtoint(input_buffer, 10, &val);
4180 if (status < 0)
4181 goto out;
4182 DRM_DEBUG_DRIVER("Got %d for test active\n", val);
4183 /* To prevent erroneous activation of the compliance
4184 * testing code, only accept an actual value of 1 here
4185 */
4186 if (val == 1)
4187 intel_dp->compliance_test_active = 1;
4188 else
4189 intel_dp->compliance_test_active = 0;
4190 }
4191 }
4192out:
4193 kfree(input_buffer);
4194 if (status < 0)
4195 return status;
4196
4197 *offp += len;
4198 return len;
4199}
4200
4201static int i915_displayport_test_active_show(struct seq_file *m, void *data)
4202{
4203 struct drm_device *dev = m->private;
4204 struct drm_connector *connector;
4205 struct list_head *connector_list = &dev->mode_config.connector_list;
4206 struct intel_dp *intel_dp;
4207
eb3394fa
TP
4208 list_for_each_entry(connector, connector_list, head) {
4209
4210 if (connector->connector_type !=
4211 DRM_MODE_CONNECTOR_DisplayPort)
4212 continue;
4213
4214 if (connector->status == connector_status_connected &&
4215 connector->encoder != NULL) {
4216 intel_dp = enc_to_intel_dp(connector->encoder);
4217 if (intel_dp->compliance_test_active)
4218 seq_puts(m, "1");
4219 else
4220 seq_puts(m, "0");
4221 } else
4222 seq_puts(m, "0");
4223 }
4224
4225 return 0;
4226}
4227
4228static int i915_displayport_test_active_open(struct inode *inode,
4229 struct file *file)
4230{
4231 struct drm_device *dev = inode->i_private;
4232
4233 return single_open(file, i915_displayport_test_active_show, dev);
4234}
4235
4236static const struct file_operations i915_displayport_test_active_fops = {
4237 .owner = THIS_MODULE,
4238 .open = i915_displayport_test_active_open,
4239 .read = seq_read,
4240 .llseek = seq_lseek,
4241 .release = single_release,
4242 .write = i915_displayport_test_active_write
4243};
4244
4245static int i915_displayport_test_data_show(struct seq_file *m, void *data)
4246{
4247 struct drm_device *dev = m->private;
4248 struct drm_connector *connector;
4249 struct list_head *connector_list = &dev->mode_config.connector_list;
4250 struct intel_dp *intel_dp;
4251
eb3394fa
TP
4252 list_for_each_entry(connector, connector_list, head) {
4253
4254 if (connector->connector_type !=
4255 DRM_MODE_CONNECTOR_DisplayPort)
4256 continue;
4257
4258 if (connector->status == connector_status_connected &&
4259 connector->encoder != NULL) {
4260 intel_dp = enc_to_intel_dp(connector->encoder);
4261 seq_printf(m, "%lx", intel_dp->compliance_test_data);
4262 } else
4263 seq_puts(m, "0");
4264 }
4265
4266 return 0;
4267}
4268static int i915_displayport_test_data_open(struct inode *inode,
4269 struct file *file)
4270{
4271 struct drm_device *dev = inode->i_private;
4272
4273 return single_open(file, i915_displayport_test_data_show, dev);
4274}
4275
4276static const struct file_operations i915_displayport_test_data_fops = {
4277 .owner = THIS_MODULE,
4278 .open = i915_displayport_test_data_open,
4279 .read = seq_read,
4280 .llseek = seq_lseek,
4281 .release = single_release
4282};
4283
4284static int i915_displayport_test_type_show(struct seq_file *m, void *data)
4285{
4286 struct drm_device *dev = m->private;
4287 struct drm_connector *connector;
4288 struct list_head *connector_list = &dev->mode_config.connector_list;
4289 struct intel_dp *intel_dp;
4290
eb3394fa
TP
4291 list_for_each_entry(connector, connector_list, head) {
4292
4293 if (connector->connector_type !=
4294 DRM_MODE_CONNECTOR_DisplayPort)
4295 continue;
4296
4297 if (connector->status == connector_status_connected &&
4298 connector->encoder != NULL) {
4299 intel_dp = enc_to_intel_dp(connector->encoder);
4300 seq_printf(m, "%02lx", intel_dp->compliance_test_type);
4301 } else
4302 seq_puts(m, "0");
4303 }
4304
4305 return 0;
4306}
4307
4308static int i915_displayport_test_type_open(struct inode *inode,
4309 struct file *file)
4310{
4311 struct drm_device *dev = inode->i_private;
4312
4313 return single_open(file, i915_displayport_test_type_show, dev);
4314}
4315
4316static const struct file_operations i915_displayport_test_type_fops = {
4317 .owner = THIS_MODULE,
4318 .open = i915_displayport_test_type_open,
4319 .read = seq_read,
4320 .llseek = seq_lseek,
4321 .release = single_release
4322};
4323
97e94b22 4324static void wm_latency_show(struct seq_file *m, const uint16_t wm[8])
369a1342
VS
4325{
4326 struct drm_device *dev = m->private;
369a1342 4327 int level;
de38b95c
VS
4328 int num_levels;
4329
4330 if (IS_CHERRYVIEW(dev))
4331 num_levels = 3;
4332 else if (IS_VALLEYVIEW(dev))
4333 num_levels = 1;
4334 else
4335 num_levels = ilk_wm_max_level(dev) + 1;
369a1342
VS
4336
4337 drm_modeset_lock_all(dev);
4338
4339 for (level = 0; level < num_levels; level++) {
4340 unsigned int latency = wm[level];
4341
97e94b22
DL
4342 /*
4343 * - WM1+ latency values in 0.5us units
de38b95c 4344 * - latencies are in us on gen9/vlv/chv
97e94b22 4345 */
de38b95c 4346 if (INTEL_INFO(dev)->gen >= 9 || IS_VALLEYVIEW(dev))
97e94b22
DL
4347 latency *= 10;
4348 else if (level > 0)
369a1342
VS
4349 latency *= 5;
4350
4351 seq_printf(m, "WM%d %u (%u.%u usec)\n",
97e94b22 4352 level, wm[level], latency / 10, latency % 10);
369a1342
VS
4353 }
4354
4355 drm_modeset_unlock_all(dev);
4356}
4357
4358static int pri_wm_latency_show(struct seq_file *m, void *data)
4359{
4360 struct drm_device *dev = m->private;
97e94b22
DL
4361 struct drm_i915_private *dev_priv = dev->dev_private;
4362 const uint16_t *latencies;
4363
4364 if (INTEL_INFO(dev)->gen >= 9)
4365 latencies = dev_priv->wm.skl_latency;
4366 else
4367 latencies = to_i915(dev)->wm.pri_latency;
369a1342 4368
97e94b22 4369 wm_latency_show(m, latencies);
369a1342
VS
4370
4371 return 0;
4372}
4373
4374static int spr_wm_latency_show(struct seq_file *m, void *data)
4375{
4376 struct drm_device *dev = m->private;
97e94b22
DL
4377 struct drm_i915_private *dev_priv = dev->dev_private;
4378 const uint16_t *latencies;
4379
4380 if (INTEL_INFO(dev)->gen >= 9)
4381 latencies = dev_priv->wm.skl_latency;
4382 else
4383 latencies = to_i915(dev)->wm.spr_latency;
369a1342 4384
97e94b22 4385 wm_latency_show(m, latencies);
369a1342
VS
4386
4387 return 0;
4388}
4389
4390static int cur_wm_latency_show(struct seq_file *m, void *data)
4391{
4392 struct drm_device *dev = m->private;
97e94b22
DL
4393 struct drm_i915_private *dev_priv = dev->dev_private;
4394 const uint16_t *latencies;
4395
4396 if (INTEL_INFO(dev)->gen >= 9)
4397 latencies = dev_priv->wm.skl_latency;
4398 else
4399 latencies = to_i915(dev)->wm.cur_latency;
369a1342 4400
97e94b22 4401 wm_latency_show(m, latencies);
369a1342
VS
4402
4403 return 0;
4404}
4405
4406static int pri_wm_latency_open(struct inode *inode, struct file *file)
4407{
4408 struct drm_device *dev = inode->i_private;
4409
de38b95c 4410 if (INTEL_INFO(dev)->gen < 5)
369a1342
VS
4411 return -ENODEV;
4412
4413 return single_open(file, pri_wm_latency_show, dev);
4414}
4415
4416static int spr_wm_latency_open(struct inode *inode, struct file *file)
4417{
4418 struct drm_device *dev = inode->i_private;
4419
9ad0257c 4420 if (HAS_GMCH_DISPLAY(dev))
369a1342
VS
4421 return -ENODEV;
4422
4423 return single_open(file, spr_wm_latency_show, dev);
4424}
4425
4426static int cur_wm_latency_open(struct inode *inode, struct file *file)
4427{
4428 struct drm_device *dev = inode->i_private;
4429
9ad0257c 4430 if (HAS_GMCH_DISPLAY(dev))
369a1342
VS
4431 return -ENODEV;
4432
4433 return single_open(file, cur_wm_latency_show, dev);
4434}
4435
4436static ssize_t wm_latency_write(struct file *file, const char __user *ubuf,
97e94b22 4437 size_t len, loff_t *offp, uint16_t wm[8])
369a1342
VS
4438{
4439 struct seq_file *m = file->private_data;
4440 struct drm_device *dev = m->private;
97e94b22 4441 uint16_t new[8] = { 0 };
de38b95c 4442 int num_levels;
369a1342
VS
4443 int level;
4444 int ret;
4445 char tmp[32];
4446
de38b95c
VS
4447 if (IS_CHERRYVIEW(dev))
4448 num_levels = 3;
4449 else if (IS_VALLEYVIEW(dev))
4450 num_levels = 1;
4451 else
4452 num_levels = ilk_wm_max_level(dev) + 1;
4453
369a1342
VS
4454 if (len >= sizeof(tmp))
4455 return -EINVAL;
4456
4457 if (copy_from_user(tmp, ubuf, len))
4458 return -EFAULT;
4459
4460 tmp[len] = '\0';
4461
97e94b22
DL
4462 ret = sscanf(tmp, "%hu %hu %hu %hu %hu %hu %hu %hu",
4463 &new[0], &new[1], &new[2], &new[3],
4464 &new[4], &new[5], &new[6], &new[7]);
369a1342
VS
4465 if (ret != num_levels)
4466 return -EINVAL;
4467
4468 drm_modeset_lock_all(dev);
4469
4470 for (level = 0; level < num_levels; level++)
4471 wm[level] = new[level];
4472
4473 drm_modeset_unlock_all(dev);
4474
4475 return len;
4476}
4477
4478
4479static ssize_t pri_wm_latency_write(struct file *file, const char __user *ubuf,
4480 size_t len, loff_t *offp)
4481{
4482 struct seq_file *m = file->private_data;
4483 struct drm_device *dev = m->private;
97e94b22
DL
4484 struct drm_i915_private *dev_priv = dev->dev_private;
4485 uint16_t *latencies;
369a1342 4486
97e94b22
DL
4487 if (INTEL_INFO(dev)->gen >= 9)
4488 latencies = dev_priv->wm.skl_latency;
4489 else
4490 latencies = to_i915(dev)->wm.pri_latency;
4491
4492 return wm_latency_write(file, ubuf, len, offp, latencies);
369a1342
VS
4493}
4494
4495static ssize_t spr_wm_latency_write(struct file *file, const char __user *ubuf,
4496 size_t len, loff_t *offp)
4497{
4498 struct seq_file *m = file->private_data;
4499 struct drm_device *dev = m->private;
97e94b22
DL
4500 struct drm_i915_private *dev_priv = dev->dev_private;
4501 uint16_t *latencies;
369a1342 4502
97e94b22
DL
4503 if (INTEL_INFO(dev)->gen >= 9)
4504 latencies = dev_priv->wm.skl_latency;
4505 else
4506 latencies = to_i915(dev)->wm.spr_latency;
4507
4508 return wm_latency_write(file, ubuf, len, offp, latencies);
369a1342
VS
4509}
4510
4511static ssize_t cur_wm_latency_write(struct file *file, const char __user *ubuf,
4512 size_t len, loff_t *offp)
4513{
4514 struct seq_file *m = file->private_data;
4515 struct drm_device *dev = m->private;
97e94b22
DL
4516 struct drm_i915_private *dev_priv = dev->dev_private;
4517 uint16_t *latencies;
4518
4519 if (INTEL_INFO(dev)->gen >= 9)
4520 latencies = dev_priv->wm.skl_latency;
4521 else
4522 latencies = to_i915(dev)->wm.cur_latency;
369a1342 4523
97e94b22 4524 return wm_latency_write(file, ubuf, len, offp, latencies);
369a1342
VS
4525}
4526
4527static const struct file_operations i915_pri_wm_latency_fops = {
4528 .owner = THIS_MODULE,
4529 .open = pri_wm_latency_open,
4530 .read = seq_read,
4531 .llseek = seq_lseek,
4532 .release = single_release,
4533 .write = pri_wm_latency_write
4534};
4535
4536static const struct file_operations i915_spr_wm_latency_fops = {
4537 .owner = THIS_MODULE,
4538 .open = spr_wm_latency_open,
4539 .read = seq_read,
4540 .llseek = seq_lseek,
4541 .release = single_release,
4542 .write = spr_wm_latency_write
4543};
4544
4545static const struct file_operations i915_cur_wm_latency_fops = {
4546 .owner = THIS_MODULE,
4547 .open = cur_wm_latency_open,
4548 .read = seq_read,
4549 .llseek = seq_lseek,
4550 .release = single_release,
4551 .write = cur_wm_latency_write
4552};
4553
647416f9
KC
4554static int
4555i915_wedged_get(void *data, u64 *val)
f3cd474b 4556{
647416f9 4557 struct drm_device *dev = data;
e277a1f8 4558 struct drm_i915_private *dev_priv = dev->dev_private;
f3cd474b 4559
647416f9 4560 *val = atomic_read(&dev_priv->gpu_error.reset_counter);
f3cd474b 4561
647416f9 4562 return 0;
f3cd474b
CW
4563}
4564
647416f9
KC
4565static int
4566i915_wedged_set(void *data, u64 val)
f3cd474b 4567{
647416f9 4568 struct drm_device *dev = data;
d46c0517
ID
4569 struct drm_i915_private *dev_priv = dev->dev_private;
4570
b8d24a06
MK
4571 /*
4572 * There is no safeguard against this debugfs entry colliding
4573 * with the hangcheck calling same i915_handle_error() in
4574 * parallel, causing an explosion. For now we assume that the
4575 * test harness is responsible enough not to inject gpu hangs
4576 * while it is writing to 'i915_wedged'
4577 */
4578
4579 if (i915_reset_in_progress(&dev_priv->gpu_error))
4580 return -EAGAIN;
4581
d46c0517 4582 intel_runtime_pm_get(dev_priv);
f3cd474b 4583
58174462
MK
4584 i915_handle_error(dev, val,
4585 "Manually setting wedged to %llu", val);
d46c0517
ID
4586
4587 intel_runtime_pm_put(dev_priv);
4588
647416f9 4589 return 0;
f3cd474b
CW
4590}
4591
647416f9
KC
4592DEFINE_SIMPLE_ATTRIBUTE(i915_wedged_fops,
4593 i915_wedged_get, i915_wedged_set,
3a3b4f98 4594 "%llu\n");
f3cd474b 4595
647416f9
KC
4596static int
4597i915_ring_stop_get(void *data, u64 *val)
e5eb3d63 4598{
647416f9 4599 struct drm_device *dev = data;
e277a1f8 4600 struct drm_i915_private *dev_priv = dev->dev_private;
e5eb3d63 4601
647416f9 4602 *val = dev_priv->gpu_error.stop_rings;
e5eb3d63 4603
647416f9 4604 return 0;
e5eb3d63
DV
4605}
4606
647416f9
KC
4607static int
4608i915_ring_stop_set(void *data, u64 val)
e5eb3d63 4609{
647416f9 4610 struct drm_device *dev = data;
e5eb3d63 4611 struct drm_i915_private *dev_priv = dev->dev_private;
647416f9 4612 int ret;
e5eb3d63 4613
647416f9 4614 DRM_DEBUG_DRIVER("Stopping rings 0x%08llx\n", val);
e5eb3d63 4615
22bcfc6a
DV
4616 ret = mutex_lock_interruptible(&dev->struct_mutex);
4617 if (ret)
4618 return ret;
4619
99584db3 4620 dev_priv->gpu_error.stop_rings = val;
e5eb3d63
DV
4621 mutex_unlock(&dev->struct_mutex);
4622
647416f9 4623 return 0;
e5eb3d63
DV
4624}
4625
647416f9
KC
4626DEFINE_SIMPLE_ATTRIBUTE(i915_ring_stop_fops,
4627 i915_ring_stop_get, i915_ring_stop_set,
4628 "0x%08llx\n");
d5442303 4629
094f9a54
CW
4630static int
4631i915_ring_missed_irq_get(void *data, u64 *val)
4632{
4633 struct drm_device *dev = data;
4634 struct drm_i915_private *dev_priv = dev->dev_private;
4635
4636 *val = dev_priv->gpu_error.missed_irq_rings;
4637 return 0;
4638}
4639
4640static int
4641i915_ring_missed_irq_set(void *data, u64 val)
4642{
4643 struct drm_device *dev = data;
4644 struct drm_i915_private *dev_priv = dev->dev_private;
4645 int ret;
4646
4647 /* Lock against concurrent debugfs callers */
4648 ret = mutex_lock_interruptible(&dev->struct_mutex);
4649 if (ret)
4650 return ret;
4651 dev_priv->gpu_error.missed_irq_rings = val;
4652 mutex_unlock(&dev->struct_mutex);
4653
4654 return 0;
4655}
4656
4657DEFINE_SIMPLE_ATTRIBUTE(i915_ring_missed_irq_fops,
4658 i915_ring_missed_irq_get, i915_ring_missed_irq_set,
4659 "0x%08llx\n");
4660
4661static int
4662i915_ring_test_irq_get(void *data, u64 *val)
4663{
4664 struct drm_device *dev = data;
4665 struct drm_i915_private *dev_priv = dev->dev_private;
4666
4667 *val = dev_priv->gpu_error.test_irq_rings;
4668
4669 return 0;
4670}
4671
4672static int
4673i915_ring_test_irq_set(void *data, u64 val)
4674{
4675 struct drm_device *dev = data;
4676 struct drm_i915_private *dev_priv = dev->dev_private;
4677 int ret;
4678
4679 DRM_DEBUG_DRIVER("Masking interrupts on rings 0x%08llx\n", val);
4680
4681 /* Lock against concurrent debugfs callers */
4682 ret = mutex_lock_interruptible(&dev->struct_mutex);
4683 if (ret)
4684 return ret;
4685
4686 dev_priv->gpu_error.test_irq_rings = val;
4687 mutex_unlock(&dev->struct_mutex);
4688
4689 return 0;
4690}
4691
4692DEFINE_SIMPLE_ATTRIBUTE(i915_ring_test_irq_fops,
4693 i915_ring_test_irq_get, i915_ring_test_irq_set,
4694 "0x%08llx\n");
4695
dd624afd
CW
4696#define DROP_UNBOUND 0x1
4697#define DROP_BOUND 0x2
4698#define DROP_RETIRE 0x4
4699#define DROP_ACTIVE 0x8
4700#define DROP_ALL (DROP_UNBOUND | \
4701 DROP_BOUND | \
4702 DROP_RETIRE | \
4703 DROP_ACTIVE)
647416f9
KC
4704static int
4705i915_drop_caches_get(void *data, u64 *val)
dd624afd 4706{
647416f9 4707 *val = DROP_ALL;
dd624afd 4708
647416f9 4709 return 0;
dd624afd
CW
4710}
4711
647416f9
KC
4712static int
4713i915_drop_caches_set(void *data, u64 val)
dd624afd 4714{
647416f9 4715 struct drm_device *dev = data;
dd624afd 4716 struct drm_i915_private *dev_priv = dev->dev_private;
647416f9 4717 int ret;
dd624afd 4718
2f9fe5ff 4719 DRM_DEBUG("Dropping caches: 0x%08llx\n", val);
dd624afd
CW
4720
4721 /* No need to check and wait for gpu resets, only libdrm auto-restarts
4722 * on ioctls on -EAGAIN. */
4723 ret = mutex_lock_interruptible(&dev->struct_mutex);
4724 if (ret)
4725 return ret;
4726
4727 if (val & DROP_ACTIVE) {
4728 ret = i915_gpu_idle(dev);
4729 if (ret)
4730 goto unlock;
4731 }
4732
4733 if (val & (DROP_RETIRE | DROP_ACTIVE))
4734 i915_gem_retire_requests(dev);
4735
21ab4e74
CW
4736 if (val & DROP_BOUND)
4737 i915_gem_shrink(dev_priv, LONG_MAX, I915_SHRINK_BOUND);
4ad72b7f 4738
21ab4e74
CW
4739 if (val & DROP_UNBOUND)
4740 i915_gem_shrink(dev_priv, LONG_MAX, I915_SHRINK_UNBOUND);
dd624afd
CW
4741
4742unlock:
4743 mutex_unlock(&dev->struct_mutex);
4744
647416f9 4745 return ret;
dd624afd
CW
4746}
4747
647416f9
KC
4748DEFINE_SIMPLE_ATTRIBUTE(i915_drop_caches_fops,
4749 i915_drop_caches_get, i915_drop_caches_set,
4750 "0x%08llx\n");
dd624afd 4751
647416f9
KC
4752static int
4753i915_max_freq_get(void *data, u64 *val)
358733e9 4754{
647416f9 4755 struct drm_device *dev = data;
e277a1f8 4756 struct drm_i915_private *dev_priv = dev->dev_private;
647416f9 4757 int ret;
004777cb 4758
daa3afb2 4759 if (INTEL_INFO(dev)->gen < 6)
004777cb
DV
4760 return -ENODEV;
4761
5c9669ce
TR
4762 flush_delayed_work(&dev_priv->rps.delayed_resume_work);
4763
4fc688ce 4764 ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
004777cb
DV
4765 if (ret)
4766 return ret;
358733e9 4767
7c59a9c1 4768 *val = intel_gpu_freq(dev_priv, dev_priv->rps.max_freq_softlimit);
4fc688ce 4769 mutex_unlock(&dev_priv->rps.hw_lock);
358733e9 4770
647416f9 4771 return 0;
358733e9
JB
4772}
4773
647416f9
KC
4774static int
4775i915_max_freq_set(void *data, u64 val)
358733e9 4776{
647416f9 4777 struct drm_device *dev = data;
358733e9 4778 struct drm_i915_private *dev_priv = dev->dev_private;
bc4d91f6 4779 u32 hw_max, hw_min;
647416f9 4780 int ret;
004777cb 4781
daa3afb2 4782 if (INTEL_INFO(dev)->gen < 6)
004777cb 4783 return -ENODEV;
358733e9 4784
5c9669ce
TR
4785 flush_delayed_work(&dev_priv->rps.delayed_resume_work);
4786
647416f9 4787 DRM_DEBUG_DRIVER("Manually setting max freq to %llu\n", val);
358733e9 4788
4fc688ce 4789 ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
004777cb
DV
4790 if (ret)
4791 return ret;
4792
358733e9
JB
4793 /*
4794 * Turbo will still be enabled, but won't go above the set value.
4795 */
bc4d91f6 4796 val = intel_freq_opcode(dev_priv, val);
dd0a1aa1 4797
bc4d91f6
AG
4798 hw_max = dev_priv->rps.max_freq;
4799 hw_min = dev_priv->rps.min_freq;
dd0a1aa1 4800
b39fb297 4801 if (val < hw_min || val > hw_max || val < dev_priv->rps.min_freq_softlimit) {
dd0a1aa1
JM
4802 mutex_unlock(&dev_priv->rps.hw_lock);
4803 return -EINVAL;
0a073b84
JB
4804 }
4805
b39fb297 4806 dev_priv->rps.max_freq_softlimit = val;
dd0a1aa1 4807
ffe02b40 4808 intel_set_rps(dev, val);
dd0a1aa1 4809
4fc688ce 4810 mutex_unlock(&dev_priv->rps.hw_lock);
358733e9 4811
647416f9 4812 return 0;
358733e9
JB
4813}
4814
647416f9
KC
4815DEFINE_SIMPLE_ATTRIBUTE(i915_max_freq_fops,
4816 i915_max_freq_get, i915_max_freq_set,
3a3b4f98 4817 "%llu\n");
358733e9 4818
647416f9
KC
4819static int
4820i915_min_freq_get(void *data, u64 *val)
1523c310 4821{
647416f9 4822 struct drm_device *dev = data;
e277a1f8 4823 struct drm_i915_private *dev_priv = dev->dev_private;
647416f9 4824 int ret;
004777cb 4825
daa3afb2 4826 if (INTEL_INFO(dev)->gen < 6)
004777cb
DV
4827 return -ENODEV;
4828
5c9669ce
TR
4829 flush_delayed_work(&dev_priv->rps.delayed_resume_work);
4830
4fc688ce 4831 ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
004777cb
DV
4832 if (ret)
4833 return ret;
1523c310 4834
7c59a9c1 4835 *val = intel_gpu_freq(dev_priv, dev_priv->rps.min_freq_softlimit);
4fc688ce 4836 mutex_unlock(&dev_priv->rps.hw_lock);
1523c310 4837
647416f9 4838 return 0;
1523c310
JB
4839}
4840
647416f9
KC
4841static int
4842i915_min_freq_set(void *data, u64 val)
1523c310 4843{
647416f9 4844 struct drm_device *dev = data;
1523c310 4845 struct drm_i915_private *dev_priv = dev->dev_private;
bc4d91f6 4846 u32 hw_max, hw_min;
647416f9 4847 int ret;
004777cb 4848
daa3afb2 4849 if (INTEL_INFO(dev)->gen < 6)
004777cb 4850 return -ENODEV;
1523c310 4851
5c9669ce
TR
4852 flush_delayed_work(&dev_priv->rps.delayed_resume_work);
4853
647416f9 4854 DRM_DEBUG_DRIVER("Manually setting min freq to %llu\n", val);
1523c310 4855
4fc688ce 4856 ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
004777cb
DV
4857 if (ret)
4858 return ret;
4859
1523c310
JB
4860 /*
4861 * Turbo will still be enabled, but won't go below the set value.
4862 */
bc4d91f6 4863 val = intel_freq_opcode(dev_priv, val);
dd0a1aa1 4864
bc4d91f6
AG
4865 hw_max = dev_priv->rps.max_freq;
4866 hw_min = dev_priv->rps.min_freq;
dd0a1aa1 4867
b39fb297 4868 if (val < hw_min || val > hw_max || val > dev_priv->rps.max_freq_softlimit) {
dd0a1aa1
JM
4869 mutex_unlock(&dev_priv->rps.hw_lock);
4870 return -EINVAL;
0a073b84 4871 }
dd0a1aa1 4872
b39fb297 4873 dev_priv->rps.min_freq_softlimit = val;
dd0a1aa1 4874
ffe02b40 4875 intel_set_rps(dev, val);
dd0a1aa1 4876
4fc688ce 4877 mutex_unlock(&dev_priv->rps.hw_lock);
1523c310 4878
647416f9 4879 return 0;
1523c310
JB
4880}
4881
647416f9
KC
4882DEFINE_SIMPLE_ATTRIBUTE(i915_min_freq_fops,
4883 i915_min_freq_get, i915_min_freq_set,
3a3b4f98 4884 "%llu\n");
1523c310 4885
647416f9
KC
4886static int
4887i915_cache_sharing_get(void *data, u64 *val)
07b7ddd9 4888{
647416f9 4889 struct drm_device *dev = data;
e277a1f8 4890 struct drm_i915_private *dev_priv = dev->dev_private;
07b7ddd9 4891 u32 snpcr;
647416f9 4892 int ret;
07b7ddd9 4893
004777cb
DV
4894 if (!(IS_GEN6(dev) || IS_GEN7(dev)))
4895 return -ENODEV;
4896
22bcfc6a
DV
4897 ret = mutex_lock_interruptible(&dev->struct_mutex);
4898 if (ret)
4899 return ret;
c8c8fb33 4900 intel_runtime_pm_get(dev_priv);
22bcfc6a 4901
07b7ddd9 4902 snpcr = I915_READ(GEN6_MBCUNIT_SNPCR);
c8c8fb33
PZ
4903
4904 intel_runtime_pm_put(dev_priv);
07b7ddd9
JB
4905 mutex_unlock(&dev_priv->dev->struct_mutex);
4906
647416f9 4907 *val = (snpcr & GEN6_MBC_SNPCR_MASK) >> GEN6_MBC_SNPCR_SHIFT;
07b7ddd9 4908
647416f9 4909 return 0;
07b7ddd9
JB
4910}
4911
647416f9
KC
4912static int
4913i915_cache_sharing_set(void *data, u64 val)
07b7ddd9 4914{
647416f9 4915 struct drm_device *dev = data;
07b7ddd9 4916 struct drm_i915_private *dev_priv = dev->dev_private;
07b7ddd9 4917 u32 snpcr;
07b7ddd9 4918
004777cb
DV
4919 if (!(IS_GEN6(dev) || IS_GEN7(dev)))
4920 return -ENODEV;
4921
647416f9 4922 if (val > 3)
07b7ddd9
JB
4923 return -EINVAL;
4924
c8c8fb33 4925 intel_runtime_pm_get(dev_priv);
647416f9 4926 DRM_DEBUG_DRIVER("Manually setting uncore sharing to %llu\n", val);
07b7ddd9
JB
4927
4928 /* Update the cache sharing policy here as well */
4929 snpcr = I915_READ(GEN6_MBCUNIT_SNPCR);
4930 snpcr &= ~GEN6_MBC_SNPCR_MASK;
4931 snpcr |= (val << GEN6_MBC_SNPCR_SHIFT);
4932 I915_WRITE(GEN6_MBCUNIT_SNPCR, snpcr);
4933
c8c8fb33 4934 intel_runtime_pm_put(dev_priv);
647416f9 4935 return 0;
07b7ddd9
JB
4936}
4937
647416f9
KC
4938DEFINE_SIMPLE_ATTRIBUTE(i915_cache_sharing_fops,
4939 i915_cache_sharing_get, i915_cache_sharing_set,
4940 "%llu\n");
07b7ddd9 4941
5d39525a
JM
4942struct sseu_dev_status {
4943 unsigned int slice_total;
4944 unsigned int subslice_total;
4945 unsigned int subslice_per_slice;
4946 unsigned int eu_total;
4947 unsigned int eu_per_subslice;
4948};
4949
4950static void cherryview_sseu_device_status(struct drm_device *dev,
4951 struct sseu_dev_status *stat)
4952{
4953 struct drm_i915_private *dev_priv = dev->dev_private;
0a0b457f 4954 int ss_max = 2;
5d39525a
JM
4955 int ss;
4956 u32 sig1[ss_max], sig2[ss_max];
4957
4958 sig1[0] = I915_READ(CHV_POWER_SS0_SIG1);
4959 sig1[1] = I915_READ(CHV_POWER_SS1_SIG1);
4960 sig2[0] = I915_READ(CHV_POWER_SS0_SIG2);
4961 sig2[1] = I915_READ(CHV_POWER_SS1_SIG2);
4962
4963 for (ss = 0; ss < ss_max; ss++) {
4964 unsigned int eu_cnt;
4965
4966 if (sig1[ss] & CHV_SS_PG_ENABLE)
4967 /* skip disabled subslice */
4968 continue;
4969
4970 stat->slice_total = 1;
4971 stat->subslice_per_slice++;
4972 eu_cnt = ((sig1[ss] & CHV_EU08_PG_ENABLE) ? 0 : 2) +
4973 ((sig1[ss] & CHV_EU19_PG_ENABLE) ? 0 : 2) +
4974 ((sig1[ss] & CHV_EU210_PG_ENABLE) ? 0 : 2) +
4975 ((sig2[ss] & CHV_EU311_PG_ENABLE) ? 0 : 2);
4976 stat->eu_total += eu_cnt;
4977 stat->eu_per_subslice = max(stat->eu_per_subslice, eu_cnt);
4978 }
4979 stat->subslice_total = stat->subslice_per_slice;
4980}
4981
4982static void gen9_sseu_device_status(struct drm_device *dev,
4983 struct sseu_dev_status *stat)
4984{
4985 struct drm_i915_private *dev_priv = dev->dev_private;
1c046bc1 4986 int s_max = 3, ss_max = 4;
5d39525a
JM
4987 int s, ss;
4988 u32 s_reg[s_max], eu_reg[2*s_max], eu_mask[2];
4989
1c046bc1
JM
4990 /* BXT has a single slice and at most 3 subslices. */
4991 if (IS_BROXTON(dev)) {
4992 s_max = 1;
4993 ss_max = 3;
4994 }
4995
4996 for (s = 0; s < s_max; s++) {
4997 s_reg[s] = I915_READ(GEN9_SLICE_PGCTL_ACK(s));
4998 eu_reg[2*s] = I915_READ(GEN9_SS01_EU_PGCTL_ACK(s));
4999 eu_reg[2*s + 1] = I915_READ(GEN9_SS23_EU_PGCTL_ACK(s));
5000 }
5001
5d39525a
JM
5002 eu_mask[0] = GEN9_PGCTL_SSA_EU08_ACK |
5003 GEN9_PGCTL_SSA_EU19_ACK |
5004 GEN9_PGCTL_SSA_EU210_ACK |
5005 GEN9_PGCTL_SSA_EU311_ACK;
5006 eu_mask[1] = GEN9_PGCTL_SSB_EU08_ACK |
5007 GEN9_PGCTL_SSB_EU19_ACK |
5008 GEN9_PGCTL_SSB_EU210_ACK |
5009 GEN9_PGCTL_SSB_EU311_ACK;
5010
5011 for (s = 0; s < s_max; s++) {
1c046bc1
JM
5012 unsigned int ss_cnt = 0;
5013
5d39525a
JM
5014 if ((s_reg[s] & GEN9_PGCTL_SLICE_ACK) == 0)
5015 /* skip disabled slice */
5016 continue;
5017
5018 stat->slice_total++;
1c046bc1
JM
5019
5020 if (IS_SKYLAKE(dev))
5021 ss_cnt = INTEL_INFO(dev)->subslice_per_slice;
5022
5d39525a
JM
5023 for (ss = 0; ss < ss_max; ss++) {
5024 unsigned int eu_cnt;
5025
1c046bc1
JM
5026 if (IS_BROXTON(dev) &&
5027 !(s_reg[s] & (GEN9_PGCTL_SS_ACK(ss))))
5028 /* skip disabled subslice */
5029 continue;
5030
5031 if (IS_BROXTON(dev))
5032 ss_cnt++;
5033
5d39525a
JM
5034 eu_cnt = 2 * hweight32(eu_reg[2*s + ss/2] &
5035 eu_mask[ss%2]);
5036 stat->eu_total += eu_cnt;
5037 stat->eu_per_subslice = max(stat->eu_per_subslice,
5038 eu_cnt);
5039 }
1c046bc1
JM
5040
5041 stat->subslice_total += ss_cnt;
5042 stat->subslice_per_slice = max(stat->subslice_per_slice,
5043 ss_cnt);
5d39525a
JM
5044 }
5045}
5046
3873218f
JM
5047static int i915_sseu_status(struct seq_file *m, void *unused)
5048{
5049 struct drm_info_node *node = (struct drm_info_node *) m->private;
5050 struct drm_device *dev = node->minor->dev;
5d39525a 5051 struct sseu_dev_status stat;
3873218f 5052
5575f03a 5053 if ((INTEL_INFO(dev)->gen < 8) || IS_BROADWELL(dev))
3873218f
JM
5054 return -ENODEV;
5055
5056 seq_puts(m, "SSEU Device Info\n");
5057 seq_printf(m, " Available Slice Total: %u\n",
5058 INTEL_INFO(dev)->slice_total);
5059 seq_printf(m, " Available Subslice Total: %u\n",
5060 INTEL_INFO(dev)->subslice_total);
5061 seq_printf(m, " Available Subslice Per Slice: %u\n",
5062 INTEL_INFO(dev)->subslice_per_slice);
5063 seq_printf(m, " Available EU Total: %u\n",
5064 INTEL_INFO(dev)->eu_total);
5065 seq_printf(m, " Available EU Per Subslice: %u\n",
5066 INTEL_INFO(dev)->eu_per_subslice);
5067 seq_printf(m, " Has Slice Power Gating: %s\n",
5068 yesno(INTEL_INFO(dev)->has_slice_pg));
5069 seq_printf(m, " Has Subslice Power Gating: %s\n",
5070 yesno(INTEL_INFO(dev)->has_subslice_pg));
5071 seq_printf(m, " Has EU Power Gating: %s\n",
5072 yesno(INTEL_INFO(dev)->has_eu_pg));
5073
7f992aba 5074 seq_puts(m, "SSEU Device Status\n");
5d39525a 5075 memset(&stat, 0, sizeof(stat));
5575f03a 5076 if (IS_CHERRYVIEW(dev)) {
5d39525a 5077 cherryview_sseu_device_status(dev, &stat);
1c046bc1 5078 } else if (INTEL_INFO(dev)->gen >= 9) {
5d39525a 5079 gen9_sseu_device_status(dev, &stat);
7f992aba 5080 }
5d39525a
JM
5081 seq_printf(m, " Enabled Slice Total: %u\n",
5082 stat.slice_total);
5083 seq_printf(m, " Enabled Subslice Total: %u\n",
5084 stat.subslice_total);
5085 seq_printf(m, " Enabled Subslice Per Slice: %u\n",
5086 stat.subslice_per_slice);
5087 seq_printf(m, " Enabled EU Total: %u\n",
5088 stat.eu_total);
5089 seq_printf(m, " Enabled EU Per Subslice: %u\n",
5090 stat.eu_per_subslice);
7f992aba 5091
3873218f
JM
5092 return 0;
5093}
5094
6d794d42
BW
5095static int i915_forcewake_open(struct inode *inode, struct file *file)
5096{
5097 struct drm_device *dev = inode->i_private;
5098 struct drm_i915_private *dev_priv = dev->dev_private;
6d794d42 5099
075edca4 5100 if (INTEL_INFO(dev)->gen < 6)
6d794d42
BW
5101 return 0;
5102
6daccb0b 5103 intel_runtime_pm_get(dev_priv);
59bad947 5104 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
6d794d42
BW
5105
5106 return 0;
5107}
5108
c43b5634 5109static int i915_forcewake_release(struct inode *inode, struct file *file)
6d794d42
BW
5110{
5111 struct drm_device *dev = inode->i_private;
5112 struct drm_i915_private *dev_priv = dev->dev_private;
5113
075edca4 5114 if (INTEL_INFO(dev)->gen < 6)
6d794d42
BW
5115 return 0;
5116
59bad947 5117 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
6daccb0b 5118 intel_runtime_pm_put(dev_priv);
6d794d42
BW
5119
5120 return 0;
5121}
5122
5123static const struct file_operations i915_forcewake_fops = {
5124 .owner = THIS_MODULE,
5125 .open = i915_forcewake_open,
5126 .release = i915_forcewake_release,
5127};
5128
5129static int i915_forcewake_create(struct dentry *root, struct drm_minor *minor)
5130{
5131 struct drm_device *dev = minor->dev;
5132 struct dentry *ent;
5133
5134 ent = debugfs_create_file("i915_forcewake_user",
8eb57294 5135 S_IRUSR,
6d794d42
BW
5136 root, dev,
5137 &i915_forcewake_fops);
f3c5fe97
WY
5138 if (!ent)
5139 return -ENOMEM;
6d794d42 5140
8eb57294 5141 return drm_add_fake_info_node(minor, ent, &i915_forcewake_fops);
6d794d42
BW
5142}
5143
6a9c308d
DV
5144static int i915_debugfs_create(struct dentry *root,
5145 struct drm_minor *minor,
5146 const char *name,
5147 const struct file_operations *fops)
07b7ddd9
JB
5148{
5149 struct drm_device *dev = minor->dev;
5150 struct dentry *ent;
5151
6a9c308d 5152 ent = debugfs_create_file(name,
07b7ddd9
JB
5153 S_IRUGO | S_IWUSR,
5154 root, dev,
6a9c308d 5155 fops);
f3c5fe97
WY
5156 if (!ent)
5157 return -ENOMEM;
07b7ddd9 5158
6a9c308d 5159 return drm_add_fake_info_node(minor, ent, fops);
07b7ddd9
JB
5160}
5161
06c5bf8c 5162static const struct drm_info_list i915_debugfs_list[] = {
311bd68e 5163 {"i915_capabilities", i915_capabilities, 0},
73aa808f 5164 {"i915_gem_objects", i915_gem_object_info, 0},
08c18323 5165 {"i915_gem_gtt", i915_gem_gtt_info, 0},
1b50247a 5166 {"i915_gem_pinned", i915_gem_gtt_info, 0, (void *) PINNED_LIST},
433e12f7 5167 {"i915_gem_active", i915_gem_object_list_info, 0, (void *) ACTIVE_LIST},
433e12f7 5168 {"i915_gem_inactive", i915_gem_object_list_info, 0, (void *) INACTIVE_LIST},
6d2b8885 5169 {"i915_gem_stolen", i915_gem_stolen_list_info },
4e5359cd 5170 {"i915_gem_pageflip", i915_gem_pageflip_info, 0},
2017263e
BG
5171 {"i915_gem_request", i915_gem_request_info, 0},
5172 {"i915_gem_seqno", i915_gem_seqno_info, 0},
a6172a80 5173 {"i915_gem_fence_regs", i915_gem_fence_regs_info, 0},
2017263e 5174 {"i915_gem_interrupt", i915_interrupt_info, 0},
1ec14ad3
CW
5175 {"i915_gem_hws", i915_hws_info, 0, (void *)RCS},
5176 {"i915_gem_hws_blt", i915_hws_info, 0, (void *)BCS},
5177 {"i915_gem_hws_bsd", i915_hws_info, 0, (void *)VCS},
9010ebfd 5178 {"i915_gem_hws_vebox", i915_hws_info, 0, (void *)VECS},
493018dc 5179 {"i915_gem_batch_pool", i915_gem_batch_pool_info, 0},
8b417c26 5180 {"i915_guc_info", i915_guc_info, 0},
fdf5d357 5181 {"i915_guc_load_status", i915_guc_load_status_info, 0},
4c7e77fc 5182 {"i915_guc_log_dump", i915_guc_log_dump, 0},
adb4bd12 5183 {"i915_frequency_info", i915_frequency_info, 0},
f654449a 5184 {"i915_hangcheck_info", i915_hangcheck_info, 0},
f97108d1 5185 {"i915_drpc_info", i915_drpc_info, 0},
7648fa99 5186 {"i915_emon_status", i915_emon_status, 0},
23b2f8bb 5187 {"i915_ring_freq_table", i915_ring_freq_table, 0},
9a851789 5188 {"i915_frontbuffer_tracking", i915_frontbuffer_tracking, 0},
b5e50c3f 5189 {"i915_fbc_status", i915_fbc_status, 0},
92d44621 5190 {"i915_ips_status", i915_ips_status, 0},
4a9bef37 5191 {"i915_sr_status", i915_sr_status, 0},
44834a67 5192 {"i915_opregion", i915_opregion, 0},
37811fcc 5193 {"i915_gem_framebuffer", i915_gem_framebuffer_info, 0},
e76d3630 5194 {"i915_context_status", i915_context_status, 0},
c0ab1ae9 5195 {"i915_dump_lrc", i915_dump_lrc, 0},
4ba70e44 5196 {"i915_execlists", i915_execlists, 0},
f65367b5 5197 {"i915_forcewake_domains", i915_forcewake_domains, 0},
ea16a3cd 5198 {"i915_swizzle_info", i915_swizzle_info, 0},
3cf17fc5 5199 {"i915_ppgtt_info", i915_ppgtt_info, 0},
63573eb7 5200 {"i915_llc", i915_llc, 0},
e91fd8c6 5201 {"i915_edp_psr_status", i915_edp_psr_status, 0},
d2e216d0 5202 {"i915_sink_crc_eDP1", i915_sink_crc, 0},
ec013e7f 5203 {"i915_energy_uJ", i915_energy_uJ, 0},
6455c870 5204 {"i915_runtime_pm_status", i915_runtime_pm_status, 0},
1da51581 5205 {"i915_power_domain_info", i915_power_domain_info, 0},
53f5e3ca 5206 {"i915_display_info", i915_display_info, 0},
e04934cf 5207 {"i915_semaphore_status", i915_semaphore_status, 0},
728e29d7 5208 {"i915_shared_dplls_info", i915_shared_dplls_info, 0},
11bed958 5209 {"i915_dp_mst_info", i915_dp_mst_info, 0},
1ed1ef9d 5210 {"i915_wa_registers", i915_wa_registers, 0},
c5511e44 5211 {"i915_ddb_info", i915_ddb_info, 0},
3873218f 5212 {"i915_sseu_status", i915_sseu_status, 0},
a54746e3 5213 {"i915_drrs_status", i915_drrs_status, 0},
1854d5ca 5214 {"i915_rps_boost_info", i915_rps_boost_info, 0},
2017263e 5215};
27c202ad 5216#define I915_DEBUGFS_ENTRIES ARRAY_SIZE(i915_debugfs_list)
2017263e 5217
06c5bf8c 5218static const struct i915_debugfs_files {
34b9674c
DV
5219 const char *name;
5220 const struct file_operations *fops;
5221} i915_debugfs_files[] = {
5222 {"i915_wedged", &i915_wedged_fops},
5223 {"i915_max_freq", &i915_max_freq_fops},
5224 {"i915_min_freq", &i915_min_freq_fops},
5225 {"i915_cache_sharing", &i915_cache_sharing_fops},
5226 {"i915_ring_stop", &i915_ring_stop_fops},
094f9a54
CW
5227 {"i915_ring_missed_irq", &i915_ring_missed_irq_fops},
5228 {"i915_ring_test_irq", &i915_ring_test_irq_fops},
34b9674c
DV
5229 {"i915_gem_drop_caches", &i915_drop_caches_fops},
5230 {"i915_error_state", &i915_error_state_fops},
5231 {"i915_next_seqno", &i915_next_seqno_fops},
bd9db02f 5232 {"i915_display_crc_ctl", &i915_display_crc_ctl_fops},
369a1342
VS
5233 {"i915_pri_wm_latency", &i915_pri_wm_latency_fops},
5234 {"i915_spr_wm_latency", &i915_spr_wm_latency_fops},
5235 {"i915_cur_wm_latency", &i915_cur_wm_latency_fops},
da46f936 5236 {"i915_fbc_false_color", &i915_fbc_fc_fops},
eb3394fa
TP
5237 {"i915_dp_test_data", &i915_displayport_test_data_fops},
5238 {"i915_dp_test_type", &i915_displayport_test_type_fops},
5239 {"i915_dp_test_active", &i915_displayport_test_active_fops}
34b9674c
DV
5240};
5241
07144428
DL
5242void intel_display_crc_init(struct drm_device *dev)
5243{
5244 struct drm_i915_private *dev_priv = dev->dev_private;
b378360e 5245 enum pipe pipe;
07144428 5246
055e393f 5247 for_each_pipe(dev_priv, pipe) {
b378360e 5248 struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[pipe];
07144428 5249
d538bbdf
DL
5250 pipe_crc->opened = false;
5251 spin_lock_init(&pipe_crc->lock);
07144428
DL
5252 init_waitqueue_head(&pipe_crc->wq);
5253 }
5254}
5255
27c202ad 5256int i915_debugfs_init(struct drm_minor *minor)
2017263e 5257{
34b9674c 5258 int ret, i;
f3cd474b 5259
6d794d42 5260 ret = i915_forcewake_create(minor->debugfs_root, minor);
358733e9
JB
5261 if (ret)
5262 return ret;
6a9c308d 5263
07144428
DL
5264 for (i = 0; i < ARRAY_SIZE(i915_pipe_crc_data); i++) {
5265 ret = i915_pipe_crc_create(minor->debugfs_root, minor, i);
5266 if (ret)
5267 return ret;
5268 }
5269
34b9674c
DV
5270 for (i = 0; i < ARRAY_SIZE(i915_debugfs_files); i++) {
5271 ret = i915_debugfs_create(minor->debugfs_root, minor,
5272 i915_debugfs_files[i].name,
5273 i915_debugfs_files[i].fops);
5274 if (ret)
5275 return ret;
5276 }
40633219 5277
27c202ad
BG
5278 return drm_debugfs_create_files(i915_debugfs_list,
5279 I915_DEBUGFS_ENTRIES,
2017263e
BG
5280 minor->debugfs_root, minor);
5281}
5282
27c202ad 5283void i915_debugfs_cleanup(struct drm_minor *minor)
2017263e 5284{
34b9674c
DV
5285 int i;
5286
27c202ad
BG
5287 drm_debugfs_remove_files(i915_debugfs_list,
5288 I915_DEBUGFS_ENTRIES, minor);
07144428 5289
6d794d42
BW
5290 drm_debugfs_remove_files((struct drm_info_list *) &i915_forcewake_fops,
5291 1, minor);
07144428 5292
e309a997 5293 for (i = 0; i < ARRAY_SIZE(i915_pipe_crc_data); i++) {
07144428
DL
5294 struct drm_info_list *info_list =
5295 (struct drm_info_list *)&i915_pipe_crc_data[i];
5296
5297 drm_debugfs_remove_files(info_list, 1, minor);
5298 }
5299
34b9674c
DV
5300 for (i = 0; i < ARRAY_SIZE(i915_debugfs_files); i++) {
5301 struct drm_info_list *info_list =
5302 (struct drm_info_list *) i915_debugfs_files[i].fops;
5303
5304 drm_debugfs_remove_files(info_list, 1, minor);
5305 }
2017263e 5306}
aa7471d2
JN
5307
5308struct dpcd_block {
5309 /* DPCD dump start address. */
5310 unsigned int offset;
5311 /* DPCD dump end address, inclusive. If unset, .size will be used. */
5312 unsigned int end;
5313 /* DPCD dump size. Used if .end is unset. If unset, defaults to 1. */
5314 size_t size;
5315 /* Only valid for eDP. */
5316 bool edp;
5317};
5318
5319static const struct dpcd_block i915_dpcd_debug[] = {
5320 { .offset = DP_DPCD_REV, .size = DP_RECEIVER_CAP_SIZE },
5321 { .offset = DP_PSR_SUPPORT, .end = DP_PSR_CAPS },
5322 { .offset = DP_DOWNSTREAM_PORT_0, .size = 16 },
5323 { .offset = DP_LINK_BW_SET, .end = DP_EDP_CONFIGURATION_SET },
5324 { .offset = DP_SINK_COUNT, .end = DP_ADJUST_REQUEST_LANE2_3 },
5325 { .offset = DP_SET_POWER },
5326 { .offset = DP_EDP_DPCD_REV },
5327 { .offset = DP_EDP_GENERAL_CAP_1, .end = DP_EDP_GENERAL_CAP_3 },
5328 { .offset = DP_EDP_DISPLAY_CONTROL_REGISTER, .end = DP_EDP_BACKLIGHT_FREQ_CAP_MAX_LSB },
5329 { .offset = DP_EDP_DBC_MINIMUM_BRIGHTNESS_SET, .end = DP_EDP_DBC_MAXIMUM_BRIGHTNESS_SET },
5330};
5331
5332static int i915_dpcd_show(struct seq_file *m, void *data)
5333{
5334 struct drm_connector *connector = m->private;
5335 struct intel_dp *intel_dp =
5336 enc_to_intel_dp(&intel_attached_encoder(connector)->base);
5337 uint8_t buf[16];
5338 ssize_t err;
5339 int i;
5340
5c1a8875
MK
5341 if (connector->status != connector_status_connected)
5342 return -ENODEV;
5343
aa7471d2
JN
5344 for (i = 0; i < ARRAY_SIZE(i915_dpcd_debug); i++) {
5345 const struct dpcd_block *b = &i915_dpcd_debug[i];
5346 size_t size = b->end ? b->end - b->offset + 1 : (b->size ?: 1);
5347
5348 if (b->edp &&
5349 connector->connector_type != DRM_MODE_CONNECTOR_eDP)
5350 continue;
5351
5352 /* low tech for now */
5353 if (WARN_ON(size > sizeof(buf)))
5354 continue;
5355
5356 err = drm_dp_dpcd_read(&intel_dp->aux, b->offset, buf, size);
5357 if (err <= 0) {
5358 DRM_ERROR("dpcd read (%zu bytes at %u) failed (%zd)\n",
5359 size, b->offset, err);
5360 continue;
5361 }
5362
5363 seq_printf(m, "%04x: %*ph\n", b->offset, (int) size, buf);
b3f9d7d7 5364 }
aa7471d2
JN
5365
5366 return 0;
5367}
5368
5369static int i915_dpcd_open(struct inode *inode, struct file *file)
5370{
5371 return single_open(file, i915_dpcd_show, inode->i_private);
5372}
5373
5374static const struct file_operations i915_dpcd_fops = {
5375 .owner = THIS_MODULE,
5376 .open = i915_dpcd_open,
5377 .read = seq_read,
5378 .llseek = seq_lseek,
5379 .release = single_release,
5380};
5381
5382/**
5383 * i915_debugfs_connector_add - add i915 specific connector debugfs files
5384 * @connector: pointer to a registered drm_connector
5385 *
5386 * Cleanup will be done by drm_connector_unregister() through a call to
5387 * drm_debugfs_connector_remove().
5388 *
5389 * Returns 0 on success, negative error codes on error.
5390 */
5391int i915_debugfs_connector_add(struct drm_connector *connector)
5392{
5393 struct dentry *root = connector->debugfs_entry;
5394
5395 /* The connector must have been registered beforehands. */
5396 if (!root)
5397 return -ENODEV;
5398
5399 if (connector->connector_type == DRM_MODE_CONNECTOR_DisplayPort ||
5400 connector->connector_type == DRM_MODE_CONNECTOR_eDP)
5401 debugfs_create_file("i915_dpcd", S_IRUGO, root, connector,
5402 &i915_dpcd_fops);
5403
5404 return 0;
5405}