]> git.proxmox.com Git - mirror_ubuntu-artful-kernel.git/blame - drivers/gpu/drm/i915/i915_debugfs.c
drm/i915/debugfs: Show context objects in i915_gem_objects
[mirror_ubuntu-artful-kernel.git] / drivers / gpu / drm / i915 / i915_debugfs.c
CommitLineData
2017263e
BG
1/*
2 * Copyright © 2008 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 * Keith Packard <keithp@keithp.com>
26 *
27 */
28
29#include <linux/seq_file.h>
b2c88f5b 30#include <linux/circ_buf.h>
926321d5 31#include <linux/ctype.h>
f3cd474b 32#include <linux/debugfs.h>
5a0e3ad6 33#include <linux/slab.h>
2d1a8a48 34#include <linux/export.h>
6d2b8885 35#include <linux/list_sort.h>
ec013e7f 36#include <asm/msr-index.h>
760285e7 37#include <drm/drmP.h>
4e5359cd 38#include "intel_drv.h"
e5c65260 39#include "intel_ringbuffer.h"
760285e7 40#include <drm/i915_drm.h>
2017263e
BG
41#include "i915_drv.h"
42
f13d3f73 43enum {
69dc4987 44 ACTIVE_LIST,
f13d3f73 45 INACTIVE_LIST,
d21d5975 46 PINNED_LIST,
f13d3f73 47};
2017263e 48
497666d8
DL
49/* As the drm_debugfs_init() routines are called before dev->dev_private is
50 * allocated we need to hook into the minor for release. */
51static int
52drm_add_fake_info_node(struct drm_minor *minor,
53 struct dentry *ent,
54 const void *key)
55{
56 struct drm_info_node *node;
57
58 node = kmalloc(sizeof(*node), GFP_KERNEL);
59 if (node == NULL) {
60 debugfs_remove(ent);
61 return -ENOMEM;
62 }
63
64 node->minor = minor;
65 node->dent = ent;
66 node->info_ent = (void *) key;
67
68 mutex_lock(&minor->debugfs_lock);
69 list_add(&node->list, &minor->debugfs_list);
70 mutex_unlock(&minor->debugfs_lock);
71
72 return 0;
73}
74
70d39fe4
CW
75static int i915_capabilities(struct seq_file *m, void *data)
76{
9f25d007 77 struct drm_info_node *node = m->private;
70d39fe4
CW
78 struct drm_device *dev = node->minor->dev;
79 const struct intel_device_info *info = INTEL_INFO(dev);
80
81 seq_printf(m, "gen: %d\n", info->gen);
03d00ac5 82 seq_printf(m, "pch: %d\n", INTEL_PCH_TYPE(dev));
79fc46df
DL
83#define PRINT_FLAG(x) seq_printf(m, #x ": %s\n", yesno(info->x))
84#define SEP_SEMICOLON ;
85 DEV_INFO_FOR_EACH_FLAG(PRINT_FLAG, SEP_SEMICOLON);
86#undef PRINT_FLAG
87#undef SEP_SEMICOLON
70d39fe4
CW
88
89 return 0;
90}
2017263e 91
a7363de7 92static char get_active_flag(struct drm_i915_gem_object *obj)
a6172a80 93{
be12a86b 94 return obj->active ? '*' : ' ';
a6172a80
CW
95}
96
a7363de7 97static char get_pin_flag(struct drm_i915_gem_object *obj)
be12a86b
TU
98{
99 return obj->pin_display ? 'p' : ' ';
100}
101
a7363de7 102static char get_tiling_flag(struct drm_i915_gem_object *obj)
a6172a80 103{
0206e353
AJ
104 switch (obj->tiling_mode) {
105 default:
be12a86b
TU
106 case I915_TILING_NONE: return ' ';
107 case I915_TILING_X: return 'X';
108 case I915_TILING_Y: return 'Y';
0206e353 109 }
a6172a80
CW
110}
111
a7363de7 112static char get_global_flag(struct drm_i915_gem_object *obj)
be12a86b
TU
113{
114 return i915_gem_obj_to_ggtt(obj) ? 'g' : ' ';
115}
116
a7363de7 117static char get_pin_mapped_flag(struct drm_i915_gem_object *obj)
1d693bcc 118{
be12a86b 119 return obj->mapping ? 'M' : ' ';
1d693bcc
BW
120}
121
ca1543be
TU
122static u64 i915_gem_obj_total_ggtt_size(struct drm_i915_gem_object *obj)
123{
124 u64 size = 0;
125 struct i915_vma *vma;
126
1c7f4bca 127 list_for_each_entry(vma, &obj->vma_list, obj_link) {
596c5923 128 if (vma->is_ggtt && drm_mm_node_allocated(&vma->node))
ca1543be
TU
129 size += vma->node.size;
130 }
131
132 return size;
133}
134
37811fcc
CW
135static void
136describe_obj(struct seq_file *m, struct drm_i915_gem_object *obj)
137{
b4716185 138 struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
e2f80391 139 struct intel_engine_cs *engine;
1d693bcc 140 struct i915_vma *vma;
d7f46fc4 141 int pin_count = 0;
c3232b18 142 enum intel_engine_id id;
d7f46fc4 143
188c1ab7
CW
144 lockdep_assert_held(&obj->base.dev->struct_mutex);
145
be12a86b 146 seq_printf(m, "%pK: %c%c%c%c%c %8zdKiB %02x %02x [ ",
37811fcc 147 &obj->base,
be12a86b 148 get_active_flag(obj),
37811fcc
CW
149 get_pin_flag(obj),
150 get_tiling_flag(obj),
1d693bcc 151 get_global_flag(obj),
be12a86b 152 get_pin_mapped_flag(obj),
a05a5862 153 obj->base.size / 1024,
37811fcc 154 obj->base.read_domains,
b4716185 155 obj->base.write_domain);
c3232b18 156 for_each_engine_id(engine, dev_priv, id)
b4716185 157 seq_printf(m, "%x ",
c3232b18 158 i915_gem_request_get_seqno(obj->last_read_req[id]));
b4716185 159 seq_printf(m, "] %x %x%s%s%s",
97b2a6a1
JH
160 i915_gem_request_get_seqno(obj->last_write_req),
161 i915_gem_request_get_seqno(obj->last_fenced_req),
0a4cd7c8 162 i915_cache_level_str(to_i915(obj->base.dev), obj->cache_level),
37811fcc
CW
163 obj->dirty ? " dirty" : "",
164 obj->madv == I915_MADV_DONTNEED ? " purgeable" : "");
165 if (obj->base.name)
166 seq_printf(m, " (name: %d)", obj->base.name);
1c7f4bca 167 list_for_each_entry(vma, &obj->vma_list, obj_link) {
d7f46fc4
BW
168 if (vma->pin_count > 0)
169 pin_count++;
ba0635ff
DC
170 }
171 seq_printf(m, " (pinned x %d)", pin_count);
cc98b413
CW
172 if (obj->pin_display)
173 seq_printf(m, " (display)");
37811fcc
CW
174 if (obj->fence_reg != I915_FENCE_REG_NONE)
175 seq_printf(m, " (fence: %d)", obj->fence_reg);
1c7f4bca 176 list_for_each_entry(vma, &obj->vma_list, obj_link) {
8d2fdc3f 177 seq_printf(m, " (%sgtt offset: %08llx, size: %08llx",
596c5923 178 vma->is_ggtt ? "g" : "pp",
8d2fdc3f 179 vma->node.start, vma->node.size);
596c5923
CW
180 if (vma->is_ggtt)
181 seq_printf(m, ", type: %u", vma->ggtt_view.type);
182 seq_puts(m, ")");
1d693bcc 183 }
c1ad11fc 184 if (obj->stolen)
440fd528 185 seq_printf(m, " (stolen: %08llx)", obj->stolen->start);
30154650 186 if (obj->pin_display || obj->fault_mappable) {
6299f992 187 char s[3], *t = s;
30154650 188 if (obj->pin_display)
6299f992
CW
189 *t++ = 'p';
190 if (obj->fault_mappable)
191 *t++ = 'f';
192 *t = '\0';
193 seq_printf(m, " (%s mappable)", s);
194 }
b4716185 195 if (obj->last_write_req != NULL)
41c52415 196 seq_printf(m, " (%s)",
666796da 197 i915_gem_request_get_engine(obj->last_write_req)->name);
d5a81ef1
DV
198 if (obj->frontbuffer_bits)
199 seq_printf(m, " (frontbuffer: 0x%03x)", obj->frontbuffer_bits);
37811fcc
CW
200}
201
433e12f7 202static int i915_gem_object_list_info(struct seq_file *m, void *data)
2017263e 203{
9f25d007 204 struct drm_info_node *node = m->private;
433e12f7
BG
205 uintptr_t list = (uintptr_t) node->info_ent->data;
206 struct list_head *head;
2017263e 207 struct drm_device *dev = node->minor->dev;
72e96d64
JL
208 struct drm_i915_private *dev_priv = to_i915(dev);
209 struct i915_ggtt *ggtt = &dev_priv->ggtt;
ca191b13 210 struct i915_vma *vma;
c44ef60e 211 u64 total_obj_size, total_gtt_size;
8f2480fb 212 int count, ret;
de227ef0
CW
213
214 ret = mutex_lock_interruptible(&dev->struct_mutex);
215 if (ret)
216 return ret;
2017263e 217
ca191b13 218 /* FIXME: the user of this interface might want more than just GGTT */
433e12f7
BG
219 switch (list) {
220 case ACTIVE_LIST:
267f0c90 221 seq_puts(m, "Active:\n");
72e96d64 222 head = &ggtt->base.active_list;
433e12f7
BG
223 break;
224 case INACTIVE_LIST:
267f0c90 225 seq_puts(m, "Inactive:\n");
72e96d64 226 head = &ggtt->base.inactive_list;
433e12f7 227 break;
433e12f7 228 default:
de227ef0
CW
229 mutex_unlock(&dev->struct_mutex);
230 return -EINVAL;
2017263e 231 }
2017263e 232
8f2480fb 233 total_obj_size = total_gtt_size = count = 0;
1c7f4bca 234 list_for_each_entry(vma, head, vm_link) {
ca191b13
BW
235 seq_printf(m, " ");
236 describe_obj(m, vma->obj);
237 seq_printf(m, "\n");
238 total_obj_size += vma->obj->base.size;
239 total_gtt_size += vma->node.size;
8f2480fb 240 count++;
2017263e 241 }
de227ef0 242 mutex_unlock(&dev->struct_mutex);
5e118f41 243
c44ef60e 244 seq_printf(m, "Total %d objects, %llu bytes, %llu GTT size\n",
8f2480fb 245 count, total_obj_size, total_gtt_size);
2017263e
BG
246 return 0;
247}
248
6d2b8885
CW
249static int obj_rank_by_stolen(void *priv,
250 struct list_head *A, struct list_head *B)
251{
252 struct drm_i915_gem_object *a =
b25cb2f8 253 container_of(A, struct drm_i915_gem_object, obj_exec_link);
6d2b8885 254 struct drm_i915_gem_object *b =
b25cb2f8 255 container_of(B, struct drm_i915_gem_object, obj_exec_link);
6d2b8885 256
2d05fa16
RV
257 if (a->stolen->start < b->stolen->start)
258 return -1;
259 if (a->stolen->start > b->stolen->start)
260 return 1;
261 return 0;
6d2b8885
CW
262}
263
264static int i915_gem_stolen_list_info(struct seq_file *m, void *data)
265{
9f25d007 266 struct drm_info_node *node = m->private;
6d2b8885
CW
267 struct drm_device *dev = node->minor->dev;
268 struct drm_i915_private *dev_priv = dev->dev_private;
269 struct drm_i915_gem_object *obj;
c44ef60e 270 u64 total_obj_size, total_gtt_size;
6d2b8885
CW
271 LIST_HEAD(stolen);
272 int count, ret;
273
274 ret = mutex_lock_interruptible(&dev->struct_mutex);
275 if (ret)
276 return ret;
277
278 total_obj_size = total_gtt_size = count = 0;
279 list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
280 if (obj->stolen == NULL)
281 continue;
282
b25cb2f8 283 list_add(&obj->obj_exec_link, &stolen);
6d2b8885
CW
284
285 total_obj_size += obj->base.size;
ca1543be 286 total_gtt_size += i915_gem_obj_total_ggtt_size(obj);
6d2b8885
CW
287 count++;
288 }
289 list_for_each_entry(obj, &dev_priv->mm.unbound_list, global_list) {
290 if (obj->stolen == NULL)
291 continue;
292
b25cb2f8 293 list_add(&obj->obj_exec_link, &stolen);
6d2b8885
CW
294
295 total_obj_size += obj->base.size;
296 count++;
297 }
298 list_sort(NULL, &stolen, obj_rank_by_stolen);
299 seq_puts(m, "Stolen:\n");
300 while (!list_empty(&stolen)) {
b25cb2f8 301 obj = list_first_entry(&stolen, typeof(*obj), obj_exec_link);
6d2b8885
CW
302 seq_puts(m, " ");
303 describe_obj(m, obj);
304 seq_putc(m, '\n');
b25cb2f8 305 list_del_init(&obj->obj_exec_link);
6d2b8885
CW
306 }
307 mutex_unlock(&dev->struct_mutex);
308
c44ef60e 309 seq_printf(m, "Total %d objects, %llu bytes, %llu GTT size\n",
6d2b8885
CW
310 count, total_obj_size, total_gtt_size);
311 return 0;
312}
313
6299f992
CW
314#define count_objects(list, member) do { \
315 list_for_each_entry(obj, list, member) { \
ca1543be 316 size += i915_gem_obj_total_ggtt_size(obj); \
6299f992
CW
317 ++count; \
318 if (obj->map_and_fenceable) { \
f343c5f6 319 mappable_size += i915_gem_obj_ggtt_size(obj); \
6299f992
CW
320 ++mappable_count; \
321 } \
322 } \
0206e353 323} while (0)
6299f992 324
2db8e9d6 325struct file_stats {
6313c204 326 struct drm_i915_file_private *file_priv;
c44ef60e
MK
327 unsigned long count;
328 u64 total, unbound;
329 u64 global, shared;
330 u64 active, inactive;
2db8e9d6
CW
331};
332
333static int per_file_stats(int id, void *ptr, void *data)
334{
335 struct drm_i915_gem_object *obj = ptr;
336 struct file_stats *stats = data;
6313c204 337 struct i915_vma *vma;
2db8e9d6
CW
338
339 stats->count++;
340 stats->total += obj->base.size;
341
c67a17e9
CW
342 if (obj->base.name || obj->base.dma_buf)
343 stats->shared += obj->base.size;
344
6313c204 345 if (USES_FULL_PPGTT(obj->base.dev)) {
1c7f4bca 346 list_for_each_entry(vma, &obj->vma_list, obj_link) {
6313c204
CW
347 struct i915_hw_ppgtt *ppgtt;
348
349 if (!drm_mm_node_allocated(&vma->node))
350 continue;
351
596c5923 352 if (vma->is_ggtt) {
6313c204
CW
353 stats->global += obj->base.size;
354 continue;
355 }
356
357 ppgtt = container_of(vma->vm, struct i915_hw_ppgtt, base);
4d884705 358 if (ppgtt->file_priv != stats->file_priv)
6313c204
CW
359 continue;
360
41c52415 361 if (obj->active) /* XXX per-vma statistic */
6313c204
CW
362 stats->active += obj->base.size;
363 else
364 stats->inactive += obj->base.size;
365
366 return 0;
367 }
2db8e9d6 368 } else {
6313c204
CW
369 if (i915_gem_obj_ggtt_bound(obj)) {
370 stats->global += obj->base.size;
41c52415 371 if (obj->active)
6313c204
CW
372 stats->active += obj->base.size;
373 else
374 stats->inactive += obj->base.size;
375 return 0;
376 }
2db8e9d6
CW
377 }
378
6313c204
CW
379 if (!list_empty(&obj->global_list))
380 stats->unbound += obj->base.size;
381
2db8e9d6
CW
382 return 0;
383}
384
b0da1b79
CW
385#define print_file_stats(m, name, stats) do { \
386 if (stats.count) \
c44ef60e 387 seq_printf(m, "%s: %lu objects, %llu bytes (%llu active, %llu inactive, %llu global, %llu shared, %llu unbound)\n", \
b0da1b79
CW
388 name, \
389 stats.count, \
390 stats.total, \
391 stats.active, \
392 stats.inactive, \
393 stats.global, \
394 stats.shared, \
395 stats.unbound); \
396} while (0)
493018dc
BV
397
398static void print_batch_pool_stats(struct seq_file *m,
399 struct drm_i915_private *dev_priv)
400{
401 struct drm_i915_gem_object *obj;
402 struct file_stats stats;
e2f80391 403 struct intel_engine_cs *engine;
b4ac5afc 404 int j;
493018dc
BV
405
406 memset(&stats, 0, sizeof(stats));
407
b4ac5afc 408 for_each_engine(engine, dev_priv) {
e2f80391 409 for (j = 0; j < ARRAY_SIZE(engine->batch_pool.cache_list); j++) {
8d9d5744 410 list_for_each_entry(obj,
e2f80391 411 &engine->batch_pool.cache_list[j],
8d9d5744
CW
412 batch_pool_link)
413 per_file_stats(0, obj, &stats);
414 }
06fbca71 415 }
493018dc 416
b0da1b79 417 print_file_stats(m, "[k]batch pool", stats);
493018dc
BV
418}
419
15da9565
CW
420static int per_file_ctx_stats(int id, void *ptr, void *data)
421{
422 struct i915_gem_context *ctx = ptr;
423 int n;
424
425 for (n = 0; n < ARRAY_SIZE(ctx->engine); n++) {
426 if (ctx->engine[n].state)
427 per_file_stats(0, ctx->engine[n].state, data);
428 if (ctx->engine[n].ringbuf)
429 per_file_stats(0, ctx->engine[n].ringbuf->obj, data);
430 }
431
432 return 0;
433}
434
435static void print_context_stats(struct seq_file *m,
436 struct drm_i915_private *dev_priv)
437{
438 struct file_stats stats;
439 struct drm_file *file;
440
441 memset(&stats, 0, sizeof(stats));
442
443 mutex_lock(&dev_priv->dev->struct_mutex);
444 if (dev_priv->kernel_context)
445 per_file_ctx_stats(0, dev_priv->kernel_context, &stats);
446
447 list_for_each_entry(file, &dev_priv->dev->filelist, lhead) {
448 struct drm_i915_file_private *fpriv = file->driver_priv;
449 idr_for_each(&fpriv->context_idr, per_file_ctx_stats, &stats);
450 }
451 mutex_unlock(&dev_priv->dev->struct_mutex);
452
453 print_file_stats(m, "[k]contexts", stats);
454}
455
ca191b13
BW
456#define count_vmas(list, member) do { \
457 list_for_each_entry(vma, list, member) { \
ca1543be 458 size += i915_gem_obj_total_ggtt_size(vma->obj); \
ca191b13
BW
459 ++count; \
460 if (vma->obj->map_and_fenceable) { \
461 mappable_size += i915_gem_obj_ggtt_size(vma->obj); \
462 ++mappable_count; \
463 } \
464 } \
465} while (0)
466
467static int i915_gem_object_info(struct seq_file *m, void* data)
73aa808f 468{
9f25d007 469 struct drm_info_node *node = m->private;
73aa808f 470 struct drm_device *dev = node->minor->dev;
72e96d64
JL
471 struct drm_i915_private *dev_priv = to_i915(dev);
472 struct i915_ggtt *ggtt = &dev_priv->ggtt;
b7abb714 473 u32 count, mappable_count, purgeable_count;
c44ef60e 474 u64 size, mappable_size, purgeable_size;
be19b10d
TU
475 unsigned long pin_mapped_count = 0, pin_mapped_purgeable_count = 0;
476 u64 pin_mapped_size = 0, pin_mapped_purgeable_size = 0;
6299f992 477 struct drm_i915_gem_object *obj;
2db8e9d6 478 struct drm_file *file;
ca191b13 479 struct i915_vma *vma;
73aa808f
CW
480 int ret;
481
482 ret = mutex_lock_interruptible(&dev->struct_mutex);
483 if (ret)
484 return ret;
485
6299f992
CW
486 seq_printf(m, "%u objects, %zu bytes\n",
487 dev_priv->mm.object_count,
488 dev_priv->mm.object_memory);
489
490 size = count = mappable_size = mappable_count = 0;
35c20a60 491 count_objects(&dev_priv->mm.bound_list, global_list);
c44ef60e 492 seq_printf(m, "%u [%u] objects, %llu [%llu] bytes in gtt\n",
6299f992
CW
493 count, mappable_count, size, mappable_size);
494
495 size = count = mappable_size = mappable_count = 0;
72e96d64 496 count_vmas(&ggtt->base.active_list, vm_link);
c44ef60e 497 seq_printf(m, " %u [%u] active objects, %llu [%llu] bytes\n",
6299f992
CW
498 count, mappable_count, size, mappable_size);
499
6299f992 500 size = count = mappable_size = mappable_count = 0;
72e96d64 501 count_vmas(&ggtt->base.inactive_list, vm_link);
c44ef60e 502 seq_printf(m, " %u [%u] inactive objects, %llu [%llu] bytes\n",
6299f992
CW
503 count, mappable_count, size, mappable_size);
504
b7abb714 505 size = count = purgeable_size = purgeable_count = 0;
35c20a60 506 list_for_each_entry(obj, &dev_priv->mm.unbound_list, global_list) {
6c085a72 507 size += obj->base.size, ++count;
b7abb714
CW
508 if (obj->madv == I915_MADV_DONTNEED)
509 purgeable_size += obj->base.size, ++purgeable_count;
be19b10d
TU
510 if (obj->mapping) {
511 pin_mapped_count++;
512 pin_mapped_size += obj->base.size;
513 if (obj->pages_pin_count == 0) {
514 pin_mapped_purgeable_count++;
515 pin_mapped_purgeable_size += obj->base.size;
516 }
517 }
b7abb714 518 }
c44ef60e 519 seq_printf(m, "%u unbound objects, %llu bytes\n", count, size);
6c085a72 520
6299f992 521 size = count = mappable_size = mappable_count = 0;
35c20a60 522 list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
6299f992 523 if (obj->fault_mappable) {
f343c5f6 524 size += i915_gem_obj_ggtt_size(obj);
6299f992
CW
525 ++count;
526 }
30154650 527 if (obj->pin_display) {
f343c5f6 528 mappable_size += i915_gem_obj_ggtt_size(obj);
6299f992
CW
529 ++mappable_count;
530 }
b7abb714
CW
531 if (obj->madv == I915_MADV_DONTNEED) {
532 purgeable_size += obj->base.size;
533 ++purgeable_count;
534 }
be19b10d
TU
535 if (obj->mapping) {
536 pin_mapped_count++;
537 pin_mapped_size += obj->base.size;
538 if (obj->pages_pin_count == 0) {
539 pin_mapped_purgeable_count++;
540 pin_mapped_purgeable_size += obj->base.size;
541 }
542 }
6299f992 543 }
c44ef60e 544 seq_printf(m, "%u purgeable objects, %llu bytes\n",
b7abb714 545 purgeable_count, purgeable_size);
c44ef60e 546 seq_printf(m, "%u pinned mappable objects, %llu bytes\n",
6299f992 547 mappable_count, mappable_size);
c44ef60e 548 seq_printf(m, "%u fault mappable objects, %llu bytes\n",
6299f992 549 count, size);
be19b10d
TU
550 seq_printf(m,
551 "%lu [%lu] pin mapped objects, %llu [%llu] bytes [purgeable]\n",
552 pin_mapped_count, pin_mapped_purgeable_count,
553 pin_mapped_size, pin_mapped_purgeable_size);
6299f992 554
c44ef60e 555 seq_printf(m, "%llu [%llu] gtt total\n",
72e96d64 556 ggtt->base.total, ggtt->mappable_end - ggtt->base.start);
73aa808f 557
493018dc
BV
558 seq_putc(m, '\n');
559 print_batch_pool_stats(m, dev_priv);
1d2ac403
DV
560 mutex_unlock(&dev->struct_mutex);
561
562 mutex_lock(&dev->filelist_mutex);
15da9565 563 print_context_stats(m, dev_priv);
2db8e9d6
CW
564 list_for_each_entry_reverse(file, &dev->filelist, lhead) {
565 struct file_stats stats;
3ec2f427 566 struct task_struct *task;
2db8e9d6
CW
567
568 memset(&stats, 0, sizeof(stats));
6313c204 569 stats.file_priv = file->driver_priv;
5b5ffff0 570 spin_lock(&file->table_lock);
2db8e9d6 571 idr_for_each(&file->object_idr, per_file_stats, &stats);
5b5ffff0 572 spin_unlock(&file->table_lock);
3ec2f427
TH
573 /*
574 * Although we have a valid reference on file->pid, that does
575 * not guarantee that the task_struct who called get_pid() is
576 * still alive (e.g. get_pid(current) => fork() => exit()).
577 * Therefore, we need to protect this ->comm access using RCU.
578 */
579 rcu_read_lock();
580 task = pid_task(file->pid, PIDTYPE_PID);
493018dc 581 print_file_stats(m, task ? task->comm : "<unknown>", stats);
3ec2f427 582 rcu_read_unlock();
2db8e9d6 583 }
1d2ac403 584 mutex_unlock(&dev->filelist_mutex);
73aa808f
CW
585
586 return 0;
587}
588
aee56cff 589static int i915_gem_gtt_info(struct seq_file *m, void *data)
08c18323 590{
9f25d007 591 struct drm_info_node *node = m->private;
08c18323 592 struct drm_device *dev = node->minor->dev;
1b50247a 593 uintptr_t list = (uintptr_t) node->info_ent->data;
08c18323
CW
594 struct drm_i915_private *dev_priv = dev->dev_private;
595 struct drm_i915_gem_object *obj;
c44ef60e 596 u64 total_obj_size, total_gtt_size;
08c18323
CW
597 int count, ret;
598
599 ret = mutex_lock_interruptible(&dev->struct_mutex);
600 if (ret)
601 return ret;
602
603 total_obj_size = total_gtt_size = count = 0;
35c20a60 604 list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
d7f46fc4 605 if (list == PINNED_LIST && !i915_gem_obj_is_pinned(obj))
1b50247a
CW
606 continue;
607
267f0c90 608 seq_puts(m, " ");
08c18323 609 describe_obj(m, obj);
267f0c90 610 seq_putc(m, '\n');
08c18323 611 total_obj_size += obj->base.size;
ca1543be 612 total_gtt_size += i915_gem_obj_total_ggtt_size(obj);
08c18323
CW
613 count++;
614 }
615
616 mutex_unlock(&dev->struct_mutex);
617
c44ef60e 618 seq_printf(m, "Total %d objects, %llu bytes, %llu GTT size\n",
08c18323
CW
619 count, total_obj_size, total_gtt_size);
620
621 return 0;
622}
623
6885843a
ML
624static void i915_dump_pageflip(struct seq_file *m,
625 struct drm_i915_private *dev_priv,
626 struct intel_crtc *crtc,
627 struct intel_flip_work *work)
628{
629 const char pipe = pipe_name(crtc->pipe);
6885843a 630 u32 pending;
143f73b3 631 int i;
6885843a
ML
632
633 pending = atomic_read(&work->pending);
634 if (pending) {
635 seq_printf(m, "Flip ioctl preparing on pipe %c (plane %c)\n",
143f73b3 636 pipe, plane_name(crtc->plane));
6885843a
ML
637 } else {
638 seq_printf(m, "Flip pending (waiting for vsync) on pipe %c (plane %c)\n",
143f73b3 639 pipe, plane_name(crtc->plane));
6885843a 640 }
6885843a 641
143f73b3
ML
642 for (i = 0; i < work->num_planes; i++) {
643 struct intel_plane_state *old_plane_state = work->old_plane_state[i];
644 struct drm_plane *plane = old_plane_state->base.plane;
645 struct drm_i915_gem_request *req = old_plane_state->wait_req;
646 struct intel_engine_cs *engine;
647
648 seq_printf(m, "[PLANE:%i] part of flip.\n", plane->base.id);
649
650 if (!req) {
651 seq_printf(m, "Plane not associated with any engine\n");
652 continue;
653 }
654
655 engine = i915_gem_request_get_engine(req);
656
657 seq_printf(m, "Plane blocked on %s at seqno %x, next seqno %x [current breadcrumb %x], completed? %d\n",
6885843a 658 engine->name,
143f73b3 659 i915_gem_request_get_seqno(req),
6885843a
ML
660 dev_priv->next_seqno,
661 engine->get_seqno(engine),
143f73b3
ML
662 i915_gem_request_completed(req, true));
663 }
664
8dd634d9
ML
665 seq_printf(m, "Flip queued on frame %d, now %d\n",
666 pending ? work->flip_queued_vblank : -1,
6885843a 667 intel_crtc_get_vblank_counter(crtc));
6885843a
ML
668}
669
4e5359cd
SF
670static int i915_gem_pageflip_info(struct seq_file *m, void *data)
671{
9f25d007 672 struct drm_info_node *node = m->private;
4e5359cd 673 struct drm_device *dev = node->minor->dev;
d6bbafa1 674 struct drm_i915_private *dev_priv = dev->dev_private;
4e5359cd 675 struct intel_crtc *crtc;
8a270ebf
DV
676 int ret;
677
678 ret = mutex_lock_interruptible(&dev->struct_mutex);
679 if (ret)
680 return ret;
4e5359cd 681
d3fcc808 682 for_each_intel_crtc(dev, crtc) {
9db4a9c7
JB
683 const char pipe = pipe_name(crtc->pipe);
684 const char plane = plane_name(crtc->plane);
51cbaf01 685 struct intel_flip_work *work;
4e5359cd 686
5e2d7afc 687 spin_lock_irq(&dev->event_lock);
6885843a 688 if (list_empty(&crtc->flip_work)) {
9db4a9c7 689 seq_printf(m, "No flip due on pipe %c (plane %c)\n",
4e5359cd
SF
690 pipe, plane);
691 } else {
6885843a
ML
692 list_for_each_entry(work, &crtc->flip_work, head) {
693 i915_dump_pageflip(m, dev_priv, crtc, work);
694 seq_puts(m, "\n");
4e5359cd
SF
695 }
696 }
5e2d7afc 697 spin_unlock_irq(&dev->event_lock);
4e5359cd
SF
698 }
699
8a270ebf
DV
700 mutex_unlock(&dev->struct_mutex);
701
4e5359cd
SF
702 return 0;
703}
704
493018dc
BV
705static int i915_gem_batch_pool_info(struct seq_file *m, void *data)
706{
707 struct drm_info_node *node = m->private;
708 struct drm_device *dev = node->minor->dev;
709 struct drm_i915_private *dev_priv = dev->dev_private;
710 struct drm_i915_gem_object *obj;
e2f80391 711 struct intel_engine_cs *engine;
8d9d5744 712 int total = 0;
b4ac5afc 713 int ret, j;
493018dc
BV
714
715 ret = mutex_lock_interruptible(&dev->struct_mutex);
716 if (ret)
717 return ret;
718
b4ac5afc 719 for_each_engine(engine, dev_priv) {
e2f80391 720 for (j = 0; j < ARRAY_SIZE(engine->batch_pool.cache_list); j++) {
8d9d5744
CW
721 int count;
722
723 count = 0;
724 list_for_each_entry(obj,
e2f80391 725 &engine->batch_pool.cache_list[j],
8d9d5744
CW
726 batch_pool_link)
727 count++;
728 seq_printf(m, "%s cache[%d]: %d objects\n",
e2f80391 729 engine->name, j, count);
8d9d5744
CW
730
731 list_for_each_entry(obj,
e2f80391 732 &engine->batch_pool.cache_list[j],
8d9d5744
CW
733 batch_pool_link) {
734 seq_puts(m, " ");
735 describe_obj(m, obj);
736 seq_putc(m, '\n');
737 }
738
739 total += count;
06fbca71 740 }
493018dc
BV
741 }
742
8d9d5744 743 seq_printf(m, "total: %d\n", total);
493018dc
BV
744
745 mutex_unlock(&dev->struct_mutex);
746
747 return 0;
748}
749
2017263e
BG
750static int i915_gem_request_info(struct seq_file *m, void *data)
751{
9f25d007 752 struct drm_info_node *node = m->private;
2017263e 753 struct drm_device *dev = node->minor->dev;
e277a1f8 754 struct drm_i915_private *dev_priv = dev->dev_private;
e2f80391 755 struct intel_engine_cs *engine;
eed29a5b 756 struct drm_i915_gem_request *req;
b4ac5afc 757 int ret, any;
de227ef0
CW
758
759 ret = mutex_lock_interruptible(&dev->struct_mutex);
760 if (ret)
761 return ret;
2017263e 762
2d1070b2 763 any = 0;
b4ac5afc 764 for_each_engine(engine, dev_priv) {
2d1070b2
CW
765 int count;
766
767 count = 0;
e2f80391 768 list_for_each_entry(req, &engine->request_list, list)
2d1070b2
CW
769 count++;
770 if (count == 0)
a2c7f6fd
CW
771 continue;
772
e2f80391
TU
773 seq_printf(m, "%s requests: %d\n", engine->name, count);
774 list_for_each_entry(req, &engine->request_list, list) {
2d1070b2
CW
775 struct task_struct *task;
776
777 rcu_read_lock();
778 task = NULL;
eed29a5b
DV
779 if (req->pid)
780 task = pid_task(req->pid, PIDTYPE_PID);
2d1070b2 781 seq_printf(m, " %x @ %d: %s [%d]\n",
eed29a5b
DV
782 req->seqno,
783 (int) (jiffies - req->emitted_jiffies),
2d1070b2
CW
784 task ? task->comm : "<unknown>",
785 task ? task->pid : -1);
786 rcu_read_unlock();
c2c347a9 787 }
2d1070b2
CW
788
789 any++;
2017263e 790 }
de227ef0
CW
791 mutex_unlock(&dev->struct_mutex);
792
2d1070b2 793 if (any == 0)
267f0c90 794 seq_puts(m, "No requests\n");
c2c347a9 795
2017263e
BG
796 return 0;
797}
798
b2223497 799static void i915_ring_seqno_info(struct seq_file *m,
0bc40be8 800 struct intel_engine_cs *engine)
b2223497 801{
12471ba8
CW
802 seq_printf(m, "Current sequence (%s): %x\n",
803 engine->name, engine->get_seqno(engine));
804 seq_printf(m, "Current user interrupts (%s): %x\n",
805 engine->name, READ_ONCE(engine->user_interrupts));
b2223497
CW
806}
807
2017263e
BG
808static int i915_gem_seqno_info(struct seq_file *m, void *data)
809{
9f25d007 810 struct drm_info_node *node = m->private;
2017263e 811 struct drm_device *dev = node->minor->dev;
e277a1f8 812 struct drm_i915_private *dev_priv = dev->dev_private;
e2f80391 813 struct intel_engine_cs *engine;
b4ac5afc 814 int ret;
de227ef0
CW
815
816 ret = mutex_lock_interruptible(&dev->struct_mutex);
817 if (ret)
818 return ret;
c8c8fb33 819 intel_runtime_pm_get(dev_priv);
2017263e 820
b4ac5afc 821 for_each_engine(engine, dev_priv)
e2f80391 822 i915_ring_seqno_info(m, engine);
de227ef0 823
c8c8fb33 824 intel_runtime_pm_put(dev_priv);
de227ef0
CW
825 mutex_unlock(&dev->struct_mutex);
826
2017263e
BG
827 return 0;
828}
829
830
831static int i915_interrupt_info(struct seq_file *m, void *data)
832{
9f25d007 833 struct drm_info_node *node = m->private;
2017263e 834 struct drm_device *dev = node->minor->dev;
e277a1f8 835 struct drm_i915_private *dev_priv = dev->dev_private;
e2f80391 836 struct intel_engine_cs *engine;
9db4a9c7 837 int ret, i, pipe;
de227ef0
CW
838
839 ret = mutex_lock_interruptible(&dev->struct_mutex);
840 if (ret)
841 return ret;
c8c8fb33 842 intel_runtime_pm_get(dev_priv);
2017263e 843
74e1ca8c 844 if (IS_CHERRYVIEW(dev)) {
74e1ca8c
VS
845 seq_printf(m, "Master Interrupt Control:\t%08x\n",
846 I915_READ(GEN8_MASTER_IRQ));
847
848 seq_printf(m, "Display IER:\t%08x\n",
849 I915_READ(VLV_IER));
850 seq_printf(m, "Display IIR:\t%08x\n",
851 I915_READ(VLV_IIR));
852 seq_printf(m, "Display IIR_RW:\t%08x\n",
853 I915_READ(VLV_IIR_RW));
854 seq_printf(m, "Display IMR:\t%08x\n",
855 I915_READ(VLV_IMR));
055e393f 856 for_each_pipe(dev_priv, pipe)
74e1ca8c
VS
857 seq_printf(m, "Pipe %c stat:\t%08x\n",
858 pipe_name(pipe),
859 I915_READ(PIPESTAT(pipe)));
860
861 seq_printf(m, "Port hotplug:\t%08x\n",
862 I915_READ(PORT_HOTPLUG_EN));
863 seq_printf(m, "DPFLIPSTAT:\t%08x\n",
864 I915_READ(VLV_DPFLIPSTAT));
865 seq_printf(m, "DPINVGTT:\t%08x\n",
866 I915_READ(DPINVGTT));
867
868 for (i = 0; i < 4; i++) {
869 seq_printf(m, "GT Interrupt IMR %d:\t%08x\n",
870 i, I915_READ(GEN8_GT_IMR(i)));
871 seq_printf(m, "GT Interrupt IIR %d:\t%08x\n",
872 i, I915_READ(GEN8_GT_IIR(i)));
873 seq_printf(m, "GT Interrupt IER %d:\t%08x\n",
874 i, I915_READ(GEN8_GT_IER(i)));
875 }
876
877 seq_printf(m, "PCU interrupt mask:\t%08x\n",
878 I915_READ(GEN8_PCU_IMR));
879 seq_printf(m, "PCU interrupt identity:\t%08x\n",
880 I915_READ(GEN8_PCU_IIR));
881 seq_printf(m, "PCU interrupt enable:\t%08x\n",
882 I915_READ(GEN8_PCU_IER));
883 } else if (INTEL_INFO(dev)->gen >= 8) {
a123f157
BW
884 seq_printf(m, "Master Interrupt Control:\t%08x\n",
885 I915_READ(GEN8_MASTER_IRQ));
886
887 for (i = 0; i < 4; i++) {
888 seq_printf(m, "GT Interrupt IMR %d:\t%08x\n",
889 i, I915_READ(GEN8_GT_IMR(i)));
890 seq_printf(m, "GT Interrupt IIR %d:\t%08x\n",
891 i, I915_READ(GEN8_GT_IIR(i)));
892 seq_printf(m, "GT Interrupt IER %d:\t%08x\n",
893 i, I915_READ(GEN8_GT_IER(i)));
894 }
895
055e393f 896 for_each_pipe(dev_priv, pipe) {
e129649b
ID
897 enum intel_display_power_domain power_domain;
898
899 power_domain = POWER_DOMAIN_PIPE(pipe);
900 if (!intel_display_power_get_if_enabled(dev_priv,
901 power_domain)) {
22c59960
PZ
902 seq_printf(m, "Pipe %c power disabled\n",
903 pipe_name(pipe));
904 continue;
905 }
a123f157 906 seq_printf(m, "Pipe %c IMR:\t%08x\n",
07d27e20
DL
907 pipe_name(pipe),
908 I915_READ(GEN8_DE_PIPE_IMR(pipe)));
a123f157 909 seq_printf(m, "Pipe %c IIR:\t%08x\n",
07d27e20
DL
910 pipe_name(pipe),
911 I915_READ(GEN8_DE_PIPE_IIR(pipe)));
a123f157 912 seq_printf(m, "Pipe %c IER:\t%08x\n",
07d27e20
DL
913 pipe_name(pipe),
914 I915_READ(GEN8_DE_PIPE_IER(pipe)));
e129649b
ID
915
916 intel_display_power_put(dev_priv, power_domain);
a123f157
BW
917 }
918
919 seq_printf(m, "Display Engine port interrupt mask:\t%08x\n",
920 I915_READ(GEN8_DE_PORT_IMR));
921 seq_printf(m, "Display Engine port interrupt identity:\t%08x\n",
922 I915_READ(GEN8_DE_PORT_IIR));
923 seq_printf(m, "Display Engine port interrupt enable:\t%08x\n",
924 I915_READ(GEN8_DE_PORT_IER));
925
926 seq_printf(m, "Display Engine misc interrupt mask:\t%08x\n",
927 I915_READ(GEN8_DE_MISC_IMR));
928 seq_printf(m, "Display Engine misc interrupt identity:\t%08x\n",
929 I915_READ(GEN8_DE_MISC_IIR));
930 seq_printf(m, "Display Engine misc interrupt enable:\t%08x\n",
931 I915_READ(GEN8_DE_MISC_IER));
932
933 seq_printf(m, "PCU interrupt mask:\t%08x\n",
934 I915_READ(GEN8_PCU_IMR));
935 seq_printf(m, "PCU interrupt identity:\t%08x\n",
936 I915_READ(GEN8_PCU_IIR));
937 seq_printf(m, "PCU interrupt enable:\t%08x\n",
938 I915_READ(GEN8_PCU_IER));
939 } else if (IS_VALLEYVIEW(dev)) {
7e231dbe
JB
940 seq_printf(m, "Display IER:\t%08x\n",
941 I915_READ(VLV_IER));
942 seq_printf(m, "Display IIR:\t%08x\n",
943 I915_READ(VLV_IIR));
944 seq_printf(m, "Display IIR_RW:\t%08x\n",
945 I915_READ(VLV_IIR_RW));
946 seq_printf(m, "Display IMR:\t%08x\n",
947 I915_READ(VLV_IMR));
055e393f 948 for_each_pipe(dev_priv, pipe)
7e231dbe
JB
949 seq_printf(m, "Pipe %c stat:\t%08x\n",
950 pipe_name(pipe),
951 I915_READ(PIPESTAT(pipe)));
952
953 seq_printf(m, "Master IER:\t%08x\n",
954 I915_READ(VLV_MASTER_IER));
955
956 seq_printf(m, "Render IER:\t%08x\n",
957 I915_READ(GTIER));
958 seq_printf(m, "Render IIR:\t%08x\n",
959 I915_READ(GTIIR));
960 seq_printf(m, "Render IMR:\t%08x\n",
961 I915_READ(GTIMR));
962
963 seq_printf(m, "PM IER:\t\t%08x\n",
964 I915_READ(GEN6_PMIER));
965 seq_printf(m, "PM IIR:\t\t%08x\n",
966 I915_READ(GEN6_PMIIR));
967 seq_printf(m, "PM IMR:\t\t%08x\n",
968 I915_READ(GEN6_PMIMR));
969
970 seq_printf(m, "Port hotplug:\t%08x\n",
971 I915_READ(PORT_HOTPLUG_EN));
972 seq_printf(m, "DPFLIPSTAT:\t%08x\n",
973 I915_READ(VLV_DPFLIPSTAT));
974 seq_printf(m, "DPINVGTT:\t%08x\n",
975 I915_READ(DPINVGTT));
976
977 } else if (!HAS_PCH_SPLIT(dev)) {
5f6a1695
ZW
978 seq_printf(m, "Interrupt enable: %08x\n",
979 I915_READ(IER));
980 seq_printf(m, "Interrupt identity: %08x\n",
981 I915_READ(IIR));
982 seq_printf(m, "Interrupt mask: %08x\n",
983 I915_READ(IMR));
055e393f 984 for_each_pipe(dev_priv, pipe)
9db4a9c7
JB
985 seq_printf(m, "Pipe %c stat: %08x\n",
986 pipe_name(pipe),
987 I915_READ(PIPESTAT(pipe)));
5f6a1695
ZW
988 } else {
989 seq_printf(m, "North Display Interrupt enable: %08x\n",
990 I915_READ(DEIER));
991 seq_printf(m, "North Display Interrupt identity: %08x\n",
992 I915_READ(DEIIR));
993 seq_printf(m, "North Display Interrupt mask: %08x\n",
994 I915_READ(DEIMR));
995 seq_printf(m, "South Display Interrupt enable: %08x\n",
996 I915_READ(SDEIER));
997 seq_printf(m, "South Display Interrupt identity: %08x\n",
998 I915_READ(SDEIIR));
999 seq_printf(m, "South Display Interrupt mask: %08x\n",
1000 I915_READ(SDEIMR));
1001 seq_printf(m, "Graphics Interrupt enable: %08x\n",
1002 I915_READ(GTIER));
1003 seq_printf(m, "Graphics Interrupt identity: %08x\n",
1004 I915_READ(GTIIR));
1005 seq_printf(m, "Graphics Interrupt mask: %08x\n",
1006 I915_READ(GTIMR));
1007 }
b4ac5afc 1008 for_each_engine(engine, dev_priv) {
a123f157 1009 if (INTEL_INFO(dev)->gen >= 6) {
a2c7f6fd
CW
1010 seq_printf(m,
1011 "Graphics Interrupt mask (%s): %08x\n",
e2f80391 1012 engine->name, I915_READ_IMR(engine));
9862e600 1013 }
e2f80391 1014 i915_ring_seqno_info(m, engine);
9862e600 1015 }
c8c8fb33 1016 intel_runtime_pm_put(dev_priv);
de227ef0
CW
1017 mutex_unlock(&dev->struct_mutex);
1018
2017263e
BG
1019 return 0;
1020}
1021
a6172a80
CW
1022static int i915_gem_fence_regs_info(struct seq_file *m, void *data)
1023{
9f25d007 1024 struct drm_info_node *node = m->private;
a6172a80 1025 struct drm_device *dev = node->minor->dev;
e277a1f8 1026 struct drm_i915_private *dev_priv = dev->dev_private;
de227ef0
CW
1027 int i, ret;
1028
1029 ret = mutex_lock_interruptible(&dev->struct_mutex);
1030 if (ret)
1031 return ret;
a6172a80 1032
a6172a80
CW
1033 seq_printf(m, "Total fences = %d\n", dev_priv->num_fence_regs);
1034 for (i = 0; i < dev_priv->num_fence_regs; i++) {
05394f39 1035 struct drm_i915_gem_object *obj = dev_priv->fence_regs[i].obj;
a6172a80 1036
6c085a72
CW
1037 seq_printf(m, "Fence %d, pin count = %d, object = ",
1038 i, dev_priv->fence_regs[i].pin_count);
c2c347a9 1039 if (obj == NULL)
267f0c90 1040 seq_puts(m, "unused");
c2c347a9 1041 else
05394f39 1042 describe_obj(m, obj);
267f0c90 1043 seq_putc(m, '\n');
a6172a80
CW
1044 }
1045
05394f39 1046 mutex_unlock(&dev->struct_mutex);
a6172a80
CW
1047 return 0;
1048}
1049
2017263e
BG
1050static int i915_hws_info(struct seq_file *m, void *data)
1051{
9f25d007 1052 struct drm_info_node *node = m->private;
2017263e 1053 struct drm_device *dev = node->minor->dev;
e277a1f8 1054 struct drm_i915_private *dev_priv = dev->dev_private;
e2f80391 1055 struct intel_engine_cs *engine;
1a240d4d 1056 const u32 *hws;
4066c0ae
CW
1057 int i;
1058
4a570db5 1059 engine = &dev_priv->engine[(uintptr_t)node->info_ent->data];
e2f80391 1060 hws = engine->status_page.page_addr;
2017263e
BG
1061 if (hws == NULL)
1062 return 0;
1063
1064 for (i = 0; i < 4096 / sizeof(u32) / 4; i += 4) {
1065 seq_printf(m, "0x%08x: 0x%08x 0x%08x 0x%08x 0x%08x\n",
1066 i * 4,
1067 hws[i], hws[i + 1], hws[i + 2], hws[i + 3]);
1068 }
1069 return 0;
1070}
1071
d5442303
DV
1072static ssize_t
1073i915_error_state_write(struct file *filp,
1074 const char __user *ubuf,
1075 size_t cnt,
1076 loff_t *ppos)
1077{
edc3d884 1078 struct i915_error_state_file_priv *error_priv = filp->private_data;
d5442303 1079 struct drm_device *dev = error_priv->dev;
22bcfc6a 1080 int ret;
d5442303
DV
1081
1082 DRM_DEBUG_DRIVER("Resetting error state\n");
1083
22bcfc6a
DV
1084 ret = mutex_lock_interruptible(&dev->struct_mutex);
1085 if (ret)
1086 return ret;
1087
d5442303
DV
1088 i915_destroy_error_state(dev);
1089 mutex_unlock(&dev->struct_mutex);
1090
1091 return cnt;
1092}
1093
1094static int i915_error_state_open(struct inode *inode, struct file *file)
1095{
1096 struct drm_device *dev = inode->i_private;
d5442303 1097 struct i915_error_state_file_priv *error_priv;
d5442303
DV
1098
1099 error_priv = kzalloc(sizeof(*error_priv), GFP_KERNEL);
1100 if (!error_priv)
1101 return -ENOMEM;
1102
1103 error_priv->dev = dev;
1104
95d5bfb3 1105 i915_error_state_get(dev, error_priv);
d5442303 1106
edc3d884
MK
1107 file->private_data = error_priv;
1108
1109 return 0;
d5442303
DV
1110}
1111
1112static int i915_error_state_release(struct inode *inode, struct file *file)
1113{
edc3d884 1114 struct i915_error_state_file_priv *error_priv = file->private_data;
d5442303 1115
95d5bfb3 1116 i915_error_state_put(error_priv);
d5442303
DV
1117 kfree(error_priv);
1118
edc3d884
MK
1119 return 0;
1120}
1121
4dc955f7
MK
1122static ssize_t i915_error_state_read(struct file *file, char __user *userbuf,
1123 size_t count, loff_t *pos)
1124{
1125 struct i915_error_state_file_priv *error_priv = file->private_data;
1126 struct drm_i915_error_state_buf error_str;
1127 loff_t tmp_pos = 0;
1128 ssize_t ret_count = 0;
1129 int ret;
1130
0a4cd7c8 1131 ret = i915_error_state_buf_init(&error_str, to_i915(error_priv->dev), count, *pos);
4dc955f7
MK
1132 if (ret)
1133 return ret;
edc3d884 1134
fc16b48b 1135 ret = i915_error_state_to_str(&error_str, error_priv);
edc3d884
MK
1136 if (ret)
1137 goto out;
1138
edc3d884
MK
1139 ret_count = simple_read_from_buffer(userbuf, count, &tmp_pos,
1140 error_str.buf,
1141 error_str.bytes);
1142
1143 if (ret_count < 0)
1144 ret = ret_count;
1145 else
1146 *pos = error_str.start + ret_count;
1147out:
4dc955f7 1148 i915_error_state_buf_release(&error_str);
edc3d884 1149 return ret ?: ret_count;
d5442303
DV
1150}
1151
1152static const struct file_operations i915_error_state_fops = {
1153 .owner = THIS_MODULE,
1154 .open = i915_error_state_open,
edc3d884 1155 .read = i915_error_state_read,
d5442303
DV
1156 .write = i915_error_state_write,
1157 .llseek = default_llseek,
1158 .release = i915_error_state_release,
1159};
1160
647416f9
KC
1161static int
1162i915_next_seqno_get(void *data, u64 *val)
40633219 1163{
647416f9 1164 struct drm_device *dev = data;
e277a1f8 1165 struct drm_i915_private *dev_priv = dev->dev_private;
40633219
MK
1166 int ret;
1167
1168 ret = mutex_lock_interruptible(&dev->struct_mutex);
1169 if (ret)
1170 return ret;
1171
647416f9 1172 *val = dev_priv->next_seqno;
40633219
MK
1173 mutex_unlock(&dev->struct_mutex);
1174
647416f9 1175 return 0;
40633219
MK
1176}
1177
647416f9
KC
1178static int
1179i915_next_seqno_set(void *data, u64 val)
1180{
1181 struct drm_device *dev = data;
40633219
MK
1182 int ret;
1183
40633219
MK
1184 ret = mutex_lock_interruptible(&dev->struct_mutex);
1185 if (ret)
1186 return ret;
1187
e94fbaa8 1188 ret = i915_gem_set_seqno(dev, val);
40633219
MK
1189 mutex_unlock(&dev->struct_mutex);
1190
647416f9 1191 return ret;
40633219
MK
1192}
1193
647416f9
KC
1194DEFINE_SIMPLE_ATTRIBUTE(i915_next_seqno_fops,
1195 i915_next_seqno_get, i915_next_seqno_set,
3a3b4f98 1196 "0x%llx\n");
40633219 1197
adb4bd12 1198static int i915_frequency_info(struct seq_file *m, void *unused)
f97108d1 1199{
9f25d007 1200 struct drm_info_node *node = m->private;
f97108d1 1201 struct drm_device *dev = node->minor->dev;
e277a1f8 1202 struct drm_i915_private *dev_priv = dev->dev_private;
c8c8fb33
PZ
1203 int ret = 0;
1204
1205 intel_runtime_pm_get(dev_priv);
3b8d8d91 1206
5c9669ce
TR
1207 flush_delayed_work(&dev_priv->rps.delayed_resume_work);
1208
3b8d8d91
JB
1209 if (IS_GEN5(dev)) {
1210 u16 rgvswctl = I915_READ16(MEMSWCTL);
1211 u16 rgvstat = I915_READ16(MEMSTAT_ILK);
1212
1213 seq_printf(m, "Requested P-state: %d\n", (rgvswctl >> 8) & 0xf);
1214 seq_printf(m, "Requested VID: %d\n", rgvswctl & 0x3f);
1215 seq_printf(m, "Current VID: %d\n", (rgvstat & MEMSTAT_VID_MASK) >>
1216 MEMSTAT_VID_SHIFT);
1217 seq_printf(m, "Current P-state: %d\n",
1218 (rgvstat & MEMSTAT_PSTATE_MASK) >> MEMSTAT_PSTATE_SHIFT);
666a4537
WB
1219 } else if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
1220 u32 freq_sts;
1221
1222 mutex_lock(&dev_priv->rps.hw_lock);
1223 freq_sts = vlv_punit_read(dev_priv, PUNIT_REG_GPU_FREQ_STS);
1224 seq_printf(m, "PUNIT_REG_GPU_FREQ_STS: 0x%08x\n", freq_sts);
1225 seq_printf(m, "DDR freq: %d MHz\n", dev_priv->mem_freq);
1226
1227 seq_printf(m, "actual GPU freq: %d MHz\n",
1228 intel_gpu_freq(dev_priv, (freq_sts >> 8) & 0xff));
1229
1230 seq_printf(m, "current GPU freq: %d MHz\n",
1231 intel_gpu_freq(dev_priv, dev_priv->rps.cur_freq));
1232
1233 seq_printf(m, "max GPU freq: %d MHz\n",
1234 intel_gpu_freq(dev_priv, dev_priv->rps.max_freq));
1235
1236 seq_printf(m, "min GPU freq: %d MHz\n",
1237 intel_gpu_freq(dev_priv, dev_priv->rps.min_freq));
1238
1239 seq_printf(m, "idle GPU freq: %d MHz\n",
1240 intel_gpu_freq(dev_priv, dev_priv->rps.idle_freq));
1241
1242 seq_printf(m,
1243 "efficient (RPe) frequency: %d MHz\n",
1244 intel_gpu_freq(dev_priv, dev_priv->rps.efficient_freq));
1245 mutex_unlock(&dev_priv->rps.hw_lock);
1246 } else if (INTEL_INFO(dev)->gen >= 6) {
35040562
BP
1247 u32 rp_state_limits;
1248 u32 gt_perf_status;
1249 u32 rp_state_cap;
0d8f9491 1250 u32 rpmodectl, rpinclimit, rpdeclimit;
8e8c06cd 1251 u32 rpstat, cagf, reqf;
ccab5c82
JB
1252 u32 rpupei, rpcurup, rpprevup;
1253 u32 rpdownei, rpcurdown, rpprevdown;
9dd3c605 1254 u32 pm_ier, pm_imr, pm_isr, pm_iir, pm_mask;
3b8d8d91
JB
1255 int max_freq;
1256
35040562
BP
1257 rp_state_limits = I915_READ(GEN6_RP_STATE_LIMITS);
1258 if (IS_BROXTON(dev)) {
1259 rp_state_cap = I915_READ(BXT_RP_STATE_CAP);
1260 gt_perf_status = I915_READ(BXT_GT_PERF_STATUS);
1261 } else {
1262 rp_state_cap = I915_READ(GEN6_RP_STATE_CAP);
1263 gt_perf_status = I915_READ(GEN6_GT_PERF_STATUS);
1264 }
1265
3b8d8d91 1266 /* RPSTAT1 is in the GT power well */
d1ebd816
BW
1267 ret = mutex_lock_interruptible(&dev->struct_mutex);
1268 if (ret)
c8c8fb33 1269 goto out;
d1ebd816 1270
59bad947 1271 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
3b8d8d91 1272
8e8c06cd 1273 reqf = I915_READ(GEN6_RPNSWREQ);
60260a5b
AG
1274 if (IS_GEN9(dev))
1275 reqf >>= 23;
1276 else {
1277 reqf &= ~GEN6_TURBO_DISABLE;
1278 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
1279 reqf >>= 24;
1280 else
1281 reqf >>= 25;
1282 }
7c59a9c1 1283 reqf = intel_gpu_freq(dev_priv, reqf);
8e8c06cd 1284
0d8f9491
CW
1285 rpmodectl = I915_READ(GEN6_RP_CONTROL);
1286 rpinclimit = I915_READ(GEN6_RP_UP_THRESHOLD);
1287 rpdeclimit = I915_READ(GEN6_RP_DOWN_THRESHOLD);
1288
ccab5c82 1289 rpstat = I915_READ(GEN6_RPSTAT1);
d6cda9c7
AG
1290 rpupei = I915_READ(GEN6_RP_CUR_UP_EI) & GEN6_CURICONT_MASK;
1291 rpcurup = I915_READ(GEN6_RP_CUR_UP) & GEN6_CURBSYTAVG_MASK;
1292 rpprevup = I915_READ(GEN6_RP_PREV_UP) & GEN6_CURBSYTAVG_MASK;
1293 rpdownei = I915_READ(GEN6_RP_CUR_DOWN_EI) & GEN6_CURIAVG_MASK;
1294 rpcurdown = I915_READ(GEN6_RP_CUR_DOWN) & GEN6_CURBSYTAVG_MASK;
1295 rpprevdown = I915_READ(GEN6_RP_PREV_DOWN) & GEN6_CURBSYTAVG_MASK;
60260a5b
AG
1296 if (IS_GEN9(dev))
1297 cagf = (rpstat & GEN9_CAGF_MASK) >> GEN9_CAGF_SHIFT;
1298 else if (IS_HASWELL(dev) || IS_BROADWELL(dev))
f82855d3
BW
1299 cagf = (rpstat & HSW_CAGF_MASK) >> HSW_CAGF_SHIFT;
1300 else
1301 cagf = (rpstat & GEN6_CAGF_MASK) >> GEN6_CAGF_SHIFT;
7c59a9c1 1302 cagf = intel_gpu_freq(dev_priv, cagf);
ccab5c82 1303
59bad947 1304 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
d1ebd816
BW
1305 mutex_unlock(&dev->struct_mutex);
1306
9dd3c605
PZ
1307 if (IS_GEN6(dev) || IS_GEN7(dev)) {
1308 pm_ier = I915_READ(GEN6_PMIER);
1309 pm_imr = I915_READ(GEN6_PMIMR);
1310 pm_isr = I915_READ(GEN6_PMISR);
1311 pm_iir = I915_READ(GEN6_PMIIR);
1312 pm_mask = I915_READ(GEN6_PMINTRMSK);
1313 } else {
1314 pm_ier = I915_READ(GEN8_GT_IER(2));
1315 pm_imr = I915_READ(GEN8_GT_IMR(2));
1316 pm_isr = I915_READ(GEN8_GT_ISR(2));
1317 pm_iir = I915_READ(GEN8_GT_IIR(2));
1318 pm_mask = I915_READ(GEN6_PMINTRMSK);
1319 }
0d8f9491 1320 seq_printf(m, "PM IER=0x%08x IMR=0x%08x ISR=0x%08x IIR=0x%08x, MASK=0x%08x\n",
9dd3c605 1321 pm_ier, pm_imr, pm_isr, pm_iir, pm_mask);
3b8d8d91 1322 seq_printf(m, "GT_PERF_STATUS: 0x%08x\n", gt_perf_status);
3b8d8d91 1323 seq_printf(m, "Render p-state ratio: %d\n",
60260a5b 1324 (gt_perf_status & (IS_GEN9(dev) ? 0x1ff00 : 0xff00)) >> 8);
3b8d8d91
JB
1325 seq_printf(m, "Render p-state VID: %d\n",
1326 gt_perf_status & 0xff);
1327 seq_printf(m, "Render p-state limit: %d\n",
1328 rp_state_limits & 0xff);
0d8f9491
CW
1329 seq_printf(m, "RPSTAT1: 0x%08x\n", rpstat);
1330 seq_printf(m, "RPMODECTL: 0x%08x\n", rpmodectl);
1331 seq_printf(m, "RPINCLIMIT: 0x%08x\n", rpinclimit);
1332 seq_printf(m, "RPDECLIMIT: 0x%08x\n", rpdeclimit);
8e8c06cd 1333 seq_printf(m, "RPNSWREQ: %dMHz\n", reqf);
f82855d3 1334 seq_printf(m, "CAGF: %dMHz\n", cagf);
d6cda9c7
AG
1335 seq_printf(m, "RP CUR UP EI: %d (%dus)\n",
1336 rpupei, GT_PM_INTERVAL_TO_US(dev_priv, rpupei));
1337 seq_printf(m, "RP CUR UP: %d (%dus)\n",
1338 rpcurup, GT_PM_INTERVAL_TO_US(dev_priv, rpcurup));
1339 seq_printf(m, "RP PREV UP: %d (%dus)\n",
1340 rpprevup, GT_PM_INTERVAL_TO_US(dev_priv, rpprevup));
d86ed34a
CW
1341 seq_printf(m, "Up threshold: %d%%\n",
1342 dev_priv->rps.up_threshold);
1343
d6cda9c7
AG
1344 seq_printf(m, "RP CUR DOWN EI: %d (%dus)\n",
1345 rpdownei, GT_PM_INTERVAL_TO_US(dev_priv, rpdownei));
1346 seq_printf(m, "RP CUR DOWN: %d (%dus)\n",
1347 rpcurdown, GT_PM_INTERVAL_TO_US(dev_priv, rpcurdown));
1348 seq_printf(m, "RP PREV DOWN: %d (%dus)\n",
1349 rpprevdown, GT_PM_INTERVAL_TO_US(dev_priv, rpprevdown));
d86ed34a
CW
1350 seq_printf(m, "Down threshold: %d%%\n",
1351 dev_priv->rps.down_threshold);
3b8d8d91 1352
35040562
BP
1353 max_freq = (IS_BROXTON(dev) ? rp_state_cap >> 0 :
1354 rp_state_cap >> 16) & 0xff;
ef11bdb3
RV
1355 max_freq *= (IS_SKYLAKE(dev) || IS_KABYLAKE(dev) ?
1356 GEN9_FREQ_SCALER : 1);
3b8d8d91 1357 seq_printf(m, "Lowest (RPN) frequency: %dMHz\n",
7c59a9c1 1358 intel_gpu_freq(dev_priv, max_freq));
3b8d8d91
JB
1359
1360 max_freq = (rp_state_cap & 0xff00) >> 8;
ef11bdb3
RV
1361 max_freq *= (IS_SKYLAKE(dev) || IS_KABYLAKE(dev) ?
1362 GEN9_FREQ_SCALER : 1);
3b8d8d91 1363 seq_printf(m, "Nominal (RP1) frequency: %dMHz\n",
7c59a9c1 1364 intel_gpu_freq(dev_priv, max_freq));
3b8d8d91 1365
35040562
BP
1366 max_freq = (IS_BROXTON(dev) ? rp_state_cap >> 16 :
1367 rp_state_cap >> 0) & 0xff;
ef11bdb3
RV
1368 max_freq *= (IS_SKYLAKE(dev) || IS_KABYLAKE(dev) ?
1369 GEN9_FREQ_SCALER : 1);
3b8d8d91 1370 seq_printf(m, "Max non-overclocked (RP0) frequency: %dMHz\n",
7c59a9c1 1371 intel_gpu_freq(dev_priv, max_freq));
31c77388 1372 seq_printf(m, "Max overclocked frequency: %dMHz\n",
7c59a9c1 1373 intel_gpu_freq(dev_priv, dev_priv->rps.max_freq));
aed242ff 1374
d86ed34a
CW
1375 seq_printf(m, "Current freq: %d MHz\n",
1376 intel_gpu_freq(dev_priv, dev_priv->rps.cur_freq));
1377 seq_printf(m, "Actual freq: %d MHz\n", cagf);
aed242ff
CW
1378 seq_printf(m, "Idle freq: %d MHz\n",
1379 intel_gpu_freq(dev_priv, dev_priv->rps.idle_freq));
d86ed34a
CW
1380 seq_printf(m, "Min freq: %d MHz\n",
1381 intel_gpu_freq(dev_priv, dev_priv->rps.min_freq));
1382 seq_printf(m, "Max freq: %d MHz\n",
1383 intel_gpu_freq(dev_priv, dev_priv->rps.max_freq));
1384 seq_printf(m,
1385 "efficient (RPe) frequency: %d MHz\n",
1386 intel_gpu_freq(dev_priv, dev_priv->rps.efficient_freq));
3b8d8d91 1387 } else {
267f0c90 1388 seq_puts(m, "no P-state info available\n");
3b8d8d91 1389 }
f97108d1 1390
1170f28c
MK
1391 seq_printf(m, "Current CD clock frequency: %d kHz\n", dev_priv->cdclk_freq);
1392 seq_printf(m, "Max CD clock frequency: %d kHz\n", dev_priv->max_cdclk_freq);
1393 seq_printf(m, "Max pixel clock frequency: %d kHz\n", dev_priv->max_dotclk_freq);
1394
c8c8fb33
PZ
1395out:
1396 intel_runtime_pm_put(dev_priv);
1397 return ret;
f97108d1
JB
1398}
1399
f654449a
CW
1400static int i915_hangcheck_info(struct seq_file *m, void *unused)
1401{
1402 struct drm_info_node *node = m->private;
ebbc7546
MK
1403 struct drm_device *dev = node->minor->dev;
1404 struct drm_i915_private *dev_priv = dev->dev_private;
e2f80391 1405 struct intel_engine_cs *engine;
666796da
TU
1406 u64 acthd[I915_NUM_ENGINES];
1407 u32 seqno[I915_NUM_ENGINES];
61642ff0 1408 u32 instdone[I915_NUM_INSTDONE_REG];
c3232b18
DG
1409 enum intel_engine_id id;
1410 int j;
f654449a
CW
1411
1412 if (!i915.enable_hangcheck) {
1413 seq_printf(m, "Hangcheck disabled\n");
1414 return 0;
1415 }
1416
ebbc7546
MK
1417 intel_runtime_pm_get(dev_priv);
1418
c3232b18 1419 for_each_engine_id(engine, dev_priv, id) {
c3232b18 1420 acthd[id] = intel_ring_get_active_head(engine);
c04e0f3b 1421 seqno[id] = engine->get_seqno(engine);
ebbc7546
MK
1422 }
1423
c033666a 1424 i915_get_extra_instdone(dev_priv, instdone);
61642ff0 1425
ebbc7546
MK
1426 intel_runtime_pm_put(dev_priv);
1427
f654449a
CW
1428 if (delayed_work_pending(&dev_priv->gpu_error.hangcheck_work)) {
1429 seq_printf(m, "Hangcheck active, fires in %dms\n",
1430 jiffies_to_msecs(dev_priv->gpu_error.hangcheck_work.timer.expires -
1431 jiffies));
1432 } else
1433 seq_printf(m, "Hangcheck inactive\n");
1434
c3232b18 1435 for_each_engine_id(engine, dev_priv, id) {
e2f80391 1436 seq_printf(m, "%s:\n", engine->name);
14fd0d6d
CW
1437 seq_printf(m, "\tseqno = %x [current %x, last %x]\n",
1438 engine->hangcheck.seqno,
1439 seqno[id],
1440 engine->last_submitted_seqno);
12471ba8
CW
1441 seq_printf(m, "\tuser interrupts = %x [current %x]\n",
1442 engine->hangcheck.user_interrupts,
1443 READ_ONCE(engine->user_interrupts));
f654449a 1444 seq_printf(m, "\tACTHD = 0x%08llx [current 0x%08llx]\n",
e2f80391 1445 (long long)engine->hangcheck.acthd,
c3232b18 1446 (long long)acthd[id]);
e2f80391
TU
1447 seq_printf(m, "\tscore = %d\n", engine->hangcheck.score);
1448 seq_printf(m, "\taction = %d\n", engine->hangcheck.action);
61642ff0 1449
e2f80391 1450 if (engine->id == RCS) {
61642ff0
MK
1451 seq_puts(m, "\tinstdone read =");
1452
1453 for (j = 0; j < I915_NUM_INSTDONE_REG; j++)
1454 seq_printf(m, " 0x%08x", instdone[j]);
1455
1456 seq_puts(m, "\n\tinstdone accu =");
1457
1458 for (j = 0; j < I915_NUM_INSTDONE_REG; j++)
1459 seq_printf(m, " 0x%08x",
e2f80391 1460 engine->hangcheck.instdone[j]);
61642ff0
MK
1461
1462 seq_puts(m, "\n");
1463 }
f654449a
CW
1464 }
1465
1466 return 0;
1467}
1468
4d85529d 1469static int ironlake_drpc_info(struct seq_file *m)
f97108d1 1470{
9f25d007 1471 struct drm_info_node *node = m->private;
f97108d1 1472 struct drm_device *dev = node->minor->dev;
e277a1f8 1473 struct drm_i915_private *dev_priv = dev->dev_private;
616fdb5a
BW
1474 u32 rgvmodectl, rstdbyctl;
1475 u16 crstandvid;
1476 int ret;
1477
1478 ret = mutex_lock_interruptible(&dev->struct_mutex);
1479 if (ret)
1480 return ret;
c8c8fb33 1481 intel_runtime_pm_get(dev_priv);
616fdb5a
BW
1482
1483 rgvmodectl = I915_READ(MEMMODECTL);
1484 rstdbyctl = I915_READ(RSTDBYCTL);
1485 crstandvid = I915_READ16(CRSTANDVID);
1486
c8c8fb33 1487 intel_runtime_pm_put(dev_priv);
616fdb5a 1488 mutex_unlock(&dev->struct_mutex);
f97108d1 1489
742f491d 1490 seq_printf(m, "HD boost: %s\n", yesno(rgvmodectl & MEMMODE_BOOST_EN));
f97108d1
JB
1491 seq_printf(m, "Boost freq: %d\n",
1492 (rgvmodectl & MEMMODE_BOOST_FREQ_MASK) >>
1493 MEMMODE_BOOST_FREQ_SHIFT);
1494 seq_printf(m, "HW control enabled: %s\n",
742f491d 1495 yesno(rgvmodectl & MEMMODE_HWIDLE_EN));
f97108d1 1496 seq_printf(m, "SW control enabled: %s\n",
742f491d 1497 yesno(rgvmodectl & MEMMODE_SWMODE_EN));
f97108d1 1498 seq_printf(m, "Gated voltage change: %s\n",
742f491d 1499 yesno(rgvmodectl & MEMMODE_RCLK_GATE));
f97108d1
JB
1500 seq_printf(m, "Starting frequency: P%d\n",
1501 (rgvmodectl & MEMMODE_FSTART_MASK) >> MEMMODE_FSTART_SHIFT);
7648fa99 1502 seq_printf(m, "Max P-state: P%d\n",
f97108d1 1503 (rgvmodectl & MEMMODE_FMAX_MASK) >> MEMMODE_FMAX_SHIFT);
7648fa99
JB
1504 seq_printf(m, "Min P-state: P%d\n", (rgvmodectl & MEMMODE_FMIN_MASK));
1505 seq_printf(m, "RS1 VID: %d\n", (crstandvid & 0x3f));
1506 seq_printf(m, "RS2 VID: %d\n", ((crstandvid >> 8) & 0x3f));
1507 seq_printf(m, "Render standby enabled: %s\n",
742f491d 1508 yesno(!(rstdbyctl & RCX_SW_EXIT)));
267f0c90 1509 seq_puts(m, "Current RS state: ");
88271da3
JB
1510 switch (rstdbyctl & RSX_STATUS_MASK) {
1511 case RSX_STATUS_ON:
267f0c90 1512 seq_puts(m, "on\n");
88271da3
JB
1513 break;
1514 case RSX_STATUS_RC1:
267f0c90 1515 seq_puts(m, "RC1\n");
88271da3
JB
1516 break;
1517 case RSX_STATUS_RC1E:
267f0c90 1518 seq_puts(m, "RC1E\n");
88271da3
JB
1519 break;
1520 case RSX_STATUS_RS1:
267f0c90 1521 seq_puts(m, "RS1\n");
88271da3
JB
1522 break;
1523 case RSX_STATUS_RS2:
267f0c90 1524 seq_puts(m, "RS2 (RC6)\n");
88271da3
JB
1525 break;
1526 case RSX_STATUS_RS3:
267f0c90 1527 seq_puts(m, "RC3 (RC6+)\n");
88271da3
JB
1528 break;
1529 default:
267f0c90 1530 seq_puts(m, "unknown\n");
88271da3
JB
1531 break;
1532 }
f97108d1
JB
1533
1534 return 0;
1535}
1536
f65367b5 1537static int i915_forcewake_domains(struct seq_file *m, void *data)
669ab5aa 1538{
b2cff0db
CW
1539 struct drm_info_node *node = m->private;
1540 struct drm_device *dev = node->minor->dev;
1541 struct drm_i915_private *dev_priv = dev->dev_private;
1542 struct intel_uncore_forcewake_domain *fw_domain;
b2cff0db
CW
1543
1544 spin_lock_irq(&dev_priv->uncore.lock);
33c582c1 1545 for_each_fw_domain(fw_domain, dev_priv) {
b2cff0db 1546 seq_printf(m, "%s.wake_count = %u\n",
33c582c1 1547 intel_uncore_forcewake_domain_to_str(fw_domain->id),
b2cff0db
CW
1548 fw_domain->wake_count);
1549 }
1550 spin_unlock_irq(&dev_priv->uncore.lock);
669ab5aa 1551
b2cff0db
CW
1552 return 0;
1553}
1554
1555static int vlv_drpc_info(struct seq_file *m)
1556{
9f25d007 1557 struct drm_info_node *node = m->private;
669ab5aa
D
1558 struct drm_device *dev = node->minor->dev;
1559 struct drm_i915_private *dev_priv = dev->dev_private;
6b312cd3 1560 u32 rpmodectl1, rcctl1, pw_status;
669ab5aa 1561
d46c0517
ID
1562 intel_runtime_pm_get(dev_priv);
1563
6b312cd3 1564 pw_status = I915_READ(VLV_GTLC_PW_STATUS);
669ab5aa
D
1565 rpmodectl1 = I915_READ(GEN6_RP_CONTROL);
1566 rcctl1 = I915_READ(GEN6_RC_CONTROL);
1567
d46c0517
ID
1568 intel_runtime_pm_put(dev_priv);
1569
669ab5aa
D
1570 seq_printf(m, "Video Turbo Mode: %s\n",
1571 yesno(rpmodectl1 & GEN6_RP_MEDIA_TURBO));
1572 seq_printf(m, "Turbo enabled: %s\n",
1573 yesno(rpmodectl1 & GEN6_RP_ENABLE));
1574 seq_printf(m, "HW control enabled: %s\n",
1575 yesno(rpmodectl1 & GEN6_RP_ENABLE));
1576 seq_printf(m, "SW control enabled: %s\n",
1577 yesno((rpmodectl1 & GEN6_RP_MEDIA_MODE_MASK) ==
1578 GEN6_RP_MEDIA_SW_MODE));
1579 seq_printf(m, "RC6 Enabled: %s\n",
1580 yesno(rcctl1 & (GEN7_RC_CTL_TO_MODE |
1581 GEN6_RC_CTL_EI_MODE(1))));
1582 seq_printf(m, "Render Power Well: %s\n",
6b312cd3 1583 (pw_status & VLV_GTLC_PW_RENDER_STATUS_MASK) ? "Up" : "Down");
669ab5aa 1584 seq_printf(m, "Media Power Well: %s\n",
6b312cd3 1585 (pw_status & VLV_GTLC_PW_MEDIA_STATUS_MASK) ? "Up" : "Down");
669ab5aa 1586
9cc19be5
ID
1587 seq_printf(m, "Render RC6 residency since boot: %u\n",
1588 I915_READ(VLV_GT_RENDER_RC6));
1589 seq_printf(m, "Media RC6 residency since boot: %u\n",
1590 I915_READ(VLV_GT_MEDIA_RC6));
1591
f65367b5 1592 return i915_forcewake_domains(m, NULL);
669ab5aa
D
1593}
1594
4d85529d
BW
1595static int gen6_drpc_info(struct seq_file *m)
1596{
9f25d007 1597 struct drm_info_node *node = m->private;
4d85529d
BW
1598 struct drm_device *dev = node->minor->dev;
1599 struct drm_i915_private *dev_priv = dev->dev_private;
ecd8faea 1600 u32 rpmodectl1, gt_core_status, rcctl1, rc6vids = 0;
93b525dc 1601 unsigned forcewake_count;
aee56cff 1602 int count = 0, ret;
4d85529d
BW
1603
1604 ret = mutex_lock_interruptible(&dev->struct_mutex);
1605 if (ret)
1606 return ret;
c8c8fb33 1607 intel_runtime_pm_get(dev_priv);
4d85529d 1608
907b28c5 1609 spin_lock_irq(&dev_priv->uncore.lock);
b2cff0db 1610 forcewake_count = dev_priv->uncore.fw_domain[FW_DOMAIN_ID_RENDER].wake_count;
907b28c5 1611 spin_unlock_irq(&dev_priv->uncore.lock);
93b525dc
DV
1612
1613 if (forcewake_count) {
267f0c90
DL
1614 seq_puts(m, "RC information inaccurate because somebody "
1615 "holds a forcewake reference \n");
4d85529d
BW
1616 } else {
1617 /* NB: we cannot use forcewake, else we read the wrong values */
1618 while (count++ < 50 && (I915_READ_NOTRACE(FORCEWAKE_ACK) & 1))
1619 udelay(10);
1620 seq_printf(m, "RC information accurate: %s\n", yesno(count < 51));
1621 }
1622
75aa3f63 1623 gt_core_status = I915_READ_FW(GEN6_GT_CORE_STATUS);
ed71f1b4 1624 trace_i915_reg_rw(false, GEN6_GT_CORE_STATUS, gt_core_status, 4, true);
4d85529d
BW
1625
1626 rpmodectl1 = I915_READ(GEN6_RP_CONTROL);
1627 rcctl1 = I915_READ(GEN6_RC_CONTROL);
1628 mutex_unlock(&dev->struct_mutex);
44cbd338
BW
1629 mutex_lock(&dev_priv->rps.hw_lock);
1630 sandybridge_pcode_read(dev_priv, GEN6_PCODE_READ_RC6VIDS, &rc6vids);
1631 mutex_unlock(&dev_priv->rps.hw_lock);
4d85529d 1632
c8c8fb33
PZ
1633 intel_runtime_pm_put(dev_priv);
1634
4d85529d
BW
1635 seq_printf(m, "Video Turbo Mode: %s\n",
1636 yesno(rpmodectl1 & GEN6_RP_MEDIA_TURBO));
1637 seq_printf(m, "HW control enabled: %s\n",
1638 yesno(rpmodectl1 & GEN6_RP_ENABLE));
1639 seq_printf(m, "SW control enabled: %s\n",
1640 yesno((rpmodectl1 & GEN6_RP_MEDIA_MODE_MASK) ==
1641 GEN6_RP_MEDIA_SW_MODE));
fff24e21 1642 seq_printf(m, "RC1e Enabled: %s\n",
4d85529d
BW
1643 yesno(rcctl1 & GEN6_RC_CTL_RC1e_ENABLE));
1644 seq_printf(m, "RC6 Enabled: %s\n",
1645 yesno(rcctl1 & GEN6_RC_CTL_RC6_ENABLE));
1646 seq_printf(m, "Deep RC6 Enabled: %s\n",
1647 yesno(rcctl1 & GEN6_RC_CTL_RC6p_ENABLE));
1648 seq_printf(m, "Deepest RC6 Enabled: %s\n",
1649 yesno(rcctl1 & GEN6_RC_CTL_RC6pp_ENABLE));
267f0c90 1650 seq_puts(m, "Current RC state: ");
4d85529d
BW
1651 switch (gt_core_status & GEN6_RCn_MASK) {
1652 case GEN6_RC0:
1653 if (gt_core_status & GEN6_CORE_CPD_STATE_MASK)
267f0c90 1654 seq_puts(m, "Core Power Down\n");
4d85529d 1655 else
267f0c90 1656 seq_puts(m, "on\n");
4d85529d
BW
1657 break;
1658 case GEN6_RC3:
267f0c90 1659 seq_puts(m, "RC3\n");
4d85529d
BW
1660 break;
1661 case GEN6_RC6:
267f0c90 1662 seq_puts(m, "RC6\n");
4d85529d
BW
1663 break;
1664 case GEN6_RC7:
267f0c90 1665 seq_puts(m, "RC7\n");
4d85529d
BW
1666 break;
1667 default:
267f0c90 1668 seq_puts(m, "Unknown\n");
4d85529d
BW
1669 break;
1670 }
1671
1672 seq_printf(m, "Core Power Down: %s\n",
1673 yesno(gt_core_status & GEN6_CORE_CPD_STATE_MASK));
cce66a28
BW
1674
1675 /* Not exactly sure what this is */
1676 seq_printf(m, "RC6 \"Locked to RPn\" residency since boot: %u\n",
1677 I915_READ(GEN6_GT_GFX_RC6_LOCKED));
1678 seq_printf(m, "RC6 residency since boot: %u\n",
1679 I915_READ(GEN6_GT_GFX_RC6));
1680 seq_printf(m, "RC6+ residency since boot: %u\n",
1681 I915_READ(GEN6_GT_GFX_RC6p));
1682 seq_printf(m, "RC6++ residency since boot: %u\n",
1683 I915_READ(GEN6_GT_GFX_RC6pp));
1684
ecd8faea
BW
1685 seq_printf(m, "RC6 voltage: %dmV\n",
1686 GEN6_DECODE_RC6_VID(((rc6vids >> 0) & 0xff)));
1687 seq_printf(m, "RC6+ voltage: %dmV\n",
1688 GEN6_DECODE_RC6_VID(((rc6vids >> 8) & 0xff)));
1689 seq_printf(m, "RC6++ voltage: %dmV\n",
1690 GEN6_DECODE_RC6_VID(((rc6vids >> 16) & 0xff)));
4d85529d
BW
1691 return 0;
1692}
1693
1694static int i915_drpc_info(struct seq_file *m, void *unused)
1695{
9f25d007 1696 struct drm_info_node *node = m->private;
4d85529d
BW
1697 struct drm_device *dev = node->minor->dev;
1698
666a4537 1699 if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
669ab5aa 1700 return vlv_drpc_info(m);
ac66cf4b 1701 else if (INTEL_INFO(dev)->gen >= 6)
4d85529d
BW
1702 return gen6_drpc_info(m);
1703 else
1704 return ironlake_drpc_info(m);
1705}
1706
9a851789
DV
1707static int i915_frontbuffer_tracking(struct seq_file *m, void *unused)
1708{
1709 struct drm_info_node *node = m->private;
1710 struct drm_device *dev = node->minor->dev;
1711 struct drm_i915_private *dev_priv = dev->dev_private;
1712
1713 seq_printf(m, "FB tracking busy bits: 0x%08x\n",
1714 dev_priv->fb_tracking.busy_bits);
1715
1716 seq_printf(m, "FB tracking flip bits: 0x%08x\n",
1717 dev_priv->fb_tracking.flip_bits);
1718
1719 return 0;
1720}
1721
b5e50c3f
JB
1722static int i915_fbc_status(struct seq_file *m, void *unused)
1723{
9f25d007 1724 struct drm_info_node *node = m->private;
b5e50c3f 1725 struct drm_device *dev = node->minor->dev;
e277a1f8 1726 struct drm_i915_private *dev_priv = dev->dev_private;
b5e50c3f 1727
3a77c4c4 1728 if (!HAS_FBC(dev)) {
267f0c90 1729 seq_puts(m, "FBC unsupported on this chipset\n");
b5e50c3f
JB
1730 return 0;
1731 }
1732
36623ef8 1733 intel_runtime_pm_get(dev_priv);
25ad93fd 1734 mutex_lock(&dev_priv->fbc.lock);
36623ef8 1735
0e631adc 1736 if (intel_fbc_is_active(dev_priv))
267f0c90 1737 seq_puts(m, "FBC enabled\n");
2e8144a5
PZ
1738 else
1739 seq_printf(m, "FBC disabled: %s\n",
bf6189c6 1740 dev_priv->fbc.no_fbc_reason);
36623ef8 1741
31b9df10
PZ
1742 if (INTEL_INFO(dev_priv)->gen >= 7)
1743 seq_printf(m, "Compressing: %s\n",
1744 yesno(I915_READ(FBC_STATUS2) &
1745 FBC_COMPRESSION_MASK));
1746
25ad93fd 1747 mutex_unlock(&dev_priv->fbc.lock);
36623ef8
PZ
1748 intel_runtime_pm_put(dev_priv);
1749
b5e50c3f
JB
1750 return 0;
1751}
1752
da46f936
RV
1753static int i915_fbc_fc_get(void *data, u64 *val)
1754{
1755 struct drm_device *dev = data;
1756 struct drm_i915_private *dev_priv = dev->dev_private;
1757
1758 if (INTEL_INFO(dev)->gen < 7 || !HAS_FBC(dev))
1759 return -ENODEV;
1760
da46f936 1761 *val = dev_priv->fbc.false_color;
da46f936
RV
1762
1763 return 0;
1764}
1765
1766static int i915_fbc_fc_set(void *data, u64 val)
1767{
1768 struct drm_device *dev = data;
1769 struct drm_i915_private *dev_priv = dev->dev_private;
1770 u32 reg;
1771
1772 if (INTEL_INFO(dev)->gen < 7 || !HAS_FBC(dev))
1773 return -ENODEV;
1774
25ad93fd 1775 mutex_lock(&dev_priv->fbc.lock);
da46f936
RV
1776
1777 reg = I915_READ(ILK_DPFC_CONTROL);
1778 dev_priv->fbc.false_color = val;
1779
1780 I915_WRITE(ILK_DPFC_CONTROL, val ?
1781 (reg | FBC_CTL_FALSE_COLOR) :
1782 (reg & ~FBC_CTL_FALSE_COLOR));
1783
25ad93fd 1784 mutex_unlock(&dev_priv->fbc.lock);
da46f936
RV
1785 return 0;
1786}
1787
1788DEFINE_SIMPLE_ATTRIBUTE(i915_fbc_fc_fops,
1789 i915_fbc_fc_get, i915_fbc_fc_set,
1790 "%llu\n");
1791
92d44621
PZ
1792static int i915_ips_status(struct seq_file *m, void *unused)
1793{
9f25d007 1794 struct drm_info_node *node = m->private;
92d44621
PZ
1795 struct drm_device *dev = node->minor->dev;
1796 struct drm_i915_private *dev_priv = dev->dev_private;
1797
f5adf94e 1798 if (!HAS_IPS(dev)) {
92d44621
PZ
1799 seq_puts(m, "not supported\n");
1800 return 0;
1801 }
1802
36623ef8
PZ
1803 intel_runtime_pm_get(dev_priv);
1804
0eaa53f0
RV
1805 seq_printf(m, "Enabled by kernel parameter: %s\n",
1806 yesno(i915.enable_ips));
1807
1808 if (INTEL_INFO(dev)->gen >= 8) {
1809 seq_puts(m, "Currently: unknown\n");
1810 } else {
1811 if (I915_READ(IPS_CTL) & IPS_ENABLE)
1812 seq_puts(m, "Currently: enabled\n");
1813 else
1814 seq_puts(m, "Currently: disabled\n");
1815 }
92d44621 1816
36623ef8
PZ
1817 intel_runtime_pm_put(dev_priv);
1818
92d44621
PZ
1819 return 0;
1820}
1821
4a9bef37
JB
1822static int i915_sr_status(struct seq_file *m, void *unused)
1823{
9f25d007 1824 struct drm_info_node *node = m->private;
4a9bef37 1825 struct drm_device *dev = node->minor->dev;
e277a1f8 1826 struct drm_i915_private *dev_priv = dev->dev_private;
4a9bef37
JB
1827 bool sr_enabled = false;
1828
36623ef8
PZ
1829 intel_runtime_pm_get(dev_priv);
1830
1398261a 1831 if (HAS_PCH_SPLIT(dev))
5ba2aaaa 1832 sr_enabled = I915_READ(WM1_LP_ILK) & WM1_LP_SR_EN;
77b64555
ACO
1833 else if (IS_CRESTLINE(dev) || IS_G4X(dev) ||
1834 IS_I945G(dev) || IS_I945GM(dev))
4a9bef37
JB
1835 sr_enabled = I915_READ(FW_BLC_SELF) & FW_BLC_SELF_EN;
1836 else if (IS_I915GM(dev))
1837 sr_enabled = I915_READ(INSTPM) & INSTPM_SELF_EN;
1838 else if (IS_PINEVIEW(dev))
1839 sr_enabled = I915_READ(DSPFW3) & PINEVIEW_SELF_REFRESH_EN;
666a4537 1840 else if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
77b64555 1841 sr_enabled = I915_READ(FW_BLC_SELF_VLV) & FW_CSPWRDWNEN;
4a9bef37 1842
36623ef8
PZ
1843 intel_runtime_pm_put(dev_priv);
1844
5ba2aaaa
CW
1845 seq_printf(m, "self-refresh: %s\n",
1846 sr_enabled ? "enabled" : "disabled");
4a9bef37
JB
1847
1848 return 0;
1849}
1850
7648fa99
JB
1851static int i915_emon_status(struct seq_file *m, void *unused)
1852{
9f25d007 1853 struct drm_info_node *node = m->private;
7648fa99 1854 struct drm_device *dev = node->minor->dev;
e277a1f8 1855 struct drm_i915_private *dev_priv = dev->dev_private;
7648fa99 1856 unsigned long temp, chipset, gfx;
de227ef0
CW
1857 int ret;
1858
582be6b4
CW
1859 if (!IS_GEN5(dev))
1860 return -ENODEV;
1861
de227ef0
CW
1862 ret = mutex_lock_interruptible(&dev->struct_mutex);
1863 if (ret)
1864 return ret;
7648fa99
JB
1865
1866 temp = i915_mch_val(dev_priv);
1867 chipset = i915_chipset_val(dev_priv);
1868 gfx = i915_gfx_val(dev_priv);
de227ef0 1869 mutex_unlock(&dev->struct_mutex);
7648fa99
JB
1870
1871 seq_printf(m, "GMCH temp: %ld\n", temp);
1872 seq_printf(m, "Chipset power: %ld\n", chipset);
1873 seq_printf(m, "GFX power: %ld\n", gfx);
1874 seq_printf(m, "Total power: %ld\n", chipset + gfx);
1875
1876 return 0;
1877}
1878
23b2f8bb
JB
1879static int i915_ring_freq_table(struct seq_file *m, void *unused)
1880{
9f25d007 1881 struct drm_info_node *node = m->private;
23b2f8bb 1882 struct drm_device *dev = node->minor->dev;
e277a1f8 1883 struct drm_i915_private *dev_priv = dev->dev_private;
5bfa0199 1884 int ret = 0;
23b2f8bb 1885 int gpu_freq, ia_freq;
f936ec34 1886 unsigned int max_gpu_freq, min_gpu_freq;
23b2f8bb 1887
97d3308a 1888 if (!HAS_CORE_RING_FREQ(dev)) {
267f0c90 1889 seq_puts(m, "unsupported on this chipset\n");
23b2f8bb
JB
1890 return 0;
1891 }
1892
5bfa0199
PZ
1893 intel_runtime_pm_get(dev_priv);
1894
5c9669ce
TR
1895 flush_delayed_work(&dev_priv->rps.delayed_resume_work);
1896
4fc688ce 1897 ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
23b2f8bb 1898 if (ret)
5bfa0199 1899 goto out;
23b2f8bb 1900
ef11bdb3 1901 if (IS_SKYLAKE(dev) || IS_KABYLAKE(dev)) {
f936ec34
AG
1902 /* Convert GT frequency to 50 HZ units */
1903 min_gpu_freq =
1904 dev_priv->rps.min_freq_softlimit / GEN9_FREQ_SCALER;
1905 max_gpu_freq =
1906 dev_priv->rps.max_freq_softlimit / GEN9_FREQ_SCALER;
1907 } else {
1908 min_gpu_freq = dev_priv->rps.min_freq_softlimit;
1909 max_gpu_freq = dev_priv->rps.max_freq_softlimit;
1910 }
1911
267f0c90 1912 seq_puts(m, "GPU freq (MHz)\tEffective CPU freq (MHz)\tEffective Ring freq (MHz)\n");
23b2f8bb 1913
f936ec34 1914 for (gpu_freq = min_gpu_freq; gpu_freq <= max_gpu_freq; gpu_freq++) {
42c0526c
BW
1915 ia_freq = gpu_freq;
1916 sandybridge_pcode_read(dev_priv,
1917 GEN6_PCODE_READ_MIN_FREQ_TABLE,
1918 &ia_freq);
3ebecd07 1919 seq_printf(m, "%d\t\t%d\t\t\t\t%d\n",
f936ec34 1920 intel_gpu_freq(dev_priv, (gpu_freq *
ef11bdb3
RV
1921 (IS_SKYLAKE(dev) || IS_KABYLAKE(dev) ?
1922 GEN9_FREQ_SCALER : 1))),
3ebecd07
CW
1923 ((ia_freq >> 0) & 0xff) * 100,
1924 ((ia_freq >> 8) & 0xff) * 100);
23b2f8bb
JB
1925 }
1926
4fc688ce 1927 mutex_unlock(&dev_priv->rps.hw_lock);
23b2f8bb 1928
5bfa0199
PZ
1929out:
1930 intel_runtime_pm_put(dev_priv);
1931 return ret;
23b2f8bb
JB
1932}
1933
44834a67
CW
1934static int i915_opregion(struct seq_file *m, void *unused)
1935{
9f25d007 1936 struct drm_info_node *node = m->private;
44834a67 1937 struct drm_device *dev = node->minor->dev;
e277a1f8 1938 struct drm_i915_private *dev_priv = dev->dev_private;
44834a67
CW
1939 struct intel_opregion *opregion = &dev_priv->opregion;
1940 int ret;
1941
1942 ret = mutex_lock_interruptible(&dev->struct_mutex);
1943 if (ret)
0d38f009 1944 goto out;
44834a67 1945
2455a8e4
JN
1946 if (opregion->header)
1947 seq_write(m, opregion->header, OPREGION_SIZE);
44834a67
CW
1948
1949 mutex_unlock(&dev->struct_mutex);
1950
0d38f009 1951out:
44834a67
CW
1952 return 0;
1953}
1954
ada8f955
JN
1955static int i915_vbt(struct seq_file *m, void *unused)
1956{
1957 struct drm_info_node *node = m->private;
1958 struct drm_device *dev = node->minor->dev;
1959 struct drm_i915_private *dev_priv = dev->dev_private;
1960 struct intel_opregion *opregion = &dev_priv->opregion;
1961
1962 if (opregion->vbt)
1963 seq_write(m, opregion->vbt, opregion->vbt_size);
1964
1965 return 0;
1966}
1967
37811fcc
CW
1968static int i915_gem_framebuffer_info(struct seq_file *m, void *data)
1969{
9f25d007 1970 struct drm_info_node *node = m->private;
37811fcc 1971 struct drm_device *dev = node->minor->dev;
b13b8402 1972 struct intel_framebuffer *fbdev_fb = NULL;
3a58ee10 1973 struct drm_framebuffer *drm_fb;
188c1ab7
CW
1974 int ret;
1975
1976 ret = mutex_lock_interruptible(&dev->struct_mutex);
1977 if (ret)
1978 return ret;
37811fcc 1979
0695726e 1980#ifdef CONFIG_DRM_FBDEV_EMULATION
b13b8402
NS
1981 if (to_i915(dev)->fbdev) {
1982 fbdev_fb = to_intel_framebuffer(to_i915(dev)->fbdev->helper.fb);
1983
1984 seq_printf(m, "fbcon size: %d x %d, depth %d, %d bpp, modifier 0x%llx, refcount %d, obj ",
1985 fbdev_fb->base.width,
1986 fbdev_fb->base.height,
1987 fbdev_fb->base.depth,
1988 fbdev_fb->base.bits_per_pixel,
1989 fbdev_fb->base.modifier[0],
747a598f 1990 drm_framebuffer_read_refcount(&fbdev_fb->base));
b13b8402
NS
1991 describe_obj(m, fbdev_fb->obj);
1992 seq_putc(m, '\n');
1993 }
4520f53a 1994#endif
37811fcc 1995
4b096ac1 1996 mutex_lock(&dev->mode_config.fb_lock);
3a58ee10 1997 drm_for_each_fb(drm_fb, dev) {
b13b8402
NS
1998 struct intel_framebuffer *fb = to_intel_framebuffer(drm_fb);
1999 if (fb == fbdev_fb)
37811fcc
CW
2000 continue;
2001
c1ca506d 2002 seq_printf(m, "user size: %d x %d, depth %d, %d bpp, modifier 0x%llx, refcount %d, obj ",
37811fcc
CW
2003 fb->base.width,
2004 fb->base.height,
2005 fb->base.depth,
623f9783 2006 fb->base.bits_per_pixel,
c1ca506d 2007 fb->base.modifier[0],
747a598f 2008 drm_framebuffer_read_refcount(&fb->base));
05394f39 2009 describe_obj(m, fb->obj);
267f0c90 2010 seq_putc(m, '\n');
37811fcc 2011 }
4b096ac1 2012 mutex_unlock(&dev->mode_config.fb_lock);
188c1ab7 2013 mutex_unlock(&dev->struct_mutex);
37811fcc
CW
2014
2015 return 0;
2016}
2017
c9fe99bd
OM
2018static void describe_ctx_ringbuf(struct seq_file *m,
2019 struct intel_ringbuffer *ringbuf)
2020{
2021 seq_printf(m, " (ringbuffer, space: %d, head: %u, tail: %u, last head: %d)",
2022 ringbuf->space, ringbuf->head, ringbuf->tail,
2023 ringbuf->last_retired_head);
2024}
2025
e76d3630
BW
2026static int i915_context_status(struct seq_file *m, void *unused)
2027{
9f25d007 2028 struct drm_info_node *node = m->private;
e76d3630 2029 struct drm_device *dev = node->minor->dev;
e277a1f8 2030 struct drm_i915_private *dev_priv = dev->dev_private;
e2f80391 2031 struct intel_engine_cs *engine;
e2efd130 2032 struct i915_gem_context *ctx;
c3232b18 2033 int ret;
e76d3630 2034
f3d28878 2035 ret = mutex_lock_interruptible(&dev->struct_mutex);
e76d3630
BW
2036 if (ret)
2037 return ret;
2038
a33afea5 2039 list_for_each_entry(ctx, &dev_priv->context_list, link) {
5d1808ec 2040 seq_printf(m, "HW context %u ", ctx->hw_id);
d28b99ab
CW
2041 if (IS_ERR(ctx->file_priv)) {
2042 seq_puts(m, "(deleted) ");
2043 } else if (ctx->file_priv) {
2044 struct pid *pid = ctx->file_priv->file->pid;
2045 struct task_struct *task;
2046
2047 task = get_pid_task(pid, PIDTYPE_PID);
2048 if (task) {
2049 seq_printf(m, "(%s [%d]) ",
2050 task->comm, task->pid);
2051 put_task_struct(task);
2052 }
2053 } else {
2054 seq_puts(m, "(kernel) ");
2055 }
2056
bca44d80
CW
2057 seq_putc(m, ctx->remap_slice ? 'R' : 'r');
2058 seq_putc(m, '\n');
c9fe99bd 2059
bca44d80
CW
2060 for_each_engine(engine, dev_priv) {
2061 struct intel_context *ce = &ctx->engine[engine->id];
2062
2063 seq_printf(m, "%s: ", engine->name);
2064 seq_putc(m, ce->initialised ? 'I' : 'i');
2065 if (ce->state)
2066 describe_obj(m, ce->state);
2067 if (ce->ringbuf)
2068 describe_ctx_ringbuf(m, ce->ringbuf);
c9fe99bd 2069 seq_putc(m, '\n');
c9fe99bd 2070 }
a33afea5 2071
a33afea5 2072 seq_putc(m, '\n');
a168c293
BW
2073 }
2074
f3d28878 2075 mutex_unlock(&dev->struct_mutex);
e76d3630
BW
2076
2077 return 0;
2078}
2079
064ca1d2 2080static void i915_dump_lrc_obj(struct seq_file *m,
e2efd130 2081 struct i915_gem_context *ctx,
0bc40be8 2082 struct intel_engine_cs *engine)
064ca1d2 2083{
bca44d80 2084 struct drm_i915_gem_object *ctx_obj = ctx->engine[engine->id].state;
064ca1d2
TD
2085 struct page *page;
2086 uint32_t *reg_state;
2087 int j;
2088 unsigned long ggtt_offset = 0;
2089
7069b144
CW
2090 seq_printf(m, "CONTEXT: %s %u\n", engine->name, ctx->hw_id);
2091
064ca1d2 2092 if (ctx_obj == NULL) {
7069b144 2093 seq_puts(m, "\tNot allocated\n");
064ca1d2
TD
2094 return;
2095 }
2096
064ca1d2
TD
2097 if (!i915_gem_obj_ggtt_bound(ctx_obj))
2098 seq_puts(m, "\tNot bound in GGTT\n");
2099 else
2100 ggtt_offset = i915_gem_obj_ggtt_offset(ctx_obj);
2101
2102 if (i915_gem_object_get_pages(ctx_obj)) {
2103 seq_puts(m, "\tFailed to get pages for context object\n");
2104 return;
2105 }
2106
d1675198 2107 page = i915_gem_object_get_page(ctx_obj, LRC_STATE_PN);
064ca1d2
TD
2108 if (!WARN_ON(page == NULL)) {
2109 reg_state = kmap_atomic(page);
2110
2111 for (j = 0; j < 0x600 / sizeof(u32) / 4; j += 4) {
2112 seq_printf(m, "\t[0x%08lx] 0x%08x 0x%08x 0x%08x 0x%08x\n",
2113 ggtt_offset + 4096 + (j * 4),
2114 reg_state[j], reg_state[j + 1],
2115 reg_state[j + 2], reg_state[j + 3]);
2116 }
2117 kunmap_atomic(reg_state);
2118 }
2119
2120 seq_putc(m, '\n');
2121}
2122
c0ab1ae9
BW
2123static int i915_dump_lrc(struct seq_file *m, void *unused)
2124{
2125 struct drm_info_node *node = (struct drm_info_node *) m->private;
2126 struct drm_device *dev = node->minor->dev;
2127 struct drm_i915_private *dev_priv = dev->dev_private;
e2f80391 2128 struct intel_engine_cs *engine;
e2efd130 2129 struct i915_gem_context *ctx;
b4ac5afc 2130 int ret;
c0ab1ae9
BW
2131
2132 if (!i915.enable_execlists) {
2133 seq_printf(m, "Logical Ring Contexts are disabled\n");
2134 return 0;
2135 }
2136
2137 ret = mutex_lock_interruptible(&dev->struct_mutex);
2138 if (ret)
2139 return ret;
2140
e28e404c 2141 list_for_each_entry(ctx, &dev_priv->context_list, link)
24f1d3cc
CW
2142 for_each_engine(engine, dev_priv)
2143 i915_dump_lrc_obj(m, ctx, engine);
c0ab1ae9
BW
2144
2145 mutex_unlock(&dev->struct_mutex);
2146
2147 return 0;
2148}
2149
4ba70e44
OM
2150static int i915_execlists(struct seq_file *m, void *data)
2151{
2152 struct drm_info_node *node = (struct drm_info_node *)m->private;
2153 struct drm_device *dev = node->minor->dev;
2154 struct drm_i915_private *dev_priv = dev->dev_private;
e2f80391 2155 struct intel_engine_cs *engine;
4ba70e44
OM
2156 u32 status_pointer;
2157 u8 read_pointer;
2158 u8 write_pointer;
2159 u32 status;
2160 u32 ctx_id;
2161 struct list_head *cursor;
b4ac5afc 2162 int i, ret;
4ba70e44
OM
2163
2164 if (!i915.enable_execlists) {
2165 seq_puts(m, "Logical Ring Contexts are disabled\n");
2166 return 0;
2167 }
2168
2169 ret = mutex_lock_interruptible(&dev->struct_mutex);
2170 if (ret)
2171 return ret;
2172
fc0412ec
MT
2173 intel_runtime_pm_get(dev_priv);
2174
b4ac5afc 2175 for_each_engine(engine, dev_priv) {
6d3d8274 2176 struct drm_i915_gem_request *head_req = NULL;
4ba70e44 2177 int count = 0;
4ba70e44 2178
e2f80391 2179 seq_printf(m, "%s\n", engine->name);
4ba70e44 2180
e2f80391
TU
2181 status = I915_READ(RING_EXECLIST_STATUS_LO(engine));
2182 ctx_id = I915_READ(RING_EXECLIST_STATUS_HI(engine));
4ba70e44
OM
2183 seq_printf(m, "\tExeclist status: 0x%08X, context: %u\n",
2184 status, ctx_id);
2185
e2f80391 2186 status_pointer = I915_READ(RING_CONTEXT_STATUS_PTR(engine));
4ba70e44
OM
2187 seq_printf(m, "\tStatus pointer: 0x%08X\n", status_pointer);
2188
e2f80391 2189 read_pointer = engine->next_context_status_buffer;
5590a5f0 2190 write_pointer = GEN8_CSB_WRITE_PTR(status_pointer);
4ba70e44 2191 if (read_pointer > write_pointer)
5590a5f0 2192 write_pointer += GEN8_CSB_ENTRIES;
4ba70e44
OM
2193 seq_printf(m, "\tRead pointer: 0x%08X, write pointer 0x%08X\n",
2194 read_pointer, write_pointer);
2195
5590a5f0 2196 for (i = 0; i < GEN8_CSB_ENTRIES; i++) {
e2f80391
TU
2197 status = I915_READ(RING_CONTEXT_STATUS_BUF_LO(engine, i));
2198 ctx_id = I915_READ(RING_CONTEXT_STATUS_BUF_HI(engine, i));
4ba70e44
OM
2199
2200 seq_printf(m, "\tStatus buffer %d: 0x%08X, context: %u\n",
2201 i, status, ctx_id);
2202 }
2203
27af5eea 2204 spin_lock_bh(&engine->execlist_lock);
e2f80391 2205 list_for_each(cursor, &engine->execlist_queue)
4ba70e44 2206 count++;
e2f80391
TU
2207 head_req = list_first_entry_or_null(&engine->execlist_queue,
2208 struct drm_i915_gem_request,
2209 execlist_link);
27af5eea 2210 spin_unlock_bh(&engine->execlist_lock);
4ba70e44
OM
2211
2212 seq_printf(m, "\t%d requests in queue\n", count);
2213 if (head_req) {
7069b144
CW
2214 seq_printf(m, "\tHead request context: %u\n",
2215 head_req->ctx->hw_id);
4ba70e44 2216 seq_printf(m, "\tHead request tail: %u\n",
6d3d8274 2217 head_req->tail);
4ba70e44
OM
2218 }
2219
2220 seq_putc(m, '\n');
2221 }
2222
fc0412ec 2223 intel_runtime_pm_put(dev_priv);
4ba70e44
OM
2224 mutex_unlock(&dev->struct_mutex);
2225
2226 return 0;
2227}
2228
ea16a3cd
DV
2229static const char *swizzle_string(unsigned swizzle)
2230{
aee56cff 2231 switch (swizzle) {
ea16a3cd
DV
2232 case I915_BIT_6_SWIZZLE_NONE:
2233 return "none";
2234 case I915_BIT_6_SWIZZLE_9:
2235 return "bit9";
2236 case I915_BIT_6_SWIZZLE_9_10:
2237 return "bit9/bit10";
2238 case I915_BIT_6_SWIZZLE_9_11:
2239 return "bit9/bit11";
2240 case I915_BIT_6_SWIZZLE_9_10_11:
2241 return "bit9/bit10/bit11";
2242 case I915_BIT_6_SWIZZLE_9_17:
2243 return "bit9/bit17";
2244 case I915_BIT_6_SWIZZLE_9_10_17:
2245 return "bit9/bit10/bit17";
2246 case I915_BIT_6_SWIZZLE_UNKNOWN:
8a168ca7 2247 return "unknown";
ea16a3cd
DV
2248 }
2249
2250 return "bug";
2251}
2252
2253static int i915_swizzle_info(struct seq_file *m, void *data)
2254{
9f25d007 2255 struct drm_info_node *node = m->private;
ea16a3cd
DV
2256 struct drm_device *dev = node->minor->dev;
2257 struct drm_i915_private *dev_priv = dev->dev_private;
22bcfc6a
DV
2258 int ret;
2259
2260 ret = mutex_lock_interruptible(&dev->struct_mutex);
2261 if (ret)
2262 return ret;
c8c8fb33 2263 intel_runtime_pm_get(dev_priv);
ea16a3cd 2264
ea16a3cd
DV
2265 seq_printf(m, "bit6 swizzle for X-tiling = %s\n",
2266 swizzle_string(dev_priv->mm.bit_6_swizzle_x));
2267 seq_printf(m, "bit6 swizzle for Y-tiling = %s\n",
2268 swizzle_string(dev_priv->mm.bit_6_swizzle_y));
2269
2270 if (IS_GEN3(dev) || IS_GEN4(dev)) {
2271 seq_printf(m, "DDC = 0x%08x\n",
2272 I915_READ(DCC));
656bfa3a
DV
2273 seq_printf(m, "DDC2 = 0x%08x\n",
2274 I915_READ(DCC2));
ea16a3cd
DV
2275 seq_printf(m, "C0DRB3 = 0x%04x\n",
2276 I915_READ16(C0DRB3));
2277 seq_printf(m, "C1DRB3 = 0x%04x\n",
2278 I915_READ16(C1DRB3));
9d3203e1 2279 } else if (INTEL_INFO(dev)->gen >= 6) {
3fa7d235
DV
2280 seq_printf(m, "MAD_DIMM_C0 = 0x%08x\n",
2281 I915_READ(MAD_DIMM_C0));
2282 seq_printf(m, "MAD_DIMM_C1 = 0x%08x\n",
2283 I915_READ(MAD_DIMM_C1));
2284 seq_printf(m, "MAD_DIMM_C2 = 0x%08x\n",
2285 I915_READ(MAD_DIMM_C2));
2286 seq_printf(m, "TILECTL = 0x%08x\n",
2287 I915_READ(TILECTL));
5907f5fb 2288 if (INTEL_INFO(dev)->gen >= 8)
9d3203e1
BW
2289 seq_printf(m, "GAMTARBMODE = 0x%08x\n",
2290 I915_READ(GAMTARBMODE));
2291 else
2292 seq_printf(m, "ARB_MODE = 0x%08x\n",
2293 I915_READ(ARB_MODE));
3fa7d235
DV
2294 seq_printf(m, "DISP_ARB_CTL = 0x%08x\n",
2295 I915_READ(DISP_ARB_CTL));
ea16a3cd 2296 }
656bfa3a
DV
2297
2298 if (dev_priv->quirks & QUIRK_PIN_SWIZZLED_PAGES)
2299 seq_puts(m, "L-shaped memory detected\n");
2300
c8c8fb33 2301 intel_runtime_pm_put(dev_priv);
ea16a3cd
DV
2302 mutex_unlock(&dev->struct_mutex);
2303
2304 return 0;
2305}
2306
1c60fef5
BW
2307static int per_file_ctx(int id, void *ptr, void *data)
2308{
e2efd130 2309 struct i915_gem_context *ctx = ptr;
1c60fef5 2310 struct seq_file *m = data;
ae6c4806
DV
2311 struct i915_hw_ppgtt *ppgtt = ctx->ppgtt;
2312
2313 if (!ppgtt) {
2314 seq_printf(m, " no ppgtt for context %d\n",
2315 ctx->user_handle);
2316 return 0;
2317 }
1c60fef5 2318
f83d6518
OM
2319 if (i915_gem_context_is_default(ctx))
2320 seq_puts(m, " default context:\n");
2321 else
821d66dd 2322 seq_printf(m, " context %d:\n", ctx->user_handle);
1c60fef5
BW
2323 ppgtt->debug_dump(ppgtt, m);
2324
2325 return 0;
2326}
2327
77df6772 2328static void gen8_ppgtt_info(struct seq_file *m, struct drm_device *dev)
3cf17fc5 2329{
3cf17fc5 2330 struct drm_i915_private *dev_priv = dev->dev_private;
e2f80391 2331 struct intel_engine_cs *engine;
77df6772 2332 struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt;
b4ac5afc 2333 int i;
3cf17fc5 2334
77df6772
BW
2335 if (!ppgtt)
2336 return;
2337
b4ac5afc 2338 for_each_engine(engine, dev_priv) {
e2f80391 2339 seq_printf(m, "%s\n", engine->name);
77df6772 2340 for (i = 0; i < 4; i++) {
e2f80391 2341 u64 pdp = I915_READ(GEN8_RING_PDP_UDW(engine, i));
77df6772 2342 pdp <<= 32;
e2f80391 2343 pdp |= I915_READ(GEN8_RING_PDP_LDW(engine, i));
a2a5b15c 2344 seq_printf(m, "\tPDP%d 0x%016llx\n", i, pdp);
77df6772
BW
2345 }
2346 }
2347}
2348
2349static void gen6_ppgtt_info(struct seq_file *m, struct drm_device *dev)
2350{
2351 struct drm_i915_private *dev_priv = dev->dev_private;
e2f80391 2352 struct intel_engine_cs *engine;
3cf17fc5 2353
7e22dbbb 2354 if (IS_GEN6(dev_priv))
3cf17fc5
DV
2355 seq_printf(m, "GFX_MODE: 0x%08x\n", I915_READ(GFX_MODE));
2356
b4ac5afc 2357 for_each_engine(engine, dev_priv) {
e2f80391 2358 seq_printf(m, "%s\n", engine->name);
7e22dbbb 2359 if (IS_GEN7(dev_priv))
e2f80391
TU
2360 seq_printf(m, "GFX_MODE: 0x%08x\n",
2361 I915_READ(RING_MODE_GEN7(engine)));
2362 seq_printf(m, "PP_DIR_BASE: 0x%08x\n",
2363 I915_READ(RING_PP_DIR_BASE(engine)));
2364 seq_printf(m, "PP_DIR_BASE_READ: 0x%08x\n",
2365 I915_READ(RING_PP_DIR_BASE_READ(engine)));
2366 seq_printf(m, "PP_DIR_DCLV: 0x%08x\n",
2367 I915_READ(RING_PP_DIR_DCLV(engine)));
3cf17fc5
DV
2368 }
2369 if (dev_priv->mm.aliasing_ppgtt) {
2370 struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt;
2371
267f0c90 2372 seq_puts(m, "aliasing PPGTT:\n");
44159ddb 2373 seq_printf(m, "pd gtt offset: 0x%08x\n", ppgtt->pd.base.ggtt_offset);
1c60fef5 2374
87d60b63 2375 ppgtt->debug_dump(ppgtt, m);
ae6c4806 2376 }
1c60fef5 2377
3cf17fc5 2378 seq_printf(m, "ECOCHK: 0x%08x\n", I915_READ(GAM_ECOCHK));
77df6772
BW
2379}
2380
2381static int i915_ppgtt_info(struct seq_file *m, void *data)
2382{
9f25d007 2383 struct drm_info_node *node = m->private;
77df6772 2384 struct drm_device *dev = node->minor->dev;
c8c8fb33 2385 struct drm_i915_private *dev_priv = dev->dev_private;
ea91e401 2386 struct drm_file *file;
77df6772
BW
2387
2388 int ret = mutex_lock_interruptible(&dev->struct_mutex);
2389 if (ret)
2390 return ret;
c8c8fb33 2391 intel_runtime_pm_get(dev_priv);
77df6772
BW
2392
2393 if (INTEL_INFO(dev)->gen >= 8)
2394 gen8_ppgtt_info(m, dev);
2395 else if (INTEL_INFO(dev)->gen >= 6)
2396 gen6_ppgtt_info(m, dev);
2397
1d2ac403 2398 mutex_lock(&dev->filelist_mutex);
ea91e401
MT
2399 list_for_each_entry_reverse(file, &dev->filelist, lhead) {
2400 struct drm_i915_file_private *file_priv = file->driver_priv;
7cb5dff8 2401 struct task_struct *task;
ea91e401 2402
7cb5dff8 2403 task = get_pid_task(file->pid, PIDTYPE_PID);
06812760
DC
2404 if (!task) {
2405 ret = -ESRCH;
2406 goto out_put;
2407 }
7cb5dff8
GT
2408 seq_printf(m, "\nproc: %s\n", task->comm);
2409 put_task_struct(task);
ea91e401
MT
2410 idr_for_each(&file_priv->context_idr, per_file_ctx,
2411 (void *)(unsigned long)m);
2412 }
1d2ac403 2413 mutex_unlock(&dev->filelist_mutex);
ea91e401 2414
06812760 2415out_put:
c8c8fb33 2416 intel_runtime_pm_put(dev_priv);
3cf17fc5
DV
2417 mutex_unlock(&dev->struct_mutex);
2418
06812760 2419 return ret;
3cf17fc5
DV
2420}
2421
f5a4c67d
CW
2422static int count_irq_waiters(struct drm_i915_private *i915)
2423{
e2f80391 2424 struct intel_engine_cs *engine;
f5a4c67d 2425 int count = 0;
f5a4c67d 2426
b4ac5afc 2427 for_each_engine(engine, i915)
e2f80391 2428 count += engine->irq_refcount;
f5a4c67d
CW
2429
2430 return count;
2431}
2432
1854d5ca
CW
2433static int i915_rps_boost_info(struct seq_file *m, void *data)
2434{
2435 struct drm_info_node *node = m->private;
2436 struct drm_device *dev = node->minor->dev;
2437 struct drm_i915_private *dev_priv = dev->dev_private;
2438 struct drm_file *file;
1854d5ca 2439
f5a4c67d
CW
2440 seq_printf(m, "RPS enabled? %d\n", dev_priv->rps.enabled);
2441 seq_printf(m, "GPU busy? %d\n", dev_priv->mm.busy);
2442 seq_printf(m, "CPU waiting? %d\n", count_irq_waiters(dev_priv));
2443 seq_printf(m, "Frequency requested %d; min hard:%d, soft:%d; max soft:%d, hard:%d\n",
2444 intel_gpu_freq(dev_priv, dev_priv->rps.cur_freq),
2445 intel_gpu_freq(dev_priv, dev_priv->rps.min_freq),
2446 intel_gpu_freq(dev_priv, dev_priv->rps.min_freq_softlimit),
2447 intel_gpu_freq(dev_priv, dev_priv->rps.max_freq_softlimit),
2448 intel_gpu_freq(dev_priv, dev_priv->rps.max_freq));
1d2ac403
DV
2449
2450 mutex_lock(&dev->filelist_mutex);
8d3afd7d 2451 spin_lock(&dev_priv->rps.client_lock);
1854d5ca
CW
2452 list_for_each_entry_reverse(file, &dev->filelist, lhead) {
2453 struct drm_i915_file_private *file_priv = file->driver_priv;
2454 struct task_struct *task;
2455
2456 rcu_read_lock();
2457 task = pid_task(file->pid, PIDTYPE_PID);
2458 seq_printf(m, "%s [%d]: %d boosts%s\n",
2459 task ? task->comm : "<unknown>",
2460 task ? task->pid : -1,
2e1b8730
CW
2461 file_priv->rps.boosts,
2462 list_empty(&file_priv->rps.link) ? "" : ", active");
1854d5ca
CW
2463 rcu_read_unlock();
2464 }
2e1b8730
CW
2465 seq_printf(m, "Semaphore boosts: %d%s\n",
2466 dev_priv->rps.semaphores.boosts,
2467 list_empty(&dev_priv->rps.semaphores.link) ? "" : ", active");
2468 seq_printf(m, "MMIO flip boosts: %d%s\n",
2469 dev_priv->rps.mmioflips.boosts,
2470 list_empty(&dev_priv->rps.mmioflips.link) ? "" : ", active");
1854d5ca 2471 seq_printf(m, "Kernel boosts: %d\n", dev_priv->rps.boosts);
8d3afd7d 2472 spin_unlock(&dev_priv->rps.client_lock);
1d2ac403 2473 mutex_unlock(&dev->filelist_mutex);
1854d5ca 2474
8d3afd7d 2475 return 0;
1854d5ca
CW
2476}
2477
63573eb7
BW
2478static int i915_llc(struct seq_file *m, void *data)
2479{
9f25d007 2480 struct drm_info_node *node = m->private;
63573eb7
BW
2481 struct drm_device *dev = node->minor->dev;
2482 struct drm_i915_private *dev_priv = dev->dev_private;
3accaf7e 2483 const bool edram = INTEL_GEN(dev_priv) > 8;
63573eb7 2484
63573eb7 2485 seq_printf(m, "LLC: %s\n", yesno(HAS_LLC(dev)));
3accaf7e
MK
2486 seq_printf(m, "%s: %lluMB\n", edram ? "eDRAM" : "eLLC",
2487 intel_uncore_edram_size(dev_priv)/1024/1024);
63573eb7
BW
2488
2489 return 0;
2490}
2491
fdf5d357
AD
2492static int i915_guc_load_status_info(struct seq_file *m, void *data)
2493{
2494 struct drm_info_node *node = m->private;
2495 struct drm_i915_private *dev_priv = node->minor->dev->dev_private;
2496 struct intel_guc_fw *guc_fw = &dev_priv->guc.guc_fw;
2497 u32 tmp, i;
2498
2d1fe073 2499 if (!HAS_GUC_UCODE(dev_priv))
fdf5d357
AD
2500 return 0;
2501
2502 seq_printf(m, "GuC firmware status:\n");
2503 seq_printf(m, "\tpath: %s\n",
2504 guc_fw->guc_fw_path);
2505 seq_printf(m, "\tfetch: %s\n",
2506 intel_guc_fw_status_repr(guc_fw->guc_fw_fetch_status));
2507 seq_printf(m, "\tload: %s\n",
2508 intel_guc_fw_status_repr(guc_fw->guc_fw_load_status));
2509 seq_printf(m, "\tversion wanted: %d.%d\n",
2510 guc_fw->guc_fw_major_wanted, guc_fw->guc_fw_minor_wanted);
2511 seq_printf(m, "\tversion found: %d.%d\n",
2512 guc_fw->guc_fw_major_found, guc_fw->guc_fw_minor_found);
feda33ef
AD
2513 seq_printf(m, "\theader: offset is %d; size = %d\n",
2514 guc_fw->header_offset, guc_fw->header_size);
2515 seq_printf(m, "\tuCode: offset is %d; size = %d\n",
2516 guc_fw->ucode_offset, guc_fw->ucode_size);
2517 seq_printf(m, "\tRSA: offset is %d; size = %d\n",
2518 guc_fw->rsa_offset, guc_fw->rsa_size);
fdf5d357
AD
2519
2520 tmp = I915_READ(GUC_STATUS);
2521
2522 seq_printf(m, "\nGuC status 0x%08x:\n", tmp);
2523 seq_printf(m, "\tBootrom status = 0x%x\n",
2524 (tmp & GS_BOOTROM_MASK) >> GS_BOOTROM_SHIFT);
2525 seq_printf(m, "\tuKernel status = 0x%x\n",
2526 (tmp & GS_UKERNEL_MASK) >> GS_UKERNEL_SHIFT);
2527 seq_printf(m, "\tMIA Core status = 0x%x\n",
2528 (tmp & GS_MIA_MASK) >> GS_MIA_SHIFT);
2529 seq_puts(m, "\nScratch registers:\n");
2530 for (i = 0; i < 16; i++)
2531 seq_printf(m, "\t%2d: \t0x%x\n", i, I915_READ(SOFT_SCRATCH(i)));
2532
2533 return 0;
2534}
2535
8b417c26
DG
2536static void i915_guc_client_info(struct seq_file *m,
2537 struct drm_i915_private *dev_priv,
2538 struct i915_guc_client *client)
2539{
e2f80391 2540 struct intel_engine_cs *engine;
8b417c26 2541 uint64_t tot = 0;
8b417c26
DG
2542
2543 seq_printf(m, "\tPriority %d, GuC ctx index: %u, PD offset 0x%x\n",
2544 client->priority, client->ctx_index, client->proc_desc_offset);
2545 seq_printf(m, "\tDoorbell id %d, offset: 0x%x, cookie 0x%x\n",
2546 client->doorbell_id, client->doorbell_offset, client->cookie);
2547 seq_printf(m, "\tWQ size %d, offset: 0x%x, tail %d\n",
2548 client->wq_size, client->wq_offset, client->wq_tail);
2549
551aaecd 2550 seq_printf(m, "\tWork queue full: %u\n", client->no_wq_space);
8b417c26
DG
2551 seq_printf(m, "\tFailed to queue: %u\n", client->q_fail);
2552 seq_printf(m, "\tFailed doorbell: %u\n", client->b_fail);
2553 seq_printf(m, "\tLast submission result: %d\n", client->retcode);
2554
b4ac5afc 2555 for_each_engine(engine, dev_priv) {
8b417c26 2556 seq_printf(m, "\tSubmissions: %llu %s\n",
e2f80391
TU
2557 client->submissions[engine->guc_id],
2558 engine->name);
2559 tot += client->submissions[engine->guc_id];
8b417c26
DG
2560 }
2561 seq_printf(m, "\tTotal: %llu\n", tot);
2562}
2563
2564static int i915_guc_info(struct seq_file *m, void *data)
2565{
2566 struct drm_info_node *node = m->private;
2567 struct drm_device *dev = node->minor->dev;
2568 struct drm_i915_private *dev_priv = dev->dev_private;
2569 struct intel_guc guc;
0a0b457f 2570 struct i915_guc_client client = {};
e2f80391 2571 struct intel_engine_cs *engine;
8b417c26
DG
2572 u64 total = 0;
2573
2d1fe073 2574 if (!HAS_GUC_SCHED(dev_priv))
8b417c26
DG
2575 return 0;
2576
5a843307
AD
2577 if (mutex_lock_interruptible(&dev->struct_mutex))
2578 return 0;
2579
8b417c26 2580 /* Take a local copy of the GuC data, so we can dump it at leisure */
8b417c26 2581 guc = dev_priv->guc;
5a843307 2582 if (guc.execbuf_client)
8b417c26 2583 client = *guc.execbuf_client;
5a843307
AD
2584
2585 mutex_unlock(&dev->struct_mutex);
8b417c26
DG
2586
2587 seq_printf(m, "GuC total action count: %llu\n", guc.action_count);
2588 seq_printf(m, "GuC action failure count: %u\n", guc.action_fail);
2589 seq_printf(m, "GuC last action command: 0x%x\n", guc.action_cmd);
2590 seq_printf(m, "GuC last action status: 0x%x\n", guc.action_status);
2591 seq_printf(m, "GuC last action error code: %d\n", guc.action_err);
2592
2593 seq_printf(m, "\nGuC submissions:\n");
b4ac5afc 2594 for_each_engine(engine, dev_priv) {
397097b0 2595 seq_printf(m, "\t%-24s: %10llu, last seqno 0x%08x\n",
e2f80391
TU
2596 engine->name, guc.submissions[engine->guc_id],
2597 guc.last_seqno[engine->guc_id]);
2598 total += guc.submissions[engine->guc_id];
8b417c26
DG
2599 }
2600 seq_printf(m, "\t%s: %llu\n", "Total", total);
2601
2602 seq_printf(m, "\nGuC execbuf client @ %p:\n", guc.execbuf_client);
2603 i915_guc_client_info(m, dev_priv, &client);
2604
2605 /* Add more as required ... */
2606
2607 return 0;
2608}
2609
4c7e77fc
AD
2610static int i915_guc_log_dump(struct seq_file *m, void *data)
2611{
2612 struct drm_info_node *node = m->private;
2613 struct drm_device *dev = node->minor->dev;
2614 struct drm_i915_private *dev_priv = dev->dev_private;
2615 struct drm_i915_gem_object *log_obj = dev_priv->guc.log_obj;
2616 u32 *log;
2617 int i = 0, pg;
2618
2619 if (!log_obj)
2620 return 0;
2621
2622 for (pg = 0; pg < log_obj->base.size / PAGE_SIZE; pg++) {
2623 log = kmap_atomic(i915_gem_object_get_page(log_obj, pg));
2624
2625 for (i = 0; i < PAGE_SIZE / sizeof(u32); i += 4)
2626 seq_printf(m, "0x%08x 0x%08x 0x%08x 0x%08x\n",
2627 *(log + i), *(log + i + 1),
2628 *(log + i + 2), *(log + i + 3));
2629
2630 kunmap_atomic(log);
2631 }
2632
2633 seq_putc(m, '\n');
2634
2635 return 0;
2636}
2637
e91fd8c6
RV
2638static int i915_edp_psr_status(struct seq_file *m, void *data)
2639{
2640 struct drm_info_node *node = m->private;
2641 struct drm_device *dev = node->minor->dev;
2642 struct drm_i915_private *dev_priv = dev->dev_private;
a031d709 2643 u32 psrperf = 0;
a6cbdb8e
RV
2644 u32 stat[3];
2645 enum pipe pipe;
a031d709 2646 bool enabled = false;
e91fd8c6 2647
3553a8ea
DL
2648 if (!HAS_PSR(dev)) {
2649 seq_puts(m, "PSR not supported\n");
2650 return 0;
2651 }
2652
c8c8fb33
PZ
2653 intel_runtime_pm_get(dev_priv);
2654
fa128fa6 2655 mutex_lock(&dev_priv->psr.lock);
a031d709
RV
2656 seq_printf(m, "Sink_Support: %s\n", yesno(dev_priv->psr.sink_support));
2657 seq_printf(m, "Source_OK: %s\n", yesno(dev_priv->psr.source_ok));
2807cf69 2658 seq_printf(m, "Enabled: %s\n", yesno((bool)dev_priv->psr.enabled));
5755c78f 2659 seq_printf(m, "Active: %s\n", yesno(dev_priv->psr.active));
fa128fa6
DV
2660 seq_printf(m, "Busy frontbuffer bits: 0x%03x\n",
2661 dev_priv->psr.busy_frontbuffer_bits);
2662 seq_printf(m, "Re-enable work scheduled: %s\n",
2663 yesno(work_busy(&dev_priv->psr.work.work)));
e91fd8c6 2664
3553a8ea 2665 if (HAS_DDI(dev))
443a389f 2666 enabled = I915_READ(EDP_PSR_CTL) & EDP_PSR_ENABLE;
3553a8ea
DL
2667 else {
2668 for_each_pipe(dev_priv, pipe) {
2669 stat[pipe] = I915_READ(VLV_PSRSTAT(pipe)) &
2670 VLV_EDP_PSR_CURR_STATE_MASK;
2671 if ((stat[pipe] == VLV_EDP_PSR_ACTIVE_NORFB_UP) ||
2672 (stat[pipe] == VLV_EDP_PSR_ACTIVE_SF_UPDATE))
2673 enabled = true;
a6cbdb8e
RV
2674 }
2675 }
60e5ffe3
RV
2676
2677 seq_printf(m, "Main link in standby mode: %s\n",
2678 yesno(dev_priv->psr.link_standby));
2679
a6cbdb8e
RV
2680 seq_printf(m, "HW Enabled & Active bit: %s", yesno(enabled));
2681
2682 if (!HAS_DDI(dev))
2683 for_each_pipe(dev_priv, pipe) {
2684 if ((stat[pipe] == VLV_EDP_PSR_ACTIVE_NORFB_UP) ||
2685 (stat[pipe] == VLV_EDP_PSR_ACTIVE_SF_UPDATE))
2686 seq_printf(m, " pipe %c", pipe_name(pipe));
2687 }
2688 seq_puts(m, "\n");
e91fd8c6 2689
05eec3c2
RV
2690 /*
2691 * VLV/CHV PSR has no kind of performance counter
2692 * SKL+ Perf counter is reset to 0 everytime DC state is entered
2693 */
2694 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
443a389f 2695 psrperf = I915_READ(EDP_PSR_PERF_CNT) &
a031d709 2696 EDP_PSR_PERF_CNT_MASK;
a6cbdb8e
RV
2697
2698 seq_printf(m, "Performance_Counter: %u\n", psrperf);
2699 }
fa128fa6 2700 mutex_unlock(&dev_priv->psr.lock);
e91fd8c6 2701
c8c8fb33 2702 intel_runtime_pm_put(dev_priv);
e91fd8c6
RV
2703 return 0;
2704}
2705
d2e216d0
RV
2706static int i915_sink_crc(struct seq_file *m, void *data)
2707{
2708 struct drm_info_node *node = m->private;
2709 struct drm_device *dev = node->minor->dev;
2710 struct intel_encoder *encoder;
2711 struct intel_connector *connector;
2712 struct intel_dp *intel_dp = NULL;
2713 int ret;
2714 u8 crc[6];
2715
2716 drm_modeset_lock_all(dev);
aca5e361 2717 for_each_intel_connector(dev, connector) {
d2e216d0
RV
2718
2719 if (connector->base.dpms != DRM_MODE_DPMS_ON)
2720 continue;
2721
b6ae3c7c
PZ
2722 if (!connector->base.encoder)
2723 continue;
2724
d2e216d0
RV
2725 encoder = to_intel_encoder(connector->base.encoder);
2726 if (encoder->type != INTEL_OUTPUT_EDP)
2727 continue;
2728
2729 intel_dp = enc_to_intel_dp(&encoder->base);
2730
2731 ret = intel_dp_sink_crc(intel_dp, crc);
2732 if (ret)
2733 goto out;
2734
2735 seq_printf(m, "%02x%02x%02x%02x%02x%02x\n",
2736 crc[0], crc[1], crc[2],
2737 crc[3], crc[4], crc[5]);
2738 goto out;
2739 }
2740 ret = -ENODEV;
2741out:
2742 drm_modeset_unlock_all(dev);
2743 return ret;
2744}
2745
ec013e7f
JB
2746static int i915_energy_uJ(struct seq_file *m, void *data)
2747{
2748 struct drm_info_node *node = m->private;
2749 struct drm_device *dev = node->minor->dev;
2750 struct drm_i915_private *dev_priv = dev->dev_private;
2751 u64 power;
2752 u32 units;
2753
2754 if (INTEL_INFO(dev)->gen < 6)
2755 return -ENODEV;
2756
36623ef8
PZ
2757 intel_runtime_pm_get(dev_priv);
2758
ec013e7f
JB
2759 rdmsrl(MSR_RAPL_POWER_UNIT, power);
2760 power = (power & 0x1f00) >> 8;
2761 units = 1000000 / (1 << power); /* convert to uJ */
2762 power = I915_READ(MCH_SECP_NRG_STTS);
2763 power *= units;
2764
36623ef8
PZ
2765 intel_runtime_pm_put(dev_priv);
2766
ec013e7f 2767 seq_printf(m, "%llu", (long long unsigned)power);
371db66a
PZ
2768
2769 return 0;
2770}
2771
6455c870 2772static int i915_runtime_pm_status(struct seq_file *m, void *unused)
371db66a 2773{
9f25d007 2774 struct drm_info_node *node = m->private;
371db66a
PZ
2775 struct drm_device *dev = node->minor->dev;
2776 struct drm_i915_private *dev_priv = dev->dev_private;
2777
a156e64d
CW
2778 if (!HAS_RUNTIME_PM(dev_priv))
2779 seq_puts(m, "Runtime power management not supported\n");
371db66a 2780
86c4ec0d 2781 seq_printf(m, "GPU idle: %s\n", yesno(!dev_priv->mm.busy));
371db66a 2782 seq_printf(m, "IRQs disabled: %s\n",
9df7575f 2783 yesno(!intel_irqs_enabled(dev_priv)));
0d804184 2784#ifdef CONFIG_PM
a6aaec8b
DL
2785 seq_printf(m, "Usage count: %d\n",
2786 atomic_read(&dev->dev->power.usage_count));
0d804184
CW
2787#else
2788 seq_printf(m, "Device Power Management (CONFIG_PM) disabled\n");
2789#endif
a156e64d
CW
2790 seq_printf(m, "PCI device power state: %s [%d]\n",
2791 pci_power_name(dev_priv->dev->pdev->current_state),
2792 dev_priv->dev->pdev->current_state);
371db66a 2793
ec013e7f
JB
2794 return 0;
2795}
2796
1da51581
ID
2797static int i915_power_domain_info(struct seq_file *m, void *unused)
2798{
9f25d007 2799 struct drm_info_node *node = m->private;
1da51581
ID
2800 struct drm_device *dev = node->minor->dev;
2801 struct drm_i915_private *dev_priv = dev->dev_private;
2802 struct i915_power_domains *power_domains = &dev_priv->power_domains;
2803 int i;
2804
2805 mutex_lock(&power_domains->lock);
2806
2807 seq_printf(m, "%-25s %s\n", "Power well/domain", "Use count");
2808 for (i = 0; i < power_domains->power_well_count; i++) {
2809 struct i915_power_well *power_well;
2810 enum intel_display_power_domain power_domain;
2811
2812 power_well = &power_domains->power_wells[i];
2813 seq_printf(m, "%-25s %d\n", power_well->name,
2814 power_well->count);
2815
2816 for (power_domain = 0; power_domain < POWER_DOMAIN_NUM;
2817 power_domain++) {
2818 if (!(BIT(power_domain) & power_well->domains))
2819 continue;
2820
2821 seq_printf(m, " %-23s %d\n",
9895ad03 2822 intel_display_power_domain_str(power_domain),
1da51581
ID
2823 power_domains->domain_use_count[power_domain]);
2824 }
2825 }
2826
2827 mutex_unlock(&power_domains->lock);
2828
2829 return 0;
2830}
2831
b7cec66d
DL
2832static int i915_dmc_info(struct seq_file *m, void *unused)
2833{
2834 struct drm_info_node *node = m->private;
2835 struct drm_device *dev = node->minor->dev;
2836 struct drm_i915_private *dev_priv = dev->dev_private;
2837 struct intel_csr *csr;
2838
2839 if (!HAS_CSR(dev)) {
2840 seq_puts(m, "not supported\n");
2841 return 0;
2842 }
2843
2844 csr = &dev_priv->csr;
2845
6fb403de
MK
2846 intel_runtime_pm_get(dev_priv);
2847
b7cec66d
DL
2848 seq_printf(m, "fw loaded: %s\n", yesno(csr->dmc_payload != NULL));
2849 seq_printf(m, "path: %s\n", csr->fw_path);
2850
2851 if (!csr->dmc_payload)
6fb403de 2852 goto out;
b7cec66d
DL
2853
2854 seq_printf(m, "version: %d.%d\n", CSR_VERSION_MAJOR(csr->version),
2855 CSR_VERSION_MINOR(csr->version));
2856
8337206d
DL
2857 if (IS_SKYLAKE(dev) && csr->version >= CSR_VERSION(1, 6)) {
2858 seq_printf(m, "DC3 -> DC5 count: %d\n",
2859 I915_READ(SKL_CSR_DC3_DC5_COUNT));
2860 seq_printf(m, "DC5 -> DC6 count: %d\n",
2861 I915_READ(SKL_CSR_DC5_DC6_COUNT));
16e11b99
MK
2862 } else if (IS_BROXTON(dev) && csr->version >= CSR_VERSION(1, 4)) {
2863 seq_printf(m, "DC3 -> DC5 count: %d\n",
2864 I915_READ(BXT_CSR_DC3_DC5_COUNT));
8337206d
DL
2865 }
2866
6fb403de
MK
2867out:
2868 seq_printf(m, "program base: 0x%08x\n", I915_READ(CSR_PROGRAM(0)));
2869 seq_printf(m, "ssp base: 0x%08x\n", I915_READ(CSR_SSP_BASE));
2870 seq_printf(m, "htp: 0x%08x\n", I915_READ(CSR_HTP_SKL));
2871
8337206d
DL
2872 intel_runtime_pm_put(dev_priv);
2873
b7cec66d
DL
2874 return 0;
2875}
2876
53f5e3ca
JB
2877static void intel_seq_print_mode(struct seq_file *m, int tabs,
2878 struct drm_display_mode *mode)
2879{
2880 int i;
2881
2882 for (i = 0; i < tabs; i++)
2883 seq_putc(m, '\t');
2884
2885 seq_printf(m, "id %d:\"%s\" freq %d clock %d hdisp %d hss %d hse %d htot %d vdisp %d vss %d vse %d vtot %d type 0x%x flags 0x%x\n",
2886 mode->base.id, mode->name,
2887 mode->vrefresh, mode->clock,
2888 mode->hdisplay, mode->hsync_start,
2889 mode->hsync_end, mode->htotal,
2890 mode->vdisplay, mode->vsync_start,
2891 mode->vsync_end, mode->vtotal,
2892 mode->type, mode->flags);
2893}
2894
2895static void intel_encoder_info(struct seq_file *m,
2896 struct intel_crtc *intel_crtc,
2897 struct intel_encoder *intel_encoder)
2898{
9f25d007 2899 struct drm_info_node *node = m->private;
53f5e3ca
JB
2900 struct drm_device *dev = node->minor->dev;
2901 struct drm_crtc *crtc = &intel_crtc->base;
2902 struct intel_connector *intel_connector;
2903 struct drm_encoder *encoder;
2904
2905 encoder = &intel_encoder->base;
2906 seq_printf(m, "\tencoder %d: type: %s, connectors:\n",
8e329a03 2907 encoder->base.id, encoder->name);
53f5e3ca
JB
2908 for_each_connector_on_encoder(dev, encoder, intel_connector) {
2909 struct drm_connector *connector = &intel_connector->base;
2910 seq_printf(m, "\t\tconnector %d: type: %s, status: %s",
2911 connector->base.id,
c23cc417 2912 connector->name,
53f5e3ca
JB
2913 drm_get_connector_status_name(connector->status));
2914 if (connector->status == connector_status_connected) {
2915 struct drm_display_mode *mode = &crtc->mode;
2916 seq_printf(m, ", mode:\n");
2917 intel_seq_print_mode(m, 2, mode);
2918 } else {
2919 seq_putc(m, '\n');
2920 }
2921 }
2922}
2923
2924static void intel_crtc_info(struct seq_file *m, struct intel_crtc *intel_crtc)
2925{
9f25d007 2926 struct drm_info_node *node = m->private;
53f5e3ca
JB
2927 struct drm_device *dev = node->minor->dev;
2928 struct drm_crtc *crtc = &intel_crtc->base;
2929 struct intel_encoder *intel_encoder;
23a48d53
ML
2930 struct drm_plane_state *plane_state = crtc->primary->state;
2931 struct drm_framebuffer *fb = plane_state->fb;
53f5e3ca 2932
23a48d53 2933 if (fb)
5aa8a937 2934 seq_printf(m, "\tfb: %d, pos: %dx%d, size: %dx%d\n",
23a48d53
ML
2935 fb->base.id, plane_state->src_x >> 16,
2936 plane_state->src_y >> 16, fb->width, fb->height);
5aa8a937
MR
2937 else
2938 seq_puts(m, "\tprimary plane disabled\n");
53f5e3ca
JB
2939 for_each_encoder_on_crtc(dev, crtc, intel_encoder)
2940 intel_encoder_info(m, intel_crtc, intel_encoder);
2941}
2942
2943static void intel_panel_info(struct seq_file *m, struct intel_panel *panel)
2944{
2945 struct drm_display_mode *mode = panel->fixed_mode;
2946
2947 seq_printf(m, "\tfixed mode:\n");
2948 intel_seq_print_mode(m, 2, mode);
2949}
2950
2951static void intel_dp_info(struct seq_file *m,
2952 struct intel_connector *intel_connector)
2953{
2954 struct intel_encoder *intel_encoder = intel_connector->encoder;
2955 struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);
2956
2957 seq_printf(m, "\tDPCD rev: %x\n", intel_dp->dpcd[DP_DPCD_REV]);
742f491d 2958 seq_printf(m, "\taudio support: %s\n", yesno(intel_dp->has_audio));
53f5e3ca
JB
2959 if (intel_encoder->type == INTEL_OUTPUT_EDP)
2960 intel_panel_info(m, &intel_connector->panel);
2961}
2962
2963static void intel_hdmi_info(struct seq_file *m,
2964 struct intel_connector *intel_connector)
2965{
2966 struct intel_encoder *intel_encoder = intel_connector->encoder;
2967 struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&intel_encoder->base);
2968
742f491d 2969 seq_printf(m, "\taudio support: %s\n", yesno(intel_hdmi->has_audio));
53f5e3ca
JB
2970}
2971
2972static void intel_lvds_info(struct seq_file *m,
2973 struct intel_connector *intel_connector)
2974{
2975 intel_panel_info(m, &intel_connector->panel);
2976}
2977
2978static void intel_connector_info(struct seq_file *m,
2979 struct drm_connector *connector)
2980{
2981 struct intel_connector *intel_connector = to_intel_connector(connector);
2982 struct intel_encoder *intel_encoder = intel_connector->encoder;
f103fc7d 2983 struct drm_display_mode *mode;
53f5e3ca
JB
2984
2985 seq_printf(m, "connector %d: type %s, status: %s\n",
c23cc417 2986 connector->base.id, connector->name,
53f5e3ca
JB
2987 drm_get_connector_status_name(connector->status));
2988 if (connector->status == connector_status_connected) {
2989 seq_printf(m, "\tname: %s\n", connector->display_info.name);
2990 seq_printf(m, "\tphysical dimensions: %dx%dmm\n",
2991 connector->display_info.width_mm,
2992 connector->display_info.height_mm);
2993 seq_printf(m, "\tsubpixel order: %s\n",
2994 drm_get_subpixel_order_name(connector->display_info.subpixel_order));
2995 seq_printf(m, "\tCEA rev: %d\n",
2996 connector->display_info.cea_rev);
2997 }
36cd7444
DA
2998 if (intel_encoder) {
2999 if (intel_encoder->type == INTEL_OUTPUT_DISPLAYPORT ||
3000 intel_encoder->type == INTEL_OUTPUT_EDP)
3001 intel_dp_info(m, intel_connector);
3002 else if (intel_encoder->type == INTEL_OUTPUT_HDMI)
3003 intel_hdmi_info(m, intel_connector);
3004 else if (intel_encoder->type == INTEL_OUTPUT_LVDS)
3005 intel_lvds_info(m, intel_connector);
3006 }
53f5e3ca 3007
f103fc7d
JB
3008 seq_printf(m, "\tmodes:\n");
3009 list_for_each_entry(mode, &connector->modes, head)
3010 intel_seq_print_mode(m, 2, mode);
53f5e3ca
JB
3011}
3012
065f2ec2
CW
3013static bool cursor_active(struct drm_device *dev, int pipe)
3014{
3015 struct drm_i915_private *dev_priv = dev->dev_private;
3016 u32 state;
3017
3018 if (IS_845G(dev) || IS_I865G(dev))
0b87c24e 3019 state = I915_READ(CURCNTR(PIPE_A)) & CURSOR_ENABLE;
065f2ec2 3020 else
5efb3e28 3021 state = I915_READ(CURCNTR(pipe)) & CURSOR_MODE;
065f2ec2
CW
3022
3023 return state;
3024}
3025
3026static bool cursor_position(struct drm_device *dev, int pipe, int *x, int *y)
3027{
3028 struct drm_i915_private *dev_priv = dev->dev_private;
3029 u32 pos;
3030
5efb3e28 3031 pos = I915_READ(CURPOS(pipe));
065f2ec2
CW
3032
3033 *x = (pos >> CURSOR_X_SHIFT) & CURSOR_POS_MASK;
3034 if (pos & (CURSOR_POS_SIGN << CURSOR_X_SHIFT))
3035 *x = -*x;
3036
3037 *y = (pos >> CURSOR_Y_SHIFT) & CURSOR_POS_MASK;
3038 if (pos & (CURSOR_POS_SIGN << CURSOR_Y_SHIFT))
3039 *y = -*y;
3040
3041 return cursor_active(dev, pipe);
3042}
3043
3abc4e09
RF
3044static const char *plane_type(enum drm_plane_type type)
3045{
3046 switch (type) {
3047 case DRM_PLANE_TYPE_OVERLAY:
3048 return "OVL";
3049 case DRM_PLANE_TYPE_PRIMARY:
3050 return "PRI";
3051 case DRM_PLANE_TYPE_CURSOR:
3052 return "CUR";
3053 /*
3054 * Deliberately omitting default: to generate compiler warnings
3055 * when a new drm_plane_type gets added.
3056 */
3057 }
3058
3059 return "unknown";
3060}
3061
3062static const char *plane_rotation(unsigned int rotation)
3063{
3064 static char buf[48];
3065 /*
3066 * According to doc only one DRM_ROTATE_ is allowed but this
3067 * will print them all to visualize if the values are misused
3068 */
3069 snprintf(buf, sizeof(buf),
3070 "%s%s%s%s%s%s(0x%08x)",
3071 (rotation & BIT(DRM_ROTATE_0)) ? "0 " : "",
3072 (rotation & BIT(DRM_ROTATE_90)) ? "90 " : "",
3073 (rotation & BIT(DRM_ROTATE_180)) ? "180 " : "",
3074 (rotation & BIT(DRM_ROTATE_270)) ? "270 " : "",
3075 (rotation & BIT(DRM_REFLECT_X)) ? "FLIPX " : "",
3076 (rotation & BIT(DRM_REFLECT_Y)) ? "FLIPY " : "",
3077 rotation);
3078
3079 return buf;
3080}
3081
3082static void intel_plane_info(struct seq_file *m, struct intel_crtc *intel_crtc)
3083{
3084 struct drm_info_node *node = m->private;
3085 struct drm_device *dev = node->minor->dev;
3086 struct intel_plane *intel_plane;
3087
3088 for_each_intel_plane_on_crtc(dev, intel_crtc, intel_plane) {
3089 struct drm_plane_state *state;
3090 struct drm_plane *plane = &intel_plane->base;
3091
3092 if (!plane->state) {
3093 seq_puts(m, "plane->state is NULL!\n");
3094 continue;
3095 }
3096
3097 state = plane->state;
3098
3099 seq_printf(m, "\t--Plane id %d: type=%s, crtc_pos=%4dx%4d, crtc_size=%4dx%4d, src_pos=%d.%04ux%d.%04u, src_size=%d.%04ux%d.%04u, format=%s, rotation=%s\n",
3100 plane->base.id,
3101 plane_type(intel_plane->base.type),
3102 state->crtc_x, state->crtc_y,
3103 state->crtc_w, state->crtc_h,
3104 (state->src_x >> 16),
3105 ((state->src_x & 0xffff) * 15625) >> 10,
3106 (state->src_y >> 16),
3107 ((state->src_y & 0xffff) * 15625) >> 10,
3108 (state->src_w >> 16),
3109 ((state->src_w & 0xffff) * 15625) >> 10,
3110 (state->src_h >> 16),
3111 ((state->src_h & 0xffff) * 15625) >> 10,
3112 state->fb ? drm_get_format_name(state->fb->pixel_format) : "N/A",
3113 plane_rotation(state->rotation));
3114 }
3115}
3116
3117static void intel_scaler_info(struct seq_file *m, struct intel_crtc *intel_crtc)
3118{
3119 struct intel_crtc_state *pipe_config;
3120 int num_scalers = intel_crtc->num_scalers;
3121 int i;
3122
3123 pipe_config = to_intel_crtc_state(intel_crtc->base.state);
3124
3125 /* Not all platformas have a scaler */
3126 if (num_scalers) {
3127 seq_printf(m, "\tnum_scalers=%d, scaler_users=%x scaler_id=%d",
3128 num_scalers,
3129 pipe_config->scaler_state.scaler_users,
3130 pipe_config->scaler_state.scaler_id);
3131
3132 for (i = 0; i < SKL_NUM_SCALERS; i++) {
3133 struct intel_scaler *sc =
3134 &pipe_config->scaler_state.scalers[i];
3135
3136 seq_printf(m, ", scalers[%d]: use=%s, mode=%x",
3137 i, yesno(sc->in_use), sc->mode);
3138 }
3139 seq_puts(m, "\n");
3140 } else {
3141 seq_puts(m, "\tNo scalers available on this platform\n");
3142 }
3143}
3144
53f5e3ca
JB
3145static int i915_display_info(struct seq_file *m, void *unused)
3146{
9f25d007 3147 struct drm_info_node *node = m->private;
53f5e3ca 3148 struct drm_device *dev = node->minor->dev;
b0e5ddf3 3149 struct drm_i915_private *dev_priv = dev->dev_private;
065f2ec2 3150 struct intel_crtc *crtc;
53f5e3ca
JB
3151 struct drm_connector *connector;
3152
b0e5ddf3 3153 intel_runtime_pm_get(dev_priv);
53f5e3ca
JB
3154 drm_modeset_lock_all(dev);
3155 seq_printf(m, "CRTC info\n");
3156 seq_printf(m, "---------\n");
d3fcc808 3157 for_each_intel_crtc(dev, crtc) {
065f2ec2 3158 bool active;
f77076c9 3159 struct intel_crtc_state *pipe_config;
065f2ec2 3160 int x, y;
53f5e3ca 3161
f77076c9
ML
3162 pipe_config = to_intel_crtc_state(crtc->base.state);
3163
3abc4e09 3164 seq_printf(m, "CRTC %d: pipe: %c, active=%s, (size=%dx%d), dither=%s, bpp=%d\n",
065f2ec2 3165 crtc->base.base.id, pipe_name(crtc->pipe),
f77076c9 3166 yesno(pipe_config->base.active),
3abc4e09
RF
3167 pipe_config->pipe_src_w, pipe_config->pipe_src_h,
3168 yesno(pipe_config->dither), pipe_config->pipe_bpp);
3169
f77076c9 3170 if (pipe_config->base.active) {
065f2ec2
CW
3171 intel_crtc_info(m, crtc);
3172
a23dc658 3173 active = cursor_position(dev, crtc->pipe, &x, &y);
57127efa 3174 seq_printf(m, "\tcursor visible? %s, position (%d, %d), size %dx%d, addr 0x%08x, active? %s\n",
4b0e333e 3175 yesno(crtc->cursor_base),
3dd512fb
MR
3176 x, y, crtc->base.cursor->state->crtc_w,
3177 crtc->base.cursor->state->crtc_h,
57127efa 3178 crtc->cursor_addr, yesno(active));
3abc4e09
RF
3179 intel_scaler_info(m, crtc);
3180 intel_plane_info(m, crtc);
a23dc658 3181 }
cace841c
DV
3182
3183 seq_printf(m, "\tunderrun reporting: cpu=%s pch=%s \n",
3184 yesno(!crtc->cpu_fifo_underrun_disabled),
3185 yesno(!crtc->pch_fifo_underrun_disabled));
53f5e3ca
JB
3186 }
3187
3188 seq_printf(m, "\n");
3189 seq_printf(m, "Connector info\n");
3190 seq_printf(m, "--------------\n");
3191 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
3192 intel_connector_info(m, connector);
3193 }
3194 drm_modeset_unlock_all(dev);
b0e5ddf3 3195 intel_runtime_pm_put(dev_priv);
53f5e3ca
JB
3196
3197 return 0;
3198}
3199
e04934cf
BW
3200static int i915_semaphore_status(struct seq_file *m, void *unused)
3201{
3202 struct drm_info_node *node = (struct drm_info_node *) m->private;
3203 struct drm_device *dev = node->minor->dev;
3204 struct drm_i915_private *dev_priv = dev->dev_private;
e2f80391 3205 struct intel_engine_cs *engine;
e04934cf 3206 int num_rings = hweight32(INTEL_INFO(dev)->ring_mask);
c3232b18
DG
3207 enum intel_engine_id id;
3208 int j, ret;
e04934cf 3209
c033666a 3210 if (!i915_semaphore_is_enabled(dev_priv)) {
e04934cf
BW
3211 seq_puts(m, "Semaphores are disabled\n");
3212 return 0;
3213 }
3214
3215 ret = mutex_lock_interruptible(&dev->struct_mutex);
3216 if (ret)
3217 return ret;
03872064 3218 intel_runtime_pm_get(dev_priv);
e04934cf
BW
3219
3220 if (IS_BROADWELL(dev)) {
3221 struct page *page;
3222 uint64_t *seqno;
3223
3224 page = i915_gem_object_get_page(dev_priv->semaphore_obj, 0);
3225
3226 seqno = (uint64_t *)kmap_atomic(page);
c3232b18 3227 for_each_engine_id(engine, dev_priv, id) {
e04934cf
BW
3228 uint64_t offset;
3229
e2f80391 3230 seq_printf(m, "%s\n", engine->name);
e04934cf
BW
3231
3232 seq_puts(m, " Last signal:");
3233 for (j = 0; j < num_rings; j++) {
c3232b18 3234 offset = id * I915_NUM_ENGINES + j;
e04934cf
BW
3235 seq_printf(m, "0x%08llx (0x%02llx) ",
3236 seqno[offset], offset * 8);
3237 }
3238 seq_putc(m, '\n');
3239
3240 seq_puts(m, " Last wait: ");
3241 for (j = 0; j < num_rings; j++) {
c3232b18 3242 offset = id + (j * I915_NUM_ENGINES);
e04934cf
BW
3243 seq_printf(m, "0x%08llx (0x%02llx) ",
3244 seqno[offset], offset * 8);
3245 }
3246 seq_putc(m, '\n');
3247
3248 }
3249 kunmap_atomic(seqno);
3250 } else {
3251 seq_puts(m, " Last signal:");
b4ac5afc 3252 for_each_engine(engine, dev_priv)
e04934cf
BW
3253 for (j = 0; j < num_rings; j++)
3254 seq_printf(m, "0x%08x\n",
e2f80391 3255 I915_READ(engine->semaphore.mbox.signal[j]));
e04934cf
BW
3256 seq_putc(m, '\n');
3257 }
3258
3259 seq_puts(m, "\nSync seqno:\n");
b4ac5afc
DG
3260 for_each_engine(engine, dev_priv) {
3261 for (j = 0; j < num_rings; j++)
e2f80391
TU
3262 seq_printf(m, " 0x%08x ",
3263 engine->semaphore.sync_seqno[j]);
e04934cf
BW
3264 seq_putc(m, '\n');
3265 }
3266 seq_putc(m, '\n');
3267
03872064 3268 intel_runtime_pm_put(dev_priv);
e04934cf
BW
3269 mutex_unlock(&dev->struct_mutex);
3270 return 0;
3271}
3272
728e29d7
DV
3273static int i915_shared_dplls_info(struct seq_file *m, void *unused)
3274{
3275 struct drm_info_node *node = (struct drm_info_node *) m->private;
3276 struct drm_device *dev = node->minor->dev;
3277 struct drm_i915_private *dev_priv = dev->dev_private;
3278 int i;
3279
3280 drm_modeset_lock_all(dev);
3281 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
3282 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
3283
3284 seq_printf(m, "DPLL%i: %s, id: %i\n", i, pll->name, pll->id);
2dd66ebd
ML
3285 seq_printf(m, " crtc_mask: 0x%08x, active: 0x%x, on: %s\n",
3286 pll->config.crtc_mask, pll->active_mask, yesno(pll->on));
728e29d7 3287 seq_printf(m, " tracked hardware state:\n");
3e369b76
ACO
3288 seq_printf(m, " dpll: 0x%08x\n", pll->config.hw_state.dpll);
3289 seq_printf(m, " dpll_md: 0x%08x\n",
3290 pll->config.hw_state.dpll_md);
3291 seq_printf(m, " fp0: 0x%08x\n", pll->config.hw_state.fp0);
3292 seq_printf(m, " fp1: 0x%08x\n", pll->config.hw_state.fp1);
3293 seq_printf(m, " wrpll: 0x%08x\n", pll->config.hw_state.wrpll);
728e29d7
DV
3294 }
3295 drm_modeset_unlock_all(dev);
3296
3297 return 0;
3298}
3299
1ed1ef9d 3300static int i915_wa_registers(struct seq_file *m, void *unused)
888b5995
AS
3301{
3302 int i;
3303 int ret;
e2f80391 3304 struct intel_engine_cs *engine;
888b5995
AS
3305 struct drm_info_node *node = (struct drm_info_node *) m->private;
3306 struct drm_device *dev = node->minor->dev;
3307 struct drm_i915_private *dev_priv = dev->dev_private;
33136b06 3308 struct i915_workarounds *workarounds = &dev_priv->workarounds;
c3232b18 3309 enum intel_engine_id id;
888b5995 3310
888b5995
AS
3311 ret = mutex_lock_interruptible(&dev->struct_mutex);
3312 if (ret)
3313 return ret;
3314
3315 intel_runtime_pm_get(dev_priv);
3316
33136b06 3317 seq_printf(m, "Workarounds applied: %d\n", workarounds->count);
c3232b18 3318 for_each_engine_id(engine, dev_priv, id)
33136b06 3319 seq_printf(m, "HW whitelist count for %s: %d\n",
c3232b18 3320 engine->name, workarounds->hw_whitelist_count[id]);
33136b06 3321 for (i = 0; i < workarounds->count; ++i) {
f0f59a00
VS
3322 i915_reg_t addr;
3323 u32 mask, value, read;
2fa60f6d 3324 bool ok;
888b5995 3325
33136b06
AS
3326 addr = workarounds->reg[i].addr;
3327 mask = workarounds->reg[i].mask;
3328 value = workarounds->reg[i].value;
2fa60f6d
MK
3329 read = I915_READ(addr);
3330 ok = (value & mask) == (read & mask);
3331 seq_printf(m, "0x%X: 0x%08X, mask: 0x%08X, read: 0x%08x, status: %s\n",
f0f59a00 3332 i915_mmio_reg_offset(addr), value, mask, read, ok ? "OK" : "FAIL");
888b5995
AS
3333 }
3334
3335 intel_runtime_pm_put(dev_priv);
3336 mutex_unlock(&dev->struct_mutex);
3337
3338 return 0;
3339}
3340
c5511e44
DL
3341static int i915_ddb_info(struct seq_file *m, void *unused)
3342{
3343 struct drm_info_node *node = m->private;
3344 struct drm_device *dev = node->minor->dev;
3345 struct drm_i915_private *dev_priv = dev->dev_private;
3346 struct skl_ddb_allocation *ddb;
3347 struct skl_ddb_entry *entry;
3348 enum pipe pipe;
3349 int plane;
3350
2fcffe19
DL
3351 if (INTEL_INFO(dev)->gen < 9)
3352 return 0;
3353
c5511e44
DL
3354 drm_modeset_lock_all(dev);
3355
3356 ddb = &dev_priv->wm.skl_hw.ddb;
3357
3358 seq_printf(m, "%-15s%8s%8s%8s\n", "", "Start", "End", "Size");
3359
3360 for_each_pipe(dev_priv, pipe) {
3361 seq_printf(m, "Pipe %c\n", pipe_name(pipe));
3362
dd740780 3363 for_each_plane(dev_priv, pipe, plane) {
c5511e44
DL
3364 entry = &ddb->plane[pipe][plane];
3365 seq_printf(m, " Plane%-8d%8u%8u%8u\n", plane + 1,
3366 entry->start, entry->end,
3367 skl_ddb_entry_size(entry));
3368 }
3369
4969d33e 3370 entry = &ddb->plane[pipe][PLANE_CURSOR];
c5511e44
DL
3371 seq_printf(m, " %-13s%8u%8u%8u\n", "Cursor", entry->start,
3372 entry->end, skl_ddb_entry_size(entry));
3373 }
3374
3375 drm_modeset_unlock_all(dev);
3376
3377 return 0;
3378}
3379
a54746e3
VK
3380static void drrs_status_per_crtc(struct seq_file *m,
3381 struct drm_device *dev, struct intel_crtc *intel_crtc)
3382{
3383 struct intel_encoder *intel_encoder;
3384 struct drm_i915_private *dev_priv = dev->dev_private;
3385 struct i915_drrs *drrs = &dev_priv->drrs;
3386 int vrefresh = 0;
3387
3388 for_each_encoder_on_crtc(dev, &intel_crtc->base, intel_encoder) {
3389 /* Encoder connected on this CRTC */
3390 switch (intel_encoder->type) {
3391 case INTEL_OUTPUT_EDP:
3392 seq_puts(m, "eDP:\n");
3393 break;
3394 case INTEL_OUTPUT_DSI:
3395 seq_puts(m, "DSI:\n");
3396 break;
3397 case INTEL_OUTPUT_HDMI:
3398 seq_puts(m, "HDMI:\n");
3399 break;
3400 case INTEL_OUTPUT_DISPLAYPORT:
3401 seq_puts(m, "DP:\n");
3402 break;
3403 default:
3404 seq_printf(m, "Other encoder (id=%d).\n",
3405 intel_encoder->type);
3406 return;
3407 }
3408 }
3409
3410 if (dev_priv->vbt.drrs_type == STATIC_DRRS_SUPPORT)
3411 seq_puts(m, "\tVBT: DRRS_type: Static");
3412 else if (dev_priv->vbt.drrs_type == SEAMLESS_DRRS_SUPPORT)
3413 seq_puts(m, "\tVBT: DRRS_type: Seamless");
3414 else if (dev_priv->vbt.drrs_type == DRRS_NOT_SUPPORTED)
3415 seq_puts(m, "\tVBT: DRRS_type: None");
3416 else
3417 seq_puts(m, "\tVBT: DRRS_type: FIXME: Unrecognized Value");
3418
3419 seq_puts(m, "\n\n");
3420
f77076c9 3421 if (to_intel_crtc_state(intel_crtc->base.state)->has_drrs) {
a54746e3
VK
3422 struct intel_panel *panel;
3423
3424 mutex_lock(&drrs->mutex);
3425 /* DRRS Supported */
3426 seq_puts(m, "\tDRRS Supported: Yes\n");
3427
3428 /* disable_drrs() will make drrs->dp NULL */
3429 if (!drrs->dp) {
3430 seq_puts(m, "Idleness DRRS: Disabled");
3431 mutex_unlock(&drrs->mutex);
3432 return;
3433 }
3434
3435 panel = &drrs->dp->attached_connector->panel;
3436 seq_printf(m, "\t\tBusy_frontbuffer_bits: 0x%X",
3437 drrs->busy_frontbuffer_bits);
3438
3439 seq_puts(m, "\n\t\t");
3440 if (drrs->refresh_rate_type == DRRS_HIGH_RR) {
3441 seq_puts(m, "DRRS_State: DRRS_HIGH_RR\n");
3442 vrefresh = panel->fixed_mode->vrefresh;
3443 } else if (drrs->refresh_rate_type == DRRS_LOW_RR) {
3444 seq_puts(m, "DRRS_State: DRRS_LOW_RR\n");
3445 vrefresh = panel->downclock_mode->vrefresh;
3446 } else {
3447 seq_printf(m, "DRRS_State: Unknown(%d)\n",
3448 drrs->refresh_rate_type);
3449 mutex_unlock(&drrs->mutex);
3450 return;
3451 }
3452 seq_printf(m, "\t\tVrefresh: %d", vrefresh);
3453
3454 seq_puts(m, "\n\t\t");
3455 mutex_unlock(&drrs->mutex);
3456 } else {
3457 /* DRRS not supported. Print the VBT parameter*/
3458 seq_puts(m, "\tDRRS Supported : No");
3459 }
3460 seq_puts(m, "\n");
3461}
3462
3463static int i915_drrs_status(struct seq_file *m, void *unused)
3464{
3465 struct drm_info_node *node = m->private;
3466 struct drm_device *dev = node->minor->dev;
3467 struct intel_crtc *intel_crtc;
3468 int active_crtc_cnt = 0;
3469
3470 for_each_intel_crtc(dev, intel_crtc) {
3471 drm_modeset_lock(&intel_crtc->base.mutex, NULL);
3472
f77076c9 3473 if (intel_crtc->base.state->active) {
a54746e3
VK
3474 active_crtc_cnt++;
3475 seq_printf(m, "\nCRTC %d: ", active_crtc_cnt);
3476
3477 drrs_status_per_crtc(m, dev, intel_crtc);
3478 }
3479
3480 drm_modeset_unlock(&intel_crtc->base.mutex);
3481 }
3482
3483 if (!active_crtc_cnt)
3484 seq_puts(m, "No active crtc found\n");
3485
3486 return 0;
3487}
3488
07144428
DL
3489struct pipe_crc_info {
3490 const char *name;
3491 struct drm_device *dev;
3492 enum pipe pipe;
3493};
3494
11bed958
DA
3495static int i915_dp_mst_info(struct seq_file *m, void *unused)
3496{
3497 struct drm_info_node *node = (struct drm_info_node *) m->private;
3498 struct drm_device *dev = node->minor->dev;
3499 struct drm_encoder *encoder;
3500 struct intel_encoder *intel_encoder;
3501 struct intel_digital_port *intel_dig_port;
3502 drm_modeset_lock_all(dev);
3503 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
3504 intel_encoder = to_intel_encoder(encoder);
3505 if (intel_encoder->type != INTEL_OUTPUT_DISPLAYPORT)
3506 continue;
3507 intel_dig_port = enc_to_dig_port(encoder);
3508 if (!intel_dig_port->dp.can_mst)
3509 continue;
40ae80cc
JB
3510 seq_printf(m, "MST Source Port %c\n",
3511 port_name(intel_dig_port->port));
11bed958
DA
3512 drm_dp_mst_dump_topology(m, &intel_dig_port->dp.mst_mgr);
3513 }
3514 drm_modeset_unlock_all(dev);
3515 return 0;
3516}
3517
07144428
DL
3518static int i915_pipe_crc_open(struct inode *inode, struct file *filep)
3519{
be5c7a90
DL
3520 struct pipe_crc_info *info = inode->i_private;
3521 struct drm_i915_private *dev_priv = info->dev->dev_private;
3522 struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[info->pipe];
3523
7eb1c496
DV
3524 if (info->pipe >= INTEL_INFO(info->dev)->num_pipes)
3525 return -ENODEV;
3526
d538bbdf
DL
3527 spin_lock_irq(&pipe_crc->lock);
3528
3529 if (pipe_crc->opened) {
3530 spin_unlock_irq(&pipe_crc->lock);
be5c7a90
DL
3531 return -EBUSY; /* already open */
3532 }
3533
d538bbdf 3534 pipe_crc->opened = true;
07144428
DL
3535 filep->private_data = inode->i_private;
3536
d538bbdf
DL
3537 spin_unlock_irq(&pipe_crc->lock);
3538
07144428
DL
3539 return 0;
3540}
3541
3542static int i915_pipe_crc_release(struct inode *inode, struct file *filep)
3543{
be5c7a90
DL
3544 struct pipe_crc_info *info = inode->i_private;
3545 struct drm_i915_private *dev_priv = info->dev->dev_private;
3546 struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[info->pipe];
3547
d538bbdf
DL
3548 spin_lock_irq(&pipe_crc->lock);
3549 pipe_crc->opened = false;
3550 spin_unlock_irq(&pipe_crc->lock);
be5c7a90 3551
07144428
DL
3552 return 0;
3553}
3554
3555/* (6 fields, 8 chars each, space separated (5) + '\n') */
3556#define PIPE_CRC_LINE_LEN (6 * 8 + 5 + 1)
3557/* account for \'0' */
3558#define PIPE_CRC_BUFFER_LEN (PIPE_CRC_LINE_LEN + 1)
3559
3560static int pipe_crc_data_count(struct intel_pipe_crc *pipe_crc)
8bf1e9f1 3561{
d538bbdf
DL
3562 assert_spin_locked(&pipe_crc->lock);
3563 return CIRC_CNT(pipe_crc->head, pipe_crc->tail,
3564 INTEL_PIPE_CRC_ENTRIES_NR);
07144428
DL
3565}
3566
3567static ssize_t
3568i915_pipe_crc_read(struct file *filep, char __user *user_buf, size_t count,
3569 loff_t *pos)
3570{
3571 struct pipe_crc_info *info = filep->private_data;
3572 struct drm_device *dev = info->dev;
3573 struct drm_i915_private *dev_priv = dev->dev_private;
3574 struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[info->pipe];
3575 char buf[PIPE_CRC_BUFFER_LEN];
9ad6d99f 3576 int n_entries;
07144428
DL
3577 ssize_t bytes_read;
3578
3579 /*
3580 * Don't allow user space to provide buffers not big enough to hold
3581 * a line of data.
3582 */
3583 if (count < PIPE_CRC_LINE_LEN)
3584 return -EINVAL;
3585
3586 if (pipe_crc->source == INTEL_PIPE_CRC_SOURCE_NONE)
8bf1e9f1 3587 return 0;
07144428
DL
3588
3589 /* nothing to read */
d538bbdf 3590 spin_lock_irq(&pipe_crc->lock);
07144428 3591 while (pipe_crc_data_count(pipe_crc) == 0) {
d538bbdf
DL
3592 int ret;
3593
3594 if (filep->f_flags & O_NONBLOCK) {
3595 spin_unlock_irq(&pipe_crc->lock);
07144428 3596 return -EAGAIN;
d538bbdf 3597 }
07144428 3598
d538bbdf
DL
3599 ret = wait_event_interruptible_lock_irq(pipe_crc->wq,
3600 pipe_crc_data_count(pipe_crc), pipe_crc->lock);
3601 if (ret) {
3602 spin_unlock_irq(&pipe_crc->lock);
3603 return ret;
3604 }
8bf1e9f1
SH
3605 }
3606
07144428 3607 /* We now have one or more entries to read */
9ad6d99f 3608 n_entries = count / PIPE_CRC_LINE_LEN;
d538bbdf 3609
07144428 3610 bytes_read = 0;
9ad6d99f
VS
3611 while (n_entries > 0) {
3612 struct intel_pipe_crc_entry *entry =
3613 &pipe_crc->entries[pipe_crc->tail];
07144428 3614 int ret;
8bf1e9f1 3615
9ad6d99f
VS
3616 if (CIRC_CNT(pipe_crc->head, pipe_crc->tail,
3617 INTEL_PIPE_CRC_ENTRIES_NR) < 1)
3618 break;
3619
3620 BUILD_BUG_ON_NOT_POWER_OF_2(INTEL_PIPE_CRC_ENTRIES_NR);
3621 pipe_crc->tail = (pipe_crc->tail + 1) & (INTEL_PIPE_CRC_ENTRIES_NR - 1);
3622
07144428
DL
3623 bytes_read += snprintf(buf, PIPE_CRC_BUFFER_LEN,
3624 "%8u %8x %8x %8x %8x %8x\n",
3625 entry->frame, entry->crc[0],
3626 entry->crc[1], entry->crc[2],
3627 entry->crc[3], entry->crc[4]);
3628
9ad6d99f
VS
3629 spin_unlock_irq(&pipe_crc->lock);
3630
3631 ret = copy_to_user(user_buf, buf, PIPE_CRC_LINE_LEN);
07144428
DL
3632 if (ret == PIPE_CRC_LINE_LEN)
3633 return -EFAULT;
b2c88f5b 3634
9ad6d99f
VS
3635 user_buf += PIPE_CRC_LINE_LEN;
3636 n_entries--;
3637
3638 spin_lock_irq(&pipe_crc->lock);
3639 }
8bf1e9f1 3640
d538bbdf
DL
3641 spin_unlock_irq(&pipe_crc->lock);
3642
07144428
DL
3643 return bytes_read;
3644}
3645
3646static const struct file_operations i915_pipe_crc_fops = {
3647 .owner = THIS_MODULE,
3648 .open = i915_pipe_crc_open,
3649 .read = i915_pipe_crc_read,
3650 .release = i915_pipe_crc_release,
3651};
3652
3653static struct pipe_crc_info i915_pipe_crc_data[I915_MAX_PIPES] = {
3654 {
3655 .name = "i915_pipe_A_crc",
3656 .pipe = PIPE_A,
3657 },
3658 {
3659 .name = "i915_pipe_B_crc",
3660 .pipe = PIPE_B,
3661 },
3662 {
3663 .name = "i915_pipe_C_crc",
3664 .pipe = PIPE_C,
3665 },
3666};
3667
3668static int i915_pipe_crc_create(struct dentry *root, struct drm_minor *minor,
3669 enum pipe pipe)
3670{
3671 struct drm_device *dev = minor->dev;
3672 struct dentry *ent;
3673 struct pipe_crc_info *info = &i915_pipe_crc_data[pipe];
3674
3675 info->dev = dev;
3676 ent = debugfs_create_file(info->name, S_IRUGO, root, info,
3677 &i915_pipe_crc_fops);
f3c5fe97
WY
3678 if (!ent)
3679 return -ENOMEM;
07144428
DL
3680
3681 return drm_add_fake_info_node(minor, ent, info);
8bf1e9f1
SH
3682}
3683
e8dfcf78 3684static const char * const pipe_crc_sources[] = {
926321d5
DV
3685 "none",
3686 "plane1",
3687 "plane2",
3688 "pf",
5b3a856b 3689 "pipe",
3d099a05
DV
3690 "TV",
3691 "DP-B",
3692 "DP-C",
3693 "DP-D",
46a19188 3694 "auto",
926321d5
DV
3695};
3696
3697static const char *pipe_crc_source_name(enum intel_pipe_crc_source source)
3698{
3699 BUILD_BUG_ON(ARRAY_SIZE(pipe_crc_sources) != INTEL_PIPE_CRC_SOURCE_MAX);
3700 return pipe_crc_sources[source];
3701}
3702
bd9db02f 3703static int display_crc_ctl_show(struct seq_file *m, void *data)
926321d5
DV
3704{
3705 struct drm_device *dev = m->private;
3706 struct drm_i915_private *dev_priv = dev->dev_private;
3707 int i;
3708
3709 for (i = 0; i < I915_MAX_PIPES; i++)
3710 seq_printf(m, "%c %s\n", pipe_name(i),
3711 pipe_crc_source_name(dev_priv->pipe_crc[i].source));
3712
3713 return 0;
3714}
3715
bd9db02f 3716static int display_crc_ctl_open(struct inode *inode, struct file *file)
926321d5
DV
3717{
3718 struct drm_device *dev = inode->i_private;
3719
bd9db02f 3720 return single_open(file, display_crc_ctl_show, dev);
926321d5
DV
3721}
3722
46a19188 3723static int i8xx_pipe_crc_ctl_reg(enum intel_pipe_crc_source *source,
52f843f6
DV
3724 uint32_t *val)
3725{
46a19188
DV
3726 if (*source == INTEL_PIPE_CRC_SOURCE_AUTO)
3727 *source = INTEL_PIPE_CRC_SOURCE_PIPE;
3728
3729 switch (*source) {
52f843f6
DV
3730 case INTEL_PIPE_CRC_SOURCE_PIPE:
3731 *val = PIPE_CRC_ENABLE | PIPE_CRC_INCLUDE_BORDER_I8XX;
3732 break;
3733 case INTEL_PIPE_CRC_SOURCE_NONE:
3734 *val = 0;
3735 break;
3736 default:
3737 return -EINVAL;
3738 }
3739
3740 return 0;
3741}
3742
46a19188
DV
3743static int i9xx_pipe_crc_auto_source(struct drm_device *dev, enum pipe pipe,
3744 enum intel_pipe_crc_source *source)
3745{
3746 struct intel_encoder *encoder;
3747 struct intel_crtc *crtc;
26756809 3748 struct intel_digital_port *dig_port;
46a19188
DV
3749 int ret = 0;
3750
3751 *source = INTEL_PIPE_CRC_SOURCE_PIPE;
3752
6e9f798d 3753 drm_modeset_lock_all(dev);
b2784e15 3754 for_each_intel_encoder(dev, encoder) {
46a19188
DV
3755 if (!encoder->base.crtc)
3756 continue;
3757
3758 crtc = to_intel_crtc(encoder->base.crtc);
3759
3760 if (crtc->pipe != pipe)
3761 continue;
3762
3763 switch (encoder->type) {
3764 case INTEL_OUTPUT_TVOUT:
3765 *source = INTEL_PIPE_CRC_SOURCE_TV;
3766 break;
3767 case INTEL_OUTPUT_DISPLAYPORT:
3768 case INTEL_OUTPUT_EDP:
26756809
DV
3769 dig_port = enc_to_dig_port(&encoder->base);
3770 switch (dig_port->port) {
3771 case PORT_B:
3772 *source = INTEL_PIPE_CRC_SOURCE_DP_B;
3773 break;
3774 case PORT_C:
3775 *source = INTEL_PIPE_CRC_SOURCE_DP_C;
3776 break;
3777 case PORT_D:
3778 *source = INTEL_PIPE_CRC_SOURCE_DP_D;
3779 break;
3780 default:
3781 WARN(1, "nonexisting DP port %c\n",
3782 port_name(dig_port->port));
3783 break;
3784 }
46a19188 3785 break;
6847d71b
PZ
3786 default:
3787 break;
46a19188
DV
3788 }
3789 }
6e9f798d 3790 drm_modeset_unlock_all(dev);
46a19188
DV
3791
3792 return ret;
3793}
3794
3795static int vlv_pipe_crc_ctl_reg(struct drm_device *dev,
3796 enum pipe pipe,
3797 enum intel_pipe_crc_source *source,
7ac0129b
DV
3798 uint32_t *val)
3799{
8d2f24ca
DV
3800 struct drm_i915_private *dev_priv = dev->dev_private;
3801 bool need_stable_symbols = false;
3802
46a19188
DV
3803 if (*source == INTEL_PIPE_CRC_SOURCE_AUTO) {
3804 int ret = i9xx_pipe_crc_auto_source(dev, pipe, source);
3805 if (ret)
3806 return ret;
3807 }
3808
3809 switch (*source) {
7ac0129b
DV
3810 case INTEL_PIPE_CRC_SOURCE_PIPE:
3811 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PIPE_VLV;
3812 break;
3813 case INTEL_PIPE_CRC_SOURCE_DP_B:
3814 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_B_VLV;
8d2f24ca 3815 need_stable_symbols = true;
7ac0129b
DV
3816 break;
3817 case INTEL_PIPE_CRC_SOURCE_DP_C:
3818 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_C_VLV;
8d2f24ca 3819 need_stable_symbols = true;
7ac0129b 3820 break;
2be57922
VS
3821 case INTEL_PIPE_CRC_SOURCE_DP_D:
3822 if (!IS_CHERRYVIEW(dev))
3823 return -EINVAL;
3824 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_D_VLV;
3825 need_stable_symbols = true;
3826 break;
7ac0129b
DV
3827 case INTEL_PIPE_CRC_SOURCE_NONE:
3828 *val = 0;
3829 break;
3830 default:
3831 return -EINVAL;
3832 }
3833
8d2f24ca
DV
3834 /*
3835 * When the pipe CRC tap point is after the transcoders we need
3836 * to tweak symbol-level features to produce a deterministic series of
3837 * symbols for a given frame. We need to reset those features only once
3838 * a frame (instead of every nth symbol):
3839 * - DC-balance: used to ensure a better clock recovery from the data
3840 * link (SDVO)
3841 * - DisplayPort scrambling: used for EMI reduction
3842 */
3843 if (need_stable_symbols) {
3844 uint32_t tmp = I915_READ(PORT_DFT2_G4X);
3845
8d2f24ca 3846 tmp |= DC_BALANCE_RESET_VLV;
eb736679
VS
3847 switch (pipe) {
3848 case PIPE_A:
8d2f24ca 3849 tmp |= PIPE_A_SCRAMBLE_RESET;
eb736679
VS
3850 break;
3851 case PIPE_B:
8d2f24ca 3852 tmp |= PIPE_B_SCRAMBLE_RESET;
eb736679
VS
3853 break;
3854 case PIPE_C:
3855 tmp |= PIPE_C_SCRAMBLE_RESET;
3856 break;
3857 default:
3858 return -EINVAL;
3859 }
8d2f24ca
DV
3860 I915_WRITE(PORT_DFT2_G4X, tmp);
3861 }
3862
7ac0129b
DV
3863 return 0;
3864}
3865
4b79ebf7 3866static int i9xx_pipe_crc_ctl_reg(struct drm_device *dev,
46a19188
DV
3867 enum pipe pipe,
3868 enum intel_pipe_crc_source *source,
4b79ebf7
DV
3869 uint32_t *val)
3870{
84093603
DV
3871 struct drm_i915_private *dev_priv = dev->dev_private;
3872 bool need_stable_symbols = false;
3873
46a19188
DV
3874 if (*source == INTEL_PIPE_CRC_SOURCE_AUTO) {
3875 int ret = i9xx_pipe_crc_auto_source(dev, pipe, source);
3876 if (ret)
3877 return ret;
3878 }
3879
3880 switch (*source) {
4b79ebf7
DV
3881 case INTEL_PIPE_CRC_SOURCE_PIPE:
3882 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PIPE_I9XX;
3883 break;
3884 case INTEL_PIPE_CRC_SOURCE_TV:
3885 if (!SUPPORTS_TV(dev))
3886 return -EINVAL;
3887 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_TV_PRE;
3888 break;
3889 case INTEL_PIPE_CRC_SOURCE_DP_B:
3890 if (!IS_G4X(dev))
3891 return -EINVAL;
3892 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_B_G4X;
84093603 3893 need_stable_symbols = true;
4b79ebf7
DV
3894 break;
3895 case INTEL_PIPE_CRC_SOURCE_DP_C:
3896 if (!IS_G4X(dev))
3897 return -EINVAL;
3898 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_C_G4X;
84093603 3899 need_stable_symbols = true;
4b79ebf7
DV
3900 break;
3901 case INTEL_PIPE_CRC_SOURCE_DP_D:
3902 if (!IS_G4X(dev))
3903 return -EINVAL;
3904 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_D_G4X;
84093603 3905 need_stable_symbols = true;
4b79ebf7
DV
3906 break;
3907 case INTEL_PIPE_CRC_SOURCE_NONE:
3908 *val = 0;
3909 break;
3910 default:
3911 return -EINVAL;
3912 }
3913
84093603
DV
3914 /*
3915 * When the pipe CRC tap point is after the transcoders we need
3916 * to tweak symbol-level features to produce a deterministic series of
3917 * symbols for a given frame. We need to reset those features only once
3918 * a frame (instead of every nth symbol):
3919 * - DC-balance: used to ensure a better clock recovery from the data
3920 * link (SDVO)
3921 * - DisplayPort scrambling: used for EMI reduction
3922 */
3923 if (need_stable_symbols) {
3924 uint32_t tmp = I915_READ(PORT_DFT2_G4X);
3925
3926 WARN_ON(!IS_G4X(dev));
3927
3928 I915_WRITE(PORT_DFT_I9XX,
3929 I915_READ(PORT_DFT_I9XX) | DC_BALANCE_RESET);
3930
3931 if (pipe == PIPE_A)
3932 tmp |= PIPE_A_SCRAMBLE_RESET;
3933 else
3934 tmp |= PIPE_B_SCRAMBLE_RESET;
3935
3936 I915_WRITE(PORT_DFT2_G4X, tmp);
3937 }
3938
4b79ebf7
DV
3939 return 0;
3940}
3941
8d2f24ca
DV
3942static void vlv_undo_pipe_scramble_reset(struct drm_device *dev,
3943 enum pipe pipe)
3944{
3945 struct drm_i915_private *dev_priv = dev->dev_private;
3946 uint32_t tmp = I915_READ(PORT_DFT2_G4X);
3947
eb736679
VS
3948 switch (pipe) {
3949 case PIPE_A:
8d2f24ca 3950 tmp &= ~PIPE_A_SCRAMBLE_RESET;
eb736679
VS
3951 break;
3952 case PIPE_B:
8d2f24ca 3953 tmp &= ~PIPE_B_SCRAMBLE_RESET;
eb736679
VS
3954 break;
3955 case PIPE_C:
3956 tmp &= ~PIPE_C_SCRAMBLE_RESET;
3957 break;
3958 default:
3959 return;
3960 }
8d2f24ca
DV
3961 if (!(tmp & PIPE_SCRAMBLE_RESET_MASK))
3962 tmp &= ~DC_BALANCE_RESET_VLV;
3963 I915_WRITE(PORT_DFT2_G4X, tmp);
3964
3965}
3966
84093603
DV
3967static void g4x_undo_pipe_scramble_reset(struct drm_device *dev,
3968 enum pipe pipe)
3969{
3970 struct drm_i915_private *dev_priv = dev->dev_private;
3971 uint32_t tmp = I915_READ(PORT_DFT2_G4X);
3972
3973 if (pipe == PIPE_A)
3974 tmp &= ~PIPE_A_SCRAMBLE_RESET;
3975 else
3976 tmp &= ~PIPE_B_SCRAMBLE_RESET;
3977 I915_WRITE(PORT_DFT2_G4X, tmp);
3978
3979 if (!(tmp & PIPE_SCRAMBLE_RESET_MASK)) {
3980 I915_WRITE(PORT_DFT_I9XX,
3981 I915_READ(PORT_DFT_I9XX) & ~DC_BALANCE_RESET);
3982 }
3983}
3984
46a19188 3985static int ilk_pipe_crc_ctl_reg(enum intel_pipe_crc_source *source,
5b3a856b
DV
3986 uint32_t *val)
3987{
46a19188
DV
3988 if (*source == INTEL_PIPE_CRC_SOURCE_AUTO)
3989 *source = INTEL_PIPE_CRC_SOURCE_PIPE;
3990
3991 switch (*source) {
5b3a856b
DV
3992 case INTEL_PIPE_CRC_SOURCE_PLANE1:
3993 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PRIMARY_ILK;
3994 break;
3995 case INTEL_PIPE_CRC_SOURCE_PLANE2:
3996 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_SPRITE_ILK;
3997 break;
5b3a856b
DV
3998 case INTEL_PIPE_CRC_SOURCE_PIPE:
3999 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PIPE_ILK;
4000 break;
3d099a05 4001 case INTEL_PIPE_CRC_SOURCE_NONE:
5b3a856b
DV
4002 *val = 0;
4003 break;
3d099a05
DV
4004 default:
4005 return -EINVAL;
5b3a856b
DV
4006 }
4007
4008 return 0;
4009}
4010
c4e2d043 4011static void hsw_trans_edp_pipe_A_crc_wa(struct drm_device *dev, bool enable)
fabf6e51
DV
4012{
4013 struct drm_i915_private *dev_priv = dev->dev_private;
4014 struct intel_crtc *crtc =
4015 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_A]);
f77076c9 4016 struct intel_crtc_state *pipe_config;
c4e2d043
ML
4017 struct drm_atomic_state *state;
4018 int ret = 0;
fabf6e51
DV
4019
4020 drm_modeset_lock_all(dev);
c4e2d043
ML
4021 state = drm_atomic_state_alloc(dev);
4022 if (!state) {
4023 ret = -ENOMEM;
4024 goto out;
fabf6e51 4025 }
fabf6e51 4026
c4e2d043
ML
4027 state->acquire_ctx = drm_modeset_legacy_acquire_ctx(&crtc->base);
4028 pipe_config = intel_atomic_get_crtc_state(state, crtc);
4029 if (IS_ERR(pipe_config)) {
4030 ret = PTR_ERR(pipe_config);
4031 goto out;
4032 }
fabf6e51 4033
c4e2d043
ML
4034 pipe_config->pch_pfit.force_thru = enable;
4035 if (pipe_config->cpu_transcoder == TRANSCODER_EDP &&
4036 pipe_config->pch_pfit.enabled != enable)
4037 pipe_config->base.connectors_changed = true;
1b509259 4038
c4e2d043
ML
4039 ret = drm_atomic_commit(state);
4040out:
fabf6e51 4041 drm_modeset_unlock_all(dev);
c4e2d043
ML
4042 WARN(ret, "Toggling workaround to %i returns %i\n", enable, ret);
4043 if (ret)
4044 drm_atomic_state_free(state);
fabf6e51
DV
4045}
4046
4047static int ivb_pipe_crc_ctl_reg(struct drm_device *dev,
4048 enum pipe pipe,
4049 enum intel_pipe_crc_source *source,
5b3a856b
DV
4050 uint32_t *val)
4051{
46a19188
DV
4052 if (*source == INTEL_PIPE_CRC_SOURCE_AUTO)
4053 *source = INTEL_PIPE_CRC_SOURCE_PF;
4054
4055 switch (*source) {
5b3a856b
DV
4056 case INTEL_PIPE_CRC_SOURCE_PLANE1:
4057 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PRIMARY_IVB;
4058 break;
4059 case INTEL_PIPE_CRC_SOURCE_PLANE2:
4060 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_SPRITE_IVB;
4061 break;
4062 case INTEL_PIPE_CRC_SOURCE_PF:
fabf6e51 4063 if (IS_HASWELL(dev) && pipe == PIPE_A)
c4e2d043 4064 hsw_trans_edp_pipe_A_crc_wa(dev, true);
fabf6e51 4065
5b3a856b
DV
4066 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PF_IVB;
4067 break;
3d099a05 4068 case INTEL_PIPE_CRC_SOURCE_NONE:
5b3a856b
DV
4069 *val = 0;
4070 break;
3d099a05
DV
4071 default:
4072 return -EINVAL;
5b3a856b
DV
4073 }
4074
4075 return 0;
4076}
4077
926321d5
DV
4078static int pipe_crc_set_source(struct drm_device *dev, enum pipe pipe,
4079 enum intel_pipe_crc_source source)
4080{
4081 struct drm_i915_private *dev_priv = dev->dev_private;
cc3da175 4082 struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[pipe];
8c740dce
PZ
4083 struct intel_crtc *crtc = to_intel_crtc(intel_get_crtc_for_pipe(dev,
4084 pipe));
e129649b 4085 enum intel_display_power_domain power_domain;
432f3342 4086 u32 val = 0; /* shut up gcc */
5b3a856b 4087 int ret;
926321d5 4088
cc3da175
DL
4089 if (pipe_crc->source == source)
4090 return 0;
4091
ae676fcd
DL
4092 /* forbid changing the source without going back to 'none' */
4093 if (pipe_crc->source && source)
4094 return -EINVAL;
4095
e129649b
ID
4096 power_domain = POWER_DOMAIN_PIPE(pipe);
4097 if (!intel_display_power_get_if_enabled(dev_priv, power_domain)) {
9d8b0588
DV
4098 DRM_DEBUG_KMS("Trying to capture CRC while pipe is off\n");
4099 return -EIO;
4100 }
4101
52f843f6 4102 if (IS_GEN2(dev))
46a19188 4103 ret = i8xx_pipe_crc_ctl_reg(&source, &val);
52f843f6 4104 else if (INTEL_INFO(dev)->gen < 5)
46a19188 4105 ret = i9xx_pipe_crc_ctl_reg(dev, pipe, &source, &val);
666a4537 4106 else if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
fabf6e51 4107 ret = vlv_pipe_crc_ctl_reg(dev, pipe, &source, &val);
4b79ebf7 4108 else if (IS_GEN5(dev) || IS_GEN6(dev))
46a19188 4109 ret = ilk_pipe_crc_ctl_reg(&source, &val);
5b3a856b 4110 else
fabf6e51 4111 ret = ivb_pipe_crc_ctl_reg(dev, pipe, &source, &val);
5b3a856b
DV
4112
4113 if (ret != 0)
e129649b 4114 goto out;
5b3a856b 4115
4b584369
DL
4116 /* none -> real source transition */
4117 if (source) {
4252fbc3
VS
4118 struct intel_pipe_crc_entry *entries;
4119
7cd6ccff
DL
4120 DRM_DEBUG_DRIVER("collecting CRCs for pipe %c, %s\n",
4121 pipe_name(pipe), pipe_crc_source_name(source));
4122
3cf54b34
VS
4123 entries = kcalloc(INTEL_PIPE_CRC_ENTRIES_NR,
4124 sizeof(pipe_crc->entries[0]),
4252fbc3 4125 GFP_KERNEL);
e129649b
ID
4126 if (!entries) {
4127 ret = -ENOMEM;
4128 goto out;
4129 }
e5f75aca 4130
8c740dce
PZ
4131 /*
4132 * When IPS gets enabled, the pipe CRC changes. Since IPS gets
4133 * enabled and disabled dynamically based on package C states,
4134 * user space can't make reliable use of the CRCs, so let's just
4135 * completely disable it.
4136 */
4137 hsw_disable_ips(crtc);
4138
d538bbdf 4139 spin_lock_irq(&pipe_crc->lock);
64387b61 4140 kfree(pipe_crc->entries);
4252fbc3 4141 pipe_crc->entries = entries;
d538bbdf
DL
4142 pipe_crc->head = 0;
4143 pipe_crc->tail = 0;
4144 spin_unlock_irq(&pipe_crc->lock);
4b584369
DL
4145 }
4146
cc3da175 4147 pipe_crc->source = source;
926321d5 4148
926321d5
DV
4149 I915_WRITE(PIPE_CRC_CTL(pipe), val);
4150 POSTING_READ(PIPE_CRC_CTL(pipe));
4151
e5f75aca
DL
4152 /* real source -> none transition */
4153 if (source == INTEL_PIPE_CRC_SOURCE_NONE) {
d538bbdf 4154 struct intel_pipe_crc_entry *entries;
a33d7105
DV
4155 struct intel_crtc *crtc =
4156 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
d538bbdf 4157
7cd6ccff
DL
4158 DRM_DEBUG_DRIVER("stopping CRCs for pipe %c\n",
4159 pipe_name(pipe));
4160
a33d7105 4161 drm_modeset_lock(&crtc->base.mutex, NULL);
f77076c9 4162 if (crtc->base.state->active)
a33d7105
DV
4163 intel_wait_for_vblank(dev, pipe);
4164 drm_modeset_unlock(&crtc->base.mutex);
bcf17ab2 4165
d538bbdf
DL
4166 spin_lock_irq(&pipe_crc->lock);
4167 entries = pipe_crc->entries;
e5f75aca 4168 pipe_crc->entries = NULL;
9ad6d99f
VS
4169 pipe_crc->head = 0;
4170 pipe_crc->tail = 0;
d538bbdf
DL
4171 spin_unlock_irq(&pipe_crc->lock);
4172
4173 kfree(entries);
84093603
DV
4174
4175 if (IS_G4X(dev))
4176 g4x_undo_pipe_scramble_reset(dev, pipe);
666a4537 4177 else if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
8d2f24ca 4178 vlv_undo_pipe_scramble_reset(dev, pipe);
fabf6e51 4179 else if (IS_HASWELL(dev) && pipe == PIPE_A)
c4e2d043 4180 hsw_trans_edp_pipe_A_crc_wa(dev, false);
8c740dce
PZ
4181
4182 hsw_enable_ips(crtc);
e5f75aca
DL
4183 }
4184
e129649b
ID
4185 ret = 0;
4186
4187out:
4188 intel_display_power_put(dev_priv, power_domain);
4189
4190 return ret;
926321d5
DV
4191}
4192
4193/*
4194 * Parse pipe CRC command strings:
b94dec87
DL
4195 * command: wsp* object wsp+ name wsp+ source wsp*
4196 * object: 'pipe'
4197 * name: (A | B | C)
926321d5
DV
4198 * source: (none | plane1 | plane2 | pf)
4199 * wsp: (#0x20 | #0x9 | #0xA)+
4200 *
4201 * eg.:
b94dec87
DL
4202 * "pipe A plane1" -> Start CRC computations on plane1 of pipe A
4203 * "pipe A none" -> Stop CRC
926321d5 4204 */
bd9db02f 4205static int display_crc_ctl_tokenize(char *buf, char *words[], int max_words)
926321d5
DV
4206{
4207 int n_words = 0;
4208
4209 while (*buf) {
4210 char *end;
4211
4212 /* skip leading white space */
4213 buf = skip_spaces(buf);
4214 if (!*buf)
4215 break; /* end of buffer */
4216
4217 /* find end of word */
4218 for (end = buf; *end && !isspace(*end); end++)
4219 ;
4220
4221 if (n_words == max_words) {
4222 DRM_DEBUG_DRIVER("too many words, allowed <= %d\n",
4223 max_words);
4224 return -EINVAL; /* ran out of words[] before bytes */
4225 }
4226
4227 if (*end)
4228 *end++ = '\0';
4229 words[n_words++] = buf;
4230 buf = end;
4231 }
4232
4233 return n_words;
4234}
4235
b94dec87
DL
4236enum intel_pipe_crc_object {
4237 PIPE_CRC_OBJECT_PIPE,
4238};
4239
e8dfcf78 4240static const char * const pipe_crc_objects[] = {
b94dec87
DL
4241 "pipe",
4242};
4243
4244static int
bd9db02f 4245display_crc_ctl_parse_object(const char *buf, enum intel_pipe_crc_object *o)
b94dec87
DL
4246{
4247 int i;
4248
4249 for (i = 0; i < ARRAY_SIZE(pipe_crc_objects); i++)
4250 if (!strcmp(buf, pipe_crc_objects[i])) {
bd9db02f 4251 *o = i;
b94dec87
DL
4252 return 0;
4253 }
4254
4255 return -EINVAL;
4256}
4257
bd9db02f 4258static int display_crc_ctl_parse_pipe(const char *buf, enum pipe *pipe)
926321d5
DV
4259{
4260 const char name = buf[0];
4261
4262 if (name < 'A' || name >= pipe_name(I915_MAX_PIPES))
4263 return -EINVAL;
4264
4265 *pipe = name - 'A';
4266
4267 return 0;
4268}
4269
4270static int
bd9db02f 4271display_crc_ctl_parse_source(const char *buf, enum intel_pipe_crc_source *s)
926321d5
DV
4272{
4273 int i;
4274
4275 for (i = 0; i < ARRAY_SIZE(pipe_crc_sources); i++)
4276 if (!strcmp(buf, pipe_crc_sources[i])) {
bd9db02f 4277 *s = i;
926321d5
DV
4278 return 0;
4279 }
4280
4281 return -EINVAL;
4282}
4283
bd9db02f 4284static int display_crc_ctl_parse(struct drm_device *dev, char *buf, size_t len)
926321d5 4285{
b94dec87 4286#define N_WORDS 3
926321d5 4287 int n_words;
b94dec87 4288 char *words[N_WORDS];
926321d5 4289 enum pipe pipe;
b94dec87 4290 enum intel_pipe_crc_object object;
926321d5
DV
4291 enum intel_pipe_crc_source source;
4292
bd9db02f 4293 n_words = display_crc_ctl_tokenize(buf, words, N_WORDS);
b94dec87
DL
4294 if (n_words != N_WORDS) {
4295 DRM_DEBUG_DRIVER("tokenize failed, a command is %d words\n",
4296 N_WORDS);
4297 return -EINVAL;
4298 }
4299
bd9db02f 4300 if (display_crc_ctl_parse_object(words[0], &object) < 0) {
b94dec87 4301 DRM_DEBUG_DRIVER("unknown object %s\n", words[0]);
926321d5
DV
4302 return -EINVAL;
4303 }
4304
bd9db02f 4305 if (display_crc_ctl_parse_pipe(words[1], &pipe) < 0) {
b94dec87 4306 DRM_DEBUG_DRIVER("unknown pipe %s\n", words[1]);
926321d5
DV
4307 return -EINVAL;
4308 }
4309
bd9db02f 4310 if (display_crc_ctl_parse_source(words[2], &source) < 0) {
b94dec87 4311 DRM_DEBUG_DRIVER("unknown source %s\n", words[2]);
926321d5
DV
4312 return -EINVAL;
4313 }
4314
4315 return pipe_crc_set_source(dev, pipe, source);
4316}
4317
bd9db02f
DL
4318static ssize_t display_crc_ctl_write(struct file *file, const char __user *ubuf,
4319 size_t len, loff_t *offp)
926321d5
DV
4320{
4321 struct seq_file *m = file->private_data;
4322 struct drm_device *dev = m->private;
4323 char *tmpbuf;
4324 int ret;
4325
4326 if (len == 0)
4327 return 0;
4328
4329 if (len > PAGE_SIZE - 1) {
4330 DRM_DEBUG_DRIVER("expected <%lu bytes into pipe crc control\n",
4331 PAGE_SIZE);
4332 return -E2BIG;
4333 }
4334
4335 tmpbuf = kmalloc(len + 1, GFP_KERNEL);
4336 if (!tmpbuf)
4337 return -ENOMEM;
4338
4339 if (copy_from_user(tmpbuf, ubuf, len)) {
4340 ret = -EFAULT;
4341 goto out;
4342 }
4343 tmpbuf[len] = '\0';
4344
bd9db02f 4345 ret = display_crc_ctl_parse(dev, tmpbuf, len);
926321d5
DV
4346
4347out:
4348 kfree(tmpbuf);
4349 if (ret < 0)
4350 return ret;
4351
4352 *offp += len;
4353 return len;
4354}
4355
bd9db02f 4356static const struct file_operations i915_display_crc_ctl_fops = {
926321d5 4357 .owner = THIS_MODULE,
bd9db02f 4358 .open = display_crc_ctl_open,
926321d5
DV
4359 .read = seq_read,
4360 .llseek = seq_lseek,
4361 .release = single_release,
bd9db02f 4362 .write = display_crc_ctl_write
926321d5
DV
4363};
4364
eb3394fa
TP
4365static ssize_t i915_displayport_test_active_write(struct file *file,
4366 const char __user *ubuf,
4367 size_t len, loff_t *offp)
4368{
4369 char *input_buffer;
4370 int status = 0;
eb3394fa
TP
4371 struct drm_device *dev;
4372 struct drm_connector *connector;
4373 struct list_head *connector_list;
4374 struct intel_dp *intel_dp;
4375 int val = 0;
4376
9aaffa34 4377 dev = ((struct seq_file *)file->private_data)->private;
eb3394fa 4378
eb3394fa
TP
4379 connector_list = &dev->mode_config.connector_list;
4380
4381 if (len == 0)
4382 return 0;
4383
4384 input_buffer = kmalloc(len + 1, GFP_KERNEL);
4385 if (!input_buffer)
4386 return -ENOMEM;
4387
4388 if (copy_from_user(input_buffer, ubuf, len)) {
4389 status = -EFAULT;
4390 goto out;
4391 }
4392
4393 input_buffer[len] = '\0';
4394 DRM_DEBUG_DRIVER("Copied %d bytes from user\n", (unsigned int)len);
4395
4396 list_for_each_entry(connector, connector_list, head) {
4397
4398 if (connector->connector_type !=
4399 DRM_MODE_CONNECTOR_DisplayPort)
4400 continue;
4401
b8bb08ec 4402 if (connector->status == connector_status_connected &&
eb3394fa
TP
4403 connector->encoder != NULL) {
4404 intel_dp = enc_to_intel_dp(connector->encoder);
4405 status = kstrtoint(input_buffer, 10, &val);
4406 if (status < 0)
4407 goto out;
4408 DRM_DEBUG_DRIVER("Got %d for test active\n", val);
4409 /* To prevent erroneous activation of the compliance
4410 * testing code, only accept an actual value of 1 here
4411 */
4412 if (val == 1)
4413 intel_dp->compliance_test_active = 1;
4414 else
4415 intel_dp->compliance_test_active = 0;
4416 }
4417 }
4418out:
4419 kfree(input_buffer);
4420 if (status < 0)
4421 return status;
4422
4423 *offp += len;
4424 return len;
4425}
4426
4427static int i915_displayport_test_active_show(struct seq_file *m, void *data)
4428{
4429 struct drm_device *dev = m->private;
4430 struct drm_connector *connector;
4431 struct list_head *connector_list = &dev->mode_config.connector_list;
4432 struct intel_dp *intel_dp;
4433
eb3394fa
TP
4434 list_for_each_entry(connector, connector_list, head) {
4435
4436 if (connector->connector_type !=
4437 DRM_MODE_CONNECTOR_DisplayPort)
4438 continue;
4439
4440 if (connector->status == connector_status_connected &&
4441 connector->encoder != NULL) {
4442 intel_dp = enc_to_intel_dp(connector->encoder);
4443 if (intel_dp->compliance_test_active)
4444 seq_puts(m, "1");
4445 else
4446 seq_puts(m, "0");
4447 } else
4448 seq_puts(m, "0");
4449 }
4450
4451 return 0;
4452}
4453
4454static int i915_displayport_test_active_open(struct inode *inode,
4455 struct file *file)
4456{
4457 struct drm_device *dev = inode->i_private;
4458
4459 return single_open(file, i915_displayport_test_active_show, dev);
4460}
4461
4462static const struct file_operations i915_displayport_test_active_fops = {
4463 .owner = THIS_MODULE,
4464 .open = i915_displayport_test_active_open,
4465 .read = seq_read,
4466 .llseek = seq_lseek,
4467 .release = single_release,
4468 .write = i915_displayport_test_active_write
4469};
4470
4471static int i915_displayport_test_data_show(struct seq_file *m, void *data)
4472{
4473 struct drm_device *dev = m->private;
4474 struct drm_connector *connector;
4475 struct list_head *connector_list = &dev->mode_config.connector_list;
4476 struct intel_dp *intel_dp;
4477
eb3394fa
TP
4478 list_for_each_entry(connector, connector_list, head) {
4479
4480 if (connector->connector_type !=
4481 DRM_MODE_CONNECTOR_DisplayPort)
4482 continue;
4483
4484 if (connector->status == connector_status_connected &&
4485 connector->encoder != NULL) {
4486 intel_dp = enc_to_intel_dp(connector->encoder);
4487 seq_printf(m, "%lx", intel_dp->compliance_test_data);
4488 } else
4489 seq_puts(m, "0");
4490 }
4491
4492 return 0;
4493}
4494static int i915_displayport_test_data_open(struct inode *inode,
4495 struct file *file)
4496{
4497 struct drm_device *dev = inode->i_private;
4498
4499 return single_open(file, i915_displayport_test_data_show, dev);
4500}
4501
4502static const struct file_operations i915_displayport_test_data_fops = {
4503 .owner = THIS_MODULE,
4504 .open = i915_displayport_test_data_open,
4505 .read = seq_read,
4506 .llseek = seq_lseek,
4507 .release = single_release
4508};
4509
4510static int i915_displayport_test_type_show(struct seq_file *m, void *data)
4511{
4512 struct drm_device *dev = m->private;
4513 struct drm_connector *connector;
4514 struct list_head *connector_list = &dev->mode_config.connector_list;
4515 struct intel_dp *intel_dp;
4516
eb3394fa
TP
4517 list_for_each_entry(connector, connector_list, head) {
4518
4519 if (connector->connector_type !=
4520 DRM_MODE_CONNECTOR_DisplayPort)
4521 continue;
4522
4523 if (connector->status == connector_status_connected &&
4524 connector->encoder != NULL) {
4525 intel_dp = enc_to_intel_dp(connector->encoder);
4526 seq_printf(m, "%02lx", intel_dp->compliance_test_type);
4527 } else
4528 seq_puts(m, "0");
4529 }
4530
4531 return 0;
4532}
4533
4534static int i915_displayport_test_type_open(struct inode *inode,
4535 struct file *file)
4536{
4537 struct drm_device *dev = inode->i_private;
4538
4539 return single_open(file, i915_displayport_test_type_show, dev);
4540}
4541
4542static const struct file_operations i915_displayport_test_type_fops = {
4543 .owner = THIS_MODULE,
4544 .open = i915_displayport_test_type_open,
4545 .read = seq_read,
4546 .llseek = seq_lseek,
4547 .release = single_release
4548};
4549
97e94b22 4550static void wm_latency_show(struct seq_file *m, const uint16_t wm[8])
369a1342
VS
4551{
4552 struct drm_device *dev = m->private;
369a1342 4553 int level;
de38b95c
VS
4554 int num_levels;
4555
4556 if (IS_CHERRYVIEW(dev))
4557 num_levels = 3;
4558 else if (IS_VALLEYVIEW(dev))
4559 num_levels = 1;
4560 else
4561 num_levels = ilk_wm_max_level(dev) + 1;
369a1342
VS
4562
4563 drm_modeset_lock_all(dev);
4564
4565 for (level = 0; level < num_levels; level++) {
4566 unsigned int latency = wm[level];
4567
97e94b22
DL
4568 /*
4569 * - WM1+ latency values in 0.5us units
de38b95c 4570 * - latencies are in us on gen9/vlv/chv
97e94b22 4571 */
666a4537
WB
4572 if (INTEL_INFO(dev)->gen >= 9 || IS_VALLEYVIEW(dev) ||
4573 IS_CHERRYVIEW(dev))
97e94b22
DL
4574 latency *= 10;
4575 else if (level > 0)
369a1342
VS
4576 latency *= 5;
4577
4578 seq_printf(m, "WM%d %u (%u.%u usec)\n",
97e94b22 4579 level, wm[level], latency / 10, latency % 10);
369a1342
VS
4580 }
4581
4582 drm_modeset_unlock_all(dev);
4583}
4584
4585static int pri_wm_latency_show(struct seq_file *m, void *data)
4586{
4587 struct drm_device *dev = m->private;
97e94b22
DL
4588 struct drm_i915_private *dev_priv = dev->dev_private;
4589 const uint16_t *latencies;
4590
4591 if (INTEL_INFO(dev)->gen >= 9)
4592 latencies = dev_priv->wm.skl_latency;
4593 else
4594 latencies = to_i915(dev)->wm.pri_latency;
369a1342 4595
97e94b22 4596 wm_latency_show(m, latencies);
369a1342
VS
4597
4598 return 0;
4599}
4600
4601static int spr_wm_latency_show(struct seq_file *m, void *data)
4602{
4603 struct drm_device *dev = m->private;
97e94b22
DL
4604 struct drm_i915_private *dev_priv = dev->dev_private;
4605 const uint16_t *latencies;
4606
4607 if (INTEL_INFO(dev)->gen >= 9)
4608 latencies = dev_priv->wm.skl_latency;
4609 else
4610 latencies = to_i915(dev)->wm.spr_latency;
369a1342 4611
97e94b22 4612 wm_latency_show(m, latencies);
369a1342
VS
4613
4614 return 0;
4615}
4616
4617static int cur_wm_latency_show(struct seq_file *m, void *data)
4618{
4619 struct drm_device *dev = m->private;
97e94b22
DL
4620 struct drm_i915_private *dev_priv = dev->dev_private;
4621 const uint16_t *latencies;
4622
4623 if (INTEL_INFO(dev)->gen >= 9)
4624 latencies = dev_priv->wm.skl_latency;
4625 else
4626 latencies = to_i915(dev)->wm.cur_latency;
369a1342 4627
97e94b22 4628 wm_latency_show(m, latencies);
369a1342
VS
4629
4630 return 0;
4631}
4632
4633static int pri_wm_latency_open(struct inode *inode, struct file *file)
4634{
4635 struct drm_device *dev = inode->i_private;
4636
de38b95c 4637 if (INTEL_INFO(dev)->gen < 5)
369a1342
VS
4638 return -ENODEV;
4639
4640 return single_open(file, pri_wm_latency_show, dev);
4641}
4642
4643static int spr_wm_latency_open(struct inode *inode, struct file *file)
4644{
4645 struct drm_device *dev = inode->i_private;
4646
9ad0257c 4647 if (HAS_GMCH_DISPLAY(dev))
369a1342
VS
4648 return -ENODEV;
4649
4650 return single_open(file, spr_wm_latency_show, dev);
4651}
4652
4653static int cur_wm_latency_open(struct inode *inode, struct file *file)
4654{
4655 struct drm_device *dev = inode->i_private;
4656
9ad0257c 4657 if (HAS_GMCH_DISPLAY(dev))
369a1342
VS
4658 return -ENODEV;
4659
4660 return single_open(file, cur_wm_latency_show, dev);
4661}
4662
4663static ssize_t wm_latency_write(struct file *file, const char __user *ubuf,
97e94b22 4664 size_t len, loff_t *offp, uint16_t wm[8])
369a1342
VS
4665{
4666 struct seq_file *m = file->private_data;
4667 struct drm_device *dev = m->private;
97e94b22 4668 uint16_t new[8] = { 0 };
de38b95c 4669 int num_levels;
369a1342
VS
4670 int level;
4671 int ret;
4672 char tmp[32];
4673
de38b95c
VS
4674 if (IS_CHERRYVIEW(dev))
4675 num_levels = 3;
4676 else if (IS_VALLEYVIEW(dev))
4677 num_levels = 1;
4678 else
4679 num_levels = ilk_wm_max_level(dev) + 1;
4680
369a1342
VS
4681 if (len >= sizeof(tmp))
4682 return -EINVAL;
4683
4684 if (copy_from_user(tmp, ubuf, len))
4685 return -EFAULT;
4686
4687 tmp[len] = '\0';
4688
97e94b22
DL
4689 ret = sscanf(tmp, "%hu %hu %hu %hu %hu %hu %hu %hu",
4690 &new[0], &new[1], &new[2], &new[3],
4691 &new[4], &new[5], &new[6], &new[7]);
369a1342
VS
4692 if (ret != num_levels)
4693 return -EINVAL;
4694
4695 drm_modeset_lock_all(dev);
4696
4697 for (level = 0; level < num_levels; level++)
4698 wm[level] = new[level];
4699
4700 drm_modeset_unlock_all(dev);
4701
4702 return len;
4703}
4704
4705
4706static ssize_t pri_wm_latency_write(struct file *file, const char __user *ubuf,
4707 size_t len, loff_t *offp)
4708{
4709 struct seq_file *m = file->private_data;
4710 struct drm_device *dev = m->private;
97e94b22
DL
4711 struct drm_i915_private *dev_priv = dev->dev_private;
4712 uint16_t *latencies;
369a1342 4713
97e94b22
DL
4714 if (INTEL_INFO(dev)->gen >= 9)
4715 latencies = dev_priv->wm.skl_latency;
4716 else
4717 latencies = to_i915(dev)->wm.pri_latency;
4718
4719 return wm_latency_write(file, ubuf, len, offp, latencies);
369a1342
VS
4720}
4721
4722static ssize_t spr_wm_latency_write(struct file *file, const char __user *ubuf,
4723 size_t len, loff_t *offp)
4724{
4725 struct seq_file *m = file->private_data;
4726 struct drm_device *dev = m->private;
97e94b22
DL
4727 struct drm_i915_private *dev_priv = dev->dev_private;
4728 uint16_t *latencies;
369a1342 4729
97e94b22
DL
4730 if (INTEL_INFO(dev)->gen >= 9)
4731 latencies = dev_priv->wm.skl_latency;
4732 else
4733 latencies = to_i915(dev)->wm.spr_latency;
4734
4735 return wm_latency_write(file, ubuf, len, offp, latencies);
369a1342
VS
4736}
4737
4738static ssize_t cur_wm_latency_write(struct file *file, const char __user *ubuf,
4739 size_t len, loff_t *offp)
4740{
4741 struct seq_file *m = file->private_data;
4742 struct drm_device *dev = m->private;
97e94b22
DL
4743 struct drm_i915_private *dev_priv = dev->dev_private;
4744 uint16_t *latencies;
4745
4746 if (INTEL_INFO(dev)->gen >= 9)
4747 latencies = dev_priv->wm.skl_latency;
4748 else
4749 latencies = to_i915(dev)->wm.cur_latency;
369a1342 4750
97e94b22 4751 return wm_latency_write(file, ubuf, len, offp, latencies);
369a1342
VS
4752}
4753
4754static const struct file_operations i915_pri_wm_latency_fops = {
4755 .owner = THIS_MODULE,
4756 .open = pri_wm_latency_open,
4757 .read = seq_read,
4758 .llseek = seq_lseek,
4759 .release = single_release,
4760 .write = pri_wm_latency_write
4761};
4762
4763static const struct file_operations i915_spr_wm_latency_fops = {
4764 .owner = THIS_MODULE,
4765 .open = spr_wm_latency_open,
4766 .read = seq_read,
4767 .llseek = seq_lseek,
4768 .release = single_release,
4769 .write = spr_wm_latency_write
4770};
4771
4772static const struct file_operations i915_cur_wm_latency_fops = {
4773 .owner = THIS_MODULE,
4774 .open = cur_wm_latency_open,
4775 .read = seq_read,
4776 .llseek = seq_lseek,
4777 .release = single_release,
4778 .write = cur_wm_latency_write
4779};
4780
647416f9
KC
4781static int
4782i915_wedged_get(void *data, u64 *val)
f3cd474b 4783{
647416f9 4784 struct drm_device *dev = data;
e277a1f8 4785 struct drm_i915_private *dev_priv = dev->dev_private;
f3cd474b 4786
d98c52cf 4787 *val = i915_terminally_wedged(&dev_priv->gpu_error);
f3cd474b 4788
647416f9 4789 return 0;
f3cd474b
CW
4790}
4791
647416f9
KC
4792static int
4793i915_wedged_set(void *data, u64 val)
f3cd474b 4794{
647416f9 4795 struct drm_device *dev = data;
d46c0517
ID
4796 struct drm_i915_private *dev_priv = dev->dev_private;
4797
b8d24a06
MK
4798 /*
4799 * There is no safeguard against this debugfs entry colliding
4800 * with the hangcheck calling same i915_handle_error() in
4801 * parallel, causing an explosion. For now we assume that the
4802 * test harness is responsible enough not to inject gpu hangs
4803 * while it is writing to 'i915_wedged'
4804 */
4805
d98c52cf 4806 if (i915_reset_in_progress(&dev_priv->gpu_error))
b8d24a06
MK
4807 return -EAGAIN;
4808
d46c0517 4809 intel_runtime_pm_get(dev_priv);
f3cd474b 4810
c033666a 4811 i915_handle_error(dev_priv, val,
58174462 4812 "Manually setting wedged to %llu", val);
d46c0517
ID
4813
4814 intel_runtime_pm_put(dev_priv);
4815
647416f9 4816 return 0;
f3cd474b
CW
4817}
4818
647416f9
KC
4819DEFINE_SIMPLE_ATTRIBUTE(i915_wedged_fops,
4820 i915_wedged_get, i915_wedged_set,
3a3b4f98 4821 "%llu\n");
f3cd474b 4822
647416f9
KC
4823static int
4824i915_ring_stop_get(void *data, u64 *val)
e5eb3d63 4825{
647416f9 4826 struct drm_device *dev = data;
e277a1f8 4827 struct drm_i915_private *dev_priv = dev->dev_private;
e5eb3d63 4828
647416f9 4829 *val = dev_priv->gpu_error.stop_rings;
e5eb3d63 4830
647416f9 4831 return 0;
e5eb3d63
DV
4832}
4833
647416f9
KC
4834static int
4835i915_ring_stop_set(void *data, u64 val)
e5eb3d63 4836{
647416f9 4837 struct drm_device *dev = data;
e5eb3d63 4838 struct drm_i915_private *dev_priv = dev->dev_private;
647416f9 4839 int ret;
e5eb3d63 4840
647416f9 4841 DRM_DEBUG_DRIVER("Stopping rings 0x%08llx\n", val);
e5eb3d63 4842
22bcfc6a
DV
4843 ret = mutex_lock_interruptible(&dev->struct_mutex);
4844 if (ret)
4845 return ret;
4846
99584db3 4847 dev_priv->gpu_error.stop_rings = val;
e5eb3d63
DV
4848 mutex_unlock(&dev->struct_mutex);
4849
647416f9 4850 return 0;
e5eb3d63
DV
4851}
4852
647416f9
KC
4853DEFINE_SIMPLE_ATTRIBUTE(i915_ring_stop_fops,
4854 i915_ring_stop_get, i915_ring_stop_set,
4855 "0x%08llx\n");
d5442303 4856
094f9a54
CW
4857static int
4858i915_ring_missed_irq_get(void *data, u64 *val)
4859{
4860 struct drm_device *dev = data;
4861 struct drm_i915_private *dev_priv = dev->dev_private;
4862
4863 *val = dev_priv->gpu_error.missed_irq_rings;
4864 return 0;
4865}
4866
4867static int
4868i915_ring_missed_irq_set(void *data, u64 val)
4869{
4870 struct drm_device *dev = data;
4871 struct drm_i915_private *dev_priv = dev->dev_private;
4872 int ret;
4873
4874 /* Lock against concurrent debugfs callers */
4875 ret = mutex_lock_interruptible(&dev->struct_mutex);
4876 if (ret)
4877 return ret;
4878 dev_priv->gpu_error.missed_irq_rings = val;
4879 mutex_unlock(&dev->struct_mutex);
4880
4881 return 0;
4882}
4883
4884DEFINE_SIMPLE_ATTRIBUTE(i915_ring_missed_irq_fops,
4885 i915_ring_missed_irq_get, i915_ring_missed_irq_set,
4886 "0x%08llx\n");
4887
4888static int
4889i915_ring_test_irq_get(void *data, u64 *val)
4890{
4891 struct drm_device *dev = data;
4892 struct drm_i915_private *dev_priv = dev->dev_private;
4893
4894 *val = dev_priv->gpu_error.test_irq_rings;
4895
4896 return 0;
4897}
4898
4899static int
4900i915_ring_test_irq_set(void *data, u64 val)
4901{
4902 struct drm_device *dev = data;
4903 struct drm_i915_private *dev_priv = dev->dev_private;
4904 int ret;
4905
4906 DRM_DEBUG_DRIVER("Masking interrupts on rings 0x%08llx\n", val);
4907
4908 /* Lock against concurrent debugfs callers */
4909 ret = mutex_lock_interruptible(&dev->struct_mutex);
4910 if (ret)
4911 return ret;
4912
4913 dev_priv->gpu_error.test_irq_rings = val;
4914 mutex_unlock(&dev->struct_mutex);
4915
4916 return 0;
4917}
4918
4919DEFINE_SIMPLE_ATTRIBUTE(i915_ring_test_irq_fops,
4920 i915_ring_test_irq_get, i915_ring_test_irq_set,
4921 "0x%08llx\n");
4922
dd624afd
CW
4923#define DROP_UNBOUND 0x1
4924#define DROP_BOUND 0x2
4925#define DROP_RETIRE 0x4
4926#define DROP_ACTIVE 0x8
4927#define DROP_ALL (DROP_UNBOUND | \
4928 DROP_BOUND | \
4929 DROP_RETIRE | \
4930 DROP_ACTIVE)
647416f9
KC
4931static int
4932i915_drop_caches_get(void *data, u64 *val)
dd624afd 4933{
647416f9 4934 *val = DROP_ALL;
dd624afd 4935
647416f9 4936 return 0;
dd624afd
CW
4937}
4938
647416f9
KC
4939static int
4940i915_drop_caches_set(void *data, u64 val)
dd624afd 4941{
647416f9 4942 struct drm_device *dev = data;
dd624afd 4943 struct drm_i915_private *dev_priv = dev->dev_private;
647416f9 4944 int ret;
dd624afd 4945
2f9fe5ff 4946 DRM_DEBUG("Dropping caches: 0x%08llx\n", val);
dd624afd
CW
4947
4948 /* No need to check and wait for gpu resets, only libdrm auto-restarts
4949 * on ioctls on -EAGAIN. */
4950 ret = mutex_lock_interruptible(&dev->struct_mutex);
4951 if (ret)
4952 return ret;
4953
4954 if (val & DROP_ACTIVE) {
4955 ret = i915_gpu_idle(dev);
4956 if (ret)
4957 goto unlock;
4958 }
4959
4960 if (val & (DROP_RETIRE | DROP_ACTIVE))
c033666a 4961 i915_gem_retire_requests(dev_priv);
dd624afd 4962
21ab4e74
CW
4963 if (val & DROP_BOUND)
4964 i915_gem_shrink(dev_priv, LONG_MAX, I915_SHRINK_BOUND);
4ad72b7f 4965
21ab4e74
CW
4966 if (val & DROP_UNBOUND)
4967 i915_gem_shrink(dev_priv, LONG_MAX, I915_SHRINK_UNBOUND);
dd624afd
CW
4968
4969unlock:
4970 mutex_unlock(&dev->struct_mutex);
4971
647416f9 4972 return ret;
dd624afd
CW
4973}
4974
647416f9
KC
4975DEFINE_SIMPLE_ATTRIBUTE(i915_drop_caches_fops,
4976 i915_drop_caches_get, i915_drop_caches_set,
4977 "0x%08llx\n");
dd624afd 4978
647416f9
KC
4979static int
4980i915_max_freq_get(void *data, u64 *val)
358733e9 4981{
647416f9 4982 struct drm_device *dev = data;
e277a1f8 4983 struct drm_i915_private *dev_priv = dev->dev_private;
647416f9 4984 int ret;
004777cb 4985
daa3afb2 4986 if (INTEL_INFO(dev)->gen < 6)
004777cb
DV
4987 return -ENODEV;
4988
5c9669ce
TR
4989 flush_delayed_work(&dev_priv->rps.delayed_resume_work);
4990
4fc688ce 4991 ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
004777cb
DV
4992 if (ret)
4993 return ret;
358733e9 4994
7c59a9c1 4995 *val = intel_gpu_freq(dev_priv, dev_priv->rps.max_freq_softlimit);
4fc688ce 4996 mutex_unlock(&dev_priv->rps.hw_lock);
358733e9 4997
647416f9 4998 return 0;
358733e9
JB
4999}
5000
647416f9
KC
5001static int
5002i915_max_freq_set(void *data, u64 val)
358733e9 5003{
647416f9 5004 struct drm_device *dev = data;
358733e9 5005 struct drm_i915_private *dev_priv = dev->dev_private;
bc4d91f6 5006 u32 hw_max, hw_min;
647416f9 5007 int ret;
004777cb 5008
daa3afb2 5009 if (INTEL_INFO(dev)->gen < 6)
004777cb 5010 return -ENODEV;
358733e9 5011
5c9669ce
TR
5012 flush_delayed_work(&dev_priv->rps.delayed_resume_work);
5013
647416f9 5014 DRM_DEBUG_DRIVER("Manually setting max freq to %llu\n", val);
358733e9 5015
4fc688ce 5016 ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
004777cb
DV
5017 if (ret)
5018 return ret;
5019
358733e9
JB
5020 /*
5021 * Turbo will still be enabled, but won't go above the set value.
5022 */
bc4d91f6 5023 val = intel_freq_opcode(dev_priv, val);
dd0a1aa1 5024
bc4d91f6
AG
5025 hw_max = dev_priv->rps.max_freq;
5026 hw_min = dev_priv->rps.min_freq;
dd0a1aa1 5027
b39fb297 5028 if (val < hw_min || val > hw_max || val < dev_priv->rps.min_freq_softlimit) {
dd0a1aa1
JM
5029 mutex_unlock(&dev_priv->rps.hw_lock);
5030 return -EINVAL;
0a073b84
JB
5031 }
5032
b39fb297 5033 dev_priv->rps.max_freq_softlimit = val;
dd0a1aa1 5034
dc97997a 5035 intel_set_rps(dev_priv, val);
dd0a1aa1 5036
4fc688ce 5037 mutex_unlock(&dev_priv->rps.hw_lock);
358733e9 5038
647416f9 5039 return 0;
358733e9
JB
5040}
5041
647416f9
KC
5042DEFINE_SIMPLE_ATTRIBUTE(i915_max_freq_fops,
5043 i915_max_freq_get, i915_max_freq_set,
3a3b4f98 5044 "%llu\n");
358733e9 5045
647416f9
KC
5046static int
5047i915_min_freq_get(void *data, u64 *val)
1523c310 5048{
647416f9 5049 struct drm_device *dev = data;
e277a1f8 5050 struct drm_i915_private *dev_priv = dev->dev_private;
647416f9 5051 int ret;
004777cb 5052
daa3afb2 5053 if (INTEL_INFO(dev)->gen < 6)
004777cb
DV
5054 return -ENODEV;
5055
5c9669ce
TR
5056 flush_delayed_work(&dev_priv->rps.delayed_resume_work);
5057
4fc688ce 5058 ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
004777cb
DV
5059 if (ret)
5060 return ret;
1523c310 5061
7c59a9c1 5062 *val = intel_gpu_freq(dev_priv, dev_priv->rps.min_freq_softlimit);
4fc688ce 5063 mutex_unlock(&dev_priv->rps.hw_lock);
1523c310 5064
647416f9 5065 return 0;
1523c310
JB
5066}
5067
647416f9
KC
5068static int
5069i915_min_freq_set(void *data, u64 val)
1523c310 5070{
647416f9 5071 struct drm_device *dev = data;
1523c310 5072 struct drm_i915_private *dev_priv = dev->dev_private;
bc4d91f6 5073 u32 hw_max, hw_min;
647416f9 5074 int ret;
004777cb 5075
daa3afb2 5076 if (INTEL_INFO(dev)->gen < 6)
004777cb 5077 return -ENODEV;
1523c310 5078
5c9669ce
TR
5079 flush_delayed_work(&dev_priv->rps.delayed_resume_work);
5080
647416f9 5081 DRM_DEBUG_DRIVER("Manually setting min freq to %llu\n", val);
1523c310 5082
4fc688ce 5083 ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
004777cb
DV
5084 if (ret)
5085 return ret;
5086
1523c310
JB
5087 /*
5088 * Turbo will still be enabled, but won't go below the set value.
5089 */
bc4d91f6 5090 val = intel_freq_opcode(dev_priv, val);
dd0a1aa1 5091
bc4d91f6
AG
5092 hw_max = dev_priv->rps.max_freq;
5093 hw_min = dev_priv->rps.min_freq;
dd0a1aa1 5094
b39fb297 5095 if (val < hw_min || val > hw_max || val > dev_priv->rps.max_freq_softlimit) {
dd0a1aa1
JM
5096 mutex_unlock(&dev_priv->rps.hw_lock);
5097 return -EINVAL;
0a073b84 5098 }
dd0a1aa1 5099
b39fb297 5100 dev_priv->rps.min_freq_softlimit = val;
dd0a1aa1 5101
dc97997a 5102 intel_set_rps(dev_priv, val);
dd0a1aa1 5103
4fc688ce 5104 mutex_unlock(&dev_priv->rps.hw_lock);
1523c310 5105
647416f9 5106 return 0;
1523c310
JB
5107}
5108
647416f9
KC
5109DEFINE_SIMPLE_ATTRIBUTE(i915_min_freq_fops,
5110 i915_min_freq_get, i915_min_freq_set,
3a3b4f98 5111 "%llu\n");
1523c310 5112
647416f9
KC
5113static int
5114i915_cache_sharing_get(void *data, u64 *val)
07b7ddd9 5115{
647416f9 5116 struct drm_device *dev = data;
e277a1f8 5117 struct drm_i915_private *dev_priv = dev->dev_private;
07b7ddd9 5118 u32 snpcr;
647416f9 5119 int ret;
07b7ddd9 5120
004777cb
DV
5121 if (!(IS_GEN6(dev) || IS_GEN7(dev)))
5122 return -ENODEV;
5123
22bcfc6a
DV
5124 ret = mutex_lock_interruptible(&dev->struct_mutex);
5125 if (ret)
5126 return ret;
c8c8fb33 5127 intel_runtime_pm_get(dev_priv);
22bcfc6a 5128
07b7ddd9 5129 snpcr = I915_READ(GEN6_MBCUNIT_SNPCR);
c8c8fb33
PZ
5130
5131 intel_runtime_pm_put(dev_priv);
07b7ddd9
JB
5132 mutex_unlock(&dev_priv->dev->struct_mutex);
5133
647416f9 5134 *val = (snpcr & GEN6_MBC_SNPCR_MASK) >> GEN6_MBC_SNPCR_SHIFT;
07b7ddd9 5135
647416f9 5136 return 0;
07b7ddd9
JB
5137}
5138
647416f9
KC
5139static int
5140i915_cache_sharing_set(void *data, u64 val)
07b7ddd9 5141{
647416f9 5142 struct drm_device *dev = data;
07b7ddd9 5143 struct drm_i915_private *dev_priv = dev->dev_private;
07b7ddd9 5144 u32 snpcr;
07b7ddd9 5145
004777cb
DV
5146 if (!(IS_GEN6(dev) || IS_GEN7(dev)))
5147 return -ENODEV;
5148
647416f9 5149 if (val > 3)
07b7ddd9
JB
5150 return -EINVAL;
5151
c8c8fb33 5152 intel_runtime_pm_get(dev_priv);
647416f9 5153 DRM_DEBUG_DRIVER("Manually setting uncore sharing to %llu\n", val);
07b7ddd9
JB
5154
5155 /* Update the cache sharing policy here as well */
5156 snpcr = I915_READ(GEN6_MBCUNIT_SNPCR);
5157 snpcr &= ~GEN6_MBC_SNPCR_MASK;
5158 snpcr |= (val << GEN6_MBC_SNPCR_SHIFT);
5159 I915_WRITE(GEN6_MBCUNIT_SNPCR, snpcr);
5160
c8c8fb33 5161 intel_runtime_pm_put(dev_priv);
647416f9 5162 return 0;
07b7ddd9
JB
5163}
5164
647416f9
KC
5165DEFINE_SIMPLE_ATTRIBUTE(i915_cache_sharing_fops,
5166 i915_cache_sharing_get, i915_cache_sharing_set,
5167 "%llu\n");
07b7ddd9 5168
5d39525a
JM
5169struct sseu_dev_status {
5170 unsigned int slice_total;
5171 unsigned int subslice_total;
5172 unsigned int subslice_per_slice;
5173 unsigned int eu_total;
5174 unsigned int eu_per_subslice;
5175};
5176
5177static void cherryview_sseu_device_status(struct drm_device *dev,
5178 struct sseu_dev_status *stat)
5179{
5180 struct drm_i915_private *dev_priv = dev->dev_private;
0a0b457f 5181 int ss_max = 2;
5d39525a
JM
5182 int ss;
5183 u32 sig1[ss_max], sig2[ss_max];
5184
5185 sig1[0] = I915_READ(CHV_POWER_SS0_SIG1);
5186 sig1[1] = I915_READ(CHV_POWER_SS1_SIG1);
5187 sig2[0] = I915_READ(CHV_POWER_SS0_SIG2);
5188 sig2[1] = I915_READ(CHV_POWER_SS1_SIG2);
5189
5190 for (ss = 0; ss < ss_max; ss++) {
5191 unsigned int eu_cnt;
5192
5193 if (sig1[ss] & CHV_SS_PG_ENABLE)
5194 /* skip disabled subslice */
5195 continue;
5196
5197 stat->slice_total = 1;
5198 stat->subslice_per_slice++;
5199 eu_cnt = ((sig1[ss] & CHV_EU08_PG_ENABLE) ? 0 : 2) +
5200 ((sig1[ss] & CHV_EU19_PG_ENABLE) ? 0 : 2) +
5201 ((sig1[ss] & CHV_EU210_PG_ENABLE) ? 0 : 2) +
5202 ((sig2[ss] & CHV_EU311_PG_ENABLE) ? 0 : 2);
5203 stat->eu_total += eu_cnt;
5204 stat->eu_per_subslice = max(stat->eu_per_subslice, eu_cnt);
5205 }
5206 stat->subslice_total = stat->subslice_per_slice;
5207}
5208
5209static void gen9_sseu_device_status(struct drm_device *dev,
5210 struct sseu_dev_status *stat)
5211{
5212 struct drm_i915_private *dev_priv = dev->dev_private;
1c046bc1 5213 int s_max = 3, ss_max = 4;
5d39525a
JM
5214 int s, ss;
5215 u32 s_reg[s_max], eu_reg[2*s_max], eu_mask[2];
5216
1c046bc1
JM
5217 /* BXT has a single slice and at most 3 subslices. */
5218 if (IS_BROXTON(dev)) {
5219 s_max = 1;
5220 ss_max = 3;
5221 }
5222
5223 for (s = 0; s < s_max; s++) {
5224 s_reg[s] = I915_READ(GEN9_SLICE_PGCTL_ACK(s));
5225 eu_reg[2*s] = I915_READ(GEN9_SS01_EU_PGCTL_ACK(s));
5226 eu_reg[2*s + 1] = I915_READ(GEN9_SS23_EU_PGCTL_ACK(s));
5227 }
5228
5d39525a
JM
5229 eu_mask[0] = GEN9_PGCTL_SSA_EU08_ACK |
5230 GEN9_PGCTL_SSA_EU19_ACK |
5231 GEN9_PGCTL_SSA_EU210_ACK |
5232 GEN9_PGCTL_SSA_EU311_ACK;
5233 eu_mask[1] = GEN9_PGCTL_SSB_EU08_ACK |
5234 GEN9_PGCTL_SSB_EU19_ACK |
5235 GEN9_PGCTL_SSB_EU210_ACK |
5236 GEN9_PGCTL_SSB_EU311_ACK;
5237
5238 for (s = 0; s < s_max; s++) {
1c046bc1
JM
5239 unsigned int ss_cnt = 0;
5240
5d39525a
JM
5241 if ((s_reg[s] & GEN9_PGCTL_SLICE_ACK) == 0)
5242 /* skip disabled slice */
5243 continue;
5244
5245 stat->slice_total++;
1c046bc1 5246
ef11bdb3 5247 if (IS_SKYLAKE(dev) || IS_KABYLAKE(dev))
1c046bc1
JM
5248 ss_cnt = INTEL_INFO(dev)->subslice_per_slice;
5249
5d39525a
JM
5250 for (ss = 0; ss < ss_max; ss++) {
5251 unsigned int eu_cnt;
5252
1c046bc1
JM
5253 if (IS_BROXTON(dev) &&
5254 !(s_reg[s] & (GEN9_PGCTL_SS_ACK(ss))))
5255 /* skip disabled subslice */
5256 continue;
5257
5258 if (IS_BROXTON(dev))
5259 ss_cnt++;
5260
5d39525a
JM
5261 eu_cnt = 2 * hweight32(eu_reg[2*s + ss/2] &
5262 eu_mask[ss%2]);
5263 stat->eu_total += eu_cnt;
5264 stat->eu_per_subslice = max(stat->eu_per_subslice,
5265 eu_cnt);
5266 }
1c046bc1
JM
5267
5268 stat->subslice_total += ss_cnt;
5269 stat->subslice_per_slice = max(stat->subslice_per_slice,
5270 ss_cnt);
5d39525a
JM
5271 }
5272}
5273
91bedd34
ŁD
5274static void broadwell_sseu_device_status(struct drm_device *dev,
5275 struct sseu_dev_status *stat)
5276{
5277 struct drm_i915_private *dev_priv = dev->dev_private;
5278 int s;
5279 u32 slice_info = I915_READ(GEN8_GT_SLICE_INFO);
5280
5281 stat->slice_total = hweight32(slice_info & GEN8_LSLICESTAT_MASK);
5282
5283 if (stat->slice_total) {
5284 stat->subslice_per_slice = INTEL_INFO(dev)->subslice_per_slice;
5285 stat->subslice_total = stat->slice_total *
5286 stat->subslice_per_slice;
5287 stat->eu_per_subslice = INTEL_INFO(dev)->eu_per_subslice;
5288 stat->eu_total = stat->eu_per_subslice * stat->subslice_total;
5289
5290 /* subtract fused off EU(s) from enabled slice(s) */
5291 for (s = 0; s < stat->slice_total; s++) {
5292 u8 subslice_7eu = INTEL_INFO(dev)->subslice_7eu[s];
5293
5294 stat->eu_total -= hweight8(subslice_7eu);
5295 }
5296 }
5297}
5298
3873218f
JM
5299static int i915_sseu_status(struct seq_file *m, void *unused)
5300{
5301 struct drm_info_node *node = (struct drm_info_node *) m->private;
5302 struct drm_device *dev = node->minor->dev;
5d39525a 5303 struct sseu_dev_status stat;
3873218f 5304
91bedd34 5305 if (INTEL_INFO(dev)->gen < 8)
3873218f
JM
5306 return -ENODEV;
5307
5308 seq_puts(m, "SSEU Device Info\n");
5309 seq_printf(m, " Available Slice Total: %u\n",
5310 INTEL_INFO(dev)->slice_total);
5311 seq_printf(m, " Available Subslice Total: %u\n",
5312 INTEL_INFO(dev)->subslice_total);
5313 seq_printf(m, " Available Subslice Per Slice: %u\n",
5314 INTEL_INFO(dev)->subslice_per_slice);
5315 seq_printf(m, " Available EU Total: %u\n",
5316 INTEL_INFO(dev)->eu_total);
5317 seq_printf(m, " Available EU Per Subslice: %u\n",
5318 INTEL_INFO(dev)->eu_per_subslice);
5319 seq_printf(m, " Has Slice Power Gating: %s\n",
5320 yesno(INTEL_INFO(dev)->has_slice_pg));
5321 seq_printf(m, " Has Subslice Power Gating: %s\n",
5322 yesno(INTEL_INFO(dev)->has_subslice_pg));
5323 seq_printf(m, " Has EU Power Gating: %s\n",
5324 yesno(INTEL_INFO(dev)->has_eu_pg));
5325
7f992aba 5326 seq_puts(m, "SSEU Device Status\n");
5d39525a 5327 memset(&stat, 0, sizeof(stat));
5575f03a 5328 if (IS_CHERRYVIEW(dev)) {
5d39525a 5329 cherryview_sseu_device_status(dev, &stat);
91bedd34
ŁD
5330 } else if (IS_BROADWELL(dev)) {
5331 broadwell_sseu_device_status(dev, &stat);
1c046bc1 5332 } else if (INTEL_INFO(dev)->gen >= 9) {
5d39525a 5333 gen9_sseu_device_status(dev, &stat);
7f992aba 5334 }
5d39525a
JM
5335 seq_printf(m, " Enabled Slice Total: %u\n",
5336 stat.slice_total);
5337 seq_printf(m, " Enabled Subslice Total: %u\n",
5338 stat.subslice_total);
5339 seq_printf(m, " Enabled Subslice Per Slice: %u\n",
5340 stat.subslice_per_slice);
5341 seq_printf(m, " Enabled EU Total: %u\n",
5342 stat.eu_total);
5343 seq_printf(m, " Enabled EU Per Subslice: %u\n",
5344 stat.eu_per_subslice);
7f992aba 5345
3873218f
JM
5346 return 0;
5347}
5348
6d794d42
BW
5349static int i915_forcewake_open(struct inode *inode, struct file *file)
5350{
5351 struct drm_device *dev = inode->i_private;
5352 struct drm_i915_private *dev_priv = dev->dev_private;
6d794d42 5353
075edca4 5354 if (INTEL_INFO(dev)->gen < 6)
6d794d42
BW
5355 return 0;
5356
6daccb0b 5357 intel_runtime_pm_get(dev_priv);
59bad947 5358 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
6d794d42
BW
5359
5360 return 0;
5361}
5362
c43b5634 5363static int i915_forcewake_release(struct inode *inode, struct file *file)
6d794d42
BW
5364{
5365 struct drm_device *dev = inode->i_private;
5366 struct drm_i915_private *dev_priv = dev->dev_private;
5367
075edca4 5368 if (INTEL_INFO(dev)->gen < 6)
6d794d42
BW
5369 return 0;
5370
59bad947 5371 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
6daccb0b 5372 intel_runtime_pm_put(dev_priv);
6d794d42
BW
5373
5374 return 0;
5375}
5376
5377static const struct file_operations i915_forcewake_fops = {
5378 .owner = THIS_MODULE,
5379 .open = i915_forcewake_open,
5380 .release = i915_forcewake_release,
5381};
5382
5383static int i915_forcewake_create(struct dentry *root, struct drm_minor *minor)
5384{
5385 struct drm_device *dev = minor->dev;
5386 struct dentry *ent;
5387
5388 ent = debugfs_create_file("i915_forcewake_user",
8eb57294 5389 S_IRUSR,
6d794d42
BW
5390 root, dev,
5391 &i915_forcewake_fops);
f3c5fe97
WY
5392 if (!ent)
5393 return -ENOMEM;
6d794d42 5394
8eb57294 5395 return drm_add_fake_info_node(minor, ent, &i915_forcewake_fops);
6d794d42
BW
5396}
5397
6a9c308d
DV
5398static int i915_debugfs_create(struct dentry *root,
5399 struct drm_minor *minor,
5400 const char *name,
5401 const struct file_operations *fops)
07b7ddd9
JB
5402{
5403 struct drm_device *dev = minor->dev;
5404 struct dentry *ent;
5405
6a9c308d 5406 ent = debugfs_create_file(name,
07b7ddd9
JB
5407 S_IRUGO | S_IWUSR,
5408 root, dev,
6a9c308d 5409 fops);
f3c5fe97
WY
5410 if (!ent)
5411 return -ENOMEM;
07b7ddd9 5412
6a9c308d 5413 return drm_add_fake_info_node(minor, ent, fops);
07b7ddd9
JB
5414}
5415
06c5bf8c 5416static const struct drm_info_list i915_debugfs_list[] = {
311bd68e 5417 {"i915_capabilities", i915_capabilities, 0},
73aa808f 5418 {"i915_gem_objects", i915_gem_object_info, 0},
08c18323 5419 {"i915_gem_gtt", i915_gem_gtt_info, 0},
1b50247a 5420 {"i915_gem_pinned", i915_gem_gtt_info, 0, (void *) PINNED_LIST},
433e12f7 5421 {"i915_gem_active", i915_gem_object_list_info, 0, (void *) ACTIVE_LIST},
433e12f7 5422 {"i915_gem_inactive", i915_gem_object_list_info, 0, (void *) INACTIVE_LIST},
6d2b8885 5423 {"i915_gem_stolen", i915_gem_stolen_list_info },
4e5359cd 5424 {"i915_gem_pageflip", i915_gem_pageflip_info, 0},
2017263e
BG
5425 {"i915_gem_request", i915_gem_request_info, 0},
5426 {"i915_gem_seqno", i915_gem_seqno_info, 0},
a6172a80 5427 {"i915_gem_fence_regs", i915_gem_fence_regs_info, 0},
2017263e 5428 {"i915_gem_interrupt", i915_interrupt_info, 0},
1ec14ad3
CW
5429 {"i915_gem_hws", i915_hws_info, 0, (void *)RCS},
5430 {"i915_gem_hws_blt", i915_hws_info, 0, (void *)BCS},
5431 {"i915_gem_hws_bsd", i915_hws_info, 0, (void *)VCS},
9010ebfd 5432 {"i915_gem_hws_vebox", i915_hws_info, 0, (void *)VECS},
493018dc 5433 {"i915_gem_batch_pool", i915_gem_batch_pool_info, 0},
8b417c26 5434 {"i915_guc_info", i915_guc_info, 0},
fdf5d357 5435 {"i915_guc_load_status", i915_guc_load_status_info, 0},
4c7e77fc 5436 {"i915_guc_log_dump", i915_guc_log_dump, 0},
adb4bd12 5437 {"i915_frequency_info", i915_frequency_info, 0},
f654449a 5438 {"i915_hangcheck_info", i915_hangcheck_info, 0},
f97108d1 5439 {"i915_drpc_info", i915_drpc_info, 0},
7648fa99 5440 {"i915_emon_status", i915_emon_status, 0},
23b2f8bb 5441 {"i915_ring_freq_table", i915_ring_freq_table, 0},
9a851789 5442 {"i915_frontbuffer_tracking", i915_frontbuffer_tracking, 0},
b5e50c3f 5443 {"i915_fbc_status", i915_fbc_status, 0},
92d44621 5444 {"i915_ips_status", i915_ips_status, 0},
4a9bef37 5445 {"i915_sr_status", i915_sr_status, 0},
44834a67 5446 {"i915_opregion", i915_opregion, 0},
ada8f955 5447 {"i915_vbt", i915_vbt, 0},
37811fcc 5448 {"i915_gem_framebuffer", i915_gem_framebuffer_info, 0},
e76d3630 5449 {"i915_context_status", i915_context_status, 0},
c0ab1ae9 5450 {"i915_dump_lrc", i915_dump_lrc, 0},
4ba70e44 5451 {"i915_execlists", i915_execlists, 0},
f65367b5 5452 {"i915_forcewake_domains", i915_forcewake_domains, 0},
ea16a3cd 5453 {"i915_swizzle_info", i915_swizzle_info, 0},
3cf17fc5 5454 {"i915_ppgtt_info", i915_ppgtt_info, 0},
63573eb7 5455 {"i915_llc", i915_llc, 0},
e91fd8c6 5456 {"i915_edp_psr_status", i915_edp_psr_status, 0},
d2e216d0 5457 {"i915_sink_crc_eDP1", i915_sink_crc, 0},
ec013e7f 5458 {"i915_energy_uJ", i915_energy_uJ, 0},
6455c870 5459 {"i915_runtime_pm_status", i915_runtime_pm_status, 0},
1da51581 5460 {"i915_power_domain_info", i915_power_domain_info, 0},
b7cec66d 5461 {"i915_dmc_info", i915_dmc_info, 0},
53f5e3ca 5462 {"i915_display_info", i915_display_info, 0},
e04934cf 5463 {"i915_semaphore_status", i915_semaphore_status, 0},
728e29d7 5464 {"i915_shared_dplls_info", i915_shared_dplls_info, 0},
11bed958 5465 {"i915_dp_mst_info", i915_dp_mst_info, 0},
1ed1ef9d 5466 {"i915_wa_registers", i915_wa_registers, 0},
c5511e44 5467 {"i915_ddb_info", i915_ddb_info, 0},
3873218f 5468 {"i915_sseu_status", i915_sseu_status, 0},
a54746e3 5469 {"i915_drrs_status", i915_drrs_status, 0},
1854d5ca 5470 {"i915_rps_boost_info", i915_rps_boost_info, 0},
2017263e 5471};
27c202ad 5472#define I915_DEBUGFS_ENTRIES ARRAY_SIZE(i915_debugfs_list)
2017263e 5473
06c5bf8c 5474static const struct i915_debugfs_files {
34b9674c
DV
5475 const char *name;
5476 const struct file_operations *fops;
5477} i915_debugfs_files[] = {
5478 {"i915_wedged", &i915_wedged_fops},
5479 {"i915_max_freq", &i915_max_freq_fops},
5480 {"i915_min_freq", &i915_min_freq_fops},
5481 {"i915_cache_sharing", &i915_cache_sharing_fops},
5482 {"i915_ring_stop", &i915_ring_stop_fops},
094f9a54
CW
5483 {"i915_ring_missed_irq", &i915_ring_missed_irq_fops},
5484 {"i915_ring_test_irq", &i915_ring_test_irq_fops},
34b9674c
DV
5485 {"i915_gem_drop_caches", &i915_drop_caches_fops},
5486 {"i915_error_state", &i915_error_state_fops},
5487 {"i915_next_seqno", &i915_next_seqno_fops},
bd9db02f 5488 {"i915_display_crc_ctl", &i915_display_crc_ctl_fops},
369a1342
VS
5489 {"i915_pri_wm_latency", &i915_pri_wm_latency_fops},
5490 {"i915_spr_wm_latency", &i915_spr_wm_latency_fops},
5491 {"i915_cur_wm_latency", &i915_cur_wm_latency_fops},
da46f936 5492 {"i915_fbc_false_color", &i915_fbc_fc_fops},
eb3394fa
TP
5493 {"i915_dp_test_data", &i915_displayport_test_data_fops},
5494 {"i915_dp_test_type", &i915_displayport_test_type_fops},
5495 {"i915_dp_test_active", &i915_displayport_test_active_fops}
34b9674c
DV
5496};
5497
07144428
DL
5498void intel_display_crc_init(struct drm_device *dev)
5499{
5500 struct drm_i915_private *dev_priv = dev->dev_private;
b378360e 5501 enum pipe pipe;
07144428 5502
055e393f 5503 for_each_pipe(dev_priv, pipe) {
b378360e 5504 struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[pipe];
07144428 5505
d538bbdf
DL
5506 pipe_crc->opened = false;
5507 spin_lock_init(&pipe_crc->lock);
07144428
DL
5508 init_waitqueue_head(&pipe_crc->wq);
5509 }
5510}
5511
27c202ad 5512int i915_debugfs_init(struct drm_minor *minor)
2017263e 5513{
34b9674c 5514 int ret, i;
f3cd474b 5515
6d794d42 5516 ret = i915_forcewake_create(minor->debugfs_root, minor);
358733e9
JB
5517 if (ret)
5518 return ret;
6a9c308d 5519
07144428
DL
5520 for (i = 0; i < ARRAY_SIZE(i915_pipe_crc_data); i++) {
5521 ret = i915_pipe_crc_create(minor->debugfs_root, minor, i);
5522 if (ret)
5523 return ret;
5524 }
5525
34b9674c
DV
5526 for (i = 0; i < ARRAY_SIZE(i915_debugfs_files); i++) {
5527 ret = i915_debugfs_create(minor->debugfs_root, minor,
5528 i915_debugfs_files[i].name,
5529 i915_debugfs_files[i].fops);
5530 if (ret)
5531 return ret;
5532 }
40633219 5533
27c202ad
BG
5534 return drm_debugfs_create_files(i915_debugfs_list,
5535 I915_DEBUGFS_ENTRIES,
2017263e
BG
5536 minor->debugfs_root, minor);
5537}
5538
27c202ad 5539void i915_debugfs_cleanup(struct drm_minor *minor)
2017263e 5540{
34b9674c
DV
5541 int i;
5542
27c202ad
BG
5543 drm_debugfs_remove_files(i915_debugfs_list,
5544 I915_DEBUGFS_ENTRIES, minor);
07144428 5545
6d794d42
BW
5546 drm_debugfs_remove_files((struct drm_info_list *) &i915_forcewake_fops,
5547 1, minor);
07144428 5548
e309a997 5549 for (i = 0; i < ARRAY_SIZE(i915_pipe_crc_data); i++) {
07144428
DL
5550 struct drm_info_list *info_list =
5551 (struct drm_info_list *)&i915_pipe_crc_data[i];
5552
5553 drm_debugfs_remove_files(info_list, 1, minor);
5554 }
5555
34b9674c
DV
5556 for (i = 0; i < ARRAY_SIZE(i915_debugfs_files); i++) {
5557 struct drm_info_list *info_list =
5558 (struct drm_info_list *) i915_debugfs_files[i].fops;
5559
5560 drm_debugfs_remove_files(info_list, 1, minor);
5561 }
2017263e 5562}
aa7471d2
JN
5563
5564struct dpcd_block {
5565 /* DPCD dump start address. */
5566 unsigned int offset;
5567 /* DPCD dump end address, inclusive. If unset, .size will be used. */
5568 unsigned int end;
5569 /* DPCD dump size. Used if .end is unset. If unset, defaults to 1. */
5570 size_t size;
5571 /* Only valid for eDP. */
5572 bool edp;
5573};
5574
5575static const struct dpcd_block i915_dpcd_debug[] = {
5576 { .offset = DP_DPCD_REV, .size = DP_RECEIVER_CAP_SIZE },
5577 { .offset = DP_PSR_SUPPORT, .end = DP_PSR_CAPS },
5578 { .offset = DP_DOWNSTREAM_PORT_0, .size = 16 },
5579 { .offset = DP_LINK_BW_SET, .end = DP_EDP_CONFIGURATION_SET },
5580 { .offset = DP_SINK_COUNT, .end = DP_ADJUST_REQUEST_LANE2_3 },
5581 { .offset = DP_SET_POWER },
5582 { .offset = DP_EDP_DPCD_REV },
5583 { .offset = DP_EDP_GENERAL_CAP_1, .end = DP_EDP_GENERAL_CAP_3 },
5584 { .offset = DP_EDP_DISPLAY_CONTROL_REGISTER, .end = DP_EDP_BACKLIGHT_FREQ_CAP_MAX_LSB },
5585 { .offset = DP_EDP_DBC_MINIMUM_BRIGHTNESS_SET, .end = DP_EDP_DBC_MAXIMUM_BRIGHTNESS_SET },
5586};
5587
5588static int i915_dpcd_show(struct seq_file *m, void *data)
5589{
5590 struct drm_connector *connector = m->private;
5591 struct intel_dp *intel_dp =
5592 enc_to_intel_dp(&intel_attached_encoder(connector)->base);
5593 uint8_t buf[16];
5594 ssize_t err;
5595 int i;
5596
5c1a8875
MK
5597 if (connector->status != connector_status_connected)
5598 return -ENODEV;
5599
aa7471d2
JN
5600 for (i = 0; i < ARRAY_SIZE(i915_dpcd_debug); i++) {
5601 const struct dpcd_block *b = &i915_dpcd_debug[i];
5602 size_t size = b->end ? b->end - b->offset + 1 : (b->size ?: 1);
5603
5604 if (b->edp &&
5605 connector->connector_type != DRM_MODE_CONNECTOR_eDP)
5606 continue;
5607
5608 /* low tech for now */
5609 if (WARN_ON(size > sizeof(buf)))
5610 continue;
5611
5612 err = drm_dp_dpcd_read(&intel_dp->aux, b->offset, buf, size);
5613 if (err <= 0) {
5614 DRM_ERROR("dpcd read (%zu bytes at %u) failed (%zd)\n",
5615 size, b->offset, err);
5616 continue;
5617 }
5618
5619 seq_printf(m, "%04x: %*ph\n", b->offset, (int) size, buf);
b3f9d7d7 5620 }
aa7471d2
JN
5621
5622 return 0;
5623}
5624
5625static int i915_dpcd_open(struct inode *inode, struct file *file)
5626{
5627 return single_open(file, i915_dpcd_show, inode->i_private);
5628}
5629
5630static const struct file_operations i915_dpcd_fops = {
5631 .owner = THIS_MODULE,
5632 .open = i915_dpcd_open,
5633 .read = seq_read,
5634 .llseek = seq_lseek,
5635 .release = single_release,
5636};
5637
5638/**
5639 * i915_debugfs_connector_add - add i915 specific connector debugfs files
5640 * @connector: pointer to a registered drm_connector
5641 *
5642 * Cleanup will be done by drm_connector_unregister() through a call to
5643 * drm_debugfs_connector_remove().
5644 *
5645 * Returns 0 on success, negative error codes on error.
5646 */
5647int i915_debugfs_connector_add(struct drm_connector *connector)
5648{
5649 struct dentry *root = connector->debugfs_entry;
5650
5651 /* The connector must have been registered beforehands. */
5652 if (!root)
5653 return -ENODEV;
5654
5655 if (connector->connector_type == DRM_MODE_CONNECTOR_DisplayPort ||
5656 connector->connector_type == DRM_MODE_CONNECTOR_eDP)
5657 debugfs_create_file("i915_dpcd", S_IRUGO, root, connector,
5658 &i915_dpcd_fops);
5659
5660 return 0;
5661}