]> git.proxmox.com Git - mirror_ubuntu-artful-kernel.git/blame - drivers/gpu/drm/i915/i915_debugfs.c
drm/i915/bdw: Display execlists info in debugfs
[mirror_ubuntu-artful-kernel.git] / drivers / gpu / drm / i915 / i915_debugfs.c
CommitLineData
2017263e
BG
1/*
2 * Copyright © 2008 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 * Keith Packard <keithp@keithp.com>
26 *
27 */
28
29#include <linux/seq_file.h>
b2c88f5b 30#include <linux/circ_buf.h>
926321d5 31#include <linux/ctype.h>
f3cd474b 32#include <linux/debugfs.h>
5a0e3ad6 33#include <linux/slab.h>
2d1a8a48 34#include <linux/export.h>
6d2b8885 35#include <linux/list_sort.h>
ec013e7f 36#include <asm/msr-index.h>
760285e7 37#include <drm/drmP.h>
4e5359cd 38#include "intel_drv.h"
e5c65260 39#include "intel_ringbuffer.h"
760285e7 40#include <drm/i915_drm.h>
2017263e
BG
41#include "i915_drv.h"
42
f13d3f73 43enum {
69dc4987 44 ACTIVE_LIST,
f13d3f73 45 INACTIVE_LIST,
d21d5975 46 PINNED_LIST,
f13d3f73 47};
2017263e 48
70d39fe4
CW
49static const char *yesno(int v)
50{
51 return v ? "yes" : "no";
52}
53
497666d8
DL
54/* As the drm_debugfs_init() routines are called before dev->dev_private is
55 * allocated we need to hook into the minor for release. */
56static int
57drm_add_fake_info_node(struct drm_minor *minor,
58 struct dentry *ent,
59 const void *key)
60{
61 struct drm_info_node *node;
62
63 node = kmalloc(sizeof(*node), GFP_KERNEL);
64 if (node == NULL) {
65 debugfs_remove(ent);
66 return -ENOMEM;
67 }
68
69 node->minor = minor;
70 node->dent = ent;
71 node->info_ent = (void *) key;
72
73 mutex_lock(&minor->debugfs_lock);
74 list_add(&node->list, &minor->debugfs_list);
75 mutex_unlock(&minor->debugfs_lock);
76
77 return 0;
78}
79
70d39fe4
CW
80static int i915_capabilities(struct seq_file *m, void *data)
81{
9f25d007 82 struct drm_info_node *node = m->private;
70d39fe4
CW
83 struct drm_device *dev = node->minor->dev;
84 const struct intel_device_info *info = INTEL_INFO(dev);
85
86 seq_printf(m, "gen: %d\n", info->gen);
03d00ac5 87 seq_printf(m, "pch: %d\n", INTEL_PCH_TYPE(dev));
79fc46df
DL
88#define PRINT_FLAG(x) seq_printf(m, #x ": %s\n", yesno(info->x))
89#define SEP_SEMICOLON ;
90 DEV_INFO_FOR_EACH_FLAG(PRINT_FLAG, SEP_SEMICOLON);
91#undef PRINT_FLAG
92#undef SEP_SEMICOLON
70d39fe4
CW
93
94 return 0;
95}
2017263e 96
05394f39 97static const char *get_pin_flag(struct drm_i915_gem_object *obj)
a6172a80 98{
05394f39 99 if (obj->user_pin_count > 0)
a6172a80 100 return "P";
d7f46fc4 101 else if (i915_gem_obj_is_pinned(obj))
a6172a80
CW
102 return "p";
103 else
104 return " ";
105}
106
05394f39 107static const char *get_tiling_flag(struct drm_i915_gem_object *obj)
a6172a80 108{
0206e353
AJ
109 switch (obj->tiling_mode) {
110 default:
111 case I915_TILING_NONE: return " ";
112 case I915_TILING_X: return "X";
113 case I915_TILING_Y: return "Y";
114 }
a6172a80
CW
115}
116
1d693bcc
BW
117static inline const char *get_global_flag(struct drm_i915_gem_object *obj)
118{
119 return obj->has_global_gtt_mapping ? "g" : " ";
120}
121
37811fcc
CW
122static void
123describe_obj(struct seq_file *m, struct drm_i915_gem_object *obj)
124{
1d693bcc 125 struct i915_vma *vma;
d7f46fc4
BW
126 int pin_count = 0;
127
fb1ae911 128 seq_printf(m, "%pK: %s%s%s %8zdKiB %02x %02x %u %u %u%s%s%s",
37811fcc
CW
129 &obj->base,
130 get_pin_flag(obj),
131 get_tiling_flag(obj),
1d693bcc 132 get_global_flag(obj),
a05a5862 133 obj->base.size / 1024,
37811fcc
CW
134 obj->base.read_domains,
135 obj->base.write_domain,
0201f1ec
CW
136 obj->last_read_seqno,
137 obj->last_write_seqno,
caea7476 138 obj->last_fenced_seqno,
84734a04 139 i915_cache_level_str(obj->cache_level),
37811fcc
CW
140 obj->dirty ? " dirty" : "",
141 obj->madv == I915_MADV_DONTNEED ? " purgeable" : "");
142 if (obj->base.name)
143 seq_printf(m, " (name: %d)", obj->base.name);
d7f46fc4
BW
144 list_for_each_entry(vma, &obj->vma_list, vma_link)
145 if (vma->pin_count > 0)
146 pin_count++;
147 seq_printf(m, " (pinned x %d)", pin_count);
cc98b413
CW
148 if (obj->pin_display)
149 seq_printf(m, " (display)");
37811fcc
CW
150 if (obj->fence_reg != I915_FENCE_REG_NONE)
151 seq_printf(m, " (fence: %d)", obj->fence_reg);
1d693bcc
BW
152 list_for_each_entry(vma, &obj->vma_list, vma_link) {
153 if (!i915_is_ggtt(vma->vm))
154 seq_puts(m, " (pp");
155 else
156 seq_puts(m, " (g");
157 seq_printf(m, "gtt offset: %08lx, size: %08lx)",
158 vma->node.start, vma->node.size);
159 }
c1ad11fc
CW
160 if (obj->stolen)
161 seq_printf(m, " (stolen: %08lx)", obj->stolen->start);
6299f992
CW
162 if (obj->pin_mappable || obj->fault_mappable) {
163 char s[3], *t = s;
164 if (obj->pin_mappable)
165 *t++ = 'p';
166 if (obj->fault_mappable)
167 *t++ = 'f';
168 *t = '\0';
169 seq_printf(m, " (%s mappable)", s);
170 }
69dc4987
CW
171 if (obj->ring != NULL)
172 seq_printf(m, " (%s)", obj->ring->name);
d5a81ef1
DV
173 if (obj->frontbuffer_bits)
174 seq_printf(m, " (frontbuffer: 0x%03x)", obj->frontbuffer_bits);
37811fcc
CW
175}
176
273497e5 177static void describe_ctx(struct seq_file *m, struct intel_context *ctx)
3ccfd19d 178{
ea0c76f8 179 seq_putc(m, ctx->legacy_hw_ctx.initialized ? 'I' : 'i');
3ccfd19d
BW
180 seq_putc(m, ctx->remap_slice ? 'R' : 'r');
181 seq_putc(m, ' ');
182}
183
433e12f7 184static int i915_gem_object_list_info(struct seq_file *m, void *data)
2017263e 185{
9f25d007 186 struct drm_info_node *node = m->private;
433e12f7
BG
187 uintptr_t list = (uintptr_t) node->info_ent->data;
188 struct list_head *head;
2017263e 189 struct drm_device *dev = node->minor->dev;
5cef07e1
BW
190 struct drm_i915_private *dev_priv = dev->dev_private;
191 struct i915_address_space *vm = &dev_priv->gtt.base;
ca191b13 192 struct i915_vma *vma;
8f2480fb
CW
193 size_t total_obj_size, total_gtt_size;
194 int count, ret;
de227ef0
CW
195
196 ret = mutex_lock_interruptible(&dev->struct_mutex);
197 if (ret)
198 return ret;
2017263e 199
ca191b13 200 /* FIXME: the user of this interface might want more than just GGTT */
433e12f7
BG
201 switch (list) {
202 case ACTIVE_LIST:
267f0c90 203 seq_puts(m, "Active:\n");
5cef07e1 204 head = &vm->active_list;
433e12f7
BG
205 break;
206 case INACTIVE_LIST:
267f0c90 207 seq_puts(m, "Inactive:\n");
5cef07e1 208 head = &vm->inactive_list;
433e12f7 209 break;
433e12f7 210 default:
de227ef0
CW
211 mutex_unlock(&dev->struct_mutex);
212 return -EINVAL;
2017263e 213 }
2017263e 214
8f2480fb 215 total_obj_size = total_gtt_size = count = 0;
ca191b13
BW
216 list_for_each_entry(vma, head, mm_list) {
217 seq_printf(m, " ");
218 describe_obj(m, vma->obj);
219 seq_printf(m, "\n");
220 total_obj_size += vma->obj->base.size;
221 total_gtt_size += vma->node.size;
8f2480fb 222 count++;
2017263e 223 }
de227ef0 224 mutex_unlock(&dev->struct_mutex);
5e118f41 225
8f2480fb
CW
226 seq_printf(m, "Total %d objects, %zu bytes, %zu GTT size\n",
227 count, total_obj_size, total_gtt_size);
2017263e
BG
228 return 0;
229}
230
6d2b8885
CW
231static int obj_rank_by_stolen(void *priv,
232 struct list_head *A, struct list_head *B)
233{
234 struct drm_i915_gem_object *a =
b25cb2f8 235 container_of(A, struct drm_i915_gem_object, obj_exec_link);
6d2b8885 236 struct drm_i915_gem_object *b =
b25cb2f8 237 container_of(B, struct drm_i915_gem_object, obj_exec_link);
6d2b8885
CW
238
239 return a->stolen->start - b->stolen->start;
240}
241
242static int i915_gem_stolen_list_info(struct seq_file *m, void *data)
243{
9f25d007 244 struct drm_info_node *node = m->private;
6d2b8885
CW
245 struct drm_device *dev = node->minor->dev;
246 struct drm_i915_private *dev_priv = dev->dev_private;
247 struct drm_i915_gem_object *obj;
248 size_t total_obj_size, total_gtt_size;
249 LIST_HEAD(stolen);
250 int count, ret;
251
252 ret = mutex_lock_interruptible(&dev->struct_mutex);
253 if (ret)
254 return ret;
255
256 total_obj_size = total_gtt_size = count = 0;
257 list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
258 if (obj->stolen == NULL)
259 continue;
260
b25cb2f8 261 list_add(&obj->obj_exec_link, &stolen);
6d2b8885
CW
262
263 total_obj_size += obj->base.size;
264 total_gtt_size += i915_gem_obj_ggtt_size(obj);
265 count++;
266 }
267 list_for_each_entry(obj, &dev_priv->mm.unbound_list, global_list) {
268 if (obj->stolen == NULL)
269 continue;
270
b25cb2f8 271 list_add(&obj->obj_exec_link, &stolen);
6d2b8885
CW
272
273 total_obj_size += obj->base.size;
274 count++;
275 }
276 list_sort(NULL, &stolen, obj_rank_by_stolen);
277 seq_puts(m, "Stolen:\n");
278 while (!list_empty(&stolen)) {
b25cb2f8 279 obj = list_first_entry(&stolen, typeof(*obj), obj_exec_link);
6d2b8885
CW
280 seq_puts(m, " ");
281 describe_obj(m, obj);
282 seq_putc(m, '\n');
b25cb2f8 283 list_del_init(&obj->obj_exec_link);
6d2b8885
CW
284 }
285 mutex_unlock(&dev->struct_mutex);
286
287 seq_printf(m, "Total %d objects, %zu bytes, %zu GTT size\n",
288 count, total_obj_size, total_gtt_size);
289 return 0;
290}
291
6299f992
CW
292#define count_objects(list, member) do { \
293 list_for_each_entry(obj, list, member) { \
f343c5f6 294 size += i915_gem_obj_ggtt_size(obj); \
6299f992
CW
295 ++count; \
296 if (obj->map_and_fenceable) { \
f343c5f6 297 mappable_size += i915_gem_obj_ggtt_size(obj); \
6299f992
CW
298 ++mappable_count; \
299 } \
300 } \
0206e353 301} while (0)
6299f992 302
2db8e9d6 303struct file_stats {
6313c204 304 struct drm_i915_file_private *file_priv;
2db8e9d6 305 int count;
c67a17e9
CW
306 size_t total, unbound;
307 size_t global, shared;
308 size_t active, inactive;
2db8e9d6
CW
309};
310
311static int per_file_stats(int id, void *ptr, void *data)
312{
313 struct drm_i915_gem_object *obj = ptr;
314 struct file_stats *stats = data;
6313c204 315 struct i915_vma *vma;
2db8e9d6
CW
316
317 stats->count++;
318 stats->total += obj->base.size;
319
c67a17e9
CW
320 if (obj->base.name || obj->base.dma_buf)
321 stats->shared += obj->base.size;
322
6313c204
CW
323 if (USES_FULL_PPGTT(obj->base.dev)) {
324 list_for_each_entry(vma, &obj->vma_list, vma_link) {
325 struct i915_hw_ppgtt *ppgtt;
326
327 if (!drm_mm_node_allocated(&vma->node))
328 continue;
329
330 if (i915_is_ggtt(vma->vm)) {
331 stats->global += obj->base.size;
332 continue;
333 }
334
335 ppgtt = container_of(vma->vm, struct i915_hw_ppgtt, base);
4d884705 336 if (ppgtt->file_priv != stats->file_priv)
6313c204
CW
337 continue;
338
339 if (obj->ring) /* XXX per-vma statistic */
340 stats->active += obj->base.size;
341 else
342 stats->inactive += obj->base.size;
343
344 return 0;
345 }
2db8e9d6 346 } else {
6313c204
CW
347 if (i915_gem_obj_ggtt_bound(obj)) {
348 stats->global += obj->base.size;
349 if (obj->ring)
350 stats->active += obj->base.size;
351 else
352 stats->inactive += obj->base.size;
353 return 0;
354 }
2db8e9d6
CW
355 }
356
6313c204
CW
357 if (!list_empty(&obj->global_list))
358 stats->unbound += obj->base.size;
359
2db8e9d6
CW
360 return 0;
361}
362
ca191b13
BW
363#define count_vmas(list, member) do { \
364 list_for_each_entry(vma, list, member) { \
365 size += i915_gem_obj_ggtt_size(vma->obj); \
366 ++count; \
367 if (vma->obj->map_and_fenceable) { \
368 mappable_size += i915_gem_obj_ggtt_size(vma->obj); \
369 ++mappable_count; \
370 } \
371 } \
372} while (0)
373
374static int i915_gem_object_info(struct seq_file *m, void* data)
73aa808f 375{
9f25d007 376 struct drm_info_node *node = m->private;
73aa808f
CW
377 struct drm_device *dev = node->minor->dev;
378 struct drm_i915_private *dev_priv = dev->dev_private;
b7abb714
CW
379 u32 count, mappable_count, purgeable_count;
380 size_t size, mappable_size, purgeable_size;
6299f992 381 struct drm_i915_gem_object *obj;
5cef07e1 382 struct i915_address_space *vm = &dev_priv->gtt.base;
2db8e9d6 383 struct drm_file *file;
ca191b13 384 struct i915_vma *vma;
73aa808f
CW
385 int ret;
386
387 ret = mutex_lock_interruptible(&dev->struct_mutex);
388 if (ret)
389 return ret;
390
6299f992
CW
391 seq_printf(m, "%u objects, %zu bytes\n",
392 dev_priv->mm.object_count,
393 dev_priv->mm.object_memory);
394
395 size = count = mappable_size = mappable_count = 0;
35c20a60 396 count_objects(&dev_priv->mm.bound_list, global_list);
6299f992
CW
397 seq_printf(m, "%u [%u] objects, %zu [%zu] bytes in gtt\n",
398 count, mappable_count, size, mappable_size);
399
400 size = count = mappable_size = mappable_count = 0;
ca191b13 401 count_vmas(&vm->active_list, mm_list);
6299f992
CW
402 seq_printf(m, " %u [%u] active objects, %zu [%zu] bytes\n",
403 count, mappable_count, size, mappable_size);
404
6299f992 405 size = count = mappable_size = mappable_count = 0;
ca191b13 406 count_vmas(&vm->inactive_list, mm_list);
6299f992
CW
407 seq_printf(m, " %u [%u] inactive objects, %zu [%zu] bytes\n",
408 count, mappable_count, size, mappable_size);
409
b7abb714 410 size = count = purgeable_size = purgeable_count = 0;
35c20a60 411 list_for_each_entry(obj, &dev_priv->mm.unbound_list, global_list) {
6c085a72 412 size += obj->base.size, ++count;
b7abb714
CW
413 if (obj->madv == I915_MADV_DONTNEED)
414 purgeable_size += obj->base.size, ++purgeable_count;
415 }
6c085a72
CW
416 seq_printf(m, "%u unbound objects, %zu bytes\n", count, size);
417
6299f992 418 size = count = mappable_size = mappable_count = 0;
35c20a60 419 list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
6299f992 420 if (obj->fault_mappable) {
f343c5f6 421 size += i915_gem_obj_ggtt_size(obj);
6299f992
CW
422 ++count;
423 }
424 if (obj->pin_mappable) {
f343c5f6 425 mappable_size += i915_gem_obj_ggtt_size(obj);
6299f992
CW
426 ++mappable_count;
427 }
b7abb714
CW
428 if (obj->madv == I915_MADV_DONTNEED) {
429 purgeable_size += obj->base.size;
430 ++purgeable_count;
431 }
6299f992 432 }
b7abb714
CW
433 seq_printf(m, "%u purgeable objects, %zu bytes\n",
434 purgeable_count, purgeable_size);
6299f992
CW
435 seq_printf(m, "%u pinned mappable objects, %zu bytes\n",
436 mappable_count, mappable_size);
437 seq_printf(m, "%u fault mappable objects, %zu bytes\n",
438 count, size);
439
93d18799 440 seq_printf(m, "%zu [%lu] gtt total\n",
853ba5d2
BW
441 dev_priv->gtt.base.total,
442 dev_priv->gtt.mappable_end - dev_priv->gtt.base.start);
73aa808f 443
267f0c90 444 seq_putc(m, '\n');
2db8e9d6
CW
445 list_for_each_entry_reverse(file, &dev->filelist, lhead) {
446 struct file_stats stats;
3ec2f427 447 struct task_struct *task;
2db8e9d6
CW
448
449 memset(&stats, 0, sizeof(stats));
6313c204 450 stats.file_priv = file->driver_priv;
5b5ffff0 451 spin_lock(&file->table_lock);
2db8e9d6 452 idr_for_each(&file->object_idr, per_file_stats, &stats);
5b5ffff0 453 spin_unlock(&file->table_lock);
3ec2f427
TH
454 /*
455 * Although we have a valid reference on file->pid, that does
456 * not guarantee that the task_struct who called get_pid() is
457 * still alive (e.g. get_pid(current) => fork() => exit()).
458 * Therefore, we need to protect this ->comm access using RCU.
459 */
460 rcu_read_lock();
461 task = pid_task(file->pid, PIDTYPE_PID);
c67a17e9 462 seq_printf(m, "%s: %u objects, %zu bytes (%zu active, %zu inactive, %zu global, %zu shared, %zu unbound)\n",
3ec2f427 463 task ? task->comm : "<unknown>",
2db8e9d6
CW
464 stats.count,
465 stats.total,
466 stats.active,
467 stats.inactive,
6313c204 468 stats.global,
c67a17e9 469 stats.shared,
2db8e9d6 470 stats.unbound);
3ec2f427 471 rcu_read_unlock();
2db8e9d6
CW
472 }
473
73aa808f
CW
474 mutex_unlock(&dev->struct_mutex);
475
476 return 0;
477}
478
aee56cff 479static int i915_gem_gtt_info(struct seq_file *m, void *data)
08c18323 480{
9f25d007 481 struct drm_info_node *node = m->private;
08c18323 482 struct drm_device *dev = node->minor->dev;
1b50247a 483 uintptr_t list = (uintptr_t) node->info_ent->data;
08c18323
CW
484 struct drm_i915_private *dev_priv = dev->dev_private;
485 struct drm_i915_gem_object *obj;
486 size_t total_obj_size, total_gtt_size;
487 int count, ret;
488
489 ret = mutex_lock_interruptible(&dev->struct_mutex);
490 if (ret)
491 return ret;
492
493 total_obj_size = total_gtt_size = count = 0;
35c20a60 494 list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
d7f46fc4 495 if (list == PINNED_LIST && !i915_gem_obj_is_pinned(obj))
1b50247a
CW
496 continue;
497
267f0c90 498 seq_puts(m, " ");
08c18323 499 describe_obj(m, obj);
267f0c90 500 seq_putc(m, '\n');
08c18323 501 total_obj_size += obj->base.size;
f343c5f6 502 total_gtt_size += i915_gem_obj_ggtt_size(obj);
08c18323
CW
503 count++;
504 }
505
506 mutex_unlock(&dev->struct_mutex);
507
508 seq_printf(m, "Total %d objects, %zu bytes, %zu GTT size\n",
509 count, total_obj_size, total_gtt_size);
510
511 return 0;
512}
513
4e5359cd
SF
514static int i915_gem_pageflip_info(struct seq_file *m, void *data)
515{
9f25d007 516 struct drm_info_node *node = m->private;
4e5359cd
SF
517 struct drm_device *dev = node->minor->dev;
518 unsigned long flags;
519 struct intel_crtc *crtc;
8a270ebf
DV
520 int ret;
521
522 ret = mutex_lock_interruptible(&dev->struct_mutex);
523 if (ret)
524 return ret;
4e5359cd 525
d3fcc808 526 for_each_intel_crtc(dev, crtc) {
9db4a9c7
JB
527 const char pipe = pipe_name(crtc->pipe);
528 const char plane = plane_name(crtc->plane);
4e5359cd
SF
529 struct intel_unpin_work *work;
530
531 spin_lock_irqsave(&dev->event_lock, flags);
532 work = crtc->unpin_work;
533 if (work == NULL) {
9db4a9c7 534 seq_printf(m, "No flip due on pipe %c (plane %c)\n",
4e5359cd
SF
535 pipe, plane);
536 } else {
e7d841ca 537 if (atomic_read(&work->pending) < INTEL_FLIP_COMPLETE) {
9db4a9c7 538 seq_printf(m, "Flip queued on pipe %c (plane %c)\n",
4e5359cd
SF
539 pipe, plane);
540 } else {
9db4a9c7 541 seq_printf(m, "Flip pending (waiting for vsync) on pipe %c (plane %c)\n",
4e5359cd
SF
542 pipe, plane);
543 }
544 if (work->enable_stall_check)
267f0c90 545 seq_puts(m, "Stall check enabled, ");
4e5359cd 546 else
267f0c90 547 seq_puts(m, "Stall check waiting for page flip ioctl, ");
e7d841ca 548 seq_printf(m, "%d prepares\n", atomic_read(&work->pending));
4e5359cd
SF
549
550 if (work->old_fb_obj) {
05394f39
CW
551 struct drm_i915_gem_object *obj = work->old_fb_obj;
552 if (obj)
f343c5f6
BW
553 seq_printf(m, "Old framebuffer gtt_offset 0x%08lx\n",
554 i915_gem_obj_ggtt_offset(obj));
4e5359cd
SF
555 }
556 if (work->pending_flip_obj) {
05394f39
CW
557 struct drm_i915_gem_object *obj = work->pending_flip_obj;
558 if (obj)
f343c5f6
BW
559 seq_printf(m, "New framebuffer gtt_offset 0x%08lx\n",
560 i915_gem_obj_ggtt_offset(obj));
4e5359cd
SF
561 }
562 }
563 spin_unlock_irqrestore(&dev->event_lock, flags);
564 }
565
8a270ebf
DV
566 mutex_unlock(&dev->struct_mutex);
567
4e5359cd
SF
568 return 0;
569}
570
2017263e
BG
571static int i915_gem_request_info(struct seq_file *m, void *data)
572{
9f25d007 573 struct drm_info_node *node = m->private;
2017263e 574 struct drm_device *dev = node->minor->dev;
e277a1f8 575 struct drm_i915_private *dev_priv = dev->dev_private;
a4872ba6 576 struct intel_engine_cs *ring;
2017263e 577 struct drm_i915_gem_request *gem_request;
a2c7f6fd 578 int ret, count, i;
de227ef0
CW
579
580 ret = mutex_lock_interruptible(&dev->struct_mutex);
581 if (ret)
582 return ret;
2017263e 583
c2c347a9 584 count = 0;
a2c7f6fd
CW
585 for_each_ring(ring, dev_priv, i) {
586 if (list_empty(&ring->request_list))
587 continue;
588
589 seq_printf(m, "%s requests:\n", ring->name);
c2c347a9 590 list_for_each_entry(gem_request,
a2c7f6fd 591 &ring->request_list,
c2c347a9
CW
592 list) {
593 seq_printf(m, " %d @ %d\n",
594 gem_request->seqno,
595 (int) (jiffies - gem_request->emitted_jiffies));
596 }
597 count++;
2017263e 598 }
de227ef0
CW
599 mutex_unlock(&dev->struct_mutex);
600
c2c347a9 601 if (count == 0)
267f0c90 602 seq_puts(m, "No requests\n");
c2c347a9 603
2017263e
BG
604 return 0;
605}
606
b2223497 607static void i915_ring_seqno_info(struct seq_file *m,
a4872ba6 608 struct intel_engine_cs *ring)
b2223497
CW
609{
610 if (ring->get_seqno) {
43a7b924 611 seq_printf(m, "Current sequence (%s): %u\n",
b2eadbc8 612 ring->name, ring->get_seqno(ring, false));
b2223497
CW
613 }
614}
615
2017263e
BG
616static int i915_gem_seqno_info(struct seq_file *m, void *data)
617{
9f25d007 618 struct drm_info_node *node = m->private;
2017263e 619 struct drm_device *dev = node->minor->dev;
e277a1f8 620 struct drm_i915_private *dev_priv = dev->dev_private;
a4872ba6 621 struct intel_engine_cs *ring;
1ec14ad3 622 int ret, i;
de227ef0
CW
623
624 ret = mutex_lock_interruptible(&dev->struct_mutex);
625 if (ret)
626 return ret;
c8c8fb33 627 intel_runtime_pm_get(dev_priv);
2017263e 628
a2c7f6fd
CW
629 for_each_ring(ring, dev_priv, i)
630 i915_ring_seqno_info(m, ring);
de227ef0 631
c8c8fb33 632 intel_runtime_pm_put(dev_priv);
de227ef0
CW
633 mutex_unlock(&dev->struct_mutex);
634
2017263e
BG
635 return 0;
636}
637
638
639static int i915_interrupt_info(struct seq_file *m, void *data)
640{
9f25d007 641 struct drm_info_node *node = m->private;
2017263e 642 struct drm_device *dev = node->minor->dev;
e277a1f8 643 struct drm_i915_private *dev_priv = dev->dev_private;
a4872ba6 644 struct intel_engine_cs *ring;
9db4a9c7 645 int ret, i, pipe;
de227ef0
CW
646
647 ret = mutex_lock_interruptible(&dev->struct_mutex);
648 if (ret)
649 return ret;
c8c8fb33 650 intel_runtime_pm_get(dev_priv);
2017263e 651
74e1ca8c
VS
652 if (IS_CHERRYVIEW(dev)) {
653 int i;
654 seq_printf(m, "Master Interrupt Control:\t%08x\n",
655 I915_READ(GEN8_MASTER_IRQ));
656
657 seq_printf(m, "Display IER:\t%08x\n",
658 I915_READ(VLV_IER));
659 seq_printf(m, "Display IIR:\t%08x\n",
660 I915_READ(VLV_IIR));
661 seq_printf(m, "Display IIR_RW:\t%08x\n",
662 I915_READ(VLV_IIR_RW));
663 seq_printf(m, "Display IMR:\t%08x\n",
664 I915_READ(VLV_IMR));
665 for_each_pipe(pipe)
666 seq_printf(m, "Pipe %c stat:\t%08x\n",
667 pipe_name(pipe),
668 I915_READ(PIPESTAT(pipe)));
669
670 seq_printf(m, "Port hotplug:\t%08x\n",
671 I915_READ(PORT_HOTPLUG_EN));
672 seq_printf(m, "DPFLIPSTAT:\t%08x\n",
673 I915_READ(VLV_DPFLIPSTAT));
674 seq_printf(m, "DPINVGTT:\t%08x\n",
675 I915_READ(DPINVGTT));
676
677 for (i = 0; i < 4; i++) {
678 seq_printf(m, "GT Interrupt IMR %d:\t%08x\n",
679 i, I915_READ(GEN8_GT_IMR(i)));
680 seq_printf(m, "GT Interrupt IIR %d:\t%08x\n",
681 i, I915_READ(GEN8_GT_IIR(i)));
682 seq_printf(m, "GT Interrupt IER %d:\t%08x\n",
683 i, I915_READ(GEN8_GT_IER(i)));
684 }
685
686 seq_printf(m, "PCU interrupt mask:\t%08x\n",
687 I915_READ(GEN8_PCU_IMR));
688 seq_printf(m, "PCU interrupt identity:\t%08x\n",
689 I915_READ(GEN8_PCU_IIR));
690 seq_printf(m, "PCU interrupt enable:\t%08x\n",
691 I915_READ(GEN8_PCU_IER));
692 } else if (INTEL_INFO(dev)->gen >= 8) {
a123f157
BW
693 seq_printf(m, "Master Interrupt Control:\t%08x\n",
694 I915_READ(GEN8_MASTER_IRQ));
695
696 for (i = 0; i < 4; i++) {
697 seq_printf(m, "GT Interrupt IMR %d:\t%08x\n",
698 i, I915_READ(GEN8_GT_IMR(i)));
699 seq_printf(m, "GT Interrupt IIR %d:\t%08x\n",
700 i, I915_READ(GEN8_GT_IIR(i)));
701 seq_printf(m, "GT Interrupt IER %d:\t%08x\n",
702 i, I915_READ(GEN8_GT_IER(i)));
703 }
704
07d27e20 705 for_each_pipe(pipe) {
22c59960
PZ
706 if (!intel_display_power_enabled(dev_priv,
707 POWER_DOMAIN_PIPE(pipe))) {
708 seq_printf(m, "Pipe %c power disabled\n",
709 pipe_name(pipe));
710 continue;
711 }
a123f157 712 seq_printf(m, "Pipe %c IMR:\t%08x\n",
07d27e20
DL
713 pipe_name(pipe),
714 I915_READ(GEN8_DE_PIPE_IMR(pipe)));
a123f157 715 seq_printf(m, "Pipe %c IIR:\t%08x\n",
07d27e20
DL
716 pipe_name(pipe),
717 I915_READ(GEN8_DE_PIPE_IIR(pipe)));
a123f157 718 seq_printf(m, "Pipe %c IER:\t%08x\n",
07d27e20
DL
719 pipe_name(pipe),
720 I915_READ(GEN8_DE_PIPE_IER(pipe)));
a123f157
BW
721 }
722
723 seq_printf(m, "Display Engine port interrupt mask:\t%08x\n",
724 I915_READ(GEN8_DE_PORT_IMR));
725 seq_printf(m, "Display Engine port interrupt identity:\t%08x\n",
726 I915_READ(GEN8_DE_PORT_IIR));
727 seq_printf(m, "Display Engine port interrupt enable:\t%08x\n",
728 I915_READ(GEN8_DE_PORT_IER));
729
730 seq_printf(m, "Display Engine misc interrupt mask:\t%08x\n",
731 I915_READ(GEN8_DE_MISC_IMR));
732 seq_printf(m, "Display Engine misc interrupt identity:\t%08x\n",
733 I915_READ(GEN8_DE_MISC_IIR));
734 seq_printf(m, "Display Engine misc interrupt enable:\t%08x\n",
735 I915_READ(GEN8_DE_MISC_IER));
736
737 seq_printf(m, "PCU interrupt mask:\t%08x\n",
738 I915_READ(GEN8_PCU_IMR));
739 seq_printf(m, "PCU interrupt identity:\t%08x\n",
740 I915_READ(GEN8_PCU_IIR));
741 seq_printf(m, "PCU interrupt enable:\t%08x\n",
742 I915_READ(GEN8_PCU_IER));
743 } else if (IS_VALLEYVIEW(dev)) {
7e231dbe
JB
744 seq_printf(m, "Display IER:\t%08x\n",
745 I915_READ(VLV_IER));
746 seq_printf(m, "Display IIR:\t%08x\n",
747 I915_READ(VLV_IIR));
748 seq_printf(m, "Display IIR_RW:\t%08x\n",
749 I915_READ(VLV_IIR_RW));
750 seq_printf(m, "Display IMR:\t%08x\n",
751 I915_READ(VLV_IMR));
752 for_each_pipe(pipe)
753 seq_printf(m, "Pipe %c stat:\t%08x\n",
754 pipe_name(pipe),
755 I915_READ(PIPESTAT(pipe)));
756
757 seq_printf(m, "Master IER:\t%08x\n",
758 I915_READ(VLV_MASTER_IER));
759
760 seq_printf(m, "Render IER:\t%08x\n",
761 I915_READ(GTIER));
762 seq_printf(m, "Render IIR:\t%08x\n",
763 I915_READ(GTIIR));
764 seq_printf(m, "Render IMR:\t%08x\n",
765 I915_READ(GTIMR));
766
767 seq_printf(m, "PM IER:\t\t%08x\n",
768 I915_READ(GEN6_PMIER));
769 seq_printf(m, "PM IIR:\t\t%08x\n",
770 I915_READ(GEN6_PMIIR));
771 seq_printf(m, "PM IMR:\t\t%08x\n",
772 I915_READ(GEN6_PMIMR));
773
774 seq_printf(m, "Port hotplug:\t%08x\n",
775 I915_READ(PORT_HOTPLUG_EN));
776 seq_printf(m, "DPFLIPSTAT:\t%08x\n",
777 I915_READ(VLV_DPFLIPSTAT));
778 seq_printf(m, "DPINVGTT:\t%08x\n",
779 I915_READ(DPINVGTT));
780
781 } else if (!HAS_PCH_SPLIT(dev)) {
5f6a1695
ZW
782 seq_printf(m, "Interrupt enable: %08x\n",
783 I915_READ(IER));
784 seq_printf(m, "Interrupt identity: %08x\n",
785 I915_READ(IIR));
786 seq_printf(m, "Interrupt mask: %08x\n",
787 I915_READ(IMR));
9db4a9c7
JB
788 for_each_pipe(pipe)
789 seq_printf(m, "Pipe %c stat: %08x\n",
790 pipe_name(pipe),
791 I915_READ(PIPESTAT(pipe)));
5f6a1695
ZW
792 } else {
793 seq_printf(m, "North Display Interrupt enable: %08x\n",
794 I915_READ(DEIER));
795 seq_printf(m, "North Display Interrupt identity: %08x\n",
796 I915_READ(DEIIR));
797 seq_printf(m, "North Display Interrupt mask: %08x\n",
798 I915_READ(DEIMR));
799 seq_printf(m, "South Display Interrupt enable: %08x\n",
800 I915_READ(SDEIER));
801 seq_printf(m, "South Display Interrupt identity: %08x\n",
802 I915_READ(SDEIIR));
803 seq_printf(m, "South Display Interrupt mask: %08x\n",
804 I915_READ(SDEIMR));
805 seq_printf(m, "Graphics Interrupt enable: %08x\n",
806 I915_READ(GTIER));
807 seq_printf(m, "Graphics Interrupt identity: %08x\n",
808 I915_READ(GTIIR));
809 seq_printf(m, "Graphics Interrupt mask: %08x\n",
810 I915_READ(GTIMR));
811 }
a2c7f6fd 812 for_each_ring(ring, dev_priv, i) {
a123f157 813 if (INTEL_INFO(dev)->gen >= 6) {
a2c7f6fd
CW
814 seq_printf(m,
815 "Graphics Interrupt mask (%s): %08x\n",
816 ring->name, I915_READ_IMR(ring));
9862e600 817 }
a2c7f6fd 818 i915_ring_seqno_info(m, ring);
9862e600 819 }
c8c8fb33 820 intel_runtime_pm_put(dev_priv);
de227ef0
CW
821 mutex_unlock(&dev->struct_mutex);
822
2017263e
BG
823 return 0;
824}
825
a6172a80
CW
826static int i915_gem_fence_regs_info(struct seq_file *m, void *data)
827{
9f25d007 828 struct drm_info_node *node = m->private;
a6172a80 829 struct drm_device *dev = node->minor->dev;
e277a1f8 830 struct drm_i915_private *dev_priv = dev->dev_private;
de227ef0
CW
831 int i, ret;
832
833 ret = mutex_lock_interruptible(&dev->struct_mutex);
834 if (ret)
835 return ret;
a6172a80
CW
836
837 seq_printf(m, "Reserved fences = %d\n", dev_priv->fence_reg_start);
838 seq_printf(m, "Total fences = %d\n", dev_priv->num_fence_regs);
839 for (i = 0; i < dev_priv->num_fence_regs; i++) {
05394f39 840 struct drm_i915_gem_object *obj = dev_priv->fence_regs[i].obj;
a6172a80 841
6c085a72
CW
842 seq_printf(m, "Fence %d, pin count = %d, object = ",
843 i, dev_priv->fence_regs[i].pin_count);
c2c347a9 844 if (obj == NULL)
267f0c90 845 seq_puts(m, "unused");
c2c347a9 846 else
05394f39 847 describe_obj(m, obj);
267f0c90 848 seq_putc(m, '\n');
a6172a80
CW
849 }
850
05394f39 851 mutex_unlock(&dev->struct_mutex);
a6172a80
CW
852 return 0;
853}
854
2017263e
BG
855static int i915_hws_info(struct seq_file *m, void *data)
856{
9f25d007 857 struct drm_info_node *node = m->private;
2017263e 858 struct drm_device *dev = node->minor->dev;
e277a1f8 859 struct drm_i915_private *dev_priv = dev->dev_private;
a4872ba6 860 struct intel_engine_cs *ring;
1a240d4d 861 const u32 *hws;
4066c0ae
CW
862 int i;
863
1ec14ad3 864 ring = &dev_priv->ring[(uintptr_t)node->info_ent->data];
1a240d4d 865 hws = ring->status_page.page_addr;
2017263e
BG
866 if (hws == NULL)
867 return 0;
868
869 for (i = 0; i < 4096 / sizeof(u32) / 4; i += 4) {
870 seq_printf(m, "0x%08x: 0x%08x 0x%08x 0x%08x 0x%08x\n",
871 i * 4,
872 hws[i], hws[i + 1], hws[i + 2], hws[i + 3]);
873 }
874 return 0;
875}
876
d5442303
DV
877static ssize_t
878i915_error_state_write(struct file *filp,
879 const char __user *ubuf,
880 size_t cnt,
881 loff_t *ppos)
882{
edc3d884 883 struct i915_error_state_file_priv *error_priv = filp->private_data;
d5442303 884 struct drm_device *dev = error_priv->dev;
22bcfc6a 885 int ret;
d5442303
DV
886
887 DRM_DEBUG_DRIVER("Resetting error state\n");
888
22bcfc6a
DV
889 ret = mutex_lock_interruptible(&dev->struct_mutex);
890 if (ret)
891 return ret;
892
d5442303
DV
893 i915_destroy_error_state(dev);
894 mutex_unlock(&dev->struct_mutex);
895
896 return cnt;
897}
898
899static int i915_error_state_open(struct inode *inode, struct file *file)
900{
901 struct drm_device *dev = inode->i_private;
d5442303 902 struct i915_error_state_file_priv *error_priv;
d5442303
DV
903
904 error_priv = kzalloc(sizeof(*error_priv), GFP_KERNEL);
905 if (!error_priv)
906 return -ENOMEM;
907
908 error_priv->dev = dev;
909
95d5bfb3 910 i915_error_state_get(dev, error_priv);
d5442303 911
edc3d884
MK
912 file->private_data = error_priv;
913
914 return 0;
d5442303
DV
915}
916
917static int i915_error_state_release(struct inode *inode, struct file *file)
918{
edc3d884 919 struct i915_error_state_file_priv *error_priv = file->private_data;
d5442303 920
95d5bfb3 921 i915_error_state_put(error_priv);
d5442303
DV
922 kfree(error_priv);
923
edc3d884
MK
924 return 0;
925}
926
4dc955f7
MK
927static ssize_t i915_error_state_read(struct file *file, char __user *userbuf,
928 size_t count, loff_t *pos)
929{
930 struct i915_error_state_file_priv *error_priv = file->private_data;
931 struct drm_i915_error_state_buf error_str;
932 loff_t tmp_pos = 0;
933 ssize_t ret_count = 0;
934 int ret;
935
936 ret = i915_error_state_buf_init(&error_str, count, *pos);
937 if (ret)
938 return ret;
edc3d884 939
fc16b48b 940 ret = i915_error_state_to_str(&error_str, error_priv);
edc3d884
MK
941 if (ret)
942 goto out;
943
edc3d884
MK
944 ret_count = simple_read_from_buffer(userbuf, count, &tmp_pos,
945 error_str.buf,
946 error_str.bytes);
947
948 if (ret_count < 0)
949 ret = ret_count;
950 else
951 *pos = error_str.start + ret_count;
952out:
4dc955f7 953 i915_error_state_buf_release(&error_str);
edc3d884 954 return ret ?: ret_count;
d5442303
DV
955}
956
957static const struct file_operations i915_error_state_fops = {
958 .owner = THIS_MODULE,
959 .open = i915_error_state_open,
edc3d884 960 .read = i915_error_state_read,
d5442303
DV
961 .write = i915_error_state_write,
962 .llseek = default_llseek,
963 .release = i915_error_state_release,
964};
965
647416f9
KC
966static int
967i915_next_seqno_get(void *data, u64 *val)
40633219 968{
647416f9 969 struct drm_device *dev = data;
e277a1f8 970 struct drm_i915_private *dev_priv = dev->dev_private;
40633219
MK
971 int ret;
972
973 ret = mutex_lock_interruptible(&dev->struct_mutex);
974 if (ret)
975 return ret;
976
647416f9 977 *val = dev_priv->next_seqno;
40633219
MK
978 mutex_unlock(&dev->struct_mutex);
979
647416f9 980 return 0;
40633219
MK
981}
982
647416f9
KC
983static int
984i915_next_seqno_set(void *data, u64 val)
985{
986 struct drm_device *dev = data;
40633219
MK
987 int ret;
988
40633219
MK
989 ret = mutex_lock_interruptible(&dev->struct_mutex);
990 if (ret)
991 return ret;
992
e94fbaa8 993 ret = i915_gem_set_seqno(dev, val);
40633219
MK
994 mutex_unlock(&dev->struct_mutex);
995
647416f9 996 return ret;
40633219
MK
997}
998
647416f9
KC
999DEFINE_SIMPLE_ATTRIBUTE(i915_next_seqno_fops,
1000 i915_next_seqno_get, i915_next_seqno_set,
3a3b4f98 1001 "0x%llx\n");
40633219 1002
adb4bd12 1003static int i915_frequency_info(struct seq_file *m, void *unused)
f97108d1 1004{
9f25d007 1005 struct drm_info_node *node = m->private;
f97108d1 1006 struct drm_device *dev = node->minor->dev;
e277a1f8 1007 struct drm_i915_private *dev_priv = dev->dev_private;
c8c8fb33
PZ
1008 int ret = 0;
1009
1010 intel_runtime_pm_get(dev_priv);
3b8d8d91 1011
5c9669ce
TR
1012 flush_delayed_work(&dev_priv->rps.delayed_resume_work);
1013
3b8d8d91
JB
1014 if (IS_GEN5(dev)) {
1015 u16 rgvswctl = I915_READ16(MEMSWCTL);
1016 u16 rgvstat = I915_READ16(MEMSTAT_ILK);
1017
1018 seq_printf(m, "Requested P-state: %d\n", (rgvswctl >> 8) & 0xf);
1019 seq_printf(m, "Requested VID: %d\n", rgvswctl & 0x3f);
1020 seq_printf(m, "Current VID: %d\n", (rgvstat & MEMSTAT_VID_MASK) >>
1021 MEMSTAT_VID_SHIFT);
1022 seq_printf(m, "Current P-state: %d\n",
1023 (rgvstat & MEMSTAT_PSTATE_MASK) >> MEMSTAT_PSTATE_SHIFT);
daa3afb2
TR
1024 } else if (IS_GEN6(dev) || (IS_GEN7(dev) && !IS_VALLEYVIEW(dev)) ||
1025 IS_BROADWELL(dev)) {
3b8d8d91
JB
1026 u32 gt_perf_status = I915_READ(GEN6_GT_PERF_STATUS);
1027 u32 rp_state_limits = I915_READ(GEN6_RP_STATE_LIMITS);
1028 u32 rp_state_cap = I915_READ(GEN6_RP_STATE_CAP);
0d8f9491 1029 u32 rpmodectl, rpinclimit, rpdeclimit;
8e8c06cd 1030 u32 rpstat, cagf, reqf;
ccab5c82
JB
1031 u32 rpupei, rpcurup, rpprevup;
1032 u32 rpdownei, rpcurdown, rpprevdown;
3b8d8d91
JB
1033 int max_freq;
1034
1035 /* RPSTAT1 is in the GT power well */
d1ebd816
BW
1036 ret = mutex_lock_interruptible(&dev->struct_mutex);
1037 if (ret)
c8c8fb33 1038 goto out;
d1ebd816 1039
c8d9a590 1040 gen6_gt_force_wake_get(dev_priv, FORCEWAKE_ALL);
3b8d8d91 1041
8e8c06cd
CW
1042 reqf = I915_READ(GEN6_RPNSWREQ);
1043 reqf &= ~GEN6_TURBO_DISABLE;
daa3afb2 1044 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
8e8c06cd
CW
1045 reqf >>= 24;
1046 else
1047 reqf >>= 25;
1048 reqf *= GT_FREQUENCY_MULTIPLIER;
1049
0d8f9491
CW
1050 rpmodectl = I915_READ(GEN6_RP_CONTROL);
1051 rpinclimit = I915_READ(GEN6_RP_UP_THRESHOLD);
1052 rpdeclimit = I915_READ(GEN6_RP_DOWN_THRESHOLD);
1053
ccab5c82
JB
1054 rpstat = I915_READ(GEN6_RPSTAT1);
1055 rpupei = I915_READ(GEN6_RP_CUR_UP_EI);
1056 rpcurup = I915_READ(GEN6_RP_CUR_UP);
1057 rpprevup = I915_READ(GEN6_RP_PREV_UP);
1058 rpdownei = I915_READ(GEN6_RP_CUR_DOWN_EI);
1059 rpcurdown = I915_READ(GEN6_RP_CUR_DOWN);
1060 rpprevdown = I915_READ(GEN6_RP_PREV_DOWN);
daa3afb2 1061 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
f82855d3
BW
1062 cagf = (rpstat & HSW_CAGF_MASK) >> HSW_CAGF_SHIFT;
1063 else
1064 cagf = (rpstat & GEN6_CAGF_MASK) >> GEN6_CAGF_SHIFT;
1065 cagf *= GT_FREQUENCY_MULTIPLIER;
ccab5c82 1066
c8d9a590 1067 gen6_gt_force_wake_put(dev_priv, FORCEWAKE_ALL);
d1ebd816
BW
1068 mutex_unlock(&dev->struct_mutex);
1069
0d8f9491
CW
1070 seq_printf(m, "PM IER=0x%08x IMR=0x%08x ISR=0x%08x IIR=0x%08x, MASK=0x%08x\n",
1071 I915_READ(GEN6_PMIER),
1072 I915_READ(GEN6_PMIMR),
1073 I915_READ(GEN6_PMISR),
1074 I915_READ(GEN6_PMIIR),
1075 I915_READ(GEN6_PMINTRMSK));
3b8d8d91 1076 seq_printf(m, "GT_PERF_STATUS: 0x%08x\n", gt_perf_status);
3b8d8d91
JB
1077 seq_printf(m, "Render p-state ratio: %d\n",
1078 (gt_perf_status & 0xff00) >> 8);
1079 seq_printf(m, "Render p-state VID: %d\n",
1080 gt_perf_status & 0xff);
1081 seq_printf(m, "Render p-state limit: %d\n",
1082 rp_state_limits & 0xff);
0d8f9491
CW
1083 seq_printf(m, "RPSTAT1: 0x%08x\n", rpstat);
1084 seq_printf(m, "RPMODECTL: 0x%08x\n", rpmodectl);
1085 seq_printf(m, "RPINCLIMIT: 0x%08x\n", rpinclimit);
1086 seq_printf(m, "RPDECLIMIT: 0x%08x\n", rpdeclimit);
8e8c06cd 1087 seq_printf(m, "RPNSWREQ: %dMHz\n", reqf);
f82855d3 1088 seq_printf(m, "CAGF: %dMHz\n", cagf);
ccab5c82
JB
1089 seq_printf(m, "RP CUR UP EI: %dus\n", rpupei &
1090 GEN6_CURICONT_MASK);
1091 seq_printf(m, "RP CUR UP: %dus\n", rpcurup &
1092 GEN6_CURBSYTAVG_MASK);
1093 seq_printf(m, "RP PREV UP: %dus\n", rpprevup &
1094 GEN6_CURBSYTAVG_MASK);
1095 seq_printf(m, "RP CUR DOWN EI: %dus\n", rpdownei &
1096 GEN6_CURIAVG_MASK);
1097 seq_printf(m, "RP CUR DOWN: %dus\n", rpcurdown &
1098 GEN6_CURBSYTAVG_MASK);
1099 seq_printf(m, "RP PREV DOWN: %dus\n", rpprevdown &
1100 GEN6_CURBSYTAVG_MASK);
3b8d8d91
JB
1101
1102 max_freq = (rp_state_cap & 0xff0000) >> 16;
1103 seq_printf(m, "Lowest (RPN) frequency: %dMHz\n",
c8735b0c 1104 max_freq * GT_FREQUENCY_MULTIPLIER);
3b8d8d91
JB
1105
1106 max_freq = (rp_state_cap & 0xff00) >> 8;
1107 seq_printf(m, "Nominal (RP1) frequency: %dMHz\n",
c8735b0c 1108 max_freq * GT_FREQUENCY_MULTIPLIER);
3b8d8d91
JB
1109
1110 max_freq = rp_state_cap & 0xff;
1111 seq_printf(m, "Max non-overclocked (RP0) frequency: %dMHz\n",
c8735b0c 1112 max_freq * GT_FREQUENCY_MULTIPLIER);
31c77388
BW
1113
1114 seq_printf(m, "Max overclocked frequency: %dMHz\n",
b39fb297 1115 dev_priv->rps.max_freq * GT_FREQUENCY_MULTIPLIER);
0a073b84 1116 } else if (IS_VALLEYVIEW(dev)) {
03af2045 1117 u32 freq_sts;
0a073b84 1118
259bd5d4 1119 mutex_lock(&dev_priv->rps.hw_lock);
64936258 1120 freq_sts = vlv_punit_read(dev_priv, PUNIT_REG_GPU_FREQ_STS);
0a073b84
JB
1121 seq_printf(m, "PUNIT_REG_GPU_FREQ_STS: 0x%08x\n", freq_sts);
1122 seq_printf(m, "DDR freq: %d MHz\n", dev_priv->mem_freq);
1123
0a073b84 1124 seq_printf(m, "max GPU freq: %d MHz\n",
b2435c94 1125 vlv_gpu_freq(dev_priv, dev_priv->rps.max_freq));
0a073b84 1126
0a073b84 1127 seq_printf(m, "min GPU freq: %d MHz\n",
b2435c94 1128 vlv_gpu_freq(dev_priv, dev_priv->rps.min_freq));
03af2045
VS
1129
1130 seq_printf(m, "efficient (RPe) frequency: %d MHz\n",
b2435c94 1131 vlv_gpu_freq(dev_priv, dev_priv->rps.efficient_freq));
0a073b84
JB
1132
1133 seq_printf(m, "current GPU freq: %d MHz\n",
2ec3815f 1134 vlv_gpu_freq(dev_priv, (freq_sts >> 8) & 0xff));
259bd5d4 1135 mutex_unlock(&dev_priv->rps.hw_lock);
3b8d8d91 1136 } else {
267f0c90 1137 seq_puts(m, "no P-state info available\n");
3b8d8d91 1138 }
f97108d1 1139
c8c8fb33
PZ
1140out:
1141 intel_runtime_pm_put(dev_priv);
1142 return ret;
f97108d1
JB
1143}
1144
4d85529d 1145static int ironlake_drpc_info(struct seq_file *m)
f97108d1 1146{
9f25d007 1147 struct drm_info_node *node = m->private;
f97108d1 1148 struct drm_device *dev = node->minor->dev;
e277a1f8 1149 struct drm_i915_private *dev_priv = dev->dev_private;
616fdb5a
BW
1150 u32 rgvmodectl, rstdbyctl;
1151 u16 crstandvid;
1152 int ret;
1153
1154 ret = mutex_lock_interruptible(&dev->struct_mutex);
1155 if (ret)
1156 return ret;
c8c8fb33 1157 intel_runtime_pm_get(dev_priv);
616fdb5a
BW
1158
1159 rgvmodectl = I915_READ(MEMMODECTL);
1160 rstdbyctl = I915_READ(RSTDBYCTL);
1161 crstandvid = I915_READ16(CRSTANDVID);
1162
c8c8fb33 1163 intel_runtime_pm_put(dev_priv);
616fdb5a 1164 mutex_unlock(&dev->struct_mutex);
f97108d1
JB
1165
1166 seq_printf(m, "HD boost: %s\n", (rgvmodectl & MEMMODE_BOOST_EN) ?
1167 "yes" : "no");
1168 seq_printf(m, "Boost freq: %d\n",
1169 (rgvmodectl & MEMMODE_BOOST_FREQ_MASK) >>
1170 MEMMODE_BOOST_FREQ_SHIFT);
1171 seq_printf(m, "HW control enabled: %s\n",
1172 rgvmodectl & MEMMODE_HWIDLE_EN ? "yes" : "no");
1173 seq_printf(m, "SW control enabled: %s\n",
1174 rgvmodectl & MEMMODE_SWMODE_EN ? "yes" : "no");
1175 seq_printf(m, "Gated voltage change: %s\n",
1176 rgvmodectl & MEMMODE_RCLK_GATE ? "yes" : "no");
1177 seq_printf(m, "Starting frequency: P%d\n",
1178 (rgvmodectl & MEMMODE_FSTART_MASK) >> MEMMODE_FSTART_SHIFT);
7648fa99 1179 seq_printf(m, "Max P-state: P%d\n",
f97108d1 1180 (rgvmodectl & MEMMODE_FMAX_MASK) >> MEMMODE_FMAX_SHIFT);
7648fa99
JB
1181 seq_printf(m, "Min P-state: P%d\n", (rgvmodectl & MEMMODE_FMIN_MASK));
1182 seq_printf(m, "RS1 VID: %d\n", (crstandvid & 0x3f));
1183 seq_printf(m, "RS2 VID: %d\n", ((crstandvid >> 8) & 0x3f));
1184 seq_printf(m, "Render standby enabled: %s\n",
1185 (rstdbyctl & RCX_SW_EXIT) ? "no" : "yes");
267f0c90 1186 seq_puts(m, "Current RS state: ");
88271da3
JB
1187 switch (rstdbyctl & RSX_STATUS_MASK) {
1188 case RSX_STATUS_ON:
267f0c90 1189 seq_puts(m, "on\n");
88271da3
JB
1190 break;
1191 case RSX_STATUS_RC1:
267f0c90 1192 seq_puts(m, "RC1\n");
88271da3
JB
1193 break;
1194 case RSX_STATUS_RC1E:
267f0c90 1195 seq_puts(m, "RC1E\n");
88271da3
JB
1196 break;
1197 case RSX_STATUS_RS1:
267f0c90 1198 seq_puts(m, "RS1\n");
88271da3
JB
1199 break;
1200 case RSX_STATUS_RS2:
267f0c90 1201 seq_puts(m, "RS2 (RC6)\n");
88271da3
JB
1202 break;
1203 case RSX_STATUS_RS3:
267f0c90 1204 seq_puts(m, "RC3 (RC6+)\n");
88271da3
JB
1205 break;
1206 default:
267f0c90 1207 seq_puts(m, "unknown\n");
88271da3
JB
1208 break;
1209 }
f97108d1
JB
1210
1211 return 0;
1212}
1213
669ab5aa
D
1214static int vlv_drpc_info(struct seq_file *m)
1215{
1216
9f25d007 1217 struct drm_info_node *node = m->private;
669ab5aa
D
1218 struct drm_device *dev = node->minor->dev;
1219 struct drm_i915_private *dev_priv = dev->dev_private;
1220 u32 rpmodectl1, rcctl1;
1221 unsigned fw_rendercount = 0, fw_mediacount = 0;
1222
d46c0517
ID
1223 intel_runtime_pm_get(dev_priv);
1224
669ab5aa
D
1225 rpmodectl1 = I915_READ(GEN6_RP_CONTROL);
1226 rcctl1 = I915_READ(GEN6_RC_CONTROL);
1227
d46c0517
ID
1228 intel_runtime_pm_put(dev_priv);
1229
669ab5aa
D
1230 seq_printf(m, "Video Turbo Mode: %s\n",
1231 yesno(rpmodectl1 & GEN6_RP_MEDIA_TURBO));
1232 seq_printf(m, "Turbo enabled: %s\n",
1233 yesno(rpmodectl1 & GEN6_RP_ENABLE));
1234 seq_printf(m, "HW control enabled: %s\n",
1235 yesno(rpmodectl1 & GEN6_RP_ENABLE));
1236 seq_printf(m, "SW control enabled: %s\n",
1237 yesno((rpmodectl1 & GEN6_RP_MEDIA_MODE_MASK) ==
1238 GEN6_RP_MEDIA_SW_MODE));
1239 seq_printf(m, "RC6 Enabled: %s\n",
1240 yesno(rcctl1 & (GEN7_RC_CTL_TO_MODE |
1241 GEN6_RC_CTL_EI_MODE(1))));
1242 seq_printf(m, "Render Power Well: %s\n",
1243 (I915_READ(VLV_GTLC_PW_STATUS) &
1244 VLV_GTLC_PW_RENDER_STATUS_MASK) ? "Up" : "Down");
1245 seq_printf(m, "Media Power Well: %s\n",
1246 (I915_READ(VLV_GTLC_PW_STATUS) &
1247 VLV_GTLC_PW_MEDIA_STATUS_MASK) ? "Up" : "Down");
1248
9cc19be5
ID
1249 seq_printf(m, "Render RC6 residency since boot: %u\n",
1250 I915_READ(VLV_GT_RENDER_RC6));
1251 seq_printf(m, "Media RC6 residency since boot: %u\n",
1252 I915_READ(VLV_GT_MEDIA_RC6));
1253
669ab5aa
D
1254 spin_lock_irq(&dev_priv->uncore.lock);
1255 fw_rendercount = dev_priv->uncore.fw_rendercount;
1256 fw_mediacount = dev_priv->uncore.fw_mediacount;
1257 spin_unlock_irq(&dev_priv->uncore.lock);
1258
1259 seq_printf(m, "Forcewake Render Count = %u\n", fw_rendercount);
1260 seq_printf(m, "Forcewake Media Count = %u\n", fw_mediacount);
1261
1262
1263 return 0;
1264}
1265
1266
4d85529d
BW
1267static int gen6_drpc_info(struct seq_file *m)
1268{
1269
9f25d007 1270 struct drm_info_node *node = m->private;
4d85529d
BW
1271 struct drm_device *dev = node->minor->dev;
1272 struct drm_i915_private *dev_priv = dev->dev_private;
ecd8faea 1273 u32 rpmodectl1, gt_core_status, rcctl1, rc6vids = 0;
93b525dc 1274 unsigned forcewake_count;
aee56cff 1275 int count = 0, ret;
4d85529d
BW
1276
1277 ret = mutex_lock_interruptible(&dev->struct_mutex);
1278 if (ret)
1279 return ret;
c8c8fb33 1280 intel_runtime_pm_get(dev_priv);
4d85529d 1281
907b28c5
CW
1282 spin_lock_irq(&dev_priv->uncore.lock);
1283 forcewake_count = dev_priv->uncore.forcewake_count;
1284 spin_unlock_irq(&dev_priv->uncore.lock);
93b525dc
DV
1285
1286 if (forcewake_count) {
267f0c90
DL
1287 seq_puts(m, "RC information inaccurate because somebody "
1288 "holds a forcewake reference \n");
4d85529d
BW
1289 } else {
1290 /* NB: we cannot use forcewake, else we read the wrong values */
1291 while (count++ < 50 && (I915_READ_NOTRACE(FORCEWAKE_ACK) & 1))
1292 udelay(10);
1293 seq_printf(m, "RC information accurate: %s\n", yesno(count < 51));
1294 }
1295
1296 gt_core_status = readl(dev_priv->regs + GEN6_GT_CORE_STATUS);
ed71f1b4 1297 trace_i915_reg_rw(false, GEN6_GT_CORE_STATUS, gt_core_status, 4, true);
4d85529d
BW
1298
1299 rpmodectl1 = I915_READ(GEN6_RP_CONTROL);
1300 rcctl1 = I915_READ(GEN6_RC_CONTROL);
1301 mutex_unlock(&dev->struct_mutex);
44cbd338
BW
1302 mutex_lock(&dev_priv->rps.hw_lock);
1303 sandybridge_pcode_read(dev_priv, GEN6_PCODE_READ_RC6VIDS, &rc6vids);
1304 mutex_unlock(&dev_priv->rps.hw_lock);
4d85529d 1305
c8c8fb33
PZ
1306 intel_runtime_pm_put(dev_priv);
1307
4d85529d
BW
1308 seq_printf(m, "Video Turbo Mode: %s\n",
1309 yesno(rpmodectl1 & GEN6_RP_MEDIA_TURBO));
1310 seq_printf(m, "HW control enabled: %s\n",
1311 yesno(rpmodectl1 & GEN6_RP_ENABLE));
1312 seq_printf(m, "SW control enabled: %s\n",
1313 yesno((rpmodectl1 & GEN6_RP_MEDIA_MODE_MASK) ==
1314 GEN6_RP_MEDIA_SW_MODE));
fff24e21 1315 seq_printf(m, "RC1e Enabled: %s\n",
4d85529d
BW
1316 yesno(rcctl1 & GEN6_RC_CTL_RC1e_ENABLE));
1317 seq_printf(m, "RC6 Enabled: %s\n",
1318 yesno(rcctl1 & GEN6_RC_CTL_RC6_ENABLE));
1319 seq_printf(m, "Deep RC6 Enabled: %s\n",
1320 yesno(rcctl1 & GEN6_RC_CTL_RC6p_ENABLE));
1321 seq_printf(m, "Deepest RC6 Enabled: %s\n",
1322 yesno(rcctl1 & GEN6_RC_CTL_RC6pp_ENABLE));
267f0c90 1323 seq_puts(m, "Current RC state: ");
4d85529d
BW
1324 switch (gt_core_status & GEN6_RCn_MASK) {
1325 case GEN6_RC0:
1326 if (gt_core_status & GEN6_CORE_CPD_STATE_MASK)
267f0c90 1327 seq_puts(m, "Core Power Down\n");
4d85529d 1328 else
267f0c90 1329 seq_puts(m, "on\n");
4d85529d
BW
1330 break;
1331 case GEN6_RC3:
267f0c90 1332 seq_puts(m, "RC3\n");
4d85529d
BW
1333 break;
1334 case GEN6_RC6:
267f0c90 1335 seq_puts(m, "RC6\n");
4d85529d
BW
1336 break;
1337 case GEN6_RC7:
267f0c90 1338 seq_puts(m, "RC7\n");
4d85529d
BW
1339 break;
1340 default:
267f0c90 1341 seq_puts(m, "Unknown\n");
4d85529d
BW
1342 break;
1343 }
1344
1345 seq_printf(m, "Core Power Down: %s\n",
1346 yesno(gt_core_status & GEN6_CORE_CPD_STATE_MASK));
cce66a28
BW
1347
1348 /* Not exactly sure what this is */
1349 seq_printf(m, "RC6 \"Locked to RPn\" residency since boot: %u\n",
1350 I915_READ(GEN6_GT_GFX_RC6_LOCKED));
1351 seq_printf(m, "RC6 residency since boot: %u\n",
1352 I915_READ(GEN6_GT_GFX_RC6));
1353 seq_printf(m, "RC6+ residency since boot: %u\n",
1354 I915_READ(GEN6_GT_GFX_RC6p));
1355 seq_printf(m, "RC6++ residency since boot: %u\n",
1356 I915_READ(GEN6_GT_GFX_RC6pp));
1357
ecd8faea
BW
1358 seq_printf(m, "RC6 voltage: %dmV\n",
1359 GEN6_DECODE_RC6_VID(((rc6vids >> 0) & 0xff)));
1360 seq_printf(m, "RC6+ voltage: %dmV\n",
1361 GEN6_DECODE_RC6_VID(((rc6vids >> 8) & 0xff)));
1362 seq_printf(m, "RC6++ voltage: %dmV\n",
1363 GEN6_DECODE_RC6_VID(((rc6vids >> 16) & 0xff)));
4d85529d
BW
1364 return 0;
1365}
1366
1367static int i915_drpc_info(struct seq_file *m, void *unused)
1368{
9f25d007 1369 struct drm_info_node *node = m->private;
4d85529d
BW
1370 struct drm_device *dev = node->minor->dev;
1371
669ab5aa
D
1372 if (IS_VALLEYVIEW(dev))
1373 return vlv_drpc_info(m);
1374 else if (IS_GEN6(dev) || IS_GEN7(dev))
4d85529d
BW
1375 return gen6_drpc_info(m);
1376 else
1377 return ironlake_drpc_info(m);
1378}
1379
b5e50c3f
JB
1380static int i915_fbc_status(struct seq_file *m, void *unused)
1381{
9f25d007 1382 struct drm_info_node *node = m->private;
b5e50c3f 1383 struct drm_device *dev = node->minor->dev;
e277a1f8 1384 struct drm_i915_private *dev_priv = dev->dev_private;
b5e50c3f 1385
3a77c4c4 1386 if (!HAS_FBC(dev)) {
267f0c90 1387 seq_puts(m, "FBC unsupported on this chipset\n");
b5e50c3f
JB
1388 return 0;
1389 }
1390
36623ef8
PZ
1391 intel_runtime_pm_get(dev_priv);
1392
ee5382ae 1393 if (intel_fbc_enabled(dev)) {
267f0c90 1394 seq_puts(m, "FBC enabled\n");
b5e50c3f 1395 } else {
267f0c90 1396 seq_puts(m, "FBC disabled: ");
5c3fe8b0 1397 switch (dev_priv->fbc.no_fbc_reason) {
29ebf90f
CW
1398 case FBC_OK:
1399 seq_puts(m, "FBC actived, but currently disabled in hardware");
1400 break;
1401 case FBC_UNSUPPORTED:
1402 seq_puts(m, "unsupported by this chipset");
1403 break;
bed4a673 1404 case FBC_NO_OUTPUT:
267f0c90 1405 seq_puts(m, "no outputs");
bed4a673 1406 break;
b5e50c3f 1407 case FBC_STOLEN_TOO_SMALL:
267f0c90 1408 seq_puts(m, "not enough stolen memory");
b5e50c3f
JB
1409 break;
1410 case FBC_UNSUPPORTED_MODE:
267f0c90 1411 seq_puts(m, "mode not supported");
b5e50c3f
JB
1412 break;
1413 case FBC_MODE_TOO_LARGE:
267f0c90 1414 seq_puts(m, "mode too large");
b5e50c3f
JB
1415 break;
1416 case FBC_BAD_PLANE:
267f0c90 1417 seq_puts(m, "FBC unsupported on plane");
b5e50c3f
JB
1418 break;
1419 case FBC_NOT_TILED:
267f0c90 1420 seq_puts(m, "scanout buffer not tiled");
b5e50c3f 1421 break;
9c928d16 1422 case FBC_MULTIPLE_PIPES:
267f0c90 1423 seq_puts(m, "multiple pipes are enabled");
9c928d16 1424 break;
c1a9f047 1425 case FBC_MODULE_PARAM:
267f0c90 1426 seq_puts(m, "disabled per module param (default off)");
c1a9f047 1427 break;
8a5729a3 1428 case FBC_CHIP_DEFAULT:
267f0c90 1429 seq_puts(m, "disabled per chip default");
8a5729a3 1430 break;
b5e50c3f 1431 default:
267f0c90 1432 seq_puts(m, "unknown reason");
b5e50c3f 1433 }
267f0c90 1434 seq_putc(m, '\n');
b5e50c3f 1435 }
36623ef8
PZ
1436
1437 intel_runtime_pm_put(dev_priv);
1438
b5e50c3f
JB
1439 return 0;
1440}
1441
da46f936
RV
1442static int i915_fbc_fc_get(void *data, u64 *val)
1443{
1444 struct drm_device *dev = data;
1445 struct drm_i915_private *dev_priv = dev->dev_private;
1446
1447 if (INTEL_INFO(dev)->gen < 7 || !HAS_FBC(dev))
1448 return -ENODEV;
1449
1450 drm_modeset_lock_all(dev);
1451 *val = dev_priv->fbc.false_color;
1452 drm_modeset_unlock_all(dev);
1453
1454 return 0;
1455}
1456
1457static int i915_fbc_fc_set(void *data, u64 val)
1458{
1459 struct drm_device *dev = data;
1460 struct drm_i915_private *dev_priv = dev->dev_private;
1461 u32 reg;
1462
1463 if (INTEL_INFO(dev)->gen < 7 || !HAS_FBC(dev))
1464 return -ENODEV;
1465
1466 drm_modeset_lock_all(dev);
1467
1468 reg = I915_READ(ILK_DPFC_CONTROL);
1469 dev_priv->fbc.false_color = val;
1470
1471 I915_WRITE(ILK_DPFC_CONTROL, val ?
1472 (reg | FBC_CTL_FALSE_COLOR) :
1473 (reg & ~FBC_CTL_FALSE_COLOR));
1474
1475 drm_modeset_unlock_all(dev);
1476 return 0;
1477}
1478
1479DEFINE_SIMPLE_ATTRIBUTE(i915_fbc_fc_fops,
1480 i915_fbc_fc_get, i915_fbc_fc_set,
1481 "%llu\n");
1482
92d44621
PZ
1483static int i915_ips_status(struct seq_file *m, void *unused)
1484{
9f25d007 1485 struct drm_info_node *node = m->private;
92d44621
PZ
1486 struct drm_device *dev = node->minor->dev;
1487 struct drm_i915_private *dev_priv = dev->dev_private;
1488
f5adf94e 1489 if (!HAS_IPS(dev)) {
92d44621
PZ
1490 seq_puts(m, "not supported\n");
1491 return 0;
1492 }
1493
36623ef8
PZ
1494 intel_runtime_pm_get(dev_priv);
1495
0eaa53f0
RV
1496 seq_printf(m, "Enabled by kernel parameter: %s\n",
1497 yesno(i915.enable_ips));
1498
1499 if (INTEL_INFO(dev)->gen >= 8) {
1500 seq_puts(m, "Currently: unknown\n");
1501 } else {
1502 if (I915_READ(IPS_CTL) & IPS_ENABLE)
1503 seq_puts(m, "Currently: enabled\n");
1504 else
1505 seq_puts(m, "Currently: disabled\n");
1506 }
92d44621 1507
36623ef8
PZ
1508 intel_runtime_pm_put(dev_priv);
1509
92d44621
PZ
1510 return 0;
1511}
1512
4a9bef37
JB
1513static int i915_sr_status(struct seq_file *m, void *unused)
1514{
9f25d007 1515 struct drm_info_node *node = m->private;
4a9bef37 1516 struct drm_device *dev = node->minor->dev;
e277a1f8 1517 struct drm_i915_private *dev_priv = dev->dev_private;
4a9bef37
JB
1518 bool sr_enabled = false;
1519
36623ef8
PZ
1520 intel_runtime_pm_get(dev_priv);
1521
1398261a 1522 if (HAS_PCH_SPLIT(dev))
5ba2aaaa 1523 sr_enabled = I915_READ(WM1_LP_ILK) & WM1_LP_SR_EN;
a6c45cf0 1524 else if (IS_CRESTLINE(dev) || IS_I945G(dev) || IS_I945GM(dev))
4a9bef37
JB
1525 sr_enabled = I915_READ(FW_BLC_SELF) & FW_BLC_SELF_EN;
1526 else if (IS_I915GM(dev))
1527 sr_enabled = I915_READ(INSTPM) & INSTPM_SELF_EN;
1528 else if (IS_PINEVIEW(dev))
1529 sr_enabled = I915_READ(DSPFW3) & PINEVIEW_SELF_REFRESH_EN;
1530
36623ef8
PZ
1531 intel_runtime_pm_put(dev_priv);
1532
5ba2aaaa
CW
1533 seq_printf(m, "self-refresh: %s\n",
1534 sr_enabled ? "enabled" : "disabled");
4a9bef37
JB
1535
1536 return 0;
1537}
1538
7648fa99
JB
1539static int i915_emon_status(struct seq_file *m, void *unused)
1540{
9f25d007 1541 struct drm_info_node *node = m->private;
7648fa99 1542 struct drm_device *dev = node->minor->dev;
e277a1f8 1543 struct drm_i915_private *dev_priv = dev->dev_private;
7648fa99 1544 unsigned long temp, chipset, gfx;
de227ef0
CW
1545 int ret;
1546
582be6b4
CW
1547 if (!IS_GEN5(dev))
1548 return -ENODEV;
1549
de227ef0
CW
1550 ret = mutex_lock_interruptible(&dev->struct_mutex);
1551 if (ret)
1552 return ret;
7648fa99
JB
1553
1554 temp = i915_mch_val(dev_priv);
1555 chipset = i915_chipset_val(dev_priv);
1556 gfx = i915_gfx_val(dev_priv);
de227ef0 1557 mutex_unlock(&dev->struct_mutex);
7648fa99
JB
1558
1559 seq_printf(m, "GMCH temp: %ld\n", temp);
1560 seq_printf(m, "Chipset power: %ld\n", chipset);
1561 seq_printf(m, "GFX power: %ld\n", gfx);
1562 seq_printf(m, "Total power: %ld\n", chipset + gfx);
1563
1564 return 0;
1565}
1566
23b2f8bb
JB
1567static int i915_ring_freq_table(struct seq_file *m, void *unused)
1568{
9f25d007 1569 struct drm_info_node *node = m->private;
23b2f8bb 1570 struct drm_device *dev = node->minor->dev;
e277a1f8 1571 struct drm_i915_private *dev_priv = dev->dev_private;
5bfa0199 1572 int ret = 0;
23b2f8bb
JB
1573 int gpu_freq, ia_freq;
1574
1c70c0ce 1575 if (!(IS_GEN6(dev) || IS_GEN7(dev))) {
267f0c90 1576 seq_puts(m, "unsupported on this chipset\n");
23b2f8bb
JB
1577 return 0;
1578 }
1579
5bfa0199
PZ
1580 intel_runtime_pm_get(dev_priv);
1581
5c9669ce
TR
1582 flush_delayed_work(&dev_priv->rps.delayed_resume_work);
1583
4fc688ce 1584 ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
23b2f8bb 1585 if (ret)
5bfa0199 1586 goto out;
23b2f8bb 1587
267f0c90 1588 seq_puts(m, "GPU freq (MHz)\tEffective CPU freq (MHz)\tEffective Ring freq (MHz)\n");
23b2f8bb 1589
b39fb297
BW
1590 for (gpu_freq = dev_priv->rps.min_freq_softlimit;
1591 gpu_freq <= dev_priv->rps.max_freq_softlimit;
23b2f8bb 1592 gpu_freq++) {
42c0526c
BW
1593 ia_freq = gpu_freq;
1594 sandybridge_pcode_read(dev_priv,
1595 GEN6_PCODE_READ_MIN_FREQ_TABLE,
1596 &ia_freq);
3ebecd07
CW
1597 seq_printf(m, "%d\t\t%d\t\t\t\t%d\n",
1598 gpu_freq * GT_FREQUENCY_MULTIPLIER,
1599 ((ia_freq >> 0) & 0xff) * 100,
1600 ((ia_freq >> 8) & 0xff) * 100);
23b2f8bb
JB
1601 }
1602
4fc688ce 1603 mutex_unlock(&dev_priv->rps.hw_lock);
23b2f8bb 1604
5bfa0199
PZ
1605out:
1606 intel_runtime_pm_put(dev_priv);
1607 return ret;
23b2f8bb
JB
1608}
1609
44834a67
CW
1610static int i915_opregion(struct seq_file *m, void *unused)
1611{
9f25d007 1612 struct drm_info_node *node = m->private;
44834a67 1613 struct drm_device *dev = node->minor->dev;
e277a1f8 1614 struct drm_i915_private *dev_priv = dev->dev_private;
44834a67 1615 struct intel_opregion *opregion = &dev_priv->opregion;
0d38f009 1616 void *data = kmalloc(OPREGION_SIZE, GFP_KERNEL);
44834a67
CW
1617 int ret;
1618
0d38f009
DV
1619 if (data == NULL)
1620 return -ENOMEM;
1621
44834a67
CW
1622 ret = mutex_lock_interruptible(&dev->struct_mutex);
1623 if (ret)
0d38f009 1624 goto out;
44834a67 1625
0d38f009
DV
1626 if (opregion->header) {
1627 memcpy_fromio(data, opregion->header, OPREGION_SIZE);
1628 seq_write(m, data, OPREGION_SIZE);
1629 }
44834a67
CW
1630
1631 mutex_unlock(&dev->struct_mutex);
1632
0d38f009
DV
1633out:
1634 kfree(data);
44834a67
CW
1635 return 0;
1636}
1637
37811fcc
CW
1638static int i915_gem_framebuffer_info(struct seq_file *m, void *data)
1639{
9f25d007 1640 struct drm_info_node *node = m->private;
37811fcc 1641 struct drm_device *dev = node->minor->dev;
4520f53a 1642 struct intel_fbdev *ifbdev = NULL;
37811fcc 1643 struct intel_framebuffer *fb;
37811fcc 1644
4520f53a
DV
1645#ifdef CONFIG_DRM_I915_FBDEV
1646 struct drm_i915_private *dev_priv = dev->dev_private;
37811fcc
CW
1647
1648 ifbdev = dev_priv->fbdev;
1649 fb = to_intel_framebuffer(ifbdev->helper.fb);
1650
623f9783 1651 seq_printf(m, "fbcon size: %d x %d, depth %d, %d bpp, refcount %d, obj ",
37811fcc
CW
1652 fb->base.width,
1653 fb->base.height,
1654 fb->base.depth,
623f9783
DV
1655 fb->base.bits_per_pixel,
1656 atomic_read(&fb->base.refcount.refcount));
05394f39 1657 describe_obj(m, fb->obj);
267f0c90 1658 seq_putc(m, '\n');
4520f53a 1659#endif
37811fcc 1660
4b096ac1 1661 mutex_lock(&dev->mode_config.fb_lock);
37811fcc 1662 list_for_each_entry(fb, &dev->mode_config.fb_list, base.head) {
131a56dc 1663 if (ifbdev && &fb->base == ifbdev->helper.fb)
37811fcc
CW
1664 continue;
1665
623f9783 1666 seq_printf(m, "user size: %d x %d, depth %d, %d bpp, refcount %d, obj ",
37811fcc
CW
1667 fb->base.width,
1668 fb->base.height,
1669 fb->base.depth,
623f9783
DV
1670 fb->base.bits_per_pixel,
1671 atomic_read(&fb->base.refcount.refcount));
05394f39 1672 describe_obj(m, fb->obj);
267f0c90 1673 seq_putc(m, '\n');
37811fcc 1674 }
4b096ac1 1675 mutex_unlock(&dev->mode_config.fb_lock);
37811fcc
CW
1676
1677 return 0;
1678}
1679
e76d3630
BW
1680static int i915_context_status(struct seq_file *m, void *unused)
1681{
9f25d007 1682 struct drm_info_node *node = m->private;
e76d3630 1683 struct drm_device *dev = node->minor->dev;
e277a1f8 1684 struct drm_i915_private *dev_priv = dev->dev_private;
a4872ba6 1685 struct intel_engine_cs *ring;
273497e5 1686 struct intel_context *ctx;
a168c293 1687 int ret, i;
e76d3630 1688
f3d28878 1689 ret = mutex_lock_interruptible(&dev->struct_mutex);
e76d3630
BW
1690 if (ret)
1691 return ret;
1692
3e373948 1693 if (dev_priv->ips.pwrctx) {
267f0c90 1694 seq_puts(m, "power context ");
3e373948 1695 describe_obj(m, dev_priv->ips.pwrctx);
267f0c90 1696 seq_putc(m, '\n');
dc501fbc 1697 }
e76d3630 1698
3e373948 1699 if (dev_priv->ips.renderctx) {
267f0c90 1700 seq_puts(m, "render context ");
3e373948 1701 describe_obj(m, dev_priv->ips.renderctx);
267f0c90 1702 seq_putc(m, '\n');
dc501fbc 1703 }
e76d3630 1704
a33afea5 1705 list_for_each_entry(ctx, &dev_priv->context_list, link) {
ea0c76f8 1706 if (ctx->legacy_hw_ctx.rcs_state == NULL)
b77f6997
CW
1707 continue;
1708
a33afea5 1709 seq_puts(m, "HW context ");
3ccfd19d 1710 describe_ctx(m, ctx);
a33afea5
BW
1711 for_each_ring(ring, dev_priv, i)
1712 if (ring->default_context == ctx)
1713 seq_printf(m, "(default context %s) ", ring->name);
1714
ea0c76f8 1715 describe_obj(m, ctx->legacy_hw_ctx.rcs_state);
a33afea5 1716 seq_putc(m, '\n');
a168c293
BW
1717 }
1718
f3d28878 1719 mutex_unlock(&dev->struct_mutex);
e76d3630
BW
1720
1721 return 0;
1722}
1723
4ba70e44
OM
1724static int i915_execlists(struct seq_file *m, void *data)
1725{
1726 struct drm_info_node *node = (struct drm_info_node *)m->private;
1727 struct drm_device *dev = node->minor->dev;
1728 struct drm_i915_private *dev_priv = dev->dev_private;
1729 struct intel_engine_cs *ring;
1730 u32 status_pointer;
1731 u8 read_pointer;
1732 u8 write_pointer;
1733 u32 status;
1734 u32 ctx_id;
1735 struct list_head *cursor;
1736 int ring_id, i;
1737 int ret;
1738
1739 if (!i915.enable_execlists) {
1740 seq_puts(m, "Logical Ring Contexts are disabled\n");
1741 return 0;
1742 }
1743
1744 ret = mutex_lock_interruptible(&dev->struct_mutex);
1745 if (ret)
1746 return ret;
1747
1748 for_each_ring(ring, dev_priv, ring_id) {
1749 struct intel_ctx_submit_request *head_req = NULL;
1750 int count = 0;
1751 unsigned long flags;
1752
1753 seq_printf(m, "%s\n", ring->name);
1754
1755 status = I915_READ(RING_EXECLIST_STATUS(ring));
1756 ctx_id = I915_READ(RING_EXECLIST_STATUS(ring) + 4);
1757 seq_printf(m, "\tExeclist status: 0x%08X, context: %u\n",
1758 status, ctx_id);
1759
1760 status_pointer = I915_READ(RING_CONTEXT_STATUS_PTR(ring));
1761 seq_printf(m, "\tStatus pointer: 0x%08X\n", status_pointer);
1762
1763 read_pointer = ring->next_context_status_buffer;
1764 write_pointer = status_pointer & 0x07;
1765 if (read_pointer > write_pointer)
1766 write_pointer += 6;
1767 seq_printf(m, "\tRead pointer: 0x%08X, write pointer 0x%08X\n",
1768 read_pointer, write_pointer);
1769
1770 for (i = 0; i < 6; i++) {
1771 status = I915_READ(RING_CONTEXT_STATUS_BUF(ring) + 8*i);
1772 ctx_id = I915_READ(RING_CONTEXT_STATUS_BUF(ring) + 8*i + 4);
1773
1774 seq_printf(m, "\tStatus buffer %d: 0x%08X, context: %u\n",
1775 i, status, ctx_id);
1776 }
1777
1778 spin_lock_irqsave(&ring->execlist_lock, flags);
1779 list_for_each(cursor, &ring->execlist_queue)
1780 count++;
1781 head_req = list_first_entry_or_null(&ring->execlist_queue,
1782 struct intel_ctx_submit_request, execlist_link);
1783 spin_unlock_irqrestore(&ring->execlist_lock, flags);
1784
1785 seq_printf(m, "\t%d requests in queue\n", count);
1786 if (head_req) {
1787 struct drm_i915_gem_object *ctx_obj;
1788
1789 ctx_obj = head_req->ctx->engine[ring_id].state;
1790 seq_printf(m, "\tHead request id: %u\n",
1791 intel_execlists_ctx_id(ctx_obj));
1792 seq_printf(m, "\tHead request tail: %u\n",
1793 head_req->tail);
1794 }
1795
1796 seq_putc(m, '\n');
1797 }
1798
1799 mutex_unlock(&dev->struct_mutex);
1800
1801 return 0;
1802}
1803
6d794d42
BW
1804static int i915_gen6_forcewake_count_info(struct seq_file *m, void *data)
1805{
9f25d007 1806 struct drm_info_node *node = m->private;
6d794d42
BW
1807 struct drm_device *dev = node->minor->dev;
1808 struct drm_i915_private *dev_priv = dev->dev_private;
43709ba0 1809 unsigned forcewake_count = 0, fw_rendercount = 0, fw_mediacount = 0;
6d794d42 1810
907b28c5 1811 spin_lock_irq(&dev_priv->uncore.lock);
43709ba0
D
1812 if (IS_VALLEYVIEW(dev)) {
1813 fw_rendercount = dev_priv->uncore.fw_rendercount;
1814 fw_mediacount = dev_priv->uncore.fw_mediacount;
1815 } else
1816 forcewake_count = dev_priv->uncore.forcewake_count;
907b28c5 1817 spin_unlock_irq(&dev_priv->uncore.lock);
6d794d42 1818
43709ba0
D
1819 if (IS_VALLEYVIEW(dev)) {
1820 seq_printf(m, "fw_rendercount = %u\n", fw_rendercount);
1821 seq_printf(m, "fw_mediacount = %u\n", fw_mediacount);
1822 } else
1823 seq_printf(m, "forcewake count = %u\n", forcewake_count);
6d794d42
BW
1824
1825 return 0;
1826}
1827
ea16a3cd
DV
1828static const char *swizzle_string(unsigned swizzle)
1829{
aee56cff 1830 switch (swizzle) {
ea16a3cd
DV
1831 case I915_BIT_6_SWIZZLE_NONE:
1832 return "none";
1833 case I915_BIT_6_SWIZZLE_9:
1834 return "bit9";
1835 case I915_BIT_6_SWIZZLE_9_10:
1836 return "bit9/bit10";
1837 case I915_BIT_6_SWIZZLE_9_11:
1838 return "bit9/bit11";
1839 case I915_BIT_6_SWIZZLE_9_10_11:
1840 return "bit9/bit10/bit11";
1841 case I915_BIT_6_SWIZZLE_9_17:
1842 return "bit9/bit17";
1843 case I915_BIT_6_SWIZZLE_9_10_17:
1844 return "bit9/bit10/bit17";
1845 case I915_BIT_6_SWIZZLE_UNKNOWN:
8a168ca7 1846 return "unknown";
ea16a3cd
DV
1847 }
1848
1849 return "bug";
1850}
1851
1852static int i915_swizzle_info(struct seq_file *m, void *data)
1853{
9f25d007 1854 struct drm_info_node *node = m->private;
ea16a3cd
DV
1855 struct drm_device *dev = node->minor->dev;
1856 struct drm_i915_private *dev_priv = dev->dev_private;
22bcfc6a
DV
1857 int ret;
1858
1859 ret = mutex_lock_interruptible(&dev->struct_mutex);
1860 if (ret)
1861 return ret;
c8c8fb33 1862 intel_runtime_pm_get(dev_priv);
ea16a3cd 1863
ea16a3cd
DV
1864 seq_printf(m, "bit6 swizzle for X-tiling = %s\n",
1865 swizzle_string(dev_priv->mm.bit_6_swizzle_x));
1866 seq_printf(m, "bit6 swizzle for Y-tiling = %s\n",
1867 swizzle_string(dev_priv->mm.bit_6_swizzle_y));
1868
1869 if (IS_GEN3(dev) || IS_GEN4(dev)) {
1870 seq_printf(m, "DDC = 0x%08x\n",
1871 I915_READ(DCC));
1872 seq_printf(m, "C0DRB3 = 0x%04x\n",
1873 I915_READ16(C0DRB3));
1874 seq_printf(m, "C1DRB3 = 0x%04x\n",
1875 I915_READ16(C1DRB3));
9d3203e1 1876 } else if (INTEL_INFO(dev)->gen >= 6) {
3fa7d235
DV
1877 seq_printf(m, "MAD_DIMM_C0 = 0x%08x\n",
1878 I915_READ(MAD_DIMM_C0));
1879 seq_printf(m, "MAD_DIMM_C1 = 0x%08x\n",
1880 I915_READ(MAD_DIMM_C1));
1881 seq_printf(m, "MAD_DIMM_C2 = 0x%08x\n",
1882 I915_READ(MAD_DIMM_C2));
1883 seq_printf(m, "TILECTL = 0x%08x\n",
1884 I915_READ(TILECTL));
9d3203e1
BW
1885 if (IS_GEN8(dev))
1886 seq_printf(m, "GAMTARBMODE = 0x%08x\n",
1887 I915_READ(GAMTARBMODE));
1888 else
1889 seq_printf(m, "ARB_MODE = 0x%08x\n",
1890 I915_READ(ARB_MODE));
3fa7d235
DV
1891 seq_printf(m, "DISP_ARB_CTL = 0x%08x\n",
1892 I915_READ(DISP_ARB_CTL));
ea16a3cd 1893 }
c8c8fb33 1894 intel_runtime_pm_put(dev_priv);
ea16a3cd
DV
1895 mutex_unlock(&dev->struct_mutex);
1896
1897 return 0;
1898}
1899
1c60fef5
BW
1900static int per_file_ctx(int id, void *ptr, void *data)
1901{
273497e5 1902 struct intel_context *ctx = ptr;
1c60fef5 1903 struct seq_file *m = data;
ae6c4806
DV
1904 struct i915_hw_ppgtt *ppgtt = ctx->ppgtt;
1905
1906 if (!ppgtt) {
1907 seq_printf(m, " no ppgtt for context %d\n",
1908 ctx->user_handle);
1909 return 0;
1910 }
1c60fef5 1911
f83d6518
OM
1912 if (i915_gem_context_is_default(ctx))
1913 seq_puts(m, " default context:\n");
1914 else
821d66dd 1915 seq_printf(m, " context %d:\n", ctx->user_handle);
1c60fef5
BW
1916 ppgtt->debug_dump(ppgtt, m);
1917
1918 return 0;
1919}
1920
77df6772 1921static void gen8_ppgtt_info(struct seq_file *m, struct drm_device *dev)
3cf17fc5 1922{
3cf17fc5 1923 struct drm_i915_private *dev_priv = dev->dev_private;
a4872ba6 1924 struct intel_engine_cs *ring;
77df6772
BW
1925 struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt;
1926 int unused, i;
3cf17fc5 1927
77df6772
BW
1928 if (!ppgtt)
1929 return;
1930
1931 seq_printf(m, "Page directories: %d\n", ppgtt->num_pd_pages);
5abbcca3 1932 seq_printf(m, "Page tables: %d\n", ppgtt->num_pd_entries);
77df6772
BW
1933 for_each_ring(ring, dev_priv, unused) {
1934 seq_printf(m, "%s\n", ring->name);
1935 for (i = 0; i < 4; i++) {
1936 u32 offset = 0x270 + i * 8;
1937 u64 pdp = I915_READ(ring->mmio_base + offset + 4);
1938 pdp <<= 32;
1939 pdp |= I915_READ(ring->mmio_base + offset);
a2a5b15c 1940 seq_printf(m, "\tPDP%d 0x%016llx\n", i, pdp);
77df6772
BW
1941 }
1942 }
1943}
1944
1945static void gen6_ppgtt_info(struct seq_file *m, struct drm_device *dev)
1946{
1947 struct drm_i915_private *dev_priv = dev->dev_private;
a4872ba6 1948 struct intel_engine_cs *ring;
1c60fef5 1949 struct drm_file *file;
77df6772 1950 int i;
3cf17fc5 1951
3cf17fc5
DV
1952 if (INTEL_INFO(dev)->gen == 6)
1953 seq_printf(m, "GFX_MODE: 0x%08x\n", I915_READ(GFX_MODE));
1954
a2c7f6fd 1955 for_each_ring(ring, dev_priv, i) {
3cf17fc5
DV
1956 seq_printf(m, "%s\n", ring->name);
1957 if (INTEL_INFO(dev)->gen == 7)
1958 seq_printf(m, "GFX_MODE: 0x%08x\n", I915_READ(RING_MODE_GEN7(ring)));
1959 seq_printf(m, "PP_DIR_BASE: 0x%08x\n", I915_READ(RING_PP_DIR_BASE(ring)));
1960 seq_printf(m, "PP_DIR_BASE_READ: 0x%08x\n", I915_READ(RING_PP_DIR_BASE_READ(ring)));
1961 seq_printf(m, "PP_DIR_DCLV: 0x%08x\n", I915_READ(RING_PP_DIR_DCLV(ring)));
1962 }
1963 if (dev_priv->mm.aliasing_ppgtt) {
1964 struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt;
1965
267f0c90 1966 seq_puts(m, "aliasing PPGTT:\n");
3cf17fc5 1967 seq_printf(m, "pd gtt offset: 0x%08x\n", ppgtt->pd_offset);
1c60fef5 1968
87d60b63 1969 ppgtt->debug_dump(ppgtt, m);
ae6c4806 1970 }
1c60fef5
BW
1971
1972 list_for_each_entry_reverse(file, &dev->filelist, lhead) {
1973 struct drm_i915_file_private *file_priv = file->driver_priv;
1c60fef5 1974
1c60fef5
BW
1975 seq_printf(m, "proc: %s\n",
1976 get_pid_task(file->pid, PIDTYPE_PID)->comm);
1c60fef5 1977 idr_for_each(&file_priv->context_idr, per_file_ctx, m);
3cf17fc5
DV
1978 }
1979 seq_printf(m, "ECOCHK: 0x%08x\n", I915_READ(GAM_ECOCHK));
77df6772
BW
1980}
1981
1982static int i915_ppgtt_info(struct seq_file *m, void *data)
1983{
9f25d007 1984 struct drm_info_node *node = m->private;
77df6772 1985 struct drm_device *dev = node->minor->dev;
c8c8fb33 1986 struct drm_i915_private *dev_priv = dev->dev_private;
77df6772
BW
1987
1988 int ret = mutex_lock_interruptible(&dev->struct_mutex);
1989 if (ret)
1990 return ret;
c8c8fb33 1991 intel_runtime_pm_get(dev_priv);
77df6772
BW
1992
1993 if (INTEL_INFO(dev)->gen >= 8)
1994 gen8_ppgtt_info(m, dev);
1995 else if (INTEL_INFO(dev)->gen >= 6)
1996 gen6_ppgtt_info(m, dev);
1997
c8c8fb33 1998 intel_runtime_pm_put(dev_priv);
3cf17fc5
DV
1999 mutex_unlock(&dev->struct_mutex);
2000
2001 return 0;
2002}
2003
63573eb7
BW
2004static int i915_llc(struct seq_file *m, void *data)
2005{
9f25d007 2006 struct drm_info_node *node = m->private;
63573eb7
BW
2007 struct drm_device *dev = node->minor->dev;
2008 struct drm_i915_private *dev_priv = dev->dev_private;
2009
2010 /* Size calculation for LLC is a bit of a pain. Ignore for now. */
2011 seq_printf(m, "LLC: %s\n", yesno(HAS_LLC(dev)));
2012 seq_printf(m, "eLLC: %zuMB\n", dev_priv->ellc_size);
2013
2014 return 0;
2015}
2016
e91fd8c6
RV
2017static int i915_edp_psr_status(struct seq_file *m, void *data)
2018{
2019 struct drm_info_node *node = m->private;
2020 struct drm_device *dev = node->minor->dev;
2021 struct drm_i915_private *dev_priv = dev->dev_private;
a031d709
RV
2022 u32 psrperf = 0;
2023 bool enabled = false;
e91fd8c6 2024
c8c8fb33
PZ
2025 intel_runtime_pm_get(dev_priv);
2026
fa128fa6 2027 mutex_lock(&dev_priv->psr.lock);
a031d709
RV
2028 seq_printf(m, "Sink_Support: %s\n", yesno(dev_priv->psr.sink_support));
2029 seq_printf(m, "Source_OK: %s\n", yesno(dev_priv->psr.source_ok));
2807cf69 2030 seq_printf(m, "Enabled: %s\n", yesno((bool)dev_priv->psr.enabled));
5755c78f 2031 seq_printf(m, "Active: %s\n", yesno(dev_priv->psr.active));
fa128fa6
DV
2032 seq_printf(m, "Busy frontbuffer bits: 0x%03x\n",
2033 dev_priv->psr.busy_frontbuffer_bits);
2034 seq_printf(m, "Re-enable work scheduled: %s\n",
2035 yesno(work_busy(&dev_priv->psr.work.work)));
e91fd8c6 2036
a031d709
RV
2037 enabled = HAS_PSR(dev) &&
2038 I915_READ(EDP_PSR_CTL(dev)) & EDP_PSR_ENABLE;
5755c78f 2039 seq_printf(m, "HW Enabled & Active bit: %s\n", yesno(enabled));
e91fd8c6 2040
a031d709
RV
2041 if (HAS_PSR(dev))
2042 psrperf = I915_READ(EDP_PSR_PERF_CNT(dev)) &
2043 EDP_PSR_PERF_CNT_MASK;
2044 seq_printf(m, "Performance_Counter: %u\n", psrperf);
fa128fa6 2045 mutex_unlock(&dev_priv->psr.lock);
e91fd8c6 2046
c8c8fb33 2047 intel_runtime_pm_put(dev_priv);
e91fd8c6
RV
2048 return 0;
2049}
2050
d2e216d0
RV
2051static int i915_sink_crc(struct seq_file *m, void *data)
2052{
2053 struct drm_info_node *node = m->private;
2054 struct drm_device *dev = node->minor->dev;
2055 struct intel_encoder *encoder;
2056 struct intel_connector *connector;
2057 struct intel_dp *intel_dp = NULL;
2058 int ret;
2059 u8 crc[6];
2060
2061 drm_modeset_lock_all(dev);
2062 list_for_each_entry(connector, &dev->mode_config.connector_list,
2063 base.head) {
2064
2065 if (connector->base.dpms != DRM_MODE_DPMS_ON)
2066 continue;
2067
b6ae3c7c
PZ
2068 if (!connector->base.encoder)
2069 continue;
2070
d2e216d0
RV
2071 encoder = to_intel_encoder(connector->base.encoder);
2072 if (encoder->type != INTEL_OUTPUT_EDP)
2073 continue;
2074
2075 intel_dp = enc_to_intel_dp(&encoder->base);
2076
2077 ret = intel_dp_sink_crc(intel_dp, crc);
2078 if (ret)
2079 goto out;
2080
2081 seq_printf(m, "%02x%02x%02x%02x%02x%02x\n",
2082 crc[0], crc[1], crc[2],
2083 crc[3], crc[4], crc[5]);
2084 goto out;
2085 }
2086 ret = -ENODEV;
2087out:
2088 drm_modeset_unlock_all(dev);
2089 return ret;
2090}
2091
ec013e7f
JB
2092static int i915_energy_uJ(struct seq_file *m, void *data)
2093{
2094 struct drm_info_node *node = m->private;
2095 struct drm_device *dev = node->minor->dev;
2096 struct drm_i915_private *dev_priv = dev->dev_private;
2097 u64 power;
2098 u32 units;
2099
2100 if (INTEL_INFO(dev)->gen < 6)
2101 return -ENODEV;
2102
36623ef8
PZ
2103 intel_runtime_pm_get(dev_priv);
2104
ec013e7f
JB
2105 rdmsrl(MSR_RAPL_POWER_UNIT, power);
2106 power = (power & 0x1f00) >> 8;
2107 units = 1000000 / (1 << power); /* convert to uJ */
2108 power = I915_READ(MCH_SECP_NRG_STTS);
2109 power *= units;
2110
36623ef8
PZ
2111 intel_runtime_pm_put(dev_priv);
2112
ec013e7f 2113 seq_printf(m, "%llu", (long long unsigned)power);
371db66a
PZ
2114
2115 return 0;
2116}
2117
2118static int i915_pc8_status(struct seq_file *m, void *unused)
2119{
9f25d007 2120 struct drm_info_node *node = m->private;
371db66a
PZ
2121 struct drm_device *dev = node->minor->dev;
2122 struct drm_i915_private *dev_priv = dev->dev_private;
2123
85b8d5c2 2124 if (!IS_HASWELL(dev) && !IS_BROADWELL(dev)) {
371db66a
PZ
2125 seq_puts(m, "not supported\n");
2126 return 0;
2127 }
2128
86c4ec0d 2129 seq_printf(m, "GPU idle: %s\n", yesno(!dev_priv->mm.busy));
371db66a 2130 seq_printf(m, "IRQs disabled: %s\n",
9df7575f 2131 yesno(!intel_irqs_enabled(dev_priv)));
371db66a 2132
ec013e7f
JB
2133 return 0;
2134}
2135
1da51581
ID
2136static const char *power_domain_str(enum intel_display_power_domain domain)
2137{
2138 switch (domain) {
2139 case POWER_DOMAIN_PIPE_A:
2140 return "PIPE_A";
2141 case POWER_DOMAIN_PIPE_B:
2142 return "PIPE_B";
2143 case POWER_DOMAIN_PIPE_C:
2144 return "PIPE_C";
2145 case POWER_DOMAIN_PIPE_A_PANEL_FITTER:
2146 return "PIPE_A_PANEL_FITTER";
2147 case POWER_DOMAIN_PIPE_B_PANEL_FITTER:
2148 return "PIPE_B_PANEL_FITTER";
2149 case POWER_DOMAIN_PIPE_C_PANEL_FITTER:
2150 return "PIPE_C_PANEL_FITTER";
2151 case POWER_DOMAIN_TRANSCODER_A:
2152 return "TRANSCODER_A";
2153 case POWER_DOMAIN_TRANSCODER_B:
2154 return "TRANSCODER_B";
2155 case POWER_DOMAIN_TRANSCODER_C:
2156 return "TRANSCODER_C";
2157 case POWER_DOMAIN_TRANSCODER_EDP:
2158 return "TRANSCODER_EDP";
319be8ae
ID
2159 case POWER_DOMAIN_PORT_DDI_A_2_LANES:
2160 return "PORT_DDI_A_2_LANES";
2161 case POWER_DOMAIN_PORT_DDI_A_4_LANES:
2162 return "PORT_DDI_A_4_LANES";
2163 case POWER_DOMAIN_PORT_DDI_B_2_LANES:
2164 return "PORT_DDI_B_2_LANES";
2165 case POWER_DOMAIN_PORT_DDI_B_4_LANES:
2166 return "PORT_DDI_B_4_LANES";
2167 case POWER_DOMAIN_PORT_DDI_C_2_LANES:
2168 return "PORT_DDI_C_2_LANES";
2169 case POWER_DOMAIN_PORT_DDI_C_4_LANES:
2170 return "PORT_DDI_C_4_LANES";
2171 case POWER_DOMAIN_PORT_DDI_D_2_LANES:
2172 return "PORT_DDI_D_2_LANES";
2173 case POWER_DOMAIN_PORT_DDI_D_4_LANES:
2174 return "PORT_DDI_D_4_LANES";
2175 case POWER_DOMAIN_PORT_DSI:
2176 return "PORT_DSI";
2177 case POWER_DOMAIN_PORT_CRT:
2178 return "PORT_CRT";
2179 case POWER_DOMAIN_PORT_OTHER:
2180 return "PORT_OTHER";
1da51581
ID
2181 case POWER_DOMAIN_VGA:
2182 return "VGA";
2183 case POWER_DOMAIN_AUDIO:
2184 return "AUDIO";
bd2bb1b9
PZ
2185 case POWER_DOMAIN_PLLS:
2186 return "PLLS";
1da51581
ID
2187 case POWER_DOMAIN_INIT:
2188 return "INIT";
2189 default:
2190 WARN_ON(1);
2191 return "?";
2192 }
2193}
2194
2195static int i915_power_domain_info(struct seq_file *m, void *unused)
2196{
9f25d007 2197 struct drm_info_node *node = m->private;
1da51581
ID
2198 struct drm_device *dev = node->minor->dev;
2199 struct drm_i915_private *dev_priv = dev->dev_private;
2200 struct i915_power_domains *power_domains = &dev_priv->power_domains;
2201 int i;
2202
2203 mutex_lock(&power_domains->lock);
2204
2205 seq_printf(m, "%-25s %s\n", "Power well/domain", "Use count");
2206 for (i = 0; i < power_domains->power_well_count; i++) {
2207 struct i915_power_well *power_well;
2208 enum intel_display_power_domain power_domain;
2209
2210 power_well = &power_domains->power_wells[i];
2211 seq_printf(m, "%-25s %d\n", power_well->name,
2212 power_well->count);
2213
2214 for (power_domain = 0; power_domain < POWER_DOMAIN_NUM;
2215 power_domain++) {
2216 if (!(BIT(power_domain) & power_well->domains))
2217 continue;
2218
2219 seq_printf(m, " %-23s %d\n",
2220 power_domain_str(power_domain),
2221 power_domains->domain_use_count[power_domain]);
2222 }
2223 }
2224
2225 mutex_unlock(&power_domains->lock);
2226
2227 return 0;
2228}
2229
53f5e3ca
JB
2230static void intel_seq_print_mode(struct seq_file *m, int tabs,
2231 struct drm_display_mode *mode)
2232{
2233 int i;
2234
2235 for (i = 0; i < tabs; i++)
2236 seq_putc(m, '\t');
2237
2238 seq_printf(m, "id %d:\"%s\" freq %d clock %d hdisp %d hss %d hse %d htot %d vdisp %d vss %d vse %d vtot %d type 0x%x flags 0x%x\n",
2239 mode->base.id, mode->name,
2240 mode->vrefresh, mode->clock,
2241 mode->hdisplay, mode->hsync_start,
2242 mode->hsync_end, mode->htotal,
2243 mode->vdisplay, mode->vsync_start,
2244 mode->vsync_end, mode->vtotal,
2245 mode->type, mode->flags);
2246}
2247
2248static void intel_encoder_info(struct seq_file *m,
2249 struct intel_crtc *intel_crtc,
2250 struct intel_encoder *intel_encoder)
2251{
9f25d007 2252 struct drm_info_node *node = m->private;
53f5e3ca
JB
2253 struct drm_device *dev = node->minor->dev;
2254 struct drm_crtc *crtc = &intel_crtc->base;
2255 struct intel_connector *intel_connector;
2256 struct drm_encoder *encoder;
2257
2258 encoder = &intel_encoder->base;
2259 seq_printf(m, "\tencoder %d: type: %s, connectors:\n",
8e329a03 2260 encoder->base.id, encoder->name);
53f5e3ca
JB
2261 for_each_connector_on_encoder(dev, encoder, intel_connector) {
2262 struct drm_connector *connector = &intel_connector->base;
2263 seq_printf(m, "\t\tconnector %d: type: %s, status: %s",
2264 connector->base.id,
c23cc417 2265 connector->name,
53f5e3ca
JB
2266 drm_get_connector_status_name(connector->status));
2267 if (connector->status == connector_status_connected) {
2268 struct drm_display_mode *mode = &crtc->mode;
2269 seq_printf(m, ", mode:\n");
2270 intel_seq_print_mode(m, 2, mode);
2271 } else {
2272 seq_putc(m, '\n');
2273 }
2274 }
2275}
2276
2277static void intel_crtc_info(struct seq_file *m, struct intel_crtc *intel_crtc)
2278{
9f25d007 2279 struct drm_info_node *node = m->private;
53f5e3ca
JB
2280 struct drm_device *dev = node->minor->dev;
2281 struct drm_crtc *crtc = &intel_crtc->base;
2282 struct intel_encoder *intel_encoder;
2283
5aa8a937
MR
2284 if (crtc->primary->fb)
2285 seq_printf(m, "\tfb: %d, pos: %dx%d, size: %dx%d\n",
2286 crtc->primary->fb->base.id, crtc->x, crtc->y,
2287 crtc->primary->fb->width, crtc->primary->fb->height);
2288 else
2289 seq_puts(m, "\tprimary plane disabled\n");
53f5e3ca
JB
2290 for_each_encoder_on_crtc(dev, crtc, intel_encoder)
2291 intel_encoder_info(m, intel_crtc, intel_encoder);
2292}
2293
2294static void intel_panel_info(struct seq_file *m, struct intel_panel *panel)
2295{
2296 struct drm_display_mode *mode = panel->fixed_mode;
2297
2298 seq_printf(m, "\tfixed mode:\n");
2299 intel_seq_print_mode(m, 2, mode);
2300}
2301
2302static void intel_dp_info(struct seq_file *m,
2303 struct intel_connector *intel_connector)
2304{
2305 struct intel_encoder *intel_encoder = intel_connector->encoder;
2306 struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);
2307
2308 seq_printf(m, "\tDPCD rev: %x\n", intel_dp->dpcd[DP_DPCD_REV]);
2309 seq_printf(m, "\taudio support: %s\n", intel_dp->has_audio ? "yes" :
2310 "no");
2311 if (intel_encoder->type == INTEL_OUTPUT_EDP)
2312 intel_panel_info(m, &intel_connector->panel);
2313}
2314
2315static void intel_hdmi_info(struct seq_file *m,
2316 struct intel_connector *intel_connector)
2317{
2318 struct intel_encoder *intel_encoder = intel_connector->encoder;
2319 struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&intel_encoder->base);
2320
2321 seq_printf(m, "\taudio support: %s\n", intel_hdmi->has_audio ? "yes" :
2322 "no");
2323}
2324
2325static void intel_lvds_info(struct seq_file *m,
2326 struct intel_connector *intel_connector)
2327{
2328 intel_panel_info(m, &intel_connector->panel);
2329}
2330
2331static void intel_connector_info(struct seq_file *m,
2332 struct drm_connector *connector)
2333{
2334 struct intel_connector *intel_connector = to_intel_connector(connector);
2335 struct intel_encoder *intel_encoder = intel_connector->encoder;
f103fc7d 2336 struct drm_display_mode *mode;
53f5e3ca
JB
2337
2338 seq_printf(m, "connector %d: type %s, status: %s\n",
c23cc417 2339 connector->base.id, connector->name,
53f5e3ca
JB
2340 drm_get_connector_status_name(connector->status));
2341 if (connector->status == connector_status_connected) {
2342 seq_printf(m, "\tname: %s\n", connector->display_info.name);
2343 seq_printf(m, "\tphysical dimensions: %dx%dmm\n",
2344 connector->display_info.width_mm,
2345 connector->display_info.height_mm);
2346 seq_printf(m, "\tsubpixel order: %s\n",
2347 drm_get_subpixel_order_name(connector->display_info.subpixel_order));
2348 seq_printf(m, "\tCEA rev: %d\n",
2349 connector->display_info.cea_rev);
2350 }
36cd7444
DA
2351 if (intel_encoder) {
2352 if (intel_encoder->type == INTEL_OUTPUT_DISPLAYPORT ||
2353 intel_encoder->type == INTEL_OUTPUT_EDP)
2354 intel_dp_info(m, intel_connector);
2355 else if (intel_encoder->type == INTEL_OUTPUT_HDMI)
2356 intel_hdmi_info(m, intel_connector);
2357 else if (intel_encoder->type == INTEL_OUTPUT_LVDS)
2358 intel_lvds_info(m, intel_connector);
2359 }
53f5e3ca 2360
f103fc7d
JB
2361 seq_printf(m, "\tmodes:\n");
2362 list_for_each_entry(mode, &connector->modes, head)
2363 intel_seq_print_mode(m, 2, mode);
53f5e3ca
JB
2364}
2365
065f2ec2
CW
2366static bool cursor_active(struct drm_device *dev, int pipe)
2367{
2368 struct drm_i915_private *dev_priv = dev->dev_private;
2369 u32 state;
2370
2371 if (IS_845G(dev) || IS_I865G(dev))
2372 state = I915_READ(_CURACNTR) & CURSOR_ENABLE;
065f2ec2 2373 else
5efb3e28 2374 state = I915_READ(CURCNTR(pipe)) & CURSOR_MODE;
065f2ec2
CW
2375
2376 return state;
2377}
2378
2379static bool cursor_position(struct drm_device *dev, int pipe, int *x, int *y)
2380{
2381 struct drm_i915_private *dev_priv = dev->dev_private;
2382 u32 pos;
2383
5efb3e28 2384 pos = I915_READ(CURPOS(pipe));
065f2ec2
CW
2385
2386 *x = (pos >> CURSOR_X_SHIFT) & CURSOR_POS_MASK;
2387 if (pos & (CURSOR_POS_SIGN << CURSOR_X_SHIFT))
2388 *x = -*x;
2389
2390 *y = (pos >> CURSOR_Y_SHIFT) & CURSOR_POS_MASK;
2391 if (pos & (CURSOR_POS_SIGN << CURSOR_Y_SHIFT))
2392 *y = -*y;
2393
2394 return cursor_active(dev, pipe);
2395}
2396
53f5e3ca
JB
2397static int i915_display_info(struct seq_file *m, void *unused)
2398{
9f25d007 2399 struct drm_info_node *node = m->private;
53f5e3ca 2400 struct drm_device *dev = node->minor->dev;
b0e5ddf3 2401 struct drm_i915_private *dev_priv = dev->dev_private;
065f2ec2 2402 struct intel_crtc *crtc;
53f5e3ca
JB
2403 struct drm_connector *connector;
2404
b0e5ddf3 2405 intel_runtime_pm_get(dev_priv);
53f5e3ca
JB
2406 drm_modeset_lock_all(dev);
2407 seq_printf(m, "CRTC info\n");
2408 seq_printf(m, "---------\n");
d3fcc808 2409 for_each_intel_crtc(dev, crtc) {
065f2ec2
CW
2410 bool active;
2411 int x, y;
53f5e3ca 2412
57127efa 2413 seq_printf(m, "CRTC %d: pipe: %c, active=%s (size=%dx%d)\n",
065f2ec2 2414 crtc->base.base.id, pipe_name(crtc->pipe),
57127efa 2415 yesno(crtc->active), crtc->config.pipe_src_w, crtc->config.pipe_src_h);
a23dc658 2416 if (crtc->active) {
065f2ec2
CW
2417 intel_crtc_info(m, crtc);
2418
a23dc658 2419 active = cursor_position(dev, crtc->pipe, &x, &y);
57127efa 2420 seq_printf(m, "\tcursor visible? %s, position (%d, %d), size %dx%d, addr 0x%08x, active? %s\n",
4b0e333e 2421 yesno(crtc->cursor_base),
57127efa
CW
2422 x, y, crtc->cursor_width, crtc->cursor_height,
2423 crtc->cursor_addr, yesno(active));
a23dc658 2424 }
cace841c
DV
2425
2426 seq_printf(m, "\tunderrun reporting: cpu=%s pch=%s \n",
2427 yesno(!crtc->cpu_fifo_underrun_disabled),
2428 yesno(!crtc->pch_fifo_underrun_disabled));
53f5e3ca
JB
2429 }
2430
2431 seq_printf(m, "\n");
2432 seq_printf(m, "Connector info\n");
2433 seq_printf(m, "--------------\n");
2434 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
2435 intel_connector_info(m, connector);
2436 }
2437 drm_modeset_unlock_all(dev);
b0e5ddf3 2438 intel_runtime_pm_put(dev_priv);
53f5e3ca
JB
2439
2440 return 0;
2441}
2442
e04934cf
BW
2443static int i915_semaphore_status(struct seq_file *m, void *unused)
2444{
2445 struct drm_info_node *node = (struct drm_info_node *) m->private;
2446 struct drm_device *dev = node->minor->dev;
2447 struct drm_i915_private *dev_priv = dev->dev_private;
2448 struct intel_engine_cs *ring;
2449 int num_rings = hweight32(INTEL_INFO(dev)->ring_mask);
2450 int i, j, ret;
2451
2452 if (!i915_semaphore_is_enabled(dev)) {
2453 seq_puts(m, "Semaphores are disabled\n");
2454 return 0;
2455 }
2456
2457 ret = mutex_lock_interruptible(&dev->struct_mutex);
2458 if (ret)
2459 return ret;
03872064 2460 intel_runtime_pm_get(dev_priv);
e04934cf
BW
2461
2462 if (IS_BROADWELL(dev)) {
2463 struct page *page;
2464 uint64_t *seqno;
2465
2466 page = i915_gem_object_get_page(dev_priv->semaphore_obj, 0);
2467
2468 seqno = (uint64_t *)kmap_atomic(page);
2469 for_each_ring(ring, dev_priv, i) {
2470 uint64_t offset;
2471
2472 seq_printf(m, "%s\n", ring->name);
2473
2474 seq_puts(m, " Last signal:");
2475 for (j = 0; j < num_rings; j++) {
2476 offset = i * I915_NUM_RINGS + j;
2477 seq_printf(m, "0x%08llx (0x%02llx) ",
2478 seqno[offset], offset * 8);
2479 }
2480 seq_putc(m, '\n');
2481
2482 seq_puts(m, " Last wait: ");
2483 for (j = 0; j < num_rings; j++) {
2484 offset = i + (j * I915_NUM_RINGS);
2485 seq_printf(m, "0x%08llx (0x%02llx) ",
2486 seqno[offset], offset * 8);
2487 }
2488 seq_putc(m, '\n');
2489
2490 }
2491 kunmap_atomic(seqno);
2492 } else {
2493 seq_puts(m, " Last signal:");
2494 for_each_ring(ring, dev_priv, i)
2495 for (j = 0; j < num_rings; j++)
2496 seq_printf(m, "0x%08x\n",
2497 I915_READ(ring->semaphore.mbox.signal[j]));
2498 seq_putc(m, '\n');
2499 }
2500
2501 seq_puts(m, "\nSync seqno:\n");
2502 for_each_ring(ring, dev_priv, i) {
2503 for (j = 0; j < num_rings; j++) {
2504 seq_printf(m, " 0x%08x ", ring->semaphore.sync_seqno[j]);
2505 }
2506 seq_putc(m, '\n');
2507 }
2508 seq_putc(m, '\n');
2509
03872064 2510 intel_runtime_pm_put(dev_priv);
e04934cf
BW
2511 mutex_unlock(&dev->struct_mutex);
2512 return 0;
2513}
2514
728e29d7
DV
2515static int i915_shared_dplls_info(struct seq_file *m, void *unused)
2516{
2517 struct drm_info_node *node = (struct drm_info_node *) m->private;
2518 struct drm_device *dev = node->minor->dev;
2519 struct drm_i915_private *dev_priv = dev->dev_private;
2520 int i;
2521
2522 drm_modeset_lock_all(dev);
2523 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
2524 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
2525
2526 seq_printf(m, "DPLL%i: %s, id: %i\n", i, pll->name, pll->id);
2527 seq_printf(m, " refcount: %i, active: %i, on: %s\n", pll->refcount,
2528 pll->active, yesno(pll->on));
2529 seq_printf(m, " tracked hardware state:\n");
2530 seq_printf(m, " dpll: 0x%08x\n", pll->hw_state.dpll);
2531 seq_printf(m, " dpll_md: 0x%08x\n", pll->hw_state.dpll_md);
2532 seq_printf(m, " fp0: 0x%08x\n", pll->hw_state.fp0);
2533 seq_printf(m, " fp1: 0x%08x\n", pll->hw_state.fp1);
d452c5b6 2534 seq_printf(m, " wrpll: 0x%08x\n", pll->hw_state.wrpll);
728e29d7
DV
2535 }
2536 drm_modeset_unlock_all(dev);
2537
2538 return 0;
2539}
2540
07144428
DL
2541struct pipe_crc_info {
2542 const char *name;
2543 struct drm_device *dev;
2544 enum pipe pipe;
2545};
2546
11bed958
DA
2547static int i915_dp_mst_info(struct seq_file *m, void *unused)
2548{
2549 struct drm_info_node *node = (struct drm_info_node *) m->private;
2550 struct drm_device *dev = node->minor->dev;
2551 struct drm_encoder *encoder;
2552 struct intel_encoder *intel_encoder;
2553 struct intel_digital_port *intel_dig_port;
2554 drm_modeset_lock_all(dev);
2555 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
2556 intel_encoder = to_intel_encoder(encoder);
2557 if (intel_encoder->type != INTEL_OUTPUT_DISPLAYPORT)
2558 continue;
2559 intel_dig_port = enc_to_dig_port(encoder);
2560 if (!intel_dig_port->dp.can_mst)
2561 continue;
2562
2563 drm_dp_mst_dump_topology(m, &intel_dig_port->dp.mst_mgr);
2564 }
2565 drm_modeset_unlock_all(dev);
2566 return 0;
2567}
2568
07144428
DL
2569static int i915_pipe_crc_open(struct inode *inode, struct file *filep)
2570{
be5c7a90
DL
2571 struct pipe_crc_info *info = inode->i_private;
2572 struct drm_i915_private *dev_priv = info->dev->dev_private;
2573 struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[info->pipe];
2574
7eb1c496
DV
2575 if (info->pipe >= INTEL_INFO(info->dev)->num_pipes)
2576 return -ENODEV;
2577
d538bbdf
DL
2578 spin_lock_irq(&pipe_crc->lock);
2579
2580 if (pipe_crc->opened) {
2581 spin_unlock_irq(&pipe_crc->lock);
be5c7a90
DL
2582 return -EBUSY; /* already open */
2583 }
2584
d538bbdf 2585 pipe_crc->opened = true;
07144428
DL
2586 filep->private_data = inode->i_private;
2587
d538bbdf
DL
2588 spin_unlock_irq(&pipe_crc->lock);
2589
07144428
DL
2590 return 0;
2591}
2592
2593static int i915_pipe_crc_release(struct inode *inode, struct file *filep)
2594{
be5c7a90
DL
2595 struct pipe_crc_info *info = inode->i_private;
2596 struct drm_i915_private *dev_priv = info->dev->dev_private;
2597 struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[info->pipe];
2598
d538bbdf
DL
2599 spin_lock_irq(&pipe_crc->lock);
2600 pipe_crc->opened = false;
2601 spin_unlock_irq(&pipe_crc->lock);
be5c7a90 2602
07144428
DL
2603 return 0;
2604}
2605
2606/* (6 fields, 8 chars each, space separated (5) + '\n') */
2607#define PIPE_CRC_LINE_LEN (6 * 8 + 5 + 1)
2608/* account for \'0' */
2609#define PIPE_CRC_BUFFER_LEN (PIPE_CRC_LINE_LEN + 1)
2610
2611static int pipe_crc_data_count(struct intel_pipe_crc *pipe_crc)
8bf1e9f1 2612{
d538bbdf
DL
2613 assert_spin_locked(&pipe_crc->lock);
2614 return CIRC_CNT(pipe_crc->head, pipe_crc->tail,
2615 INTEL_PIPE_CRC_ENTRIES_NR);
07144428
DL
2616}
2617
2618static ssize_t
2619i915_pipe_crc_read(struct file *filep, char __user *user_buf, size_t count,
2620 loff_t *pos)
2621{
2622 struct pipe_crc_info *info = filep->private_data;
2623 struct drm_device *dev = info->dev;
2624 struct drm_i915_private *dev_priv = dev->dev_private;
2625 struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[info->pipe];
2626 char buf[PIPE_CRC_BUFFER_LEN];
2627 int head, tail, n_entries, n;
2628 ssize_t bytes_read;
2629
2630 /*
2631 * Don't allow user space to provide buffers not big enough to hold
2632 * a line of data.
2633 */
2634 if (count < PIPE_CRC_LINE_LEN)
2635 return -EINVAL;
2636
2637 if (pipe_crc->source == INTEL_PIPE_CRC_SOURCE_NONE)
8bf1e9f1 2638 return 0;
07144428
DL
2639
2640 /* nothing to read */
d538bbdf 2641 spin_lock_irq(&pipe_crc->lock);
07144428 2642 while (pipe_crc_data_count(pipe_crc) == 0) {
d538bbdf
DL
2643 int ret;
2644
2645 if (filep->f_flags & O_NONBLOCK) {
2646 spin_unlock_irq(&pipe_crc->lock);
07144428 2647 return -EAGAIN;
d538bbdf 2648 }
07144428 2649
d538bbdf
DL
2650 ret = wait_event_interruptible_lock_irq(pipe_crc->wq,
2651 pipe_crc_data_count(pipe_crc), pipe_crc->lock);
2652 if (ret) {
2653 spin_unlock_irq(&pipe_crc->lock);
2654 return ret;
2655 }
8bf1e9f1
SH
2656 }
2657
07144428 2658 /* We now have one or more entries to read */
d538bbdf
DL
2659 head = pipe_crc->head;
2660 tail = pipe_crc->tail;
07144428
DL
2661 n_entries = min((size_t)CIRC_CNT(head, tail, INTEL_PIPE_CRC_ENTRIES_NR),
2662 count / PIPE_CRC_LINE_LEN);
d538bbdf
DL
2663 spin_unlock_irq(&pipe_crc->lock);
2664
07144428
DL
2665 bytes_read = 0;
2666 n = 0;
2667 do {
b2c88f5b 2668 struct intel_pipe_crc_entry *entry = &pipe_crc->entries[tail];
07144428 2669 int ret;
8bf1e9f1 2670
07144428
DL
2671 bytes_read += snprintf(buf, PIPE_CRC_BUFFER_LEN,
2672 "%8u %8x %8x %8x %8x %8x\n",
2673 entry->frame, entry->crc[0],
2674 entry->crc[1], entry->crc[2],
2675 entry->crc[3], entry->crc[4]);
2676
2677 ret = copy_to_user(user_buf + n * PIPE_CRC_LINE_LEN,
2678 buf, PIPE_CRC_LINE_LEN);
2679 if (ret == PIPE_CRC_LINE_LEN)
2680 return -EFAULT;
b2c88f5b
DL
2681
2682 BUILD_BUG_ON_NOT_POWER_OF_2(INTEL_PIPE_CRC_ENTRIES_NR);
2683 tail = (tail + 1) & (INTEL_PIPE_CRC_ENTRIES_NR - 1);
07144428
DL
2684 n++;
2685 } while (--n_entries);
8bf1e9f1 2686
d538bbdf
DL
2687 spin_lock_irq(&pipe_crc->lock);
2688 pipe_crc->tail = tail;
2689 spin_unlock_irq(&pipe_crc->lock);
2690
07144428
DL
2691 return bytes_read;
2692}
2693
2694static const struct file_operations i915_pipe_crc_fops = {
2695 .owner = THIS_MODULE,
2696 .open = i915_pipe_crc_open,
2697 .read = i915_pipe_crc_read,
2698 .release = i915_pipe_crc_release,
2699};
2700
2701static struct pipe_crc_info i915_pipe_crc_data[I915_MAX_PIPES] = {
2702 {
2703 .name = "i915_pipe_A_crc",
2704 .pipe = PIPE_A,
2705 },
2706 {
2707 .name = "i915_pipe_B_crc",
2708 .pipe = PIPE_B,
2709 },
2710 {
2711 .name = "i915_pipe_C_crc",
2712 .pipe = PIPE_C,
2713 },
2714};
2715
2716static int i915_pipe_crc_create(struct dentry *root, struct drm_minor *minor,
2717 enum pipe pipe)
2718{
2719 struct drm_device *dev = minor->dev;
2720 struct dentry *ent;
2721 struct pipe_crc_info *info = &i915_pipe_crc_data[pipe];
2722
2723 info->dev = dev;
2724 ent = debugfs_create_file(info->name, S_IRUGO, root, info,
2725 &i915_pipe_crc_fops);
f3c5fe97
WY
2726 if (!ent)
2727 return -ENOMEM;
07144428
DL
2728
2729 return drm_add_fake_info_node(minor, ent, info);
8bf1e9f1
SH
2730}
2731
e8dfcf78 2732static const char * const pipe_crc_sources[] = {
926321d5
DV
2733 "none",
2734 "plane1",
2735 "plane2",
2736 "pf",
5b3a856b 2737 "pipe",
3d099a05
DV
2738 "TV",
2739 "DP-B",
2740 "DP-C",
2741 "DP-D",
46a19188 2742 "auto",
926321d5
DV
2743};
2744
2745static const char *pipe_crc_source_name(enum intel_pipe_crc_source source)
2746{
2747 BUILD_BUG_ON(ARRAY_SIZE(pipe_crc_sources) != INTEL_PIPE_CRC_SOURCE_MAX);
2748 return pipe_crc_sources[source];
2749}
2750
bd9db02f 2751static int display_crc_ctl_show(struct seq_file *m, void *data)
926321d5
DV
2752{
2753 struct drm_device *dev = m->private;
2754 struct drm_i915_private *dev_priv = dev->dev_private;
2755 int i;
2756
2757 for (i = 0; i < I915_MAX_PIPES; i++)
2758 seq_printf(m, "%c %s\n", pipe_name(i),
2759 pipe_crc_source_name(dev_priv->pipe_crc[i].source));
2760
2761 return 0;
2762}
2763
bd9db02f 2764static int display_crc_ctl_open(struct inode *inode, struct file *file)
926321d5
DV
2765{
2766 struct drm_device *dev = inode->i_private;
2767
bd9db02f 2768 return single_open(file, display_crc_ctl_show, dev);
926321d5
DV
2769}
2770
46a19188 2771static int i8xx_pipe_crc_ctl_reg(enum intel_pipe_crc_source *source,
52f843f6
DV
2772 uint32_t *val)
2773{
46a19188
DV
2774 if (*source == INTEL_PIPE_CRC_SOURCE_AUTO)
2775 *source = INTEL_PIPE_CRC_SOURCE_PIPE;
2776
2777 switch (*source) {
52f843f6
DV
2778 case INTEL_PIPE_CRC_SOURCE_PIPE:
2779 *val = PIPE_CRC_ENABLE | PIPE_CRC_INCLUDE_BORDER_I8XX;
2780 break;
2781 case INTEL_PIPE_CRC_SOURCE_NONE:
2782 *val = 0;
2783 break;
2784 default:
2785 return -EINVAL;
2786 }
2787
2788 return 0;
2789}
2790
46a19188
DV
2791static int i9xx_pipe_crc_auto_source(struct drm_device *dev, enum pipe pipe,
2792 enum intel_pipe_crc_source *source)
2793{
2794 struct intel_encoder *encoder;
2795 struct intel_crtc *crtc;
26756809 2796 struct intel_digital_port *dig_port;
46a19188
DV
2797 int ret = 0;
2798
2799 *source = INTEL_PIPE_CRC_SOURCE_PIPE;
2800
6e9f798d 2801 drm_modeset_lock_all(dev);
b2784e15 2802 for_each_intel_encoder(dev, encoder) {
46a19188
DV
2803 if (!encoder->base.crtc)
2804 continue;
2805
2806 crtc = to_intel_crtc(encoder->base.crtc);
2807
2808 if (crtc->pipe != pipe)
2809 continue;
2810
2811 switch (encoder->type) {
2812 case INTEL_OUTPUT_TVOUT:
2813 *source = INTEL_PIPE_CRC_SOURCE_TV;
2814 break;
2815 case INTEL_OUTPUT_DISPLAYPORT:
2816 case INTEL_OUTPUT_EDP:
26756809
DV
2817 dig_port = enc_to_dig_port(&encoder->base);
2818 switch (dig_port->port) {
2819 case PORT_B:
2820 *source = INTEL_PIPE_CRC_SOURCE_DP_B;
2821 break;
2822 case PORT_C:
2823 *source = INTEL_PIPE_CRC_SOURCE_DP_C;
2824 break;
2825 case PORT_D:
2826 *source = INTEL_PIPE_CRC_SOURCE_DP_D;
2827 break;
2828 default:
2829 WARN(1, "nonexisting DP port %c\n",
2830 port_name(dig_port->port));
2831 break;
2832 }
46a19188
DV
2833 break;
2834 }
2835 }
6e9f798d 2836 drm_modeset_unlock_all(dev);
46a19188
DV
2837
2838 return ret;
2839}
2840
2841static int vlv_pipe_crc_ctl_reg(struct drm_device *dev,
2842 enum pipe pipe,
2843 enum intel_pipe_crc_source *source,
7ac0129b
DV
2844 uint32_t *val)
2845{
8d2f24ca
DV
2846 struct drm_i915_private *dev_priv = dev->dev_private;
2847 bool need_stable_symbols = false;
2848
46a19188
DV
2849 if (*source == INTEL_PIPE_CRC_SOURCE_AUTO) {
2850 int ret = i9xx_pipe_crc_auto_source(dev, pipe, source);
2851 if (ret)
2852 return ret;
2853 }
2854
2855 switch (*source) {
7ac0129b
DV
2856 case INTEL_PIPE_CRC_SOURCE_PIPE:
2857 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PIPE_VLV;
2858 break;
2859 case INTEL_PIPE_CRC_SOURCE_DP_B:
2860 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_B_VLV;
8d2f24ca 2861 need_stable_symbols = true;
7ac0129b
DV
2862 break;
2863 case INTEL_PIPE_CRC_SOURCE_DP_C:
2864 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_C_VLV;
8d2f24ca 2865 need_stable_symbols = true;
7ac0129b
DV
2866 break;
2867 case INTEL_PIPE_CRC_SOURCE_NONE:
2868 *val = 0;
2869 break;
2870 default:
2871 return -EINVAL;
2872 }
2873
8d2f24ca
DV
2874 /*
2875 * When the pipe CRC tap point is after the transcoders we need
2876 * to tweak symbol-level features to produce a deterministic series of
2877 * symbols for a given frame. We need to reset those features only once
2878 * a frame (instead of every nth symbol):
2879 * - DC-balance: used to ensure a better clock recovery from the data
2880 * link (SDVO)
2881 * - DisplayPort scrambling: used for EMI reduction
2882 */
2883 if (need_stable_symbols) {
2884 uint32_t tmp = I915_READ(PORT_DFT2_G4X);
2885
8d2f24ca
DV
2886 tmp |= DC_BALANCE_RESET_VLV;
2887 if (pipe == PIPE_A)
2888 tmp |= PIPE_A_SCRAMBLE_RESET;
2889 else
2890 tmp |= PIPE_B_SCRAMBLE_RESET;
2891
2892 I915_WRITE(PORT_DFT2_G4X, tmp);
2893 }
2894
7ac0129b
DV
2895 return 0;
2896}
2897
4b79ebf7 2898static int i9xx_pipe_crc_ctl_reg(struct drm_device *dev,
46a19188
DV
2899 enum pipe pipe,
2900 enum intel_pipe_crc_source *source,
4b79ebf7
DV
2901 uint32_t *val)
2902{
84093603
DV
2903 struct drm_i915_private *dev_priv = dev->dev_private;
2904 bool need_stable_symbols = false;
2905
46a19188
DV
2906 if (*source == INTEL_PIPE_CRC_SOURCE_AUTO) {
2907 int ret = i9xx_pipe_crc_auto_source(dev, pipe, source);
2908 if (ret)
2909 return ret;
2910 }
2911
2912 switch (*source) {
4b79ebf7
DV
2913 case INTEL_PIPE_CRC_SOURCE_PIPE:
2914 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PIPE_I9XX;
2915 break;
2916 case INTEL_PIPE_CRC_SOURCE_TV:
2917 if (!SUPPORTS_TV(dev))
2918 return -EINVAL;
2919 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_TV_PRE;
2920 break;
2921 case INTEL_PIPE_CRC_SOURCE_DP_B:
2922 if (!IS_G4X(dev))
2923 return -EINVAL;
2924 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_B_G4X;
84093603 2925 need_stable_symbols = true;
4b79ebf7
DV
2926 break;
2927 case INTEL_PIPE_CRC_SOURCE_DP_C:
2928 if (!IS_G4X(dev))
2929 return -EINVAL;
2930 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_C_G4X;
84093603 2931 need_stable_symbols = true;
4b79ebf7
DV
2932 break;
2933 case INTEL_PIPE_CRC_SOURCE_DP_D:
2934 if (!IS_G4X(dev))
2935 return -EINVAL;
2936 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_D_G4X;
84093603 2937 need_stable_symbols = true;
4b79ebf7
DV
2938 break;
2939 case INTEL_PIPE_CRC_SOURCE_NONE:
2940 *val = 0;
2941 break;
2942 default:
2943 return -EINVAL;
2944 }
2945
84093603
DV
2946 /*
2947 * When the pipe CRC tap point is after the transcoders we need
2948 * to tweak symbol-level features to produce a deterministic series of
2949 * symbols for a given frame. We need to reset those features only once
2950 * a frame (instead of every nth symbol):
2951 * - DC-balance: used to ensure a better clock recovery from the data
2952 * link (SDVO)
2953 * - DisplayPort scrambling: used for EMI reduction
2954 */
2955 if (need_stable_symbols) {
2956 uint32_t tmp = I915_READ(PORT_DFT2_G4X);
2957
2958 WARN_ON(!IS_G4X(dev));
2959
2960 I915_WRITE(PORT_DFT_I9XX,
2961 I915_READ(PORT_DFT_I9XX) | DC_BALANCE_RESET);
2962
2963 if (pipe == PIPE_A)
2964 tmp |= PIPE_A_SCRAMBLE_RESET;
2965 else
2966 tmp |= PIPE_B_SCRAMBLE_RESET;
2967
2968 I915_WRITE(PORT_DFT2_G4X, tmp);
2969 }
2970
4b79ebf7
DV
2971 return 0;
2972}
2973
8d2f24ca
DV
2974static void vlv_undo_pipe_scramble_reset(struct drm_device *dev,
2975 enum pipe pipe)
2976{
2977 struct drm_i915_private *dev_priv = dev->dev_private;
2978 uint32_t tmp = I915_READ(PORT_DFT2_G4X);
2979
2980 if (pipe == PIPE_A)
2981 tmp &= ~PIPE_A_SCRAMBLE_RESET;
2982 else
2983 tmp &= ~PIPE_B_SCRAMBLE_RESET;
2984 if (!(tmp & PIPE_SCRAMBLE_RESET_MASK))
2985 tmp &= ~DC_BALANCE_RESET_VLV;
2986 I915_WRITE(PORT_DFT2_G4X, tmp);
2987
2988}
2989
84093603
DV
2990static void g4x_undo_pipe_scramble_reset(struct drm_device *dev,
2991 enum pipe pipe)
2992{
2993 struct drm_i915_private *dev_priv = dev->dev_private;
2994 uint32_t tmp = I915_READ(PORT_DFT2_G4X);
2995
2996 if (pipe == PIPE_A)
2997 tmp &= ~PIPE_A_SCRAMBLE_RESET;
2998 else
2999 tmp &= ~PIPE_B_SCRAMBLE_RESET;
3000 I915_WRITE(PORT_DFT2_G4X, tmp);
3001
3002 if (!(tmp & PIPE_SCRAMBLE_RESET_MASK)) {
3003 I915_WRITE(PORT_DFT_I9XX,
3004 I915_READ(PORT_DFT_I9XX) & ~DC_BALANCE_RESET);
3005 }
3006}
3007
46a19188 3008static int ilk_pipe_crc_ctl_reg(enum intel_pipe_crc_source *source,
5b3a856b
DV
3009 uint32_t *val)
3010{
46a19188
DV
3011 if (*source == INTEL_PIPE_CRC_SOURCE_AUTO)
3012 *source = INTEL_PIPE_CRC_SOURCE_PIPE;
3013
3014 switch (*source) {
5b3a856b
DV
3015 case INTEL_PIPE_CRC_SOURCE_PLANE1:
3016 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PRIMARY_ILK;
3017 break;
3018 case INTEL_PIPE_CRC_SOURCE_PLANE2:
3019 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_SPRITE_ILK;
3020 break;
5b3a856b
DV
3021 case INTEL_PIPE_CRC_SOURCE_PIPE:
3022 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PIPE_ILK;
3023 break;
3d099a05 3024 case INTEL_PIPE_CRC_SOURCE_NONE:
5b3a856b
DV
3025 *val = 0;
3026 break;
3d099a05
DV
3027 default:
3028 return -EINVAL;
5b3a856b
DV
3029 }
3030
3031 return 0;
3032}
3033
fabf6e51
DV
3034static void hsw_trans_edp_pipe_A_crc_wa(struct drm_device *dev)
3035{
3036 struct drm_i915_private *dev_priv = dev->dev_private;
3037 struct intel_crtc *crtc =
3038 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_A]);
3039
3040 drm_modeset_lock_all(dev);
3041 /*
3042 * If we use the eDP transcoder we need to make sure that we don't
3043 * bypass the pfit, since otherwise the pipe CRC source won't work. Only
3044 * relevant on hsw with pipe A when using the always-on power well
3045 * routing.
3046 */
3047 if (crtc->config.cpu_transcoder == TRANSCODER_EDP &&
3048 !crtc->config.pch_pfit.enabled) {
3049 crtc->config.pch_pfit.force_thru = true;
3050
3051 intel_display_power_get(dev_priv,
3052 POWER_DOMAIN_PIPE_PANEL_FITTER(PIPE_A));
3053
3054 dev_priv->display.crtc_disable(&crtc->base);
3055 dev_priv->display.crtc_enable(&crtc->base);
3056 }
3057 drm_modeset_unlock_all(dev);
3058}
3059
3060static void hsw_undo_trans_edp_pipe_A_crc_wa(struct drm_device *dev)
3061{
3062 struct drm_i915_private *dev_priv = dev->dev_private;
3063 struct intel_crtc *crtc =
3064 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_A]);
3065
3066 drm_modeset_lock_all(dev);
3067 /*
3068 * If we use the eDP transcoder we need to make sure that we don't
3069 * bypass the pfit, since otherwise the pipe CRC source won't work. Only
3070 * relevant on hsw with pipe A when using the always-on power well
3071 * routing.
3072 */
3073 if (crtc->config.pch_pfit.force_thru) {
3074 crtc->config.pch_pfit.force_thru = false;
3075
3076 dev_priv->display.crtc_disable(&crtc->base);
3077 dev_priv->display.crtc_enable(&crtc->base);
3078
3079 intel_display_power_put(dev_priv,
3080 POWER_DOMAIN_PIPE_PANEL_FITTER(PIPE_A));
3081 }
3082 drm_modeset_unlock_all(dev);
3083}
3084
3085static int ivb_pipe_crc_ctl_reg(struct drm_device *dev,
3086 enum pipe pipe,
3087 enum intel_pipe_crc_source *source,
5b3a856b
DV
3088 uint32_t *val)
3089{
46a19188
DV
3090 if (*source == INTEL_PIPE_CRC_SOURCE_AUTO)
3091 *source = INTEL_PIPE_CRC_SOURCE_PF;
3092
3093 switch (*source) {
5b3a856b
DV
3094 case INTEL_PIPE_CRC_SOURCE_PLANE1:
3095 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PRIMARY_IVB;
3096 break;
3097 case INTEL_PIPE_CRC_SOURCE_PLANE2:
3098 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_SPRITE_IVB;
3099 break;
3100 case INTEL_PIPE_CRC_SOURCE_PF:
fabf6e51
DV
3101 if (IS_HASWELL(dev) && pipe == PIPE_A)
3102 hsw_trans_edp_pipe_A_crc_wa(dev);
3103
5b3a856b
DV
3104 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PF_IVB;
3105 break;
3d099a05 3106 case INTEL_PIPE_CRC_SOURCE_NONE:
5b3a856b
DV
3107 *val = 0;
3108 break;
3d099a05
DV
3109 default:
3110 return -EINVAL;
5b3a856b
DV
3111 }
3112
3113 return 0;
3114}
3115
926321d5
DV
3116static int pipe_crc_set_source(struct drm_device *dev, enum pipe pipe,
3117 enum intel_pipe_crc_source source)
3118{
3119 struct drm_i915_private *dev_priv = dev->dev_private;
cc3da175 3120 struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[pipe];
432f3342 3121 u32 val = 0; /* shut up gcc */
5b3a856b 3122 int ret;
926321d5 3123
cc3da175
DL
3124 if (pipe_crc->source == source)
3125 return 0;
3126
ae676fcd
DL
3127 /* forbid changing the source without going back to 'none' */
3128 if (pipe_crc->source && source)
3129 return -EINVAL;
3130
52f843f6 3131 if (IS_GEN2(dev))
46a19188 3132 ret = i8xx_pipe_crc_ctl_reg(&source, &val);
52f843f6 3133 else if (INTEL_INFO(dev)->gen < 5)
46a19188 3134 ret = i9xx_pipe_crc_ctl_reg(dev, pipe, &source, &val);
7ac0129b 3135 else if (IS_VALLEYVIEW(dev))
fabf6e51 3136 ret = vlv_pipe_crc_ctl_reg(dev, pipe, &source, &val);
4b79ebf7 3137 else if (IS_GEN5(dev) || IS_GEN6(dev))
46a19188 3138 ret = ilk_pipe_crc_ctl_reg(&source, &val);
5b3a856b 3139 else
fabf6e51 3140 ret = ivb_pipe_crc_ctl_reg(dev, pipe, &source, &val);
5b3a856b
DV
3141
3142 if (ret != 0)
3143 return ret;
3144
4b584369
DL
3145 /* none -> real source transition */
3146 if (source) {
7cd6ccff
DL
3147 DRM_DEBUG_DRIVER("collecting CRCs for pipe %c, %s\n",
3148 pipe_name(pipe), pipe_crc_source_name(source));
3149
e5f75aca
DL
3150 pipe_crc->entries = kzalloc(sizeof(*pipe_crc->entries) *
3151 INTEL_PIPE_CRC_ENTRIES_NR,
3152 GFP_KERNEL);
3153 if (!pipe_crc->entries)
3154 return -ENOMEM;
3155
d538bbdf
DL
3156 spin_lock_irq(&pipe_crc->lock);
3157 pipe_crc->head = 0;
3158 pipe_crc->tail = 0;
3159 spin_unlock_irq(&pipe_crc->lock);
4b584369
DL
3160 }
3161
cc3da175 3162 pipe_crc->source = source;
926321d5 3163
926321d5
DV
3164 I915_WRITE(PIPE_CRC_CTL(pipe), val);
3165 POSTING_READ(PIPE_CRC_CTL(pipe));
3166
e5f75aca
DL
3167 /* real source -> none transition */
3168 if (source == INTEL_PIPE_CRC_SOURCE_NONE) {
d538bbdf 3169 struct intel_pipe_crc_entry *entries;
a33d7105
DV
3170 struct intel_crtc *crtc =
3171 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
d538bbdf 3172
7cd6ccff
DL
3173 DRM_DEBUG_DRIVER("stopping CRCs for pipe %c\n",
3174 pipe_name(pipe));
3175
a33d7105
DV
3176 drm_modeset_lock(&crtc->base.mutex, NULL);
3177 if (crtc->active)
3178 intel_wait_for_vblank(dev, pipe);
3179 drm_modeset_unlock(&crtc->base.mutex);
bcf17ab2 3180
d538bbdf
DL
3181 spin_lock_irq(&pipe_crc->lock);
3182 entries = pipe_crc->entries;
e5f75aca 3183 pipe_crc->entries = NULL;
d538bbdf
DL
3184 spin_unlock_irq(&pipe_crc->lock);
3185
3186 kfree(entries);
84093603
DV
3187
3188 if (IS_G4X(dev))
3189 g4x_undo_pipe_scramble_reset(dev, pipe);
8d2f24ca
DV
3190 else if (IS_VALLEYVIEW(dev))
3191 vlv_undo_pipe_scramble_reset(dev, pipe);
fabf6e51
DV
3192 else if (IS_HASWELL(dev) && pipe == PIPE_A)
3193 hsw_undo_trans_edp_pipe_A_crc_wa(dev);
e5f75aca
DL
3194 }
3195
926321d5
DV
3196 return 0;
3197}
3198
3199/*
3200 * Parse pipe CRC command strings:
b94dec87
DL
3201 * command: wsp* object wsp+ name wsp+ source wsp*
3202 * object: 'pipe'
3203 * name: (A | B | C)
926321d5
DV
3204 * source: (none | plane1 | plane2 | pf)
3205 * wsp: (#0x20 | #0x9 | #0xA)+
3206 *
3207 * eg.:
b94dec87
DL
3208 * "pipe A plane1" -> Start CRC computations on plane1 of pipe A
3209 * "pipe A none" -> Stop CRC
926321d5 3210 */
bd9db02f 3211static int display_crc_ctl_tokenize(char *buf, char *words[], int max_words)
926321d5
DV
3212{
3213 int n_words = 0;
3214
3215 while (*buf) {
3216 char *end;
3217
3218 /* skip leading white space */
3219 buf = skip_spaces(buf);
3220 if (!*buf)
3221 break; /* end of buffer */
3222
3223 /* find end of word */
3224 for (end = buf; *end && !isspace(*end); end++)
3225 ;
3226
3227 if (n_words == max_words) {
3228 DRM_DEBUG_DRIVER("too many words, allowed <= %d\n",
3229 max_words);
3230 return -EINVAL; /* ran out of words[] before bytes */
3231 }
3232
3233 if (*end)
3234 *end++ = '\0';
3235 words[n_words++] = buf;
3236 buf = end;
3237 }
3238
3239 return n_words;
3240}
3241
b94dec87
DL
3242enum intel_pipe_crc_object {
3243 PIPE_CRC_OBJECT_PIPE,
3244};
3245
e8dfcf78 3246static const char * const pipe_crc_objects[] = {
b94dec87
DL
3247 "pipe",
3248};
3249
3250static int
bd9db02f 3251display_crc_ctl_parse_object(const char *buf, enum intel_pipe_crc_object *o)
b94dec87
DL
3252{
3253 int i;
3254
3255 for (i = 0; i < ARRAY_SIZE(pipe_crc_objects); i++)
3256 if (!strcmp(buf, pipe_crc_objects[i])) {
bd9db02f 3257 *o = i;
b94dec87
DL
3258 return 0;
3259 }
3260
3261 return -EINVAL;
3262}
3263
bd9db02f 3264static int display_crc_ctl_parse_pipe(const char *buf, enum pipe *pipe)
926321d5
DV
3265{
3266 const char name = buf[0];
3267
3268 if (name < 'A' || name >= pipe_name(I915_MAX_PIPES))
3269 return -EINVAL;
3270
3271 *pipe = name - 'A';
3272
3273 return 0;
3274}
3275
3276static int
bd9db02f 3277display_crc_ctl_parse_source(const char *buf, enum intel_pipe_crc_source *s)
926321d5
DV
3278{
3279 int i;
3280
3281 for (i = 0; i < ARRAY_SIZE(pipe_crc_sources); i++)
3282 if (!strcmp(buf, pipe_crc_sources[i])) {
bd9db02f 3283 *s = i;
926321d5
DV
3284 return 0;
3285 }
3286
3287 return -EINVAL;
3288}
3289
bd9db02f 3290static int display_crc_ctl_parse(struct drm_device *dev, char *buf, size_t len)
926321d5 3291{
b94dec87 3292#define N_WORDS 3
926321d5 3293 int n_words;
b94dec87 3294 char *words[N_WORDS];
926321d5 3295 enum pipe pipe;
b94dec87 3296 enum intel_pipe_crc_object object;
926321d5
DV
3297 enum intel_pipe_crc_source source;
3298
bd9db02f 3299 n_words = display_crc_ctl_tokenize(buf, words, N_WORDS);
b94dec87
DL
3300 if (n_words != N_WORDS) {
3301 DRM_DEBUG_DRIVER("tokenize failed, a command is %d words\n",
3302 N_WORDS);
3303 return -EINVAL;
3304 }
3305
bd9db02f 3306 if (display_crc_ctl_parse_object(words[0], &object) < 0) {
b94dec87 3307 DRM_DEBUG_DRIVER("unknown object %s\n", words[0]);
926321d5
DV
3308 return -EINVAL;
3309 }
3310
bd9db02f 3311 if (display_crc_ctl_parse_pipe(words[1], &pipe) < 0) {
b94dec87 3312 DRM_DEBUG_DRIVER("unknown pipe %s\n", words[1]);
926321d5
DV
3313 return -EINVAL;
3314 }
3315
bd9db02f 3316 if (display_crc_ctl_parse_source(words[2], &source) < 0) {
b94dec87 3317 DRM_DEBUG_DRIVER("unknown source %s\n", words[2]);
926321d5
DV
3318 return -EINVAL;
3319 }
3320
3321 return pipe_crc_set_source(dev, pipe, source);
3322}
3323
bd9db02f
DL
3324static ssize_t display_crc_ctl_write(struct file *file, const char __user *ubuf,
3325 size_t len, loff_t *offp)
926321d5
DV
3326{
3327 struct seq_file *m = file->private_data;
3328 struct drm_device *dev = m->private;
3329 char *tmpbuf;
3330 int ret;
3331
3332 if (len == 0)
3333 return 0;
3334
3335 if (len > PAGE_SIZE - 1) {
3336 DRM_DEBUG_DRIVER("expected <%lu bytes into pipe crc control\n",
3337 PAGE_SIZE);
3338 return -E2BIG;
3339 }
3340
3341 tmpbuf = kmalloc(len + 1, GFP_KERNEL);
3342 if (!tmpbuf)
3343 return -ENOMEM;
3344
3345 if (copy_from_user(tmpbuf, ubuf, len)) {
3346 ret = -EFAULT;
3347 goto out;
3348 }
3349 tmpbuf[len] = '\0';
3350
bd9db02f 3351 ret = display_crc_ctl_parse(dev, tmpbuf, len);
926321d5
DV
3352
3353out:
3354 kfree(tmpbuf);
3355 if (ret < 0)
3356 return ret;
3357
3358 *offp += len;
3359 return len;
3360}
3361
bd9db02f 3362static const struct file_operations i915_display_crc_ctl_fops = {
926321d5 3363 .owner = THIS_MODULE,
bd9db02f 3364 .open = display_crc_ctl_open,
926321d5
DV
3365 .read = seq_read,
3366 .llseek = seq_lseek,
3367 .release = single_release,
bd9db02f 3368 .write = display_crc_ctl_write
926321d5
DV
3369};
3370
369a1342
VS
3371static void wm_latency_show(struct seq_file *m, const uint16_t wm[5])
3372{
3373 struct drm_device *dev = m->private;
546c81fd 3374 int num_levels = ilk_wm_max_level(dev) + 1;
369a1342
VS
3375 int level;
3376
3377 drm_modeset_lock_all(dev);
3378
3379 for (level = 0; level < num_levels; level++) {
3380 unsigned int latency = wm[level];
3381
3382 /* WM1+ latency values in 0.5us units */
3383 if (level > 0)
3384 latency *= 5;
3385
3386 seq_printf(m, "WM%d %u (%u.%u usec)\n",
3387 level, wm[level],
3388 latency / 10, latency % 10);
3389 }
3390
3391 drm_modeset_unlock_all(dev);
3392}
3393
3394static int pri_wm_latency_show(struct seq_file *m, void *data)
3395{
3396 struct drm_device *dev = m->private;
3397
3398 wm_latency_show(m, to_i915(dev)->wm.pri_latency);
3399
3400 return 0;
3401}
3402
3403static int spr_wm_latency_show(struct seq_file *m, void *data)
3404{
3405 struct drm_device *dev = m->private;
3406
3407 wm_latency_show(m, to_i915(dev)->wm.spr_latency);
3408
3409 return 0;
3410}
3411
3412static int cur_wm_latency_show(struct seq_file *m, void *data)
3413{
3414 struct drm_device *dev = m->private;
3415
3416 wm_latency_show(m, to_i915(dev)->wm.cur_latency);
3417
3418 return 0;
3419}
3420
3421static int pri_wm_latency_open(struct inode *inode, struct file *file)
3422{
3423 struct drm_device *dev = inode->i_private;
3424
9ad0257c 3425 if (HAS_GMCH_DISPLAY(dev))
369a1342
VS
3426 return -ENODEV;
3427
3428 return single_open(file, pri_wm_latency_show, dev);
3429}
3430
3431static int spr_wm_latency_open(struct inode *inode, struct file *file)
3432{
3433 struct drm_device *dev = inode->i_private;
3434
9ad0257c 3435 if (HAS_GMCH_DISPLAY(dev))
369a1342
VS
3436 return -ENODEV;
3437
3438 return single_open(file, spr_wm_latency_show, dev);
3439}
3440
3441static int cur_wm_latency_open(struct inode *inode, struct file *file)
3442{
3443 struct drm_device *dev = inode->i_private;
3444
9ad0257c 3445 if (HAS_GMCH_DISPLAY(dev))
369a1342
VS
3446 return -ENODEV;
3447
3448 return single_open(file, cur_wm_latency_show, dev);
3449}
3450
3451static ssize_t wm_latency_write(struct file *file, const char __user *ubuf,
3452 size_t len, loff_t *offp, uint16_t wm[5])
3453{
3454 struct seq_file *m = file->private_data;
3455 struct drm_device *dev = m->private;
3456 uint16_t new[5] = { 0 };
546c81fd 3457 int num_levels = ilk_wm_max_level(dev) + 1;
369a1342
VS
3458 int level;
3459 int ret;
3460 char tmp[32];
3461
3462 if (len >= sizeof(tmp))
3463 return -EINVAL;
3464
3465 if (copy_from_user(tmp, ubuf, len))
3466 return -EFAULT;
3467
3468 tmp[len] = '\0';
3469
3470 ret = sscanf(tmp, "%hu %hu %hu %hu %hu", &new[0], &new[1], &new[2], &new[3], &new[4]);
3471 if (ret != num_levels)
3472 return -EINVAL;
3473
3474 drm_modeset_lock_all(dev);
3475
3476 for (level = 0; level < num_levels; level++)
3477 wm[level] = new[level];
3478
3479 drm_modeset_unlock_all(dev);
3480
3481 return len;
3482}
3483
3484
3485static ssize_t pri_wm_latency_write(struct file *file, const char __user *ubuf,
3486 size_t len, loff_t *offp)
3487{
3488 struct seq_file *m = file->private_data;
3489 struct drm_device *dev = m->private;
3490
3491 return wm_latency_write(file, ubuf, len, offp, to_i915(dev)->wm.pri_latency);
3492}
3493
3494static ssize_t spr_wm_latency_write(struct file *file, const char __user *ubuf,
3495 size_t len, loff_t *offp)
3496{
3497 struct seq_file *m = file->private_data;
3498 struct drm_device *dev = m->private;
3499
3500 return wm_latency_write(file, ubuf, len, offp, to_i915(dev)->wm.spr_latency);
3501}
3502
3503static ssize_t cur_wm_latency_write(struct file *file, const char __user *ubuf,
3504 size_t len, loff_t *offp)
3505{
3506 struct seq_file *m = file->private_data;
3507 struct drm_device *dev = m->private;
3508
3509 return wm_latency_write(file, ubuf, len, offp, to_i915(dev)->wm.cur_latency);
3510}
3511
3512static const struct file_operations i915_pri_wm_latency_fops = {
3513 .owner = THIS_MODULE,
3514 .open = pri_wm_latency_open,
3515 .read = seq_read,
3516 .llseek = seq_lseek,
3517 .release = single_release,
3518 .write = pri_wm_latency_write
3519};
3520
3521static const struct file_operations i915_spr_wm_latency_fops = {
3522 .owner = THIS_MODULE,
3523 .open = spr_wm_latency_open,
3524 .read = seq_read,
3525 .llseek = seq_lseek,
3526 .release = single_release,
3527 .write = spr_wm_latency_write
3528};
3529
3530static const struct file_operations i915_cur_wm_latency_fops = {
3531 .owner = THIS_MODULE,
3532 .open = cur_wm_latency_open,
3533 .read = seq_read,
3534 .llseek = seq_lseek,
3535 .release = single_release,
3536 .write = cur_wm_latency_write
3537};
3538
647416f9
KC
3539static int
3540i915_wedged_get(void *data, u64 *val)
f3cd474b 3541{
647416f9 3542 struct drm_device *dev = data;
e277a1f8 3543 struct drm_i915_private *dev_priv = dev->dev_private;
f3cd474b 3544
647416f9 3545 *val = atomic_read(&dev_priv->gpu_error.reset_counter);
f3cd474b 3546
647416f9 3547 return 0;
f3cd474b
CW
3548}
3549
647416f9
KC
3550static int
3551i915_wedged_set(void *data, u64 val)
f3cd474b 3552{
647416f9 3553 struct drm_device *dev = data;
d46c0517
ID
3554 struct drm_i915_private *dev_priv = dev->dev_private;
3555
3556 intel_runtime_pm_get(dev_priv);
f3cd474b 3557
58174462
MK
3558 i915_handle_error(dev, val,
3559 "Manually setting wedged to %llu", val);
d46c0517
ID
3560
3561 intel_runtime_pm_put(dev_priv);
3562
647416f9 3563 return 0;
f3cd474b
CW
3564}
3565
647416f9
KC
3566DEFINE_SIMPLE_ATTRIBUTE(i915_wedged_fops,
3567 i915_wedged_get, i915_wedged_set,
3a3b4f98 3568 "%llu\n");
f3cd474b 3569
647416f9
KC
3570static int
3571i915_ring_stop_get(void *data, u64 *val)
e5eb3d63 3572{
647416f9 3573 struct drm_device *dev = data;
e277a1f8 3574 struct drm_i915_private *dev_priv = dev->dev_private;
e5eb3d63 3575
647416f9 3576 *val = dev_priv->gpu_error.stop_rings;
e5eb3d63 3577
647416f9 3578 return 0;
e5eb3d63
DV
3579}
3580
647416f9
KC
3581static int
3582i915_ring_stop_set(void *data, u64 val)
e5eb3d63 3583{
647416f9 3584 struct drm_device *dev = data;
e5eb3d63 3585 struct drm_i915_private *dev_priv = dev->dev_private;
647416f9 3586 int ret;
e5eb3d63 3587
647416f9 3588 DRM_DEBUG_DRIVER("Stopping rings 0x%08llx\n", val);
e5eb3d63 3589
22bcfc6a
DV
3590 ret = mutex_lock_interruptible(&dev->struct_mutex);
3591 if (ret)
3592 return ret;
3593
99584db3 3594 dev_priv->gpu_error.stop_rings = val;
e5eb3d63
DV
3595 mutex_unlock(&dev->struct_mutex);
3596
647416f9 3597 return 0;
e5eb3d63
DV
3598}
3599
647416f9
KC
3600DEFINE_SIMPLE_ATTRIBUTE(i915_ring_stop_fops,
3601 i915_ring_stop_get, i915_ring_stop_set,
3602 "0x%08llx\n");
d5442303 3603
094f9a54
CW
3604static int
3605i915_ring_missed_irq_get(void *data, u64 *val)
3606{
3607 struct drm_device *dev = data;
3608 struct drm_i915_private *dev_priv = dev->dev_private;
3609
3610 *val = dev_priv->gpu_error.missed_irq_rings;
3611 return 0;
3612}
3613
3614static int
3615i915_ring_missed_irq_set(void *data, u64 val)
3616{
3617 struct drm_device *dev = data;
3618 struct drm_i915_private *dev_priv = dev->dev_private;
3619 int ret;
3620
3621 /* Lock against concurrent debugfs callers */
3622 ret = mutex_lock_interruptible(&dev->struct_mutex);
3623 if (ret)
3624 return ret;
3625 dev_priv->gpu_error.missed_irq_rings = val;
3626 mutex_unlock(&dev->struct_mutex);
3627
3628 return 0;
3629}
3630
3631DEFINE_SIMPLE_ATTRIBUTE(i915_ring_missed_irq_fops,
3632 i915_ring_missed_irq_get, i915_ring_missed_irq_set,
3633 "0x%08llx\n");
3634
3635static int
3636i915_ring_test_irq_get(void *data, u64 *val)
3637{
3638 struct drm_device *dev = data;
3639 struct drm_i915_private *dev_priv = dev->dev_private;
3640
3641 *val = dev_priv->gpu_error.test_irq_rings;
3642
3643 return 0;
3644}
3645
3646static int
3647i915_ring_test_irq_set(void *data, u64 val)
3648{
3649 struct drm_device *dev = data;
3650 struct drm_i915_private *dev_priv = dev->dev_private;
3651 int ret;
3652
3653 DRM_DEBUG_DRIVER("Masking interrupts on rings 0x%08llx\n", val);
3654
3655 /* Lock against concurrent debugfs callers */
3656 ret = mutex_lock_interruptible(&dev->struct_mutex);
3657 if (ret)
3658 return ret;
3659
3660 dev_priv->gpu_error.test_irq_rings = val;
3661 mutex_unlock(&dev->struct_mutex);
3662
3663 return 0;
3664}
3665
3666DEFINE_SIMPLE_ATTRIBUTE(i915_ring_test_irq_fops,
3667 i915_ring_test_irq_get, i915_ring_test_irq_set,
3668 "0x%08llx\n");
3669
dd624afd
CW
3670#define DROP_UNBOUND 0x1
3671#define DROP_BOUND 0x2
3672#define DROP_RETIRE 0x4
3673#define DROP_ACTIVE 0x8
3674#define DROP_ALL (DROP_UNBOUND | \
3675 DROP_BOUND | \
3676 DROP_RETIRE | \
3677 DROP_ACTIVE)
647416f9
KC
3678static int
3679i915_drop_caches_get(void *data, u64 *val)
dd624afd 3680{
647416f9 3681 *val = DROP_ALL;
dd624afd 3682
647416f9 3683 return 0;
dd624afd
CW
3684}
3685
647416f9
KC
3686static int
3687i915_drop_caches_set(void *data, u64 val)
dd624afd 3688{
647416f9 3689 struct drm_device *dev = data;
dd624afd
CW
3690 struct drm_i915_private *dev_priv = dev->dev_private;
3691 struct drm_i915_gem_object *obj, *next;
ca191b13
BW
3692 struct i915_address_space *vm;
3693 struct i915_vma *vma, *x;
647416f9 3694 int ret;
dd624afd 3695
2f9fe5ff 3696 DRM_DEBUG("Dropping caches: 0x%08llx\n", val);
dd624afd
CW
3697
3698 /* No need to check and wait for gpu resets, only libdrm auto-restarts
3699 * on ioctls on -EAGAIN. */
3700 ret = mutex_lock_interruptible(&dev->struct_mutex);
3701 if (ret)
3702 return ret;
3703
3704 if (val & DROP_ACTIVE) {
3705 ret = i915_gpu_idle(dev);
3706 if (ret)
3707 goto unlock;
3708 }
3709
3710 if (val & (DROP_RETIRE | DROP_ACTIVE))
3711 i915_gem_retire_requests(dev);
3712
3713 if (val & DROP_BOUND) {
ca191b13
BW
3714 list_for_each_entry(vm, &dev_priv->vm_list, global_link) {
3715 list_for_each_entry_safe(vma, x, &vm->inactive_list,
3716 mm_list) {
d7f46fc4 3717 if (vma->pin_count)
ca191b13
BW
3718 continue;
3719
3720 ret = i915_vma_unbind(vma);
3721 if (ret)
3722 goto unlock;
3723 }
31a46c9c 3724 }
dd624afd
CW
3725 }
3726
3727 if (val & DROP_UNBOUND) {
35c20a60
BW
3728 list_for_each_entry_safe(obj, next, &dev_priv->mm.unbound_list,
3729 global_list)
dd624afd
CW
3730 if (obj->pages_pin_count == 0) {
3731 ret = i915_gem_object_put_pages(obj);
3732 if (ret)
3733 goto unlock;
3734 }
3735 }
3736
3737unlock:
3738 mutex_unlock(&dev->struct_mutex);
3739
647416f9 3740 return ret;
dd624afd
CW
3741}
3742
647416f9
KC
3743DEFINE_SIMPLE_ATTRIBUTE(i915_drop_caches_fops,
3744 i915_drop_caches_get, i915_drop_caches_set,
3745 "0x%08llx\n");
dd624afd 3746
647416f9
KC
3747static int
3748i915_max_freq_get(void *data, u64 *val)
358733e9 3749{
647416f9 3750 struct drm_device *dev = data;
e277a1f8 3751 struct drm_i915_private *dev_priv = dev->dev_private;
647416f9 3752 int ret;
004777cb 3753
daa3afb2 3754 if (INTEL_INFO(dev)->gen < 6)
004777cb
DV
3755 return -ENODEV;
3756
5c9669ce
TR
3757 flush_delayed_work(&dev_priv->rps.delayed_resume_work);
3758
4fc688ce 3759 ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
004777cb
DV
3760 if (ret)
3761 return ret;
358733e9 3762
0a073b84 3763 if (IS_VALLEYVIEW(dev))
b39fb297 3764 *val = vlv_gpu_freq(dev_priv, dev_priv->rps.max_freq_softlimit);
0a073b84 3765 else
b39fb297 3766 *val = dev_priv->rps.max_freq_softlimit * GT_FREQUENCY_MULTIPLIER;
4fc688ce 3767 mutex_unlock(&dev_priv->rps.hw_lock);
358733e9 3768
647416f9 3769 return 0;
358733e9
JB
3770}
3771
647416f9
KC
3772static int
3773i915_max_freq_set(void *data, u64 val)
358733e9 3774{
647416f9 3775 struct drm_device *dev = data;
358733e9 3776 struct drm_i915_private *dev_priv = dev->dev_private;
dd0a1aa1 3777 u32 rp_state_cap, hw_max, hw_min;
647416f9 3778 int ret;
004777cb 3779
daa3afb2 3780 if (INTEL_INFO(dev)->gen < 6)
004777cb 3781 return -ENODEV;
358733e9 3782
5c9669ce
TR
3783 flush_delayed_work(&dev_priv->rps.delayed_resume_work);
3784
647416f9 3785 DRM_DEBUG_DRIVER("Manually setting max freq to %llu\n", val);
358733e9 3786
4fc688ce 3787 ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
004777cb
DV
3788 if (ret)
3789 return ret;
3790
358733e9
JB
3791 /*
3792 * Turbo will still be enabled, but won't go above the set value.
3793 */
0a073b84 3794 if (IS_VALLEYVIEW(dev)) {
2ec3815f 3795 val = vlv_freq_opcode(dev_priv, val);
dd0a1aa1 3796
03af2045
VS
3797 hw_max = dev_priv->rps.max_freq;
3798 hw_min = dev_priv->rps.min_freq;
0a073b84
JB
3799 } else {
3800 do_div(val, GT_FREQUENCY_MULTIPLIER);
dd0a1aa1
JM
3801
3802 rp_state_cap = I915_READ(GEN6_RP_STATE_CAP);
b39fb297 3803 hw_max = dev_priv->rps.max_freq;
dd0a1aa1
JM
3804 hw_min = (rp_state_cap >> 16) & 0xff;
3805 }
3806
b39fb297 3807 if (val < hw_min || val > hw_max || val < dev_priv->rps.min_freq_softlimit) {
dd0a1aa1
JM
3808 mutex_unlock(&dev_priv->rps.hw_lock);
3809 return -EINVAL;
0a073b84
JB
3810 }
3811
b39fb297 3812 dev_priv->rps.max_freq_softlimit = val;
dd0a1aa1
JM
3813
3814 if (IS_VALLEYVIEW(dev))
3815 valleyview_set_rps(dev, val);
3816 else
3817 gen6_set_rps(dev, val);
3818
4fc688ce 3819 mutex_unlock(&dev_priv->rps.hw_lock);
358733e9 3820
647416f9 3821 return 0;
358733e9
JB
3822}
3823
647416f9
KC
3824DEFINE_SIMPLE_ATTRIBUTE(i915_max_freq_fops,
3825 i915_max_freq_get, i915_max_freq_set,
3a3b4f98 3826 "%llu\n");
358733e9 3827
647416f9
KC
3828static int
3829i915_min_freq_get(void *data, u64 *val)
1523c310 3830{
647416f9 3831 struct drm_device *dev = data;
e277a1f8 3832 struct drm_i915_private *dev_priv = dev->dev_private;
647416f9 3833 int ret;
004777cb 3834
daa3afb2 3835 if (INTEL_INFO(dev)->gen < 6)
004777cb
DV
3836 return -ENODEV;
3837
5c9669ce
TR
3838 flush_delayed_work(&dev_priv->rps.delayed_resume_work);
3839
4fc688ce 3840 ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
004777cb
DV
3841 if (ret)
3842 return ret;
1523c310 3843
0a073b84 3844 if (IS_VALLEYVIEW(dev))
b39fb297 3845 *val = vlv_gpu_freq(dev_priv, dev_priv->rps.min_freq_softlimit);
0a073b84 3846 else
b39fb297 3847 *val = dev_priv->rps.min_freq_softlimit * GT_FREQUENCY_MULTIPLIER;
4fc688ce 3848 mutex_unlock(&dev_priv->rps.hw_lock);
1523c310 3849
647416f9 3850 return 0;
1523c310
JB
3851}
3852
647416f9
KC
3853static int
3854i915_min_freq_set(void *data, u64 val)
1523c310 3855{
647416f9 3856 struct drm_device *dev = data;
1523c310 3857 struct drm_i915_private *dev_priv = dev->dev_private;
dd0a1aa1 3858 u32 rp_state_cap, hw_max, hw_min;
647416f9 3859 int ret;
004777cb 3860
daa3afb2 3861 if (INTEL_INFO(dev)->gen < 6)
004777cb 3862 return -ENODEV;
1523c310 3863
5c9669ce
TR
3864 flush_delayed_work(&dev_priv->rps.delayed_resume_work);
3865
647416f9 3866 DRM_DEBUG_DRIVER("Manually setting min freq to %llu\n", val);
1523c310 3867
4fc688ce 3868 ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
004777cb
DV
3869 if (ret)
3870 return ret;
3871
1523c310
JB
3872 /*
3873 * Turbo will still be enabled, but won't go below the set value.
3874 */
0a073b84 3875 if (IS_VALLEYVIEW(dev)) {
2ec3815f 3876 val = vlv_freq_opcode(dev_priv, val);
dd0a1aa1 3877
03af2045
VS
3878 hw_max = dev_priv->rps.max_freq;
3879 hw_min = dev_priv->rps.min_freq;
0a073b84
JB
3880 } else {
3881 do_div(val, GT_FREQUENCY_MULTIPLIER);
dd0a1aa1
JM
3882
3883 rp_state_cap = I915_READ(GEN6_RP_STATE_CAP);
b39fb297 3884 hw_max = dev_priv->rps.max_freq;
dd0a1aa1
JM
3885 hw_min = (rp_state_cap >> 16) & 0xff;
3886 }
3887
b39fb297 3888 if (val < hw_min || val > hw_max || val > dev_priv->rps.max_freq_softlimit) {
dd0a1aa1
JM
3889 mutex_unlock(&dev_priv->rps.hw_lock);
3890 return -EINVAL;
0a073b84 3891 }
dd0a1aa1 3892
b39fb297 3893 dev_priv->rps.min_freq_softlimit = val;
dd0a1aa1
JM
3894
3895 if (IS_VALLEYVIEW(dev))
3896 valleyview_set_rps(dev, val);
3897 else
3898 gen6_set_rps(dev, val);
3899
4fc688ce 3900 mutex_unlock(&dev_priv->rps.hw_lock);
1523c310 3901
647416f9 3902 return 0;
1523c310
JB
3903}
3904
647416f9
KC
3905DEFINE_SIMPLE_ATTRIBUTE(i915_min_freq_fops,
3906 i915_min_freq_get, i915_min_freq_set,
3a3b4f98 3907 "%llu\n");
1523c310 3908
647416f9
KC
3909static int
3910i915_cache_sharing_get(void *data, u64 *val)
07b7ddd9 3911{
647416f9 3912 struct drm_device *dev = data;
e277a1f8 3913 struct drm_i915_private *dev_priv = dev->dev_private;
07b7ddd9 3914 u32 snpcr;
647416f9 3915 int ret;
07b7ddd9 3916
004777cb
DV
3917 if (!(IS_GEN6(dev) || IS_GEN7(dev)))
3918 return -ENODEV;
3919
22bcfc6a
DV
3920 ret = mutex_lock_interruptible(&dev->struct_mutex);
3921 if (ret)
3922 return ret;
c8c8fb33 3923 intel_runtime_pm_get(dev_priv);
22bcfc6a 3924
07b7ddd9 3925 snpcr = I915_READ(GEN6_MBCUNIT_SNPCR);
c8c8fb33
PZ
3926
3927 intel_runtime_pm_put(dev_priv);
07b7ddd9
JB
3928 mutex_unlock(&dev_priv->dev->struct_mutex);
3929
647416f9 3930 *val = (snpcr & GEN6_MBC_SNPCR_MASK) >> GEN6_MBC_SNPCR_SHIFT;
07b7ddd9 3931
647416f9 3932 return 0;
07b7ddd9
JB
3933}
3934
647416f9
KC
3935static int
3936i915_cache_sharing_set(void *data, u64 val)
07b7ddd9 3937{
647416f9 3938 struct drm_device *dev = data;
07b7ddd9 3939 struct drm_i915_private *dev_priv = dev->dev_private;
07b7ddd9 3940 u32 snpcr;
07b7ddd9 3941
004777cb
DV
3942 if (!(IS_GEN6(dev) || IS_GEN7(dev)))
3943 return -ENODEV;
3944
647416f9 3945 if (val > 3)
07b7ddd9
JB
3946 return -EINVAL;
3947
c8c8fb33 3948 intel_runtime_pm_get(dev_priv);
647416f9 3949 DRM_DEBUG_DRIVER("Manually setting uncore sharing to %llu\n", val);
07b7ddd9
JB
3950
3951 /* Update the cache sharing policy here as well */
3952 snpcr = I915_READ(GEN6_MBCUNIT_SNPCR);
3953 snpcr &= ~GEN6_MBC_SNPCR_MASK;
3954 snpcr |= (val << GEN6_MBC_SNPCR_SHIFT);
3955 I915_WRITE(GEN6_MBCUNIT_SNPCR, snpcr);
3956
c8c8fb33 3957 intel_runtime_pm_put(dev_priv);
647416f9 3958 return 0;
07b7ddd9
JB
3959}
3960
647416f9
KC
3961DEFINE_SIMPLE_ATTRIBUTE(i915_cache_sharing_fops,
3962 i915_cache_sharing_get, i915_cache_sharing_set,
3963 "%llu\n");
07b7ddd9 3964
6d794d42
BW
3965static int i915_forcewake_open(struct inode *inode, struct file *file)
3966{
3967 struct drm_device *dev = inode->i_private;
3968 struct drm_i915_private *dev_priv = dev->dev_private;
6d794d42 3969
075edca4 3970 if (INTEL_INFO(dev)->gen < 6)
6d794d42
BW
3971 return 0;
3972
c8d9a590 3973 gen6_gt_force_wake_get(dev_priv, FORCEWAKE_ALL);
6d794d42
BW
3974
3975 return 0;
3976}
3977
c43b5634 3978static int i915_forcewake_release(struct inode *inode, struct file *file)
6d794d42
BW
3979{
3980 struct drm_device *dev = inode->i_private;
3981 struct drm_i915_private *dev_priv = dev->dev_private;
3982
075edca4 3983 if (INTEL_INFO(dev)->gen < 6)
6d794d42
BW
3984 return 0;
3985
c8d9a590 3986 gen6_gt_force_wake_put(dev_priv, FORCEWAKE_ALL);
6d794d42
BW
3987
3988 return 0;
3989}
3990
3991static const struct file_operations i915_forcewake_fops = {
3992 .owner = THIS_MODULE,
3993 .open = i915_forcewake_open,
3994 .release = i915_forcewake_release,
3995};
3996
3997static int i915_forcewake_create(struct dentry *root, struct drm_minor *minor)
3998{
3999 struct drm_device *dev = minor->dev;
4000 struct dentry *ent;
4001
4002 ent = debugfs_create_file("i915_forcewake_user",
8eb57294 4003 S_IRUSR,
6d794d42
BW
4004 root, dev,
4005 &i915_forcewake_fops);
f3c5fe97
WY
4006 if (!ent)
4007 return -ENOMEM;
6d794d42 4008
8eb57294 4009 return drm_add_fake_info_node(minor, ent, &i915_forcewake_fops);
6d794d42
BW
4010}
4011
6a9c308d
DV
4012static int i915_debugfs_create(struct dentry *root,
4013 struct drm_minor *minor,
4014 const char *name,
4015 const struct file_operations *fops)
07b7ddd9
JB
4016{
4017 struct drm_device *dev = minor->dev;
4018 struct dentry *ent;
4019
6a9c308d 4020 ent = debugfs_create_file(name,
07b7ddd9
JB
4021 S_IRUGO | S_IWUSR,
4022 root, dev,
6a9c308d 4023 fops);
f3c5fe97
WY
4024 if (!ent)
4025 return -ENOMEM;
07b7ddd9 4026
6a9c308d 4027 return drm_add_fake_info_node(minor, ent, fops);
07b7ddd9
JB
4028}
4029
06c5bf8c 4030static const struct drm_info_list i915_debugfs_list[] = {
311bd68e 4031 {"i915_capabilities", i915_capabilities, 0},
73aa808f 4032 {"i915_gem_objects", i915_gem_object_info, 0},
08c18323 4033 {"i915_gem_gtt", i915_gem_gtt_info, 0},
1b50247a 4034 {"i915_gem_pinned", i915_gem_gtt_info, 0, (void *) PINNED_LIST},
433e12f7 4035 {"i915_gem_active", i915_gem_object_list_info, 0, (void *) ACTIVE_LIST},
433e12f7 4036 {"i915_gem_inactive", i915_gem_object_list_info, 0, (void *) INACTIVE_LIST},
6d2b8885 4037 {"i915_gem_stolen", i915_gem_stolen_list_info },
4e5359cd 4038 {"i915_gem_pageflip", i915_gem_pageflip_info, 0},
2017263e
BG
4039 {"i915_gem_request", i915_gem_request_info, 0},
4040 {"i915_gem_seqno", i915_gem_seqno_info, 0},
a6172a80 4041 {"i915_gem_fence_regs", i915_gem_fence_regs_info, 0},
2017263e 4042 {"i915_gem_interrupt", i915_interrupt_info, 0},
1ec14ad3
CW
4043 {"i915_gem_hws", i915_hws_info, 0, (void *)RCS},
4044 {"i915_gem_hws_blt", i915_hws_info, 0, (void *)BCS},
4045 {"i915_gem_hws_bsd", i915_hws_info, 0, (void *)VCS},
9010ebfd 4046 {"i915_gem_hws_vebox", i915_hws_info, 0, (void *)VECS},
adb4bd12 4047 {"i915_frequency_info", i915_frequency_info, 0},
f97108d1 4048 {"i915_drpc_info", i915_drpc_info, 0},
7648fa99 4049 {"i915_emon_status", i915_emon_status, 0},
23b2f8bb 4050 {"i915_ring_freq_table", i915_ring_freq_table, 0},
b5e50c3f 4051 {"i915_fbc_status", i915_fbc_status, 0},
92d44621 4052 {"i915_ips_status", i915_ips_status, 0},
4a9bef37 4053 {"i915_sr_status", i915_sr_status, 0},
44834a67 4054 {"i915_opregion", i915_opregion, 0},
37811fcc 4055 {"i915_gem_framebuffer", i915_gem_framebuffer_info, 0},
e76d3630 4056 {"i915_context_status", i915_context_status, 0},
4ba70e44 4057 {"i915_execlists", i915_execlists, 0},
6d794d42 4058 {"i915_gen6_forcewake_count", i915_gen6_forcewake_count_info, 0},
ea16a3cd 4059 {"i915_swizzle_info", i915_swizzle_info, 0},
3cf17fc5 4060 {"i915_ppgtt_info", i915_ppgtt_info, 0},
63573eb7 4061 {"i915_llc", i915_llc, 0},
e91fd8c6 4062 {"i915_edp_psr_status", i915_edp_psr_status, 0},
d2e216d0 4063 {"i915_sink_crc_eDP1", i915_sink_crc, 0},
ec013e7f 4064 {"i915_energy_uJ", i915_energy_uJ, 0},
371db66a 4065 {"i915_pc8_status", i915_pc8_status, 0},
1da51581 4066 {"i915_power_domain_info", i915_power_domain_info, 0},
53f5e3ca 4067 {"i915_display_info", i915_display_info, 0},
e04934cf 4068 {"i915_semaphore_status", i915_semaphore_status, 0},
728e29d7 4069 {"i915_shared_dplls_info", i915_shared_dplls_info, 0},
11bed958 4070 {"i915_dp_mst_info", i915_dp_mst_info, 0},
2017263e 4071};
27c202ad 4072#define I915_DEBUGFS_ENTRIES ARRAY_SIZE(i915_debugfs_list)
2017263e 4073
06c5bf8c 4074static const struct i915_debugfs_files {
34b9674c
DV
4075 const char *name;
4076 const struct file_operations *fops;
4077} i915_debugfs_files[] = {
4078 {"i915_wedged", &i915_wedged_fops},
4079 {"i915_max_freq", &i915_max_freq_fops},
4080 {"i915_min_freq", &i915_min_freq_fops},
4081 {"i915_cache_sharing", &i915_cache_sharing_fops},
4082 {"i915_ring_stop", &i915_ring_stop_fops},
094f9a54
CW
4083 {"i915_ring_missed_irq", &i915_ring_missed_irq_fops},
4084 {"i915_ring_test_irq", &i915_ring_test_irq_fops},
34b9674c
DV
4085 {"i915_gem_drop_caches", &i915_drop_caches_fops},
4086 {"i915_error_state", &i915_error_state_fops},
4087 {"i915_next_seqno", &i915_next_seqno_fops},
bd9db02f 4088 {"i915_display_crc_ctl", &i915_display_crc_ctl_fops},
369a1342
VS
4089 {"i915_pri_wm_latency", &i915_pri_wm_latency_fops},
4090 {"i915_spr_wm_latency", &i915_spr_wm_latency_fops},
4091 {"i915_cur_wm_latency", &i915_cur_wm_latency_fops},
da46f936 4092 {"i915_fbc_false_color", &i915_fbc_fc_fops},
34b9674c
DV
4093};
4094
07144428
DL
4095void intel_display_crc_init(struct drm_device *dev)
4096{
4097 struct drm_i915_private *dev_priv = dev->dev_private;
b378360e 4098 enum pipe pipe;
07144428 4099
b378360e
DV
4100 for_each_pipe(pipe) {
4101 struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[pipe];
07144428 4102
d538bbdf
DL
4103 pipe_crc->opened = false;
4104 spin_lock_init(&pipe_crc->lock);
07144428
DL
4105 init_waitqueue_head(&pipe_crc->wq);
4106 }
4107}
4108
27c202ad 4109int i915_debugfs_init(struct drm_minor *minor)
2017263e 4110{
34b9674c 4111 int ret, i;
f3cd474b 4112
6d794d42 4113 ret = i915_forcewake_create(minor->debugfs_root, minor);
358733e9
JB
4114 if (ret)
4115 return ret;
6a9c308d 4116
07144428
DL
4117 for (i = 0; i < ARRAY_SIZE(i915_pipe_crc_data); i++) {
4118 ret = i915_pipe_crc_create(minor->debugfs_root, minor, i);
4119 if (ret)
4120 return ret;
4121 }
4122
34b9674c
DV
4123 for (i = 0; i < ARRAY_SIZE(i915_debugfs_files); i++) {
4124 ret = i915_debugfs_create(minor->debugfs_root, minor,
4125 i915_debugfs_files[i].name,
4126 i915_debugfs_files[i].fops);
4127 if (ret)
4128 return ret;
4129 }
40633219 4130
27c202ad
BG
4131 return drm_debugfs_create_files(i915_debugfs_list,
4132 I915_DEBUGFS_ENTRIES,
2017263e
BG
4133 minor->debugfs_root, minor);
4134}
4135
27c202ad 4136void i915_debugfs_cleanup(struct drm_minor *minor)
2017263e 4137{
34b9674c
DV
4138 int i;
4139
27c202ad
BG
4140 drm_debugfs_remove_files(i915_debugfs_list,
4141 I915_DEBUGFS_ENTRIES, minor);
07144428 4142
6d794d42
BW
4143 drm_debugfs_remove_files((struct drm_info_list *) &i915_forcewake_fops,
4144 1, minor);
07144428 4145
e309a997 4146 for (i = 0; i < ARRAY_SIZE(i915_pipe_crc_data); i++) {
07144428
DL
4147 struct drm_info_list *info_list =
4148 (struct drm_info_list *)&i915_pipe_crc_data[i];
4149
4150 drm_debugfs_remove_files(info_list, 1, minor);
4151 }
4152
34b9674c
DV
4153 for (i = 0; i < ARRAY_SIZE(i915_debugfs_files); i++) {
4154 struct drm_info_list *info_list =
4155 (struct drm_info_list *) i915_debugfs_files[i].fops;
4156
4157 drm_debugfs_remove_files(info_list, 1, minor);
4158 }
2017263e 4159}