]> git.proxmox.com Git - mirror_ubuntu-artful-kernel.git/blame - drivers/gpu/drm/i915/i915_debugfs.c
drm/i915: Show device capabilities in debugfs
[mirror_ubuntu-artful-kernel.git] / drivers / gpu / drm / i915 / i915_debugfs.c
CommitLineData
2017263e
BG
1/*
2 * Copyright © 2008 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 * Keith Packard <keithp@keithp.com>
26 *
27 */
28
29#include <linux/seq_file.h>
f3cd474b 30#include <linux/debugfs.h>
5a0e3ad6 31#include <linux/slab.h>
2017263e
BG
32#include "drmP.h"
33#include "drm.h"
4e5359cd 34#include "intel_drv.h"
2017263e
BG
35#include "i915_drm.h"
36#include "i915_drv.h"
37
38#define DRM_I915_RING_DEBUG 1
39
40
41#if defined(CONFIG_DEBUG_FS)
42
433e12f7
BG
43#define ACTIVE_LIST 1
44#define FLUSHING_LIST 2
45#define INACTIVE_LIST 3
2017263e 46
70d39fe4
CW
47static const char *yesno(int v)
48{
49 return v ? "yes" : "no";
50}
51
52static int i915_capabilities(struct seq_file *m, void *data)
53{
54 struct drm_info_node *node = (struct drm_info_node *) m->private;
55 struct drm_device *dev = node->minor->dev;
56 const struct intel_device_info *info = INTEL_INFO(dev);
57
58 seq_printf(m, "gen: %d\n", info->gen);
59#define B(x) seq_printf(m, #x ": %s\n", yesno(info->x))
60 B(is_mobile);
61 B(is_i8xx);
62 B(is_i85x);
63 B(is_i915g);
64 B(is_i9xx);
65 B(is_i945gm);
66 B(is_i965g);
67 B(is_i965gm);
68 B(is_g33);
69 B(need_gfx_hws);
70 B(is_g4x);
71 B(is_pineview);
72 B(is_broadwater);
73 B(is_crestline);
74 B(is_ironlake);
75 B(has_fbc);
76 B(has_rc6);
77 B(has_pipe_cxsr);
78 B(has_hotplug);
79 B(cursor_needs_physical);
80 B(has_overlay);
81 B(overlay_needs_physical);
82#undef B
83
84 return 0;
85}
86
a6172a80
CW
87static const char *get_pin_flag(struct drm_i915_gem_object *obj_priv)
88{
89 if (obj_priv->user_pin_count > 0)
90 return "P";
91 else if (obj_priv->pin_count > 0)
92 return "p";
93 else
94 return " ";
95}
96
97static const char *get_tiling_flag(struct drm_i915_gem_object *obj_priv)
98{
99 switch (obj_priv->tiling_mode) {
100 default:
101 case I915_TILING_NONE: return " ";
102 case I915_TILING_X: return "X";
103 case I915_TILING_Y: return "Y";
104 }
105}
106
433e12f7 107static int i915_gem_object_list_info(struct seq_file *m, void *data)
2017263e
BG
108{
109 struct drm_info_node *node = (struct drm_info_node *) m->private;
433e12f7
BG
110 uintptr_t list = (uintptr_t) node->info_ent->data;
111 struct list_head *head;
2017263e
BG
112 struct drm_device *dev = node->minor->dev;
113 drm_i915_private_t *dev_priv = dev->dev_private;
114 struct drm_i915_gem_object *obj_priv;
de227ef0
CW
115 int ret;
116
117 ret = mutex_lock_interruptible(&dev->struct_mutex);
118 if (ret)
119 return ret;
2017263e 120
433e12f7
BG
121 switch (list) {
122 case ACTIVE_LIST:
123 seq_printf(m, "Active:\n");
852835f3 124 head = &dev_priv->render_ring.active_list;
433e12f7
BG
125 break;
126 case INACTIVE_LIST:
a17458fc 127 seq_printf(m, "Inactive:\n");
433e12f7
BG
128 head = &dev_priv->mm.inactive_list;
129 break;
130 case FLUSHING_LIST:
131 seq_printf(m, "Flushing:\n");
132 head = &dev_priv->mm.flushing_list;
133 break;
134 default:
de227ef0
CW
135 mutex_unlock(&dev->struct_mutex);
136 return -EINVAL;
2017263e 137 }
2017263e 138
de227ef0 139 list_for_each_entry(obj_priv, head, list) {
fcffb947 140 seq_printf(m, " %p: %s %8zd %08x %08x %d%s%s",
a8089e84 141 &obj_priv->base,
a6172a80 142 get_pin_flag(obj_priv),
a8089e84
DV
143 obj_priv->base.size,
144 obj_priv->base.read_domains,
145 obj_priv->base.write_domain,
725ceaa0 146 obj_priv->last_rendering_seqno,
fcffb947
CW
147 obj_priv->dirty ? " dirty" : "",
148 obj_priv->madv == I915_MADV_DONTNEED ? " purgeable" : "");
f4ceda89 149
a8089e84
DV
150 if (obj_priv->base.name)
151 seq_printf(m, " (name: %d)", obj_priv->base.name);
f4ceda89 152 if (obj_priv->fence_reg != I915_FENCE_REG_NONE)
a01c75b3
BG
153 seq_printf(m, " (fence: %d)", obj_priv->fence_reg);
154 if (obj_priv->gtt_space != NULL)
155 seq_printf(m, " (gtt_offset: %08x)", obj_priv->gtt_offset);
156
f4ceda89 157 seq_printf(m, "\n");
2017263e 158 }
5e118f41 159
de227ef0 160 mutex_unlock(&dev->struct_mutex);
2017263e
BG
161 return 0;
162}
163
4e5359cd
SF
164static int i915_gem_pageflip_info(struct seq_file *m, void *data)
165{
166 struct drm_info_node *node = (struct drm_info_node *) m->private;
167 struct drm_device *dev = node->minor->dev;
168 unsigned long flags;
169 struct intel_crtc *crtc;
170
171 list_for_each_entry(crtc, &dev->mode_config.crtc_list, base.head) {
172 const char *pipe = crtc->pipe ? "B" : "A";
173 const char *plane = crtc->plane ? "B" : "A";
174 struct intel_unpin_work *work;
175
176 spin_lock_irqsave(&dev->event_lock, flags);
177 work = crtc->unpin_work;
178 if (work == NULL) {
179 seq_printf(m, "No flip due on pipe %s (plane %s)\n",
180 pipe, plane);
181 } else {
182 if (!work->pending) {
183 seq_printf(m, "Flip queued on pipe %s (plane %s)\n",
184 pipe, plane);
185 } else {
186 seq_printf(m, "Flip pending (waiting for vsync) on pipe %s (plane %s)\n",
187 pipe, plane);
188 }
189 if (work->enable_stall_check)
190 seq_printf(m, "Stall check enabled, ");
191 else
192 seq_printf(m, "Stall check waiting for page flip ioctl, ");
193 seq_printf(m, "%d prepares\n", work->pending);
194
195 if (work->old_fb_obj) {
196 struct drm_i915_gem_object *obj_priv = to_intel_bo(work->old_fb_obj);
197 if(obj_priv)
198 seq_printf(m, "Old framebuffer gtt_offset 0x%08x\n", obj_priv->gtt_offset );
199 }
200 if (work->pending_flip_obj) {
201 struct drm_i915_gem_object *obj_priv = to_intel_bo(work->pending_flip_obj);
202 if(obj_priv)
203 seq_printf(m, "New framebuffer gtt_offset 0x%08x\n", obj_priv->gtt_offset );
204 }
205 }
206 spin_unlock_irqrestore(&dev->event_lock, flags);
207 }
208
209 return 0;
210}
211
2017263e
BG
212static int i915_gem_request_info(struct seq_file *m, void *data)
213{
214 struct drm_info_node *node = (struct drm_info_node *) m->private;
215 struct drm_device *dev = node->minor->dev;
216 drm_i915_private_t *dev_priv = dev->dev_private;
217 struct drm_i915_gem_request *gem_request;
de227ef0
CW
218 int ret;
219
220 ret = mutex_lock_interruptible(&dev->struct_mutex);
221 if (ret)
222 return ret;
2017263e
BG
223
224 seq_printf(m, "Request:\n");
852835f3
ZN
225 list_for_each_entry(gem_request, &dev_priv->render_ring.request_list,
226 list) {
2017263e
BG
227 seq_printf(m, " %d @ %d\n",
228 gem_request->seqno,
229 (int) (jiffies - gem_request->emitted_jiffies));
230 }
de227ef0
CW
231 mutex_unlock(&dev->struct_mutex);
232
2017263e
BG
233 return 0;
234}
235
236static int i915_gem_seqno_info(struct seq_file *m, void *data)
237{
238 struct drm_info_node *node = (struct drm_info_node *) m->private;
239 struct drm_device *dev = node->minor->dev;
240 drm_i915_private_t *dev_priv = dev->dev_private;
de227ef0
CW
241 int ret;
242
243 ret = mutex_lock_interruptible(&dev->struct_mutex);
244 if (ret)
245 return ret;
2017263e 246
e20f9c64 247 if (dev_priv->render_ring.status_page.page_addr != NULL) {
2017263e 248 seq_printf(m, "Current sequence: %d\n",
852835f3 249 i915_get_gem_seqno(dev, &dev_priv->render_ring));
2017263e
BG
250 } else {
251 seq_printf(m, "Current sequence: hws uninitialized\n");
252 }
253 seq_printf(m, "Waiter sequence: %d\n",
254 dev_priv->mm.waiting_gem_seqno);
255 seq_printf(m, "IRQ sequence: %d\n", dev_priv->mm.irq_gem_seqno);
de227ef0
CW
256
257 mutex_unlock(&dev->struct_mutex);
258
2017263e
BG
259 return 0;
260}
261
262
263static int i915_interrupt_info(struct seq_file *m, void *data)
264{
265 struct drm_info_node *node = (struct drm_info_node *) m->private;
266 struct drm_device *dev = node->minor->dev;
267 drm_i915_private_t *dev_priv = dev->dev_private;
de227ef0
CW
268 int ret;
269
270 ret = mutex_lock_interruptible(&dev->struct_mutex);
271 if (ret)
272 return ret;
2017263e 273
bad720ff 274 if (!HAS_PCH_SPLIT(dev)) {
5f6a1695
ZW
275 seq_printf(m, "Interrupt enable: %08x\n",
276 I915_READ(IER));
277 seq_printf(m, "Interrupt identity: %08x\n",
278 I915_READ(IIR));
279 seq_printf(m, "Interrupt mask: %08x\n",
280 I915_READ(IMR));
281 seq_printf(m, "Pipe A stat: %08x\n",
282 I915_READ(PIPEASTAT));
283 seq_printf(m, "Pipe B stat: %08x\n",
284 I915_READ(PIPEBSTAT));
285 } else {
286 seq_printf(m, "North Display Interrupt enable: %08x\n",
287 I915_READ(DEIER));
288 seq_printf(m, "North Display Interrupt identity: %08x\n",
289 I915_READ(DEIIR));
290 seq_printf(m, "North Display Interrupt mask: %08x\n",
291 I915_READ(DEIMR));
292 seq_printf(m, "South Display Interrupt enable: %08x\n",
293 I915_READ(SDEIER));
294 seq_printf(m, "South Display Interrupt identity: %08x\n",
295 I915_READ(SDEIIR));
296 seq_printf(m, "South Display Interrupt mask: %08x\n",
297 I915_READ(SDEIMR));
298 seq_printf(m, "Graphics Interrupt enable: %08x\n",
299 I915_READ(GTIER));
300 seq_printf(m, "Graphics Interrupt identity: %08x\n",
301 I915_READ(GTIIR));
302 seq_printf(m, "Graphics Interrupt mask: %08x\n",
303 I915_READ(GTIMR));
304 }
2017263e
BG
305 seq_printf(m, "Interrupts received: %d\n",
306 atomic_read(&dev_priv->irq_received));
e20f9c64 307 if (dev_priv->render_ring.status_page.page_addr != NULL) {
2017263e 308 seq_printf(m, "Current sequence: %d\n",
852835f3 309 i915_get_gem_seqno(dev, &dev_priv->render_ring));
2017263e
BG
310 } else {
311 seq_printf(m, "Current sequence: hws uninitialized\n");
312 }
313 seq_printf(m, "Waiter sequence: %d\n",
314 dev_priv->mm.waiting_gem_seqno);
315 seq_printf(m, "IRQ sequence: %d\n",
316 dev_priv->mm.irq_gem_seqno);
de227ef0
CW
317 mutex_unlock(&dev->struct_mutex);
318
2017263e
BG
319 return 0;
320}
321
a6172a80
CW
322static int i915_gem_fence_regs_info(struct seq_file *m, void *data)
323{
324 struct drm_info_node *node = (struct drm_info_node *) m->private;
325 struct drm_device *dev = node->minor->dev;
326 drm_i915_private_t *dev_priv = dev->dev_private;
de227ef0
CW
327 int i, ret;
328
329 ret = mutex_lock_interruptible(&dev->struct_mutex);
330 if (ret)
331 return ret;
a6172a80
CW
332
333 seq_printf(m, "Reserved fences = %d\n", dev_priv->fence_reg_start);
334 seq_printf(m, "Total fences = %d\n", dev_priv->num_fence_regs);
335 for (i = 0; i < dev_priv->num_fence_regs; i++) {
336 struct drm_gem_object *obj = dev_priv->fence_regs[i].obj;
337
338 if (obj == NULL) {
339 seq_printf(m, "Fenced object[%2d] = unused\n", i);
340 } else {
341 struct drm_i915_gem_object *obj_priv;
342
23010e43 343 obj_priv = to_intel_bo(obj);
a6172a80 344 seq_printf(m, "Fenced object[%2d] = %p: %s "
0b4d569d 345 "%08x %08zx %08x %s %08x %08x %d",
a6172a80
CW
346 i, obj, get_pin_flag(obj_priv),
347 obj_priv->gtt_offset,
348 obj->size, obj_priv->stride,
349 get_tiling_flag(obj_priv),
350 obj->read_domains, obj->write_domain,
351 obj_priv->last_rendering_seqno);
352 if (obj->name)
353 seq_printf(m, " (name: %d)", obj->name);
354 seq_printf(m, "\n");
355 }
356 }
de227ef0 357 mutex_unlock(&dev->struct_mutex);
a6172a80
CW
358
359 return 0;
360}
361
2017263e
BG
362static int i915_hws_info(struct seq_file *m, void *data)
363{
364 struct drm_info_node *node = (struct drm_info_node *) m->private;
365 struct drm_device *dev = node->minor->dev;
366 drm_i915_private_t *dev_priv = dev->dev_private;
367 int i;
368 volatile u32 *hws;
369
e20f9c64 370 hws = (volatile u32 *)dev_priv->render_ring.status_page.page_addr;
2017263e
BG
371 if (hws == NULL)
372 return 0;
373
374 for (i = 0; i < 4096 / sizeof(u32) / 4; i += 4) {
375 seq_printf(m, "0x%08x: 0x%08x 0x%08x 0x%08x 0x%08x\n",
376 i * 4,
377 hws[i], hws[i + 1], hws[i + 2], hws[i + 3]);
378 }
379 return 0;
380}
381
6911a9b8
BG
382static void i915_dump_pages(struct seq_file *m, struct page **pages, int page_count)
383{
384 int page, i;
385 uint32_t *mem;
386
387 for (page = 0; page < page_count; page++) {
de227ef0 388 mem = kmap(pages[page]);
6911a9b8
BG
389 for (i = 0; i < PAGE_SIZE; i += 4)
390 seq_printf(m, "%08x : %08x\n", i, mem[i / 4]);
de227ef0 391 kunmap(pages[page]);
6911a9b8
BG
392 }
393}
394
395static int i915_batchbuffer_info(struct seq_file *m, void *data)
396{
397 struct drm_info_node *node = (struct drm_info_node *) m->private;
398 struct drm_device *dev = node->minor->dev;
399 drm_i915_private_t *dev_priv = dev->dev_private;
400 struct drm_gem_object *obj;
401 struct drm_i915_gem_object *obj_priv;
402 int ret;
403
de227ef0
CW
404 ret = mutex_lock_interruptible(&dev->struct_mutex);
405 if (ret)
406 return ret;
6911a9b8 407
852835f3
ZN
408 list_for_each_entry(obj_priv, &dev_priv->render_ring.active_list,
409 list) {
a8089e84 410 obj = &obj_priv->base;
6911a9b8 411 if (obj->read_domains & I915_GEM_DOMAIN_COMMAND) {
4bdadb97 412 ret = i915_gem_object_get_pages(obj, 0);
6911a9b8 413 if (ret) {
de227ef0 414 mutex_unlock(&dev->struct_mutex);
6911a9b8
BG
415 return ret;
416 }
417
418 seq_printf(m, "--- gtt_offset = 0x%08x\n", obj_priv->gtt_offset);
419 i915_dump_pages(m, obj_priv->pages, obj->size / PAGE_SIZE);
420
421 i915_gem_object_put_pages(obj);
422 }
423 }
424
de227ef0 425 mutex_unlock(&dev->struct_mutex);
6911a9b8
BG
426
427 return 0;
428}
429
430static int i915_ringbuffer_data(struct seq_file *m, void *data)
431{
432 struct drm_info_node *node = (struct drm_info_node *) m->private;
433 struct drm_device *dev = node->minor->dev;
434 drm_i915_private_t *dev_priv = dev->dev_private;
de227ef0
CW
435 int ret;
436
437 ret = mutex_lock_interruptible(&dev->struct_mutex);
438 if (ret)
439 return ret;
6911a9b8 440
8187a2b7 441 if (!dev_priv->render_ring.gem_object) {
6911a9b8 442 seq_printf(m, "No ringbuffer setup\n");
de227ef0
CW
443 } else {
444 u8 *virt = dev_priv->render_ring.virtual_start;
445 uint32_t off;
6911a9b8 446
de227ef0
CW
447 for (off = 0; off < dev_priv->render_ring.size; off += 4) {
448 uint32_t *ptr = (uint32_t *)(virt + off);
449 seq_printf(m, "%08x : %08x\n", off, *ptr);
450 }
6911a9b8 451 }
de227ef0 452 mutex_unlock(&dev->struct_mutex);
6911a9b8
BG
453
454 return 0;
455}
456
457static int i915_ringbuffer_info(struct seq_file *m, void *data)
458{
459 struct drm_info_node *node = (struct drm_info_node *) m->private;
460 struct drm_device *dev = node->minor->dev;
461 drm_i915_private_t *dev_priv = dev->dev_private;
0ef82af7 462 unsigned int head, tail;
6911a9b8
BG
463
464 head = I915_READ(PRB0_HEAD) & HEAD_ADDR;
465 tail = I915_READ(PRB0_TAIL) & TAIL_ADDR;
6911a9b8
BG
466
467 seq_printf(m, "RingHead : %08x\n", head);
468 seq_printf(m, "RingTail : %08x\n", tail);
8187a2b7 469 seq_printf(m, "RingSize : %08lx\n", dev_priv->render_ring.size);
76cff81a 470 seq_printf(m, "Acthd : %08x\n", I915_READ(IS_I965G(dev) ? ACTHD_I965 : ACTHD));
6911a9b8
BG
471
472 return 0;
473}
474
9df30794
CW
475static const char *pin_flag(int pinned)
476{
477 if (pinned > 0)
478 return " P";
479 else if (pinned < 0)
480 return " p";
481 else
482 return "";
483}
484
485static const char *tiling_flag(int tiling)
486{
487 switch (tiling) {
488 default:
489 case I915_TILING_NONE: return "";
490 case I915_TILING_X: return " X";
491 case I915_TILING_Y: return " Y";
492 }
493}
494
495static const char *dirty_flag(int dirty)
496{
497 return dirty ? " dirty" : "";
498}
499
500static const char *purgeable_flag(int purgeable)
501{
502 return purgeable ? " purgeable" : "";
503}
504
63eeaf38
JB
505static int i915_error_state(struct seq_file *m, void *unused)
506{
507 struct drm_info_node *node = (struct drm_info_node *) m->private;
508 struct drm_device *dev = node->minor->dev;
509 drm_i915_private_t *dev_priv = dev->dev_private;
510 struct drm_i915_error_state *error;
511 unsigned long flags;
9df30794 512 int i, page, offset, elt;
63eeaf38
JB
513
514 spin_lock_irqsave(&dev_priv->error_lock, flags);
515 if (!dev_priv->first_error) {
516 seq_printf(m, "no error state collected\n");
517 goto out;
518 }
519
520 error = dev_priv->first_error;
521
8a905236
JB
522 seq_printf(m, "Time: %ld s %ld us\n", error->time.tv_sec,
523 error->time.tv_usec);
9df30794 524 seq_printf(m, "PCI ID: 0x%04x\n", dev->pci_device);
63eeaf38
JB
525 seq_printf(m, "EIR: 0x%08x\n", error->eir);
526 seq_printf(m, " PGTBL_ER: 0x%08x\n", error->pgtbl_er);
527 seq_printf(m, " INSTPM: 0x%08x\n", error->instpm);
528 seq_printf(m, " IPEIR: 0x%08x\n", error->ipeir);
529 seq_printf(m, " IPEHR: 0x%08x\n", error->ipehr);
530 seq_printf(m, " INSTDONE: 0x%08x\n", error->instdone);
531 seq_printf(m, " ACTHD: 0x%08x\n", error->acthd);
532 if (IS_I965G(dev)) {
533 seq_printf(m, " INSTPS: 0x%08x\n", error->instps);
534 seq_printf(m, " INSTDONE1: 0x%08x\n", error->instdone1);
535 }
9df30794
CW
536 seq_printf(m, "seqno: 0x%08x\n", error->seqno);
537
538 if (error->active_bo_count) {
539 seq_printf(m, "Buffers [%d]:\n", error->active_bo_count);
540
541 for (i = 0; i < error->active_bo_count; i++) {
542 seq_printf(m, " %08x %8zd %08x %08x %08x%s%s%s%s",
543 error->active_bo[i].gtt_offset,
544 error->active_bo[i].size,
545 error->active_bo[i].read_domains,
546 error->active_bo[i].write_domain,
547 error->active_bo[i].seqno,
548 pin_flag(error->active_bo[i].pinned),
549 tiling_flag(error->active_bo[i].tiling),
550 dirty_flag(error->active_bo[i].dirty),
551 purgeable_flag(error->active_bo[i].purgeable));
552
553 if (error->active_bo[i].name)
554 seq_printf(m, " (name: %d)", error->active_bo[i].name);
555 if (error->active_bo[i].fence_reg != I915_FENCE_REG_NONE)
556 seq_printf(m, " (fence: %d)", error->active_bo[i].fence_reg);
557
558 seq_printf(m, "\n");
559 }
560 }
561
562 for (i = 0; i < ARRAY_SIZE(error->batchbuffer); i++) {
563 if (error->batchbuffer[i]) {
564 struct drm_i915_error_object *obj = error->batchbuffer[i];
565
566 seq_printf(m, "--- gtt_offset = 0x%08x\n", obj->gtt_offset);
567 offset = 0;
568 for (page = 0; page < obj->page_count; page++) {
569 for (elt = 0; elt < PAGE_SIZE/4; elt++) {
570 seq_printf(m, "%08x : %08x\n", offset, obj->pages[page][elt]);
571 offset += 4;
572 }
573 }
574 }
575 }
576
577 if (error->ringbuffer) {
578 struct drm_i915_error_object *obj = error->ringbuffer;
579
580 seq_printf(m, "--- ringbuffer = 0x%08x\n", obj->gtt_offset);
581 offset = 0;
582 for (page = 0; page < obj->page_count; page++) {
583 for (elt = 0; elt < PAGE_SIZE/4; elt++) {
584 seq_printf(m, "%08x : %08x\n", offset, obj->pages[page][elt]);
585 offset += 4;
586 }
587 }
588 }
63eeaf38 589
6ef3d427
CW
590 if (error->overlay)
591 intel_overlay_print_error_state(m, error->overlay);
592
63eeaf38
JB
593out:
594 spin_unlock_irqrestore(&dev_priv->error_lock, flags);
595
596 return 0;
597}
6911a9b8 598
f97108d1
JB
599static int i915_rstdby_delays(struct seq_file *m, void *unused)
600{
601 struct drm_info_node *node = (struct drm_info_node *) m->private;
602 struct drm_device *dev = node->minor->dev;
603 drm_i915_private_t *dev_priv = dev->dev_private;
604 u16 crstanddelay = I915_READ16(CRSTANDVID);
605
606 seq_printf(m, "w/ctx: %d, w/o ctx: %d\n", (crstanddelay >> 8) & 0x3f, (crstanddelay & 0x3f));
607
608 return 0;
609}
610
611static int i915_cur_delayinfo(struct seq_file *m, void *unused)
612{
613 struct drm_info_node *node = (struct drm_info_node *) m->private;
614 struct drm_device *dev = node->minor->dev;
615 drm_i915_private_t *dev_priv = dev->dev_private;
616 u16 rgvswctl = I915_READ16(MEMSWCTL);
7648fa99 617 u16 rgvstat = I915_READ16(MEMSTAT_ILK);
f97108d1 618
7648fa99
JB
619 seq_printf(m, "Requested P-state: %d\n", (rgvswctl >> 8) & 0xf);
620 seq_printf(m, "Requested VID: %d\n", rgvswctl & 0x3f);
621 seq_printf(m, "Current VID: %d\n", (rgvstat & MEMSTAT_VID_MASK) >>
622 MEMSTAT_VID_SHIFT);
623 seq_printf(m, "Current P-state: %d\n",
624 (rgvstat & MEMSTAT_PSTATE_MASK) >> MEMSTAT_PSTATE_SHIFT);
f97108d1
JB
625
626 return 0;
627}
628
629static int i915_delayfreq_table(struct seq_file *m, void *unused)
630{
631 struct drm_info_node *node = (struct drm_info_node *) m->private;
632 struct drm_device *dev = node->minor->dev;
633 drm_i915_private_t *dev_priv = dev->dev_private;
634 u32 delayfreq;
635 int i;
636
637 for (i = 0; i < 16; i++) {
638 delayfreq = I915_READ(PXVFREQ_BASE + i * 4);
7648fa99
JB
639 seq_printf(m, "P%02dVIDFREQ: 0x%08x (VID: %d)\n", i, delayfreq,
640 (delayfreq & PXVFREQ_PX_MASK) >> PXVFREQ_PX_SHIFT);
f97108d1
JB
641 }
642
643 return 0;
644}
645
646static inline int MAP_TO_MV(int map)
647{
648 return 1250 - (map * 25);
649}
650
651static int i915_inttoext_table(struct seq_file *m, void *unused)
652{
653 struct drm_info_node *node = (struct drm_info_node *) m->private;
654 struct drm_device *dev = node->minor->dev;
655 drm_i915_private_t *dev_priv = dev->dev_private;
656 u32 inttoext;
657 int i;
658
659 for (i = 1; i <= 32; i++) {
660 inttoext = I915_READ(INTTOEXT_BASE_ILK + i * 4);
661 seq_printf(m, "INTTOEXT%02d: 0x%08x\n", i, inttoext);
662 }
663
664 return 0;
665}
666
667static int i915_drpc_info(struct seq_file *m, void *unused)
668{
669 struct drm_info_node *node = (struct drm_info_node *) m->private;
670 struct drm_device *dev = node->minor->dev;
671 drm_i915_private_t *dev_priv = dev->dev_private;
672 u32 rgvmodectl = I915_READ(MEMMODECTL);
7648fa99
JB
673 u32 rstdbyctl = I915_READ(MCHBAR_RENDER_STANDBY);
674 u16 crstandvid = I915_READ16(CRSTANDVID);
f97108d1
JB
675
676 seq_printf(m, "HD boost: %s\n", (rgvmodectl & MEMMODE_BOOST_EN) ?
677 "yes" : "no");
678 seq_printf(m, "Boost freq: %d\n",
679 (rgvmodectl & MEMMODE_BOOST_FREQ_MASK) >>
680 MEMMODE_BOOST_FREQ_SHIFT);
681 seq_printf(m, "HW control enabled: %s\n",
682 rgvmodectl & MEMMODE_HWIDLE_EN ? "yes" : "no");
683 seq_printf(m, "SW control enabled: %s\n",
684 rgvmodectl & MEMMODE_SWMODE_EN ? "yes" : "no");
685 seq_printf(m, "Gated voltage change: %s\n",
686 rgvmodectl & MEMMODE_RCLK_GATE ? "yes" : "no");
687 seq_printf(m, "Starting frequency: P%d\n",
688 (rgvmodectl & MEMMODE_FSTART_MASK) >> MEMMODE_FSTART_SHIFT);
7648fa99 689 seq_printf(m, "Max P-state: P%d\n",
f97108d1 690 (rgvmodectl & MEMMODE_FMAX_MASK) >> MEMMODE_FMAX_SHIFT);
7648fa99
JB
691 seq_printf(m, "Min P-state: P%d\n", (rgvmodectl & MEMMODE_FMIN_MASK));
692 seq_printf(m, "RS1 VID: %d\n", (crstandvid & 0x3f));
693 seq_printf(m, "RS2 VID: %d\n", ((crstandvid >> 8) & 0x3f));
694 seq_printf(m, "Render standby enabled: %s\n",
695 (rstdbyctl & RCX_SW_EXIT) ? "no" : "yes");
f97108d1
JB
696
697 return 0;
698}
699
b5e50c3f
JB
700static int i915_fbc_status(struct seq_file *m, void *unused)
701{
702 struct drm_info_node *node = (struct drm_info_node *) m->private;
703 struct drm_device *dev = node->minor->dev;
b5e50c3f 704 drm_i915_private_t *dev_priv = dev->dev_private;
b5e50c3f 705
ee5382ae 706 if (!I915_HAS_FBC(dev)) {
b5e50c3f
JB
707 seq_printf(m, "FBC unsupported on this chipset\n");
708 return 0;
709 }
710
ee5382ae 711 if (intel_fbc_enabled(dev)) {
b5e50c3f
JB
712 seq_printf(m, "FBC enabled\n");
713 } else {
714 seq_printf(m, "FBC disabled: ");
715 switch (dev_priv->no_fbc_reason) {
716 case FBC_STOLEN_TOO_SMALL:
717 seq_printf(m, "not enough stolen memory");
718 break;
719 case FBC_UNSUPPORTED_MODE:
720 seq_printf(m, "mode not supported");
721 break;
722 case FBC_MODE_TOO_LARGE:
723 seq_printf(m, "mode too large");
724 break;
725 case FBC_BAD_PLANE:
726 seq_printf(m, "FBC unsupported on plane");
727 break;
728 case FBC_NOT_TILED:
729 seq_printf(m, "scanout buffer not tiled");
730 break;
9c928d16
JB
731 case FBC_MULTIPLE_PIPES:
732 seq_printf(m, "multiple pipes are enabled");
733 break;
b5e50c3f
JB
734 default:
735 seq_printf(m, "unknown reason");
736 }
737 seq_printf(m, "\n");
738 }
739 return 0;
740}
741
4a9bef37
JB
742static int i915_sr_status(struct seq_file *m, void *unused)
743{
744 struct drm_info_node *node = (struct drm_info_node *) m->private;
745 struct drm_device *dev = node->minor->dev;
746 drm_i915_private_t *dev_priv = dev->dev_private;
747 bool sr_enabled = false;
748
adcdbc66 749 if (IS_I965GM(dev) || IS_I945G(dev) || IS_I945GM(dev))
4a9bef37
JB
750 sr_enabled = I915_READ(FW_BLC_SELF) & FW_BLC_SELF_EN;
751 else if (IS_I915GM(dev))
752 sr_enabled = I915_READ(INSTPM) & INSTPM_SELF_EN;
753 else if (IS_PINEVIEW(dev))
754 sr_enabled = I915_READ(DSPFW3) & PINEVIEW_SELF_REFRESH_EN;
755
756 seq_printf(m, "self-refresh: %s\n", sr_enabled ? "enabled" :
757 "disabled");
758
759 return 0;
760}
761
7648fa99
JB
762static int i915_emon_status(struct seq_file *m, void *unused)
763{
764 struct drm_info_node *node = (struct drm_info_node *) m->private;
765 struct drm_device *dev = node->minor->dev;
766 drm_i915_private_t *dev_priv = dev->dev_private;
767 unsigned long temp, chipset, gfx;
de227ef0
CW
768 int ret;
769
770 ret = mutex_lock_interruptible(&dev->struct_mutex);
771 if (ret)
772 return ret;
7648fa99
JB
773
774 temp = i915_mch_val(dev_priv);
775 chipset = i915_chipset_val(dev_priv);
776 gfx = i915_gfx_val(dev_priv);
de227ef0 777 mutex_unlock(&dev->struct_mutex);
7648fa99
JB
778
779 seq_printf(m, "GMCH temp: %ld\n", temp);
780 seq_printf(m, "Chipset power: %ld\n", chipset);
781 seq_printf(m, "GFX power: %ld\n", gfx);
782 seq_printf(m, "Total power: %ld\n", chipset + gfx);
783
784 return 0;
785}
786
787static int i915_gfxec(struct seq_file *m, void *unused)
788{
789 struct drm_info_node *node = (struct drm_info_node *) m->private;
790 struct drm_device *dev = node->minor->dev;
791 drm_i915_private_t *dev_priv = dev->dev_private;
792
793 seq_printf(m, "GFXEC: %ld\n", (unsigned long)I915_READ(0x112f4));
794
795 return 0;
796}
797
44834a67
CW
798static int i915_opregion(struct seq_file *m, void *unused)
799{
800 struct drm_info_node *node = (struct drm_info_node *) m->private;
801 struct drm_device *dev = node->minor->dev;
802 drm_i915_private_t *dev_priv = dev->dev_private;
803 struct intel_opregion *opregion = &dev_priv->opregion;
804 int ret;
805
806 ret = mutex_lock_interruptible(&dev->struct_mutex);
807 if (ret)
808 return ret;
809
810 if (opregion->header)
811 seq_write(m, opregion->header, OPREGION_SIZE);
812
813 mutex_unlock(&dev->struct_mutex);
814
815 return 0;
816}
817
f3cd474b
CW
818static int
819i915_wedged_open(struct inode *inode,
820 struct file *filp)
821{
822 filp->private_data = inode->i_private;
823 return 0;
824}
825
826static ssize_t
827i915_wedged_read(struct file *filp,
828 char __user *ubuf,
829 size_t max,
830 loff_t *ppos)
831{
832 struct drm_device *dev = filp->private_data;
833 drm_i915_private_t *dev_priv = dev->dev_private;
834 char buf[80];
835 int len;
836
837 len = snprintf(buf, sizeof (buf),
838 "wedged : %d\n",
839 atomic_read(&dev_priv->mm.wedged));
840
841 return simple_read_from_buffer(ubuf, max, ppos, buf, len);
842}
843
844static ssize_t
845i915_wedged_write(struct file *filp,
846 const char __user *ubuf,
847 size_t cnt,
848 loff_t *ppos)
849{
850 struct drm_device *dev = filp->private_data;
851 drm_i915_private_t *dev_priv = dev->dev_private;
852 char buf[20];
853 int val = 1;
854
855 if (cnt > 0) {
856 if (cnt > sizeof (buf) - 1)
857 return -EINVAL;
858
859 if (copy_from_user(buf, ubuf, cnt))
860 return -EFAULT;
861 buf[cnt] = 0;
862
863 val = simple_strtoul(buf, NULL, 0);
864 }
865
866 DRM_INFO("Manually setting wedged to %d\n", val);
867
868 atomic_set(&dev_priv->mm.wedged, val);
869 if (val) {
870 DRM_WAKEUP(&dev_priv->irq_queue);
871 queue_work(dev_priv->wq, &dev_priv->error_work);
872 }
873
874 return cnt;
875}
876
877static const struct file_operations i915_wedged_fops = {
878 .owner = THIS_MODULE,
879 .open = i915_wedged_open,
880 .read = i915_wedged_read,
881 .write = i915_wedged_write,
882};
883
884/* As the drm_debugfs_init() routines are called before dev->dev_private is
885 * allocated we need to hook into the minor for release. */
886static int
887drm_add_fake_info_node(struct drm_minor *minor,
888 struct dentry *ent,
889 const void *key)
890{
891 struct drm_info_node *node;
892
893 node = kmalloc(sizeof(struct drm_info_node), GFP_KERNEL);
894 if (node == NULL) {
895 debugfs_remove(ent);
896 return -ENOMEM;
897 }
898
899 node->minor = minor;
900 node->dent = ent;
901 node->info_ent = (void *) key;
902 list_add(&node->list, &minor->debugfs_nodes.list);
903
904 return 0;
905}
906
907static int i915_wedged_create(struct dentry *root, struct drm_minor *minor)
908{
909 struct drm_device *dev = minor->dev;
910 struct dentry *ent;
911
912 ent = debugfs_create_file("i915_wedged",
913 S_IRUGO | S_IWUSR,
914 root, dev,
915 &i915_wedged_fops);
916 if (IS_ERR(ent))
917 return PTR_ERR(ent);
918
919 return drm_add_fake_info_node(minor, ent, &i915_wedged_fops);
920}
9e3a6d15 921
27c202ad 922static struct drm_info_list i915_debugfs_list[] = {
70d39fe4 923 {"i915_capabilities", i915_capabilities, 0, 0},
433e12f7
BG
924 {"i915_gem_active", i915_gem_object_list_info, 0, (void *) ACTIVE_LIST},
925 {"i915_gem_flushing", i915_gem_object_list_info, 0, (void *) FLUSHING_LIST},
926 {"i915_gem_inactive", i915_gem_object_list_info, 0, (void *) INACTIVE_LIST},
4e5359cd 927 {"i915_gem_pageflip", i915_gem_pageflip_info, 0},
2017263e
BG
928 {"i915_gem_request", i915_gem_request_info, 0},
929 {"i915_gem_seqno", i915_gem_seqno_info, 0},
a6172a80 930 {"i915_gem_fence_regs", i915_gem_fence_regs_info, 0},
2017263e
BG
931 {"i915_gem_interrupt", i915_interrupt_info, 0},
932 {"i915_gem_hws", i915_hws_info, 0},
6911a9b8
BG
933 {"i915_ringbuffer_data", i915_ringbuffer_data, 0},
934 {"i915_ringbuffer_info", i915_ringbuffer_info, 0},
935 {"i915_batchbuffers", i915_batchbuffer_info, 0},
63eeaf38 936 {"i915_error_state", i915_error_state, 0},
f97108d1
JB
937 {"i915_rstdby_delays", i915_rstdby_delays, 0},
938 {"i915_cur_delayinfo", i915_cur_delayinfo, 0},
939 {"i915_delayfreq_table", i915_delayfreq_table, 0},
940 {"i915_inttoext_table", i915_inttoext_table, 0},
941 {"i915_drpc_info", i915_drpc_info, 0},
7648fa99
JB
942 {"i915_emon_status", i915_emon_status, 0},
943 {"i915_gfxec", i915_gfxec, 0},
b5e50c3f 944 {"i915_fbc_status", i915_fbc_status, 0},
4a9bef37 945 {"i915_sr_status", i915_sr_status, 0},
44834a67 946 {"i915_opregion", i915_opregion, 0},
2017263e 947};
27c202ad 948#define I915_DEBUGFS_ENTRIES ARRAY_SIZE(i915_debugfs_list)
2017263e 949
27c202ad 950int i915_debugfs_init(struct drm_minor *minor)
2017263e 951{
f3cd474b
CW
952 int ret;
953
954 ret = i915_wedged_create(minor->debugfs_root, minor);
955 if (ret)
956 return ret;
957
27c202ad
BG
958 return drm_debugfs_create_files(i915_debugfs_list,
959 I915_DEBUGFS_ENTRIES,
2017263e
BG
960 minor->debugfs_root, minor);
961}
962
27c202ad 963void i915_debugfs_cleanup(struct drm_minor *minor)
2017263e 964{
27c202ad
BG
965 drm_debugfs_remove_files(i915_debugfs_list,
966 I915_DEBUGFS_ENTRIES, minor);
33db679b
KH
967 drm_debugfs_remove_files((struct drm_info_list *) &i915_wedged_fops,
968 1, minor);
2017263e
BG
969}
970
971#endif /* CONFIG_DEBUG_FS */