]> git.proxmox.com Git - mirror_ubuntu-artful-kernel.git/blame - drivers/gpu/drm/i915/i915_debugfs.c
drm/i915: rework dev->first_error locking
[mirror_ubuntu-artful-kernel.git] / drivers / gpu / drm / i915 / i915_debugfs.c
CommitLineData
2017263e
BG
1/*
2 * Copyright © 2008 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 * Keith Packard <keithp@keithp.com>
26 *
27 */
28
29#include <linux/seq_file.h>
f3cd474b 30#include <linux/debugfs.h>
5a0e3ad6 31#include <linux/slab.h>
2d1a8a48 32#include <linux/export.h>
2017263e
BG
33#include "drmP.h"
34#include "drm.h"
4e5359cd 35#include "intel_drv.h"
e5c65260 36#include "intel_ringbuffer.h"
2017263e
BG
37#include "i915_drm.h"
38#include "i915_drv.h"
39
40#define DRM_I915_RING_DEBUG 1
41
42
43#if defined(CONFIG_DEBUG_FS)
44
f13d3f73 45enum {
69dc4987 46 ACTIVE_LIST,
f13d3f73
CW
47 FLUSHING_LIST,
48 INACTIVE_LIST,
d21d5975 49 PINNED_LIST,
f13d3f73 50};
2017263e 51
70d39fe4
CW
52static const char *yesno(int v)
53{
54 return v ? "yes" : "no";
55}
56
57static int i915_capabilities(struct seq_file *m, void *data)
58{
59 struct drm_info_node *node = (struct drm_info_node *) m->private;
60 struct drm_device *dev = node->minor->dev;
61 const struct intel_device_info *info = INTEL_INFO(dev);
62
63 seq_printf(m, "gen: %d\n", info->gen);
03d00ac5 64 seq_printf(m, "pch: %d\n", INTEL_PCH_TYPE(dev));
70d39fe4
CW
65#define B(x) seq_printf(m, #x ": %s\n", yesno(info->x))
66 B(is_mobile);
70d39fe4
CW
67 B(is_i85x);
68 B(is_i915g);
70d39fe4 69 B(is_i945gm);
70d39fe4
CW
70 B(is_g33);
71 B(need_gfx_hws);
72 B(is_g4x);
73 B(is_pineview);
74 B(is_broadwater);
75 B(is_crestline);
70d39fe4 76 B(has_fbc);
70d39fe4
CW
77 B(has_pipe_cxsr);
78 B(has_hotplug);
79 B(cursor_needs_physical);
80 B(has_overlay);
81 B(overlay_needs_physical);
a6c45cf0 82 B(supports_tv);
549f7365
CW
83 B(has_bsd_ring);
84 B(has_blt_ring);
3d29b842 85 B(has_llc);
70d39fe4
CW
86#undef B
87
88 return 0;
89}
2017263e 90
05394f39 91static const char *get_pin_flag(struct drm_i915_gem_object *obj)
a6172a80 92{
05394f39 93 if (obj->user_pin_count > 0)
a6172a80 94 return "P";
05394f39 95 else if (obj->pin_count > 0)
a6172a80
CW
96 return "p";
97 else
98 return " ";
99}
100
05394f39 101static const char *get_tiling_flag(struct drm_i915_gem_object *obj)
a6172a80 102{
0206e353
AJ
103 switch (obj->tiling_mode) {
104 default:
105 case I915_TILING_NONE: return " ";
106 case I915_TILING_X: return "X";
107 case I915_TILING_Y: return "Y";
108 }
a6172a80
CW
109}
110
93dfb40c 111static const char *cache_level_str(int type)
08c18323
CW
112{
113 switch (type) {
93dfb40c
CW
114 case I915_CACHE_NONE: return " uncached";
115 case I915_CACHE_LLC: return " snooped (LLC)";
116 case I915_CACHE_LLC_MLC: return " snooped (LLC+MLC)";
08c18323
CW
117 default: return "";
118 }
119}
120
37811fcc
CW
121static void
122describe_obj(struct seq_file *m, struct drm_i915_gem_object *obj)
123{
a05a5862 124 seq_printf(m, "%p: %s%s %8zdKiB %04x %04x %d %d%s%s%s",
37811fcc
CW
125 &obj->base,
126 get_pin_flag(obj),
127 get_tiling_flag(obj),
a05a5862 128 obj->base.size / 1024,
37811fcc
CW
129 obj->base.read_domains,
130 obj->base.write_domain,
131 obj->last_rendering_seqno,
caea7476 132 obj->last_fenced_seqno,
93dfb40c 133 cache_level_str(obj->cache_level),
37811fcc
CW
134 obj->dirty ? " dirty" : "",
135 obj->madv == I915_MADV_DONTNEED ? " purgeable" : "");
136 if (obj->base.name)
137 seq_printf(m, " (name: %d)", obj->base.name);
138 if (obj->fence_reg != I915_FENCE_REG_NONE)
139 seq_printf(m, " (fence: %d)", obj->fence_reg);
140 if (obj->gtt_space != NULL)
a00b10c3
CW
141 seq_printf(m, " (gtt offset: %08x, size: %08x)",
142 obj->gtt_offset, (unsigned int)obj->gtt_space->size);
6299f992
CW
143 if (obj->pin_mappable || obj->fault_mappable) {
144 char s[3], *t = s;
145 if (obj->pin_mappable)
146 *t++ = 'p';
147 if (obj->fault_mappable)
148 *t++ = 'f';
149 *t = '\0';
150 seq_printf(m, " (%s mappable)", s);
151 }
69dc4987
CW
152 if (obj->ring != NULL)
153 seq_printf(m, " (%s)", obj->ring->name);
37811fcc
CW
154}
155
433e12f7 156static int i915_gem_object_list_info(struct seq_file *m, void *data)
2017263e
BG
157{
158 struct drm_info_node *node = (struct drm_info_node *) m->private;
433e12f7
BG
159 uintptr_t list = (uintptr_t) node->info_ent->data;
160 struct list_head *head;
2017263e
BG
161 struct drm_device *dev = node->minor->dev;
162 drm_i915_private_t *dev_priv = dev->dev_private;
05394f39 163 struct drm_i915_gem_object *obj;
8f2480fb
CW
164 size_t total_obj_size, total_gtt_size;
165 int count, ret;
de227ef0
CW
166
167 ret = mutex_lock_interruptible(&dev->struct_mutex);
168 if (ret)
169 return ret;
2017263e 170
433e12f7
BG
171 switch (list) {
172 case ACTIVE_LIST:
173 seq_printf(m, "Active:\n");
69dc4987 174 head = &dev_priv->mm.active_list;
433e12f7
BG
175 break;
176 case INACTIVE_LIST:
a17458fc 177 seq_printf(m, "Inactive:\n");
433e12f7
BG
178 head = &dev_priv->mm.inactive_list;
179 break;
180 case FLUSHING_LIST:
181 seq_printf(m, "Flushing:\n");
182 head = &dev_priv->mm.flushing_list;
183 break;
184 default:
de227ef0
CW
185 mutex_unlock(&dev->struct_mutex);
186 return -EINVAL;
2017263e 187 }
2017263e 188
8f2480fb 189 total_obj_size = total_gtt_size = count = 0;
05394f39 190 list_for_each_entry(obj, head, mm_list) {
37811fcc 191 seq_printf(m, " ");
05394f39 192 describe_obj(m, obj);
f4ceda89 193 seq_printf(m, "\n");
05394f39
CW
194 total_obj_size += obj->base.size;
195 total_gtt_size += obj->gtt_space->size;
8f2480fb 196 count++;
2017263e 197 }
de227ef0 198 mutex_unlock(&dev->struct_mutex);
5e118f41 199
8f2480fb
CW
200 seq_printf(m, "Total %d objects, %zu bytes, %zu GTT size\n",
201 count, total_obj_size, total_gtt_size);
2017263e
BG
202 return 0;
203}
204
6299f992
CW
205#define count_objects(list, member) do { \
206 list_for_each_entry(obj, list, member) { \
207 size += obj->gtt_space->size; \
208 ++count; \
209 if (obj->map_and_fenceable) { \
210 mappable_size += obj->gtt_space->size; \
211 ++mappable_count; \
212 } \
213 } \
0206e353 214} while (0)
6299f992 215
73aa808f
CW
216static int i915_gem_object_info(struct seq_file *m, void* data)
217{
218 struct drm_info_node *node = (struct drm_info_node *) m->private;
219 struct drm_device *dev = node->minor->dev;
220 struct drm_i915_private *dev_priv = dev->dev_private;
6299f992
CW
221 u32 count, mappable_count;
222 size_t size, mappable_size;
223 struct drm_i915_gem_object *obj;
73aa808f
CW
224 int ret;
225
226 ret = mutex_lock_interruptible(&dev->struct_mutex);
227 if (ret)
228 return ret;
229
6299f992
CW
230 seq_printf(m, "%u objects, %zu bytes\n",
231 dev_priv->mm.object_count,
232 dev_priv->mm.object_memory);
233
234 size = count = mappable_size = mappable_count = 0;
235 count_objects(&dev_priv->mm.gtt_list, gtt_list);
236 seq_printf(m, "%u [%u] objects, %zu [%zu] bytes in gtt\n",
237 count, mappable_count, size, mappable_size);
238
239 size = count = mappable_size = mappable_count = 0;
240 count_objects(&dev_priv->mm.active_list, mm_list);
241 count_objects(&dev_priv->mm.flushing_list, mm_list);
242 seq_printf(m, " %u [%u] active objects, %zu [%zu] bytes\n",
243 count, mappable_count, size, mappable_size);
244
6299f992
CW
245 size = count = mappable_size = mappable_count = 0;
246 count_objects(&dev_priv->mm.inactive_list, mm_list);
247 seq_printf(m, " %u [%u] inactive objects, %zu [%zu] bytes\n",
248 count, mappable_count, size, mappable_size);
249
6299f992
CW
250 size = count = mappable_size = mappable_count = 0;
251 list_for_each_entry(obj, &dev_priv->mm.gtt_list, gtt_list) {
252 if (obj->fault_mappable) {
253 size += obj->gtt_space->size;
254 ++count;
255 }
256 if (obj->pin_mappable) {
257 mappable_size += obj->gtt_space->size;
258 ++mappable_count;
259 }
260 }
261 seq_printf(m, "%u pinned mappable objects, %zu bytes\n",
262 mappable_count, mappable_size);
263 seq_printf(m, "%u fault mappable objects, %zu bytes\n",
264 count, size);
265
266 seq_printf(m, "%zu [%zu] gtt total\n",
267 dev_priv->mm.gtt_total, dev_priv->mm.mappable_gtt_total);
73aa808f
CW
268
269 mutex_unlock(&dev->struct_mutex);
270
271 return 0;
272}
273
08c18323
CW
274static int i915_gem_gtt_info(struct seq_file *m, void* data)
275{
276 struct drm_info_node *node = (struct drm_info_node *) m->private;
277 struct drm_device *dev = node->minor->dev;
1b50247a 278 uintptr_t list = (uintptr_t) node->info_ent->data;
08c18323
CW
279 struct drm_i915_private *dev_priv = dev->dev_private;
280 struct drm_i915_gem_object *obj;
281 size_t total_obj_size, total_gtt_size;
282 int count, ret;
283
284 ret = mutex_lock_interruptible(&dev->struct_mutex);
285 if (ret)
286 return ret;
287
288 total_obj_size = total_gtt_size = count = 0;
289 list_for_each_entry(obj, &dev_priv->mm.gtt_list, gtt_list) {
1b50247a
CW
290 if (list == PINNED_LIST && obj->pin_count == 0)
291 continue;
292
08c18323
CW
293 seq_printf(m, " ");
294 describe_obj(m, obj);
295 seq_printf(m, "\n");
296 total_obj_size += obj->base.size;
297 total_gtt_size += obj->gtt_space->size;
298 count++;
299 }
300
301 mutex_unlock(&dev->struct_mutex);
302
303 seq_printf(m, "Total %d objects, %zu bytes, %zu GTT size\n",
304 count, total_obj_size, total_gtt_size);
305
306 return 0;
307}
308
4e5359cd
SF
309static int i915_gem_pageflip_info(struct seq_file *m, void *data)
310{
311 struct drm_info_node *node = (struct drm_info_node *) m->private;
312 struct drm_device *dev = node->minor->dev;
313 unsigned long flags;
314 struct intel_crtc *crtc;
315
316 list_for_each_entry(crtc, &dev->mode_config.crtc_list, base.head) {
9db4a9c7
JB
317 const char pipe = pipe_name(crtc->pipe);
318 const char plane = plane_name(crtc->plane);
4e5359cd
SF
319 struct intel_unpin_work *work;
320
321 spin_lock_irqsave(&dev->event_lock, flags);
322 work = crtc->unpin_work;
323 if (work == NULL) {
9db4a9c7 324 seq_printf(m, "No flip due on pipe %c (plane %c)\n",
4e5359cd
SF
325 pipe, plane);
326 } else {
327 if (!work->pending) {
9db4a9c7 328 seq_printf(m, "Flip queued on pipe %c (plane %c)\n",
4e5359cd
SF
329 pipe, plane);
330 } else {
9db4a9c7 331 seq_printf(m, "Flip pending (waiting for vsync) on pipe %c (plane %c)\n",
4e5359cd
SF
332 pipe, plane);
333 }
334 if (work->enable_stall_check)
335 seq_printf(m, "Stall check enabled, ");
336 else
337 seq_printf(m, "Stall check waiting for page flip ioctl, ");
338 seq_printf(m, "%d prepares\n", work->pending);
339
340 if (work->old_fb_obj) {
05394f39
CW
341 struct drm_i915_gem_object *obj = work->old_fb_obj;
342 if (obj)
343 seq_printf(m, "Old framebuffer gtt_offset 0x%08x\n", obj->gtt_offset);
4e5359cd
SF
344 }
345 if (work->pending_flip_obj) {
05394f39
CW
346 struct drm_i915_gem_object *obj = work->pending_flip_obj;
347 if (obj)
348 seq_printf(m, "New framebuffer gtt_offset 0x%08x\n", obj->gtt_offset);
4e5359cd
SF
349 }
350 }
351 spin_unlock_irqrestore(&dev->event_lock, flags);
352 }
353
354 return 0;
355}
356
2017263e
BG
357static int i915_gem_request_info(struct seq_file *m, void *data)
358{
359 struct drm_info_node *node = (struct drm_info_node *) m->private;
360 struct drm_device *dev = node->minor->dev;
361 drm_i915_private_t *dev_priv = dev->dev_private;
362 struct drm_i915_gem_request *gem_request;
c2c347a9 363 int ret, count;
de227ef0
CW
364
365 ret = mutex_lock_interruptible(&dev->struct_mutex);
366 if (ret)
367 return ret;
2017263e 368
c2c347a9 369 count = 0;
1ec14ad3 370 if (!list_empty(&dev_priv->ring[RCS].request_list)) {
c2c347a9
CW
371 seq_printf(m, "Render requests:\n");
372 list_for_each_entry(gem_request,
1ec14ad3 373 &dev_priv->ring[RCS].request_list,
c2c347a9
CW
374 list) {
375 seq_printf(m, " %d @ %d\n",
376 gem_request->seqno,
377 (int) (jiffies - gem_request->emitted_jiffies));
378 }
379 count++;
380 }
1ec14ad3 381 if (!list_empty(&dev_priv->ring[VCS].request_list)) {
c2c347a9
CW
382 seq_printf(m, "BSD requests:\n");
383 list_for_each_entry(gem_request,
1ec14ad3 384 &dev_priv->ring[VCS].request_list,
c2c347a9
CW
385 list) {
386 seq_printf(m, " %d @ %d\n",
387 gem_request->seqno,
388 (int) (jiffies - gem_request->emitted_jiffies));
389 }
390 count++;
391 }
1ec14ad3 392 if (!list_empty(&dev_priv->ring[BCS].request_list)) {
c2c347a9
CW
393 seq_printf(m, "BLT requests:\n");
394 list_for_each_entry(gem_request,
1ec14ad3 395 &dev_priv->ring[BCS].request_list,
c2c347a9
CW
396 list) {
397 seq_printf(m, " %d @ %d\n",
398 gem_request->seqno,
399 (int) (jiffies - gem_request->emitted_jiffies));
400 }
401 count++;
2017263e 402 }
de227ef0
CW
403 mutex_unlock(&dev->struct_mutex);
404
c2c347a9
CW
405 if (count == 0)
406 seq_printf(m, "No requests\n");
407
2017263e
BG
408 return 0;
409}
410
b2223497
CW
411static void i915_ring_seqno_info(struct seq_file *m,
412 struct intel_ring_buffer *ring)
413{
414 if (ring->get_seqno) {
415 seq_printf(m, "Current sequence (%s): %d\n",
416 ring->name, ring->get_seqno(ring));
b2223497
CW
417 }
418}
419
2017263e
BG
420static int i915_gem_seqno_info(struct seq_file *m, void *data)
421{
422 struct drm_info_node *node = (struct drm_info_node *) m->private;
423 struct drm_device *dev = node->minor->dev;
424 drm_i915_private_t *dev_priv = dev->dev_private;
1ec14ad3 425 int ret, i;
de227ef0
CW
426
427 ret = mutex_lock_interruptible(&dev->struct_mutex);
428 if (ret)
429 return ret;
2017263e 430
1ec14ad3
CW
431 for (i = 0; i < I915_NUM_RINGS; i++)
432 i915_ring_seqno_info(m, &dev_priv->ring[i]);
de227ef0
CW
433
434 mutex_unlock(&dev->struct_mutex);
435
2017263e
BG
436 return 0;
437}
438
439
440static int i915_interrupt_info(struct seq_file *m, void *data)
441{
442 struct drm_info_node *node = (struct drm_info_node *) m->private;
443 struct drm_device *dev = node->minor->dev;
444 drm_i915_private_t *dev_priv = dev->dev_private;
9db4a9c7 445 int ret, i, pipe;
de227ef0
CW
446
447 ret = mutex_lock_interruptible(&dev->struct_mutex);
448 if (ret)
449 return ret;
2017263e 450
7e231dbe
JB
451 if (IS_VALLEYVIEW(dev)) {
452 seq_printf(m, "Display IER:\t%08x\n",
453 I915_READ(VLV_IER));
454 seq_printf(m, "Display IIR:\t%08x\n",
455 I915_READ(VLV_IIR));
456 seq_printf(m, "Display IIR_RW:\t%08x\n",
457 I915_READ(VLV_IIR_RW));
458 seq_printf(m, "Display IMR:\t%08x\n",
459 I915_READ(VLV_IMR));
460 for_each_pipe(pipe)
461 seq_printf(m, "Pipe %c stat:\t%08x\n",
462 pipe_name(pipe),
463 I915_READ(PIPESTAT(pipe)));
464
465 seq_printf(m, "Master IER:\t%08x\n",
466 I915_READ(VLV_MASTER_IER));
467
468 seq_printf(m, "Render IER:\t%08x\n",
469 I915_READ(GTIER));
470 seq_printf(m, "Render IIR:\t%08x\n",
471 I915_READ(GTIIR));
472 seq_printf(m, "Render IMR:\t%08x\n",
473 I915_READ(GTIMR));
474
475 seq_printf(m, "PM IER:\t\t%08x\n",
476 I915_READ(GEN6_PMIER));
477 seq_printf(m, "PM IIR:\t\t%08x\n",
478 I915_READ(GEN6_PMIIR));
479 seq_printf(m, "PM IMR:\t\t%08x\n",
480 I915_READ(GEN6_PMIMR));
481
482 seq_printf(m, "Port hotplug:\t%08x\n",
483 I915_READ(PORT_HOTPLUG_EN));
484 seq_printf(m, "DPFLIPSTAT:\t%08x\n",
485 I915_READ(VLV_DPFLIPSTAT));
486 seq_printf(m, "DPINVGTT:\t%08x\n",
487 I915_READ(DPINVGTT));
488
489 } else if (!HAS_PCH_SPLIT(dev)) {
5f6a1695
ZW
490 seq_printf(m, "Interrupt enable: %08x\n",
491 I915_READ(IER));
492 seq_printf(m, "Interrupt identity: %08x\n",
493 I915_READ(IIR));
494 seq_printf(m, "Interrupt mask: %08x\n",
495 I915_READ(IMR));
9db4a9c7
JB
496 for_each_pipe(pipe)
497 seq_printf(m, "Pipe %c stat: %08x\n",
498 pipe_name(pipe),
499 I915_READ(PIPESTAT(pipe)));
5f6a1695
ZW
500 } else {
501 seq_printf(m, "North Display Interrupt enable: %08x\n",
502 I915_READ(DEIER));
503 seq_printf(m, "North Display Interrupt identity: %08x\n",
504 I915_READ(DEIIR));
505 seq_printf(m, "North Display Interrupt mask: %08x\n",
506 I915_READ(DEIMR));
507 seq_printf(m, "South Display Interrupt enable: %08x\n",
508 I915_READ(SDEIER));
509 seq_printf(m, "South Display Interrupt identity: %08x\n",
510 I915_READ(SDEIIR));
511 seq_printf(m, "South Display Interrupt mask: %08x\n",
512 I915_READ(SDEIMR));
513 seq_printf(m, "Graphics Interrupt enable: %08x\n",
514 I915_READ(GTIER));
515 seq_printf(m, "Graphics Interrupt identity: %08x\n",
516 I915_READ(GTIIR));
517 seq_printf(m, "Graphics Interrupt mask: %08x\n",
518 I915_READ(GTIMR));
519 }
2017263e
BG
520 seq_printf(m, "Interrupts received: %d\n",
521 atomic_read(&dev_priv->irq_received));
9862e600 522 for (i = 0; i < I915_NUM_RINGS; i++) {
da64c6fc 523 if (IS_GEN6(dev) || IS_GEN7(dev)) {
9862e600
CW
524 seq_printf(m, "Graphics Interrupt mask (%s): %08x\n",
525 dev_priv->ring[i].name,
526 I915_READ_IMR(&dev_priv->ring[i]));
527 }
1ec14ad3 528 i915_ring_seqno_info(m, &dev_priv->ring[i]);
9862e600 529 }
de227ef0
CW
530 mutex_unlock(&dev->struct_mutex);
531
2017263e
BG
532 return 0;
533}
534
a6172a80
CW
535static int i915_gem_fence_regs_info(struct seq_file *m, void *data)
536{
537 struct drm_info_node *node = (struct drm_info_node *) m->private;
538 struct drm_device *dev = node->minor->dev;
539 drm_i915_private_t *dev_priv = dev->dev_private;
de227ef0
CW
540 int i, ret;
541
542 ret = mutex_lock_interruptible(&dev->struct_mutex);
543 if (ret)
544 return ret;
a6172a80
CW
545
546 seq_printf(m, "Reserved fences = %d\n", dev_priv->fence_reg_start);
547 seq_printf(m, "Total fences = %d\n", dev_priv->num_fence_regs);
548 for (i = 0; i < dev_priv->num_fence_regs; i++) {
05394f39 549 struct drm_i915_gem_object *obj = dev_priv->fence_regs[i].obj;
a6172a80 550
c2c347a9
CW
551 seq_printf(m, "Fenced object[%2d] = ", i);
552 if (obj == NULL)
553 seq_printf(m, "unused");
554 else
05394f39 555 describe_obj(m, obj);
c2c347a9 556 seq_printf(m, "\n");
a6172a80
CW
557 }
558
05394f39 559 mutex_unlock(&dev->struct_mutex);
a6172a80
CW
560 return 0;
561}
562
2017263e
BG
563static int i915_hws_info(struct seq_file *m, void *data)
564{
565 struct drm_info_node *node = (struct drm_info_node *) m->private;
566 struct drm_device *dev = node->minor->dev;
567 drm_i915_private_t *dev_priv = dev->dev_private;
4066c0ae 568 struct intel_ring_buffer *ring;
311bd68e 569 const volatile u32 __iomem *hws;
4066c0ae
CW
570 int i;
571
1ec14ad3 572 ring = &dev_priv->ring[(uintptr_t)node->info_ent->data];
311bd68e 573 hws = (volatile u32 __iomem *)ring->status_page.page_addr;
2017263e
BG
574 if (hws == NULL)
575 return 0;
576
577 for (i = 0; i < 4096 / sizeof(u32) / 4; i += 4) {
578 seq_printf(m, "0x%08x: 0x%08x 0x%08x 0x%08x 0x%08x\n",
579 i * 4,
580 hws[i], hws[i + 1], hws[i + 2], hws[i + 3]);
581 }
582 return 0;
583}
584
e5c65260
CW
585static const char *ring_str(int ring)
586{
587 switch (ring) {
96154f2f
DV
588 case RCS: return "render";
589 case VCS: return "bsd";
590 case BCS: return "blt";
e5c65260
CW
591 default: return "";
592 }
593}
594
9df30794
CW
595static const char *pin_flag(int pinned)
596{
597 if (pinned > 0)
598 return " P";
599 else if (pinned < 0)
600 return " p";
601 else
602 return "";
603}
604
605static const char *tiling_flag(int tiling)
606{
607 switch (tiling) {
608 default:
609 case I915_TILING_NONE: return "";
610 case I915_TILING_X: return " X";
611 case I915_TILING_Y: return " Y";
612 }
613}
614
615static const char *dirty_flag(int dirty)
616{
617 return dirty ? " dirty" : "";
618}
619
620static const char *purgeable_flag(int purgeable)
621{
622 return purgeable ? " purgeable" : "";
623}
624
c724e8a9
CW
625static void print_error_buffers(struct seq_file *m,
626 const char *name,
627 struct drm_i915_error_buffer *err,
628 int count)
629{
630 seq_printf(m, "%s [%d]:\n", name, count);
631
632 while (count--) {
96154f2f 633 seq_printf(m, " %08x %8u %04x %04x %08x%s%s%s%s%s%s%s",
c724e8a9
CW
634 err->gtt_offset,
635 err->size,
636 err->read_domains,
637 err->write_domain,
638 err->seqno,
639 pin_flag(err->pinned),
640 tiling_flag(err->tiling),
641 dirty_flag(err->dirty),
642 purgeable_flag(err->purgeable),
96154f2f 643 err->ring != -1 ? " " : "",
a779e5ab 644 ring_str(err->ring),
93dfb40c 645 cache_level_str(err->cache_level));
c724e8a9
CW
646
647 if (err->name)
648 seq_printf(m, " (name: %d)", err->name);
649 if (err->fence_reg != I915_FENCE_REG_NONE)
650 seq_printf(m, " (fence: %d)", err->fence_reg);
651
652 seq_printf(m, "\n");
653 err++;
654 }
655}
656
d27b1e0e
DV
657static void i915_ring_error_state(struct seq_file *m,
658 struct drm_device *dev,
659 struct drm_i915_error_state *error,
660 unsigned ring)
661{
ec34a01d 662 BUG_ON(ring >= I915_NUM_RINGS); /* shut up confused gcc */
d27b1e0e 663 seq_printf(m, "%s command stream:\n", ring_str(ring));
c1cd90ed
DV
664 seq_printf(m, " HEAD: 0x%08x\n", error->head[ring]);
665 seq_printf(m, " TAIL: 0x%08x\n", error->tail[ring]);
d27b1e0e
DV
666 seq_printf(m, " ACTHD: 0x%08x\n", error->acthd[ring]);
667 seq_printf(m, " IPEIR: 0x%08x\n", error->ipeir[ring]);
668 seq_printf(m, " IPEHR: 0x%08x\n", error->ipehr[ring]);
669 seq_printf(m, " INSTDONE: 0x%08x\n", error->instdone[ring]);
c1cd90ed
DV
670 if (ring == RCS && INTEL_INFO(dev)->gen >= 4) {
671 seq_printf(m, " INSTDONE1: 0x%08x\n", error->instdone1);
672 seq_printf(m, " BBADDR: 0x%08llx\n", error->bbaddr);
d27b1e0e 673 }
c1cd90ed
DV
674 if (INTEL_INFO(dev)->gen >= 4)
675 seq_printf(m, " INSTPS: 0x%08x\n", error->instps[ring]);
676 seq_printf(m, " INSTPM: 0x%08x\n", error->instpm[ring]);
9d2f41fa 677 seq_printf(m, " FADDR: 0x%08x\n", error->faddr[ring]);
33f3f518 678 if (INTEL_INFO(dev)->gen >= 6) {
33f3f518 679 seq_printf(m, " FAULT_REG: 0x%08x\n", error->fault_reg[ring]);
7e3b8737
DV
680 seq_printf(m, " SYNC_0: 0x%08x\n",
681 error->semaphore_mboxes[ring][0]);
682 seq_printf(m, " SYNC_1: 0x%08x\n",
683 error->semaphore_mboxes[ring][1]);
33f3f518 684 }
d27b1e0e 685 seq_printf(m, " seqno: 0x%08x\n", error->seqno[ring]);
9574b3fe 686 seq_printf(m, " waiting: %s\n", yesno(error->waiting[ring]));
7e3b8737
DV
687 seq_printf(m, " ring->head: 0x%08x\n", error->cpu_ring_head[ring]);
688 seq_printf(m, " ring->tail: 0x%08x\n", error->cpu_ring_tail[ring]);
d27b1e0e
DV
689}
690
63eeaf38
JB
691static int i915_error_state(struct seq_file *m, void *unused)
692{
693 struct drm_info_node *node = (struct drm_info_node *) m->private;
694 struct drm_device *dev = node->minor->dev;
695 drm_i915_private_t *dev_priv = dev->dev_private;
696 struct drm_i915_error_state *error;
697 unsigned long flags;
52d39a21 698 int i, j, page, offset, elt;
63eeaf38
JB
699
700 spin_lock_irqsave(&dev_priv->error_lock, flags);
742cbee8
DV
701 error = dev_priv->first_error;
702 if (error)
703 kref_get(&error->ref);
704 spin_unlock_irqrestore(&dev_priv->error_lock, flags);
705
706 if (!error) {
63eeaf38 707 seq_printf(m, "no error state collected\n");
742cbee8 708 return 0;
63eeaf38
JB
709 }
710
63eeaf38 711
8a905236
JB
712 seq_printf(m, "Time: %ld s %ld us\n", error->time.tv_sec,
713 error->time.tv_usec);
9df30794 714 seq_printf(m, "PCI ID: 0x%04x\n", dev->pci_device);
1d8f38f4 715 seq_printf(m, "EIR: 0x%08x\n", error->eir);
be998e2e 716 seq_printf(m, "IER: 0x%08x\n", error->ier);
1d8f38f4 717 seq_printf(m, "PGTBL_ER: 0x%08x\n", error->pgtbl_er);
9df30794 718
bf3301ab 719 for (i = 0; i < dev_priv->num_fence_regs; i++)
748ebc60
CW
720 seq_printf(m, " fence[%d] = %08llx\n", i, error->fence[i]);
721
33f3f518 722 if (INTEL_INFO(dev)->gen >= 6) {
d27b1e0e 723 seq_printf(m, "ERROR: 0x%08x\n", error->error);
33f3f518
DV
724 seq_printf(m, "DONE_REG: 0x%08x\n", error->done_reg);
725 }
d27b1e0e
DV
726
727 i915_ring_error_state(m, dev, error, RCS);
728 if (HAS_BLT(dev))
729 i915_ring_error_state(m, dev, error, BCS);
730 if (HAS_BSD(dev))
731 i915_ring_error_state(m, dev, error, VCS);
732
c724e8a9
CW
733 if (error->active_bo)
734 print_error_buffers(m, "Active",
735 error->active_bo,
736 error->active_bo_count);
737
738 if (error->pinned_bo)
739 print_error_buffers(m, "Pinned",
740 error->pinned_bo,
741 error->pinned_bo_count);
9df30794 742
52d39a21
CW
743 for (i = 0; i < ARRAY_SIZE(error->ring); i++) {
744 struct drm_i915_error_object *obj;
9df30794 745
52d39a21 746 if ((obj = error->ring[i].batchbuffer)) {
bcfb2e28
CW
747 seq_printf(m, "%s --- gtt_offset = 0x%08x\n",
748 dev_priv->ring[i].name,
749 obj->gtt_offset);
9df30794
CW
750 offset = 0;
751 for (page = 0; page < obj->page_count; page++) {
752 for (elt = 0; elt < PAGE_SIZE/4; elt++) {
753 seq_printf(m, "%08x : %08x\n", offset, obj->pages[page][elt]);
754 offset += 4;
755 }
756 }
757 }
9df30794 758
52d39a21
CW
759 if (error->ring[i].num_requests) {
760 seq_printf(m, "%s --- %d requests\n",
761 dev_priv->ring[i].name,
762 error->ring[i].num_requests);
763 for (j = 0; j < error->ring[i].num_requests; j++) {
ee4f42b1 764 seq_printf(m, " seqno 0x%08x, emitted %ld, tail 0x%08x\n",
52d39a21 765 error->ring[i].requests[j].seqno,
ee4f42b1
CW
766 error->ring[i].requests[j].jiffies,
767 error->ring[i].requests[j].tail);
52d39a21
CW
768 }
769 }
770
771 if ((obj = error->ring[i].ringbuffer)) {
e2f973d5
CW
772 seq_printf(m, "%s --- ringbuffer = 0x%08x\n",
773 dev_priv->ring[i].name,
774 obj->gtt_offset);
775 offset = 0;
776 for (page = 0; page < obj->page_count; page++) {
777 for (elt = 0; elt < PAGE_SIZE/4; elt++) {
778 seq_printf(m, "%08x : %08x\n",
779 offset,
780 obj->pages[page][elt]);
781 offset += 4;
782 }
9df30794
CW
783 }
784 }
785 }
63eeaf38 786
6ef3d427
CW
787 if (error->overlay)
788 intel_overlay_print_error_state(m, error->overlay);
789
c4a1d9e4
CW
790 if (error->display)
791 intel_display_print_error_state(m, dev, error->display);
792
742cbee8 793 kref_put(&error->ref, i915_error_state_free);
63eeaf38
JB
794
795 return 0;
796}
6911a9b8 797
f97108d1
JB
798static int i915_rstdby_delays(struct seq_file *m, void *unused)
799{
800 struct drm_info_node *node = (struct drm_info_node *) m->private;
801 struct drm_device *dev = node->minor->dev;
802 drm_i915_private_t *dev_priv = dev->dev_private;
616fdb5a
BW
803 u16 crstanddelay;
804 int ret;
805
806 ret = mutex_lock_interruptible(&dev->struct_mutex);
807 if (ret)
808 return ret;
809
810 crstanddelay = I915_READ16(CRSTANDVID);
811
812 mutex_unlock(&dev->struct_mutex);
f97108d1
JB
813
814 seq_printf(m, "w/ctx: %d, w/o ctx: %d\n", (crstanddelay >> 8) & 0x3f, (crstanddelay & 0x3f));
815
816 return 0;
817}
818
819static int i915_cur_delayinfo(struct seq_file *m, void *unused)
820{
821 struct drm_info_node *node = (struct drm_info_node *) m->private;
822 struct drm_device *dev = node->minor->dev;
823 drm_i915_private_t *dev_priv = dev->dev_private;
d1ebd816 824 int ret;
3b8d8d91
JB
825
826 if (IS_GEN5(dev)) {
827 u16 rgvswctl = I915_READ16(MEMSWCTL);
828 u16 rgvstat = I915_READ16(MEMSTAT_ILK);
829
830 seq_printf(m, "Requested P-state: %d\n", (rgvswctl >> 8) & 0xf);
831 seq_printf(m, "Requested VID: %d\n", rgvswctl & 0x3f);
832 seq_printf(m, "Current VID: %d\n", (rgvstat & MEMSTAT_VID_MASK) >>
833 MEMSTAT_VID_SHIFT);
834 seq_printf(m, "Current P-state: %d\n",
835 (rgvstat & MEMSTAT_PSTATE_MASK) >> MEMSTAT_PSTATE_SHIFT);
1c70c0ce 836 } else if (IS_GEN6(dev) || IS_GEN7(dev)) {
3b8d8d91
JB
837 u32 gt_perf_status = I915_READ(GEN6_GT_PERF_STATUS);
838 u32 rp_state_limits = I915_READ(GEN6_RP_STATE_LIMITS);
839 u32 rp_state_cap = I915_READ(GEN6_RP_STATE_CAP);
ccab5c82
JB
840 u32 rpstat;
841 u32 rpupei, rpcurup, rpprevup;
842 u32 rpdownei, rpcurdown, rpprevdown;
3b8d8d91
JB
843 int max_freq;
844
845 /* RPSTAT1 is in the GT power well */
d1ebd816
BW
846 ret = mutex_lock_interruptible(&dev->struct_mutex);
847 if (ret)
848 return ret;
849
fcca7926 850 gen6_gt_force_wake_get(dev_priv);
3b8d8d91 851
ccab5c82
JB
852 rpstat = I915_READ(GEN6_RPSTAT1);
853 rpupei = I915_READ(GEN6_RP_CUR_UP_EI);
854 rpcurup = I915_READ(GEN6_RP_CUR_UP);
855 rpprevup = I915_READ(GEN6_RP_PREV_UP);
856 rpdownei = I915_READ(GEN6_RP_CUR_DOWN_EI);
857 rpcurdown = I915_READ(GEN6_RP_CUR_DOWN);
858 rpprevdown = I915_READ(GEN6_RP_PREV_DOWN);
859
d1ebd816
BW
860 gen6_gt_force_wake_put(dev_priv);
861 mutex_unlock(&dev->struct_mutex);
862
3b8d8d91 863 seq_printf(m, "GT_PERF_STATUS: 0x%08x\n", gt_perf_status);
ccab5c82 864 seq_printf(m, "RPSTAT1: 0x%08x\n", rpstat);
3b8d8d91
JB
865 seq_printf(m, "Render p-state ratio: %d\n",
866 (gt_perf_status & 0xff00) >> 8);
867 seq_printf(m, "Render p-state VID: %d\n",
868 gt_perf_status & 0xff);
869 seq_printf(m, "Render p-state limit: %d\n",
870 rp_state_limits & 0xff);
ccab5c82 871 seq_printf(m, "CAGF: %dMHz\n", ((rpstat & GEN6_CAGF_MASK) >>
e281fcaa 872 GEN6_CAGF_SHIFT) * 50);
ccab5c82
JB
873 seq_printf(m, "RP CUR UP EI: %dus\n", rpupei &
874 GEN6_CURICONT_MASK);
875 seq_printf(m, "RP CUR UP: %dus\n", rpcurup &
876 GEN6_CURBSYTAVG_MASK);
877 seq_printf(m, "RP PREV UP: %dus\n", rpprevup &
878 GEN6_CURBSYTAVG_MASK);
879 seq_printf(m, "RP CUR DOWN EI: %dus\n", rpdownei &
880 GEN6_CURIAVG_MASK);
881 seq_printf(m, "RP CUR DOWN: %dus\n", rpcurdown &
882 GEN6_CURBSYTAVG_MASK);
883 seq_printf(m, "RP PREV DOWN: %dus\n", rpprevdown &
884 GEN6_CURBSYTAVG_MASK);
3b8d8d91
JB
885
886 max_freq = (rp_state_cap & 0xff0000) >> 16;
887 seq_printf(m, "Lowest (RPN) frequency: %dMHz\n",
e281fcaa 888 max_freq * 50);
3b8d8d91
JB
889
890 max_freq = (rp_state_cap & 0xff00) >> 8;
891 seq_printf(m, "Nominal (RP1) frequency: %dMHz\n",
e281fcaa 892 max_freq * 50);
3b8d8d91
JB
893
894 max_freq = rp_state_cap & 0xff;
895 seq_printf(m, "Max non-overclocked (RP0) frequency: %dMHz\n",
e281fcaa 896 max_freq * 50);
3b8d8d91
JB
897 } else {
898 seq_printf(m, "no P-state info available\n");
899 }
f97108d1
JB
900
901 return 0;
902}
903
904static int i915_delayfreq_table(struct seq_file *m, void *unused)
905{
906 struct drm_info_node *node = (struct drm_info_node *) m->private;
907 struct drm_device *dev = node->minor->dev;
908 drm_i915_private_t *dev_priv = dev->dev_private;
909 u32 delayfreq;
616fdb5a
BW
910 int ret, i;
911
912 ret = mutex_lock_interruptible(&dev->struct_mutex);
913 if (ret)
914 return ret;
f97108d1
JB
915
916 for (i = 0; i < 16; i++) {
917 delayfreq = I915_READ(PXVFREQ_BASE + i * 4);
7648fa99
JB
918 seq_printf(m, "P%02dVIDFREQ: 0x%08x (VID: %d)\n", i, delayfreq,
919 (delayfreq & PXVFREQ_PX_MASK) >> PXVFREQ_PX_SHIFT);
f97108d1
JB
920 }
921
616fdb5a
BW
922 mutex_unlock(&dev->struct_mutex);
923
f97108d1
JB
924 return 0;
925}
926
927static inline int MAP_TO_MV(int map)
928{
929 return 1250 - (map * 25);
930}
931
932static int i915_inttoext_table(struct seq_file *m, void *unused)
933{
934 struct drm_info_node *node = (struct drm_info_node *) m->private;
935 struct drm_device *dev = node->minor->dev;
936 drm_i915_private_t *dev_priv = dev->dev_private;
937 u32 inttoext;
616fdb5a
BW
938 int ret, i;
939
940 ret = mutex_lock_interruptible(&dev->struct_mutex);
941 if (ret)
942 return ret;
f97108d1
JB
943
944 for (i = 1; i <= 32; i++) {
945 inttoext = I915_READ(INTTOEXT_BASE_ILK + i * 4);
946 seq_printf(m, "INTTOEXT%02d: 0x%08x\n", i, inttoext);
947 }
948
616fdb5a
BW
949 mutex_unlock(&dev->struct_mutex);
950
f97108d1
JB
951 return 0;
952}
953
4d85529d 954static int ironlake_drpc_info(struct seq_file *m)
f97108d1
JB
955{
956 struct drm_info_node *node = (struct drm_info_node *) m->private;
957 struct drm_device *dev = node->minor->dev;
958 drm_i915_private_t *dev_priv = dev->dev_private;
616fdb5a
BW
959 u32 rgvmodectl, rstdbyctl;
960 u16 crstandvid;
961 int ret;
962
963 ret = mutex_lock_interruptible(&dev->struct_mutex);
964 if (ret)
965 return ret;
966
967 rgvmodectl = I915_READ(MEMMODECTL);
968 rstdbyctl = I915_READ(RSTDBYCTL);
969 crstandvid = I915_READ16(CRSTANDVID);
970
971 mutex_unlock(&dev->struct_mutex);
f97108d1
JB
972
973 seq_printf(m, "HD boost: %s\n", (rgvmodectl & MEMMODE_BOOST_EN) ?
974 "yes" : "no");
975 seq_printf(m, "Boost freq: %d\n",
976 (rgvmodectl & MEMMODE_BOOST_FREQ_MASK) >>
977 MEMMODE_BOOST_FREQ_SHIFT);
978 seq_printf(m, "HW control enabled: %s\n",
979 rgvmodectl & MEMMODE_HWIDLE_EN ? "yes" : "no");
980 seq_printf(m, "SW control enabled: %s\n",
981 rgvmodectl & MEMMODE_SWMODE_EN ? "yes" : "no");
982 seq_printf(m, "Gated voltage change: %s\n",
983 rgvmodectl & MEMMODE_RCLK_GATE ? "yes" : "no");
984 seq_printf(m, "Starting frequency: P%d\n",
985 (rgvmodectl & MEMMODE_FSTART_MASK) >> MEMMODE_FSTART_SHIFT);
7648fa99 986 seq_printf(m, "Max P-state: P%d\n",
f97108d1 987 (rgvmodectl & MEMMODE_FMAX_MASK) >> MEMMODE_FMAX_SHIFT);
7648fa99
JB
988 seq_printf(m, "Min P-state: P%d\n", (rgvmodectl & MEMMODE_FMIN_MASK));
989 seq_printf(m, "RS1 VID: %d\n", (crstandvid & 0x3f));
990 seq_printf(m, "RS2 VID: %d\n", ((crstandvid >> 8) & 0x3f));
991 seq_printf(m, "Render standby enabled: %s\n",
992 (rstdbyctl & RCX_SW_EXIT) ? "no" : "yes");
88271da3
JB
993 seq_printf(m, "Current RS state: ");
994 switch (rstdbyctl & RSX_STATUS_MASK) {
995 case RSX_STATUS_ON:
996 seq_printf(m, "on\n");
997 break;
998 case RSX_STATUS_RC1:
999 seq_printf(m, "RC1\n");
1000 break;
1001 case RSX_STATUS_RC1E:
1002 seq_printf(m, "RC1E\n");
1003 break;
1004 case RSX_STATUS_RS1:
1005 seq_printf(m, "RS1\n");
1006 break;
1007 case RSX_STATUS_RS2:
1008 seq_printf(m, "RS2 (RC6)\n");
1009 break;
1010 case RSX_STATUS_RS3:
1011 seq_printf(m, "RC3 (RC6+)\n");
1012 break;
1013 default:
1014 seq_printf(m, "unknown\n");
1015 break;
1016 }
f97108d1
JB
1017
1018 return 0;
1019}
1020
4d85529d
BW
1021static int gen6_drpc_info(struct seq_file *m)
1022{
1023
1024 struct drm_info_node *node = (struct drm_info_node *) m->private;
1025 struct drm_device *dev = node->minor->dev;
1026 struct drm_i915_private *dev_priv = dev->dev_private;
1027 u32 rpmodectl1, gt_core_status, rcctl1;
93b525dc 1028 unsigned forcewake_count;
4d85529d
BW
1029 int count=0, ret;
1030
1031
1032 ret = mutex_lock_interruptible(&dev->struct_mutex);
1033 if (ret)
1034 return ret;
1035
93b525dc
DV
1036 spin_lock_irq(&dev_priv->gt_lock);
1037 forcewake_count = dev_priv->forcewake_count;
1038 spin_unlock_irq(&dev_priv->gt_lock);
1039
1040 if (forcewake_count) {
1041 seq_printf(m, "RC information inaccurate because somebody "
1042 "holds a forcewake reference \n");
4d85529d
BW
1043 } else {
1044 /* NB: we cannot use forcewake, else we read the wrong values */
1045 while (count++ < 50 && (I915_READ_NOTRACE(FORCEWAKE_ACK) & 1))
1046 udelay(10);
1047 seq_printf(m, "RC information accurate: %s\n", yesno(count < 51));
1048 }
1049
1050 gt_core_status = readl(dev_priv->regs + GEN6_GT_CORE_STATUS);
1051 trace_i915_reg_rw(false, GEN6_GT_CORE_STATUS, gt_core_status, 4);
1052
1053 rpmodectl1 = I915_READ(GEN6_RP_CONTROL);
1054 rcctl1 = I915_READ(GEN6_RC_CONTROL);
1055 mutex_unlock(&dev->struct_mutex);
1056
1057 seq_printf(m, "Video Turbo Mode: %s\n",
1058 yesno(rpmodectl1 & GEN6_RP_MEDIA_TURBO));
1059 seq_printf(m, "HW control enabled: %s\n",
1060 yesno(rpmodectl1 & GEN6_RP_ENABLE));
1061 seq_printf(m, "SW control enabled: %s\n",
1062 yesno((rpmodectl1 & GEN6_RP_MEDIA_MODE_MASK) ==
1063 GEN6_RP_MEDIA_SW_MODE));
fff24e21 1064 seq_printf(m, "RC1e Enabled: %s\n",
4d85529d
BW
1065 yesno(rcctl1 & GEN6_RC_CTL_RC1e_ENABLE));
1066 seq_printf(m, "RC6 Enabled: %s\n",
1067 yesno(rcctl1 & GEN6_RC_CTL_RC6_ENABLE));
1068 seq_printf(m, "Deep RC6 Enabled: %s\n",
1069 yesno(rcctl1 & GEN6_RC_CTL_RC6p_ENABLE));
1070 seq_printf(m, "Deepest RC6 Enabled: %s\n",
1071 yesno(rcctl1 & GEN6_RC_CTL_RC6pp_ENABLE));
1072 seq_printf(m, "Current RC state: ");
1073 switch (gt_core_status & GEN6_RCn_MASK) {
1074 case GEN6_RC0:
1075 if (gt_core_status & GEN6_CORE_CPD_STATE_MASK)
1076 seq_printf(m, "Core Power Down\n");
1077 else
1078 seq_printf(m, "on\n");
1079 break;
1080 case GEN6_RC3:
1081 seq_printf(m, "RC3\n");
1082 break;
1083 case GEN6_RC6:
1084 seq_printf(m, "RC6\n");
1085 break;
1086 case GEN6_RC7:
1087 seq_printf(m, "RC7\n");
1088 break;
1089 default:
1090 seq_printf(m, "Unknown\n");
1091 break;
1092 }
1093
1094 seq_printf(m, "Core Power Down: %s\n",
1095 yesno(gt_core_status & GEN6_CORE_CPD_STATE_MASK));
cce66a28
BW
1096
1097 /* Not exactly sure what this is */
1098 seq_printf(m, "RC6 \"Locked to RPn\" residency since boot: %u\n",
1099 I915_READ(GEN6_GT_GFX_RC6_LOCKED));
1100 seq_printf(m, "RC6 residency since boot: %u\n",
1101 I915_READ(GEN6_GT_GFX_RC6));
1102 seq_printf(m, "RC6+ residency since boot: %u\n",
1103 I915_READ(GEN6_GT_GFX_RC6p));
1104 seq_printf(m, "RC6++ residency since boot: %u\n",
1105 I915_READ(GEN6_GT_GFX_RC6pp));
1106
4d85529d
BW
1107 return 0;
1108}
1109
1110static int i915_drpc_info(struct seq_file *m, void *unused)
1111{
1112 struct drm_info_node *node = (struct drm_info_node *) m->private;
1113 struct drm_device *dev = node->minor->dev;
1114
1115 if (IS_GEN6(dev) || IS_GEN7(dev))
1116 return gen6_drpc_info(m);
1117 else
1118 return ironlake_drpc_info(m);
1119}
1120
b5e50c3f
JB
1121static int i915_fbc_status(struct seq_file *m, void *unused)
1122{
1123 struct drm_info_node *node = (struct drm_info_node *) m->private;
1124 struct drm_device *dev = node->minor->dev;
b5e50c3f 1125 drm_i915_private_t *dev_priv = dev->dev_private;
b5e50c3f 1126
ee5382ae 1127 if (!I915_HAS_FBC(dev)) {
b5e50c3f
JB
1128 seq_printf(m, "FBC unsupported on this chipset\n");
1129 return 0;
1130 }
1131
ee5382ae 1132 if (intel_fbc_enabled(dev)) {
b5e50c3f
JB
1133 seq_printf(m, "FBC enabled\n");
1134 } else {
1135 seq_printf(m, "FBC disabled: ");
1136 switch (dev_priv->no_fbc_reason) {
bed4a673
CW
1137 case FBC_NO_OUTPUT:
1138 seq_printf(m, "no outputs");
1139 break;
b5e50c3f
JB
1140 case FBC_STOLEN_TOO_SMALL:
1141 seq_printf(m, "not enough stolen memory");
1142 break;
1143 case FBC_UNSUPPORTED_MODE:
1144 seq_printf(m, "mode not supported");
1145 break;
1146 case FBC_MODE_TOO_LARGE:
1147 seq_printf(m, "mode too large");
1148 break;
1149 case FBC_BAD_PLANE:
1150 seq_printf(m, "FBC unsupported on plane");
1151 break;
1152 case FBC_NOT_TILED:
1153 seq_printf(m, "scanout buffer not tiled");
1154 break;
9c928d16
JB
1155 case FBC_MULTIPLE_PIPES:
1156 seq_printf(m, "multiple pipes are enabled");
1157 break;
c1a9f047
JB
1158 case FBC_MODULE_PARAM:
1159 seq_printf(m, "disabled per module param (default off)");
1160 break;
b5e50c3f
JB
1161 default:
1162 seq_printf(m, "unknown reason");
1163 }
1164 seq_printf(m, "\n");
1165 }
1166 return 0;
1167}
1168
4a9bef37
JB
1169static int i915_sr_status(struct seq_file *m, void *unused)
1170{
1171 struct drm_info_node *node = (struct drm_info_node *) m->private;
1172 struct drm_device *dev = node->minor->dev;
1173 drm_i915_private_t *dev_priv = dev->dev_private;
1174 bool sr_enabled = false;
1175
1398261a 1176 if (HAS_PCH_SPLIT(dev))
5ba2aaaa 1177 sr_enabled = I915_READ(WM1_LP_ILK) & WM1_LP_SR_EN;
a6c45cf0 1178 else if (IS_CRESTLINE(dev) || IS_I945G(dev) || IS_I945GM(dev))
4a9bef37
JB
1179 sr_enabled = I915_READ(FW_BLC_SELF) & FW_BLC_SELF_EN;
1180 else if (IS_I915GM(dev))
1181 sr_enabled = I915_READ(INSTPM) & INSTPM_SELF_EN;
1182 else if (IS_PINEVIEW(dev))
1183 sr_enabled = I915_READ(DSPFW3) & PINEVIEW_SELF_REFRESH_EN;
1184
5ba2aaaa
CW
1185 seq_printf(m, "self-refresh: %s\n",
1186 sr_enabled ? "enabled" : "disabled");
4a9bef37
JB
1187
1188 return 0;
1189}
1190
7648fa99
JB
1191static int i915_emon_status(struct seq_file *m, void *unused)
1192{
1193 struct drm_info_node *node = (struct drm_info_node *) m->private;
1194 struct drm_device *dev = node->minor->dev;
1195 drm_i915_private_t *dev_priv = dev->dev_private;
1196 unsigned long temp, chipset, gfx;
de227ef0
CW
1197 int ret;
1198
582be6b4
CW
1199 if (!IS_GEN5(dev))
1200 return -ENODEV;
1201
de227ef0
CW
1202 ret = mutex_lock_interruptible(&dev->struct_mutex);
1203 if (ret)
1204 return ret;
7648fa99
JB
1205
1206 temp = i915_mch_val(dev_priv);
1207 chipset = i915_chipset_val(dev_priv);
1208 gfx = i915_gfx_val(dev_priv);
de227ef0 1209 mutex_unlock(&dev->struct_mutex);
7648fa99
JB
1210
1211 seq_printf(m, "GMCH temp: %ld\n", temp);
1212 seq_printf(m, "Chipset power: %ld\n", chipset);
1213 seq_printf(m, "GFX power: %ld\n", gfx);
1214 seq_printf(m, "Total power: %ld\n", chipset + gfx);
1215
1216 return 0;
1217}
1218
23b2f8bb
JB
1219static int i915_ring_freq_table(struct seq_file *m, void *unused)
1220{
1221 struct drm_info_node *node = (struct drm_info_node *) m->private;
1222 struct drm_device *dev = node->minor->dev;
1223 drm_i915_private_t *dev_priv = dev->dev_private;
1224 int ret;
1225 int gpu_freq, ia_freq;
1226
1c70c0ce 1227 if (!(IS_GEN6(dev) || IS_GEN7(dev))) {
23b2f8bb
JB
1228 seq_printf(m, "unsupported on this chipset\n");
1229 return 0;
1230 }
1231
1232 ret = mutex_lock_interruptible(&dev->struct_mutex);
1233 if (ret)
1234 return ret;
1235
1236 seq_printf(m, "GPU freq (MHz)\tEffective CPU freq (MHz)\n");
1237
1238 for (gpu_freq = dev_priv->min_delay; gpu_freq <= dev_priv->max_delay;
1239 gpu_freq++) {
1240 I915_WRITE(GEN6_PCODE_DATA, gpu_freq);
1241 I915_WRITE(GEN6_PCODE_MAILBOX, GEN6_PCODE_READY |
1242 GEN6_PCODE_READ_MIN_FREQ_TABLE);
1243 if (wait_for((I915_READ(GEN6_PCODE_MAILBOX) &
1244 GEN6_PCODE_READY) == 0, 10)) {
1245 DRM_ERROR("pcode read of freq table timed out\n");
1246 continue;
1247 }
1248 ia_freq = I915_READ(GEN6_PCODE_DATA);
1249 seq_printf(m, "%d\t\t%d\n", gpu_freq * 50, ia_freq * 100);
1250 }
1251
1252 mutex_unlock(&dev->struct_mutex);
1253
1254 return 0;
1255}
1256
7648fa99
JB
1257static int i915_gfxec(struct seq_file *m, void *unused)
1258{
1259 struct drm_info_node *node = (struct drm_info_node *) m->private;
1260 struct drm_device *dev = node->minor->dev;
1261 drm_i915_private_t *dev_priv = dev->dev_private;
616fdb5a
BW
1262 int ret;
1263
1264 ret = mutex_lock_interruptible(&dev->struct_mutex);
1265 if (ret)
1266 return ret;
7648fa99
JB
1267
1268 seq_printf(m, "GFXEC: %ld\n", (unsigned long)I915_READ(0x112f4));
1269
616fdb5a
BW
1270 mutex_unlock(&dev->struct_mutex);
1271
7648fa99
JB
1272 return 0;
1273}
1274
44834a67
CW
1275static int i915_opregion(struct seq_file *m, void *unused)
1276{
1277 struct drm_info_node *node = (struct drm_info_node *) m->private;
1278 struct drm_device *dev = node->minor->dev;
1279 drm_i915_private_t *dev_priv = dev->dev_private;
1280 struct intel_opregion *opregion = &dev_priv->opregion;
0d38f009 1281 void *data = kmalloc(OPREGION_SIZE, GFP_KERNEL);
44834a67
CW
1282 int ret;
1283
0d38f009
DV
1284 if (data == NULL)
1285 return -ENOMEM;
1286
44834a67
CW
1287 ret = mutex_lock_interruptible(&dev->struct_mutex);
1288 if (ret)
0d38f009 1289 goto out;
44834a67 1290
0d38f009
DV
1291 if (opregion->header) {
1292 memcpy_fromio(data, opregion->header, OPREGION_SIZE);
1293 seq_write(m, data, OPREGION_SIZE);
1294 }
44834a67
CW
1295
1296 mutex_unlock(&dev->struct_mutex);
1297
0d38f009
DV
1298out:
1299 kfree(data);
44834a67
CW
1300 return 0;
1301}
1302
37811fcc
CW
1303static int i915_gem_framebuffer_info(struct seq_file *m, void *data)
1304{
1305 struct drm_info_node *node = (struct drm_info_node *) m->private;
1306 struct drm_device *dev = node->minor->dev;
1307 drm_i915_private_t *dev_priv = dev->dev_private;
1308 struct intel_fbdev *ifbdev;
1309 struct intel_framebuffer *fb;
1310 int ret;
1311
1312 ret = mutex_lock_interruptible(&dev->mode_config.mutex);
1313 if (ret)
1314 return ret;
1315
1316 ifbdev = dev_priv->fbdev;
1317 fb = to_intel_framebuffer(ifbdev->helper.fb);
1318
1319 seq_printf(m, "fbcon size: %d x %d, depth %d, %d bpp, obj ",
1320 fb->base.width,
1321 fb->base.height,
1322 fb->base.depth,
1323 fb->base.bits_per_pixel);
05394f39 1324 describe_obj(m, fb->obj);
37811fcc
CW
1325 seq_printf(m, "\n");
1326
1327 list_for_each_entry(fb, &dev->mode_config.fb_list, base.head) {
1328 if (&fb->base == ifbdev->helper.fb)
1329 continue;
1330
1331 seq_printf(m, "user size: %d x %d, depth %d, %d bpp, obj ",
1332 fb->base.width,
1333 fb->base.height,
1334 fb->base.depth,
1335 fb->base.bits_per_pixel);
05394f39 1336 describe_obj(m, fb->obj);
37811fcc
CW
1337 seq_printf(m, "\n");
1338 }
1339
1340 mutex_unlock(&dev->mode_config.mutex);
1341
1342 return 0;
1343}
1344
e76d3630
BW
1345static int i915_context_status(struct seq_file *m, void *unused)
1346{
1347 struct drm_info_node *node = (struct drm_info_node *) m->private;
1348 struct drm_device *dev = node->minor->dev;
1349 drm_i915_private_t *dev_priv = dev->dev_private;
1350 int ret;
1351
1352 ret = mutex_lock_interruptible(&dev->mode_config.mutex);
1353 if (ret)
1354 return ret;
1355
dc501fbc
BW
1356 if (dev_priv->pwrctx) {
1357 seq_printf(m, "power context ");
1358 describe_obj(m, dev_priv->pwrctx);
1359 seq_printf(m, "\n");
1360 }
e76d3630 1361
dc501fbc
BW
1362 if (dev_priv->renderctx) {
1363 seq_printf(m, "render context ");
1364 describe_obj(m, dev_priv->renderctx);
1365 seq_printf(m, "\n");
1366 }
e76d3630
BW
1367
1368 mutex_unlock(&dev->mode_config.mutex);
1369
1370 return 0;
1371}
1372
6d794d42
BW
1373static int i915_gen6_forcewake_count_info(struct seq_file *m, void *data)
1374{
1375 struct drm_info_node *node = (struct drm_info_node *) m->private;
1376 struct drm_device *dev = node->minor->dev;
1377 struct drm_i915_private *dev_priv = dev->dev_private;
9f1f46a4 1378 unsigned forcewake_count;
6d794d42 1379
9f1f46a4
DV
1380 spin_lock_irq(&dev_priv->gt_lock);
1381 forcewake_count = dev_priv->forcewake_count;
1382 spin_unlock_irq(&dev_priv->gt_lock);
6d794d42 1383
9f1f46a4 1384 seq_printf(m, "forcewake count = %u\n", forcewake_count);
6d794d42
BW
1385
1386 return 0;
1387}
1388
ea16a3cd
DV
1389static const char *swizzle_string(unsigned swizzle)
1390{
1391 switch(swizzle) {
1392 case I915_BIT_6_SWIZZLE_NONE:
1393 return "none";
1394 case I915_BIT_6_SWIZZLE_9:
1395 return "bit9";
1396 case I915_BIT_6_SWIZZLE_9_10:
1397 return "bit9/bit10";
1398 case I915_BIT_6_SWIZZLE_9_11:
1399 return "bit9/bit11";
1400 case I915_BIT_6_SWIZZLE_9_10_11:
1401 return "bit9/bit10/bit11";
1402 case I915_BIT_6_SWIZZLE_9_17:
1403 return "bit9/bit17";
1404 case I915_BIT_6_SWIZZLE_9_10_17:
1405 return "bit9/bit10/bit17";
1406 case I915_BIT_6_SWIZZLE_UNKNOWN:
1407 return "unkown";
1408 }
1409
1410 return "bug";
1411}
1412
1413static int i915_swizzle_info(struct seq_file *m, void *data)
1414{
1415 struct drm_info_node *node = (struct drm_info_node *) m->private;
1416 struct drm_device *dev = node->minor->dev;
1417 struct drm_i915_private *dev_priv = dev->dev_private;
1418
1419 mutex_lock(&dev->struct_mutex);
1420 seq_printf(m, "bit6 swizzle for X-tiling = %s\n",
1421 swizzle_string(dev_priv->mm.bit_6_swizzle_x));
1422 seq_printf(m, "bit6 swizzle for Y-tiling = %s\n",
1423 swizzle_string(dev_priv->mm.bit_6_swizzle_y));
1424
1425 if (IS_GEN3(dev) || IS_GEN4(dev)) {
1426 seq_printf(m, "DDC = 0x%08x\n",
1427 I915_READ(DCC));
1428 seq_printf(m, "C0DRB3 = 0x%04x\n",
1429 I915_READ16(C0DRB3));
1430 seq_printf(m, "C1DRB3 = 0x%04x\n",
1431 I915_READ16(C1DRB3));
3fa7d235
DV
1432 } else if (IS_GEN6(dev) || IS_GEN7(dev)) {
1433 seq_printf(m, "MAD_DIMM_C0 = 0x%08x\n",
1434 I915_READ(MAD_DIMM_C0));
1435 seq_printf(m, "MAD_DIMM_C1 = 0x%08x\n",
1436 I915_READ(MAD_DIMM_C1));
1437 seq_printf(m, "MAD_DIMM_C2 = 0x%08x\n",
1438 I915_READ(MAD_DIMM_C2));
1439 seq_printf(m, "TILECTL = 0x%08x\n",
1440 I915_READ(TILECTL));
1441 seq_printf(m, "ARB_MODE = 0x%08x\n",
1442 I915_READ(ARB_MODE));
1443 seq_printf(m, "DISP_ARB_CTL = 0x%08x\n",
1444 I915_READ(DISP_ARB_CTL));
ea16a3cd
DV
1445 }
1446 mutex_unlock(&dev->struct_mutex);
1447
1448 return 0;
1449}
1450
3cf17fc5
DV
1451static int i915_ppgtt_info(struct seq_file *m, void *data)
1452{
1453 struct drm_info_node *node = (struct drm_info_node *) m->private;
1454 struct drm_device *dev = node->minor->dev;
1455 struct drm_i915_private *dev_priv = dev->dev_private;
1456 struct intel_ring_buffer *ring;
1457 int i, ret;
1458
1459
1460 ret = mutex_lock_interruptible(&dev->struct_mutex);
1461 if (ret)
1462 return ret;
1463 if (INTEL_INFO(dev)->gen == 6)
1464 seq_printf(m, "GFX_MODE: 0x%08x\n", I915_READ(GFX_MODE));
1465
1466 for (i = 0; i < I915_NUM_RINGS; i++) {
1467 ring = &dev_priv->ring[i];
1468
1469 seq_printf(m, "%s\n", ring->name);
1470 if (INTEL_INFO(dev)->gen == 7)
1471 seq_printf(m, "GFX_MODE: 0x%08x\n", I915_READ(RING_MODE_GEN7(ring)));
1472 seq_printf(m, "PP_DIR_BASE: 0x%08x\n", I915_READ(RING_PP_DIR_BASE(ring)));
1473 seq_printf(m, "PP_DIR_BASE_READ: 0x%08x\n", I915_READ(RING_PP_DIR_BASE_READ(ring)));
1474 seq_printf(m, "PP_DIR_DCLV: 0x%08x\n", I915_READ(RING_PP_DIR_DCLV(ring)));
1475 }
1476 if (dev_priv->mm.aliasing_ppgtt) {
1477 struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt;
1478
1479 seq_printf(m, "aliasing PPGTT:\n");
1480 seq_printf(m, "pd gtt offset: 0x%08x\n", ppgtt->pd_offset);
1481 }
1482 seq_printf(m, "ECOCHK: 0x%08x\n", I915_READ(GAM_ECOCHK));
1483 mutex_unlock(&dev->struct_mutex);
1484
1485 return 0;
1486}
1487
57f350b6
JB
1488static int i915_dpio_info(struct seq_file *m, void *data)
1489{
1490 struct drm_info_node *node = (struct drm_info_node *) m->private;
1491 struct drm_device *dev = node->minor->dev;
1492 struct drm_i915_private *dev_priv = dev->dev_private;
1493 int ret;
1494
1495
1496 if (!IS_VALLEYVIEW(dev)) {
1497 seq_printf(m, "unsupported\n");
1498 return 0;
1499 }
1500
1501 ret = mutex_lock_interruptible(&dev->mode_config.mutex);
1502 if (ret)
1503 return ret;
1504
1505 seq_printf(m, "DPIO_CTL: 0x%08x\n", I915_READ(DPIO_CTL));
1506
1507 seq_printf(m, "DPIO_DIV_A: 0x%08x\n",
1508 intel_dpio_read(dev_priv, _DPIO_DIV_A));
1509 seq_printf(m, "DPIO_DIV_B: 0x%08x\n",
1510 intel_dpio_read(dev_priv, _DPIO_DIV_B));
1511
1512 seq_printf(m, "DPIO_REFSFR_A: 0x%08x\n",
1513 intel_dpio_read(dev_priv, _DPIO_REFSFR_A));
1514 seq_printf(m, "DPIO_REFSFR_B: 0x%08x\n",
1515 intel_dpio_read(dev_priv, _DPIO_REFSFR_B));
1516
1517 seq_printf(m, "DPIO_CORE_CLK_A: 0x%08x\n",
1518 intel_dpio_read(dev_priv, _DPIO_CORE_CLK_A));
1519 seq_printf(m, "DPIO_CORE_CLK_B: 0x%08x\n",
1520 intel_dpio_read(dev_priv, _DPIO_CORE_CLK_B));
1521
1522 seq_printf(m, "DPIO_LFP_COEFF_A: 0x%08x\n",
1523 intel_dpio_read(dev_priv, _DPIO_LFP_COEFF_A));
1524 seq_printf(m, "DPIO_LFP_COEFF_B: 0x%08x\n",
1525 intel_dpio_read(dev_priv, _DPIO_LFP_COEFF_B));
1526
1527 seq_printf(m, "DPIO_FASTCLK_DISABLE: 0x%08x\n",
1528 intel_dpio_read(dev_priv, DPIO_FASTCLK_DISABLE));
1529
1530 mutex_unlock(&dev->mode_config.mutex);
1531
1532 return 0;
1533}
1534
f3cd474b
CW
1535static ssize_t
1536i915_wedged_read(struct file *filp,
1537 char __user *ubuf,
1538 size_t max,
1539 loff_t *ppos)
1540{
1541 struct drm_device *dev = filp->private_data;
1542 drm_i915_private_t *dev_priv = dev->dev_private;
1543 char buf[80];
1544 int len;
1545
0206e353 1546 len = snprintf(buf, sizeof(buf),
f3cd474b
CW
1547 "wedged : %d\n",
1548 atomic_read(&dev_priv->mm.wedged));
1549
0206e353
AJ
1550 if (len > sizeof(buf))
1551 len = sizeof(buf);
f4433a8d 1552
f3cd474b
CW
1553 return simple_read_from_buffer(ubuf, max, ppos, buf, len);
1554}
1555
1556static ssize_t
1557i915_wedged_write(struct file *filp,
1558 const char __user *ubuf,
1559 size_t cnt,
1560 loff_t *ppos)
1561{
1562 struct drm_device *dev = filp->private_data;
f3cd474b
CW
1563 char buf[20];
1564 int val = 1;
1565
1566 if (cnt > 0) {
0206e353 1567 if (cnt > sizeof(buf) - 1)
f3cd474b
CW
1568 return -EINVAL;
1569
1570 if (copy_from_user(buf, ubuf, cnt))
1571 return -EFAULT;
1572 buf[cnt] = 0;
1573
1574 val = simple_strtoul(buf, NULL, 0);
1575 }
1576
1577 DRM_INFO("Manually setting wedged to %d\n", val);
527f9e90 1578 i915_handle_error(dev, val);
f3cd474b
CW
1579
1580 return cnt;
1581}
1582
1583static const struct file_operations i915_wedged_fops = {
1584 .owner = THIS_MODULE,
234e3405 1585 .open = simple_open,
f3cd474b
CW
1586 .read = i915_wedged_read,
1587 .write = i915_wedged_write,
6038f373 1588 .llseek = default_llseek,
f3cd474b
CW
1589};
1590
e5eb3d63
DV
1591static ssize_t
1592i915_ring_stop_read(struct file *filp,
1593 char __user *ubuf,
1594 size_t max,
1595 loff_t *ppos)
1596{
1597 struct drm_device *dev = filp->private_data;
1598 drm_i915_private_t *dev_priv = dev->dev_private;
1599 char buf[20];
1600 int len;
1601
1602 len = snprintf(buf, sizeof(buf),
1603 "0x%08x\n", dev_priv->stop_rings);
1604
1605 if (len > sizeof(buf))
1606 len = sizeof(buf);
1607
1608 return simple_read_from_buffer(ubuf, max, ppos, buf, len);
1609}
1610
1611static ssize_t
1612i915_ring_stop_write(struct file *filp,
1613 const char __user *ubuf,
1614 size_t cnt,
1615 loff_t *ppos)
1616{
1617 struct drm_device *dev = filp->private_data;
1618 struct drm_i915_private *dev_priv = dev->dev_private;
1619 char buf[20];
1620 int val = 0;
1621
1622 if (cnt > 0) {
1623 if (cnt > sizeof(buf) - 1)
1624 return -EINVAL;
1625
1626 if (copy_from_user(buf, ubuf, cnt))
1627 return -EFAULT;
1628 buf[cnt] = 0;
1629
1630 val = simple_strtoul(buf, NULL, 0);
1631 }
1632
1633 DRM_DEBUG_DRIVER("Stopping rings 0x%08x\n", val);
1634
1635 mutex_lock(&dev->struct_mutex);
1636 dev_priv->stop_rings = val;
1637 mutex_unlock(&dev->struct_mutex);
1638
1639 return cnt;
1640}
1641
1642static const struct file_operations i915_ring_stop_fops = {
1643 .owner = THIS_MODULE,
1644 .open = simple_open,
1645 .read = i915_ring_stop_read,
1646 .write = i915_ring_stop_write,
1647 .llseek = default_llseek,
1648};
358733e9
JB
1649static ssize_t
1650i915_max_freq_read(struct file *filp,
1651 char __user *ubuf,
1652 size_t max,
1653 loff_t *ppos)
1654{
1655 struct drm_device *dev = filp->private_data;
1656 drm_i915_private_t *dev_priv = dev->dev_private;
1657 char buf[80];
1658 int len;
1659
0206e353 1660 len = snprintf(buf, sizeof(buf),
358733e9
JB
1661 "max freq: %d\n", dev_priv->max_delay * 50);
1662
0206e353
AJ
1663 if (len > sizeof(buf))
1664 len = sizeof(buf);
358733e9
JB
1665
1666 return simple_read_from_buffer(ubuf, max, ppos, buf, len);
1667}
1668
1669static ssize_t
1670i915_max_freq_write(struct file *filp,
1671 const char __user *ubuf,
1672 size_t cnt,
1673 loff_t *ppos)
1674{
1675 struct drm_device *dev = filp->private_data;
1676 struct drm_i915_private *dev_priv = dev->dev_private;
1677 char buf[20];
1678 int val = 1;
1679
1680 if (cnt > 0) {
0206e353 1681 if (cnt > sizeof(buf) - 1)
358733e9
JB
1682 return -EINVAL;
1683
1684 if (copy_from_user(buf, ubuf, cnt))
1685 return -EFAULT;
1686 buf[cnt] = 0;
1687
1688 val = simple_strtoul(buf, NULL, 0);
1689 }
1690
1691 DRM_DEBUG_DRIVER("Manually setting max freq to %d\n", val);
1692
1693 /*
1694 * Turbo will still be enabled, but won't go above the set value.
1695 */
1696 dev_priv->max_delay = val / 50;
1697
1698 gen6_set_rps(dev, val / 50);
1699
1700 return cnt;
1701}
1702
1703static const struct file_operations i915_max_freq_fops = {
1704 .owner = THIS_MODULE,
234e3405 1705 .open = simple_open,
358733e9
JB
1706 .read = i915_max_freq_read,
1707 .write = i915_max_freq_write,
1708 .llseek = default_llseek,
1709};
1710
07b7ddd9
JB
1711static ssize_t
1712i915_cache_sharing_read(struct file *filp,
1713 char __user *ubuf,
1714 size_t max,
1715 loff_t *ppos)
1716{
1717 struct drm_device *dev = filp->private_data;
1718 drm_i915_private_t *dev_priv = dev->dev_private;
1719 char buf[80];
1720 u32 snpcr;
1721 int len;
1722
1723 mutex_lock(&dev_priv->dev->struct_mutex);
1724 snpcr = I915_READ(GEN6_MBCUNIT_SNPCR);
1725 mutex_unlock(&dev_priv->dev->struct_mutex);
1726
0206e353 1727 len = snprintf(buf, sizeof(buf),
07b7ddd9
JB
1728 "%d\n", (snpcr & GEN6_MBC_SNPCR_MASK) >>
1729 GEN6_MBC_SNPCR_SHIFT);
1730
0206e353
AJ
1731 if (len > sizeof(buf))
1732 len = sizeof(buf);
07b7ddd9
JB
1733
1734 return simple_read_from_buffer(ubuf, max, ppos, buf, len);
1735}
1736
1737static ssize_t
1738i915_cache_sharing_write(struct file *filp,
1739 const char __user *ubuf,
1740 size_t cnt,
1741 loff_t *ppos)
1742{
1743 struct drm_device *dev = filp->private_data;
1744 struct drm_i915_private *dev_priv = dev->dev_private;
1745 char buf[20];
1746 u32 snpcr;
1747 int val = 1;
1748
1749 if (cnt > 0) {
0206e353 1750 if (cnt > sizeof(buf) - 1)
07b7ddd9
JB
1751 return -EINVAL;
1752
1753 if (copy_from_user(buf, ubuf, cnt))
1754 return -EFAULT;
1755 buf[cnt] = 0;
1756
1757 val = simple_strtoul(buf, NULL, 0);
1758 }
1759
1760 if (val < 0 || val > 3)
1761 return -EINVAL;
1762
1763 DRM_DEBUG_DRIVER("Manually setting uncore sharing to %d\n", val);
1764
1765 /* Update the cache sharing policy here as well */
1766 snpcr = I915_READ(GEN6_MBCUNIT_SNPCR);
1767 snpcr &= ~GEN6_MBC_SNPCR_MASK;
1768 snpcr |= (val << GEN6_MBC_SNPCR_SHIFT);
1769 I915_WRITE(GEN6_MBCUNIT_SNPCR, snpcr);
1770
1771 return cnt;
1772}
1773
1774static const struct file_operations i915_cache_sharing_fops = {
1775 .owner = THIS_MODULE,
234e3405 1776 .open = simple_open,
07b7ddd9
JB
1777 .read = i915_cache_sharing_read,
1778 .write = i915_cache_sharing_write,
1779 .llseek = default_llseek,
1780};
1781
f3cd474b
CW
1782/* As the drm_debugfs_init() routines are called before dev->dev_private is
1783 * allocated we need to hook into the minor for release. */
1784static int
1785drm_add_fake_info_node(struct drm_minor *minor,
1786 struct dentry *ent,
1787 const void *key)
1788{
1789 struct drm_info_node *node;
1790
1791 node = kmalloc(sizeof(struct drm_info_node), GFP_KERNEL);
1792 if (node == NULL) {
1793 debugfs_remove(ent);
1794 return -ENOMEM;
1795 }
1796
1797 node->minor = minor;
1798 node->dent = ent;
1799 node->info_ent = (void *) key;
b3e067c0
MS
1800
1801 mutex_lock(&minor->debugfs_lock);
1802 list_add(&node->list, &minor->debugfs_list);
1803 mutex_unlock(&minor->debugfs_lock);
f3cd474b
CW
1804
1805 return 0;
1806}
1807
6d794d42
BW
1808static int i915_forcewake_open(struct inode *inode, struct file *file)
1809{
1810 struct drm_device *dev = inode->i_private;
1811 struct drm_i915_private *dev_priv = dev->dev_private;
1812 int ret;
1813
075edca4 1814 if (INTEL_INFO(dev)->gen < 6)
6d794d42
BW
1815 return 0;
1816
1817 ret = mutex_lock_interruptible(&dev->struct_mutex);
1818 if (ret)
1819 return ret;
1820 gen6_gt_force_wake_get(dev_priv);
1821 mutex_unlock(&dev->struct_mutex);
1822
1823 return 0;
1824}
1825
c43b5634 1826static int i915_forcewake_release(struct inode *inode, struct file *file)
6d794d42
BW
1827{
1828 struct drm_device *dev = inode->i_private;
1829 struct drm_i915_private *dev_priv = dev->dev_private;
1830
075edca4 1831 if (INTEL_INFO(dev)->gen < 6)
6d794d42
BW
1832 return 0;
1833
1834 /*
1835 * It's bad that we can potentially hang userspace if struct_mutex gets
1836 * forever stuck. However, if we cannot acquire this lock it means that
1837 * almost certainly the driver has hung, is not unload-able. Therefore
1838 * hanging here is probably a minor inconvenience not to be seen my
1839 * almost every user.
1840 */
1841 mutex_lock(&dev->struct_mutex);
1842 gen6_gt_force_wake_put(dev_priv);
1843 mutex_unlock(&dev->struct_mutex);
1844
1845 return 0;
1846}
1847
1848static const struct file_operations i915_forcewake_fops = {
1849 .owner = THIS_MODULE,
1850 .open = i915_forcewake_open,
1851 .release = i915_forcewake_release,
1852};
1853
1854static int i915_forcewake_create(struct dentry *root, struct drm_minor *minor)
1855{
1856 struct drm_device *dev = minor->dev;
1857 struct dentry *ent;
1858
1859 ent = debugfs_create_file("i915_forcewake_user",
8eb57294 1860 S_IRUSR,
6d794d42
BW
1861 root, dev,
1862 &i915_forcewake_fops);
1863 if (IS_ERR(ent))
1864 return PTR_ERR(ent);
1865
8eb57294 1866 return drm_add_fake_info_node(minor, ent, &i915_forcewake_fops);
6d794d42
BW
1867}
1868
6a9c308d
DV
1869static int i915_debugfs_create(struct dentry *root,
1870 struct drm_minor *minor,
1871 const char *name,
1872 const struct file_operations *fops)
07b7ddd9
JB
1873{
1874 struct drm_device *dev = minor->dev;
1875 struct dentry *ent;
1876
6a9c308d 1877 ent = debugfs_create_file(name,
07b7ddd9
JB
1878 S_IRUGO | S_IWUSR,
1879 root, dev,
6a9c308d 1880 fops);
07b7ddd9
JB
1881 if (IS_ERR(ent))
1882 return PTR_ERR(ent);
1883
6a9c308d 1884 return drm_add_fake_info_node(minor, ent, fops);
07b7ddd9
JB
1885}
1886
27c202ad 1887static struct drm_info_list i915_debugfs_list[] = {
311bd68e 1888 {"i915_capabilities", i915_capabilities, 0},
73aa808f 1889 {"i915_gem_objects", i915_gem_object_info, 0},
08c18323 1890 {"i915_gem_gtt", i915_gem_gtt_info, 0},
1b50247a 1891 {"i915_gem_pinned", i915_gem_gtt_info, 0, (void *) PINNED_LIST},
433e12f7
BG
1892 {"i915_gem_active", i915_gem_object_list_info, 0, (void *) ACTIVE_LIST},
1893 {"i915_gem_flushing", i915_gem_object_list_info, 0, (void *) FLUSHING_LIST},
1894 {"i915_gem_inactive", i915_gem_object_list_info, 0, (void *) INACTIVE_LIST},
4e5359cd 1895 {"i915_gem_pageflip", i915_gem_pageflip_info, 0},
2017263e
BG
1896 {"i915_gem_request", i915_gem_request_info, 0},
1897 {"i915_gem_seqno", i915_gem_seqno_info, 0},
a6172a80 1898 {"i915_gem_fence_regs", i915_gem_fence_regs_info, 0},
2017263e 1899 {"i915_gem_interrupt", i915_interrupt_info, 0},
1ec14ad3
CW
1900 {"i915_gem_hws", i915_hws_info, 0, (void *)RCS},
1901 {"i915_gem_hws_blt", i915_hws_info, 0, (void *)BCS},
1902 {"i915_gem_hws_bsd", i915_hws_info, 0, (void *)VCS},
63eeaf38 1903 {"i915_error_state", i915_error_state, 0},
f97108d1
JB
1904 {"i915_rstdby_delays", i915_rstdby_delays, 0},
1905 {"i915_cur_delayinfo", i915_cur_delayinfo, 0},
1906 {"i915_delayfreq_table", i915_delayfreq_table, 0},
1907 {"i915_inttoext_table", i915_inttoext_table, 0},
1908 {"i915_drpc_info", i915_drpc_info, 0},
7648fa99 1909 {"i915_emon_status", i915_emon_status, 0},
23b2f8bb 1910 {"i915_ring_freq_table", i915_ring_freq_table, 0},
7648fa99 1911 {"i915_gfxec", i915_gfxec, 0},
b5e50c3f 1912 {"i915_fbc_status", i915_fbc_status, 0},
4a9bef37 1913 {"i915_sr_status", i915_sr_status, 0},
44834a67 1914 {"i915_opregion", i915_opregion, 0},
37811fcc 1915 {"i915_gem_framebuffer", i915_gem_framebuffer_info, 0},
e76d3630 1916 {"i915_context_status", i915_context_status, 0},
6d794d42 1917 {"i915_gen6_forcewake_count", i915_gen6_forcewake_count_info, 0},
ea16a3cd 1918 {"i915_swizzle_info", i915_swizzle_info, 0},
3cf17fc5 1919 {"i915_ppgtt_info", i915_ppgtt_info, 0},
57f350b6 1920 {"i915_dpio", i915_dpio_info, 0},
2017263e 1921};
27c202ad 1922#define I915_DEBUGFS_ENTRIES ARRAY_SIZE(i915_debugfs_list)
2017263e 1923
27c202ad 1924int i915_debugfs_init(struct drm_minor *minor)
2017263e 1925{
f3cd474b
CW
1926 int ret;
1927
6a9c308d
DV
1928 ret = i915_debugfs_create(minor->debugfs_root, minor,
1929 "i915_wedged",
1930 &i915_wedged_fops);
f3cd474b
CW
1931 if (ret)
1932 return ret;
1933
6d794d42 1934 ret = i915_forcewake_create(minor->debugfs_root, minor);
358733e9
JB
1935 if (ret)
1936 return ret;
6a9c308d
DV
1937
1938 ret = i915_debugfs_create(minor->debugfs_root, minor,
1939 "i915_max_freq",
1940 &i915_max_freq_fops);
07b7ddd9
JB
1941 if (ret)
1942 return ret;
6a9c308d
DV
1943
1944 ret = i915_debugfs_create(minor->debugfs_root, minor,
1945 "i915_cache_sharing",
1946 &i915_cache_sharing_fops);
6d794d42
BW
1947 if (ret)
1948 return ret;
e5eb3d63
DV
1949 ret = i915_debugfs_create(minor->debugfs_root, minor,
1950 "i915_ring_stop",
1951 &i915_ring_stop_fops);
1952 if (ret)
1953 return ret;
6d794d42 1954
27c202ad
BG
1955 return drm_debugfs_create_files(i915_debugfs_list,
1956 I915_DEBUGFS_ENTRIES,
2017263e
BG
1957 minor->debugfs_root, minor);
1958}
1959
27c202ad 1960void i915_debugfs_cleanup(struct drm_minor *minor)
2017263e 1961{
27c202ad
BG
1962 drm_debugfs_remove_files(i915_debugfs_list,
1963 I915_DEBUGFS_ENTRIES, minor);
6d794d42
BW
1964 drm_debugfs_remove_files((struct drm_info_list *) &i915_forcewake_fops,
1965 1, minor);
33db679b
KH
1966 drm_debugfs_remove_files((struct drm_info_list *) &i915_wedged_fops,
1967 1, minor);
358733e9
JB
1968 drm_debugfs_remove_files((struct drm_info_list *) &i915_max_freq_fops,
1969 1, minor);
07b7ddd9
JB
1970 drm_debugfs_remove_files((struct drm_info_list *) &i915_cache_sharing_fops,
1971 1, minor);
e5eb3d63
DV
1972 drm_debugfs_remove_files((struct drm_info_list *) &i915_ring_stop_fops,
1973 1, minor);
2017263e
BG
1974}
1975
1976#endif /* CONFIG_DEBUG_FS */