]> git.proxmox.com Git - mirror_ubuntu-artful-kernel.git/blame - drivers/gpu/drm/i915/i915_debugfs.c
treewide: Fix typo in various drivers
[mirror_ubuntu-artful-kernel.git] / drivers / gpu / drm / i915 / i915_debugfs.c
CommitLineData
2017263e
BG
1/*
2 * Copyright © 2008 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 * Keith Packard <keithp@keithp.com>
26 *
27 */
28
29#include <linux/seq_file.h>
f3cd474b 30#include <linux/debugfs.h>
5a0e3ad6 31#include <linux/slab.h>
2d1a8a48 32#include <linux/export.h>
760285e7 33#include <drm/drmP.h>
4e5359cd 34#include "intel_drv.h"
e5c65260 35#include "intel_ringbuffer.h"
760285e7 36#include <drm/i915_drm.h>
2017263e
BG
37#include "i915_drv.h"
38
39#define DRM_I915_RING_DEBUG 1
40
41
42#if defined(CONFIG_DEBUG_FS)
43
f13d3f73 44enum {
69dc4987 45 ACTIVE_LIST,
f13d3f73 46 INACTIVE_LIST,
d21d5975 47 PINNED_LIST,
f13d3f73 48};
2017263e 49
70d39fe4
CW
50static const char *yesno(int v)
51{
52 return v ? "yes" : "no";
53}
54
55static int i915_capabilities(struct seq_file *m, void *data)
56{
57 struct drm_info_node *node = (struct drm_info_node *) m->private;
58 struct drm_device *dev = node->minor->dev;
59 const struct intel_device_info *info = INTEL_INFO(dev);
60
61 seq_printf(m, "gen: %d\n", info->gen);
03d00ac5 62 seq_printf(m, "pch: %d\n", INTEL_PCH_TYPE(dev));
c96ea64e
DV
63#define DEV_INFO_FLAG(x) seq_printf(m, #x ": %s\n", yesno(info->x))
64#define DEV_INFO_SEP ;
65 DEV_INFO_FLAGS;
66#undef DEV_INFO_FLAG
67#undef DEV_INFO_SEP
70d39fe4
CW
68
69 return 0;
70}
2017263e 71
05394f39 72static const char *get_pin_flag(struct drm_i915_gem_object *obj)
a6172a80 73{
05394f39 74 if (obj->user_pin_count > 0)
a6172a80 75 return "P";
05394f39 76 else if (obj->pin_count > 0)
a6172a80
CW
77 return "p";
78 else
79 return " ";
80}
81
05394f39 82static const char *get_tiling_flag(struct drm_i915_gem_object *obj)
a6172a80 83{
0206e353
AJ
84 switch (obj->tiling_mode) {
85 default:
86 case I915_TILING_NONE: return " ";
87 case I915_TILING_X: return "X";
88 case I915_TILING_Y: return "Y";
89 }
a6172a80
CW
90}
91
93dfb40c 92static const char *cache_level_str(int type)
08c18323
CW
93{
94 switch (type) {
93dfb40c
CW
95 case I915_CACHE_NONE: return " uncached";
96 case I915_CACHE_LLC: return " snooped (LLC)";
97 case I915_CACHE_LLC_MLC: return " snooped (LLC+MLC)";
08c18323
CW
98 default: return "";
99 }
100}
101
37811fcc
CW
102static void
103describe_obj(struct seq_file *m, struct drm_i915_gem_object *obj)
104{
0201f1ec 105 seq_printf(m, "%p: %s%s %8zdKiB %04x %04x %d %d %d%s%s%s",
37811fcc
CW
106 &obj->base,
107 get_pin_flag(obj),
108 get_tiling_flag(obj),
a05a5862 109 obj->base.size / 1024,
37811fcc
CW
110 obj->base.read_domains,
111 obj->base.write_domain,
0201f1ec
CW
112 obj->last_read_seqno,
113 obj->last_write_seqno,
caea7476 114 obj->last_fenced_seqno,
93dfb40c 115 cache_level_str(obj->cache_level),
37811fcc
CW
116 obj->dirty ? " dirty" : "",
117 obj->madv == I915_MADV_DONTNEED ? " purgeable" : "");
118 if (obj->base.name)
119 seq_printf(m, " (name: %d)", obj->base.name);
c110a6d7
CW
120 if (obj->pin_count)
121 seq_printf(m, " (pinned x %d)", obj->pin_count);
37811fcc
CW
122 if (obj->fence_reg != I915_FENCE_REG_NONE)
123 seq_printf(m, " (fence: %d)", obj->fence_reg);
124 if (obj->gtt_space != NULL)
a00b10c3
CW
125 seq_printf(m, " (gtt offset: %08x, size: %08x)",
126 obj->gtt_offset, (unsigned int)obj->gtt_space->size);
6299f992
CW
127 if (obj->pin_mappable || obj->fault_mappable) {
128 char s[3], *t = s;
129 if (obj->pin_mappable)
130 *t++ = 'p';
131 if (obj->fault_mappable)
132 *t++ = 'f';
133 *t = '\0';
134 seq_printf(m, " (%s mappable)", s);
135 }
69dc4987
CW
136 if (obj->ring != NULL)
137 seq_printf(m, " (%s)", obj->ring->name);
37811fcc
CW
138}
139
433e12f7 140static int i915_gem_object_list_info(struct seq_file *m, void *data)
2017263e
BG
141{
142 struct drm_info_node *node = (struct drm_info_node *) m->private;
433e12f7
BG
143 uintptr_t list = (uintptr_t) node->info_ent->data;
144 struct list_head *head;
2017263e
BG
145 struct drm_device *dev = node->minor->dev;
146 drm_i915_private_t *dev_priv = dev->dev_private;
05394f39 147 struct drm_i915_gem_object *obj;
8f2480fb
CW
148 size_t total_obj_size, total_gtt_size;
149 int count, ret;
de227ef0
CW
150
151 ret = mutex_lock_interruptible(&dev->struct_mutex);
152 if (ret)
153 return ret;
2017263e 154
433e12f7
BG
155 switch (list) {
156 case ACTIVE_LIST:
157 seq_printf(m, "Active:\n");
69dc4987 158 head = &dev_priv->mm.active_list;
433e12f7
BG
159 break;
160 case INACTIVE_LIST:
a17458fc 161 seq_printf(m, "Inactive:\n");
433e12f7
BG
162 head = &dev_priv->mm.inactive_list;
163 break;
433e12f7 164 default:
de227ef0
CW
165 mutex_unlock(&dev->struct_mutex);
166 return -EINVAL;
2017263e 167 }
2017263e 168
8f2480fb 169 total_obj_size = total_gtt_size = count = 0;
05394f39 170 list_for_each_entry(obj, head, mm_list) {
37811fcc 171 seq_printf(m, " ");
05394f39 172 describe_obj(m, obj);
f4ceda89 173 seq_printf(m, "\n");
05394f39
CW
174 total_obj_size += obj->base.size;
175 total_gtt_size += obj->gtt_space->size;
8f2480fb 176 count++;
2017263e 177 }
de227ef0 178 mutex_unlock(&dev->struct_mutex);
5e118f41 179
8f2480fb
CW
180 seq_printf(m, "Total %d objects, %zu bytes, %zu GTT size\n",
181 count, total_obj_size, total_gtt_size);
2017263e
BG
182 return 0;
183}
184
6299f992
CW
185#define count_objects(list, member) do { \
186 list_for_each_entry(obj, list, member) { \
187 size += obj->gtt_space->size; \
188 ++count; \
189 if (obj->map_and_fenceable) { \
190 mappable_size += obj->gtt_space->size; \
191 ++mappable_count; \
192 } \
193 } \
0206e353 194} while (0)
6299f992 195
73aa808f
CW
196static int i915_gem_object_info(struct seq_file *m, void* data)
197{
198 struct drm_info_node *node = (struct drm_info_node *) m->private;
199 struct drm_device *dev = node->minor->dev;
200 struct drm_i915_private *dev_priv = dev->dev_private;
b7abb714
CW
201 u32 count, mappable_count, purgeable_count;
202 size_t size, mappable_size, purgeable_size;
6299f992 203 struct drm_i915_gem_object *obj;
73aa808f
CW
204 int ret;
205
206 ret = mutex_lock_interruptible(&dev->struct_mutex);
207 if (ret)
208 return ret;
209
6299f992
CW
210 seq_printf(m, "%u objects, %zu bytes\n",
211 dev_priv->mm.object_count,
212 dev_priv->mm.object_memory);
213
214 size = count = mappable_size = mappable_count = 0;
6c085a72 215 count_objects(&dev_priv->mm.bound_list, gtt_list);
6299f992
CW
216 seq_printf(m, "%u [%u] objects, %zu [%zu] bytes in gtt\n",
217 count, mappable_count, size, mappable_size);
218
219 size = count = mappable_size = mappable_count = 0;
220 count_objects(&dev_priv->mm.active_list, mm_list);
6299f992
CW
221 seq_printf(m, " %u [%u] active objects, %zu [%zu] bytes\n",
222 count, mappable_count, size, mappable_size);
223
6299f992
CW
224 size = count = mappable_size = mappable_count = 0;
225 count_objects(&dev_priv->mm.inactive_list, mm_list);
226 seq_printf(m, " %u [%u] inactive objects, %zu [%zu] bytes\n",
227 count, mappable_count, size, mappable_size);
228
b7abb714
CW
229 size = count = purgeable_size = purgeable_count = 0;
230 list_for_each_entry(obj, &dev_priv->mm.unbound_list, gtt_list) {
6c085a72 231 size += obj->base.size, ++count;
b7abb714
CW
232 if (obj->madv == I915_MADV_DONTNEED)
233 purgeable_size += obj->base.size, ++purgeable_count;
234 }
6c085a72
CW
235 seq_printf(m, "%u unbound objects, %zu bytes\n", count, size);
236
6299f992 237 size = count = mappable_size = mappable_count = 0;
6c085a72 238 list_for_each_entry(obj, &dev_priv->mm.bound_list, gtt_list) {
6299f992
CW
239 if (obj->fault_mappable) {
240 size += obj->gtt_space->size;
241 ++count;
242 }
243 if (obj->pin_mappable) {
244 mappable_size += obj->gtt_space->size;
245 ++mappable_count;
246 }
b7abb714
CW
247 if (obj->madv == I915_MADV_DONTNEED) {
248 purgeable_size += obj->base.size;
249 ++purgeable_count;
250 }
6299f992 251 }
b7abb714
CW
252 seq_printf(m, "%u purgeable objects, %zu bytes\n",
253 purgeable_count, purgeable_size);
6299f992
CW
254 seq_printf(m, "%u pinned mappable objects, %zu bytes\n",
255 mappable_count, mappable_size);
256 seq_printf(m, "%u fault mappable objects, %zu bytes\n",
257 count, size);
258
259 seq_printf(m, "%zu [%zu] gtt total\n",
260 dev_priv->mm.gtt_total, dev_priv->mm.mappable_gtt_total);
73aa808f
CW
261
262 mutex_unlock(&dev->struct_mutex);
263
264 return 0;
265}
266
08c18323
CW
267static int i915_gem_gtt_info(struct seq_file *m, void* data)
268{
269 struct drm_info_node *node = (struct drm_info_node *) m->private;
270 struct drm_device *dev = node->minor->dev;
1b50247a 271 uintptr_t list = (uintptr_t) node->info_ent->data;
08c18323
CW
272 struct drm_i915_private *dev_priv = dev->dev_private;
273 struct drm_i915_gem_object *obj;
274 size_t total_obj_size, total_gtt_size;
275 int count, ret;
276
277 ret = mutex_lock_interruptible(&dev->struct_mutex);
278 if (ret)
279 return ret;
280
281 total_obj_size = total_gtt_size = count = 0;
6c085a72 282 list_for_each_entry(obj, &dev_priv->mm.bound_list, gtt_list) {
1b50247a
CW
283 if (list == PINNED_LIST && obj->pin_count == 0)
284 continue;
285
08c18323
CW
286 seq_printf(m, " ");
287 describe_obj(m, obj);
288 seq_printf(m, "\n");
289 total_obj_size += obj->base.size;
290 total_gtt_size += obj->gtt_space->size;
291 count++;
292 }
293
294 mutex_unlock(&dev->struct_mutex);
295
296 seq_printf(m, "Total %d objects, %zu bytes, %zu GTT size\n",
297 count, total_obj_size, total_gtt_size);
298
299 return 0;
300}
301
4e5359cd
SF
302static int i915_gem_pageflip_info(struct seq_file *m, void *data)
303{
304 struct drm_info_node *node = (struct drm_info_node *) m->private;
305 struct drm_device *dev = node->minor->dev;
306 unsigned long flags;
307 struct intel_crtc *crtc;
308
309 list_for_each_entry(crtc, &dev->mode_config.crtc_list, base.head) {
9db4a9c7
JB
310 const char pipe = pipe_name(crtc->pipe);
311 const char plane = plane_name(crtc->plane);
4e5359cd
SF
312 struct intel_unpin_work *work;
313
314 spin_lock_irqsave(&dev->event_lock, flags);
315 work = crtc->unpin_work;
316 if (work == NULL) {
9db4a9c7 317 seq_printf(m, "No flip due on pipe %c (plane %c)\n",
4e5359cd
SF
318 pipe, plane);
319 } else {
320 if (!work->pending) {
9db4a9c7 321 seq_printf(m, "Flip queued on pipe %c (plane %c)\n",
4e5359cd
SF
322 pipe, plane);
323 } else {
9db4a9c7 324 seq_printf(m, "Flip pending (waiting for vsync) on pipe %c (plane %c)\n",
4e5359cd
SF
325 pipe, plane);
326 }
327 if (work->enable_stall_check)
328 seq_printf(m, "Stall check enabled, ");
329 else
330 seq_printf(m, "Stall check waiting for page flip ioctl, ");
331 seq_printf(m, "%d prepares\n", work->pending);
332
333 if (work->old_fb_obj) {
05394f39
CW
334 struct drm_i915_gem_object *obj = work->old_fb_obj;
335 if (obj)
336 seq_printf(m, "Old framebuffer gtt_offset 0x%08x\n", obj->gtt_offset);
4e5359cd
SF
337 }
338 if (work->pending_flip_obj) {
05394f39
CW
339 struct drm_i915_gem_object *obj = work->pending_flip_obj;
340 if (obj)
341 seq_printf(m, "New framebuffer gtt_offset 0x%08x\n", obj->gtt_offset);
4e5359cd
SF
342 }
343 }
344 spin_unlock_irqrestore(&dev->event_lock, flags);
345 }
346
347 return 0;
348}
349
2017263e
BG
350static int i915_gem_request_info(struct seq_file *m, void *data)
351{
352 struct drm_info_node *node = (struct drm_info_node *) m->private;
353 struct drm_device *dev = node->minor->dev;
354 drm_i915_private_t *dev_priv = dev->dev_private;
a2c7f6fd 355 struct intel_ring_buffer *ring;
2017263e 356 struct drm_i915_gem_request *gem_request;
a2c7f6fd 357 int ret, count, i;
de227ef0
CW
358
359 ret = mutex_lock_interruptible(&dev->struct_mutex);
360 if (ret)
361 return ret;
2017263e 362
c2c347a9 363 count = 0;
a2c7f6fd
CW
364 for_each_ring(ring, dev_priv, i) {
365 if (list_empty(&ring->request_list))
366 continue;
367
368 seq_printf(m, "%s requests:\n", ring->name);
c2c347a9 369 list_for_each_entry(gem_request,
a2c7f6fd 370 &ring->request_list,
c2c347a9
CW
371 list) {
372 seq_printf(m, " %d @ %d\n",
373 gem_request->seqno,
374 (int) (jiffies - gem_request->emitted_jiffies));
375 }
376 count++;
2017263e 377 }
de227ef0
CW
378 mutex_unlock(&dev->struct_mutex);
379
c2c347a9
CW
380 if (count == 0)
381 seq_printf(m, "No requests\n");
382
2017263e
BG
383 return 0;
384}
385
b2223497
CW
386static void i915_ring_seqno_info(struct seq_file *m,
387 struct intel_ring_buffer *ring)
388{
389 if (ring->get_seqno) {
390 seq_printf(m, "Current sequence (%s): %d\n",
b2eadbc8 391 ring->name, ring->get_seqno(ring, false));
b2223497
CW
392 }
393}
394
2017263e
BG
395static int i915_gem_seqno_info(struct seq_file *m, void *data)
396{
397 struct drm_info_node *node = (struct drm_info_node *) m->private;
398 struct drm_device *dev = node->minor->dev;
399 drm_i915_private_t *dev_priv = dev->dev_private;
a2c7f6fd 400 struct intel_ring_buffer *ring;
1ec14ad3 401 int ret, i;
de227ef0
CW
402
403 ret = mutex_lock_interruptible(&dev->struct_mutex);
404 if (ret)
405 return ret;
2017263e 406
a2c7f6fd
CW
407 for_each_ring(ring, dev_priv, i)
408 i915_ring_seqno_info(m, ring);
de227ef0
CW
409
410 mutex_unlock(&dev->struct_mutex);
411
2017263e
BG
412 return 0;
413}
414
415
416static int i915_interrupt_info(struct seq_file *m, void *data)
417{
418 struct drm_info_node *node = (struct drm_info_node *) m->private;
419 struct drm_device *dev = node->minor->dev;
420 drm_i915_private_t *dev_priv = dev->dev_private;
a2c7f6fd 421 struct intel_ring_buffer *ring;
9db4a9c7 422 int ret, i, pipe;
de227ef0
CW
423
424 ret = mutex_lock_interruptible(&dev->struct_mutex);
425 if (ret)
426 return ret;
2017263e 427
7e231dbe
JB
428 if (IS_VALLEYVIEW(dev)) {
429 seq_printf(m, "Display IER:\t%08x\n",
430 I915_READ(VLV_IER));
431 seq_printf(m, "Display IIR:\t%08x\n",
432 I915_READ(VLV_IIR));
433 seq_printf(m, "Display IIR_RW:\t%08x\n",
434 I915_READ(VLV_IIR_RW));
435 seq_printf(m, "Display IMR:\t%08x\n",
436 I915_READ(VLV_IMR));
437 for_each_pipe(pipe)
438 seq_printf(m, "Pipe %c stat:\t%08x\n",
439 pipe_name(pipe),
440 I915_READ(PIPESTAT(pipe)));
441
442 seq_printf(m, "Master IER:\t%08x\n",
443 I915_READ(VLV_MASTER_IER));
444
445 seq_printf(m, "Render IER:\t%08x\n",
446 I915_READ(GTIER));
447 seq_printf(m, "Render IIR:\t%08x\n",
448 I915_READ(GTIIR));
449 seq_printf(m, "Render IMR:\t%08x\n",
450 I915_READ(GTIMR));
451
452 seq_printf(m, "PM IER:\t\t%08x\n",
453 I915_READ(GEN6_PMIER));
454 seq_printf(m, "PM IIR:\t\t%08x\n",
455 I915_READ(GEN6_PMIIR));
456 seq_printf(m, "PM IMR:\t\t%08x\n",
457 I915_READ(GEN6_PMIMR));
458
459 seq_printf(m, "Port hotplug:\t%08x\n",
460 I915_READ(PORT_HOTPLUG_EN));
461 seq_printf(m, "DPFLIPSTAT:\t%08x\n",
462 I915_READ(VLV_DPFLIPSTAT));
463 seq_printf(m, "DPINVGTT:\t%08x\n",
464 I915_READ(DPINVGTT));
465
466 } else if (!HAS_PCH_SPLIT(dev)) {
5f6a1695
ZW
467 seq_printf(m, "Interrupt enable: %08x\n",
468 I915_READ(IER));
469 seq_printf(m, "Interrupt identity: %08x\n",
470 I915_READ(IIR));
471 seq_printf(m, "Interrupt mask: %08x\n",
472 I915_READ(IMR));
9db4a9c7
JB
473 for_each_pipe(pipe)
474 seq_printf(m, "Pipe %c stat: %08x\n",
475 pipe_name(pipe),
476 I915_READ(PIPESTAT(pipe)));
5f6a1695
ZW
477 } else {
478 seq_printf(m, "North Display Interrupt enable: %08x\n",
479 I915_READ(DEIER));
480 seq_printf(m, "North Display Interrupt identity: %08x\n",
481 I915_READ(DEIIR));
482 seq_printf(m, "North Display Interrupt mask: %08x\n",
483 I915_READ(DEIMR));
484 seq_printf(m, "South Display Interrupt enable: %08x\n",
485 I915_READ(SDEIER));
486 seq_printf(m, "South Display Interrupt identity: %08x\n",
487 I915_READ(SDEIIR));
488 seq_printf(m, "South Display Interrupt mask: %08x\n",
489 I915_READ(SDEIMR));
490 seq_printf(m, "Graphics Interrupt enable: %08x\n",
491 I915_READ(GTIER));
492 seq_printf(m, "Graphics Interrupt identity: %08x\n",
493 I915_READ(GTIIR));
494 seq_printf(m, "Graphics Interrupt mask: %08x\n",
495 I915_READ(GTIMR));
496 }
2017263e
BG
497 seq_printf(m, "Interrupts received: %d\n",
498 atomic_read(&dev_priv->irq_received));
a2c7f6fd 499 for_each_ring(ring, dev_priv, i) {
da64c6fc 500 if (IS_GEN6(dev) || IS_GEN7(dev)) {
a2c7f6fd
CW
501 seq_printf(m,
502 "Graphics Interrupt mask (%s): %08x\n",
503 ring->name, I915_READ_IMR(ring));
9862e600 504 }
a2c7f6fd 505 i915_ring_seqno_info(m, ring);
9862e600 506 }
de227ef0
CW
507 mutex_unlock(&dev->struct_mutex);
508
2017263e
BG
509 return 0;
510}
511
a6172a80
CW
512static int i915_gem_fence_regs_info(struct seq_file *m, void *data)
513{
514 struct drm_info_node *node = (struct drm_info_node *) m->private;
515 struct drm_device *dev = node->minor->dev;
516 drm_i915_private_t *dev_priv = dev->dev_private;
de227ef0
CW
517 int i, ret;
518
519 ret = mutex_lock_interruptible(&dev->struct_mutex);
520 if (ret)
521 return ret;
a6172a80
CW
522
523 seq_printf(m, "Reserved fences = %d\n", dev_priv->fence_reg_start);
524 seq_printf(m, "Total fences = %d\n", dev_priv->num_fence_regs);
525 for (i = 0; i < dev_priv->num_fence_regs; i++) {
05394f39 526 struct drm_i915_gem_object *obj = dev_priv->fence_regs[i].obj;
a6172a80 527
6c085a72
CW
528 seq_printf(m, "Fence %d, pin count = %d, object = ",
529 i, dev_priv->fence_regs[i].pin_count);
c2c347a9
CW
530 if (obj == NULL)
531 seq_printf(m, "unused");
532 else
05394f39 533 describe_obj(m, obj);
c2c347a9 534 seq_printf(m, "\n");
a6172a80
CW
535 }
536
05394f39 537 mutex_unlock(&dev->struct_mutex);
a6172a80
CW
538 return 0;
539}
540
2017263e
BG
541static int i915_hws_info(struct seq_file *m, void *data)
542{
543 struct drm_info_node *node = (struct drm_info_node *) m->private;
544 struct drm_device *dev = node->minor->dev;
545 drm_i915_private_t *dev_priv = dev->dev_private;
4066c0ae 546 struct intel_ring_buffer *ring;
311bd68e 547 const volatile u32 __iomem *hws;
4066c0ae
CW
548 int i;
549
1ec14ad3 550 ring = &dev_priv->ring[(uintptr_t)node->info_ent->data];
311bd68e 551 hws = (volatile u32 __iomem *)ring->status_page.page_addr;
2017263e
BG
552 if (hws == NULL)
553 return 0;
554
555 for (i = 0; i < 4096 / sizeof(u32) / 4; i += 4) {
556 seq_printf(m, "0x%08x: 0x%08x 0x%08x 0x%08x 0x%08x\n",
557 i * 4,
558 hws[i], hws[i + 1], hws[i + 2], hws[i + 3]);
559 }
560 return 0;
561}
562
e5c65260
CW
563static const char *ring_str(int ring)
564{
565 switch (ring) {
96154f2f
DV
566 case RCS: return "render";
567 case VCS: return "bsd";
568 case BCS: return "blt";
e5c65260
CW
569 default: return "";
570 }
571}
572
9df30794
CW
573static const char *pin_flag(int pinned)
574{
575 if (pinned > 0)
576 return " P";
577 else if (pinned < 0)
578 return " p";
579 else
580 return "";
581}
582
583static const char *tiling_flag(int tiling)
584{
585 switch (tiling) {
586 default:
587 case I915_TILING_NONE: return "";
588 case I915_TILING_X: return " X";
589 case I915_TILING_Y: return " Y";
590 }
591}
592
593static const char *dirty_flag(int dirty)
594{
595 return dirty ? " dirty" : "";
596}
597
598static const char *purgeable_flag(int purgeable)
599{
600 return purgeable ? " purgeable" : "";
601}
602
c724e8a9
CW
603static void print_error_buffers(struct seq_file *m,
604 const char *name,
605 struct drm_i915_error_buffer *err,
606 int count)
607{
608 seq_printf(m, "%s [%d]:\n", name, count);
609
610 while (count--) {
0201f1ec 611 seq_printf(m, " %08x %8u %04x %04x %x %x%s%s%s%s%s%s%s",
c724e8a9
CW
612 err->gtt_offset,
613 err->size,
614 err->read_domains,
615 err->write_domain,
0201f1ec 616 err->rseqno, err->wseqno,
c724e8a9
CW
617 pin_flag(err->pinned),
618 tiling_flag(err->tiling),
619 dirty_flag(err->dirty),
620 purgeable_flag(err->purgeable),
96154f2f 621 err->ring != -1 ? " " : "",
a779e5ab 622 ring_str(err->ring),
93dfb40c 623 cache_level_str(err->cache_level));
c724e8a9
CW
624
625 if (err->name)
626 seq_printf(m, " (name: %d)", err->name);
627 if (err->fence_reg != I915_FENCE_REG_NONE)
628 seq_printf(m, " (fence: %d)", err->fence_reg);
629
630 seq_printf(m, "\n");
631 err++;
632 }
633}
634
d27b1e0e
DV
635static void i915_ring_error_state(struct seq_file *m,
636 struct drm_device *dev,
637 struct drm_i915_error_state *error,
638 unsigned ring)
639{
ec34a01d 640 BUG_ON(ring >= I915_NUM_RINGS); /* shut up confused gcc */
d27b1e0e 641 seq_printf(m, "%s command stream:\n", ring_str(ring));
c1cd90ed
DV
642 seq_printf(m, " HEAD: 0x%08x\n", error->head[ring]);
643 seq_printf(m, " TAIL: 0x%08x\n", error->tail[ring]);
d27b1e0e
DV
644 seq_printf(m, " ACTHD: 0x%08x\n", error->acthd[ring]);
645 seq_printf(m, " IPEIR: 0x%08x\n", error->ipeir[ring]);
646 seq_printf(m, " IPEHR: 0x%08x\n", error->ipehr[ring]);
647 seq_printf(m, " INSTDONE: 0x%08x\n", error->instdone[ring]);
050ee91f 648 if (ring == RCS && INTEL_INFO(dev)->gen >= 4)
c1cd90ed 649 seq_printf(m, " BBADDR: 0x%08llx\n", error->bbaddr);
050ee91f 650
c1cd90ed
DV
651 if (INTEL_INFO(dev)->gen >= 4)
652 seq_printf(m, " INSTPS: 0x%08x\n", error->instps[ring]);
653 seq_printf(m, " INSTPM: 0x%08x\n", error->instpm[ring]);
9d2f41fa 654 seq_printf(m, " FADDR: 0x%08x\n", error->faddr[ring]);
33f3f518 655 if (INTEL_INFO(dev)->gen >= 6) {
12f55818 656 seq_printf(m, " RC PSMI: 0x%08x\n", error->rc_psmi[ring]);
33f3f518 657 seq_printf(m, " FAULT_REG: 0x%08x\n", error->fault_reg[ring]);
7e3b8737
DV
658 seq_printf(m, " SYNC_0: 0x%08x\n",
659 error->semaphore_mboxes[ring][0]);
660 seq_printf(m, " SYNC_1: 0x%08x\n",
661 error->semaphore_mboxes[ring][1]);
33f3f518 662 }
d27b1e0e 663 seq_printf(m, " seqno: 0x%08x\n", error->seqno[ring]);
9574b3fe 664 seq_printf(m, " waiting: %s\n", yesno(error->waiting[ring]));
7e3b8737
DV
665 seq_printf(m, " ring->head: 0x%08x\n", error->cpu_ring_head[ring]);
666 seq_printf(m, " ring->tail: 0x%08x\n", error->cpu_ring_tail[ring]);
d27b1e0e
DV
667}
668
d5442303
DV
669struct i915_error_state_file_priv {
670 struct drm_device *dev;
671 struct drm_i915_error_state *error;
672};
673
63eeaf38
JB
674static int i915_error_state(struct seq_file *m, void *unused)
675{
d5442303
DV
676 struct i915_error_state_file_priv *error_priv = m->private;
677 struct drm_device *dev = error_priv->dev;
63eeaf38 678 drm_i915_private_t *dev_priv = dev->dev_private;
d5442303 679 struct drm_i915_error_state *error = error_priv->error;
b4519513 680 struct intel_ring_buffer *ring;
52d39a21 681 int i, j, page, offset, elt;
63eeaf38 682
742cbee8 683 if (!error) {
63eeaf38 684 seq_printf(m, "no error state collected\n");
742cbee8 685 return 0;
63eeaf38
JB
686 }
687
8a905236
JB
688 seq_printf(m, "Time: %ld s %ld us\n", error->time.tv_sec,
689 error->time.tv_usec);
9df30794 690 seq_printf(m, "PCI ID: 0x%04x\n", dev->pci_device);
1d8f38f4 691 seq_printf(m, "EIR: 0x%08x\n", error->eir);
be998e2e 692 seq_printf(m, "IER: 0x%08x\n", error->ier);
1d8f38f4 693 seq_printf(m, "PGTBL_ER: 0x%08x\n", error->pgtbl_er);
b9a3906b 694 seq_printf(m, "CCID: 0x%08x\n", error->ccid);
9df30794 695
bf3301ab 696 for (i = 0; i < dev_priv->num_fence_regs; i++)
748ebc60
CW
697 seq_printf(m, " fence[%d] = %08llx\n", i, error->fence[i]);
698
050ee91f
BW
699 for (i = 0; i < ARRAY_SIZE(error->extra_instdone); i++)
700 seq_printf(m, " INSTDONE_%d: 0x%08x\n", i, error->extra_instdone[i]);
701
33f3f518 702 if (INTEL_INFO(dev)->gen >= 6) {
d27b1e0e 703 seq_printf(m, "ERROR: 0x%08x\n", error->error);
33f3f518
DV
704 seq_printf(m, "DONE_REG: 0x%08x\n", error->done_reg);
705 }
d27b1e0e 706
71e172e8
BW
707 if (INTEL_INFO(dev)->gen == 7)
708 seq_printf(m, "ERR_INT: 0x%08x\n", error->err_int);
709
b4519513
CW
710 for_each_ring(ring, dev_priv, i)
711 i915_ring_error_state(m, dev, error, i);
d27b1e0e 712
c724e8a9
CW
713 if (error->active_bo)
714 print_error_buffers(m, "Active",
715 error->active_bo,
716 error->active_bo_count);
717
718 if (error->pinned_bo)
719 print_error_buffers(m, "Pinned",
720 error->pinned_bo,
721 error->pinned_bo_count);
9df30794 722
52d39a21
CW
723 for (i = 0; i < ARRAY_SIZE(error->ring); i++) {
724 struct drm_i915_error_object *obj;
9df30794 725
52d39a21 726 if ((obj = error->ring[i].batchbuffer)) {
bcfb2e28
CW
727 seq_printf(m, "%s --- gtt_offset = 0x%08x\n",
728 dev_priv->ring[i].name,
729 obj->gtt_offset);
9df30794
CW
730 offset = 0;
731 for (page = 0; page < obj->page_count; page++) {
732 for (elt = 0; elt < PAGE_SIZE/4; elt++) {
733 seq_printf(m, "%08x : %08x\n", offset, obj->pages[page][elt]);
734 offset += 4;
735 }
736 }
737 }
9df30794 738
52d39a21
CW
739 if (error->ring[i].num_requests) {
740 seq_printf(m, "%s --- %d requests\n",
741 dev_priv->ring[i].name,
742 error->ring[i].num_requests);
743 for (j = 0; j < error->ring[i].num_requests; j++) {
ee4f42b1 744 seq_printf(m, " seqno 0x%08x, emitted %ld, tail 0x%08x\n",
52d39a21 745 error->ring[i].requests[j].seqno,
ee4f42b1
CW
746 error->ring[i].requests[j].jiffies,
747 error->ring[i].requests[j].tail);
52d39a21
CW
748 }
749 }
750
751 if ((obj = error->ring[i].ringbuffer)) {
e2f973d5
CW
752 seq_printf(m, "%s --- ringbuffer = 0x%08x\n",
753 dev_priv->ring[i].name,
754 obj->gtt_offset);
755 offset = 0;
756 for (page = 0; page < obj->page_count; page++) {
757 for (elt = 0; elt < PAGE_SIZE/4; elt++) {
758 seq_printf(m, "%08x : %08x\n",
759 offset,
760 obj->pages[page][elt]);
761 offset += 4;
762 }
9df30794
CW
763 }
764 }
765 }
63eeaf38 766
6ef3d427
CW
767 if (error->overlay)
768 intel_overlay_print_error_state(m, error->overlay);
769
c4a1d9e4
CW
770 if (error->display)
771 intel_display_print_error_state(m, dev, error->display);
772
63eeaf38
JB
773 return 0;
774}
6911a9b8 775
d5442303
DV
776static ssize_t
777i915_error_state_write(struct file *filp,
778 const char __user *ubuf,
779 size_t cnt,
780 loff_t *ppos)
781{
782 struct seq_file *m = filp->private_data;
783 struct i915_error_state_file_priv *error_priv = m->private;
784 struct drm_device *dev = error_priv->dev;
22bcfc6a 785 int ret;
d5442303
DV
786
787 DRM_DEBUG_DRIVER("Resetting error state\n");
788
22bcfc6a
DV
789 ret = mutex_lock_interruptible(&dev->struct_mutex);
790 if (ret)
791 return ret;
792
d5442303
DV
793 i915_destroy_error_state(dev);
794 mutex_unlock(&dev->struct_mutex);
795
796 return cnt;
797}
798
799static int i915_error_state_open(struct inode *inode, struct file *file)
800{
801 struct drm_device *dev = inode->i_private;
802 drm_i915_private_t *dev_priv = dev->dev_private;
803 struct i915_error_state_file_priv *error_priv;
804 unsigned long flags;
805
806 error_priv = kzalloc(sizeof(*error_priv), GFP_KERNEL);
807 if (!error_priv)
808 return -ENOMEM;
809
810 error_priv->dev = dev;
811
812 spin_lock_irqsave(&dev_priv->error_lock, flags);
813 error_priv->error = dev_priv->first_error;
814 if (error_priv->error)
815 kref_get(&error_priv->error->ref);
816 spin_unlock_irqrestore(&dev_priv->error_lock, flags);
817
818 return single_open(file, i915_error_state, error_priv);
819}
820
821static int i915_error_state_release(struct inode *inode, struct file *file)
822{
823 struct seq_file *m = file->private_data;
824 struct i915_error_state_file_priv *error_priv = m->private;
825
826 if (error_priv->error)
827 kref_put(&error_priv->error->ref, i915_error_state_free);
828 kfree(error_priv);
829
830 return single_release(inode, file);
831}
832
833static const struct file_operations i915_error_state_fops = {
834 .owner = THIS_MODULE,
835 .open = i915_error_state_open,
836 .read = seq_read,
837 .write = i915_error_state_write,
838 .llseek = default_llseek,
839 .release = i915_error_state_release,
840};
841
f97108d1
JB
842static int i915_rstdby_delays(struct seq_file *m, void *unused)
843{
844 struct drm_info_node *node = (struct drm_info_node *) m->private;
845 struct drm_device *dev = node->minor->dev;
846 drm_i915_private_t *dev_priv = dev->dev_private;
616fdb5a
BW
847 u16 crstanddelay;
848 int ret;
849
850 ret = mutex_lock_interruptible(&dev->struct_mutex);
851 if (ret)
852 return ret;
853
854 crstanddelay = I915_READ16(CRSTANDVID);
855
856 mutex_unlock(&dev->struct_mutex);
f97108d1
JB
857
858 seq_printf(m, "w/ctx: %d, w/o ctx: %d\n", (crstanddelay >> 8) & 0x3f, (crstanddelay & 0x3f));
859
860 return 0;
861}
862
863static int i915_cur_delayinfo(struct seq_file *m, void *unused)
864{
865 struct drm_info_node *node = (struct drm_info_node *) m->private;
866 struct drm_device *dev = node->minor->dev;
867 drm_i915_private_t *dev_priv = dev->dev_private;
d1ebd816 868 int ret;
3b8d8d91
JB
869
870 if (IS_GEN5(dev)) {
871 u16 rgvswctl = I915_READ16(MEMSWCTL);
872 u16 rgvstat = I915_READ16(MEMSTAT_ILK);
873
874 seq_printf(m, "Requested P-state: %d\n", (rgvswctl >> 8) & 0xf);
875 seq_printf(m, "Requested VID: %d\n", rgvswctl & 0x3f);
876 seq_printf(m, "Current VID: %d\n", (rgvstat & MEMSTAT_VID_MASK) >>
877 MEMSTAT_VID_SHIFT);
878 seq_printf(m, "Current P-state: %d\n",
879 (rgvstat & MEMSTAT_PSTATE_MASK) >> MEMSTAT_PSTATE_SHIFT);
1c70c0ce 880 } else if (IS_GEN6(dev) || IS_GEN7(dev)) {
3b8d8d91
JB
881 u32 gt_perf_status = I915_READ(GEN6_GT_PERF_STATUS);
882 u32 rp_state_limits = I915_READ(GEN6_RP_STATE_LIMITS);
883 u32 rp_state_cap = I915_READ(GEN6_RP_STATE_CAP);
ccab5c82
JB
884 u32 rpstat;
885 u32 rpupei, rpcurup, rpprevup;
886 u32 rpdownei, rpcurdown, rpprevdown;
3b8d8d91
JB
887 int max_freq;
888
889 /* RPSTAT1 is in the GT power well */
d1ebd816
BW
890 ret = mutex_lock_interruptible(&dev->struct_mutex);
891 if (ret)
892 return ret;
893
fcca7926 894 gen6_gt_force_wake_get(dev_priv);
3b8d8d91 895
ccab5c82
JB
896 rpstat = I915_READ(GEN6_RPSTAT1);
897 rpupei = I915_READ(GEN6_RP_CUR_UP_EI);
898 rpcurup = I915_READ(GEN6_RP_CUR_UP);
899 rpprevup = I915_READ(GEN6_RP_PREV_UP);
900 rpdownei = I915_READ(GEN6_RP_CUR_DOWN_EI);
901 rpcurdown = I915_READ(GEN6_RP_CUR_DOWN);
902 rpprevdown = I915_READ(GEN6_RP_PREV_DOWN);
903
d1ebd816
BW
904 gen6_gt_force_wake_put(dev_priv);
905 mutex_unlock(&dev->struct_mutex);
906
3b8d8d91 907 seq_printf(m, "GT_PERF_STATUS: 0x%08x\n", gt_perf_status);
ccab5c82 908 seq_printf(m, "RPSTAT1: 0x%08x\n", rpstat);
3b8d8d91
JB
909 seq_printf(m, "Render p-state ratio: %d\n",
910 (gt_perf_status & 0xff00) >> 8);
911 seq_printf(m, "Render p-state VID: %d\n",
912 gt_perf_status & 0xff);
913 seq_printf(m, "Render p-state limit: %d\n",
914 rp_state_limits & 0xff);
ccab5c82 915 seq_printf(m, "CAGF: %dMHz\n", ((rpstat & GEN6_CAGF_MASK) >>
c8735b0c 916 GEN6_CAGF_SHIFT) * GT_FREQUENCY_MULTIPLIER);
ccab5c82
JB
917 seq_printf(m, "RP CUR UP EI: %dus\n", rpupei &
918 GEN6_CURICONT_MASK);
919 seq_printf(m, "RP CUR UP: %dus\n", rpcurup &
920 GEN6_CURBSYTAVG_MASK);
921 seq_printf(m, "RP PREV UP: %dus\n", rpprevup &
922 GEN6_CURBSYTAVG_MASK);
923 seq_printf(m, "RP CUR DOWN EI: %dus\n", rpdownei &
924 GEN6_CURIAVG_MASK);
925 seq_printf(m, "RP CUR DOWN: %dus\n", rpcurdown &
926 GEN6_CURBSYTAVG_MASK);
927 seq_printf(m, "RP PREV DOWN: %dus\n", rpprevdown &
928 GEN6_CURBSYTAVG_MASK);
3b8d8d91
JB
929
930 max_freq = (rp_state_cap & 0xff0000) >> 16;
931 seq_printf(m, "Lowest (RPN) frequency: %dMHz\n",
c8735b0c 932 max_freq * GT_FREQUENCY_MULTIPLIER);
3b8d8d91
JB
933
934 max_freq = (rp_state_cap & 0xff00) >> 8;
935 seq_printf(m, "Nominal (RP1) frequency: %dMHz\n",
c8735b0c 936 max_freq * GT_FREQUENCY_MULTIPLIER);
3b8d8d91
JB
937
938 max_freq = rp_state_cap & 0xff;
939 seq_printf(m, "Max non-overclocked (RP0) frequency: %dMHz\n",
c8735b0c 940 max_freq * GT_FREQUENCY_MULTIPLIER);
3b8d8d91
JB
941 } else {
942 seq_printf(m, "no P-state info available\n");
943 }
f97108d1
JB
944
945 return 0;
946}
947
948static int i915_delayfreq_table(struct seq_file *m, void *unused)
949{
950 struct drm_info_node *node = (struct drm_info_node *) m->private;
951 struct drm_device *dev = node->minor->dev;
952 drm_i915_private_t *dev_priv = dev->dev_private;
953 u32 delayfreq;
616fdb5a
BW
954 int ret, i;
955
956 ret = mutex_lock_interruptible(&dev->struct_mutex);
957 if (ret)
958 return ret;
f97108d1
JB
959
960 for (i = 0; i < 16; i++) {
961 delayfreq = I915_READ(PXVFREQ_BASE + i * 4);
7648fa99
JB
962 seq_printf(m, "P%02dVIDFREQ: 0x%08x (VID: %d)\n", i, delayfreq,
963 (delayfreq & PXVFREQ_PX_MASK) >> PXVFREQ_PX_SHIFT);
f97108d1
JB
964 }
965
616fdb5a
BW
966 mutex_unlock(&dev->struct_mutex);
967
f97108d1
JB
968 return 0;
969}
970
971static inline int MAP_TO_MV(int map)
972{
973 return 1250 - (map * 25);
974}
975
976static int i915_inttoext_table(struct seq_file *m, void *unused)
977{
978 struct drm_info_node *node = (struct drm_info_node *) m->private;
979 struct drm_device *dev = node->minor->dev;
980 drm_i915_private_t *dev_priv = dev->dev_private;
981 u32 inttoext;
616fdb5a
BW
982 int ret, i;
983
984 ret = mutex_lock_interruptible(&dev->struct_mutex);
985 if (ret)
986 return ret;
f97108d1
JB
987
988 for (i = 1; i <= 32; i++) {
989 inttoext = I915_READ(INTTOEXT_BASE_ILK + i * 4);
990 seq_printf(m, "INTTOEXT%02d: 0x%08x\n", i, inttoext);
991 }
992
616fdb5a
BW
993 mutex_unlock(&dev->struct_mutex);
994
f97108d1
JB
995 return 0;
996}
997
4d85529d 998static int ironlake_drpc_info(struct seq_file *m)
f97108d1
JB
999{
1000 struct drm_info_node *node = (struct drm_info_node *) m->private;
1001 struct drm_device *dev = node->minor->dev;
1002 drm_i915_private_t *dev_priv = dev->dev_private;
616fdb5a
BW
1003 u32 rgvmodectl, rstdbyctl;
1004 u16 crstandvid;
1005 int ret;
1006
1007 ret = mutex_lock_interruptible(&dev->struct_mutex);
1008 if (ret)
1009 return ret;
1010
1011 rgvmodectl = I915_READ(MEMMODECTL);
1012 rstdbyctl = I915_READ(RSTDBYCTL);
1013 crstandvid = I915_READ16(CRSTANDVID);
1014
1015 mutex_unlock(&dev->struct_mutex);
f97108d1
JB
1016
1017 seq_printf(m, "HD boost: %s\n", (rgvmodectl & MEMMODE_BOOST_EN) ?
1018 "yes" : "no");
1019 seq_printf(m, "Boost freq: %d\n",
1020 (rgvmodectl & MEMMODE_BOOST_FREQ_MASK) >>
1021 MEMMODE_BOOST_FREQ_SHIFT);
1022 seq_printf(m, "HW control enabled: %s\n",
1023 rgvmodectl & MEMMODE_HWIDLE_EN ? "yes" : "no");
1024 seq_printf(m, "SW control enabled: %s\n",
1025 rgvmodectl & MEMMODE_SWMODE_EN ? "yes" : "no");
1026 seq_printf(m, "Gated voltage change: %s\n",
1027 rgvmodectl & MEMMODE_RCLK_GATE ? "yes" : "no");
1028 seq_printf(m, "Starting frequency: P%d\n",
1029 (rgvmodectl & MEMMODE_FSTART_MASK) >> MEMMODE_FSTART_SHIFT);
7648fa99 1030 seq_printf(m, "Max P-state: P%d\n",
f97108d1 1031 (rgvmodectl & MEMMODE_FMAX_MASK) >> MEMMODE_FMAX_SHIFT);
7648fa99
JB
1032 seq_printf(m, "Min P-state: P%d\n", (rgvmodectl & MEMMODE_FMIN_MASK));
1033 seq_printf(m, "RS1 VID: %d\n", (crstandvid & 0x3f));
1034 seq_printf(m, "RS2 VID: %d\n", ((crstandvid >> 8) & 0x3f));
1035 seq_printf(m, "Render standby enabled: %s\n",
1036 (rstdbyctl & RCX_SW_EXIT) ? "no" : "yes");
88271da3
JB
1037 seq_printf(m, "Current RS state: ");
1038 switch (rstdbyctl & RSX_STATUS_MASK) {
1039 case RSX_STATUS_ON:
1040 seq_printf(m, "on\n");
1041 break;
1042 case RSX_STATUS_RC1:
1043 seq_printf(m, "RC1\n");
1044 break;
1045 case RSX_STATUS_RC1E:
1046 seq_printf(m, "RC1E\n");
1047 break;
1048 case RSX_STATUS_RS1:
1049 seq_printf(m, "RS1\n");
1050 break;
1051 case RSX_STATUS_RS2:
1052 seq_printf(m, "RS2 (RC6)\n");
1053 break;
1054 case RSX_STATUS_RS3:
1055 seq_printf(m, "RC3 (RC6+)\n");
1056 break;
1057 default:
1058 seq_printf(m, "unknown\n");
1059 break;
1060 }
f97108d1
JB
1061
1062 return 0;
1063}
1064
4d85529d
BW
1065static int gen6_drpc_info(struct seq_file *m)
1066{
1067
1068 struct drm_info_node *node = (struct drm_info_node *) m->private;
1069 struct drm_device *dev = node->minor->dev;
1070 struct drm_i915_private *dev_priv = dev->dev_private;
1071 u32 rpmodectl1, gt_core_status, rcctl1;
93b525dc 1072 unsigned forcewake_count;
4d85529d
BW
1073 int count=0, ret;
1074
1075
1076 ret = mutex_lock_interruptible(&dev->struct_mutex);
1077 if (ret)
1078 return ret;
1079
93b525dc
DV
1080 spin_lock_irq(&dev_priv->gt_lock);
1081 forcewake_count = dev_priv->forcewake_count;
1082 spin_unlock_irq(&dev_priv->gt_lock);
1083
1084 if (forcewake_count) {
1085 seq_printf(m, "RC information inaccurate because somebody "
1086 "holds a forcewake reference \n");
4d85529d
BW
1087 } else {
1088 /* NB: we cannot use forcewake, else we read the wrong values */
1089 while (count++ < 50 && (I915_READ_NOTRACE(FORCEWAKE_ACK) & 1))
1090 udelay(10);
1091 seq_printf(m, "RC information accurate: %s\n", yesno(count < 51));
1092 }
1093
1094 gt_core_status = readl(dev_priv->regs + GEN6_GT_CORE_STATUS);
1095 trace_i915_reg_rw(false, GEN6_GT_CORE_STATUS, gt_core_status, 4);
1096
1097 rpmodectl1 = I915_READ(GEN6_RP_CONTROL);
1098 rcctl1 = I915_READ(GEN6_RC_CONTROL);
1099 mutex_unlock(&dev->struct_mutex);
1100
1101 seq_printf(m, "Video Turbo Mode: %s\n",
1102 yesno(rpmodectl1 & GEN6_RP_MEDIA_TURBO));
1103 seq_printf(m, "HW control enabled: %s\n",
1104 yesno(rpmodectl1 & GEN6_RP_ENABLE));
1105 seq_printf(m, "SW control enabled: %s\n",
1106 yesno((rpmodectl1 & GEN6_RP_MEDIA_MODE_MASK) ==
1107 GEN6_RP_MEDIA_SW_MODE));
fff24e21 1108 seq_printf(m, "RC1e Enabled: %s\n",
4d85529d
BW
1109 yesno(rcctl1 & GEN6_RC_CTL_RC1e_ENABLE));
1110 seq_printf(m, "RC6 Enabled: %s\n",
1111 yesno(rcctl1 & GEN6_RC_CTL_RC6_ENABLE));
1112 seq_printf(m, "Deep RC6 Enabled: %s\n",
1113 yesno(rcctl1 & GEN6_RC_CTL_RC6p_ENABLE));
1114 seq_printf(m, "Deepest RC6 Enabled: %s\n",
1115 yesno(rcctl1 & GEN6_RC_CTL_RC6pp_ENABLE));
1116 seq_printf(m, "Current RC state: ");
1117 switch (gt_core_status & GEN6_RCn_MASK) {
1118 case GEN6_RC0:
1119 if (gt_core_status & GEN6_CORE_CPD_STATE_MASK)
1120 seq_printf(m, "Core Power Down\n");
1121 else
1122 seq_printf(m, "on\n");
1123 break;
1124 case GEN6_RC3:
1125 seq_printf(m, "RC3\n");
1126 break;
1127 case GEN6_RC6:
1128 seq_printf(m, "RC6\n");
1129 break;
1130 case GEN6_RC7:
1131 seq_printf(m, "RC7\n");
1132 break;
1133 default:
1134 seq_printf(m, "Unknown\n");
1135 break;
1136 }
1137
1138 seq_printf(m, "Core Power Down: %s\n",
1139 yesno(gt_core_status & GEN6_CORE_CPD_STATE_MASK));
cce66a28
BW
1140
1141 /* Not exactly sure what this is */
1142 seq_printf(m, "RC6 \"Locked to RPn\" residency since boot: %u\n",
1143 I915_READ(GEN6_GT_GFX_RC6_LOCKED));
1144 seq_printf(m, "RC6 residency since boot: %u\n",
1145 I915_READ(GEN6_GT_GFX_RC6));
1146 seq_printf(m, "RC6+ residency since boot: %u\n",
1147 I915_READ(GEN6_GT_GFX_RC6p));
1148 seq_printf(m, "RC6++ residency since boot: %u\n",
1149 I915_READ(GEN6_GT_GFX_RC6pp));
1150
4d85529d
BW
1151 return 0;
1152}
1153
1154static int i915_drpc_info(struct seq_file *m, void *unused)
1155{
1156 struct drm_info_node *node = (struct drm_info_node *) m->private;
1157 struct drm_device *dev = node->minor->dev;
1158
1159 if (IS_GEN6(dev) || IS_GEN7(dev))
1160 return gen6_drpc_info(m);
1161 else
1162 return ironlake_drpc_info(m);
1163}
1164
b5e50c3f
JB
1165static int i915_fbc_status(struct seq_file *m, void *unused)
1166{
1167 struct drm_info_node *node = (struct drm_info_node *) m->private;
1168 struct drm_device *dev = node->minor->dev;
b5e50c3f 1169 drm_i915_private_t *dev_priv = dev->dev_private;
b5e50c3f 1170
ee5382ae 1171 if (!I915_HAS_FBC(dev)) {
b5e50c3f
JB
1172 seq_printf(m, "FBC unsupported on this chipset\n");
1173 return 0;
1174 }
1175
ee5382ae 1176 if (intel_fbc_enabled(dev)) {
b5e50c3f
JB
1177 seq_printf(m, "FBC enabled\n");
1178 } else {
1179 seq_printf(m, "FBC disabled: ");
1180 switch (dev_priv->no_fbc_reason) {
bed4a673
CW
1181 case FBC_NO_OUTPUT:
1182 seq_printf(m, "no outputs");
1183 break;
b5e50c3f
JB
1184 case FBC_STOLEN_TOO_SMALL:
1185 seq_printf(m, "not enough stolen memory");
1186 break;
1187 case FBC_UNSUPPORTED_MODE:
1188 seq_printf(m, "mode not supported");
1189 break;
1190 case FBC_MODE_TOO_LARGE:
1191 seq_printf(m, "mode too large");
1192 break;
1193 case FBC_BAD_PLANE:
1194 seq_printf(m, "FBC unsupported on plane");
1195 break;
1196 case FBC_NOT_TILED:
1197 seq_printf(m, "scanout buffer not tiled");
1198 break;
9c928d16
JB
1199 case FBC_MULTIPLE_PIPES:
1200 seq_printf(m, "multiple pipes are enabled");
1201 break;
c1a9f047
JB
1202 case FBC_MODULE_PARAM:
1203 seq_printf(m, "disabled per module param (default off)");
1204 break;
b5e50c3f
JB
1205 default:
1206 seq_printf(m, "unknown reason");
1207 }
1208 seq_printf(m, "\n");
1209 }
1210 return 0;
1211}
1212
4a9bef37
JB
1213static int i915_sr_status(struct seq_file *m, void *unused)
1214{
1215 struct drm_info_node *node = (struct drm_info_node *) m->private;
1216 struct drm_device *dev = node->minor->dev;
1217 drm_i915_private_t *dev_priv = dev->dev_private;
1218 bool sr_enabled = false;
1219
1398261a 1220 if (HAS_PCH_SPLIT(dev))
5ba2aaaa 1221 sr_enabled = I915_READ(WM1_LP_ILK) & WM1_LP_SR_EN;
a6c45cf0 1222 else if (IS_CRESTLINE(dev) || IS_I945G(dev) || IS_I945GM(dev))
4a9bef37
JB
1223 sr_enabled = I915_READ(FW_BLC_SELF) & FW_BLC_SELF_EN;
1224 else if (IS_I915GM(dev))
1225 sr_enabled = I915_READ(INSTPM) & INSTPM_SELF_EN;
1226 else if (IS_PINEVIEW(dev))
1227 sr_enabled = I915_READ(DSPFW3) & PINEVIEW_SELF_REFRESH_EN;
1228
5ba2aaaa
CW
1229 seq_printf(m, "self-refresh: %s\n",
1230 sr_enabled ? "enabled" : "disabled");
4a9bef37
JB
1231
1232 return 0;
1233}
1234
7648fa99
JB
1235static int i915_emon_status(struct seq_file *m, void *unused)
1236{
1237 struct drm_info_node *node = (struct drm_info_node *) m->private;
1238 struct drm_device *dev = node->minor->dev;
1239 drm_i915_private_t *dev_priv = dev->dev_private;
1240 unsigned long temp, chipset, gfx;
de227ef0
CW
1241 int ret;
1242
582be6b4
CW
1243 if (!IS_GEN5(dev))
1244 return -ENODEV;
1245
de227ef0
CW
1246 ret = mutex_lock_interruptible(&dev->struct_mutex);
1247 if (ret)
1248 return ret;
7648fa99
JB
1249
1250 temp = i915_mch_val(dev_priv);
1251 chipset = i915_chipset_val(dev_priv);
1252 gfx = i915_gfx_val(dev_priv);
de227ef0 1253 mutex_unlock(&dev->struct_mutex);
7648fa99
JB
1254
1255 seq_printf(m, "GMCH temp: %ld\n", temp);
1256 seq_printf(m, "Chipset power: %ld\n", chipset);
1257 seq_printf(m, "GFX power: %ld\n", gfx);
1258 seq_printf(m, "Total power: %ld\n", chipset + gfx);
1259
1260 return 0;
1261}
1262
23b2f8bb
JB
1263static int i915_ring_freq_table(struct seq_file *m, void *unused)
1264{
1265 struct drm_info_node *node = (struct drm_info_node *) m->private;
1266 struct drm_device *dev = node->minor->dev;
1267 drm_i915_private_t *dev_priv = dev->dev_private;
1268 int ret;
1269 int gpu_freq, ia_freq;
1270
1c70c0ce 1271 if (!(IS_GEN6(dev) || IS_GEN7(dev))) {
23b2f8bb
JB
1272 seq_printf(m, "unsupported on this chipset\n");
1273 return 0;
1274 }
1275
1276 ret = mutex_lock_interruptible(&dev->struct_mutex);
1277 if (ret)
1278 return ret;
1279
1280 seq_printf(m, "GPU freq (MHz)\tEffective CPU freq (MHz)\n");
1281
c6a828d3
DV
1282 for (gpu_freq = dev_priv->rps.min_delay;
1283 gpu_freq <= dev_priv->rps.max_delay;
23b2f8bb
JB
1284 gpu_freq++) {
1285 I915_WRITE(GEN6_PCODE_DATA, gpu_freq);
1286 I915_WRITE(GEN6_PCODE_MAILBOX, GEN6_PCODE_READY |
1287 GEN6_PCODE_READ_MIN_FREQ_TABLE);
1288 if (wait_for((I915_READ(GEN6_PCODE_MAILBOX) &
1289 GEN6_PCODE_READY) == 0, 10)) {
1290 DRM_ERROR("pcode read of freq table timed out\n");
1291 continue;
1292 }
1293 ia_freq = I915_READ(GEN6_PCODE_DATA);
c8735b0c 1294 seq_printf(m, "%d\t\t%d\n", gpu_freq * GT_FREQUENCY_MULTIPLIER, ia_freq * 100);
23b2f8bb
JB
1295 }
1296
1297 mutex_unlock(&dev->struct_mutex);
1298
1299 return 0;
1300}
1301
7648fa99
JB
1302static int i915_gfxec(struct seq_file *m, void *unused)
1303{
1304 struct drm_info_node *node = (struct drm_info_node *) m->private;
1305 struct drm_device *dev = node->minor->dev;
1306 drm_i915_private_t *dev_priv = dev->dev_private;
616fdb5a
BW
1307 int ret;
1308
1309 ret = mutex_lock_interruptible(&dev->struct_mutex);
1310 if (ret)
1311 return ret;
7648fa99
JB
1312
1313 seq_printf(m, "GFXEC: %ld\n", (unsigned long)I915_READ(0x112f4));
1314
616fdb5a
BW
1315 mutex_unlock(&dev->struct_mutex);
1316
7648fa99
JB
1317 return 0;
1318}
1319
44834a67
CW
1320static int i915_opregion(struct seq_file *m, void *unused)
1321{
1322 struct drm_info_node *node = (struct drm_info_node *) m->private;
1323 struct drm_device *dev = node->minor->dev;
1324 drm_i915_private_t *dev_priv = dev->dev_private;
1325 struct intel_opregion *opregion = &dev_priv->opregion;
0d38f009 1326 void *data = kmalloc(OPREGION_SIZE, GFP_KERNEL);
44834a67
CW
1327 int ret;
1328
0d38f009
DV
1329 if (data == NULL)
1330 return -ENOMEM;
1331
44834a67
CW
1332 ret = mutex_lock_interruptible(&dev->struct_mutex);
1333 if (ret)
0d38f009 1334 goto out;
44834a67 1335
0d38f009
DV
1336 if (opregion->header) {
1337 memcpy_fromio(data, opregion->header, OPREGION_SIZE);
1338 seq_write(m, data, OPREGION_SIZE);
1339 }
44834a67
CW
1340
1341 mutex_unlock(&dev->struct_mutex);
1342
0d38f009
DV
1343out:
1344 kfree(data);
44834a67
CW
1345 return 0;
1346}
1347
37811fcc
CW
1348static int i915_gem_framebuffer_info(struct seq_file *m, void *data)
1349{
1350 struct drm_info_node *node = (struct drm_info_node *) m->private;
1351 struct drm_device *dev = node->minor->dev;
1352 drm_i915_private_t *dev_priv = dev->dev_private;
1353 struct intel_fbdev *ifbdev;
1354 struct intel_framebuffer *fb;
1355 int ret;
1356
1357 ret = mutex_lock_interruptible(&dev->mode_config.mutex);
1358 if (ret)
1359 return ret;
1360
1361 ifbdev = dev_priv->fbdev;
1362 fb = to_intel_framebuffer(ifbdev->helper.fb);
1363
1364 seq_printf(m, "fbcon size: %d x %d, depth %d, %d bpp, obj ",
1365 fb->base.width,
1366 fb->base.height,
1367 fb->base.depth,
1368 fb->base.bits_per_pixel);
05394f39 1369 describe_obj(m, fb->obj);
37811fcc
CW
1370 seq_printf(m, "\n");
1371
1372 list_for_each_entry(fb, &dev->mode_config.fb_list, base.head) {
1373 if (&fb->base == ifbdev->helper.fb)
1374 continue;
1375
1376 seq_printf(m, "user size: %d x %d, depth %d, %d bpp, obj ",
1377 fb->base.width,
1378 fb->base.height,
1379 fb->base.depth,
1380 fb->base.bits_per_pixel);
05394f39 1381 describe_obj(m, fb->obj);
37811fcc
CW
1382 seq_printf(m, "\n");
1383 }
1384
1385 mutex_unlock(&dev->mode_config.mutex);
1386
1387 return 0;
1388}
1389
e76d3630
BW
1390static int i915_context_status(struct seq_file *m, void *unused)
1391{
1392 struct drm_info_node *node = (struct drm_info_node *) m->private;
1393 struct drm_device *dev = node->minor->dev;
1394 drm_i915_private_t *dev_priv = dev->dev_private;
1395 int ret;
1396
1397 ret = mutex_lock_interruptible(&dev->mode_config.mutex);
1398 if (ret)
1399 return ret;
1400
dc501fbc
BW
1401 if (dev_priv->pwrctx) {
1402 seq_printf(m, "power context ");
1403 describe_obj(m, dev_priv->pwrctx);
1404 seq_printf(m, "\n");
1405 }
e76d3630 1406
dc501fbc
BW
1407 if (dev_priv->renderctx) {
1408 seq_printf(m, "render context ");
1409 describe_obj(m, dev_priv->renderctx);
1410 seq_printf(m, "\n");
1411 }
e76d3630
BW
1412
1413 mutex_unlock(&dev->mode_config.mutex);
1414
1415 return 0;
1416}
1417
6d794d42
BW
1418static int i915_gen6_forcewake_count_info(struct seq_file *m, void *data)
1419{
1420 struct drm_info_node *node = (struct drm_info_node *) m->private;
1421 struct drm_device *dev = node->minor->dev;
1422 struct drm_i915_private *dev_priv = dev->dev_private;
9f1f46a4 1423 unsigned forcewake_count;
6d794d42 1424
9f1f46a4
DV
1425 spin_lock_irq(&dev_priv->gt_lock);
1426 forcewake_count = dev_priv->forcewake_count;
1427 spin_unlock_irq(&dev_priv->gt_lock);
6d794d42 1428
9f1f46a4 1429 seq_printf(m, "forcewake count = %u\n", forcewake_count);
6d794d42
BW
1430
1431 return 0;
1432}
1433
ea16a3cd
DV
1434static const char *swizzle_string(unsigned swizzle)
1435{
1436 switch(swizzle) {
1437 case I915_BIT_6_SWIZZLE_NONE:
1438 return "none";
1439 case I915_BIT_6_SWIZZLE_9:
1440 return "bit9";
1441 case I915_BIT_6_SWIZZLE_9_10:
1442 return "bit9/bit10";
1443 case I915_BIT_6_SWIZZLE_9_11:
1444 return "bit9/bit11";
1445 case I915_BIT_6_SWIZZLE_9_10_11:
1446 return "bit9/bit10/bit11";
1447 case I915_BIT_6_SWIZZLE_9_17:
1448 return "bit9/bit17";
1449 case I915_BIT_6_SWIZZLE_9_10_17:
1450 return "bit9/bit10/bit17";
1451 case I915_BIT_6_SWIZZLE_UNKNOWN:
8a168ca7 1452 return "unknown";
ea16a3cd
DV
1453 }
1454
1455 return "bug";
1456}
1457
1458static int i915_swizzle_info(struct seq_file *m, void *data)
1459{
1460 struct drm_info_node *node = (struct drm_info_node *) m->private;
1461 struct drm_device *dev = node->minor->dev;
1462 struct drm_i915_private *dev_priv = dev->dev_private;
22bcfc6a
DV
1463 int ret;
1464
1465 ret = mutex_lock_interruptible(&dev->struct_mutex);
1466 if (ret)
1467 return ret;
ea16a3cd 1468
ea16a3cd
DV
1469 seq_printf(m, "bit6 swizzle for X-tiling = %s\n",
1470 swizzle_string(dev_priv->mm.bit_6_swizzle_x));
1471 seq_printf(m, "bit6 swizzle for Y-tiling = %s\n",
1472 swizzle_string(dev_priv->mm.bit_6_swizzle_y));
1473
1474 if (IS_GEN3(dev) || IS_GEN4(dev)) {
1475 seq_printf(m, "DDC = 0x%08x\n",
1476 I915_READ(DCC));
1477 seq_printf(m, "C0DRB3 = 0x%04x\n",
1478 I915_READ16(C0DRB3));
1479 seq_printf(m, "C1DRB3 = 0x%04x\n",
1480 I915_READ16(C1DRB3));
3fa7d235
DV
1481 } else if (IS_GEN6(dev) || IS_GEN7(dev)) {
1482 seq_printf(m, "MAD_DIMM_C0 = 0x%08x\n",
1483 I915_READ(MAD_DIMM_C0));
1484 seq_printf(m, "MAD_DIMM_C1 = 0x%08x\n",
1485 I915_READ(MAD_DIMM_C1));
1486 seq_printf(m, "MAD_DIMM_C2 = 0x%08x\n",
1487 I915_READ(MAD_DIMM_C2));
1488 seq_printf(m, "TILECTL = 0x%08x\n",
1489 I915_READ(TILECTL));
1490 seq_printf(m, "ARB_MODE = 0x%08x\n",
1491 I915_READ(ARB_MODE));
1492 seq_printf(m, "DISP_ARB_CTL = 0x%08x\n",
1493 I915_READ(DISP_ARB_CTL));
ea16a3cd
DV
1494 }
1495 mutex_unlock(&dev->struct_mutex);
1496
1497 return 0;
1498}
1499
3cf17fc5
DV
1500static int i915_ppgtt_info(struct seq_file *m, void *data)
1501{
1502 struct drm_info_node *node = (struct drm_info_node *) m->private;
1503 struct drm_device *dev = node->minor->dev;
1504 struct drm_i915_private *dev_priv = dev->dev_private;
1505 struct intel_ring_buffer *ring;
1506 int i, ret;
1507
1508
1509 ret = mutex_lock_interruptible(&dev->struct_mutex);
1510 if (ret)
1511 return ret;
1512 if (INTEL_INFO(dev)->gen == 6)
1513 seq_printf(m, "GFX_MODE: 0x%08x\n", I915_READ(GFX_MODE));
1514
a2c7f6fd 1515 for_each_ring(ring, dev_priv, i) {
3cf17fc5
DV
1516 seq_printf(m, "%s\n", ring->name);
1517 if (INTEL_INFO(dev)->gen == 7)
1518 seq_printf(m, "GFX_MODE: 0x%08x\n", I915_READ(RING_MODE_GEN7(ring)));
1519 seq_printf(m, "PP_DIR_BASE: 0x%08x\n", I915_READ(RING_PP_DIR_BASE(ring)));
1520 seq_printf(m, "PP_DIR_BASE_READ: 0x%08x\n", I915_READ(RING_PP_DIR_BASE_READ(ring)));
1521 seq_printf(m, "PP_DIR_DCLV: 0x%08x\n", I915_READ(RING_PP_DIR_DCLV(ring)));
1522 }
1523 if (dev_priv->mm.aliasing_ppgtt) {
1524 struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt;
1525
1526 seq_printf(m, "aliasing PPGTT:\n");
1527 seq_printf(m, "pd gtt offset: 0x%08x\n", ppgtt->pd_offset);
1528 }
1529 seq_printf(m, "ECOCHK: 0x%08x\n", I915_READ(GAM_ECOCHK));
1530 mutex_unlock(&dev->struct_mutex);
1531
1532 return 0;
1533}
1534
57f350b6
JB
1535static int i915_dpio_info(struct seq_file *m, void *data)
1536{
1537 struct drm_info_node *node = (struct drm_info_node *) m->private;
1538 struct drm_device *dev = node->minor->dev;
1539 struct drm_i915_private *dev_priv = dev->dev_private;
1540 int ret;
1541
1542
1543 if (!IS_VALLEYVIEW(dev)) {
1544 seq_printf(m, "unsupported\n");
1545 return 0;
1546 }
1547
1548 ret = mutex_lock_interruptible(&dev->mode_config.mutex);
1549 if (ret)
1550 return ret;
1551
1552 seq_printf(m, "DPIO_CTL: 0x%08x\n", I915_READ(DPIO_CTL));
1553
1554 seq_printf(m, "DPIO_DIV_A: 0x%08x\n",
1555 intel_dpio_read(dev_priv, _DPIO_DIV_A));
1556 seq_printf(m, "DPIO_DIV_B: 0x%08x\n",
1557 intel_dpio_read(dev_priv, _DPIO_DIV_B));
1558
1559 seq_printf(m, "DPIO_REFSFR_A: 0x%08x\n",
1560 intel_dpio_read(dev_priv, _DPIO_REFSFR_A));
1561 seq_printf(m, "DPIO_REFSFR_B: 0x%08x\n",
1562 intel_dpio_read(dev_priv, _DPIO_REFSFR_B));
1563
1564 seq_printf(m, "DPIO_CORE_CLK_A: 0x%08x\n",
1565 intel_dpio_read(dev_priv, _DPIO_CORE_CLK_A));
1566 seq_printf(m, "DPIO_CORE_CLK_B: 0x%08x\n",
1567 intel_dpio_read(dev_priv, _DPIO_CORE_CLK_B));
1568
1569 seq_printf(m, "DPIO_LFP_COEFF_A: 0x%08x\n",
1570 intel_dpio_read(dev_priv, _DPIO_LFP_COEFF_A));
1571 seq_printf(m, "DPIO_LFP_COEFF_B: 0x%08x\n",
1572 intel_dpio_read(dev_priv, _DPIO_LFP_COEFF_B));
1573
1574 seq_printf(m, "DPIO_FASTCLK_DISABLE: 0x%08x\n",
1575 intel_dpio_read(dev_priv, DPIO_FASTCLK_DISABLE));
1576
1577 mutex_unlock(&dev->mode_config.mutex);
1578
1579 return 0;
1580}
1581
f3cd474b
CW
1582static ssize_t
1583i915_wedged_read(struct file *filp,
1584 char __user *ubuf,
1585 size_t max,
1586 loff_t *ppos)
1587{
1588 struct drm_device *dev = filp->private_data;
1589 drm_i915_private_t *dev_priv = dev->dev_private;
1590 char buf[80];
1591 int len;
1592
0206e353 1593 len = snprintf(buf, sizeof(buf),
f3cd474b
CW
1594 "wedged : %d\n",
1595 atomic_read(&dev_priv->mm.wedged));
1596
0206e353
AJ
1597 if (len > sizeof(buf))
1598 len = sizeof(buf);
f4433a8d 1599
f3cd474b
CW
1600 return simple_read_from_buffer(ubuf, max, ppos, buf, len);
1601}
1602
1603static ssize_t
1604i915_wedged_write(struct file *filp,
1605 const char __user *ubuf,
1606 size_t cnt,
1607 loff_t *ppos)
1608{
1609 struct drm_device *dev = filp->private_data;
f3cd474b
CW
1610 char buf[20];
1611 int val = 1;
1612
1613 if (cnt > 0) {
0206e353 1614 if (cnt > sizeof(buf) - 1)
f3cd474b
CW
1615 return -EINVAL;
1616
1617 if (copy_from_user(buf, ubuf, cnt))
1618 return -EFAULT;
1619 buf[cnt] = 0;
1620
1621 val = simple_strtoul(buf, NULL, 0);
1622 }
1623
1624 DRM_INFO("Manually setting wedged to %d\n", val);
527f9e90 1625 i915_handle_error(dev, val);
f3cd474b
CW
1626
1627 return cnt;
1628}
1629
1630static const struct file_operations i915_wedged_fops = {
1631 .owner = THIS_MODULE,
234e3405 1632 .open = simple_open,
f3cd474b
CW
1633 .read = i915_wedged_read,
1634 .write = i915_wedged_write,
6038f373 1635 .llseek = default_llseek,
f3cd474b
CW
1636};
1637
e5eb3d63
DV
1638static ssize_t
1639i915_ring_stop_read(struct file *filp,
1640 char __user *ubuf,
1641 size_t max,
1642 loff_t *ppos)
1643{
1644 struct drm_device *dev = filp->private_data;
1645 drm_i915_private_t *dev_priv = dev->dev_private;
1646 char buf[20];
1647 int len;
1648
1649 len = snprintf(buf, sizeof(buf),
1650 "0x%08x\n", dev_priv->stop_rings);
1651
1652 if (len > sizeof(buf))
1653 len = sizeof(buf);
1654
1655 return simple_read_from_buffer(ubuf, max, ppos, buf, len);
1656}
1657
1658static ssize_t
1659i915_ring_stop_write(struct file *filp,
1660 const char __user *ubuf,
1661 size_t cnt,
1662 loff_t *ppos)
1663{
1664 struct drm_device *dev = filp->private_data;
1665 struct drm_i915_private *dev_priv = dev->dev_private;
1666 char buf[20];
22bcfc6a 1667 int val = 0, ret;
e5eb3d63
DV
1668
1669 if (cnt > 0) {
1670 if (cnt > sizeof(buf) - 1)
1671 return -EINVAL;
1672
1673 if (copy_from_user(buf, ubuf, cnt))
1674 return -EFAULT;
1675 buf[cnt] = 0;
1676
1677 val = simple_strtoul(buf, NULL, 0);
1678 }
1679
1680 DRM_DEBUG_DRIVER("Stopping rings 0x%08x\n", val);
1681
22bcfc6a
DV
1682 ret = mutex_lock_interruptible(&dev->struct_mutex);
1683 if (ret)
1684 return ret;
1685
e5eb3d63
DV
1686 dev_priv->stop_rings = val;
1687 mutex_unlock(&dev->struct_mutex);
1688
1689 return cnt;
1690}
1691
1692static const struct file_operations i915_ring_stop_fops = {
1693 .owner = THIS_MODULE,
1694 .open = simple_open,
1695 .read = i915_ring_stop_read,
1696 .write = i915_ring_stop_write,
1697 .llseek = default_llseek,
1698};
d5442303 1699
358733e9
JB
1700static ssize_t
1701i915_max_freq_read(struct file *filp,
1702 char __user *ubuf,
1703 size_t max,
1704 loff_t *ppos)
1705{
1706 struct drm_device *dev = filp->private_data;
1707 drm_i915_private_t *dev_priv = dev->dev_private;
1708 char buf[80];
004777cb
DV
1709 int len, ret;
1710
1711 if (!(IS_GEN6(dev) || IS_GEN7(dev)))
1712 return -ENODEV;
1713
1714 ret = mutex_lock_interruptible(&dev->struct_mutex);
1715 if (ret)
1716 return ret;
358733e9 1717
0206e353 1718 len = snprintf(buf, sizeof(buf),
c8735b0c 1719 "max freq: %d\n", dev_priv->rps.max_delay * GT_FREQUENCY_MULTIPLIER);
004777cb 1720 mutex_unlock(&dev->struct_mutex);
358733e9 1721
0206e353
AJ
1722 if (len > sizeof(buf))
1723 len = sizeof(buf);
358733e9
JB
1724
1725 return simple_read_from_buffer(ubuf, max, ppos, buf, len);
1726}
1727
1728static ssize_t
1729i915_max_freq_write(struct file *filp,
1730 const char __user *ubuf,
1731 size_t cnt,
1732 loff_t *ppos)
1733{
1734 struct drm_device *dev = filp->private_data;
1735 struct drm_i915_private *dev_priv = dev->dev_private;
1736 char buf[20];
004777cb
DV
1737 int val = 1, ret;
1738
1739 if (!(IS_GEN6(dev) || IS_GEN7(dev)))
1740 return -ENODEV;
358733e9
JB
1741
1742 if (cnt > 0) {
0206e353 1743 if (cnt > sizeof(buf) - 1)
358733e9
JB
1744 return -EINVAL;
1745
1746 if (copy_from_user(buf, ubuf, cnt))
1747 return -EFAULT;
1748 buf[cnt] = 0;
1749
1750 val = simple_strtoul(buf, NULL, 0);
1751 }
1752
1753 DRM_DEBUG_DRIVER("Manually setting max freq to %d\n", val);
1754
004777cb
DV
1755 ret = mutex_lock_interruptible(&dev->struct_mutex);
1756 if (ret)
1757 return ret;
1758
358733e9
JB
1759 /*
1760 * Turbo will still be enabled, but won't go above the set value.
1761 */
c8735b0c 1762 dev_priv->rps.max_delay = val / GT_FREQUENCY_MULTIPLIER;
358733e9 1763
c8735b0c 1764 gen6_set_rps(dev, val / GT_FREQUENCY_MULTIPLIER);
004777cb 1765 mutex_unlock(&dev->struct_mutex);
358733e9
JB
1766
1767 return cnt;
1768}
1769
1770static const struct file_operations i915_max_freq_fops = {
1771 .owner = THIS_MODULE,
234e3405 1772 .open = simple_open,
358733e9
JB
1773 .read = i915_max_freq_read,
1774 .write = i915_max_freq_write,
1775 .llseek = default_llseek,
1776};
1777
1523c310
JB
1778static ssize_t
1779i915_min_freq_read(struct file *filp, char __user *ubuf, size_t max,
1780 loff_t *ppos)
1781{
1782 struct drm_device *dev = filp->private_data;
1783 drm_i915_private_t *dev_priv = dev->dev_private;
1784 char buf[80];
004777cb
DV
1785 int len, ret;
1786
1787 if (!(IS_GEN6(dev) || IS_GEN7(dev)))
1788 return -ENODEV;
1789
1790 ret = mutex_lock_interruptible(&dev->struct_mutex);
1791 if (ret)
1792 return ret;
1523c310
JB
1793
1794 len = snprintf(buf, sizeof(buf),
c8735b0c 1795 "min freq: %d\n", dev_priv->rps.min_delay * GT_FREQUENCY_MULTIPLIER);
004777cb 1796 mutex_unlock(&dev->struct_mutex);
1523c310
JB
1797
1798 if (len > sizeof(buf))
1799 len = sizeof(buf);
1800
1801 return simple_read_from_buffer(ubuf, max, ppos, buf, len);
1802}
1803
1804static ssize_t
1805i915_min_freq_write(struct file *filp, const char __user *ubuf, size_t cnt,
1806 loff_t *ppos)
1807{
1808 struct drm_device *dev = filp->private_data;
1809 struct drm_i915_private *dev_priv = dev->dev_private;
1810 char buf[20];
004777cb
DV
1811 int val = 1, ret;
1812
1813 if (!(IS_GEN6(dev) || IS_GEN7(dev)))
1814 return -ENODEV;
1523c310
JB
1815
1816 if (cnt > 0) {
1817 if (cnt > sizeof(buf) - 1)
1818 return -EINVAL;
1819
1820 if (copy_from_user(buf, ubuf, cnt))
1821 return -EFAULT;
1822 buf[cnt] = 0;
1823
1824 val = simple_strtoul(buf, NULL, 0);
1825 }
1826
1827 DRM_DEBUG_DRIVER("Manually setting min freq to %d\n", val);
1828
004777cb
DV
1829 ret = mutex_lock_interruptible(&dev->struct_mutex);
1830 if (ret)
1831 return ret;
1832
1523c310
JB
1833 /*
1834 * Turbo will still be enabled, but won't go below the set value.
1835 */
c8735b0c 1836 dev_priv->rps.min_delay = val / GT_FREQUENCY_MULTIPLIER;
1523c310 1837
c8735b0c 1838 gen6_set_rps(dev, val / GT_FREQUENCY_MULTIPLIER);
004777cb 1839 mutex_unlock(&dev->struct_mutex);
1523c310
JB
1840
1841 return cnt;
1842}
1843
1844static const struct file_operations i915_min_freq_fops = {
1845 .owner = THIS_MODULE,
1846 .open = simple_open,
1847 .read = i915_min_freq_read,
1848 .write = i915_min_freq_write,
1849 .llseek = default_llseek,
1850};
1851
07b7ddd9
JB
1852static ssize_t
1853i915_cache_sharing_read(struct file *filp,
1854 char __user *ubuf,
1855 size_t max,
1856 loff_t *ppos)
1857{
1858 struct drm_device *dev = filp->private_data;
1859 drm_i915_private_t *dev_priv = dev->dev_private;
1860 char buf[80];
1861 u32 snpcr;
22bcfc6a 1862 int len, ret;
07b7ddd9 1863
004777cb
DV
1864 if (!(IS_GEN6(dev) || IS_GEN7(dev)))
1865 return -ENODEV;
1866
22bcfc6a
DV
1867 ret = mutex_lock_interruptible(&dev->struct_mutex);
1868 if (ret)
1869 return ret;
07b7ddd9 1870
07b7ddd9
JB
1871 snpcr = I915_READ(GEN6_MBCUNIT_SNPCR);
1872 mutex_unlock(&dev_priv->dev->struct_mutex);
1873
0206e353 1874 len = snprintf(buf, sizeof(buf),
07b7ddd9
JB
1875 "%d\n", (snpcr & GEN6_MBC_SNPCR_MASK) >>
1876 GEN6_MBC_SNPCR_SHIFT);
1877
0206e353
AJ
1878 if (len > sizeof(buf))
1879 len = sizeof(buf);
07b7ddd9
JB
1880
1881 return simple_read_from_buffer(ubuf, max, ppos, buf, len);
1882}
1883
1884static ssize_t
1885i915_cache_sharing_write(struct file *filp,
1886 const char __user *ubuf,
1887 size_t cnt,
1888 loff_t *ppos)
1889{
1890 struct drm_device *dev = filp->private_data;
1891 struct drm_i915_private *dev_priv = dev->dev_private;
1892 char buf[20];
1893 u32 snpcr;
1894 int val = 1;
1895
004777cb
DV
1896 if (!(IS_GEN6(dev) || IS_GEN7(dev)))
1897 return -ENODEV;
1898
07b7ddd9 1899 if (cnt > 0) {
0206e353 1900 if (cnt > sizeof(buf) - 1)
07b7ddd9
JB
1901 return -EINVAL;
1902
1903 if (copy_from_user(buf, ubuf, cnt))
1904 return -EFAULT;
1905 buf[cnt] = 0;
1906
1907 val = simple_strtoul(buf, NULL, 0);
1908 }
1909
1910 if (val < 0 || val > 3)
1911 return -EINVAL;
1912
1913 DRM_DEBUG_DRIVER("Manually setting uncore sharing to %d\n", val);
1914
1915 /* Update the cache sharing policy here as well */
1916 snpcr = I915_READ(GEN6_MBCUNIT_SNPCR);
1917 snpcr &= ~GEN6_MBC_SNPCR_MASK;
1918 snpcr |= (val << GEN6_MBC_SNPCR_SHIFT);
1919 I915_WRITE(GEN6_MBCUNIT_SNPCR, snpcr);
1920
1921 return cnt;
1922}
1923
1924static const struct file_operations i915_cache_sharing_fops = {
1925 .owner = THIS_MODULE,
234e3405 1926 .open = simple_open,
07b7ddd9
JB
1927 .read = i915_cache_sharing_read,
1928 .write = i915_cache_sharing_write,
1929 .llseek = default_llseek,
1930};
1931
f3cd474b
CW
1932/* As the drm_debugfs_init() routines are called before dev->dev_private is
1933 * allocated we need to hook into the minor for release. */
1934static int
1935drm_add_fake_info_node(struct drm_minor *minor,
1936 struct dentry *ent,
1937 const void *key)
1938{
1939 struct drm_info_node *node;
1940
1941 node = kmalloc(sizeof(struct drm_info_node), GFP_KERNEL);
1942 if (node == NULL) {
1943 debugfs_remove(ent);
1944 return -ENOMEM;
1945 }
1946
1947 node->minor = minor;
1948 node->dent = ent;
1949 node->info_ent = (void *) key;
b3e067c0
MS
1950
1951 mutex_lock(&minor->debugfs_lock);
1952 list_add(&node->list, &minor->debugfs_list);
1953 mutex_unlock(&minor->debugfs_lock);
f3cd474b
CW
1954
1955 return 0;
1956}
1957
6d794d42
BW
1958static int i915_forcewake_open(struct inode *inode, struct file *file)
1959{
1960 struct drm_device *dev = inode->i_private;
1961 struct drm_i915_private *dev_priv = dev->dev_private;
6d794d42 1962
075edca4 1963 if (INTEL_INFO(dev)->gen < 6)
6d794d42
BW
1964 return 0;
1965
6d794d42 1966 gen6_gt_force_wake_get(dev_priv);
6d794d42
BW
1967
1968 return 0;
1969}
1970
c43b5634 1971static int i915_forcewake_release(struct inode *inode, struct file *file)
6d794d42
BW
1972{
1973 struct drm_device *dev = inode->i_private;
1974 struct drm_i915_private *dev_priv = dev->dev_private;
1975
075edca4 1976 if (INTEL_INFO(dev)->gen < 6)
6d794d42
BW
1977 return 0;
1978
6d794d42 1979 gen6_gt_force_wake_put(dev_priv);
6d794d42
BW
1980
1981 return 0;
1982}
1983
1984static const struct file_operations i915_forcewake_fops = {
1985 .owner = THIS_MODULE,
1986 .open = i915_forcewake_open,
1987 .release = i915_forcewake_release,
1988};
1989
1990static int i915_forcewake_create(struct dentry *root, struct drm_minor *minor)
1991{
1992 struct drm_device *dev = minor->dev;
1993 struct dentry *ent;
1994
1995 ent = debugfs_create_file("i915_forcewake_user",
8eb57294 1996 S_IRUSR,
6d794d42
BW
1997 root, dev,
1998 &i915_forcewake_fops);
1999 if (IS_ERR(ent))
2000 return PTR_ERR(ent);
2001
8eb57294 2002 return drm_add_fake_info_node(minor, ent, &i915_forcewake_fops);
6d794d42
BW
2003}
2004
6a9c308d
DV
2005static int i915_debugfs_create(struct dentry *root,
2006 struct drm_minor *minor,
2007 const char *name,
2008 const struct file_operations *fops)
07b7ddd9
JB
2009{
2010 struct drm_device *dev = minor->dev;
2011 struct dentry *ent;
2012
6a9c308d 2013 ent = debugfs_create_file(name,
07b7ddd9
JB
2014 S_IRUGO | S_IWUSR,
2015 root, dev,
6a9c308d 2016 fops);
07b7ddd9
JB
2017 if (IS_ERR(ent))
2018 return PTR_ERR(ent);
2019
6a9c308d 2020 return drm_add_fake_info_node(minor, ent, fops);
07b7ddd9
JB
2021}
2022
27c202ad 2023static struct drm_info_list i915_debugfs_list[] = {
311bd68e 2024 {"i915_capabilities", i915_capabilities, 0},
73aa808f 2025 {"i915_gem_objects", i915_gem_object_info, 0},
08c18323 2026 {"i915_gem_gtt", i915_gem_gtt_info, 0},
1b50247a 2027 {"i915_gem_pinned", i915_gem_gtt_info, 0, (void *) PINNED_LIST},
433e12f7 2028 {"i915_gem_active", i915_gem_object_list_info, 0, (void *) ACTIVE_LIST},
433e12f7 2029 {"i915_gem_inactive", i915_gem_object_list_info, 0, (void *) INACTIVE_LIST},
4e5359cd 2030 {"i915_gem_pageflip", i915_gem_pageflip_info, 0},
2017263e
BG
2031 {"i915_gem_request", i915_gem_request_info, 0},
2032 {"i915_gem_seqno", i915_gem_seqno_info, 0},
a6172a80 2033 {"i915_gem_fence_regs", i915_gem_fence_regs_info, 0},
2017263e 2034 {"i915_gem_interrupt", i915_interrupt_info, 0},
1ec14ad3
CW
2035 {"i915_gem_hws", i915_hws_info, 0, (void *)RCS},
2036 {"i915_gem_hws_blt", i915_hws_info, 0, (void *)BCS},
2037 {"i915_gem_hws_bsd", i915_hws_info, 0, (void *)VCS},
f97108d1
JB
2038 {"i915_rstdby_delays", i915_rstdby_delays, 0},
2039 {"i915_cur_delayinfo", i915_cur_delayinfo, 0},
2040 {"i915_delayfreq_table", i915_delayfreq_table, 0},
2041 {"i915_inttoext_table", i915_inttoext_table, 0},
2042 {"i915_drpc_info", i915_drpc_info, 0},
7648fa99 2043 {"i915_emon_status", i915_emon_status, 0},
23b2f8bb 2044 {"i915_ring_freq_table", i915_ring_freq_table, 0},
7648fa99 2045 {"i915_gfxec", i915_gfxec, 0},
b5e50c3f 2046 {"i915_fbc_status", i915_fbc_status, 0},
4a9bef37 2047 {"i915_sr_status", i915_sr_status, 0},
44834a67 2048 {"i915_opregion", i915_opregion, 0},
37811fcc 2049 {"i915_gem_framebuffer", i915_gem_framebuffer_info, 0},
e76d3630 2050 {"i915_context_status", i915_context_status, 0},
6d794d42 2051 {"i915_gen6_forcewake_count", i915_gen6_forcewake_count_info, 0},
ea16a3cd 2052 {"i915_swizzle_info", i915_swizzle_info, 0},
3cf17fc5 2053 {"i915_ppgtt_info", i915_ppgtt_info, 0},
57f350b6 2054 {"i915_dpio", i915_dpio_info, 0},
2017263e 2055};
27c202ad 2056#define I915_DEBUGFS_ENTRIES ARRAY_SIZE(i915_debugfs_list)
2017263e 2057
27c202ad 2058int i915_debugfs_init(struct drm_minor *minor)
2017263e 2059{
f3cd474b
CW
2060 int ret;
2061
6a9c308d
DV
2062 ret = i915_debugfs_create(minor->debugfs_root, minor,
2063 "i915_wedged",
2064 &i915_wedged_fops);
f3cd474b
CW
2065 if (ret)
2066 return ret;
2067
6d794d42 2068 ret = i915_forcewake_create(minor->debugfs_root, minor);
358733e9
JB
2069 if (ret)
2070 return ret;
6a9c308d
DV
2071
2072 ret = i915_debugfs_create(minor->debugfs_root, minor,
2073 "i915_max_freq",
2074 &i915_max_freq_fops);
07b7ddd9
JB
2075 if (ret)
2076 return ret;
6a9c308d 2077
1523c310
JB
2078 ret = i915_debugfs_create(minor->debugfs_root, minor,
2079 "i915_min_freq",
2080 &i915_min_freq_fops);
2081 if (ret)
2082 return ret;
2083
6a9c308d
DV
2084 ret = i915_debugfs_create(minor->debugfs_root, minor,
2085 "i915_cache_sharing",
2086 &i915_cache_sharing_fops);
6d794d42
BW
2087 if (ret)
2088 return ret;
004777cb 2089
e5eb3d63
DV
2090 ret = i915_debugfs_create(minor->debugfs_root, minor,
2091 "i915_ring_stop",
2092 &i915_ring_stop_fops);
2093 if (ret)
2094 return ret;
6d794d42 2095
d5442303
DV
2096 ret = i915_debugfs_create(minor->debugfs_root, minor,
2097 "i915_error_state",
2098 &i915_error_state_fops);
2099 if (ret)
2100 return ret;
2101
27c202ad
BG
2102 return drm_debugfs_create_files(i915_debugfs_list,
2103 I915_DEBUGFS_ENTRIES,
2017263e
BG
2104 minor->debugfs_root, minor);
2105}
2106
27c202ad 2107void i915_debugfs_cleanup(struct drm_minor *minor)
2017263e 2108{
27c202ad
BG
2109 drm_debugfs_remove_files(i915_debugfs_list,
2110 I915_DEBUGFS_ENTRIES, minor);
6d794d42
BW
2111 drm_debugfs_remove_files((struct drm_info_list *) &i915_forcewake_fops,
2112 1, minor);
33db679b
KH
2113 drm_debugfs_remove_files((struct drm_info_list *) &i915_wedged_fops,
2114 1, minor);
358733e9
JB
2115 drm_debugfs_remove_files((struct drm_info_list *) &i915_max_freq_fops,
2116 1, minor);
1523c310
JB
2117 drm_debugfs_remove_files((struct drm_info_list *) &i915_min_freq_fops,
2118 1, minor);
07b7ddd9
JB
2119 drm_debugfs_remove_files((struct drm_info_list *) &i915_cache_sharing_fops,
2120 1, minor);
e5eb3d63
DV
2121 drm_debugfs_remove_files((struct drm_info_list *) &i915_ring_stop_fops,
2122 1, minor);
6bd459df
DV
2123 drm_debugfs_remove_files((struct drm_info_list *) &i915_error_state_fops,
2124 1, minor);
2017263e
BG
2125}
2126
2127#endif /* CONFIG_DEBUG_FS */