]> git.proxmox.com Git - mirror_ubuntu-artful-kernel.git/blame - drivers/gpu/drm/i915/i915_debugfs.c
drm/i915: Only dump possible panel fitter config for the platform
[mirror_ubuntu-artful-kernel.git] / drivers / gpu / drm / i915 / i915_debugfs.c
CommitLineData
2017263e
BG
1/*
2 * Copyright © 2008 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 * Keith Packard <keithp@keithp.com>
26 *
27 */
28
29#include <linux/seq_file.h>
b2c88f5b 30#include <linux/circ_buf.h>
926321d5 31#include <linux/ctype.h>
f3cd474b 32#include <linux/debugfs.h>
5a0e3ad6 33#include <linux/slab.h>
2d1a8a48 34#include <linux/export.h>
6d2b8885 35#include <linux/list_sort.h>
ec013e7f 36#include <asm/msr-index.h>
760285e7 37#include <drm/drmP.h>
4e5359cd 38#include "intel_drv.h"
e5c65260 39#include "intel_ringbuffer.h"
760285e7 40#include <drm/i915_drm.h>
2017263e
BG
41#include "i915_drv.h"
42
36cdd013
DW
43static inline struct drm_i915_private *node_to_i915(struct drm_info_node *node)
44{
45 return to_i915(node->minor->dev);
46}
47
497666d8
DL
48/* As the drm_debugfs_init() routines are called before dev->dev_private is
49 * allocated we need to hook into the minor for release. */
50static int
51drm_add_fake_info_node(struct drm_minor *minor,
52 struct dentry *ent,
53 const void *key)
54{
55 struct drm_info_node *node;
56
57 node = kmalloc(sizeof(*node), GFP_KERNEL);
58 if (node == NULL) {
59 debugfs_remove(ent);
60 return -ENOMEM;
61 }
62
63 node->minor = minor;
64 node->dent = ent;
36cdd013 65 node->info_ent = (void *)key;
497666d8
DL
66
67 mutex_lock(&minor->debugfs_lock);
68 list_add(&node->list, &minor->debugfs_list);
69 mutex_unlock(&minor->debugfs_lock);
70
71 return 0;
72}
73
70d39fe4
CW
74static int i915_capabilities(struct seq_file *m, void *data)
75{
36cdd013
DW
76 struct drm_i915_private *dev_priv = node_to_i915(m->private);
77 const struct intel_device_info *info = INTEL_INFO(dev_priv);
70d39fe4 78
36cdd013
DW
79 seq_printf(m, "gen: %d\n", INTEL_GEN(dev_priv));
80 seq_printf(m, "pch: %d\n", INTEL_PCH_TYPE(dev_priv));
79fc46df 81#define PRINT_FLAG(x) seq_printf(m, #x ": %s\n", yesno(info->x))
604db650 82 DEV_INFO_FOR_EACH_FLAG(PRINT_FLAG);
79fc46df 83#undef PRINT_FLAG
70d39fe4
CW
84
85 return 0;
86}
2017263e 87
a7363de7 88static char get_active_flag(struct drm_i915_gem_object *obj)
a6172a80 89{
573adb39 90 return i915_gem_object_is_active(obj) ? '*' : ' ';
a6172a80
CW
91}
92
a7363de7 93static char get_pin_flag(struct drm_i915_gem_object *obj)
be12a86b
TU
94{
95 return obj->pin_display ? 'p' : ' ';
96}
97
a7363de7 98static char get_tiling_flag(struct drm_i915_gem_object *obj)
a6172a80 99{
3e510a8e 100 switch (i915_gem_object_get_tiling(obj)) {
0206e353 101 default:
be12a86b
TU
102 case I915_TILING_NONE: return ' ';
103 case I915_TILING_X: return 'X';
104 case I915_TILING_Y: return 'Y';
0206e353 105 }
a6172a80
CW
106}
107
a7363de7 108static char get_global_flag(struct drm_i915_gem_object *obj)
be12a86b 109{
275f039d 110 return !list_empty(&obj->userfault_link) ? 'g' : ' ';
be12a86b
TU
111}
112
a7363de7 113static char get_pin_mapped_flag(struct drm_i915_gem_object *obj)
1d693bcc 114{
a4f5ea64 115 return obj->mm.mapping ? 'M' : ' ';
1d693bcc
BW
116}
117
ca1543be
TU
118static u64 i915_gem_obj_total_ggtt_size(struct drm_i915_gem_object *obj)
119{
120 u64 size = 0;
121 struct i915_vma *vma;
122
1c7f4bca 123 list_for_each_entry(vma, &obj->vma_list, obj_link) {
3272db53 124 if (i915_vma_is_ggtt(vma) && drm_mm_node_allocated(&vma->node))
ca1543be
TU
125 size += vma->node.size;
126 }
127
128 return size;
129}
130
37811fcc
CW
131static void
132describe_obj(struct seq_file *m, struct drm_i915_gem_object *obj)
133{
b4716185 134 struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
e2f80391 135 struct intel_engine_cs *engine;
1d693bcc 136 struct i915_vma *vma;
faf5bf0a 137 unsigned int frontbuffer_bits;
d7f46fc4
BW
138 int pin_count = 0;
139
188c1ab7
CW
140 lockdep_assert_held(&obj->base.dev->struct_mutex);
141
d07f0e59 142 seq_printf(m, "%pK: %c%c%c%c%c %8zdKiB %02x %02x %s%s%s",
37811fcc 143 &obj->base,
be12a86b 144 get_active_flag(obj),
37811fcc
CW
145 get_pin_flag(obj),
146 get_tiling_flag(obj),
1d693bcc 147 get_global_flag(obj),
be12a86b 148 get_pin_mapped_flag(obj),
a05a5862 149 obj->base.size / 1024,
37811fcc 150 obj->base.read_domains,
d07f0e59 151 obj->base.write_domain,
36cdd013 152 i915_cache_level_str(dev_priv, obj->cache_level),
a4f5ea64
CW
153 obj->mm.dirty ? " dirty" : "",
154 obj->mm.madv == I915_MADV_DONTNEED ? " purgeable" : "");
37811fcc
CW
155 if (obj->base.name)
156 seq_printf(m, " (name: %d)", obj->base.name);
1c7f4bca 157 list_for_each_entry(vma, &obj->vma_list, obj_link) {
20dfbde4 158 if (i915_vma_is_pinned(vma))
d7f46fc4 159 pin_count++;
ba0635ff
DC
160 }
161 seq_printf(m, " (pinned x %d)", pin_count);
cc98b413
CW
162 if (obj->pin_display)
163 seq_printf(m, " (display)");
1c7f4bca 164 list_for_each_entry(vma, &obj->vma_list, obj_link) {
15717de2
CW
165 if (!drm_mm_node_allocated(&vma->node))
166 continue;
167
8d2fdc3f 168 seq_printf(m, " (%sgtt offset: %08llx, size: %08llx",
3272db53 169 i915_vma_is_ggtt(vma) ? "g" : "pp",
8d2fdc3f 170 vma->node.start, vma->node.size);
3272db53 171 if (i915_vma_is_ggtt(vma))
596c5923 172 seq_printf(m, ", type: %u", vma->ggtt_view.type);
49ef5294
CW
173 if (vma->fence)
174 seq_printf(m, " , fence: %d%s",
175 vma->fence->id,
176 i915_gem_active_isset(&vma->last_fence) ? "*" : "");
596c5923 177 seq_puts(m, ")");
1d693bcc 178 }
c1ad11fc 179 if (obj->stolen)
440fd528 180 seq_printf(m, " (stolen: %08llx)", obj->stolen->start);
27c01aae 181
d07f0e59 182 engine = i915_gem_object_last_write_engine(obj);
27c01aae
CW
183 if (engine)
184 seq_printf(m, " (%s)", engine->name);
185
faf5bf0a
CW
186 frontbuffer_bits = atomic_read(&obj->frontbuffer_bits);
187 if (frontbuffer_bits)
188 seq_printf(m, " (frontbuffer: 0x%03x)", frontbuffer_bits);
37811fcc
CW
189}
190
6d2b8885
CW
191static int obj_rank_by_stolen(void *priv,
192 struct list_head *A, struct list_head *B)
193{
194 struct drm_i915_gem_object *a =
b25cb2f8 195 container_of(A, struct drm_i915_gem_object, obj_exec_link);
6d2b8885 196 struct drm_i915_gem_object *b =
b25cb2f8 197 container_of(B, struct drm_i915_gem_object, obj_exec_link);
6d2b8885 198
2d05fa16
RV
199 if (a->stolen->start < b->stolen->start)
200 return -1;
201 if (a->stolen->start > b->stolen->start)
202 return 1;
203 return 0;
6d2b8885
CW
204}
205
206static int i915_gem_stolen_list_info(struct seq_file *m, void *data)
207{
36cdd013
DW
208 struct drm_i915_private *dev_priv = node_to_i915(m->private);
209 struct drm_device *dev = &dev_priv->drm;
6d2b8885 210 struct drm_i915_gem_object *obj;
c44ef60e 211 u64 total_obj_size, total_gtt_size;
6d2b8885
CW
212 LIST_HEAD(stolen);
213 int count, ret;
214
215 ret = mutex_lock_interruptible(&dev->struct_mutex);
216 if (ret)
217 return ret;
218
219 total_obj_size = total_gtt_size = count = 0;
56cea323 220 list_for_each_entry(obj, &dev_priv->mm.bound_list, global_link) {
6d2b8885
CW
221 if (obj->stolen == NULL)
222 continue;
223
b25cb2f8 224 list_add(&obj->obj_exec_link, &stolen);
6d2b8885
CW
225
226 total_obj_size += obj->base.size;
ca1543be 227 total_gtt_size += i915_gem_obj_total_ggtt_size(obj);
6d2b8885
CW
228 count++;
229 }
56cea323 230 list_for_each_entry(obj, &dev_priv->mm.unbound_list, global_link) {
6d2b8885
CW
231 if (obj->stolen == NULL)
232 continue;
233
b25cb2f8 234 list_add(&obj->obj_exec_link, &stolen);
6d2b8885
CW
235
236 total_obj_size += obj->base.size;
237 count++;
238 }
239 list_sort(NULL, &stolen, obj_rank_by_stolen);
240 seq_puts(m, "Stolen:\n");
241 while (!list_empty(&stolen)) {
b25cb2f8 242 obj = list_first_entry(&stolen, typeof(*obj), obj_exec_link);
6d2b8885
CW
243 seq_puts(m, " ");
244 describe_obj(m, obj);
245 seq_putc(m, '\n');
b25cb2f8 246 list_del_init(&obj->obj_exec_link);
6d2b8885
CW
247 }
248 mutex_unlock(&dev->struct_mutex);
249
c44ef60e 250 seq_printf(m, "Total %d objects, %llu bytes, %llu GTT size\n",
6d2b8885
CW
251 count, total_obj_size, total_gtt_size);
252 return 0;
253}
254
2db8e9d6 255struct file_stats {
6313c204 256 struct drm_i915_file_private *file_priv;
c44ef60e
MK
257 unsigned long count;
258 u64 total, unbound;
259 u64 global, shared;
260 u64 active, inactive;
2db8e9d6
CW
261};
262
263static int per_file_stats(int id, void *ptr, void *data)
264{
265 struct drm_i915_gem_object *obj = ptr;
266 struct file_stats *stats = data;
6313c204 267 struct i915_vma *vma;
2db8e9d6
CW
268
269 stats->count++;
270 stats->total += obj->base.size;
15717de2
CW
271 if (!obj->bind_count)
272 stats->unbound += obj->base.size;
c67a17e9
CW
273 if (obj->base.name || obj->base.dma_buf)
274 stats->shared += obj->base.size;
275
894eeecc
CW
276 list_for_each_entry(vma, &obj->vma_list, obj_link) {
277 if (!drm_mm_node_allocated(&vma->node))
278 continue;
6313c204 279
3272db53 280 if (i915_vma_is_ggtt(vma)) {
894eeecc
CW
281 stats->global += vma->node.size;
282 } else {
283 struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vma->vm);
6313c204 284
2bfa996e 285 if (ppgtt->base.file != stats->file_priv)
6313c204 286 continue;
6313c204 287 }
894eeecc 288
b0decaf7 289 if (i915_vma_is_active(vma))
894eeecc
CW
290 stats->active += vma->node.size;
291 else
292 stats->inactive += vma->node.size;
2db8e9d6
CW
293 }
294
295 return 0;
296}
297
b0da1b79
CW
298#define print_file_stats(m, name, stats) do { \
299 if (stats.count) \
c44ef60e 300 seq_printf(m, "%s: %lu objects, %llu bytes (%llu active, %llu inactive, %llu global, %llu shared, %llu unbound)\n", \
b0da1b79
CW
301 name, \
302 stats.count, \
303 stats.total, \
304 stats.active, \
305 stats.inactive, \
306 stats.global, \
307 stats.shared, \
308 stats.unbound); \
309} while (0)
493018dc
BV
310
311static void print_batch_pool_stats(struct seq_file *m,
312 struct drm_i915_private *dev_priv)
313{
314 struct drm_i915_gem_object *obj;
315 struct file_stats stats;
e2f80391 316 struct intel_engine_cs *engine;
3b3f1650 317 enum intel_engine_id id;
b4ac5afc 318 int j;
493018dc
BV
319
320 memset(&stats, 0, sizeof(stats));
321
3b3f1650 322 for_each_engine(engine, dev_priv, id) {
e2f80391 323 for (j = 0; j < ARRAY_SIZE(engine->batch_pool.cache_list); j++) {
8d9d5744 324 list_for_each_entry(obj,
e2f80391 325 &engine->batch_pool.cache_list[j],
8d9d5744
CW
326 batch_pool_link)
327 per_file_stats(0, obj, &stats);
328 }
06fbca71 329 }
493018dc 330
b0da1b79 331 print_file_stats(m, "[k]batch pool", stats);
493018dc
BV
332}
333
15da9565
CW
334static int per_file_ctx_stats(int id, void *ptr, void *data)
335{
336 struct i915_gem_context *ctx = ptr;
337 int n;
338
339 for (n = 0; n < ARRAY_SIZE(ctx->engine); n++) {
340 if (ctx->engine[n].state)
bf3783e5 341 per_file_stats(0, ctx->engine[n].state->obj, data);
dca33ecc 342 if (ctx->engine[n].ring)
57e88531 343 per_file_stats(0, ctx->engine[n].ring->vma->obj, data);
15da9565
CW
344 }
345
346 return 0;
347}
348
349static void print_context_stats(struct seq_file *m,
350 struct drm_i915_private *dev_priv)
351{
36cdd013 352 struct drm_device *dev = &dev_priv->drm;
15da9565
CW
353 struct file_stats stats;
354 struct drm_file *file;
355
356 memset(&stats, 0, sizeof(stats));
357
36cdd013 358 mutex_lock(&dev->struct_mutex);
15da9565
CW
359 if (dev_priv->kernel_context)
360 per_file_ctx_stats(0, dev_priv->kernel_context, &stats);
361
36cdd013 362 list_for_each_entry(file, &dev->filelist, lhead) {
15da9565
CW
363 struct drm_i915_file_private *fpriv = file->driver_priv;
364 idr_for_each(&fpriv->context_idr, per_file_ctx_stats, &stats);
365 }
36cdd013 366 mutex_unlock(&dev->struct_mutex);
15da9565
CW
367
368 print_file_stats(m, "[k]contexts", stats);
369}
370
36cdd013 371static int i915_gem_object_info(struct seq_file *m, void *data)
73aa808f 372{
36cdd013
DW
373 struct drm_i915_private *dev_priv = node_to_i915(m->private);
374 struct drm_device *dev = &dev_priv->drm;
72e96d64 375 struct i915_ggtt *ggtt = &dev_priv->ggtt;
2bd160a1
CW
376 u32 count, mapped_count, purgeable_count, dpy_count;
377 u64 size, mapped_size, purgeable_size, dpy_size;
6299f992 378 struct drm_i915_gem_object *obj;
2db8e9d6 379 struct drm_file *file;
73aa808f
CW
380 int ret;
381
382 ret = mutex_lock_interruptible(&dev->struct_mutex);
383 if (ret)
384 return ret;
385
3ef7f228 386 seq_printf(m, "%u objects, %llu bytes\n",
6299f992
CW
387 dev_priv->mm.object_count,
388 dev_priv->mm.object_memory);
389
1544c42e
CW
390 size = count = 0;
391 mapped_size = mapped_count = 0;
392 purgeable_size = purgeable_count = 0;
56cea323 393 list_for_each_entry(obj, &dev_priv->mm.unbound_list, global_link) {
2bd160a1
CW
394 size += obj->base.size;
395 ++count;
396
a4f5ea64 397 if (obj->mm.madv == I915_MADV_DONTNEED) {
2bd160a1
CW
398 purgeable_size += obj->base.size;
399 ++purgeable_count;
400 }
401
a4f5ea64 402 if (obj->mm.mapping) {
2bd160a1
CW
403 mapped_count++;
404 mapped_size += obj->base.size;
be19b10d 405 }
b7abb714 406 }
c44ef60e 407 seq_printf(m, "%u unbound objects, %llu bytes\n", count, size);
6c085a72 408
2bd160a1 409 size = count = dpy_size = dpy_count = 0;
56cea323 410 list_for_each_entry(obj, &dev_priv->mm.bound_list, global_link) {
2bd160a1
CW
411 size += obj->base.size;
412 ++count;
413
30154650 414 if (obj->pin_display) {
2bd160a1
CW
415 dpy_size += obj->base.size;
416 ++dpy_count;
6299f992 417 }
2bd160a1 418
a4f5ea64 419 if (obj->mm.madv == I915_MADV_DONTNEED) {
b7abb714
CW
420 purgeable_size += obj->base.size;
421 ++purgeable_count;
422 }
2bd160a1 423
a4f5ea64 424 if (obj->mm.mapping) {
2bd160a1
CW
425 mapped_count++;
426 mapped_size += obj->base.size;
be19b10d 427 }
6299f992 428 }
2bd160a1
CW
429 seq_printf(m, "%u bound objects, %llu bytes\n",
430 count, size);
c44ef60e 431 seq_printf(m, "%u purgeable objects, %llu bytes\n",
b7abb714 432 purgeable_count, purgeable_size);
2bd160a1
CW
433 seq_printf(m, "%u mapped objects, %llu bytes\n",
434 mapped_count, mapped_size);
435 seq_printf(m, "%u display objects (pinned), %llu bytes\n",
436 dpy_count, dpy_size);
6299f992 437
c44ef60e 438 seq_printf(m, "%llu [%llu] gtt total\n",
72e96d64 439 ggtt->base.total, ggtt->mappable_end - ggtt->base.start);
73aa808f 440
493018dc
BV
441 seq_putc(m, '\n');
442 print_batch_pool_stats(m, dev_priv);
1d2ac403
DV
443 mutex_unlock(&dev->struct_mutex);
444
445 mutex_lock(&dev->filelist_mutex);
15da9565 446 print_context_stats(m, dev_priv);
2db8e9d6
CW
447 list_for_each_entry_reverse(file, &dev->filelist, lhead) {
448 struct file_stats stats;
c84455b4
CW
449 struct drm_i915_file_private *file_priv = file->driver_priv;
450 struct drm_i915_gem_request *request;
3ec2f427 451 struct task_struct *task;
2db8e9d6
CW
452
453 memset(&stats, 0, sizeof(stats));
6313c204 454 stats.file_priv = file->driver_priv;
5b5ffff0 455 spin_lock(&file->table_lock);
2db8e9d6 456 idr_for_each(&file->object_idr, per_file_stats, &stats);
5b5ffff0 457 spin_unlock(&file->table_lock);
3ec2f427
TH
458 /*
459 * Although we have a valid reference on file->pid, that does
460 * not guarantee that the task_struct who called get_pid() is
461 * still alive (e.g. get_pid(current) => fork() => exit()).
462 * Therefore, we need to protect this ->comm access using RCU.
463 */
c84455b4
CW
464 mutex_lock(&dev->struct_mutex);
465 request = list_first_entry_or_null(&file_priv->mm.request_list,
466 struct drm_i915_gem_request,
467 client_list);
3ec2f427 468 rcu_read_lock();
c84455b4
CW
469 task = pid_task(request && request->ctx->pid ?
470 request->ctx->pid : file->pid,
471 PIDTYPE_PID);
493018dc 472 print_file_stats(m, task ? task->comm : "<unknown>", stats);
3ec2f427 473 rcu_read_unlock();
c84455b4 474 mutex_unlock(&dev->struct_mutex);
2db8e9d6 475 }
1d2ac403 476 mutex_unlock(&dev->filelist_mutex);
73aa808f
CW
477
478 return 0;
479}
480
aee56cff 481static int i915_gem_gtt_info(struct seq_file *m, void *data)
08c18323 482{
9f25d007 483 struct drm_info_node *node = m->private;
36cdd013
DW
484 struct drm_i915_private *dev_priv = node_to_i915(node);
485 struct drm_device *dev = &dev_priv->drm;
5f4b091a 486 bool show_pin_display_only = !!node->info_ent->data;
08c18323 487 struct drm_i915_gem_object *obj;
c44ef60e 488 u64 total_obj_size, total_gtt_size;
08c18323
CW
489 int count, ret;
490
491 ret = mutex_lock_interruptible(&dev->struct_mutex);
492 if (ret)
493 return ret;
494
495 total_obj_size = total_gtt_size = count = 0;
56cea323 496 list_for_each_entry(obj, &dev_priv->mm.bound_list, global_link) {
6da84829 497 if (show_pin_display_only && !obj->pin_display)
1b50247a
CW
498 continue;
499
267f0c90 500 seq_puts(m, " ");
08c18323 501 describe_obj(m, obj);
267f0c90 502 seq_putc(m, '\n');
08c18323 503 total_obj_size += obj->base.size;
ca1543be 504 total_gtt_size += i915_gem_obj_total_ggtt_size(obj);
08c18323
CW
505 count++;
506 }
507
508 mutex_unlock(&dev->struct_mutex);
509
c44ef60e 510 seq_printf(m, "Total %d objects, %llu bytes, %llu GTT size\n",
08c18323
CW
511 count, total_obj_size, total_gtt_size);
512
513 return 0;
514}
515
4e5359cd
SF
516static int i915_gem_pageflip_info(struct seq_file *m, void *data)
517{
36cdd013
DW
518 struct drm_i915_private *dev_priv = node_to_i915(m->private);
519 struct drm_device *dev = &dev_priv->drm;
4e5359cd 520 struct intel_crtc *crtc;
8a270ebf
DV
521 int ret;
522
523 ret = mutex_lock_interruptible(&dev->struct_mutex);
524 if (ret)
525 return ret;
4e5359cd 526
d3fcc808 527 for_each_intel_crtc(dev, crtc) {
9db4a9c7
JB
528 const char pipe = pipe_name(crtc->pipe);
529 const char plane = plane_name(crtc->plane);
51cbaf01 530 struct intel_flip_work *work;
4e5359cd 531
5e2d7afc 532 spin_lock_irq(&dev->event_lock);
5a21b665
DV
533 work = crtc->flip_work;
534 if (work == NULL) {
9db4a9c7 535 seq_printf(m, "No flip due on pipe %c (plane %c)\n",
4e5359cd
SF
536 pipe, plane);
537 } else {
5a21b665
DV
538 u32 pending;
539 u32 addr;
540
541 pending = atomic_read(&work->pending);
542 if (pending) {
543 seq_printf(m, "Flip ioctl preparing on pipe %c (plane %c)\n",
544 pipe, plane);
545 } else {
546 seq_printf(m, "Flip pending (waiting for vsync) on pipe %c (plane %c)\n",
547 pipe, plane);
548 }
549 if (work->flip_queued_req) {
24327f83 550 struct intel_engine_cs *engine = work->flip_queued_req->engine;
5a21b665
DV
551
552 seq_printf(m, "Flip queued on %s at seqno %x, next seqno %x [current breadcrumb %x], completed? %d\n",
553 engine->name,
24327f83 554 work->flip_queued_req->global_seqno,
28176ef4 555 atomic_read(&dev_priv->gt.global_timeline.next_seqno),
1b7744e7 556 intel_engine_get_seqno(engine),
f69a02c9 557 i915_gem_request_completed(work->flip_queued_req));
5a21b665
DV
558 } else
559 seq_printf(m, "Flip not associated with any ring\n");
560 seq_printf(m, "Flip queued on frame %d, (was ready on frame %d), now %d\n",
561 work->flip_queued_vblank,
562 work->flip_ready_vblank,
563 intel_crtc_get_vblank_counter(crtc));
564 seq_printf(m, "%d prepares\n", atomic_read(&work->pending));
565
36cdd013 566 if (INTEL_GEN(dev_priv) >= 4)
5a21b665
DV
567 addr = I915_HI_DISPBASE(I915_READ(DSPSURF(crtc->plane)));
568 else
569 addr = I915_READ(DSPADDR(crtc->plane));
570 seq_printf(m, "Current scanout address 0x%08x\n", addr);
571
572 if (work->pending_flip_obj) {
573 seq_printf(m, "New framebuffer address 0x%08lx\n", (long)work->gtt_offset);
574 seq_printf(m, "MMIO update completed? %d\n", addr == work->gtt_offset);
4e5359cd
SF
575 }
576 }
5e2d7afc 577 spin_unlock_irq(&dev->event_lock);
4e5359cd
SF
578 }
579
8a270ebf
DV
580 mutex_unlock(&dev->struct_mutex);
581
4e5359cd
SF
582 return 0;
583}
584
493018dc
BV
585static int i915_gem_batch_pool_info(struct seq_file *m, void *data)
586{
36cdd013
DW
587 struct drm_i915_private *dev_priv = node_to_i915(m->private);
588 struct drm_device *dev = &dev_priv->drm;
493018dc 589 struct drm_i915_gem_object *obj;
e2f80391 590 struct intel_engine_cs *engine;
3b3f1650 591 enum intel_engine_id id;
8d9d5744 592 int total = 0;
b4ac5afc 593 int ret, j;
493018dc
BV
594
595 ret = mutex_lock_interruptible(&dev->struct_mutex);
596 if (ret)
597 return ret;
598
3b3f1650 599 for_each_engine(engine, dev_priv, id) {
e2f80391 600 for (j = 0; j < ARRAY_SIZE(engine->batch_pool.cache_list); j++) {
8d9d5744
CW
601 int count;
602
603 count = 0;
604 list_for_each_entry(obj,
e2f80391 605 &engine->batch_pool.cache_list[j],
8d9d5744
CW
606 batch_pool_link)
607 count++;
608 seq_printf(m, "%s cache[%d]: %d objects\n",
e2f80391 609 engine->name, j, count);
8d9d5744
CW
610
611 list_for_each_entry(obj,
e2f80391 612 &engine->batch_pool.cache_list[j],
8d9d5744
CW
613 batch_pool_link) {
614 seq_puts(m, " ");
615 describe_obj(m, obj);
616 seq_putc(m, '\n');
617 }
618
619 total += count;
06fbca71 620 }
493018dc
BV
621 }
622
8d9d5744 623 seq_printf(m, "total: %d\n", total);
493018dc
BV
624
625 mutex_unlock(&dev->struct_mutex);
626
627 return 0;
628}
629
1b36595f
CW
630static void print_request(struct seq_file *m,
631 struct drm_i915_gem_request *rq,
632 const char *prefix)
633{
20311bd3 634 seq_printf(m, "%s%x [%x:%x] prio=%d @ %dms: %s\n", prefix,
65e4760e 635 rq->global_seqno, rq->ctx->hw_id, rq->fence.seqno,
20311bd3 636 rq->priotree.priority,
1b36595f 637 jiffies_to_msecs(jiffies - rq->emitted_jiffies),
562f5d45 638 rq->timeline->common->name);
1b36595f
CW
639}
640
2017263e
BG
641static int i915_gem_request_info(struct seq_file *m, void *data)
642{
36cdd013
DW
643 struct drm_i915_private *dev_priv = node_to_i915(m->private);
644 struct drm_device *dev = &dev_priv->drm;
eed29a5b 645 struct drm_i915_gem_request *req;
3b3f1650
AG
646 struct intel_engine_cs *engine;
647 enum intel_engine_id id;
b4ac5afc 648 int ret, any;
de227ef0
CW
649
650 ret = mutex_lock_interruptible(&dev->struct_mutex);
651 if (ret)
652 return ret;
2017263e 653
2d1070b2 654 any = 0;
3b3f1650 655 for_each_engine(engine, dev_priv, id) {
2d1070b2
CW
656 int count;
657
658 count = 0;
73cb9701 659 list_for_each_entry(req, &engine->timeline->requests, link)
2d1070b2
CW
660 count++;
661 if (count == 0)
a2c7f6fd
CW
662 continue;
663
e2f80391 664 seq_printf(m, "%s requests: %d\n", engine->name, count);
73cb9701 665 list_for_each_entry(req, &engine->timeline->requests, link)
1b36595f 666 print_request(m, req, " ");
2d1070b2
CW
667
668 any++;
2017263e 669 }
de227ef0
CW
670 mutex_unlock(&dev->struct_mutex);
671
2d1070b2 672 if (any == 0)
267f0c90 673 seq_puts(m, "No requests\n");
c2c347a9 674
2017263e
BG
675 return 0;
676}
677
b2223497 678static void i915_ring_seqno_info(struct seq_file *m,
0bc40be8 679 struct intel_engine_cs *engine)
b2223497 680{
688e6c72
CW
681 struct intel_breadcrumbs *b = &engine->breadcrumbs;
682 struct rb_node *rb;
683
12471ba8 684 seq_printf(m, "Current sequence (%s): %x\n",
1b7744e7 685 engine->name, intel_engine_get_seqno(engine));
688e6c72 686
f6168e33 687 spin_lock_irq(&b->lock);
688e6c72
CW
688 for (rb = rb_first(&b->waiters); rb; rb = rb_next(rb)) {
689 struct intel_wait *w = container_of(rb, typeof(*w), node);
690
691 seq_printf(m, "Waiting (%s): %s [%d] on %x\n",
692 engine->name, w->tsk->comm, w->tsk->pid, w->seqno);
693 }
f6168e33 694 spin_unlock_irq(&b->lock);
b2223497
CW
695}
696
2017263e
BG
697static int i915_gem_seqno_info(struct seq_file *m, void *data)
698{
36cdd013 699 struct drm_i915_private *dev_priv = node_to_i915(m->private);
e2f80391 700 struct intel_engine_cs *engine;
3b3f1650 701 enum intel_engine_id id;
2017263e 702
3b3f1650 703 for_each_engine(engine, dev_priv, id)
e2f80391 704 i915_ring_seqno_info(m, engine);
de227ef0 705
2017263e
BG
706 return 0;
707}
708
709
710static int i915_interrupt_info(struct seq_file *m, void *data)
711{
36cdd013 712 struct drm_i915_private *dev_priv = node_to_i915(m->private);
e2f80391 713 struct intel_engine_cs *engine;
3b3f1650 714 enum intel_engine_id id;
4bb05040 715 int i, pipe;
de227ef0 716
c8c8fb33 717 intel_runtime_pm_get(dev_priv);
2017263e 718
36cdd013 719 if (IS_CHERRYVIEW(dev_priv)) {
74e1ca8c
VS
720 seq_printf(m, "Master Interrupt Control:\t%08x\n",
721 I915_READ(GEN8_MASTER_IRQ));
722
723 seq_printf(m, "Display IER:\t%08x\n",
724 I915_READ(VLV_IER));
725 seq_printf(m, "Display IIR:\t%08x\n",
726 I915_READ(VLV_IIR));
727 seq_printf(m, "Display IIR_RW:\t%08x\n",
728 I915_READ(VLV_IIR_RW));
729 seq_printf(m, "Display IMR:\t%08x\n",
730 I915_READ(VLV_IMR));
9c870d03
CW
731 for_each_pipe(dev_priv, pipe) {
732 enum intel_display_power_domain power_domain;
733
734 power_domain = POWER_DOMAIN_PIPE(pipe);
735 if (!intel_display_power_get_if_enabled(dev_priv,
736 power_domain)) {
737 seq_printf(m, "Pipe %c power disabled\n",
738 pipe_name(pipe));
739 continue;
740 }
741
74e1ca8c
VS
742 seq_printf(m, "Pipe %c stat:\t%08x\n",
743 pipe_name(pipe),
744 I915_READ(PIPESTAT(pipe)));
745
9c870d03
CW
746 intel_display_power_put(dev_priv, power_domain);
747 }
748
749 intel_display_power_get(dev_priv, POWER_DOMAIN_INIT);
74e1ca8c
VS
750 seq_printf(m, "Port hotplug:\t%08x\n",
751 I915_READ(PORT_HOTPLUG_EN));
752 seq_printf(m, "DPFLIPSTAT:\t%08x\n",
753 I915_READ(VLV_DPFLIPSTAT));
754 seq_printf(m, "DPINVGTT:\t%08x\n",
755 I915_READ(DPINVGTT));
9c870d03 756 intel_display_power_put(dev_priv, POWER_DOMAIN_INIT);
74e1ca8c
VS
757
758 for (i = 0; i < 4; i++) {
759 seq_printf(m, "GT Interrupt IMR %d:\t%08x\n",
760 i, I915_READ(GEN8_GT_IMR(i)));
761 seq_printf(m, "GT Interrupt IIR %d:\t%08x\n",
762 i, I915_READ(GEN8_GT_IIR(i)));
763 seq_printf(m, "GT Interrupt IER %d:\t%08x\n",
764 i, I915_READ(GEN8_GT_IER(i)));
765 }
766
767 seq_printf(m, "PCU interrupt mask:\t%08x\n",
768 I915_READ(GEN8_PCU_IMR));
769 seq_printf(m, "PCU interrupt identity:\t%08x\n",
770 I915_READ(GEN8_PCU_IIR));
771 seq_printf(m, "PCU interrupt enable:\t%08x\n",
772 I915_READ(GEN8_PCU_IER));
36cdd013 773 } else if (INTEL_GEN(dev_priv) >= 8) {
a123f157
BW
774 seq_printf(m, "Master Interrupt Control:\t%08x\n",
775 I915_READ(GEN8_MASTER_IRQ));
776
777 for (i = 0; i < 4; i++) {
778 seq_printf(m, "GT Interrupt IMR %d:\t%08x\n",
779 i, I915_READ(GEN8_GT_IMR(i)));
780 seq_printf(m, "GT Interrupt IIR %d:\t%08x\n",
781 i, I915_READ(GEN8_GT_IIR(i)));
782 seq_printf(m, "GT Interrupt IER %d:\t%08x\n",
783 i, I915_READ(GEN8_GT_IER(i)));
784 }
785
055e393f 786 for_each_pipe(dev_priv, pipe) {
e129649b
ID
787 enum intel_display_power_domain power_domain;
788
789 power_domain = POWER_DOMAIN_PIPE(pipe);
790 if (!intel_display_power_get_if_enabled(dev_priv,
791 power_domain)) {
22c59960
PZ
792 seq_printf(m, "Pipe %c power disabled\n",
793 pipe_name(pipe));
794 continue;
795 }
a123f157 796 seq_printf(m, "Pipe %c IMR:\t%08x\n",
07d27e20
DL
797 pipe_name(pipe),
798 I915_READ(GEN8_DE_PIPE_IMR(pipe)));
a123f157 799 seq_printf(m, "Pipe %c IIR:\t%08x\n",
07d27e20
DL
800 pipe_name(pipe),
801 I915_READ(GEN8_DE_PIPE_IIR(pipe)));
a123f157 802 seq_printf(m, "Pipe %c IER:\t%08x\n",
07d27e20
DL
803 pipe_name(pipe),
804 I915_READ(GEN8_DE_PIPE_IER(pipe)));
e129649b
ID
805
806 intel_display_power_put(dev_priv, power_domain);
a123f157
BW
807 }
808
809 seq_printf(m, "Display Engine port interrupt mask:\t%08x\n",
810 I915_READ(GEN8_DE_PORT_IMR));
811 seq_printf(m, "Display Engine port interrupt identity:\t%08x\n",
812 I915_READ(GEN8_DE_PORT_IIR));
813 seq_printf(m, "Display Engine port interrupt enable:\t%08x\n",
814 I915_READ(GEN8_DE_PORT_IER));
815
816 seq_printf(m, "Display Engine misc interrupt mask:\t%08x\n",
817 I915_READ(GEN8_DE_MISC_IMR));
818 seq_printf(m, "Display Engine misc interrupt identity:\t%08x\n",
819 I915_READ(GEN8_DE_MISC_IIR));
820 seq_printf(m, "Display Engine misc interrupt enable:\t%08x\n",
821 I915_READ(GEN8_DE_MISC_IER));
822
823 seq_printf(m, "PCU interrupt mask:\t%08x\n",
824 I915_READ(GEN8_PCU_IMR));
825 seq_printf(m, "PCU interrupt identity:\t%08x\n",
826 I915_READ(GEN8_PCU_IIR));
827 seq_printf(m, "PCU interrupt enable:\t%08x\n",
828 I915_READ(GEN8_PCU_IER));
36cdd013 829 } else if (IS_VALLEYVIEW(dev_priv)) {
7e231dbe
JB
830 seq_printf(m, "Display IER:\t%08x\n",
831 I915_READ(VLV_IER));
832 seq_printf(m, "Display IIR:\t%08x\n",
833 I915_READ(VLV_IIR));
834 seq_printf(m, "Display IIR_RW:\t%08x\n",
835 I915_READ(VLV_IIR_RW));
836 seq_printf(m, "Display IMR:\t%08x\n",
837 I915_READ(VLV_IMR));
055e393f 838 for_each_pipe(dev_priv, pipe)
7e231dbe
JB
839 seq_printf(m, "Pipe %c stat:\t%08x\n",
840 pipe_name(pipe),
841 I915_READ(PIPESTAT(pipe)));
842
843 seq_printf(m, "Master IER:\t%08x\n",
844 I915_READ(VLV_MASTER_IER));
845
846 seq_printf(m, "Render IER:\t%08x\n",
847 I915_READ(GTIER));
848 seq_printf(m, "Render IIR:\t%08x\n",
849 I915_READ(GTIIR));
850 seq_printf(m, "Render IMR:\t%08x\n",
851 I915_READ(GTIMR));
852
853 seq_printf(m, "PM IER:\t\t%08x\n",
854 I915_READ(GEN6_PMIER));
855 seq_printf(m, "PM IIR:\t\t%08x\n",
856 I915_READ(GEN6_PMIIR));
857 seq_printf(m, "PM IMR:\t\t%08x\n",
858 I915_READ(GEN6_PMIMR));
859
860 seq_printf(m, "Port hotplug:\t%08x\n",
861 I915_READ(PORT_HOTPLUG_EN));
862 seq_printf(m, "DPFLIPSTAT:\t%08x\n",
863 I915_READ(VLV_DPFLIPSTAT));
864 seq_printf(m, "DPINVGTT:\t%08x\n",
865 I915_READ(DPINVGTT));
866
36cdd013 867 } else if (!HAS_PCH_SPLIT(dev_priv)) {
5f6a1695
ZW
868 seq_printf(m, "Interrupt enable: %08x\n",
869 I915_READ(IER));
870 seq_printf(m, "Interrupt identity: %08x\n",
871 I915_READ(IIR));
872 seq_printf(m, "Interrupt mask: %08x\n",
873 I915_READ(IMR));
055e393f 874 for_each_pipe(dev_priv, pipe)
9db4a9c7
JB
875 seq_printf(m, "Pipe %c stat: %08x\n",
876 pipe_name(pipe),
877 I915_READ(PIPESTAT(pipe)));
5f6a1695
ZW
878 } else {
879 seq_printf(m, "North Display Interrupt enable: %08x\n",
880 I915_READ(DEIER));
881 seq_printf(m, "North Display Interrupt identity: %08x\n",
882 I915_READ(DEIIR));
883 seq_printf(m, "North Display Interrupt mask: %08x\n",
884 I915_READ(DEIMR));
885 seq_printf(m, "South Display Interrupt enable: %08x\n",
886 I915_READ(SDEIER));
887 seq_printf(m, "South Display Interrupt identity: %08x\n",
888 I915_READ(SDEIIR));
889 seq_printf(m, "South Display Interrupt mask: %08x\n",
890 I915_READ(SDEIMR));
891 seq_printf(m, "Graphics Interrupt enable: %08x\n",
892 I915_READ(GTIER));
893 seq_printf(m, "Graphics Interrupt identity: %08x\n",
894 I915_READ(GTIIR));
895 seq_printf(m, "Graphics Interrupt mask: %08x\n",
896 I915_READ(GTIMR));
897 }
3b3f1650 898 for_each_engine(engine, dev_priv, id) {
36cdd013 899 if (INTEL_GEN(dev_priv) >= 6) {
a2c7f6fd
CW
900 seq_printf(m,
901 "Graphics Interrupt mask (%s): %08x\n",
e2f80391 902 engine->name, I915_READ_IMR(engine));
9862e600 903 }
e2f80391 904 i915_ring_seqno_info(m, engine);
9862e600 905 }
c8c8fb33 906 intel_runtime_pm_put(dev_priv);
de227ef0 907
2017263e
BG
908 return 0;
909}
910
a6172a80
CW
911static int i915_gem_fence_regs_info(struct seq_file *m, void *data)
912{
36cdd013
DW
913 struct drm_i915_private *dev_priv = node_to_i915(m->private);
914 struct drm_device *dev = &dev_priv->drm;
de227ef0
CW
915 int i, ret;
916
917 ret = mutex_lock_interruptible(&dev->struct_mutex);
918 if (ret)
919 return ret;
a6172a80 920
a6172a80
CW
921 seq_printf(m, "Total fences = %d\n", dev_priv->num_fence_regs);
922 for (i = 0; i < dev_priv->num_fence_regs; i++) {
49ef5294 923 struct i915_vma *vma = dev_priv->fence_regs[i].vma;
a6172a80 924
6c085a72
CW
925 seq_printf(m, "Fence %d, pin count = %d, object = ",
926 i, dev_priv->fence_regs[i].pin_count);
49ef5294 927 if (!vma)
267f0c90 928 seq_puts(m, "unused");
c2c347a9 929 else
49ef5294 930 describe_obj(m, vma->obj);
267f0c90 931 seq_putc(m, '\n');
a6172a80
CW
932 }
933
05394f39 934 mutex_unlock(&dev->struct_mutex);
a6172a80
CW
935 return 0;
936}
937
2017263e
BG
938static int i915_hws_info(struct seq_file *m, void *data)
939{
9f25d007 940 struct drm_info_node *node = m->private;
36cdd013 941 struct drm_i915_private *dev_priv = node_to_i915(node);
e2f80391 942 struct intel_engine_cs *engine;
1a240d4d 943 const u32 *hws;
4066c0ae
CW
944 int i;
945
3b3f1650 946 engine = dev_priv->engine[(uintptr_t)node->info_ent->data];
e2f80391 947 hws = engine->status_page.page_addr;
2017263e
BG
948 if (hws == NULL)
949 return 0;
950
951 for (i = 0; i < 4096 / sizeof(u32) / 4; i += 4) {
952 seq_printf(m, "0x%08x: 0x%08x 0x%08x 0x%08x 0x%08x\n",
953 i * 4,
954 hws[i], hws[i + 1], hws[i + 2], hws[i + 3]);
955 }
956 return 0;
957}
958
98a2f411
CW
959#if IS_ENABLED(CONFIG_DRM_I915_CAPTURE_ERROR)
960
d5442303
DV
961static ssize_t
962i915_error_state_write(struct file *filp,
963 const char __user *ubuf,
964 size_t cnt,
965 loff_t *ppos)
966{
edc3d884 967 struct i915_error_state_file_priv *error_priv = filp->private_data;
d5442303
DV
968
969 DRM_DEBUG_DRIVER("Resetting error state\n");
662d19e7 970 i915_destroy_error_state(error_priv->dev);
d5442303
DV
971
972 return cnt;
973}
974
975static int i915_error_state_open(struct inode *inode, struct file *file)
976{
36cdd013 977 struct drm_i915_private *dev_priv = inode->i_private;
d5442303 978 struct i915_error_state_file_priv *error_priv;
d5442303
DV
979
980 error_priv = kzalloc(sizeof(*error_priv), GFP_KERNEL);
981 if (!error_priv)
982 return -ENOMEM;
983
36cdd013 984 error_priv->dev = &dev_priv->drm;
d5442303 985
36cdd013 986 i915_error_state_get(&dev_priv->drm, error_priv);
d5442303 987
edc3d884
MK
988 file->private_data = error_priv;
989
990 return 0;
d5442303
DV
991}
992
993static int i915_error_state_release(struct inode *inode, struct file *file)
994{
edc3d884 995 struct i915_error_state_file_priv *error_priv = file->private_data;
d5442303 996
95d5bfb3 997 i915_error_state_put(error_priv);
d5442303
DV
998 kfree(error_priv);
999
edc3d884
MK
1000 return 0;
1001}
1002
4dc955f7
MK
1003static ssize_t i915_error_state_read(struct file *file, char __user *userbuf,
1004 size_t count, loff_t *pos)
1005{
1006 struct i915_error_state_file_priv *error_priv = file->private_data;
1007 struct drm_i915_error_state_buf error_str;
1008 loff_t tmp_pos = 0;
1009 ssize_t ret_count = 0;
1010 int ret;
1011
36cdd013
DW
1012 ret = i915_error_state_buf_init(&error_str,
1013 to_i915(error_priv->dev), count, *pos);
4dc955f7
MK
1014 if (ret)
1015 return ret;
edc3d884 1016
fc16b48b 1017 ret = i915_error_state_to_str(&error_str, error_priv);
edc3d884
MK
1018 if (ret)
1019 goto out;
1020
edc3d884
MK
1021 ret_count = simple_read_from_buffer(userbuf, count, &tmp_pos,
1022 error_str.buf,
1023 error_str.bytes);
1024
1025 if (ret_count < 0)
1026 ret = ret_count;
1027 else
1028 *pos = error_str.start + ret_count;
1029out:
4dc955f7 1030 i915_error_state_buf_release(&error_str);
edc3d884 1031 return ret ?: ret_count;
d5442303
DV
1032}
1033
1034static const struct file_operations i915_error_state_fops = {
1035 .owner = THIS_MODULE,
1036 .open = i915_error_state_open,
edc3d884 1037 .read = i915_error_state_read,
d5442303
DV
1038 .write = i915_error_state_write,
1039 .llseek = default_llseek,
1040 .release = i915_error_state_release,
1041};
1042
98a2f411
CW
1043#endif
1044
647416f9
KC
1045static int
1046i915_next_seqno_get(void *data, u64 *val)
40633219 1047{
36cdd013 1048 struct drm_i915_private *dev_priv = data;
40633219 1049
28176ef4 1050 *val = atomic_read(&dev_priv->gt.global_timeline.next_seqno);
647416f9 1051 return 0;
40633219
MK
1052}
1053
647416f9
KC
1054static int
1055i915_next_seqno_set(void *data, u64 val)
1056{
36cdd013
DW
1057 struct drm_i915_private *dev_priv = data;
1058 struct drm_device *dev = &dev_priv->drm;
40633219
MK
1059 int ret;
1060
40633219
MK
1061 ret = mutex_lock_interruptible(&dev->struct_mutex);
1062 if (ret)
1063 return ret;
1064
73cb9701 1065 ret = i915_gem_set_global_seqno(dev, val);
40633219
MK
1066 mutex_unlock(&dev->struct_mutex);
1067
647416f9 1068 return ret;
40633219
MK
1069}
1070
647416f9
KC
1071DEFINE_SIMPLE_ATTRIBUTE(i915_next_seqno_fops,
1072 i915_next_seqno_get, i915_next_seqno_set,
3a3b4f98 1073 "0x%llx\n");
40633219 1074
adb4bd12 1075static int i915_frequency_info(struct seq_file *m, void *unused)
f97108d1 1076{
36cdd013
DW
1077 struct drm_i915_private *dev_priv = node_to_i915(m->private);
1078 struct drm_device *dev = &dev_priv->drm;
c8c8fb33
PZ
1079 int ret = 0;
1080
1081 intel_runtime_pm_get(dev_priv);
3b8d8d91 1082
36cdd013 1083 if (IS_GEN5(dev_priv)) {
3b8d8d91
JB
1084 u16 rgvswctl = I915_READ16(MEMSWCTL);
1085 u16 rgvstat = I915_READ16(MEMSTAT_ILK);
1086
1087 seq_printf(m, "Requested P-state: %d\n", (rgvswctl >> 8) & 0xf);
1088 seq_printf(m, "Requested VID: %d\n", rgvswctl & 0x3f);
1089 seq_printf(m, "Current VID: %d\n", (rgvstat & MEMSTAT_VID_MASK) >>
1090 MEMSTAT_VID_SHIFT);
1091 seq_printf(m, "Current P-state: %d\n",
1092 (rgvstat & MEMSTAT_PSTATE_MASK) >> MEMSTAT_PSTATE_SHIFT);
36cdd013 1093 } else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
666a4537
WB
1094 u32 freq_sts;
1095
1096 mutex_lock(&dev_priv->rps.hw_lock);
1097 freq_sts = vlv_punit_read(dev_priv, PUNIT_REG_GPU_FREQ_STS);
1098 seq_printf(m, "PUNIT_REG_GPU_FREQ_STS: 0x%08x\n", freq_sts);
1099 seq_printf(m, "DDR freq: %d MHz\n", dev_priv->mem_freq);
1100
1101 seq_printf(m, "actual GPU freq: %d MHz\n",
1102 intel_gpu_freq(dev_priv, (freq_sts >> 8) & 0xff));
1103
1104 seq_printf(m, "current GPU freq: %d MHz\n",
1105 intel_gpu_freq(dev_priv, dev_priv->rps.cur_freq));
1106
1107 seq_printf(m, "max GPU freq: %d MHz\n",
1108 intel_gpu_freq(dev_priv, dev_priv->rps.max_freq));
1109
1110 seq_printf(m, "min GPU freq: %d MHz\n",
1111 intel_gpu_freq(dev_priv, dev_priv->rps.min_freq));
1112
1113 seq_printf(m, "idle GPU freq: %d MHz\n",
1114 intel_gpu_freq(dev_priv, dev_priv->rps.idle_freq));
1115
1116 seq_printf(m,
1117 "efficient (RPe) frequency: %d MHz\n",
1118 intel_gpu_freq(dev_priv, dev_priv->rps.efficient_freq));
1119 mutex_unlock(&dev_priv->rps.hw_lock);
36cdd013 1120 } else if (INTEL_GEN(dev_priv) >= 6) {
35040562
BP
1121 u32 rp_state_limits;
1122 u32 gt_perf_status;
1123 u32 rp_state_cap;
0d8f9491 1124 u32 rpmodectl, rpinclimit, rpdeclimit;
8e8c06cd 1125 u32 rpstat, cagf, reqf;
ccab5c82
JB
1126 u32 rpupei, rpcurup, rpprevup;
1127 u32 rpdownei, rpcurdown, rpprevdown;
9dd3c605 1128 u32 pm_ier, pm_imr, pm_isr, pm_iir, pm_mask;
3b8d8d91
JB
1129 int max_freq;
1130
35040562 1131 rp_state_limits = I915_READ(GEN6_RP_STATE_LIMITS);
36cdd013 1132 if (IS_BROXTON(dev_priv)) {
35040562
BP
1133 rp_state_cap = I915_READ(BXT_RP_STATE_CAP);
1134 gt_perf_status = I915_READ(BXT_GT_PERF_STATUS);
1135 } else {
1136 rp_state_cap = I915_READ(GEN6_RP_STATE_CAP);
1137 gt_perf_status = I915_READ(GEN6_GT_PERF_STATUS);
1138 }
1139
3b8d8d91 1140 /* RPSTAT1 is in the GT power well */
d1ebd816
BW
1141 ret = mutex_lock_interruptible(&dev->struct_mutex);
1142 if (ret)
c8c8fb33 1143 goto out;
d1ebd816 1144
59bad947 1145 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
3b8d8d91 1146
8e8c06cd 1147 reqf = I915_READ(GEN6_RPNSWREQ);
36cdd013 1148 if (IS_GEN9(dev_priv))
60260a5b
AG
1149 reqf >>= 23;
1150 else {
1151 reqf &= ~GEN6_TURBO_DISABLE;
36cdd013 1152 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
60260a5b
AG
1153 reqf >>= 24;
1154 else
1155 reqf >>= 25;
1156 }
7c59a9c1 1157 reqf = intel_gpu_freq(dev_priv, reqf);
8e8c06cd 1158
0d8f9491
CW
1159 rpmodectl = I915_READ(GEN6_RP_CONTROL);
1160 rpinclimit = I915_READ(GEN6_RP_UP_THRESHOLD);
1161 rpdeclimit = I915_READ(GEN6_RP_DOWN_THRESHOLD);
1162
ccab5c82 1163 rpstat = I915_READ(GEN6_RPSTAT1);
d6cda9c7
AG
1164 rpupei = I915_READ(GEN6_RP_CUR_UP_EI) & GEN6_CURICONT_MASK;
1165 rpcurup = I915_READ(GEN6_RP_CUR_UP) & GEN6_CURBSYTAVG_MASK;
1166 rpprevup = I915_READ(GEN6_RP_PREV_UP) & GEN6_CURBSYTAVG_MASK;
1167 rpdownei = I915_READ(GEN6_RP_CUR_DOWN_EI) & GEN6_CURIAVG_MASK;
1168 rpcurdown = I915_READ(GEN6_RP_CUR_DOWN) & GEN6_CURBSYTAVG_MASK;
1169 rpprevdown = I915_READ(GEN6_RP_PREV_DOWN) & GEN6_CURBSYTAVG_MASK;
36cdd013 1170 if (IS_GEN9(dev_priv))
60260a5b 1171 cagf = (rpstat & GEN9_CAGF_MASK) >> GEN9_CAGF_SHIFT;
36cdd013 1172 else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
f82855d3
BW
1173 cagf = (rpstat & HSW_CAGF_MASK) >> HSW_CAGF_SHIFT;
1174 else
1175 cagf = (rpstat & GEN6_CAGF_MASK) >> GEN6_CAGF_SHIFT;
7c59a9c1 1176 cagf = intel_gpu_freq(dev_priv, cagf);
ccab5c82 1177
59bad947 1178 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
d1ebd816
BW
1179 mutex_unlock(&dev->struct_mutex);
1180
36cdd013 1181 if (IS_GEN6(dev_priv) || IS_GEN7(dev_priv)) {
9dd3c605
PZ
1182 pm_ier = I915_READ(GEN6_PMIER);
1183 pm_imr = I915_READ(GEN6_PMIMR);
1184 pm_isr = I915_READ(GEN6_PMISR);
1185 pm_iir = I915_READ(GEN6_PMIIR);
1186 pm_mask = I915_READ(GEN6_PMINTRMSK);
1187 } else {
1188 pm_ier = I915_READ(GEN8_GT_IER(2));
1189 pm_imr = I915_READ(GEN8_GT_IMR(2));
1190 pm_isr = I915_READ(GEN8_GT_ISR(2));
1191 pm_iir = I915_READ(GEN8_GT_IIR(2));
1192 pm_mask = I915_READ(GEN6_PMINTRMSK);
1193 }
0d8f9491 1194 seq_printf(m, "PM IER=0x%08x IMR=0x%08x ISR=0x%08x IIR=0x%08x, MASK=0x%08x\n",
9dd3c605 1195 pm_ier, pm_imr, pm_isr, pm_iir, pm_mask);
1800ad25 1196 seq_printf(m, "pm_intr_keep: 0x%08x\n", dev_priv->rps.pm_intr_keep);
3b8d8d91 1197 seq_printf(m, "GT_PERF_STATUS: 0x%08x\n", gt_perf_status);
3b8d8d91 1198 seq_printf(m, "Render p-state ratio: %d\n",
36cdd013 1199 (gt_perf_status & (IS_GEN9(dev_priv) ? 0x1ff00 : 0xff00)) >> 8);
3b8d8d91
JB
1200 seq_printf(m, "Render p-state VID: %d\n",
1201 gt_perf_status & 0xff);
1202 seq_printf(m, "Render p-state limit: %d\n",
1203 rp_state_limits & 0xff);
0d8f9491
CW
1204 seq_printf(m, "RPSTAT1: 0x%08x\n", rpstat);
1205 seq_printf(m, "RPMODECTL: 0x%08x\n", rpmodectl);
1206 seq_printf(m, "RPINCLIMIT: 0x%08x\n", rpinclimit);
1207 seq_printf(m, "RPDECLIMIT: 0x%08x\n", rpdeclimit);
8e8c06cd 1208 seq_printf(m, "RPNSWREQ: %dMHz\n", reqf);
f82855d3 1209 seq_printf(m, "CAGF: %dMHz\n", cagf);
d6cda9c7
AG
1210 seq_printf(m, "RP CUR UP EI: %d (%dus)\n",
1211 rpupei, GT_PM_INTERVAL_TO_US(dev_priv, rpupei));
1212 seq_printf(m, "RP CUR UP: %d (%dus)\n",
1213 rpcurup, GT_PM_INTERVAL_TO_US(dev_priv, rpcurup));
1214 seq_printf(m, "RP PREV UP: %d (%dus)\n",
1215 rpprevup, GT_PM_INTERVAL_TO_US(dev_priv, rpprevup));
d86ed34a
CW
1216 seq_printf(m, "Up threshold: %d%%\n",
1217 dev_priv->rps.up_threshold);
1218
d6cda9c7
AG
1219 seq_printf(m, "RP CUR DOWN EI: %d (%dus)\n",
1220 rpdownei, GT_PM_INTERVAL_TO_US(dev_priv, rpdownei));
1221 seq_printf(m, "RP CUR DOWN: %d (%dus)\n",
1222 rpcurdown, GT_PM_INTERVAL_TO_US(dev_priv, rpcurdown));
1223 seq_printf(m, "RP PREV DOWN: %d (%dus)\n",
1224 rpprevdown, GT_PM_INTERVAL_TO_US(dev_priv, rpprevdown));
d86ed34a
CW
1225 seq_printf(m, "Down threshold: %d%%\n",
1226 dev_priv->rps.down_threshold);
3b8d8d91 1227
36cdd013 1228 max_freq = (IS_BROXTON(dev_priv) ? rp_state_cap >> 0 :
35040562 1229 rp_state_cap >> 16) & 0xff;
36cdd013 1230 max_freq *= (IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv) ?
ef11bdb3 1231 GEN9_FREQ_SCALER : 1);
3b8d8d91 1232 seq_printf(m, "Lowest (RPN) frequency: %dMHz\n",
7c59a9c1 1233 intel_gpu_freq(dev_priv, max_freq));
3b8d8d91
JB
1234
1235 max_freq = (rp_state_cap & 0xff00) >> 8;
36cdd013 1236 max_freq *= (IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv) ?
ef11bdb3 1237 GEN9_FREQ_SCALER : 1);
3b8d8d91 1238 seq_printf(m, "Nominal (RP1) frequency: %dMHz\n",
7c59a9c1 1239 intel_gpu_freq(dev_priv, max_freq));
3b8d8d91 1240
36cdd013 1241 max_freq = (IS_BROXTON(dev_priv) ? rp_state_cap >> 16 :
35040562 1242 rp_state_cap >> 0) & 0xff;
36cdd013 1243 max_freq *= (IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv) ?
ef11bdb3 1244 GEN9_FREQ_SCALER : 1);
3b8d8d91 1245 seq_printf(m, "Max non-overclocked (RP0) frequency: %dMHz\n",
7c59a9c1 1246 intel_gpu_freq(dev_priv, max_freq));
31c77388 1247 seq_printf(m, "Max overclocked frequency: %dMHz\n",
7c59a9c1 1248 intel_gpu_freq(dev_priv, dev_priv->rps.max_freq));
aed242ff 1249
d86ed34a
CW
1250 seq_printf(m, "Current freq: %d MHz\n",
1251 intel_gpu_freq(dev_priv, dev_priv->rps.cur_freq));
1252 seq_printf(m, "Actual freq: %d MHz\n", cagf);
aed242ff
CW
1253 seq_printf(m, "Idle freq: %d MHz\n",
1254 intel_gpu_freq(dev_priv, dev_priv->rps.idle_freq));
d86ed34a
CW
1255 seq_printf(m, "Min freq: %d MHz\n",
1256 intel_gpu_freq(dev_priv, dev_priv->rps.min_freq));
29ecd78d
CW
1257 seq_printf(m, "Boost freq: %d MHz\n",
1258 intel_gpu_freq(dev_priv, dev_priv->rps.boost_freq));
d86ed34a
CW
1259 seq_printf(m, "Max freq: %d MHz\n",
1260 intel_gpu_freq(dev_priv, dev_priv->rps.max_freq));
1261 seq_printf(m,
1262 "efficient (RPe) frequency: %d MHz\n",
1263 intel_gpu_freq(dev_priv, dev_priv->rps.efficient_freq));
3b8d8d91 1264 } else {
267f0c90 1265 seq_puts(m, "no P-state info available\n");
3b8d8d91 1266 }
f97108d1 1267
1170f28c
MK
1268 seq_printf(m, "Current CD clock frequency: %d kHz\n", dev_priv->cdclk_freq);
1269 seq_printf(m, "Max CD clock frequency: %d kHz\n", dev_priv->max_cdclk_freq);
1270 seq_printf(m, "Max pixel clock frequency: %d kHz\n", dev_priv->max_dotclk_freq);
1271
c8c8fb33
PZ
1272out:
1273 intel_runtime_pm_put(dev_priv);
1274 return ret;
f97108d1
JB
1275}
1276
d636951e
BW
1277static void i915_instdone_info(struct drm_i915_private *dev_priv,
1278 struct seq_file *m,
1279 struct intel_instdone *instdone)
1280{
f9e61372
BW
1281 int slice;
1282 int subslice;
1283
d636951e
BW
1284 seq_printf(m, "\t\tINSTDONE: 0x%08x\n",
1285 instdone->instdone);
1286
1287 if (INTEL_GEN(dev_priv) <= 3)
1288 return;
1289
1290 seq_printf(m, "\t\tSC_INSTDONE: 0x%08x\n",
1291 instdone->slice_common);
1292
1293 if (INTEL_GEN(dev_priv) <= 6)
1294 return;
1295
f9e61372
BW
1296 for_each_instdone_slice_subslice(dev_priv, slice, subslice)
1297 seq_printf(m, "\t\tSAMPLER_INSTDONE[%d][%d]: 0x%08x\n",
1298 slice, subslice, instdone->sampler[slice][subslice]);
1299
1300 for_each_instdone_slice_subslice(dev_priv, slice, subslice)
1301 seq_printf(m, "\t\tROW_INSTDONE[%d][%d]: 0x%08x\n",
1302 slice, subslice, instdone->row[slice][subslice]);
d636951e
BW
1303}
1304
f654449a
CW
1305static int i915_hangcheck_info(struct seq_file *m, void *unused)
1306{
36cdd013 1307 struct drm_i915_private *dev_priv = node_to_i915(m->private);
e2f80391 1308 struct intel_engine_cs *engine;
666796da
TU
1309 u64 acthd[I915_NUM_ENGINES];
1310 u32 seqno[I915_NUM_ENGINES];
d636951e 1311 struct intel_instdone instdone;
c3232b18 1312 enum intel_engine_id id;
f654449a 1313
8af29b0c
CW
1314 if (test_bit(I915_WEDGED, &dev_priv->gpu_error.flags))
1315 seq_printf(m, "Wedged\n");
1316 if (test_bit(I915_RESET_IN_PROGRESS, &dev_priv->gpu_error.flags))
1317 seq_printf(m, "Reset in progress\n");
1318 if (waitqueue_active(&dev_priv->gpu_error.wait_queue))
1319 seq_printf(m, "Waiter holding struct mutex\n");
1320 if (waitqueue_active(&dev_priv->gpu_error.reset_queue))
1321 seq_printf(m, "struct_mutex blocked for reset\n");
1322
f654449a
CW
1323 if (!i915.enable_hangcheck) {
1324 seq_printf(m, "Hangcheck disabled\n");
1325 return 0;
1326 }
1327
ebbc7546
MK
1328 intel_runtime_pm_get(dev_priv);
1329
3b3f1650 1330 for_each_engine(engine, dev_priv, id) {
7e37f889 1331 acthd[id] = intel_engine_get_active_head(engine);
1b7744e7 1332 seqno[id] = intel_engine_get_seqno(engine);
ebbc7546
MK
1333 }
1334
3b3f1650 1335 intel_engine_get_instdone(dev_priv->engine[RCS], &instdone);
61642ff0 1336
ebbc7546
MK
1337 intel_runtime_pm_put(dev_priv);
1338
f654449a
CW
1339 if (delayed_work_pending(&dev_priv->gpu_error.hangcheck_work)) {
1340 seq_printf(m, "Hangcheck active, fires in %dms\n",
1341 jiffies_to_msecs(dev_priv->gpu_error.hangcheck_work.timer.expires -
1342 jiffies));
1343 } else
1344 seq_printf(m, "Hangcheck inactive\n");
1345
3b3f1650 1346 for_each_engine(engine, dev_priv, id) {
33f53719
CW
1347 struct intel_breadcrumbs *b = &engine->breadcrumbs;
1348 struct rb_node *rb;
1349
e2f80391 1350 seq_printf(m, "%s:\n", engine->name);
14fd0d6d 1351 seq_printf(m, "\tseqno = %x [current %x, last %x]\n",
cb399eab
CW
1352 engine->hangcheck.seqno, seqno[id],
1353 intel_engine_last_submit(engine));
83348ba8
CW
1354 seq_printf(m, "\twaiters? %s, fake irq active? %s\n",
1355 yesno(intel_engine_has_waiter(engine)),
1356 yesno(test_bit(engine->id,
1357 &dev_priv->gpu_error.missed_irq_rings)));
f6168e33 1358 spin_lock_irq(&b->lock);
33f53719
CW
1359 for (rb = rb_first(&b->waiters); rb; rb = rb_next(rb)) {
1360 struct intel_wait *w = container_of(rb, typeof(*w), node);
1361
1362 seq_printf(m, "\t%s [%d] waiting for %x\n",
1363 w->tsk->comm, w->tsk->pid, w->seqno);
1364 }
f6168e33 1365 spin_unlock_irq(&b->lock);
33f53719 1366
f654449a 1367 seq_printf(m, "\tACTHD = 0x%08llx [current 0x%08llx]\n",
e2f80391 1368 (long long)engine->hangcheck.acthd,
c3232b18 1369 (long long)acthd[id]);
e2f80391
TU
1370 seq_printf(m, "\tscore = %d\n", engine->hangcheck.score);
1371 seq_printf(m, "\taction = %d\n", engine->hangcheck.action);
61642ff0 1372
e2f80391 1373 if (engine->id == RCS) {
d636951e 1374 seq_puts(m, "\tinstdone read =\n");
61642ff0 1375
d636951e 1376 i915_instdone_info(dev_priv, m, &instdone);
61642ff0 1377
d636951e 1378 seq_puts(m, "\tinstdone accu =\n");
61642ff0 1379
d636951e
BW
1380 i915_instdone_info(dev_priv, m,
1381 &engine->hangcheck.instdone);
61642ff0 1382 }
f654449a
CW
1383 }
1384
1385 return 0;
1386}
1387
4d85529d 1388static int ironlake_drpc_info(struct seq_file *m)
f97108d1 1389{
36cdd013 1390 struct drm_i915_private *dev_priv = node_to_i915(m->private);
616fdb5a
BW
1391 u32 rgvmodectl, rstdbyctl;
1392 u16 crstandvid;
616fdb5a 1393
c8c8fb33 1394 intel_runtime_pm_get(dev_priv);
616fdb5a
BW
1395
1396 rgvmodectl = I915_READ(MEMMODECTL);
1397 rstdbyctl = I915_READ(RSTDBYCTL);
1398 crstandvid = I915_READ16(CRSTANDVID);
1399
c8c8fb33 1400 intel_runtime_pm_put(dev_priv);
f97108d1 1401
742f491d 1402 seq_printf(m, "HD boost: %s\n", yesno(rgvmodectl & MEMMODE_BOOST_EN));
f97108d1
JB
1403 seq_printf(m, "Boost freq: %d\n",
1404 (rgvmodectl & MEMMODE_BOOST_FREQ_MASK) >>
1405 MEMMODE_BOOST_FREQ_SHIFT);
1406 seq_printf(m, "HW control enabled: %s\n",
742f491d 1407 yesno(rgvmodectl & MEMMODE_HWIDLE_EN));
f97108d1 1408 seq_printf(m, "SW control enabled: %s\n",
742f491d 1409 yesno(rgvmodectl & MEMMODE_SWMODE_EN));
f97108d1 1410 seq_printf(m, "Gated voltage change: %s\n",
742f491d 1411 yesno(rgvmodectl & MEMMODE_RCLK_GATE));
f97108d1
JB
1412 seq_printf(m, "Starting frequency: P%d\n",
1413 (rgvmodectl & MEMMODE_FSTART_MASK) >> MEMMODE_FSTART_SHIFT);
7648fa99 1414 seq_printf(m, "Max P-state: P%d\n",
f97108d1 1415 (rgvmodectl & MEMMODE_FMAX_MASK) >> MEMMODE_FMAX_SHIFT);
7648fa99
JB
1416 seq_printf(m, "Min P-state: P%d\n", (rgvmodectl & MEMMODE_FMIN_MASK));
1417 seq_printf(m, "RS1 VID: %d\n", (crstandvid & 0x3f));
1418 seq_printf(m, "RS2 VID: %d\n", ((crstandvid >> 8) & 0x3f));
1419 seq_printf(m, "Render standby enabled: %s\n",
742f491d 1420 yesno(!(rstdbyctl & RCX_SW_EXIT)));
267f0c90 1421 seq_puts(m, "Current RS state: ");
88271da3
JB
1422 switch (rstdbyctl & RSX_STATUS_MASK) {
1423 case RSX_STATUS_ON:
267f0c90 1424 seq_puts(m, "on\n");
88271da3
JB
1425 break;
1426 case RSX_STATUS_RC1:
267f0c90 1427 seq_puts(m, "RC1\n");
88271da3
JB
1428 break;
1429 case RSX_STATUS_RC1E:
267f0c90 1430 seq_puts(m, "RC1E\n");
88271da3
JB
1431 break;
1432 case RSX_STATUS_RS1:
267f0c90 1433 seq_puts(m, "RS1\n");
88271da3
JB
1434 break;
1435 case RSX_STATUS_RS2:
267f0c90 1436 seq_puts(m, "RS2 (RC6)\n");
88271da3
JB
1437 break;
1438 case RSX_STATUS_RS3:
267f0c90 1439 seq_puts(m, "RC3 (RC6+)\n");
88271da3
JB
1440 break;
1441 default:
267f0c90 1442 seq_puts(m, "unknown\n");
88271da3
JB
1443 break;
1444 }
f97108d1
JB
1445
1446 return 0;
1447}
1448
f65367b5 1449static int i915_forcewake_domains(struct seq_file *m, void *data)
669ab5aa 1450{
36cdd013 1451 struct drm_i915_private *dev_priv = node_to_i915(m->private);
b2cff0db 1452 struct intel_uncore_forcewake_domain *fw_domain;
b2cff0db
CW
1453
1454 spin_lock_irq(&dev_priv->uncore.lock);
33c582c1 1455 for_each_fw_domain(fw_domain, dev_priv) {
b2cff0db 1456 seq_printf(m, "%s.wake_count = %u\n",
33c582c1 1457 intel_uncore_forcewake_domain_to_str(fw_domain->id),
b2cff0db
CW
1458 fw_domain->wake_count);
1459 }
1460 spin_unlock_irq(&dev_priv->uncore.lock);
669ab5aa 1461
b2cff0db
CW
1462 return 0;
1463}
1464
1465static int vlv_drpc_info(struct seq_file *m)
1466{
36cdd013 1467 struct drm_i915_private *dev_priv = node_to_i915(m->private);
6b312cd3 1468 u32 rpmodectl1, rcctl1, pw_status;
669ab5aa 1469
d46c0517
ID
1470 intel_runtime_pm_get(dev_priv);
1471
6b312cd3 1472 pw_status = I915_READ(VLV_GTLC_PW_STATUS);
669ab5aa
D
1473 rpmodectl1 = I915_READ(GEN6_RP_CONTROL);
1474 rcctl1 = I915_READ(GEN6_RC_CONTROL);
1475
d46c0517
ID
1476 intel_runtime_pm_put(dev_priv);
1477
669ab5aa
D
1478 seq_printf(m, "Video Turbo Mode: %s\n",
1479 yesno(rpmodectl1 & GEN6_RP_MEDIA_TURBO));
1480 seq_printf(m, "Turbo enabled: %s\n",
1481 yesno(rpmodectl1 & GEN6_RP_ENABLE));
1482 seq_printf(m, "HW control enabled: %s\n",
1483 yesno(rpmodectl1 & GEN6_RP_ENABLE));
1484 seq_printf(m, "SW control enabled: %s\n",
1485 yesno((rpmodectl1 & GEN6_RP_MEDIA_MODE_MASK) ==
1486 GEN6_RP_MEDIA_SW_MODE));
1487 seq_printf(m, "RC6 Enabled: %s\n",
1488 yesno(rcctl1 & (GEN7_RC_CTL_TO_MODE |
1489 GEN6_RC_CTL_EI_MODE(1))));
1490 seq_printf(m, "Render Power Well: %s\n",
6b312cd3 1491 (pw_status & VLV_GTLC_PW_RENDER_STATUS_MASK) ? "Up" : "Down");
669ab5aa 1492 seq_printf(m, "Media Power Well: %s\n",
6b312cd3 1493 (pw_status & VLV_GTLC_PW_MEDIA_STATUS_MASK) ? "Up" : "Down");
669ab5aa 1494
9cc19be5
ID
1495 seq_printf(m, "Render RC6 residency since boot: %u\n",
1496 I915_READ(VLV_GT_RENDER_RC6));
1497 seq_printf(m, "Media RC6 residency since boot: %u\n",
1498 I915_READ(VLV_GT_MEDIA_RC6));
1499
f65367b5 1500 return i915_forcewake_domains(m, NULL);
669ab5aa
D
1501}
1502
4d85529d
BW
1503static int gen6_drpc_info(struct seq_file *m)
1504{
36cdd013
DW
1505 struct drm_i915_private *dev_priv = node_to_i915(m->private);
1506 struct drm_device *dev = &dev_priv->drm;
ecd8faea 1507 u32 rpmodectl1, gt_core_status, rcctl1, rc6vids = 0;
f2dd7578 1508 u32 gen9_powergate_enable = 0, gen9_powergate_status = 0;
93b525dc 1509 unsigned forcewake_count;
aee56cff 1510 int count = 0, ret;
4d85529d
BW
1511
1512 ret = mutex_lock_interruptible(&dev->struct_mutex);
1513 if (ret)
1514 return ret;
c8c8fb33 1515 intel_runtime_pm_get(dev_priv);
4d85529d 1516
907b28c5 1517 spin_lock_irq(&dev_priv->uncore.lock);
b2cff0db 1518 forcewake_count = dev_priv->uncore.fw_domain[FW_DOMAIN_ID_RENDER].wake_count;
907b28c5 1519 spin_unlock_irq(&dev_priv->uncore.lock);
93b525dc
DV
1520
1521 if (forcewake_count) {
267f0c90
DL
1522 seq_puts(m, "RC information inaccurate because somebody "
1523 "holds a forcewake reference \n");
4d85529d
BW
1524 } else {
1525 /* NB: we cannot use forcewake, else we read the wrong values */
1526 while (count++ < 50 && (I915_READ_NOTRACE(FORCEWAKE_ACK) & 1))
1527 udelay(10);
1528 seq_printf(m, "RC information accurate: %s\n", yesno(count < 51));
1529 }
1530
75aa3f63 1531 gt_core_status = I915_READ_FW(GEN6_GT_CORE_STATUS);
ed71f1b4 1532 trace_i915_reg_rw(false, GEN6_GT_CORE_STATUS, gt_core_status, 4, true);
4d85529d
BW
1533
1534 rpmodectl1 = I915_READ(GEN6_RP_CONTROL);
1535 rcctl1 = I915_READ(GEN6_RC_CONTROL);
36cdd013 1536 if (INTEL_GEN(dev_priv) >= 9) {
f2dd7578
AG
1537 gen9_powergate_enable = I915_READ(GEN9_PG_ENABLE);
1538 gen9_powergate_status = I915_READ(GEN9_PWRGT_DOMAIN_STATUS);
1539 }
4d85529d 1540 mutex_unlock(&dev->struct_mutex);
44cbd338
BW
1541 mutex_lock(&dev_priv->rps.hw_lock);
1542 sandybridge_pcode_read(dev_priv, GEN6_PCODE_READ_RC6VIDS, &rc6vids);
1543 mutex_unlock(&dev_priv->rps.hw_lock);
4d85529d 1544
c8c8fb33
PZ
1545 intel_runtime_pm_put(dev_priv);
1546
4d85529d
BW
1547 seq_printf(m, "Video Turbo Mode: %s\n",
1548 yesno(rpmodectl1 & GEN6_RP_MEDIA_TURBO));
1549 seq_printf(m, "HW control enabled: %s\n",
1550 yesno(rpmodectl1 & GEN6_RP_ENABLE));
1551 seq_printf(m, "SW control enabled: %s\n",
1552 yesno((rpmodectl1 & GEN6_RP_MEDIA_MODE_MASK) ==
1553 GEN6_RP_MEDIA_SW_MODE));
fff24e21 1554 seq_printf(m, "RC1e Enabled: %s\n",
4d85529d
BW
1555 yesno(rcctl1 & GEN6_RC_CTL_RC1e_ENABLE));
1556 seq_printf(m, "RC6 Enabled: %s\n",
1557 yesno(rcctl1 & GEN6_RC_CTL_RC6_ENABLE));
36cdd013 1558 if (INTEL_GEN(dev_priv) >= 9) {
f2dd7578
AG
1559 seq_printf(m, "Render Well Gating Enabled: %s\n",
1560 yesno(gen9_powergate_enable & GEN9_RENDER_PG_ENABLE));
1561 seq_printf(m, "Media Well Gating Enabled: %s\n",
1562 yesno(gen9_powergate_enable & GEN9_MEDIA_PG_ENABLE));
1563 }
4d85529d
BW
1564 seq_printf(m, "Deep RC6 Enabled: %s\n",
1565 yesno(rcctl1 & GEN6_RC_CTL_RC6p_ENABLE));
1566 seq_printf(m, "Deepest RC6 Enabled: %s\n",
1567 yesno(rcctl1 & GEN6_RC_CTL_RC6pp_ENABLE));
267f0c90 1568 seq_puts(m, "Current RC state: ");
4d85529d
BW
1569 switch (gt_core_status & GEN6_RCn_MASK) {
1570 case GEN6_RC0:
1571 if (gt_core_status & GEN6_CORE_CPD_STATE_MASK)
267f0c90 1572 seq_puts(m, "Core Power Down\n");
4d85529d 1573 else
267f0c90 1574 seq_puts(m, "on\n");
4d85529d
BW
1575 break;
1576 case GEN6_RC3:
267f0c90 1577 seq_puts(m, "RC3\n");
4d85529d
BW
1578 break;
1579 case GEN6_RC6:
267f0c90 1580 seq_puts(m, "RC6\n");
4d85529d
BW
1581 break;
1582 case GEN6_RC7:
267f0c90 1583 seq_puts(m, "RC7\n");
4d85529d
BW
1584 break;
1585 default:
267f0c90 1586 seq_puts(m, "Unknown\n");
4d85529d
BW
1587 break;
1588 }
1589
1590 seq_printf(m, "Core Power Down: %s\n",
1591 yesno(gt_core_status & GEN6_CORE_CPD_STATE_MASK));
36cdd013 1592 if (INTEL_GEN(dev_priv) >= 9) {
f2dd7578
AG
1593 seq_printf(m, "Render Power Well: %s\n",
1594 (gen9_powergate_status &
1595 GEN9_PWRGT_RENDER_STATUS_MASK) ? "Up" : "Down");
1596 seq_printf(m, "Media Power Well: %s\n",
1597 (gen9_powergate_status &
1598 GEN9_PWRGT_MEDIA_STATUS_MASK) ? "Up" : "Down");
1599 }
cce66a28
BW
1600
1601 /* Not exactly sure what this is */
1602 seq_printf(m, "RC6 \"Locked to RPn\" residency since boot: %u\n",
1603 I915_READ(GEN6_GT_GFX_RC6_LOCKED));
1604 seq_printf(m, "RC6 residency since boot: %u\n",
1605 I915_READ(GEN6_GT_GFX_RC6));
1606 seq_printf(m, "RC6+ residency since boot: %u\n",
1607 I915_READ(GEN6_GT_GFX_RC6p));
1608 seq_printf(m, "RC6++ residency since boot: %u\n",
1609 I915_READ(GEN6_GT_GFX_RC6pp));
1610
ecd8faea
BW
1611 seq_printf(m, "RC6 voltage: %dmV\n",
1612 GEN6_DECODE_RC6_VID(((rc6vids >> 0) & 0xff)));
1613 seq_printf(m, "RC6+ voltage: %dmV\n",
1614 GEN6_DECODE_RC6_VID(((rc6vids >> 8) & 0xff)));
1615 seq_printf(m, "RC6++ voltage: %dmV\n",
1616 GEN6_DECODE_RC6_VID(((rc6vids >> 16) & 0xff)));
f2dd7578 1617 return i915_forcewake_domains(m, NULL);
4d85529d
BW
1618}
1619
1620static int i915_drpc_info(struct seq_file *m, void *unused)
1621{
36cdd013 1622 struct drm_i915_private *dev_priv = node_to_i915(m->private);
4d85529d 1623
36cdd013 1624 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
669ab5aa 1625 return vlv_drpc_info(m);
36cdd013 1626 else if (INTEL_GEN(dev_priv) >= 6)
4d85529d
BW
1627 return gen6_drpc_info(m);
1628 else
1629 return ironlake_drpc_info(m);
1630}
1631
9a851789
DV
1632static int i915_frontbuffer_tracking(struct seq_file *m, void *unused)
1633{
36cdd013 1634 struct drm_i915_private *dev_priv = node_to_i915(m->private);
9a851789
DV
1635
1636 seq_printf(m, "FB tracking busy bits: 0x%08x\n",
1637 dev_priv->fb_tracking.busy_bits);
1638
1639 seq_printf(m, "FB tracking flip bits: 0x%08x\n",
1640 dev_priv->fb_tracking.flip_bits);
1641
1642 return 0;
1643}
1644
b5e50c3f
JB
1645static int i915_fbc_status(struct seq_file *m, void *unused)
1646{
36cdd013 1647 struct drm_i915_private *dev_priv = node_to_i915(m->private);
b5e50c3f 1648
36cdd013 1649 if (!HAS_FBC(dev_priv)) {
267f0c90 1650 seq_puts(m, "FBC unsupported on this chipset\n");
b5e50c3f
JB
1651 return 0;
1652 }
1653
36623ef8 1654 intel_runtime_pm_get(dev_priv);
25ad93fd 1655 mutex_lock(&dev_priv->fbc.lock);
36623ef8 1656
0e631adc 1657 if (intel_fbc_is_active(dev_priv))
267f0c90 1658 seq_puts(m, "FBC enabled\n");
2e8144a5
PZ
1659 else
1660 seq_printf(m, "FBC disabled: %s\n",
bf6189c6 1661 dev_priv->fbc.no_fbc_reason);
36623ef8 1662
0fc6a9dc
PZ
1663 if (intel_fbc_is_active(dev_priv) && INTEL_GEN(dev_priv) >= 7) {
1664 uint32_t mask = INTEL_GEN(dev_priv) >= 8 ?
1665 BDW_FBC_COMPRESSION_MASK :
1666 IVB_FBC_COMPRESSION_MASK;
31b9df10 1667 seq_printf(m, "Compressing: %s\n",
0fc6a9dc
PZ
1668 yesno(I915_READ(FBC_STATUS2) & mask));
1669 }
31b9df10 1670
25ad93fd 1671 mutex_unlock(&dev_priv->fbc.lock);
36623ef8
PZ
1672 intel_runtime_pm_put(dev_priv);
1673
b5e50c3f
JB
1674 return 0;
1675}
1676
da46f936
RV
1677static int i915_fbc_fc_get(void *data, u64 *val)
1678{
36cdd013 1679 struct drm_i915_private *dev_priv = data;
da46f936 1680
36cdd013 1681 if (INTEL_GEN(dev_priv) < 7 || !HAS_FBC(dev_priv))
da46f936
RV
1682 return -ENODEV;
1683
da46f936 1684 *val = dev_priv->fbc.false_color;
da46f936
RV
1685
1686 return 0;
1687}
1688
1689static int i915_fbc_fc_set(void *data, u64 val)
1690{
36cdd013 1691 struct drm_i915_private *dev_priv = data;
da46f936
RV
1692 u32 reg;
1693
36cdd013 1694 if (INTEL_GEN(dev_priv) < 7 || !HAS_FBC(dev_priv))
da46f936
RV
1695 return -ENODEV;
1696
25ad93fd 1697 mutex_lock(&dev_priv->fbc.lock);
da46f936
RV
1698
1699 reg = I915_READ(ILK_DPFC_CONTROL);
1700 dev_priv->fbc.false_color = val;
1701
1702 I915_WRITE(ILK_DPFC_CONTROL, val ?
1703 (reg | FBC_CTL_FALSE_COLOR) :
1704 (reg & ~FBC_CTL_FALSE_COLOR));
1705
25ad93fd 1706 mutex_unlock(&dev_priv->fbc.lock);
da46f936
RV
1707 return 0;
1708}
1709
1710DEFINE_SIMPLE_ATTRIBUTE(i915_fbc_fc_fops,
1711 i915_fbc_fc_get, i915_fbc_fc_set,
1712 "%llu\n");
1713
92d44621
PZ
1714static int i915_ips_status(struct seq_file *m, void *unused)
1715{
36cdd013 1716 struct drm_i915_private *dev_priv = node_to_i915(m->private);
92d44621 1717
36cdd013 1718 if (!HAS_IPS(dev_priv)) {
92d44621
PZ
1719 seq_puts(m, "not supported\n");
1720 return 0;
1721 }
1722
36623ef8
PZ
1723 intel_runtime_pm_get(dev_priv);
1724
0eaa53f0
RV
1725 seq_printf(m, "Enabled by kernel parameter: %s\n",
1726 yesno(i915.enable_ips));
1727
36cdd013 1728 if (INTEL_GEN(dev_priv) >= 8) {
0eaa53f0
RV
1729 seq_puts(m, "Currently: unknown\n");
1730 } else {
1731 if (I915_READ(IPS_CTL) & IPS_ENABLE)
1732 seq_puts(m, "Currently: enabled\n");
1733 else
1734 seq_puts(m, "Currently: disabled\n");
1735 }
92d44621 1736
36623ef8
PZ
1737 intel_runtime_pm_put(dev_priv);
1738
92d44621
PZ
1739 return 0;
1740}
1741
4a9bef37
JB
1742static int i915_sr_status(struct seq_file *m, void *unused)
1743{
36cdd013 1744 struct drm_i915_private *dev_priv = node_to_i915(m->private);
4a9bef37
JB
1745 bool sr_enabled = false;
1746
36623ef8 1747 intel_runtime_pm_get(dev_priv);
9c870d03 1748 intel_display_power_get(dev_priv, POWER_DOMAIN_INIT);
36623ef8 1749
36cdd013 1750 if (HAS_PCH_SPLIT(dev_priv))
5ba2aaaa 1751 sr_enabled = I915_READ(WM1_LP_ILK) & WM1_LP_SR_EN;
36cdd013
DW
1752 else if (IS_CRESTLINE(dev_priv) || IS_G4X(dev_priv) ||
1753 IS_I945G(dev_priv) || IS_I945GM(dev_priv))
4a9bef37 1754 sr_enabled = I915_READ(FW_BLC_SELF) & FW_BLC_SELF_EN;
36cdd013 1755 else if (IS_I915GM(dev_priv))
4a9bef37 1756 sr_enabled = I915_READ(INSTPM) & INSTPM_SELF_EN;
36cdd013 1757 else if (IS_PINEVIEW(dev_priv))
4a9bef37 1758 sr_enabled = I915_READ(DSPFW3) & PINEVIEW_SELF_REFRESH_EN;
36cdd013 1759 else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
77b64555 1760 sr_enabled = I915_READ(FW_BLC_SELF_VLV) & FW_CSPWRDWNEN;
4a9bef37 1761
9c870d03 1762 intel_display_power_put(dev_priv, POWER_DOMAIN_INIT);
36623ef8
PZ
1763 intel_runtime_pm_put(dev_priv);
1764
5ba2aaaa
CW
1765 seq_printf(m, "self-refresh: %s\n",
1766 sr_enabled ? "enabled" : "disabled");
4a9bef37
JB
1767
1768 return 0;
1769}
1770
7648fa99
JB
1771static int i915_emon_status(struct seq_file *m, void *unused)
1772{
36cdd013
DW
1773 struct drm_i915_private *dev_priv = node_to_i915(m->private);
1774 struct drm_device *dev = &dev_priv->drm;
7648fa99 1775 unsigned long temp, chipset, gfx;
de227ef0
CW
1776 int ret;
1777
36cdd013 1778 if (!IS_GEN5(dev_priv))
582be6b4
CW
1779 return -ENODEV;
1780
de227ef0
CW
1781 ret = mutex_lock_interruptible(&dev->struct_mutex);
1782 if (ret)
1783 return ret;
7648fa99
JB
1784
1785 temp = i915_mch_val(dev_priv);
1786 chipset = i915_chipset_val(dev_priv);
1787 gfx = i915_gfx_val(dev_priv);
de227ef0 1788 mutex_unlock(&dev->struct_mutex);
7648fa99
JB
1789
1790 seq_printf(m, "GMCH temp: %ld\n", temp);
1791 seq_printf(m, "Chipset power: %ld\n", chipset);
1792 seq_printf(m, "GFX power: %ld\n", gfx);
1793 seq_printf(m, "Total power: %ld\n", chipset + gfx);
1794
1795 return 0;
1796}
1797
23b2f8bb
JB
1798static int i915_ring_freq_table(struct seq_file *m, void *unused)
1799{
36cdd013 1800 struct drm_i915_private *dev_priv = node_to_i915(m->private);
5bfa0199 1801 int ret = 0;
23b2f8bb 1802 int gpu_freq, ia_freq;
f936ec34 1803 unsigned int max_gpu_freq, min_gpu_freq;
23b2f8bb 1804
26310346 1805 if (!HAS_LLC(dev_priv)) {
267f0c90 1806 seq_puts(m, "unsupported on this chipset\n");
23b2f8bb
JB
1807 return 0;
1808 }
1809
5bfa0199
PZ
1810 intel_runtime_pm_get(dev_priv);
1811
4fc688ce 1812 ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
23b2f8bb 1813 if (ret)
5bfa0199 1814 goto out;
23b2f8bb 1815
36cdd013 1816 if (IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv)) {
f936ec34
AG
1817 /* Convert GT frequency to 50 HZ units */
1818 min_gpu_freq =
1819 dev_priv->rps.min_freq_softlimit / GEN9_FREQ_SCALER;
1820 max_gpu_freq =
1821 dev_priv->rps.max_freq_softlimit / GEN9_FREQ_SCALER;
1822 } else {
1823 min_gpu_freq = dev_priv->rps.min_freq_softlimit;
1824 max_gpu_freq = dev_priv->rps.max_freq_softlimit;
1825 }
1826
267f0c90 1827 seq_puts(m, "GPU freq (MHz)\tEffective CPU freq (MHz)\tEffective Ring freq (MHz)\n");
23b2f8bb 1828
f936ec34 1829 for (gpu_freq = min_gpu_freq; gpu_freq <= max_gpu_freq; gpu_freq++) {
42c0526c
BW
1830 ia_freq = gpu_freq;
1831 sandybridge_pcode_read(dev_priv,
1832 GEN6_PCODE_READ_MIN_FREQ_TABLE,
1833 &ia_freq);
3ebecd07 1834 seq_printf(m, "%d\t\t%d\t\t\t\t%d\n",
f936ec34 1835 intel_gpu_freq(dev_priv, (gpu_freq *
36cdd013 1836 (IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv) ?
ef11bdb3 1837 GEN9_FREQ_SCALER : 1))),
3ebecd07
CW
1838 ((ia_freq >> 0) & 0xff) * 100,
1839 ((ia_freq >> 8) & 0xff) * 100);
23b2f8bb
JB
1840 }
1841
4fc688ce 1842 mutex_unlock(&dev_priv->rps.hw_lock);
23b2f8bb 1843
5bfa0199
PZ
1844out:
1845 intel_runtime_pm_put(dev_priv);
1846 return ret;
23b2f8bb
JB
1847}
1848
44834a67
CW
1849static int i915_opregion(struct seq_file *m, void *unused)
1850{
36cdd013
DW
1851 struct drm_i915_private *dev_priv = node_to_i915(m->private);
1852 struct drm_device *dev = &dev_priv->drm;
44834a67
CW
1853 struct intel_opregion *opregion = &dev_priv->opregion;
1854 int ret;
1855
1856 ret = mutex_lock_interruptible(&dev->struct_mutex);
1857 if (ret)
0d38f009 1858 goto out;
44834a67 1859
2455a8e4
JN
1860 if (opregion->header)
1861 seq_write(m, opregion->header, OPREGION_SIZE);
44834a67
CW
1862
1863 mutex_unlock(&dev->struct_mutex);
1864
0d38f009 1865out:
44834a67
CW
1866 return 0;
1867}
1868
ada8f955
JN
1869static int i915_vbt(struct seq_file *m, void *unused)
1870{
36cdd013 1871 struct intel_opregion *opregion = &node_to_i915(m->private)->opregion;
ada8f955
JN
1872
1873 if (opregion->vbt)
1874 seq_write(m, opregion->vbt, opregion->vbt_size);
1875
1876 return 0;
1877}
1878
37811fcc
CW
1879static int i915_gem_framebuffer_info(struct seq_file *m, void *data)
1880{
36cdd013
DW
1881 struct drm_i915_private *dev_priv = node_to_i915(m->private);
1882 struct drm_device *dev = &dev_priv->drm;
b13b8402 1883 struct intel_framebuffer *fbdev_fb = NULL;
3a58ee10 1884 struct drm_framebuffer *drm_fb;
188c1ab7
CW
1885 int ret;
1886
1887 ret = mutex_lock_interruptible(&dev->struct_mutex);
1888 if (ret)
1889 return ret;
37811fcc 1890
0695726e 1891#ifdef CONFIG_DRM_FBDEV_EMULATION
36cdd013
DW
1892 if (dev_priv->fbdev) {
1893 fbdev_fb = to_intel_framebuffer(dev_priv->fbdev->helper.fb);
25bcce94
CW
1894
1895 seq_printf(m, "fbcon size: %d x %d, depth %d, %d bpp, modifier 0x%llx, refcount %d, obj ",
1896 fbdev_fb->base.width,
1897 fbdev_fb->base.height,
1898 fbdev_fb->base.depth,
1899 fbdev_fb->base.bits_per_pixel,
1900 fbdev_fb->base.modifier[0],
1901 drm_framebuffer_read_refcount(&fbdev_fb->base));
1902 describe_obj(m, fbdev_fb->obj);
1903 seq_putc(m, '\n');
1904 }
4520f53a 1905#endif
37811fcc 1906
4b096ac1 1907 mutex_lock(&dev->mode_config.fb_lock);
3a58ee10 1908 drm_for_each_fb(drm_fb, dev) {
b13b8402
NS
1909 struct intel_framebuffer *fb = to_intel_framebuffer(drm_fb);
1910 if (fb == fbdev_fb)
37811fcc
CW
1911 continue;
1912
c1ca506d 1913 seq_printf(m, "user size: %d x %d, depth %d, %d bpp, modifier 0x%llx, refcount %d, obj ",
37811fcc
CW
1914 fb->base.width,
1915 fb->base.height,
1916 fb->base.depth,
623f9783 1917 fb->base.bits_per_pixel,
c1ca506d 1918 fb->base.modifier[0],
747a598f 1919 drm_framebuffer_read_refcount(&fb->base));
05394f39 1920 describe_obj(m, fb->obj);
267f0c90 1921 seq_putc(m, '\n');
37811fcc 1922 }
4b096ac1 1923 mutex_unlock(&dev->mode_config.fb_lock);
188c1ab7 1924 mutex_unlock(&dev->struct_mutex);
37811fcc
CW
1925
1926 return 0;
1927}
1928
7e37f889 1929static void describe_ctx_ring(struct seq_file *m, struct intel_ring *ring)
c9fe99bd
OM
1930{
1931 seq_printf(m, " (ringbuffer, space: %d, head: %u, tail: %u, last head: %d)",
7e37f889
CW
1932 ring->space, ring->head, ring->tail,
1933 ring->last_retired_head);
c9fe99bd
OM
1934}
1935
e76d3630
BW
1936static int i915_context_status(struct seq_file *m, void *unused)
1937{
36cdd013
DW
1938 struct drm_i915_private *dev_priv = node_to_i915(m->private);
1939 struct drm_device *dev = &dev_priv->drm;
e2f80391 1940 struct intel_engine_cs *engine;
e2efd130 1941 struct i915_gem_context *ctx;
3b3f1650 1942 enum intel_engine_id id;
c3232b18 1943 int ret;
e76d3630 1944
f3d28878 1945 ret = mutex_lock_interruptible(&dev->struct_mutex);
e76d3630
BW
1946 if (ret)
1947 return ret;
1948
a33afea5 1949 list_for_each_entry(ctx, &dev_priv->context_list, link) {
5d1808ec 1950 seq_printf(m, "HW context %u ", ctx->hw_id);
c84455b4 1951 if (ctx->pid) {
d28b99ab
CW
1952 struct task_struct *task;
1953
c84455b4 1954 task = get_pid_task(ctx->pid, PIDTYPE_PID);
d28b99ab
CW
1955 if (task) {
1956 seq_printf(m, "(%s [%d]) ",
1957 task->comm, task->pid);
1958 put_task_struct(task);
1959 }
c84455b4
CW
1960 } else if (IS_ERR(ctx->file_priv)) {
1961 seq_puts(m, "(deleted) ");
d28b99ab
CW
1962 } else {
1963 seq_puts(m, "(kernel) ");
1964 }
1965
bca44d80
CW
1966 seq_putc(m, ctx->remap_slice ? 'R' : 'r');
1967 seq_putc(m, '\n');
c9fe99bd 1968
3b3f1650 1969 for_each_engine(engine, dev_priv, id) {
bca44d80
CW
1970 struct intel_context *ce = &ctx->engine[engine->id];
1971
1972 seq_printf(m, "%s: ", engine->name);
1973 seq_putc(m, ce->initialised ? 'I' : 'i');
1974 if (ce->state)
bf3783e5 1975 describe_obj(m, ce->state->obj);
dca33ecc 1976 if (ce->ring)
7e37f889 1977 describe_ctx_ring(m, ce->ring);
c9fe99bd 1978 seq_putc(m, '\n');
c9fe99bd 1979 }
a33afea5 1980
a33afea5 1981 seq_putc(m, '\n');
a168c293
BW
1982 }
1983
f3d28878 1984 mutex_unlock(&dev->struct_mutex);
e76d3630
BW
1985
1986 return 0;
1987}
1988
064ca1d2 1989static void i915_dump_lrc_obj(struct seq_file *m,
e2efd130 1990 struct i915_gem_context *ctx,
0bc40be8 1991 struct intel_engine_cs *engine)
064ca1d2 1992{
bf3783e5 1993 struct i915_vma *vma = ctx->engine[engine->id].state;
064ca1d2 1994 struct page *page;
064ca1d2 1995 int j;
064ca1d2 1996
7069b144
CW
1997 seq_printf(m, "CONTEXT: %s %u\n", engine->name, ctx->hw_id);
1998
bf3783e5
CW
1999 if (!vma) {
2000 seq_puts(m, "\tFake context\n");
064ca1d2
TD
2001 return;
2002 }
2003
bf3783e5
CW
2004 if (vma->flags & I915_VMA_GLOBAL_BIND)
2005 seq_printf(m, "\tBound in GGTT at 0x%08x\n",
bde13ebd 2006 i915_ggtt_offset(vma));
064ca1d2 2007
a4f5ea64 2008 if (i915_gem_object_pin_pages(vma->obj)) {
bf3783e5 2009 seq_puts(m, "\tFailed to get pages for context object\n\n");
064ca1d2
TD
2010 return;
2011 }
2012
bf3783e5
CW
2013 page = i915_gem_object_get_page(vma->obj, LRC_STATE_PN);
2014 if (page) {
2015 u32 *reg_state = kmap_atomic(page);
064ca1d2
TD
2016
2017 for (j = 0; j < 0x600 / sizeof(u32) / 4; j += 4) {
bf3783e5
CW
2018 seq_printf(m,
2019 "\t[0x%04x] 0x%08x 0x%08x 0x%08x 0x%08x\n",
2020 j * 4,
064ca1d2
TD
2021 reg_state[j], reg_state[j + 1],
2022 reg_state[j + 2], reg_state[j + 3]);
2023 }
2024 kunmap_atomic(reg_state);
2025 }
2026
a4f5ea64 2027 i915_gem_object_unpin_pages(vma->obj);
064ca1d2
TD
2028 seq_putc(m, '\n');
2029}
2030
c0ab1ae9
BW
2031static int i915_dump_lrc(struct seq_file *m, void *unused)
2032{
36cdd013
DW
2033 struct drm_i915_private *dev_priv = node_to_i915(m->private);
2034 struct drm_device *dev = &dev_priv->drm;
e2f80391 2035 struct intel_engine_cs *engine;
e2efd130 2036 struct i915_gem_context *ctx;
3b3f1650 2037 enum intel_engine_id id;
b4ac5afc 2038 int ret;
c0ab1ae9
BW
2039
2040 if (!i915.enable_execlists) {
2041 seq_printf(m, "Logical Ring Contexts are disabled\n");
2042 return 0;
2043 }
2044
2045 ret = mutex_lock_interruptible(&dev->struct_mutex);
2046 if (ret)
2047 return ret;
2048
e28e404c 2049 list_for_each_entry(ctx, &dev_priv->context_list, link)
3b3f1650 2050 for_each_engine(engine, dev_priv, id)
24f1d3cc 2051 i915_dump_lrc_obj(m, ctx, engine);
c0ab1ae9
BW
2052
2053 mutex_unlock(&dev->struct_mutex);
2054
2055 return 0;
2056}
2057
ea16a3cd
DV
2058static const char *swizzle_string(unsigned swizzle)
2059{
aee56cff 2060 switch (swizzle) {
ea16a3cd
DV
2061 case I915_BIT_6_SWIZZLE_NONE:
2062 return "none";
2063 case I915_BIT_6_SWIZZLE_9:
2064 return "bit9";
2065 case I915_BIT_6_SWIZZLE_9_10:
2066 return "bit9/bit10";
2067 case I915_BIT_6_SWIZZLE_9_11:
2068 return "bit9/bit11";
2069 case I915_BIT_6_SWIZZLE_9_10_11:
2070 return "bit9/bit10/bit11";
2071 case I915_BIT_6_SWIZZLE_9_17:
2072 return "bit9/bit17";
2073 case I915_BIT_6_SWIZZLE_9_10_17:
2074 return "bit9/bit10/bit17";
2075 case I915_BIT_6_SWIZZLE_UNKNOWN:
8a168ca7 2076 return "unknown";
ea16a3cd
DV
2077 }
2078
2079 return "bug";
2080}
2081
2082static int i915_swizzle_info(struct seq_file *m, void *data)
2083{
36cdd013 2084 struct drm_i915_private *dev_priv = node_to_i915(m->private);
22bcfc6a 2085
c8c8fb33 2086 intel_runtime_pm_get(dev_priv);
ea16a3cd 2087
ea16a3cd
DV
2088 seq_printf(m, "bit6 swizzle for X-tiling = %s\n",
2089 swizzle_string(dev_priv->mm.bit_6_swizzle_x));
2090 seq_printf(m, "bit6 swizzle for Y-tiling = %s\n",
2091 swizzle_string(dev_priv->mm.bit_6_swizzle_y));
2092
36cdd013 2093 if (IS_GEN3(dev_priv) || IS_GEN4(dev_priv)) {
ea16a3cd
DV
2094 seq_printf(m, "DDC = 0x%08x\n",
2095 I915_READ(DCC));
656bfa3a
DV
2096 seq_printf(m, "DDC2 = 0x%08x\n",
2097 I915_READ(DCC2));
ea16a3cd
DV
2098 seq_printf(m, "C0DRB3 = 0x%04x\n",
2099 I915_READ16(C0DRB3));
2100 seq_printf(m, "C1DRB3 = 0x%04x\n",
2101 I915_READ16(C1DRB3));
36cdd013 2102 } else if (INTEL_GEN(dev_priv) >= 6) {
3fa7d235
DV
2103 seq_printf(m, "MAD_DIMM_C0 = 0x%08x\n",
2104 I915_READ(MAD_DIMM_C0));
2105 seq_printf(m, "MAD_DIMM_C1 = 0x%08x\n",
2106 I915_READ(MAD_DIMM_C1));
2107 seq_printf(m, "MAD_DIMM_C2 = 0x%08x\n",
2108 I915_READ(MAD_DIMM_C2));
2109 seq_printf(m, "TILECTL = 0x%08x\n",
2110 I915_READ(TILECTL));
36cdd013 2111 if (INTEL_GEN(dev_priv) >= 8)
9d3203e1
BW
2112 seq_printf(m, "GAMTARBMODE = 0x%08x\n",
2113 I915_READ(GAMTARBMODE));
2114 else
2115 seq_printf(m, "ARB_MODE = 0x%08x\n",
2116 I915_READ(ARB_MODE));
3fa7d235
DV
2117 seq_printf(m, "DISP_ARB_CTL = 0x%08x\n",
2118 I915_READ(DISP_ARB_CTL));
ea16a3cd 2119 }
656bfa3a
DV
2120
2121 if (dev_priv->quirks & QUIRK_PIN_SWIZZLED_PAGES)
2122 seq_puts(m, "L-shaped memory detected\n");
2123
c8c8fb33 2124 intel_runtime_pm_put(dev_priv);
ea16a3cd
DV
2125
2126 return 0;
2127}
2128
1c60fef5
BW
2129static int per_file_ctx(int id, void *ptr, void *data)
2130{
e2efd130 2131 struct i915_gem_context *ctx = ptr;
1c60fef5 2132 struct seq_file *m = data;
ae6c4806
DV
2133 struct i915_hw_ppgtt *ppgtt = ctx->ppgtt;
2134
2135 if (!ppgtt) {
2136 seq_printf(m, " no ppgtt for context %d\n",
2137 ctx->user_handle);
2138 return 0;
2139 }
1c60fef5 2140
f83d6518
OM
2141 if (i915_gem_context_is_default(ctx))
2142 seq_puts(m, " default context:\n");
2143 else
821d66dd 2144 seq_printf(m, " context %d:\n", ctx->user_handle);
1c60fef5
BW
2145 ppgtt->debug_dump(ppgtt, m);
2146
2147 return 0;
2148}
2149
36cdd013
DW
2150static void gen8_ppgtt_info(struct seq_file *m,
2151 struct drm_i915_private *dev_priv)
3cf17fc5 2152{
77df6772 2153 struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt;
3b3f1650
AG
2154 struct intel_engine_cs *engine;
2155 enum intel_engine_id id;
b4ac5afc 2156 int i;
3cf17fc5 2157
77df6772
BW
2158 if (!ppgtt)
2159 return;
2160
3b3f1650 2161 for_each_engine(engine, dev_priv, id) {
e2f80391 2162 seq_printf(m, "%s\n", engine->name);
77df6772 2163 for (i = 0; i < 4; i++) {
e2f80391 2164 u64 pdp = I915_READ(GEN8_RING_PDP_UDW(engine, i));
77df6772 2165 pdp <<= 32;
e2f80391 2166 pdp |= I915_READ(GEN8_RING_PDP_LDW(engine, i));
a2a5b15c 2167 seq_printf(m, "\tPDP%d 0x%016llx\n", i, pdp);
77df6772
BW
2168 }
2169 }
2170}
2171
36cdd013
DW
2172static void gen6_ppgtt_info(struct seq_file *m,
2173 struct drm_i915_private *dev_priv)
77df6772 2174{
e2f80391 2175 struct intel_engine_cs *engine;
3b3f1650 2176 enum intel_engine_id id;
3cf17fc5 2177
7e22dbbb 2178 if (IS_GEN6(dev_priv))
3cf17fc5
DV
2179 seq_printf(m, "GFX_MODE: 0x%08x\n", I915_READ(GFX_MODE));
2180
3b3f1650 2181 for_each_engine(engine, dev_priv, id) {
e2f80391 2182 seq_printf(m, "%s\n", engine->name);
7e22dbbb 2183 if (IS_GEN7(dev_priv))
e2f80391
TU
2184 seq_printf(m, "GFX_MODE: 0x%08x\n",
2185 I915_READ(RING_MODE_GEN7(engine)));
2186 seq_printf(m, "PP_DIR_BASE: 0x%08x\n",
2187 I915_READ(RING_PP_DIR_BASE(engine)));
2188 seq_printf(m, "PP_DIR_BASE_READ: 0x%08x\n",
2189 I915_READ(RING_PP_DIR_BASE_READ(engine)));
2190 seq_printf(m, "PP_DIR_DCLV: 0x%08x\n",
2191 I915_READ(RING_PP_DIR_DCLV(engine)));
3cf17fc5
DV
2192 }
2193 if (dev_priv->mm.aliasing_ppgtt) {
2194 struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt;
2195
267f0c90 2196 seq_puts(m, "aliasing PPGTT:\n");
44159ddb 2197 seq_printf(m, "pd gtt offset: 0x%08x\n", ppgtt->pd.base.ggtt_offset);
1c60fef5 2198
87d60b63 2199 ppgtt->debug_dump(ppgtt, m);
ae6c4806 2200 }
1c60fef5 2201
3cf17fc5 2202 seq_printf(m, "ECOCHK: 0x%08x\n", I915_READ(GAM_ECOCHK));
77df6772
BW
2203}
2204
2205static int i915_ppgtt_info(struct seq_file *m, void *data)
2206{
36cdd013
DW
2207 struct drm_i915_private *dev_priv = node_to_i915(m->private);
2208 struct drm_device *dev = &dev_priv->drm;
ea91e401 2209 struct drm_file *file;
637ee29e 2210 int ret;
77df6772 2211
637ee29e
CW
2212 mutex_lock(&dev->filelist_mutex);
2213 ret = mutex_lock_interruptible(&dev->struct_mutex);
77df6772 2214 if (ret)
637ee29e
CW
2215 goto out_unlock;
2216
c8c8fb33 2217 intel_runtime_pm_get(dev_priv);
77df6772 2218
36cdd013
DW
2219 if (INTEL_GEN(dev_priv) >= 8)
2220 gen8_ppgtt_info(m, dev_priv);
2221 else if (INTEL_GEN(dev_priv) >= 6)
2222 gen6_ppgtt_info(m, dev_priv);
77df6772 2223
ea91e401
MT
2224 list_for_each_entry_reverse(file, &dev->filelist, lhead) {
2225 struct drm_i915_file_private *file_priv = file->driver_priv;
7cb5dff8 2226 struct task_struct *task;
ea91e401 2227
7cb5dff8 2228 task = get_pid_task(file->pid, PIDTYPE_PID);
06812760
DC
2229 if (!task) {
2230 ret = -ESRCH;
637ee29e 2231 goto out_rpm;
06812760 2232 }
7cb5dff8
GT
2233 seq_printf(m, "\nproc: %s\n", task->comm);
2234 put_task_struct(task);
ea91e401
MT
2235 idr_for_each(&file_priv->context_idr, per_file_ctx,
2236 (void *)(unsigned long)m);
2237 }
2238
637ee29e 2239out_rpm:
c8c8fb33 2240 intel_runtime_pm_put(dev_priv);
3cf17fc5 2241 mutex_unlock(&dev->struct_mutex);
637ee29e
CW
2242out_unlock:
2243 mutex_unlock(&dev->filelist_mutex);
06812760 2244 return ret;
3cf17fc5
DV
2245}
2246
f5a4c67d
CW
2247static int count_irq_waiters(struct drm_i915_private *i915)
2248{
e2f80391 2249 struct intel_engine_cs *engine;
3b3f1650 2250 enum intel_engine_id id;
f5a4c67d 2251 int count = 0;
f5a4c67d 2252
3b3f1650 2253 for_each_engine(engine, i915, id)
688e6c72 2254 count += intel_engine_has_waiter(engine);
f5a4c67d
CW
2255
2256 return count;
2257}
2258
7466c291
CW
2259static const char *rps_power_to_str(unsigned int power)
2260{
2261 static const char * const strings[] = {
2262 [LOW_POWER] = "low power",
2263 [BETWEEN] = "mixed",
2264 [HIGH_POWER] = "high power",
2265 };
2266
2267 if (power >= ARRAY_SIZE(strings) || !strings[power])
2268 return "unknown";
2269
2270 return strings[power];
2271}
2272
1854d5ca
CW
2273static int i915_rps_boost_info(struct seq_file *m, void *data)
2274{
36cdd013
DW
2275 struct drm_i915_private *dev_priv = node_to_i915(m->private);
2276 struct drm_device *dev = &dev_priv->drm;
1854d5ca 2277 struct drm_file *file;
1854d5ca 2278
f5a4c67d 2279 seq_printf(m, "RPS enabled? %d\n", dev_priv->rps.enabled);
28176ef4
CW
2280 seq_printf(m, "GPU busy? %s [%d requests]\n",
2281 yesno(dev_priv->gt.awake), dev_priv->gt.active_requests);
f5a4c67d 2282 seq_printf(m, "CPU waiting? %d\n", count_irq_waiters(dev_priv));
7466c291
CW
2283 seq_printf(m, "Frequency requested %d\n",
2284 intel_gpu_freq(dev_priv, dev_priv->rps.cur_freq));
2285 seq_printf(m, " min hard:%d, soft:%d; max soft:%d, hard:%d\n",
f5a4c67d
CW
2286 intel_gpu_freq(dev_priv, dev_priv->rps.min_freq),
2287 intel_gpu_freq(dev_priv, dev_priv->rps.min_freq_softlimit),
2288 intel_gpu_freq(dev_priv, dev_priv->rps.max_freq_softlimit),
2289 intel_gpu_freq(dev_priv, dev_priv->rps.max_freq));
7466c291
CW
2290 seq_printf(m, " idle:%d, efficient:%d, boost:%d\n",
2291 intel_gpu_freq(dev_priv, dev_priv->rps.idle_freq),
2292 intel_gpu_freq(dev_priv, dev_priv->rps.efficient_freq),
2293 intel_gpu_freq(dev_priv, dev_priv->rps.boost_freq));
1d2ac403
DV
2294
2295 mutex_lock(&dev->filelist_mutex);
8d3afd7d 2296 spin_lock(&dev_priv->rps.client_lock);
1854d5ca
CW
2297 list_for_each_entry_reverse(file, &dev->filelist, lhead) {
2298 struct drm_i915_file_private *file_priv = file->driver_priv;
2299 struct task_struct *task;
2300
2301 rcu_read_lock();
2302 task = pid_task(file->pid, PIDTYPE_PID);
2303 seq_printf(m, "%s [%d]: %d boosts%s\n",
2304 task ? task->comm : "<unknown>",
2305 task ? task->pid : -1,
2e1b8730
CW
2306 file_priv->rps.boosts,
2307 list_empty(&file_priv->rps.link) ? "" : ", active");
1854d5ca
CW
2308 rcu_read_unlock();
2309 }
197be2ae 2310 seq_printf(m, "Kernel (anonymous) boosts: %d\n", dev_priv->rps.boosts);
8d3afd7d 2311 spin_unlock(&dev_priv->rps.client_lock);
1d2ac403 2312 mutex_unlock(&dev->filelist_mutex);
1854d5ca 2313
7466c291
CW
2314 if (INTEL_GEN(dev_priv) >= 6 &&
2315 dev_priv->rps.enabled &&
28176ef4 2316 dev_priv->gt.active_requests) {
7466c291
CW
2317 u32 rpup, rpupei;
2318 u32 rpdown, rpdownei;
2319
2320 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
2321 rpup = I915_READ_FW(GEN6_RP_CUR_UP) & GEN6_RP_EI_MASK;
2322 rpupei = I915_READ_FW(GEN6_RP_CUR_UP_EI) & GEN6_RP_EI_MASK;
2323 rpdown = I915_READ_FW(GEN6_RP_CUR_DOWN) & GEN6_RP_EI_MASK;
2324 rpdownei = I915_READ_FW(GEN6_RP_CUR_DOWN_EI) & GEN6_RP_EI_MASK;
2325 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
2326
2327 seq_printf(m, "\nRPS Autotuning (current \"%s\" window):\n",
2328 rps_power_to_str(dev_priv->rps.power));
2329 seq_printf(m, " Avg. up: %d%% [above threshold? %d%%]\n",
2330 100 * rpup / rpupei,
2331 dev_priv->rps.up_threshold);
2332 seq_printf(m, " Avg. down: %d%% [below threshold? %d%%]\n",
2333 100 * rpdown / rpdownei,
2334 dev_priv->rps.down_threshold);
2335 } else {
2336 seq_puts(m, "\nRPS Autotuning inactive\n");
2337 }
2338
8d3afd7d 2339 return 0;
1854d5ca
CW
2340}
2341
63573eb7
BW
2342static int i915_llc(struct seq_file *m, void *data)
2343{
36cdd013 2344 struct drm_i915_private *dev_priv = node_to_i915(m->private);
3accaf7e 2345 const bool edram = INTEL_GEN(dev_priv) > 8;
63573eb7 2346
36cdd013 2347 seq_printf(m, "LLC: %s\n", yesno(HAS_LLC(dev_priv)));
3accaf7e
MK
2348 seq_printf(m, "%s: %lluMB\n", edram ? "eDRAM" : "eLLC",
2349 intel_uncore_edram_size(dev_priv)/1024/1024);
63573eb7
BW
2350
2351 return 0;
2352}
2353
fdf5d357
AD
2354static int i915_guc_load_status_info(struct seq_file *m, void *data)
2355{
36cdd013 2356 struct drm_i915_private *dev_priv = node_to_i915(m->private);
fdf5d357
AD
2357 struct intel_guc_fw *guc_fw = &dev_priv->guc.guc_fw;
2358 u32 tmp, i;
2359
2d1fe073 2360 if (!HAS_GUC_UCODE(dev_priv))
fdf5d357
AD
2361 return 0;
2362
2363 seq_printf(m, "GuC firmware status:\n");
2364 seq_printf(m, "\tpath: %s\n",
2365 guc_fw->guc_fw_path);
2366 seq_printf(m, "\tfetch: %s\n",
2367 intel_guc_fw_status_repr(guc_fw->guc_fw_fetch_status));
2368 seq_printf(m, "\tload: %s\n",
2369 intel_guc_fw_status_repr(guc_fw->guc_fw_load_status));
2370 seq_printf(m, "\tversion wanted: %d.%d\n",
2371 guc_fw->guc_fw_major_wanted, guc_fw->guc_fw_minor_wanted);
2372 seq_printf(m, "\tversion found: %d.%d\n",
2373 guc_fw->guc_fw_major_found, guc_fw->guc_fw_minor_found);
feda33ef
AD
2374 seq_printf(m, "\theader: offset is %d; size = %d\n",
2375 guc_fw->header_offset, guc_fw->header_size);
2376 seq_printf(m, "\tuCode: offset is %d; size = %d\n",
2377 guc_fw->ucode_offset, guc_fw->ucode_size);
2378 seq_printf(m, "\tRSA: offset is %d; size = %d\n",
2379 guc_fw->rsa_offset, guc_fw->rsa_size);
fdf5d357
AD
2380
2381 tmp = I915_READ(GUC_STATUS);
2382
2383 seq_printf(m, "\nGuC status 0x%08x:\n", tmp);
2384 seq_printf(m, "\tBootrom status = 0x%x\n",
2385 (tmp & GS_BOOTROM_MASK) >> GS_BOOTROM_SHIFT);
2386 seq_printf(m, "\tuKernel status = 0x%x\n",
2387 (tmp & GS_UKERNEL_MASK) >> GS_UKERNEL_SHIFT);
2388 seq_printf(m, "\tMIA Core status = 0x%x\n",
2389 (tmp & GS_MIA_MASK) >> GS_MIA_SHIFT);
2390 seq_puts(m, "\nScratch registers:\n");
2391 for (i = 0; i < 16; i++)
2392 seq_printf(m, "\t%2d: \t0x%x\n", i, I915_READ(SOFT_SCRATCH(i)));
2393
2394 return 0;
2395}
2396
5aa1ee4b
AG
2397static void i915_guc_log_info(struct seq_file *m,
2398 struct drm_i915_private *dev_priv)
2399{
2400 struct intel_guc *guc = &dev_priv->guc;
2401
2402 seq_puts(m, "\nGuC logging stats:\n");
2403
2404 seq_printf(m, "\tISR: flush count %10u, overflow count %10u\n",
2405 guc->log.flush_count[GUC_ISR_LOG_BUFFER],
2406 guc->log.total_overflow_count[GUC_ISR_LOG_BUFFER]);
2407
2408 seq_printf(m, "\tDPC: flush count %10u, overflow count %10u\n",
2409 guc->log.flush_count[GUC_DPC_LOG_BUFFER],
2410 guc->log.total_overflow_count[GUC_DPC_LOG_BUFFER]);
2411
2412 seq_printf(m, "\tCRASH: flush count %10u, overflow count %10u\n",
2413 guc->log.flush_count[GUC_CRASH_DUMP_LOG_BUFFER],
2414 guc->log.total_overflow_count[GUC_CRASH_DUMP_LOG_BUFFER]);
2415
2416 seq_printf(m, "\tTotal flush interrupt count: %u\n",
2417 guc->log.flush_interrupt_count);
2418
2419 seq_printf(m, "\tCapture miss count: %u\n",
2420 guc->log.capture_miss_count);
2421}
2422
8b417c26
DG
2423static void i915_guc_client_info(struct seq_file *m,
2424 struct drm_i915_private *dev_priv,
2425 struct i915_guc_client *client)
2426{
e2f80391 2427 struct intel_engine_cs *engine;
c18468c4 2428 enum intel_engine_id id;
8b417c26 2429 uint64_t tot = 0;
8b417c26
DG
2430
2431 seq_printf(m, "\tPriority %d, GuC ctx index: %u, PD offset 0x%x\n",
2432 client->priority, client->ctx_index, client->proc_desc_offset);
2433 seq_printf(m, "\tDoorbell id %d, offset: 0x%x, cookie 0x%x\n",
2434 client->doorbell_id, client->doorbell_offset, client->cookie);
2435 seq_printf(m, "\tWQ size %d, offset: 0x%x, tail %d\n",
2436 client->wq_size, client->wq_offset, client->wq_tail);
2437
551aaecd 2438 seq_printf(m, "\tWork queue full: %u\n", client->no_wq_space);
8b417c26
DG
2439 seq_printf(m, "\tFailed doorbell: %u\n", client->b_fail);
2440 seq_printf(m, "\tLast submission result: %d\n", client->retcode);
2441
3b3f1650 2442 for_each_engine(engine, dev_priv, id) {
c18468c4
DG
2443 u64 submissions = client->submissions[id];
2444 tot += submissions;
8b417c26 2445 seq_printf(m, "\tSubmissions: %llu %s\n",
c18468c4 2446 submissions, engine->name);
8b417c26
DG
2447 }
2448 seq_printf(m, "\tTotal: %llu\n", tot);
2449}
2450
2451static int i915_guc_info(struct seq_file *m, void *data)
2452{
36cdd013
DW
2453 struct drm_i915_private *dev_priv = node_to_i915(m->private);
2454 struct drm_device *dev = &dev_priv->drm;
8b417c26 2455 struct intel_guc guc;
0a0b457f 2456 struct i915_guc_client client = {};
e2f80391 2457 struct intel_engine_cs *engine;
c18468c4 2458 enum intel_engine_id id;
8b417c26
DG
2459 u64 total = 0;
2460
2d1fe073 2461 if (!HAS_GUC_SCHED(dev_priv))
8b417c26
DG
2462 return 0;
2463
5a843307
AD
2464 if (mutex_lock_interruptible(&dev->struct_mutex))
2465 return 0;
2466
8b417c26 2467 /* Take a local copy of the GuC data, so we can dump it at leisure */
8b417c26 2468 guc = dev_priv->guc;
5a843307 2469 if (guc.execbuf_client)
8b417c26 2470 client = *guc.execbuf_client;
5a843307
AD
2471
2472 mutex_unlock(&dev->struct_mutex);
8b417c26 2473
9636f6db
DG
2474 seq_printf(m, "Doorbell map:\n");
2475 seq_printf(m, "\t%*pb\n", GUC_MAX_DOORBELLS, guc.doorbell_bitmap);
2476 seq_printf(m, "Doorbell next cacheline: 0x%x\n\n", guc.db_cacheline);
2477
8b417c26
DG
2478 seq_printf(m, "GuC total action count: %llu\n", guc.action_count);
2479 seq_printf(m, "GuC action failure count: %u\n", guc.action_fail);
2480 seq_printf(m, "GuC last action command: 0x%x\n", guc.action_cmd);
2481 seq_printf(m, "GuC last action status: 0x%x\n", guc.action_status);
2482 seq_printf(m, "GuC last action error code: %d\n", guc.action_err);
2483
2484 seq_printf(m, "\nGuC submissions:\n");
3b3f1650 2485 for_each_engine(engine, dev_priv, id) {
c18468c4
DG
2486 u64 submissions = guc.submissions[id];
2487 total += submissions;
397097b0 2488 seq_printf(m, "\t%-24s: %10llu, last seqno 0x%08x\n",
c18468c4 2489 engine->name, submissions, guc.last_seqno[id]);
8b417c26
DG
2490 }
2491 seq_printf(m, "\t%s: %llu\n", "Total", total);
2492
2493 seq_printf(m, "\nGuC execbuf client @ %p:\n", guc.execbuf_client);
2494 i915_guc_client_info(m, dev_priv, &client);
2495
5aa1ee4b
AG
2496 i915_guc_log_info(m, dev_priv);
2497
8b417c26
DG
2498 /* Add more as required ... */
2499
2500 return 0;
2501}
2502
4c7e77fc
AD
2503static int i915_guc_log_dump(struct seq_file *m, void *data)
2504{
36cdd013 2505 struct drm_i915_private *dev_priv = node_to_i915(m->private);
8b797af1 2506 struct drm_i915_gem_object *obj;
4c7e77fc
AD
2507 int i = 0, pg;
2508
d6b40b4b 2509 if (!dev_priv->guc.log.vma)
4c7e77fc
AD
2510 return 0;
2511
d6b40b4b 2512 obj = dev_priv->guc.log.vma->obj;
8b797af1
CW
2513 for (pg = 0; pg < obj->base.size / PAGE_SIZE; pg++) {
2514 u32 *log = kmap_atomic(i915_gem_object_get_page(obj, pg));
4c7e77fc
AD
2515
2516 for (i = 0; i < PAGE_SIZE / sizeof(u32); i += 4)
2517 seq_printf(m, "0x%08x 0x%08x 0x%08x 0x%08x\n",
2518 *(log + i), *(log + i + 1),
2519 *(log + i + 2), *(log + i + 3));
2520
2521 kunmap_atomic(log);
2522 }
2523
2524 seq_putc(m, '\n');
2525
2526 return 0;
2527}
2528
685534ef
SAK
2529static int i915_guc_log_control_get(void *data, u64 *val)
2530{
2531 struct drm_device *dev = data;
2532 struct drm_i915_private *dev_priv = to_i915(dev);
2533
2534 if (!dev_priv->guc.log.vma)
2535 return -EINVAL;
2536
2537 *val = i915.guc_log_level;
2538
2539 return 0;
2540}
2541
2542static int i915_guc_log_control_set(void *data, u64 val)
2543{
2544 struct drm_device *dev = data;
2545 struct drm_i915_private *dev_priv = to_i915(dev);
2546 int ret;
2547
2548 if (!dev_priv->guc.log.vma)
2549 return -EINVAL;
2550
2551 ret = mutex_lock_interruptible(&dev->struct_mutex);
2552 if (ret)
2553 return ret;
2554
2555 intel_runtime_pm_get(dev_priv);
2556 ret = i915_guc_log_control(dev_priv, val);
2557 intel_runtime_pm_put(dev_priv);
2558
2559 mutex_unlock(&dev->struct_mutex);
2560 return ret;
2561}
2562
2563DEFINE_SIMPLE_ATTRIBUTE(i915_guc_log_control_fops,
2564 i915_guc_log_control_get, i915_guc_log_control_set,
2565 "%lld\n");
2566
e91fd8c6
RV
2567static int i915_edp_psr_status(struct seq_file *m, void *data)
2568{
36cdd013 2569 struct drm_i915_private *dev_priv = node_to_i915(m->private);
a031d709 2570 u32 psrperf = 0;
a6cbdb8e
RV
2571 u32 stat[3];
2572 enum pipe pipe;
a031d709 2573 bool enabled = false;
e91fd8c6 2574
36cdd013 2575 if (!HAS_PSR(dev_priv)) {
3553a8ea
DL
2576 seq_puts(m, "PSR not supported\n");
2577 return 0;
2578 }
2579
c8c8fb33
PZ
2580 intel_runtime_pm_get(dev_priv);
2581
fa128fa6 2582 mutex_lock(&dev_priv->psr.lock);
a031d709
RV
2583 seq_printf(m, "Sink_Support: %s\n", yesno(dev_priv->psr.sink_support));
2584 seq_printf(m, "Source_OK: %s\n", yesno(dev_priv->psr.source_ok));
2807cf69 2585 seq_printf(m, "Enabled: %s\n", yesno((bool)dev_priv->psr.enabled));
5755c78f 2586 seq_printf(m, "Active: %s\n", yesno(dev_priv->psr.active));
fa128fa6
DV
2587 seq_printf(m, "Busy frontbuffer bits: 0x%03x\n",
2588 dev_priv->psr.busy_frontbuffer_bits);
2589 seq_printf(m, "Re-enable work scheduled: %s\n",
2590 yesno(work_busy(&dev_priv->psr.work.work)));
e91fd8c6 2591
36cdd013 2592 if (HAS_DDI(dev_priv))
443a389f 2593 enabled = I915_READ(EDP_PSR_CTL) & EDP_PSR_ENABLE;
3553a8ea
DL
2594 else {
2595 for_each_pipe(dev_priv, pipe) {
9c870d03
CW
2596 enum transcoder cpu_transcoder =
2597 intel_pipe_to_cpu_transcoder(dev_priv, pipe);
2598 enum intel_display_power_domain power_domain;
2599
2600 power_domain = POWER_DOMAIN_TRANSCODER(cpu_transcoder);
2601 if (!intel_display_power_get_if_enabled(dev_priv,
2602 power_domain))
2603 continue;
2604
3553a8ea
DL
2605 stat[pipe] = I915_READ(VLV_PSRSTAT(pipe)) &
2606 VLV_EDP_PSR_CURR_STATE_MASK;
2607 if ((stat[pipe] == VLV_EDP_PSR_ACTIVE_NORFB_UP) ||
2608 (stat[pipe] == VLV_EDP_PSR_ACTIVE_SF_UPDATE))
2609 enabled = true;
9c870d03
CW
2610
2611 intel_display_power_put(dev_priv, power_domain);
a6cbdb8e
RV
2612 }
2613 }
60e5ffe3
RV
2614
2615 seq_printf(m, "Main link in standby mode: %s\n",
2616 yesno(dev_priv->psr.link_standby));
2617
a6cbdb8e
RV
2618 seq_printf(m, "HW Enabled & Active bit: %s", yesno(enabled));
2619
36cdd013 2620 if (!HAS_DDI(dev_priv))
a6cbdb8e
RV
2621 for_each_pipe(dev_priv, pipe) {
2622 if ((stat[pipe] == VLV_EDP_PSR_ACTIVE_NORFB_UP) ||
2623 (stat[pipe] == VLV_EDP_PSR_ACTIVE_SF_UPDATE))
2624 seq_printf(m, " pipe %c", pipe_name(pipe));
2625 }
2626 seq_puts(m, "\n");
e91fd8c6 2627
05eec3c2
RV
2628 /*
2629 * VLV/CHV PSR has no kind of performance counter
2630 * SKL+ Perf counter is reset to 0 everytime DC state is entered
2631 */
36cdd013 2632 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
443a389f 2633 psrperf = I915_READ(EDP_PSR_PERF_CNT) &
a031d709 2634 EDP_PSR_PERF_CNT_MASK;
a6cbdb8e
RV
2635
2636 seq_printf(m, "Performance_Counter: %u\n", psrperf);
2637 }
fa128fa6 2638 mutex_unlock(&dev_priv->psr.lock);
e91fd8c6 2639
c8c8fb33 2640 intel_runtime_pm_put(dev_priv);
e91fd8c6
RV
2641 return 0;
2642}
2643
d2e216d0
RV
2644static int i915_sink_crc(struct seq_file *m, void *data)
2645{
36cdd013
DW
2646 struct drm_i915_private *dev_priv = node_to_i915(m->private);
2647 struct drm_device *dev = &dev_priv->drm;
d2e216d0
RV
2648 struct intel_connector *connector;
2649 struct intel_dp *intel_dp = NULL;
2650 int ret;
2651 u8 crc[6];
2652
2653 drm_modeset_lock_all(dev);
aca5e361 2654 for_each_intel_connector(dev, connector) {
26c17cf6 2655 struct drm_crtc *crtc;
d2e216d0 2656
26c17cf6 2657 if (!connector->base.state->best_encoder)
d2e216d0
RV
2658 continue;
2659
26c17cf6
ML
2660 crtc = connector->base.state->crtc;
2661 if (!crtc->state->active)
b6ae3c7c
PZ
2662 continue;
2663
26c17cf6 2664 if (connector->base.connector_type != DRM_MODE_CONNECTOR_eDP)
d2e216d0
RV
2665 continue;
2666
26c17cf6 2667 intel_dp = enc_to_intel_dp(connector->base.state->best_encoder);
d2e216d0
RV
2668
2669 ret = intel_dp_sink_crc(intel_dp, crc);
2670 if (ret)
2671 goto out;
2672
2673 seq_printf(m, "%02x%02x%02x%02x%02x%02x\n",
2674 crc[0], crc[1], crc[2],
2675 crc[3], crc[4], crc[5]);
2676 goto out;
2677 }
2678 ret = -ENODEV;
2679out:
2680 drm_modeset_unlock_all(dev);
2681 return ret;
2682}
2683
ec013e7f
JB
2684static int i915_energy_uJ(struct seq_file *m, void *data)
2685{
36cdd013 2686 struct drm_i915_private *dev_priv = node_to_i915(m->private);
ec013e7f
JB
2687 u64 power;
2688 u32 units;
2689
36cdd013 2690 if (INTEL_GEN(dev_priv) < 6)
ec013e7f
JB
2691 return -ENODEV;
2692
36623ef8
PZ
2693 intel_runtime_pm_get(dev_priv);
2694
ec013e7f
JB
2695 rdmsrl(MSR_RAPL_POWER_UNIT, power);
2696 power = (power & 0x1f00) >> 8;
2697 units = 1000000 / (1 << power); /* convert to uJ */
2698 power = I915_READ(MCH_SECP_NRG_STTS);
2699 power *= units;
2700
36623ef8
PZ
2701 intel_runtime_pm_put(dev_priv);
2702
ec013e7f 2703 seq_printf(m, "%llu", (long long unsigned)power);
371db66a
PZ
2704
2705 return 0;
2706}
2707
6455c870 2708static int i915_runtime_pm_status(struct seq_file *m, void *unused)
371db66a 2709{
36cdd013 2710 struct drm_i915_private *dev_priv = node_to_i915(m->private);
52a05c30 2711 struct pci_dev *pdev = dev_priv->drm.pdev;
371db66a 2712
a156e64d
CW
2713 if (!HAS_RUNTIME_PM(dev_priv))
2714 seq_puts(m, "Runtime power management not supported\n");
371db66a 2715
67d97da3 2716 seq_printf(m, "GPU idle: %s\n", yesno(!dev_priv->gt.awake));
371db66a 2717 seq_printf(m, "IRQs disabled: %s\n",
9df7575f 2718 yesno(!intel_irqs_enabled(dev_priv)));
0d804184 2719#ifdef CONFIG_PM
a6aaec8b 2720 seq_printf(m, "Usage count: %d\n",
36cdd013 2721 atomic_read(&dev_priv->drm.dev->power.usage_count));
0d804184
CW
2722#else
2723 seq_printf(m, "Device Power Management (CONFIG_PM) disabled\n");
2724#endif
a156e64d 2725 seq_printf(m, "PCI device power state: %s [%d]\n",
52a05c30
DW
2726 pci_power_name(pdev->current_state),
2727 pdev->current_state);
371db66a 2728
ec013e7f
JB
2729 return 0;
2730}
2731
1da51581
ID
2732static int i915_power_domain_info(struct seq_file *m, void *unused)
2733{
36cdd013 2734 struct drm_i915_private *dev_priv = node_to_i915(m->private);
1da51581
ID
2735 struct i915_power_domains *power_domains = &dev_priv->power_domains;
2736 int i;
2737
2738 mutex_lock(&power_domains->lock);
2739
2740 seq_printf(m, "%-25s %s\n", "Power well/domain", "Use count");
2741 for (i = 0; i < power_domains->power_well_count; i++) {
2742 struct i915_power_well *power_well;
2743 enum intel_display_power_domain power_domain;
2744
2745 power_well = &power_domains->power_wells[i];
2746 seq_printf(m, "%-25s %d\n", power_well->name,
2747 power_well->count);
2748
2749 for (power_domain = 0; power_domain < POWER_DOMAIN_NUM;
2750 power_domain++) {
2751 if (!(BIT(power_domain) & power_well->domains))
2752 continue;
2753
2754 seq_printf(m, " %-23s %d\n",
9895ad03 2755 intel_display_power_domain_str(power_domain),
1da51581
ID
2756 power_domains->domain_use_count[power_domain]);
2757 }
2758 }
2759
2760 mutex_unlock(&power_domains->lock);
2761
2762 return 0;
2763}
2764
b7cec66d
DL
2765static int i915_dmc_info(struct seq_file *m, void *unused)
2766{
36cdd013 2767 struct drm_i915_private *dev_priv = node_to_i915(m->private);
b7cec66d
DL
2768 struct intel_csr *csr;
2769
36cdd013 2770 if (!HAS_CSR(dev_priv)) {
b7cec66d
DL
2771 seq_puts(m, "not supported\n");
2772 return 0;
2773 }
2774
2775 csr = &dev_priv->csr;
2776
6fb403de
MK
2777 intel_runtime_pm_get(dev_priv);
2778
b7cec66d
DL
2779 seq_printf(m, "fw loaded: %s\n", yesno(csr->dmc_payload != NULL));
2780 seq_printf(m, "path: %s\n", csr->fw_path);
2781
2782 if (!csr->dmc_payload)
6fb403de 2783 goto out;
b7cec66d
DL
2784
2785 seq_printf(m, "version: %d.%d\n", CSR_VERSION_MAJOR(csr->version),
2786 CSR_VERSION_MINOR(csr->version));
2787
36cdd013 2788 if (IS_SKYLAKE(dev_priv) && csr->version >= CSR_VERSION(1, 6)) {
8337206d
DL
2789 seq_printf(m, "DC3 -> DC5 count: %d\n",
2790 I915_READ(SKL_CSR_DC3_DC5_COUNT));
2791 seq_printf(m, "DC5 -> DC6 count: %d\n",
2792 I915_READ(SKL_CSR_DC5_DC6_COUNT));
36cdd013 2793 } else if (IS_BROXTON(dev_priv) && csr->version >= CSR_VERSION(1, 4)) {
16e11b99
MK
2794 seq_printf(m, "DC3 -> DC5 count: %d\n",
2795 I915_READ(BXT_CSR_DC3_DC5_COUNT));
8337206d
DL
2796 }
2797
6fb403de
MK
2798out:
2799 seq_printf(m, "program base: 0x%08x\n", I915_READ(CSR_PROGRAM(0)));
2800 seq_printf(m, "ssp base: 0x%08x\n", I915_READ(CSR_SSP_BASE));
2801 seq_printf(m, "htp: 0x%08x\n", I915_READ(CSR_HTP_SKL));
2802
8337206d
DL
2803 intel_runtime_pm_put(dev_priv);
2804
b7cec66d
DL
2805 return 0;
2806}
2807
53f5e3ca
JB
2808static void intel_seq_print_mode(struct seq_file *m, int tabs,
2809 struct drm_display_mode *mode)
2810{
2811 int i;
2812
2813 for (i = 0; i < tabs; i++)
2814 seq_putc(m, '\t');
2815
2816 seq_printf(m, "id %d:\"%s\" freq %d clock %d hdisp %d hss %d hse %d htot %d vdisp %d vss %d vse %d vtot %d type 0x%x flags 0x%x\n",
2817 mode->base.id, mode->name,
2818 mode->vrefresh, mode->clock,
2819 mode->hdisplay, mode->hsync_start,
2820 mode->hsync_end, mode->htotal,
2821 mode->vdisplay, mode->vsync_start,
2822 mode->vsync_end, mode->vtotal,
2823 mode->type, mode->flags);
2824}
2825
2826static void intel_encoder_info(struct seq_file *m,
2827 struct intel_crtc *intel_crtc,
2828 struct intel_encoder *intel_encoder)
2829{
36cdd013
DW
2830 struct drm_i915_private *dev_priv = node_to_i915(m->private);
2831 struct drm_device *dev = &dev_priv->drm;
53f5e3ca
JB
2832 struct drm_crtc *crtc = &intel_crtc->base;
2833 struct intel_connector *intel_connector;
2834 struct drm_encoder *encoder;
2835
2836 encoder = &intel_encoder->base;
2837 seq_printf(m, "\tencoder %d: type: %s, connectors:\n",
8e329a03 2838 encoder->base.id, encoder->name);
53f5e3ca
JB
2839 for_each_connector_on_encoder(dev, encoder, intel_connector) {
2840 struct drm_connector *connector = &intel_connector->base;
2841 seq_printf(m, "\t\tconnector %d: type: %s, status: %s",
2842 connector->base.id,
c23cc417 2843 connector->name,
53f5e3ca
JB
2844 drm_get_connector_status_name(connector->status));
2845 if (connector->status == connector_status_connected) {
2846 struct drm_display_mode *mode = &crtc->mode;
2847 seq_printf(m, ", mode:\n");
2848 intel_seq_print_mode(m, 2, mode);
2849 } else {
2850 seq_putc(m, '\n');
2851 }
2852 }
2853}
2854
2855static void intel_crtc_info(struct seq_file *m, struct intel_crtc *intel_crtc)
2856{
36cdd013
DW
2857 struct drm_i915_private *dev_priv = node_to_i915(m->private);
2858 struct drm_device *dev = &dev_priv->drm;
53f5e3ca
JB
2859 struct drm_crtc *crtc = &intel_crtc->base;
2860 struct intel_encoder *intel_encoder;
23a48d53
ML
2861 struct drm_plane_state *plane_state = crtc->primary->state;
2862 struct drm_framebuffer *fb = plane_state->fb;
53f5e3ca 2863
23a48d53 2864 if (fb)
5aa8a937 2865 seq_printf(m, "\tfb: %d, pos: %dx%d, size: %dx%d\n",
23a48d53
ML
2866 fb->base.id, plane_state->src_x >> 16,
2867 plane_state->src_y >> 16, fb->width, fb->height);
5aa8a937
MR
2868 else
2869 seq_puts(m, "\tprimary plane disabled\n");
53f5e3ca
JB
2870 for_each_encoder_on_crtc(dev, crtc, intel_encoder)
2871 intel_encoder_info(m, intel_crtc, intel_encoder);
2872}
2873
2874static void intel_panel_info(struct seq_file *m, struct intel_panel *panel)
2875{
2876 struct drm_display_mode *mode = panel->fixed_mode;
2877
2878 seq_printf(m, "\tfixed mode:\n");
2879 intel_seq_print_mode(m, 2, mode);
2880}
2881
2882static void intel_dp_info(struct seq_file *m,
2883 struct intel_connector *intel_connector)
2884{
2885 struct intel_encoder *intel_encoder = intel_connector->encoder;
2886 struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);
2887
2888 seq_printf(m, "\tDPCD rev: %x\n", intel_dp->dpcd[DP_DPCD_REV]);
742f491d 2889 seq_printf(m, "\taudio support: %s\n", yesno(intel_dp->has_audio));
b6dabe3b 2890 if (intel_connector->base.connector_type == DRM_MODE_CONNECTOR_eDP)
53f5e3ca 2891 intel_panel_info(m, &intel_connector->panel);
80209e5f
MK
2892
2893 drm_dp_downstream_debug(m, intel_dp->dpcd, intel_dp->downstream_ports,
2894 &intel_dp->aux);
53f5e3ca
JB
2895}
2896
2897static void intel_hdmi_info(struct seq_file *m,
2898 struct intel_connector *intel_connector)
2899{
2900 struct intel_encoder *intel_encoder = intel_connector->encoder;
2901 struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&intel_encoder->base);
2902
742f491d 2903 seq_printf(m, "\taudio support: %s\n", yesno(intel_hdmi->has_audio));
53f5e3ca
JB
2904}
2905
2906static void intel_lvds_info(struct seq_file *m,
2907 struct intel_connector *intel_connector)
2908{
2909 intel_panel_info(m, &intel_connector->panel);
2910}
2911
2912static void intel_connector_info(struct seq_file *m,
2913 struct drm_connector *connector)
2914{
2915 struct intel_connector *intel_connector = to_intel_connector(connector);
2916 struct intel_encoder *intel_encoder = intel_connector->encoder;
f103fc7d 2917 struct drm_display_mode *mode;
53f5e3ca
JB
2918
2919 seq_printf(m, "connector %d: type %s, status: %s\n",
c23cc417 2920 connector->base.id, connector->name,
53f5e3ca
JB
2921 drm_get_connector_status_name(connector->status));
2922 if (connector->status == connector_status_connected) {
2923 seq_printf(m, "\tname: %s\n", connector->display_info.name);
2924 seq_printf(m, "\tphysical dimensions: %dx%dmm\n",
2925 connector->display_info.width_mm,
2926 connector->display_info.height_mm);
2927 seq_printf(m, "\tsubpixel order: %s\n",
2928 drm_get_subpixel_order_name(connector->display_info.subpixel_order));
2929 seq_printf(m, "\tCEA rev: %d\n",
2930 connector->display_info.cea_rev);
2931 }
ee648a74
ML
2932
2933 if (!intel_encoder || intel_encoder->type == INTEL_OUTPUT_DP_MST)
2934 return;
2935
2936 switch (connector->connector_type) {
2937 case DRM_MODE_CONNECTOR_DisplayPort:
2938 case DRM_MODE_CONNECTOR_eDP:
be754b10 2939 intel_dp_info(m, intel_connector);
ee648a74
ML
2940 break;
2941 case DRM_MODE_CONNECTOR_LVDS:
2942 if (intel_encoder->type == INTEL_OUTPUT_LVDS)
36cd7444 2943 intel_lvds_info(m, intel_connector);
ee648a74
ML
2944 break;
2945 case DRM_MODE_CONNECTOR_HDMIA:
2946 if (intel_encoder->type == INTEL_OUTPUT_HDMI ||
2947 intel_encoder->type == INTEL_OUTPUT_UNKNOWN)
2948 intel_hdmi_info(m, intel_connector);
2949 break;
2950 default:
2951 break;
36cd7444 2952 }
53f5e3ca 2953
f103fc7d
JB
2954 seq_printf(m, "\tmodes:\n");
2955 list_for_each_entry(mode, &connector->modes, head)
2956 intel_seq_print_mode(m, 2, mode);
53f5e3ca
JB
2957}
2958
36cdd013 2959static bool cursor_active(struct drm_i915_private *dev_priv, int pipe)
065f2ec2 2960{
065f2ec2
CW
2961 u32 state;
2962
36cdd013 2963 if (IS_845G(dev_priv) || IS_I865G(dev_priv))
0b87c24e 2964 state = I915_READ(CURCNTR(PIPE_A)) & CURSOR_ENABLE;
065f2ec2 2965 else
5efb3e28 2966 state = I915_READ(CURCNTR(pipe)) & CURSOR_MODE;
065f2ec2
CW
2967
2968 return state;
2969}
2970
36cdd013
DW
2971static bool cursor_position(struct drm_i915_private *dev_priv,
2972 int pipe, int *x, int *y)
065f2ec2 2973{
065f2ec2
CW
2974 u32 pos;
2975
5efb3e28 2976 pos = I915_READ(CURPOS(pipe));
065f2ec2
CW
2977
2978 *x = (pos >> CURSOR_X_SHIFT) & CURSOR_POS_MASK;
2979 if (pos & (CURSOR_POS_SIGN << CURSOR_X_SHIFT))
2980 *x = -*x;
2981
2982 *y = (pos >> CURSOR_Y_SHIFT) & CURSOR_POS_MASK;
2983 if (pos & (CURSOR_POS_SIGN << CURSOR_Y_SHIFT))
2984 *y = -*y;
2985
36cdd013 2986 return cursor_active(dev_priv, pipe);
065f2ec2
CW
2987}
2988
3abc4e09
RF
2989static const char *plane_type(enum drm_plane_type type)
2990{
2991 switch (type) {
2992 case DRM_PLANE_TYPE_OVERLAY:
2993 return "OVL";
2994 case DRM_PLANE_TYPE_PRIMARY:
2995 return "PRI";
2996 case DRM_PLANE_TYPE_CURSOR:
2997 return "CUR";
2998 /*
2999 * Deliberately omitting default: to generate compiler warnings
3000 * when a new drm_plane_type gets added.
3001 */
3002 }
3003
3004 return "unknown";
3005}
3006
3007static const char *plane_rotation(unsigned int rotation)
3008{
3009 static char buf[48];
3010 /*
3011 * According to doc only one DRM_ROTATE_ is allowed but this
3012 * will print them all to visualize if the values are misused
3013 */
3014 snprintf(buf, sizeof(buf),
3015 "%s%s%s%s%s%s(0x%08x)",
31ad61e4
JL
3016 (rotation & DRM_ROTATE_0) ? "0 " : "",
3017 (rotation & DRM_ROTATE_90) ? "90 " : "",
3018 (rotation & DRM_ROTATE_180) ? "180 " : "",
3019 (rotation & DRM_ROTATE_270) ? "270 " : "",
3020 (rotation & DRM_REFLECT_X) ? "FLIPX " : "",
3021 (rotation & DRM_REFLECT_Y) ? "FLIPY " : "",
3abc4e09
RF
3022 rotation);
3023
3024 return buf;
3025}
3026
3027static void intel_plane_info(struct seq_file *m, struct intel_crtc *intel_crtc)
3028{
36cdd013
DW
3029 struct drm_i915_private *dev_priv = node_to_i915(m->private);
3030 struct drm_device *dev = &dev_priv->drm;
3abc4e09
RF
3031 struct intel_plane *intel_plane;
3032
3033 for_each_intel_plane_on_crtc(dev, intel_crtc, intel_plane) {
3034 struct drm_plane_state *state;
3035 struct drm_plane *plane = &intel_plane->base;
b3c11ac2 3036 struct drm_format_name_buf format_name;
3abc4e09
RF
3037
3038 if (!plane->state) {
3039 seq_puts(m, "plane->state is NULL!\n");
3040 continue;
3041 }
3042
3043 state = plane->state;
3044
90844f00 3045 if (state->fb) {
b3c11ac2 3046 drm_get_format_name(state->fb->pixel_format, &format_name);
90844f00 3047 } else {
b3c11ac2 3048 sprintf(format_name.str, "N/A");
90844f00
EE
3049 }
3050
3abc4e09
RF
3051 seq_printf(m, "\t--Plane id %d: type=%s, crtc_pos=%4dx%4d, crtc_size=%4dx%4d, src_pos=%d.%04ux%d.%04u, src_size=%d.%04ux%d.%04u, format=%s, rotation=%s\n",
3052 plane->base.id,
3053 plane_type(intel_plane->base.type),
3054 state->crtc_x, state->crtc_y,
3055 state->crtc_w, state->crtc_h,
3056 (state->src_x >> 16),
3057 ((state->src_x & 0xffff) * 15625) >> 10,
3058 (state->src_y >> 16),
3059 ((state->src_y & 0xffff) * 15625) >> 10,
3060 (state->src_w >> 16),
3061 ((state->src_w & 0xffff) * 15625) >> 10,
3062 (state->src_h >> 16),
3063 ((state->src_h & 0xffff) * 15625) >> 10,
b3c11ac2 3064 format_name.str,
3abc4e09
RF
3065 plane_rotation(state->rotation));
3066 }
3067}
3068
3069static void intel_scaler_info(struct seq_file *m, struct intel_crtc *intel_crtc)
3070{
3071 struct intel_crtc_state *pipe_config;
3072 int num_scalers = intel_crtc->num_scalers;
3073 int i;
3074
3075 pipe_config = to_intel_crtc_state(intel_crtc->base.state);
3076
3077 /* Not all platformas have a scaler */
3078 if (num_scalers) {
3079 seq_printf(m, "\tnum_scalers=%d, scaler_users=%x scaler_id=%d",
3080 num_scalers,
3081 pipe_config->scaler_state.scaler_users,
3082 pipe_config->scaler_state.scaler_id);
3083
3084 for (i = 0; i < SKL_NUM_SCALERS; i++) {
3085 struct intel_scaler *sc =
3086 &pipe_config->scaler_state.scalers[i];
3087
3088 seq_printf(m, ", scalers[%d]: use=%s, mode=%x",
3089 i, yesno(sc->in_use), sc->mode);
3090 }
3091 seq_puts(m, "\n");
3092 } else {
3093 seq_puts(m, "\tNo scalers available on this platform\n");
3094 }
3095}
3096
53f5e3ca
JB
3097static int i915_display_info(struct seq_file *m, void *unused)
3098{
36cdd013
DW
3099 struct drm_i915_private *dev_priv = node_to_i915(m->private);
3100 struct drm_device *dev = &dev_priv->drm;
065f2ec2 3101 struct intel_crtc *crtc;
53f5e3ca
JB
3102 struct drm_connector *connector;
3103
b0e5ddf3 3104 intel_runtime_pm_get(dev_priv);
53f5e3ca
JB
3105 drm_modeset_lock_all(dev);
3106 seq_printf(m, "CRTC info\n");
3107 seq_printf(m, "---------\n");
d3fcc808 3108 for_each_intel_crtc(dev, crtc) {
065f2ec2 3109 bool active;
f77076c9 3110 struct intel_crtc_state *pipe_config;
065f2ec2 3111 int x, y;
53f5e3ca 3112
f77076c9
ML
3113 pipe_config = to_intel_crtc_state(crtc->base.state);
3114
3abc4e09 3115 seq_printf(m, "CRTC %d: pipe: %c, active=%s, (size=%dx%d), dither=%s, bpp=%d\n",
065f2ec2 3116 crtc->base.base.id, pipe_name(crtc->pipe),
f77076c9 3117 yesno(pipe_config->base.active),
3abc4e09
RF
3118 pipe_config->pipe_src_w, pipe_config->pipe_src_h,
3119 yesno(pipe_config->dither), pipe_config->pipe_bpp);
3120
f77076c9 3121 if (pipe_config->base.active) {
065f2ec2
CW
3122 intel_crtc_info(m, crtc);
3123
36cdd013 3124 active = cursor_position(dev_priv, crtc->pipe, &x, &y);
57127efa 3125 seq_printf(m, "\tcursor visible? %s, position (%d, %d), size %dx%d, addr 0x%08x, active? %s\n",
4b0e333e 3126 yesno(crtc->cursor_base),
3dd512fb
MR
3127 x, y, crtc->base.cursor->state->crtc_w,
3128 crtc->base.cursor->state->crtc_h,
57127efa 3129 crtc->cursor_addr, yesno(active));
3abc4e09
RF
3130 intel_scaler_info(m, crtc);
3131 intel_plane_info(m, crtc);
a23dc658 3132 }
cace841c
DV
3133
3134 seq_printf(m, "\tunderrun reporting: cpu=%s pch=%s \n",
3135 yesno(!crtc->cpu_fifo_underrun_disabled),
3136 yesno(!crtc->pch_fifo_underrun_disabled));
53f5e3ca
JB
3137 }
3138
3139 seq_printf(m, "\n");
3140 seq_printf(m, "Connector info\n");
3141 seq_printf(m, "--------------\n");
3142 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
3143 intel_connector_info(m, connector);
3144 }
3145 drm_modeset_unlock_all(dev);
b0e5ddf3 3146 intel_runtime_pm_put(dev_priv);
53f5e3ca
JB
3147
3148 return 0;
3149}
3150
1b36595f
CW
3151static int i915_engine_info(struct seq_file *m, void *unused)
3152{
3153 struct drm_i915_private *dev_priv = node_to_i915(m->private);
3154 struct intel_engine_cs *engine;
3b3f1650 3155 enum intel_engine_id id;
1b36595f 3156
9c870d03
CW
3157 intel_runtime_pm_get(dev_priv);
3158
3b3f1650 3159 for_each_engine(engine, dev_priv, id) {
1b36595f
CW
3160 struct intel_breadcrumbs *b = &engine->breadcrumbs;
3161 struct drm_i915_gem_request *rq;
3162 struct rb_node *rb;
3163 u64 addr;
3164
3165 seq_printf(m, "%s\n", engine->name);
3166 seq_printf(m, "\tcurrent seqno %x, last %x, hangcheck %x [score %d]\n",
3167 intel_engine_get_seqno(engine),
cb399eab 3168 intel_engine_last_submit(engine),
1b36595f
CW
3169 engine->hangcheck.seqno,
3170 engine->hangcheck.score);
3171
3172 rcu_read_lock();
3173
3174 seq_printf(m, "\tRequests:\n");
3175
73cb9701
CW
3176 rq = list_first_entry(&engine->timeline->requests,
3177 struct drm_i915_gem_request, link);
3178 if (&rq->link != &engine->timeline->requests)
1b36595f
CW
3179 print_request(m, rq, "\t\tfirst ");
3180
73cb9701
CW
3181 rq = list_last_entry(&engine->timeline->requests,
3182 struct drm_i915_gem_request, link);
3183 if (&rq->link != &engine->timeline->requests)
1b36595f
CW
3184 print_request(m, rq, "\t\tlast ");
3185
3186 rq = i915_gem_find_active_request(engine);
3187 if (rq) {
3188 print_request(m, rq, "\t\tactive ");
3189 seq_printf(m,
3190 "\t\t[head %04x, postfix %04x, tail %04x, batch 0x%08x_%08x]\n",
3191 rq->head, rq->postfix, rq->tail,
3192 rq->batch ? upper_32_bits(rq->batch->node.start) : ~0u,
3193 rq->batch ? lower_32_bits(rq->batch->node.start) : ~0u);
3194 }
3195
3196 seq_printf(m, "\tRING_START: 0x%08x [0x%08x]\n",
3197 I915_READ(RING_START(engine->mmio_base)),
3198 rq ? i915_ggtt_offset(rq->ring->vma) : 0);
3199 seq_printf(m, "\tRING_HEAD: 0x%08x [0x%08x]\n",
3200 I915_READ(RING_HEAD(engine->mmio_base)) & HEAD_ADDR,
3201 rq ? rq->ring->head : 0);
3202 seq_printf(m, "\tRING_TAIL: 0x%08x [0x%08x]\n",
3203 I915_READ(RING_TAIL(engine->mmio_base)) & TAIL_ADDR,
3204 rq ? rq->ring->tail : 0);
3205 seq_printf(m, "\tRING_CTL: 0x%08x [%s]\n",
3206 I915_READ(RING_CTL(engine->mmio_base)),
3207 I915_READ(RING_CTL(engine->mmio_base)) & (RING_WAIT | RING_WAIT_SEMAPHORE) ? "waiting" : "");
3208
3209 rcu_read_unlock();
3210
3211 addr = intel_engine_get_active_head(engine);
3212 seq_printf(m, "\tACTHD: 0x%08x_%08x\n",
3213 upper_32_bits(addr), lower_32_bits(addr));
3214 addr = intel_engine_get_last_batch_head(engine);
3215 seq_printf(m, "\tBBADDR: 0x%08x_%08x\n",
3216 upper_32_bits(addr), lower_32_bits(addr));
3217
3218 if (i915.enable_execlists) {
3219 u32 ptr, read, write;
20311bd3 3220 struct rb_node *rb;
1b36595f
CW
3221
3222 seq_printf(m, "\tExeclist status: 0x%08x %08x\n",
3223 I915_READ(RING_EXECLIST_STATUS_LO(engine)),
3224 I915_READ(RING_EXECLIST_STATUS_HI(engine)));
3225
3226 ptr = I915_READ(RING_CONTEXT_STATUS_PTR(engine));
3227 read = GEN8_CSB_READ_PTR(ptr);
3228 write = GEN8_CSB_WRITE_PTR(ptr);
3229 seq_printf(m, "\tExeclist CSB read %d, write %d\n",
3230 read, write);
3231 if (read >= GEN8_CSB_ENTRIES)
3232 read = 0;
3233 if (write >= GEN8_CSB_ENTRIES)
3234 write = 0;
3235 if (read > write)
3236 write += GEN8_CSB_ENTRIES;
3237 while (read < write) {
3238 unsigned int idx = ++read % GEN8_CSB_ENTRIES;
3239
3240 seq_printf(m, "\tExeclist CSB[%d]: 0x%08x, context: %d\n",
3241 idx,
3242 I915_READ(RING_CONTEXT_STATUS_BUF_LO(engine, idx)),
3243 I915_READ(RING_CONTEXT_STATUS_BUF_HI(engine, idx)));
3244 }
3245
3246 rcu_read_lock();
3247 rq = READ_ONCE(engine->execlist_port[0].request);
3248 if (rq)
3249 print_request(m, rq, "\t\tELSP[0] ");
3250 else
3251 seq_printf(m, "\t\tELSP[0] idle\n");
3252 rq = READ_ONCE(engine->execlist_port[1].request);
3253 if (rq)
3254 print_request(m, rq, "\t\tELSP[1] ");
3255 else
3256 seq_printf(m, "\t\tELSP[1] idle\n");
3257 rcu_read_unlock();
c8247c06 3258
663f71e7 3259 spin_lock_irq(&engine->timeline->lock);
20311bd3
CW
3260 for (rb = engine->execlist_first; rb; rb = rb_next(rb)) {
3261 rq = rb_entry(rb, typeof(*rq), priotree.node);
c8247c06
CW
3262 print_request(m, rq, "\t\tQ ");
3263 }
663f71e7 3264 spin_unlock_irq(&engine->timeline->lock);
1b36595f
CW
3265 } else if (INTEL_GEN(dev_priv) > 6) {
3266 seq_printf(m, "\tPP_DIR_BASE: 0x%08x\n",
3267 I915_READ(RING_PP_DIR_BASE(engine)));
3268 seq_printf(m, "\tPP_DIR_BASE_READ: 0x%08x\n",
3269 I915_READ(RING_PP_DIR_BASE_READ(engine)));
3270 seq_printf(m, "\tPP_DIR_DCLV: 0x%08x\n",
3271 I915_READ(RING_PP_DIR_DCLV(engine)));
3272 }
3273
f6168e33 3274 spin_lock_irq(&b->lock);
1b36595f
CW
3275 for (rb = rb_first(&b->waiters); rb; rb = rb_next(rb)) {
3276 struct intel_wait *w = container_of(rb, typeof(*w), node);
3277
3278 seq_printf(m, "\t%s [%d] waiting for %x\n",
3279 w->tsk->comm, w->tsk->pid, w->seqno);
3280 }
f6168e33 3281 spin_unlock_irq(&b->lock);
1b36595f
CW
3282
3283 seq_puts(m, "\n");
3284 }
3285
9c870d03
CW
3286 intel_runtime_pm_put(dev_priv);
3287
1b36595f
CW
3288 return 0;
3289}
3290
e04934cf
BW
3291static int i915_semaphore_status(struct seq_file *m, void *unused)
3292{
36cdd013
DW
3293 struct drm_i915_private *dev_priv = node_to_i915(m->private);
3294 struct drm_device *dev = &dev_priv->drm;
e2f80391 3295 struct intel_engine_cs *engine;
36cdd013 3296 int num_rings = INTEL_INFO(dev_priv)->num_rings;
c3232b18
DG
3297 enum intel_engine_id id;
3298 int j, ret;
e04934cf 3299
39df9190 3300 if (!i915.semaphores) {
e04934cf
BW
3301 seq_puts(m, "Semaphores are disabled\n");
3302 return 0;
3303 }
3304
3305 ret = mutex_lock_interruptible(&dev->struct_mutex);
3306 if (ret)
3307 return ret;
03872064 3308 intel_runtime_pm_get(dev_priv);
e04934cf 3309
36cdd013 3310 if (IS_BROADWELL(dev_priv)) {
e04934cf
BW
3311 struct page *page;
3312 uint64_t *seqno;
3313
51d545d0 3314 page = i915_gem_object_get_page(dev_priv->semaphore->obj, 0);
e04934cf
BW
3315
3316 seqno = (uint64_t *)kmap_atomic(page);
3b3f1650 3317 for_each_engine(engine, dev_priv, id) {
e04934cf
BW
3318 uint64_t offset;
3319
e2f80391 3320 seq_printf(m, "%s\n", engine->name);
e04934cf
BW
3321
3322 seq_puts(m, " Last signal:");
3323 for (j = 0; j < num_rings; j++) {
c3232b18 3324 offset = id * I915_NUM_ENGINES + j;
e04934cf
BW
3325 seq_printf(m, "0x%08llx (0x%02llx) ",
3326 seqno[offset], offset * 8);
3327 }
3328 seq_putc(m, '\n');
3329
3330 seq_puts(m, " Last wait: ");
3331 for (j = 0; j < num_rings; j++) {
c3232b18 3332 offset = id + (j * I915_NUM_ENGINES);
e04934cf
BW
3333 seq_printf(m, "0x%08llx (0x%02llx) ",
3334 seqno[offset], offset * 8);
3335 }
3336 seq_putc(m, '\n');
3337
3338 }
3339 kunmap_atomic(seqno);
3340 } else {
3341 seq_puts(m, " Last signal:");
3b3f1650 3342 for_each_engine(engine, dev_priv, id)
e04934cf
BW
3343 for (j = 0; j < num_rings; j++)
3344 seq_printf(m, "0x%08x\n",
e2f80391 3345 I915_READ(engine->semaphore.mbox.signal[j]));
e04934cf
BW
3346 seq_putc(m, '\n');
3347 }
3348
03872064 3349 intel_runtime_pm_put(dev_priv);
e04934cf
BW
3350 mutex_unlock(&dev->struct_mutex);
3351 return 0;
3352}
3353
728e29d7
DV
3354static int i915_shared_dplls_info(struct seq_file *m, void *unused)
3355{
36cdd013
DW
3356 struct drm_i915_private *dev_priv = node_to_i915(m->private);
3357 struct drm_device *dev = &dev_priv->drm;
728e29d7
DV
3358 int i;
3359
3360 drm_modeset_lock_all(dev);
3361 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
3362 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
3363
3364 seq_printf(m, "DPLL%i: %s, id: %i\n", i, pll->name, pll->id);
2dd66ebd
ML
3365 seq_printf(m, " crtc_mask: 0x%08x, active: 0x%x, on: %s\n",
3366 pll->config.crtc_mask, pll->active_mask, yesno(pll->on));
728e29d7 3367 seq_printf(m, " tracked hardware state:\n");
3e369b76
ACO
3368 seq_printf(m, " dpll: 0x%08x\n", pll->config.hw_state.dpll);
3369 seq_printf(m, " dpll_md: 0x%08x\n",
3370 pll->config.hw_state.dpll_md);
3371 seq_printf(m, " fp0: 0x%08x\n", pll->config.hw_state.fp0);
3372 seq_printf(m, " fp1: 0x%08x\n", pll->config.hw_state.fp1);
3373 seq_printf(m, " wrpll: 0x%08x\n", pll->config.hw_state.wrpll);
728e29d7
DV
3374 }
3375 drm_modeset_unlock_all(dev);
3376
3377 return 0;
3378}
3379
1ed1ef9d 3380static int i915_wa_registers(struct seq_file *m, void *unused)
888b5995
AS
3381{
3382 int i;
3383 int ret;
e2f80391 3384 struct intel_engine_cs *engine;
36cdd013
DW
3385 struct drm_i915_private *dev_priv = node_to_i915(m->private);
3386 struct drm_device *dev = &dev_priv->drm;
33136b06 3387 struct i915_workarounds *workarounds = &dev_priv->workarounds;
c3232b18 3388 enum intel_engine_id id;
888b5995 3389
888b5995
AS
3390 ret = mutex_lock_interruptible(&dev->struct_mutex);
3391 if (ret)
3392 return ret;
3393
3394 intel_runtime_pm_get(dev_priv);
3395
33136b06 3396 seq_printf(m, "Workarounds applied: %d\n", workarounds->count);
3b3f1650 3397 for_each_engine(engine, dev_priv, id)
33136b06 3398 seq_printf(m, "HW whitelist count for %s: %d\n",
c3232b18 3399 engine->name, workarounds->hw_whitelist_count[id]);
33136b06 3400 for (i = 0; i < workarounds->count; ++i) {
f0f59a00
VS
3401 i915_reg_t addr;
3402 u32 mask, value, read;
2fa60f6d 3403 bool ok;
888b5995 3404
33136b06
AS
3405 addr = workarounds->reg[i].addr;
3406 mask = workarounds->reg[i].mask;
3407 value = workarounds->reg[i].value;
2fa60f6d
MK
3408 read = I915_READ(addr);
3409 ok = (value & mask) == (read & mask);
3410 seq_printf(m, "0x%X: 0x%08X, mask: 0x%08X, read: 0x%08x, status: %s\n",
f0f59a00 3411 i915_mmio_reg_offset(addr), value, mask, read, ok ? "OK" : "FAIL");
888b5995
AS
3412 }
3413
3414 intel_runtime_pm_put(dev_priv);
3415 mutex_unlock(&dev->struct_mutex);
3416
3417 return 0;
3418}
3419
c5511e44
DL
3420static int i915_ddb_info(struct seq_file *m, void *unused)
3421{
36cdd013
DW
3422 struct drm_i915_private *dev_priv = node_to_i915(m->private);
3423 struct drm_device *dev = &dev_priv->drm;
c5511e44
DL
3424 struct skl_ddb_allocation *ddb;
3425 struct skl_ddb_entry *entry;
3426 enum pipe pipe;
3427 int plane;
3428
36cdd013 3429 if (INTEL_GEN(dev_priv) < 9)
2fcffe19
DL
3430 return 0;
3431
c5511e44
DL
3432 drm_modeset_lock_all(dev);
3433
3434 ddb = &dev_priv->wm.skl_hw.ddb;
3435
3436 seq_printf(m, "%-15s%8s%8s%8s\n", "", "Start", "End", "Size");
3437
3438 for_each_pipe(dev_priv, pipe) {
3439 seq_printf(m, "Pipe %c\n", pipe_name(pipe));
3440
8b364b41 3441 for_each_universal_plane(dev_priv, pipe, plane) {
c5511e44
DL
3442 entry = &ddb->plane[pipe][plane];
3443 seq_printf(m, " Plane%-8d%8u%8u%8u\n", plane + 1,
3444 entry->start, entry->end,
3445 skl_ddb_entry_size(entry));
3446 }
3447
4969d33e 3448 entry = &ddb->plane[pipe][PLANE_CURSOR];
c5511e44
DL
3449 seq_printf(m, " %-13s%8u%8u%8u\n", "Cursor", entry->start,
3450 entry->end, skl_ddb_entry_size(entry));
3451 }
3452
3453 drm_modeset_unlock_all(dev);
3454
3455 return 0;
3456}
3457
a54746e3 3458static void drrs_status_per_crtc(struct seq_file *m,
36cdd013
DW
3459 struct drm_device *dev,
3460 struct intel_crtc *intel_crtc)
a54746e3 3461{
fac5e23e 3462 struct drm_i915_private *dev_priv = to_i915(dev);
a54746e3
VK
3463 struct i915_drrs *drrs = &dev_priv->drrs;
3464 int vrefresh = 0;
26875fe5 3465 struct drm_connector *connector;
a54746e3 3466
26875fe5
ML
3467 drm_for_each_connector(connector, dev) {
3468 if (connector->state->crtc != &intel_crtc->base)
3469 continue;
3470
3471 seq_printf(m, "%s:\n", connector->name);
a54746e3
VK
3472 }
3473
3474 if (dev_priv->vbt.drrs_type == STATIC_DRRS_SUPPORT)
3475 seq_puts(m, "\tVBT: DRRS_type: Static");
3476 else if (dev_priv->vbt.drrs_type == SEAMLESS_DRRS_SUPPORT)
3477 seq_puts(m, "\tVBT: DRRS_type: Seamless");
3478 else if (dev_priv->vbt.drrs_type == DRRS_NOT_SUPPORTED)
3479 seq_puts(m, "\tVBT: DRRS_type: None");
3480 else
3481 seq_puts(m, "\tVBT: DRRS_type: FIXME: Unrecognized Value");
3482
3483 seq_puts(m, "\n\n");
3484
f77076c9 3485 if (to_intel_crtc_state(intel_crtc->base.state)->has_drrs) {
a54746e3
VK
3486 struct intel_panel *panel;
3487
3488 mutex_lock(&drrs->mutex);
3489 /* DRRS Supported */
3490 seq_puts(m, "\tDRRS Supported: Yes\n");
3491
3492 /* disable_drrs() will make drrs->dp NULL */
3493 if (!drrs->dp) {
3494 seq_puts(m, "Idleness DRRS: Disabled");
3495 mutex_unlock(&drrs->mutex);
3496 return;
3497 }
3498
3499 panel = &drrs->dp->attached_connector->panel;
3500 seq_printf(m, "\t\tBusy_frontbuffer_bits: 0x%X",
3501 drrs->busy_frontbuffer_bits);
3502
3503 seq_puts(m, "\n\t\t");
3504 if (drrs->refresh_rate_type == DRRS_HIGH_RR) {
3505 seq_puts(m, "DRRS_State: DRRS_HIGH_RR\n");
3506 vrefresh = panel->fixed_mode->vrefresh;
3507 } else if (drrs->refresh_rate_type == DRRS_LOW_RR) {
3508 seq_puts(m, "DRRS_State: DRRS_LOW_RR\n");
3509 vrefresh = panel->downclock_mode->vrefresh;
3510 } else {
3511 seq_printf(m, "DRRS_State: Unknown(%d)\n",
3512 drrs->refresh_rate_type);
3513 mutex_unlock(&drrs->mutex);
3514 return;
3515 }
3516 seq_printf(m, "\t\tVrefresh: %d", vrefresh);
3517
3518 seq_puts(m, "\n\t\t");
3519 mutex_unlock(&drrs->mutex);
3520 } else {
3521 /* DRRS not supported. Print the VBT parameter*/
3522 seq_puts(m, "\tDRRS Supported : No");
3523 }
3524 seq_puts(m, "\n");
3525}
3526
3527static int i915_drrs_status(struct seq_file *m, void *unused)
3528{
36cdd013
DW
3529 struct drm_i915_private *dev_priv = node_to_i915(m->private);
3530 struct drm_device *dev = &dev_priv->drm;
a54746e3
VK
3531 struct intel_crtc *intel_crtc;
3532 int active_crtc_cnt = 0;
3533
26875fe5 3534 drm_modeset_lock_all(dev);
a54746e3 3535 for_each_intel_crtc(dev, intel_crtc) {
f77076c9 3536 if (intel_crtc->base.state->active) {
a54746e3
VK
3537 active_crtc_cnt++;
3538 seq_printf(m, "\nCRTC %d: ", active_crtc_cnt);
3539
3540 drrs_status_per_crtc(m, dev, intel_crtc);
3541 }
a54746e3 3542 }
26875fe5 3543 drm_modeset_unlock_all(dev);
a54746e3
VK
3544
3545 if (!active_crtc_cnt)
3546 seq_puts(m, "No active crtc found\n");
3547
3548 return 0;
3549}
3550
07144428
DL
3551struct pipe_crc_info {
3552 const char *name;
36cdd013 3553 struct drm_i915_private *dev_priv;
07144428
DL
3554 enum pipe pipe;
3555};
3556
11bed958
DA
3557static int i915_dp_mst_info(struct seq_file *m, void *unused)
3558{
36cdd013
DW
3559 struct drm_i915_private *dev_priv = node_to_i915(m->private);
3560 struct drm_device *dev = &dev_priv->drm;
11bed958
DA
3561 struct intel_encoder *intel_encoder;
3562 struct intel_digital_port *intel_dig_port;
b6dabe3b
ML
3563 struct drm_connector *connector;
3564
11bed958 3565 drm_modeset_lock_all(dev);
b6dabe3b
ML
3566 drm_for_each_connector(connector, dev) {
3567 if (connector->connector_type != DRM_MODE_CONNECTOR_DisplayPort)
11bed958 3568 continue;
b6dabe3b
ML
3569
3570 intel_encoder = intel_attached_encoder(connector);
3571 if (!intel_encoder || intel_encoder->type == INTEL_OUTPUT_DP_MST)
3572 continue;
3573
3574 intel_dig_port = enc_to_dig_port(&intel_encoder->base);
11bed958
DA
3575 if (!intel_dig_port->dp.can_mst)
3576 continue;
b6dabe3b 3577
40ae80cc
JB
3578 seq_printf(m, "MST Source Port %c\n",
3579 port_name(intel_dig_port->port));
11bed958
DA
3580 drm_dp_mst_dump_topology(m, &intel_dig_port->dp.mst_mgr);
3581 }
3582 drm_modeset_unlock_all(dev);
3583 return 0;
3584}
3585
07144428
DL
3586static int i915_pipe_crc_open(struct inode *inode, struct file *filep)
3587{
be5c7a90 3588 struct pipe_crc_info *info = inode->i_private;
36cdd013 3589 struct drm_i915_private *dev_priv = info->dev_priv;
be5c7a90
DL
3590 struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[info->pipe];
3591
36cdd013 3592 if (info->pipe >= INTEL_INFO(dev_priv)->num_pipes)
7eb1c496
DV
3593 return -ENODEV;
3594
d538bbdf
DL
3595 spin_lock_irq(&pipe_crc->lock);
3596
3597 if (pipe_crc->opened) {
3598 spin_unlock_irq(&pipe_crc->lock);
be5c7a90
DL
3599 return -EBUSY; /* already open */
3600 }
3601
d538bbdf 3602 pipe_crc->opened = true;
07144428
DL
3603 filep->private_data = inode->i_private;
3604
d538bbdf
DL
3605 spin_unlock_irq(&pipe_crc->lock);
3606
07144428
DL
3607 return 0;
3608}
3609
3610static int i915_pipe_crc_release(struct inode *inode, struct file *filep)
3611{
be5c7a90 3612 struct pipe_crc_info *info = inode->i_private;
36cdd013 3613 struct drm_i915_private *dev_priv = info->dev_priv;
be5c7a90
DL
3614 struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[info->pipe];
3615
d538bbdf
DL
3616 spin_lock_irq(&pipe_crc->lock);
3617 pipe_crc->opened = false;
3618 spin_unlock_irq(&pipe_crc->lock);
be5c7a90 3619
07144428
DL
3620 return 0;
3621}
3622
3623/* (6 fields, 8 chars each, space separated (5) + '\n') */
3624#define PIPE_CRC_LINE_LEN (6 * 8 + 5 + 1)
3625/* account for \'0' */
3626#define PIPE_CRC_BUFFER_LEN (PIPE_CRC_LINE_LEN + 1)
3627
3628static int pipe_crc_data_count(struct intel_pipe_crc *pipe_crc)
8bf1e9f1 3629{
d538bbdf
DL
3630 assert_spin_locked(&pipe_crc->lock);
3631 return CIRC_CNT(pipe_crc->head, pipe_crc->tail,
3632 INTEL_PIPE_CRC_ENTRIES_NR);
07144428
DL
3633}
3634
3635static ssize_t
3636i915_pipe_crc_read(struct file *filep, char __user *user_buf, size_t count,
3637 loff_t *pos)
3638{
3639 struct pipe_crc_info *info = filep->private_data;
36cdd013 3640 struct drm_i915_private *dev_priv = info->dev_priv;
07144428
DL
3641 struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[info->pipe];
3642 char buf[PIPE_CRC_BUFFER_LEN];
9ad6d99f 3643 int n_entries;
07144428
DL
3644 ssize_t bytes_read;
3645
3646 /*
3647 * Don't allow user space to provide buffers not big enough to hold
3648 * a line of data.
3649 */
3650 if (count < PIPE_CRC_LINE_LEN)
3651 return -EINVAL;
3652
3653 if (pipe_crc->source == INTEL_PIPE_CRC_SOURCE_NONE)
8bf1e9f1 3654 return 0;
07144428
DL
3655
3656 /* nothing to read */
d538bbdf 3657 spin_lock_irq(&pipe_crc->lock);
07144428 3658 while (pipe_crc_data_count(pipe_crc) == 0) {
d538bbdf
DL
3659 int ret;
3660
3661 if (filep->f_flags & O_NONBLOCK) {
3662 spin_unlock_irq(&pipe_crc->lock);
07144428 3663 return -EAGAIN;
d538bbdf 3664 }
07144428 3665
d538bbdf
DL
3666 ret = wait_event_interruptible_lock_irq(pipe_crc->wq,
3667 pipe_crc_data_count(pipe_crc), pipe_crc->lock);
3668 if (ret) {
3669 spin_unlock_irq(&pipe_crc->lock);
3670 return ret;
3671 }
8bf1e9f1
SH
3672 }
3673
07144428 3674 /* We now have one or more entries to read */
9ad6d99f 3675 n_entries = count / PIPE_CRC_LINE_LEN;
d538bbdf 3676
07144428 3677 bytes_read = 0;
9ad6d99f
VS
3678 while (n_entries > 0) {
3679 struct intel_pipe_crc_entry *entry =
3680 &pipe_crc->entries[pipe_crc->tail];
8bf1e9f1 3681
9ad6d99f
VS
3682 if (CIRC_CNT(pipe_crc->head, pipe_crc->tail,
3683 INTEL_PIPE_CRC_ENTRIES_NR) < 1)
3684 break;
3685
3686 BUILD_BUG_ON_NOT_POWER_OF_2(INTEL_PIPE_CRC_ENTRIES_NR);
3687 pipe_crc->tail = (pipe_crc->tail + 1) & (INTEL_PIPE_CRC_ENTRIES_NR - 1);
3688
07144428
DL
3689 bytes_read += snprintf(buf, PIPE_CRC_BUFFER_LEN,
3690 "%8u %8x %8x %8x %8x %8x\n",
3691 entry->frame, entry->crc[0],
3692 entry->crc[1], entry->crc[2],
3693 entry->crc[3], entry->crc[4]);
3694
9ad6d99f
VS
3695 spin_unlock_irq(&pipe_crc->lock);
3696
4e9121e6 3697 if (copy_to_user(user_buf, buf, PIPE_CRC_LINE_LEN))
07144428 3698 return -EFAULT;
b2c88f5b 3699
9ad6d99f
VS
3700 user_buf += PIPE_CRC_LINE_LEN;
3701 n_entries--;
3702
3703 spin_lock_irq(&pipe_crc->lock);
3704 }
8bf1e9f1 3705
d538bbdf
DL
3706 spin_unlock_irq(&pipe_crc->lock);
3707
07144428
DL
3708 return bytes_read;
3709}
3710
3711static const struct file_operations i915_pipe_crc_fops = {
3712 .owner = THIS_MODULE,
3713 .open = i915_pipe_crc_open,
3714 .read = i915_pipe_crc_read,
3715 .release = i915_pipe_crc_release,
3716};
3717
3718static struct pipe_crc_info i915_pipe_crc_data[I915_MAX_PIPES] = {
3719 {
3720 .name = "i915_pipe_A_crc",
3721 .pipe = PIPE_A,
3722 },
3723 {
3724 .name = "i915_pipe_B_crc",
3725 .pipe = PIPE_B,
3726 },
3727 {
3728 .name = "i915_pipe_C_crc",
3729 .pipe = PIPE_C,
3730 },
3731};
3732
3733static int i915_pipe_crc_create(struct dentry *root, struct drm_minor *minor,
3734 enum pipe pipe)
3735{
36cdd013 3736 struct drm_i915_private *dev_priv = to_i915(minor->dev);
07144428
DL
3737 struct dentry *ent;
3738 struct pipe_crc_info *info = &i915_pipe_crc_data[pipe];
3739
36cdd013 3740 info->dev_priv = dev_priv;
07144428
DL
3741 ent = debugfs_create_file(info->name, S_IRUGO, root, info,
3742 &i915_pipe_crc_fops);
f3c5fe97
WY
3743 if (!ent)
3744 return -ENOMEM;
07144428
DL
3745
3746 return drm_add_fake_info_node(minor, ent, info);
8bf1e9f1
SH
3747}
3748
e8dfcf78 3749static const char * const pipe_crc_sources[] = {
926321d5
DV
3750 "none",
3751 "plane1",
3752 "plane2",
3753 "pf",
5b3a856b 3754 "pipe",
3d099a05
DV
3755 "TV",
3756 "DP-B",
3757 "DP-C",
3758 "DP-D",
46a19188 3759 "auto",
926321d5
DV
3760};
3761
3762static const char *pipe_crc_source_name(enum intel_pipe_crc_source source)
3763{
3764 BUILD_BUG_ON(ARRAY_SIZE(pipe_crc_sources) != INTEL_PIPE_CRC_SOURCE_MAX);
3765 return pipe_crc_sources[source];
3766}
3767
bd9db02f 3768static int display_crc_ctl_show(struct seq_file *m, void *data)
926321d5 3769{
36cdd013 3770 struct drm_i915_private *dev_priv = m->private;
926321d5
DV
3771 int i;
3772
3773 for (i = 0; i < I915_MAX_PIPES; i++)
3774 seq_printf(m, "%c %s\n", pipe_name(i),
3775 pipe_crc_source_name(dev_priv->pipe_crc[i].source));
3776
3777 return 0;
3778}
3779
bd9db02f 3780static int display_crc_ctl_open(struct inode *inode, struct file *file)
926321d5 3781{
36cdd013 3782 return single_open(file, display_crc_ctl_show, inode->i_private);
926321d5
DV
3783}
3784
46a19188 3785static int i8xx_pipe_crc_ctl_reg(enum intel_pipe_crc_source *source,
52f843f6
DV
3786 uint32_t *val)
3787{
46a19188
DV
3788 if (*source == INTEL_PIPE_CRC_SOURCE_AUTO)
3789 *source = INTEL_PIPE_CRC_SOURCE_PIPE;
3790
3791 switch (*source) {
52f843f6
DV
3792 case INTEL_PIPE_CRC_SOURCE_PIPE:
3793 *val = PIPE_CRC_ENABLE | PIPE_CRC_INCLUDE_BORDER_I8XX;
3794 break;
3795 case INTEL_PIPE_CRC_SOURCE_NONE:
3796 *val = 0;
3797 break;
3798 default:
3799 return -EINVAL;
3800 }
3801
3802 return 0;
3803}
3804
36cdd013
DW
3805static int i9xx_pipe_crc_auto_source(struct drm_i915_private *dev_priv,
3806 enum pipe pipe,
46a19188
DV
3807 enum intel_pipe_crc_source *source)
3808{
36cdd013 3809 struct drm_device *dev = &dev_priv->drm;
46a19188
DV
3810 struct intel_encoder *encoder;
3811 struct intel_crtc *crtc;
26756809 3812 struct intel_digital_port *dig_port;
46a19188
DV
3813 int ret = 0;
3814
3815 *source = INTEL_PIPE_CRC_SOURCE_PIPE;
3816
6e9f798d 3817 drm_modeset_lock_all(dev);
b2784e15 3818 for_each_intel_encoder(dev, encoder) {
46a19188
DV
3819 if (!encoder->base.crtc)
3820 continue;
3821
3822 crtc = to_intel_crtc(encoder->base.crtc);
3823
3824 if (crtc->pipe != pipe)
3825 continue;
3826
3827 switch (encoder->type) {
3828 case INTEL_OUTPUT_TVOUT:
3829 *source = INTEL_PIPE_CRC_SOURCE_TV;
3830 break;
cca0502b 3831 case INTEL_OUTPUT_DP:
46a19188 3832 case INTEL_OUTPUT_EDP:
26756809
DV
3833 dig_port = enc_to_dig_port(&encoder->base);
3834 switch (dig_port->port) {
3835 case PORT_B:
3836 *source = INTEL_PIPE_CRC_SOURCE_DP_B;
3837 break;
3838 case PORT_C:
3839 *source = INTEL_PIPE_CRC_SOURCE_DP_C;
3840 break;
3841 case PORT_D:
3842 *source = INTEL_PIPE_CRC_SOURCE_DP_D;
3843 break;
3844 default:
3845 WARN(1, "nonexisting DP port %c\n",
3846 port_name(dig_port->port));
3847 break;
3848 }
46a19188 3849 break;
6847d71b
PZ
3850 default:
3851 break;
46a19188
DV
3852 }
3853 }
6e9f798d 3854 drm_modeset_unlock_all(dev);
46a19188
DV
3855
3856 return ret;
3857}
3858
36cdd013 3859static int vlv_pipe_crc_ctl_reg(struct drm_i915_private *dev_priv,
46a19188
DV
3860 enum pipe pipe,
3861 enum intel_pipe_crc_source *source,
7ac0129b
DV
3862 uint32_t *val)
3863{
8d2f24ca
DV
3864 bool need_stable_symbols = false;
3865
46a19188 3866 if (*source == INTEL_PIPE_CRC_SOURCE_AUTO) {
36cdd013 3867 int ret = i9xx_pipe_crc_auto_source(dev_priv, pipe, source);
46a19188
DV
3868 if (ret)
3869 return ret;
3870 }
3871
3872 switch (*source) {
7ac0129b
DV
3873 case INTEL_PIPE_CRC_SOURCE_PIPE:
3874 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PIPE_VLV;
3875 break;
3876 case INTEL_PIPE_CRC_SOURCE_DP_B:
3877 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_B_VLV;
8d2f24ca 3878 need_stable_symbols = true;
7ac0129b
DV
3879 break;
3880 case INTEL_PIPE_CRC_SOURCE_DP_C:
3881 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_C_VLV;
8d2f24ca 3882 need_stable_symbols = true;
7ac0129b 3883 break;
2be57922 3884 case INTEL_PIPE_CRC_SOURCE_DP_D:
36cdd013 3885 if (!IS_CHERRYVIEW(dev_priv))
2be57922
VS
3886 return -EINVAL;
3887 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_D_VLV;
3888 need_stable_symbols = true;
3889 break;
7ac0129b
DV
3890 case INTEL_PIPE_CRC_SOURCE_NONE:
3891 *val = 0;
3892 break;
3893 default:
3894 return -EINVAL;
3895 }
3896
8d2f24ca
DV
3897 /*
3898 * When the pipe CRC tap point is after the transcoders we need
3899 * to tweak symbol-level features to produce a deterministic series of
3900 * symbols for a given frame. We need to reset those features only once
3901 * a frame (instead of every nth symbol):
3902 * - DC-balance: used to ensure a better clock recovery from the data
3903 * link (SDVO)
3904 * - DisplayPort scrambling: used for EMI reduction
3905 */
3906 if (need_stable_symbols) {
3907 uint32_t tmp = I915_READ(PORT_DFT2_G4X);
3908
8d2f24ca 3909 tmp |= DC_BALANCE_RESET_VLV;
eb736679
VS
3910 switch (pipe) {
3911 case PIPE_A:
8d2f24ca 3912 tmp |= PIPE_A_SCRAMBLE_RESET;
eb736679
VS
3913 break;
3914 case PIPE_B:
8d2f24ca 3915 tmp |= PIPE_B_SCRAMBLE_RESET;
eb736679
VS
3916 break;
3917 case PIPE_C:
3918 tmp |= PIPE_C_SCRAMBLE_RESET;
3919 break;
3920 default:
3921 return -EINVAL;
3922 }
8d2f24ca
DV
3923 I915_WRITE(PORT_DFT2_G4X, tmp);
3924 }
3925
7ac0129b
DV
3926 return 0;
3927}
3928
36cdd013 3929static int i9xx_pipe_crc_ctl_reg(struct drm_i915_private *dev_priv,
46a19188
DV
3930 enum pipe pipe,
3931 enum intel_pipe_crc_source *source,
4b79ebf7
DV
3932 uint32_t *val)
3933{
84093603
DV
3934 bool need_stable_symbols = false;
3935
46a19188 3936 if (*source == INTEL_PIPE_CRC_SOURCE_AUTO) {
36cdd013 3937 int ret = i9xx_pipe_crc_auto_source(dev_priv, pipe, source);
46a19188
DV
3938 if (ret)
3939 return ret;
3940 }
3941
3942 switch (*source) {
4b79ebf7
DV
3943 case INTEL_PIPE_CRC_SOURCE_PIPE:
3944 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PIPE_I9XX;
3945 break;
3946 case INTEL_PIPE_CRC_SOURCE_TV:
36cdd013 3947 if (!SUPPORTS_TV(dev_priv))
4b79ebf7
DV
3948 return -EINVAL;
3949 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_TV_PRE;
3950 break;
3951 case INTEL_PIPE_CRC_SOURCE_DP_B:
36cdd013 3952 if (!IS_G4X(dev_priv))
4b79ebf7
DV
3953 return -EINVAL;
3954 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_B_G4X;
84093603 3955 need_stable_symbols = true;
4b79ebf7
DV
3956 break;
3957 case INTEL_PIPE_CRC_SOURCE_DP_C:
36cdd013 3958 if (!IS_G4X(dev_priv))
4b79ebf7
DV
3959 return -EINVAL;
3960 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_C_G4X;
84093603 3961 need_stable_symbols = true;
4b79ebf7
DV
3962 break;
3963 case INTEL_PIPE_CRC_SOURCE_DP_D:
36cdd013 3964 if (!IS_G4X(dev_priv))
4b79ebf7
DV
3965 return -EINVAL;
3966 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_D_G4X;
84093603 3967 need_stable_symbols = true;
4b79ebf7
DV
3968 break;
3969 case INTEL_PIPE_CRC_SOURCE_NONE:
3970 *val = 0;
3971 break;
3972 default:
3973 return -EINVAL;
3974 }
3975
84093603
DV
3976 /*
3977 * When the pipe CRC tap point is after the transcoders we need
3978 * to tweak symbol-level features to produce a deterministic series of
3979 * symbols for a given frame. We need to reset those features only once
3980 * a frame (instead of every nth symbol):
3981 * - DC-balance: used to ensure a better clock recovery from the data
3982 * link (SDVO)
3983 * - DisplayPort scrambling: used for EMI reduction
3984 */
3985 if (need_stable_symbols) {
3986 uint32_t tmp = I915_READ(PORT_DFT2_G4X);
3987
36cdd013 3988 WARN_ON(!IS_G4X(dev_priv));
84093603
DV
3989
3990 I915_WRITE(PORT_DFT_I9XX,
3991 I915_READ(PORT_DFT_I9XX) | DC_BALANCE_RESET);
3992
3993 if (pipe == PIPE_A)
3994 tmp |= PIPE_A_SCRAMBLE_RESET;
3995 else
3996 tmp |= PIPE_B_SCRAMBLE_RESET;
3997
3998 I915_WRITE(PORT_DFT2_G4X, tmp);
3999 }
4000
4b79ebf7
DV
4001 return 0;
4002}
4003
36cdd013 4004static void vlv_undo_pipe_scramble_reset(struct drm_i915_private *dev_priv,
8d2f24ca
DV
4005 enum pipe pipe)
4006{
8d2f24ca
DV
4007 uint32_t tmp = I915_READ(PORT_DFT2_G4X);
4008
eb736679
VS
4009 switch (pipe) {
4010 case PIPE_A:
8d2f24ca 4011 tmp &= ~PIPE_A_SCRAMBLE_RESET;
eb736679
VS
4012 break;
4013 case PIPE_B:
8d2f24ca 4014 tmp &= ~PIPE_B_SCRAMBLE_RESET;
eb736679
VS
4015 break;
4016 case PIPE_C:
4017 tmp &= ~PIPE_C_SCRAMBLE_RESET;
4018 break;
4019 default:
4020 return;
4021 }
8d2f24ca
DV
4022 if (!(tmp & PIPE_SCRAMBLE_RESET_MASK))
4023 tmp &= ~DC_BALANCE_RESET_VLV;
4024 I915_WRITE(PORT_DFT2_G4X, tmp);
4025
4026}
4027
36cdd013 4028static void g4x_undo_pipe_scramble_reset(struct drm_i915_private *dev_priv,
84093603
DV
4029 enum pipe pipe)
4030{
84093603
DV
4031 uint32_t tmp = I915_READ(PORT_DFT2_G4X);
4032
4033 if (pipe == PIPE_A)
4034 tmp &= ~PIPE_A_SCRAMBLE_RESET;
4035 else
4036 tmp &= ~PIPE_B_SCRAMBLE_RESET;
4037 I915_WRITE(PORT_DFT2_G4X, tmp);
4038
4039 if (!(tmp & PIPE_SCRAMBLE_RESET_MASK)) {
4040 I915_WRITE(PORT_DFT_I9XX,
4041 I915_READ(PORT_DFT_I9XX) & ~DC_BALANCE_RESET);
4042 }
4043}
4044
46a19188 4045static int ilk_pipe_crc_ctl_reg(enum intel_pipe_crc_source *source,
5b3a856b
DV
4046 uint32_t *val)
4047{
46a19188
DV
4048 if (*source == INTEL_PIPE_CRC_SOURCE_AUTO)
4049 *source = INTEL_PIPE_CRC_SOURCE_PIPE;
4050
4051 switch (*source) {
5b3a856b
DV
4052 case INTEL_PIPE_CRC_SOURCE_PLANE1:
4053 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PRIMARY_ILK;
4054 break;
4055 case INTEL_PIPE_CRC_SOURCE_PLANE2:
4056 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_SPRITE_ILK;
4057 break;
5b3a856b
DV
4058 case INTEL_PIPE_CRC_SOURCE_PIPE:
4059 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PIPE_ILK;
4060 break;
3d099a05 4061 case INTEL_PIPE_CRC_SOURCE_NONE:
5b3a856b
DV
4062 *val = 0;
4063 break;
3d099a05
DV
4064 default:
4065 return -EINVAL;
5b3a856b
DV
4066 }
4067
4068 return 0;
4069}
4070
36cdd013
DW
4071static void hsw_trans_edp_pipe_A_crc_wa(struct drm_i915_private *dev_priv,
4072 bool enable)
fabf6e51 4073{
36cdd013 4074 struct drm_device *dev = &dev_priv->drm;
98187836 4075 struct intel_crtc *crtc = intel_get_crtc_for_pipe(dev_priv, PIPE_A);
f77076c9 4076 struct intel_crtc_state *pipe_config;
c4e2d043
ML
4077 struct drm_atomic_state *state;
4078 int ret = 0;
fabf6e51
DV
4079
4080 drm_modeset_lock_all(dev);
c4e2d043
ML
4081 state = drm_atomic_state_alloc(dev);
4082 if (!state) {
4083 ret = -ENOMEM;
4084 goto out;
fabf6e51 4085 }
fabf6e51 4086
c4e2d043
ML
4087 state->acquire_ctx = drm_modeset_legacy_acquire_ctx(&crtc->base);
4088 pipe_config = intel_atomic_get_crtc_state(state, crtc);
4089 if (IS_ERR(pipe_config)) {
4090 ret = PTR_ERR(pipe_config);
4091 goto out;
4092 }
fabf6e51 4093
c4e2d043
ML
4094 pipe_config->pch_pfit.force_thru = enable;
4095 if (pipe_config->cpu_transcoder == TRANSCODER_EDP &&
4096 pipe_config->pch_pfit.enabled != enable)
4097 pipe_config->base.connectors_changed = true;
1b509259 4098
c4e2d043
ML
4099 ret = drm_atomic_commit(state);
4100out:
c4e2d043 4101 WARN(ret, "Toggling workaround to %i returns %i\n", enable, ret);
0853695c
CW
4102 drm_modeset_unlock_all(dev);
4103 drm_atomic_state_put(state);
fabf6e51
DV
4104}
4105
36cdd013 4106static int ivb_pipe_crc_ctl_reg(struct drm_i915_private *dev_priv,
fabf6e51
DV
4107 enum pipe pipe,
4108 enum intel_pipe_crc_source *source,
5b3a856b
DV
4109 uint32_t *val)
4110{
46a19188
DV
4111 if (*source == INTEL_PIPE_CRC_SOURCE_AUTO)
4112 *source = INTEL_PIPE_CRC_SOURCE_PF;
4113
4114 switch (*source) {
5b3a856b
DV
4115 case INTEL_PIPE_CRC_SOURCE_PLANE1:
4116 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PRIMARY_IVB;
4117 break;
4118 case INTEL_PIPE_CRC_SOURCE_PLANE2:
4119 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_SPRITE_IVB;
4120 break;
4121 case INTEL_PIPE_CRC_SOURCE_PF:
36cdd013
DW
4122 if (IS_HASWELL(dev_priv) && pipe == PIPE_A)
4123 hsw_trans_edp_pipe_A_crc_wa(dev_priv, true);
fabf6e51 4124
5b3a856b
DV
4125 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PF_IVB;
4126 break;
3d099a05 4127 case INTEL_PIPE_CRC_SOURCE_NONE:
5b3a856b
DV
4128 *val = 0;
4129 break;
3d099a05
DV
4130 default:
4131 return -EINVAL;
5b3a856b
DV
4132 }
4133
4134 return 0;
4135}
4136
36cdd013
DW
4137static int pipe_crc_set_source(struct drm_i915_private *dev_priv,
4138 enum pipe pipe,
926321d5
DV
4139 enum intel_pipe_crc_source source)
4140{
cc3da175 4141 struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[pipe];
b91eb5cc 4142 struct intel_crtc *crtc = intel_get_crtc_for_pipe(dev_priv, pipe);
e129649b 4143 enum intel_display_power_domain power_domain;
432f3342 4144 u32 val = 0; /* shut up gcc */
5b3a856b 4145 int ret;
926321d5 4146
cc3da175
DL
4147 if (pipe_crc->source == source)
4148 return 0;
4149
ae676fcd
DL
4150 /* forbid changing the source without going back to 'none' */
4151 if (pipe_crc->source && source)
4152 return -EINVAL;
4153
e129649b
ID
4154 power_domain = POWER_DOMAIN_PIPE(pipe);
4155 if (!intel_display_power_get_if_enabled(dev_priv, power_domain)) {
9d8b0588
DV
4156 DRM_DEBUG_KMS("Trying to capture CRC while pipe is off\n");
4157 return -EIO;
4158 }
4159
36cdd013 4160 if (IS_GEN2(dev_priv))
46a19188 4161 ret = i8xx_pipe_crc_ctl_reg(&source, &val);
36cdd013
DW
4162 else if (INTEL_GEN(dev_priv) < 5)
4163 ret = i9xx_pipe_crc_ctl_reg(dev_priv, pipe, &source, &val);
4164 else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
4165 ret = vlv_pipe_crc_ctl_reg(dev_priv, pipe, &source, &val);
4166 else if (IS_GEN5(dev_priv) || IS_GEN6(dev_priv))
46a19188 4167 ret = ilk_pipe_crc_ctl_reg(&source, &val);
5b3a856b 4168 else
36cdd013 4169 ret = ivb_pipe_crc_ctl_reg(dev_priv, pipe, &source, &val);
5b3a856b
DV
4170
4171 if (ret != 0)
e129649b 4172 goto out;
5b3a856b 4173
4b584369
DL
4174 /* none -> real source transition */
4175 if (source) {
4252fbc3
VS
4176 struct intel_pipe_crc_entry *entries;
4177
7cd6ccff
DL
4178 DRM_DEBUG_DRIVER("collecting CRCs for pipe %c, %s\n",
4179 pipe_name(pipe), pipe_crc_source_name(source));
4180
3cf54b34
VS
4181 entries = kcalloc(INTEL_PIPE_CRC_ENTRIES_NR,
4182 sizeof(pipe_crc->entries[0]),
4252fbc3 4183 GFP_KERNEL);
e129649b
ID
4184 if (!entries) {
4185 ret = -ENOMEM;
4186 goto out;
4187 }
e5f75aca 4188
8c740dce
PZ
4189 /*
4190 * When IPS gets enabled, the pipe CRC changes. Since IPS gets
4191 * enabled and disabled dynamically based on package C states,
4192 * user space can't make reliable use of the CRCs, so let's just
4193 * completely disable it.
4194 */
4195 hsw_disable_ips(crtc);
4196
d538bbdf 4197 spin_lock_irq(&pipe_crc->lock);
64387b61 4198 kfree(pipe_crc->entries);
4252fbc3 4199 pipe_crc->entries = entries;
d538bbdf
DL
4200 pipe_crc->head = 0;
4201 pipe_crc->tail = 0;
4202 spin_unlock_irq(&pipe_crc->lock);
4b584369
DL
4203 }
4204
cc3da175 4205 pipe_crc->source = source;
926321d5 4206
926321d5
DV
4207 I915_WRITE(PIPE_CRC_CTL(pipe), val);
4208 POSTING_READ(PIPE_CRC_CTL(pipe));
4209
e5f75aca
DL
4210 /* real source -> none transition */
4211 if (source == INTEL_PIPE_CRC_SOURCE_NONE) {
d538bbdf 4212 struct intel_pipe_crc_entry *entries;
98187836
VS
4213 struct intel_crtc *crtc = intel_get_crtc_for_pipe(dev_priv,
4214 pipe);
d538bbdf 4215
7cd6ccff
DL
4216 DRM_DEBUG_DRIVER("stopping CRCs for pipe %c\n",
4217 pipe_name(pipe));
4218
a33d7105 4219 drm_modeset_lock(&crtc->base.mutex, NULL);
f77076c9 4220 if (crtc->base.state->active)
0f0f74bc 4221 intel_wait_for_vblank(dev_priv, pipe);
a33d7105 4222 drm_modeset_unlock(&crtc->base.mutex);
bcf17ab2 4223
d538bbdf
DL
4224 spin_lock_irq(&pipe_crc->lock);
4225 entries = pipe_crc->entries;
e5f75aca 4226 pipe_crc->entries = NULL;
9ad6d99f
VS
4227 pipe_crc->head = 0;
4228 pipe_crc->tail = 0;
d538bbdf
DL
4229 spin_unlock_irq(&pipe_crc->lock);
4230
4231 kfree(entries);
84093603 4232
36cdd013
DW
4233 if (IS_G4X(dev_priv))
4234 g4x_undo_pipe_scramble_reset(dev_priv, pipe);
4235 else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
4236 vlv_undo_pipe_scramble_reset(dev_priv, pipe);
4237 else if (IS_HASWELL(dev_priv) && pipe == PIPE_A)
4238 hsw_trans_edp_pipe_A_crc_wa(dev_priv, false);
8c740dce
PZ
4239
4240 hsw_enable_ips(crtc);
e5f75aca
DL
4241 }
4242
e129649b
ID
4243 ret = 0;
4244
4245out:
4246 intel_display_power_put(dev_priv, power_domain);
4247
4248 return ret;
926321d5
DV
4249}
4250
4251/*
4252 * Parse pipe CRC command strings:
b94dec87
DL
4253 * command: wsp* object wsp+ name wsp+ source wsp*
4254 * object: 'pipe'
4255 * name: (A | B | C)
926321d5
DV
4256 * source: (none | plane1 | plane2 | pf)
4257 * wsp: (#0x20 | #0x9 | #0xA)+
4258 *
4259 * eg.:
b94dec87
DL
4260 * "pipe A plane1" -> Start CRC computations on plane1 of pipe A
4261 * "pipe A none" -> Stop CRC
926321d5 4262 */
bd9db02f 4263static int display_crc_ctl_tokenize(char *buf, char *words[], int max_words)
926321d5
DV
4264{
4265 int n_words = 0;
4266
4267 while (*buf) {
4268 char *end;
4269
4270 /* skip leading white space */
4271 buf = skip_spaces(buf);
4272 if (!*buf)
4273 break; /* end of buffer */
4274
4275 /* find end of word */
4276 for (end = buf; *end && !isspace(*end); end++)
4277 ;
4278
4279 if (n_words == max_words) {
4280 DRM_DEBUG_DRIVER("too many words, allowed <= %d\n",
4281 max_words);
4282 return -EINVAL; /* ran out of words[] before bytes */
4283 }
4284
4285 if (*end)
4286 *end++ = '\0';
4287 words[n_words++] = buf;
4288 buf = end;
4289 }
4290
4291 return n_words;
4292}
4293
b94dec87
DL
4294enum intel_pipe_crc_object {
4295 PIPE_CRC_OBJECT_PIPE,
4296};
4297
e8dfcf78 4298static const char * const pipe_crc_objects[] = {
b94dec87
DL
4299 "pipe",
4300};
4301
4302static int
bd9db02f 4303display_crc_ctl_parse_object(const char *buf, enum intel_pipe_crc_object *o)
b94dec87
DL
4304{
4305 int i;
4306
4307 for (i = 0; i < ARRAY_SIZE(pipe_crc_objects); i++)
4308 if (!strcmp(buf, pipe_crc_objects[i])) {
bd9db02f 4309 *o = i;
b94dec87
DL
4310 return 0;
4311 }
4312
4313 return -EINVAL;
4314}
4315
bd9db02f 4316static int display_crc_ctl_parse_pipe(const char *buf, enum pipe *pipe)
926321d5
DV
4317{
4318 const char name = buf[0];
4319
4320 if (name < 'A' || name >= pipe_name(I915_MAX_PIPES))
4321 return -EINVAL;
4322
4323 *pipe = name - 'A';
4324
4325 return 0;
4326}
4327
4328static int
bd9db02f 4329display_crc_ctl_parse_source(const char *buf, enum intel_pipe_crc_source *s)
926321d5
DV
4330{
4331 int i;
4332
4333 for (i = 0; i < ARRAY_SIZE(pipe_crc_sources); i++)
4334 if (!strcmp(buf, pipe_crc_sources[i])) {
bd9db02f 4335 *s = i;
926321d5
DV
4336 return 0;
4337 }
4338
4339 return -EINVAL;
4340}
4341
36cdd013
DW
4342static int display_crc_ctl_parse(struct drm_i915_private *dev_priv,
4343 char *buf, size_t len)
926321d5 4344{
b94dec87 4345#define N_WORDS 3
926321d5 4346 int n_words;
b94dec87 4347 char *words[N_WORDS];
926321d5 4348 enum pipe pipe;
b94dec87 4349 enum intel_pipe_crc_object object;
926321d5
DV
4350 enum intel_pipe_crc_source source;
4351
bd9db02f 4352 n_words = display_crc_ctl_tokenize(buf, words, N_WORDS);
b94dec87
DL
4353 if (n_words != N_WORDS) {
4354 DRM_DEBUG_DRIVER("tokenize failed, a command is %d words\n",
4355 N_WORDS);
4356 return -EINVAL;
4357 }
4358
bd9db02f 4359 if (display_crc_ctl_parse_object(words[0], &object) < 0) {
b94dec87 4360 DRM_DEBUG_DRIVER("unknown object %s\n", words[0]);
926321d5
DV
4361 return -EINVAL;
4362 }
4363
bd9db02f 4364 if (display_crc_ctl_parse_pipe(words[1], &pipe) < 0) {
b94dec87 4365 DRM_DEBUG_DRIVER("unknown pipe %s\n", words[1]);
926321d5
DV
4366 return -EINVAL;
4367 }
4368
bd9db02f 4369 if (display_crc_ctl_parse_source(words[2], &source) < 0) {
b94dec87 4370 DRM_DEBUG_DRIVER("unknown source %s\n", words[2]);
926321d5
DV
4371 return -EINVAL;
4372 }
4373
36cdd013 4374 return pipe_crc_set_source(dev_priv, pipe, source);
926321d5
DV
4375}
4376
bd9db02f
DL
4377static ssize_t display_crc_ctl_write(struct file *file, const char __user *ubuf,
4378 size_t len, loff_t *offp)
926321d5
DV
4379{
4380 struct seq_file *m = file->private_data;
36cdd013 4381 struct drm_i915_private *dev_priv = m->private;
926321d5
DV
4382 char *tmpbuf;
4383 int ret;
4384
4385 if (len == 0)
4386 return 0;
4387
4388 if (len > PAGE_SIZE - 1) {
4389 DRM_DEBUG_DRIVER("expected <%lu bytes into pipe crc control\n",
4390 PAGE_SIZE);
4391 return -E2BIG;
4392 }
4393
4394 tmpbuf = kmalloc(len + 1, GFP_KERNEL);
4395 if (!tmpbuf)
4396 return -ENOMEM;
4397
4398 if (copy_from_user(tmpbuf, ubuf, len)) {
4399 ret = -EFAULT;
4400 goto out;
4401 }
4402 tmpbuf[len] = '\0';
4403
36cdd013 4404 ret = display_crc_ctl_parse(dev_priv, tmpbuf, len);
926321d5
DV
4405
4406out:
4407 kfree(tmpbuf);
4408 if (ret < 0)
4409 return ret;
4410
4411 *offp += len;
4412 return len;
4413}
4414
bd9db02f 4415static const struct file_operations i915_display_crc_ctl_fops = {
926321d5 4416 .owner = THIS_MODULE,
bd9db02f 4417 .open = display_crc_ctl_open,
926321d5
DV
4418 .read = seq_read,
4419 .llseek = seq_lseek,
4420 .release = single_release,
bd9db02f 4421 .write = display_crc_ctl_write
926321d5
DV
4422};
4423
eb3394fa 4424static ssize_t i915_displayport_test_active_write(struct file *file,
36cdd013
DW
4425 const char __user *ubuf,
4426 size_t len, loff_t *offp)
eb3394fa
TP
4427{
4428 char *input_buffer;
4429 int status = 0;
eb3394fa
TP
4430 struct drm_device *dev;
4431 struct drm_connector *connector;
4432 struct list_head *connector_list;
4433 struct intel_dp *intel_dp;
4434 int val = 0;
4435
9aaffa34 4436 dev = ((struct seq_file *)file->private_data)->private;
eb3394fa 4437
eb3394fa
TP
4438 connector_list = &dev->mode_config.connector_list;
4439
4440 if (len == 0)
4441 return 0;
4442
4443 input_buffer = kmalloc(len + 1, GFP_KERNEL);
4444 if (!input_buffer)
4445 return -ENOMEM;
4446
4447 if (copy_from_user(input_buffer, ubuf, len)) {
4448 status = -EFAULT;
4449 goto out;
4450 }
4451
4452 input_buffer[len] = '\0';
4453 DRM_DEBUG_DRIVER("Copied %d bytes from user\n", (unsigned int)len);
4454
4455 list_for_each_entry(connector, connector_list, head) {
eb3394fa
TP
4456 if (connector->connector_type !=
4457 DRM_MODE_CONNECTOR_DisplayPort)
4458 continue;
4459
b8bb08ec 4460 if (connector->status == connector_status_connected &&
eb3394fa
TP
4461 connector->encoder != NULL) {
4462 intel_dp = enc_to_intel_dp(connector->encoder);
4463 status = kstrtoint(input_buffer, 10, &val);
4464 if (status < 0)
4465 goto out;
4466 DRM_DEBUG_DRIVER("Got %d for test active\n", val);
4467 /* To prevent erroneous activation of the compliance
4468 * testing code, only accept an actual value of 1 here
4469 */
4470 if (val == 1)
4471 intel_dp->compliance_test_active = 1;
4472 else
4473 intel_dp->compliance_test_active = 0;
4474 }
4475 }
4476out:
4477 kfree(input_buffer);
4478 if (status < 0)
4479 return status;
4480
4481 *offp += len;
4482 return len;
4483}
4484
4485static int i915_displayport_test_active_show(struct seq_file *m, void *data)
4486{
4487 struct drm_device *dev = m->private;
4488 struct drm_connector *connector;
4489 struct list_head *connector_list = &dev->mode_config.connector_list;
4490 struct intel_dp *intel_dp;
4491
eb3394fa 4492 list_for_each_entry(connector, connector_list, head) {
eb3394fa
TP
4493 if (connector->connector_type !=
4494 DRM_MODE_CONNECTOR_DisplayPort)
4495 continue;
4496
4497 if (connector->status == connector_status_connected &&
4498 connector->encoder != NULL) {
4499 intel_dp = enc_to_intel_dp(connector->encoder);
4500 if (intel_dp->compliance_test_active)
4501 seq_puts(m, "1");
4502 else
4503 seq_puts(m, "0");
4504 } else
4505 seq_puts(m, "0");
4506 }
4507
4508 return 0;
4509}
4510
4511static int i915_displayport_test_active_open(struct inode *inode,
36cdd013 4512 struct file *file)
eb3394fa 4513{
36cdd013 4514 struct drm_i915_private *dev_priv = inode->i_private;
eb3394fa 4515
36cdd013
DW
4516 return single_open(file, i915_displayport_test_active_show,
4517 &dev_priv->drm);
eb3394fa
TP
4518}
4519
4520static const struct file_operations i915_displayport_test_active_fops = {
4521 .owner = THIS_MODULE,
4522 .open = i915_displayport_test_active_open,
4523 .read = seq_read,
4524 .llseek = seq_lseek,
4525 .release = single_release,
4526 .write = i915_displayport_test_active_write
4527};
4528
4529static int i915_displayport_test_data_show(struct seq_file *m, void *data)
4530{
4531 struct drm_device *dev = m->private;
4532 struct drm_connector *connector;
4533 struct list_head *connector_list = &dev->mode_config.connector_list;
4534 struct intel_dp *intel_dp;
4535
eb3394fa 4536 list_for_each_entry(connector, connector_list, head) {
eb3394fa
TP
4537 if (connector->connector_type !=
4538 DRM_MODE_CONNECTOR_DisplayPort)
4539 continue;
4540
4541 if (connector->status == connector_status_connected &&
4542 connector->encoder != NULL) {
4543 intel_dp = enc_to_intel_dp(connector->encoder);
4544 seq_printf(m, "%lx", intel_dp->compliance_test_data);
4545 } else
4546 seq_puts(m, "0");
4547 }
4548
4549 return 0;
4550}
4551static int i915_displayport_test_data_open(struct inode *inode,
36cdd013 4552 struct file *file)
eb3394fa 4553{
36cdd013 4554 struct drm_i915_private *dev_priv = inode->i_private;
eb3394fa 4555
36cdd013
DW
4556 return single_open(file, i915_displayport_test_data_show,
4557 &dev_priv->drm);
eb3394fa
TP
4558}
4559
4560static const struct file_operations i915_displayport_test_data_fops = {
4561 .owner = THIS_MODULE,
4562 .open = i915_displayport_test_data_open,
4563 .read = seq_read,
4564 .llseek = seq_lseek,
4565 .release = single_release
4566};
4567
4568static int i915_displayport_test_type_show(struct seq_file *m, void *data)
4569{
4570 struct drm_device *dev = m->private;
4571 struct drm_connector *connector;
4572 struct list_head *connector_list = &dev->mode_config.connector_list;
4573 struct intel_dp *intel_dp;
4574
eb3394fa 4575 list_for_each_entry(connector, connector_list, head) {
eb3394fa
TP
4576 if (connector->connector_type !=
4577 DRM_MODE_CONNECTOR_DisplayPort)
4578 continue;
4579
4580 if (connector->status == connector_status_connected &&
4581 connector->encoder != NULL) {
4582 intel_dp = enc_to_intel_dp(connector->encoder);
4583 seq_printf(m, "%02lx", intel_dp->compliance_test_type);
4584 } else
4585 seq_puts(m, "0");
4586 }
4587
4588 return 0;
4589}
4590
4591static int i915_displayport_test_type_open(struct inode *inode,
4592 struct file *file)
4593{
36cdd013 4594 struct drm_i915_private *dev_priv = inode->i_private;
eb3394fa 4595
36cdd013
DW
4596 return single_open(file, i915_displayport_test_type_show,
4597 &dev_priv->drm);
eb3394fa
TP
4598}
4599
4600static const struct file_operations i915_displayport_test_type_fops = {
4601 .owner = THIS_MODULE,
4602 .open = i915_displayport_test_type_open,
4603 .read = seq_read,
4604 .llseek = seq_lseek,
4605 .release = single_release
4606};
4607
97e94b22 4608static void wm_latency_show(struct seq_file *m, const uint16_t wm[8])
369a1342 4609{
36cdd013
DW
4610 struct drm_i915_private *dev_priv = m->private;
4611 struct drm_device *dev = &dev_priv->drm;
369a1342 4612 int level;
de38b95c
VS
4613 int num_levels;
4614
36cdd013 4615 if (IS_CHERRYVIEW(dev_priv))
de38b95c 4616 num_levels = 3;
36cdd013 4617 else if (IS_VALLEYVIEW(dev_priv))
de38b95c
VS
4618 num_levels = 1;
4619 else
5db94019 4620 num_levels = ilk_wm_max_level(dev_priv) + 1;
369a1342
VS
4621
4622 drm_modeset_lock_all(dev);
4623
4624 for (level = 0; level < num_levels; level++) {
4625 unsigned int latency = wm[level];
4626
97e94b22
DL
4627 /*
4628 * - WM1+ latency values in 0.5us units
de38b95c 4629 * - latencies are in us on gen9/vlv/chv
97e94b22 4630 */
36cdd013
DW
4631 if (INTEL_GEN(dev_priv) >= 9 || IS_VALLEYVIEW(dev_priv) ||
4632 IS_CHERRYVIEW(dev_priv))
97e94b22
DL
4633 latency *= 10;
4634 else if (level > 0)
369a1342
VS
4635 latency *= 5;
4636
4637 seq_printf(m, "WM%d %u (%u.%u usec)\n",
97e94b22 4638 level, wm[level], latency / 10, latency % 10);
369a1342
VS
4639 }
4640
4641 drm_modeset_unlock_all(dev);
4642}
4643
4644static int pri_wm_latency_show(struct seq_file *m, void *data)
4645{
36cdd013 4646 struct drm_i915_private *dev_priv = m->private;
97e94b22
DL
4647 const uint16_t *latencies;
4648
36cdd013 4649 if (INTEL_GEN(dev_priv) >= 9)
97e94b22
DL
4650 latencies = dev_priv->wm.skl_latency;
4651 else
36cdd013 4652 latencies = dev_priv->wm.pri_latency;
369a1342 4653
97e94b22 4654 wm_latency_show(m, latencies);
369a1342
VS
4655
4656 return 0;
4657}
4658
4659static int spr_wm_latency_show(struct seq_file *m, void *data)
4660{
36cdd013 4661 struct drm_i915_private *dev_priv = m->private;
97e94b22
DL
4662 const uint16_t *latencies;
4663
36cdd013 4664 if (INTEL_GEN(dev_priv) >= 9)
97e94b22
DL
4665 latencies = dev_priv->wm.skl_latency;
4666 else
36cdd013 4667 latencies = dev_priv->wm.spr_latency;
369a1342 4668
97e94b22 4669 wm_latency_show(m, latencies);
369a1342
VS
4670
4671 return 0;
4672}
4673
4674static int cur_wm_latency_show(struct seq_file *m, void *data)
4675{
36cdd013 4676 struct drm_i915_private *dev_priv = m->private;
97e94b22
DL
4677 const uint16_t *latencies;
4678
36cdd013 4679 if (INTEL_GEN(dev_priv) >= 9)
97e94b22
DL
4680 latencies = dev_priv->wm.skl_latency;
4681 else
36cdd013 4682 latencies = dev_priv->wm.cur_latency;
369a1342 4683
97e94b22 4684 wm_latency_show(m, latencies);
369a1342
VS
4685
4686 return 0;
4687}
4688
4689static int pri_wm_latency_open(struct inode *inode, struct file *file)
4690{
36cdd013 4691 struct drm_i915_private *dev_priv = inode->i_private;
369a1342 4692
36cdd013 4693 if (INTEL_GEN(dev_priv) < 5)
369a1342
VS
4694 return -ENODEV;
4695
36cdd013 4696 return single_open(file, pri_wm_latency_show, dev_priv);
369a1342
VS
4697}
4698
4699static int spr_wm_latency_open(struct inode *inode, struct file *file)
4700{
36cdd013 4701 struct drm_i915_private *dev_priv = inode->i_private;
369a1342 4702
36cdd013 4703 if (HAS_GMCH_DISPLAY(dev_priv))
369a1342
VS
4704 return -ENODEV;
4705
36cdd013 4706 return single_open(file, spr_wm_latency_show, dev_priv);
369a1342
VS
4707}
4708
4709static int cur_wm_latency_open(struct inode *inode, struct file *file)
4710{
36cdd013 4711 struct drm_i915_private *dev_priv = inode->i_private;
369a1342 4712
36cdd013 4713 if (HAS_GMCH_DISPLAY(dev_priv))
369a1342
VS
4714 return -ENODEV;
4715
36cdd013 4716 return single_open(file, cur_wm_latency_show, dev_priv);
369a1342
VS
4717}
4718
4719static ssize_t wm_latency_write(struct file *file, const char __user *ubuf,
97e94b22 4720 size_t len, loff_t *offp, uint16_t wm[8])
369a1342
VS
4721{
4722 struct seq_file *m = file->private_data;
36cdd013
DW
4723 struct drm_i915_private *dev_priv = m->private;
4724 struct drm_device *dev = &dev_priv->drm;
97e94b22 4725 uint16_t new[8] = { 0 };
de38b95c 4726 int num_levels;
369a1342
VS
4727 int level;
4728 int ret;
4729 char tmp[32];
4730
36cdd013 4731 if (IS_CHERRYVIEW(dev_priv))
de38b95c 4732 num_levels = 3;
36cdd013 4733 else if (IS_VALLEYVIEW(dev_priv))
de38b95c
VS
4734 num_levels = 1;
4735 else
5db94019 4736 num_levels = ilk_wm_max_level(dev_priv) + 1;
de38b95c 4737
369a1342
VS
4738 if (len >= sizeof(tmp))
4739 return -EINVAL;
4740
4741 if (copy_from_user(tmp, ubuf, len))
4742 return -EFAULT;
4743
4744 tmp[len] = '\0';
4745
97e94b22
DL
4746 ret = sscanf(tmp, "%hu %hu %hu %hu %hu %hu %hu %hu",
4747 &new[0], &new[1], &new[2], &new[3],
4748 &new[4], &new[5], &new[6], &new[7]);
369a1342
VS
4749 if (ret != num_levels)
4750 return -EINVAL;
4751
4752 drm_modeset_lock_all(dev);
4753
4754 for (level = 0; level < num_levels; level++)
4755 wm[level] = new[level];
4756
4757 drm_modeset_unlock_all(dev);
4758
4759 return len;
4760}
4761
4762
4763static ssize_t pri_wm_latency_write(struct file *file, const char __user *ubuf,
4764 size_t len, loff_t *offp)
4765{
4766 struct seq_file *m = file->private_data;
36cdd013 4767 struct drm_i915_private *dev_priv = m->private;
97e94b22 4768 uint16_t *latencies;
369a1342 4769
36cdd013 4770 if (INTEL_GEN(dev_priv) >= 9)
97e94b22
DL
4771 latencies = dev_priv->wm.skl_latency;
4772 else
36cdd013 4773 latencies = dev_priv->wm.pri_latency;
97e94b22
DL
4774
4775 return wm_latency_write(file, ubuf, len, offp, latencies);
369a1342
VS
4776}
4777
4778static ssize_t spr_wm_latency_write(struct file *file, const char __user *ubuf,
4779 size_t len, loff_t *offp)
4780{
4781 struct seq_file *m = file->private_data;
36cdd013 4782 struct drm_i915_private *dev_priv = m->private;
97e94b22 4783 uint16_t *latencies;
369a1342 4784
36cdd013 4785 if (INTEL_GEN(dev_priv) >= 9)
97e94b22
DL
4786 latencies = dev_priv->wm.skl_latency;
4787 else
36cdd013 4788 latencies = dev_priv->wm.spr_latency;
97e94b22
DL
4789
4790 return wm_latency_write(file, ubuf, len, offp, latencies);
369a1342
VS
4791}
4792
4793static ssize_t cur_wm_latency_write(struct file *file, const char __user *ubuf,
4794 size_t len, loff_t *offp)
4795{
4796 struct seq_file *m = file->private_data;
36cdd013 4797 struct drm_i915_private *dev_priv = m->private;
97e94b22
DL
4798 uint16_t *latencies;
4799
36cdd013 4800 if (INTEL_GEN(dev_priv) >= 9)
97e94b22
DL
4801 latencies = dev_priv->wm.skl_latency;
4802 else
36cdd013 4803 latencies = dev_priv->wm.cur_latency;
369a1342 4804
97e94b22 4805 return wm_latency_write(file, ubuf, len, offp, latencies);
369a1342
VS
4806}
4807
4808static const struct file_operations i915_pri_wm_latency_fops = {
4809 .owner = THIS_MODULE,
4810 .open = pri_wm_latency_open,
4811 .read = seq_read,
4812 .llseek = seq_lseek,
4813 .release = single_release,
4814 .write = pri_wm_latency_write
4815};
4816
4817static const struct file_operations i915_spr_wm_latency_fops = {
4818 .owner = THIS_MODULE,
4819 .open = spr_wm_latency_open,
4820 .read = seq_read,
4821 .llseek = seq_lseek,
4822 .release = single_release,
4823 .write = spr_wm_latency_write
4824};
4825
4826static const struct file_operations i915_cur_wm_latency_fops = {
4827 .owner = THIS_MODULE,
4828 .open = cur_wm_latency_open,
4829 .read = seq_read,
4830 .llseek = seq_lseek,
4831 .release = single_release,
4832 .write = cur_wm_latency_write
4833};
4834
647416f9
KC
4835static int
4836i915_wedged_get(void *data, u64 *val)
f3cd474b 4837{
36cdd013 4838 struct drm_i915_private *dev_priv = data;
f3cd474b 4839
d98c52cf 4840 *val = i915_terminally_wedged(&dev_priv->gpu_error);
f3cd474b 4841
647416f9 4842 return 0;
f3cd474b
CW
4843}
4844
647416f9
KC
4845static int
4846i915_wedged_set(void *data, u64 val)
f3cd474b 4847{
36cdd013 4848 struct drm_i915_private *dev_priv = data;
d46c0517 4849
b8d24a06
MK
4850 /*
4851 * There is no safeguard against this debugfs entry colliding
4852 * with the hangcheck calling same i915_handle_error() in
4853 * parallel, causing an explosion. For now we assume that the
4854 * test harness is responsible enough not to inject gpu hangs
4855 * while it is writing to 'i915_wedged'
4856 */
4857
d98c52cf 4858 if (i915_reset_in_progress(&dev_priv->gpu_error))
b8d24a06
MK
4859 return -EAGAIN;
4860
c033666a 4861 i915_handle_error(dev_priv, val,
58174462 4862 "Manually setting wedged to %llu", val);
d46c0517 4863
647416f9 4864 return 0;
f3cd474b
CW
4865}
4866
647416f9
KC
4867DEFINE_SIMPLE_ATTRIBUTE(i915_wedged_fops,
4868 i915_wedged_get, i915_wedged_set,
3a3b4f98 4869 "%llu\n");
f3cd474b 4870
094f9a54
CW
4871static int
4872i915_ring_missed_irq_get(void *data, u64 *val)
4873{
36cdd013 4874 struct drm_i915_private *dev_priv = data;
094f9a54
CW
4875
4876 *val = dev_priv->gpu_error.missed_irq_rings;
4877 return 0;
4878}
4879
4880static int
4881i915_ring_missed_irq_set(void *data, u64 val)
4882{
36cdd013
DW
4883 struct drm_i915_private *dev_priv = data;
4884 struct drm_device *dev = &dev_priv->drm;
094f9a54
CW
4885 int ret;
4886
4887 /* Lock against concurrent debugfs callers */
4888 ret = mutex_lock_interruptible(&dev->struct_mutex);
4889 if (ret)
4890 return ret;
4891 dev_priv->gpu_error.missed_irq_rings = val;
4892 mutex_unlock(&dev->struct_mutex);
4893
4894 return 0;
4895}
4896
4897DEFINE_SIMPLE_ATTRIBUTE(i915_ring_missed_irq_fops,
4898 i915_ring_missed_irq_get, i915_ring_missed_irq_set,
4899 "0x%08llx\n");
4900
4901static int
4902i915_ring_test_irq_get(void *data, u64 *val)
4903{
36cdd013 4904 struct drm_i915_private *dev_priv = data;
094f9a54
CW
4905
4906 *val = dev_priv->gpu_error.test_irq_rings;
4907
4908 return 0;
4909}
4910
4911static int
4912i915_ring_test_irq_set(void *data, u64 val)
4913{
36cdd013 4914 struct drm_i915_private *dev_priv = data;
094f9a54 4915
3a122c27 4916 val &= INTEL_INFO(dev_priv)->ring_mask;
094f9a54 4917 DRM_DEBUG_DRIVER("Masking interrupts on rings 0x%08llx\n", val);
094f9a54 4918 dev_priv->gpu_error.test_irq_rings = val;
094f9a54
CW
4919
4920 return 0;
4921}
4922
4923DEFINE_SIMPLE_ATTRIBUTE(i915_ring_test_irq_fops,
4924 i915_ring_test_irq_get, i915_ring_test_irq_set,
4925 "0x%08llx\n");
4926
dd624afd
CW
4927#define DROP_UNBOUND 0x1
4928#define DROP_BOUND 0x2
4929#define DROP_RETIRE 0x4
4930#define DROP_ACTIVE 0x8
fbbd37b3
CW
4931#define DROP_FREED 0x10
4932#define DROP_ALL (DROP_UNBOUND | \
4933 DROP_BOUND | \
4934 DROP_RETIRE | \
4935 DROP_ACTIVE | \
4936 DROP_FREED)
647416f9
KC
4937static int
4938i915_drop_caches_get(void *data, u64 *val)
dd624afd 4939{
647416f9 4940 *val = DROP_ALL;
dd624afd 4941
647416f9 4942 return 0;
dd624afd
CW
4943}
4944
647416f9
KC
4945static int
4946i915_drop_caches_set(void *data, u64 val)
dd624afd 4947{
36cdd013
DW
4948 struct drm_i915_private *dev_priv = data;
4949 struct drm_device *dev = &dev_priv->drm;
647416f9 4950 int ret;
dd624afd 4951
2f9fe5ff 4952 DRM_DEBUG("Dropping caches: 0x%08llx\n", val);
dd624afd
CW
4953
4954 /* No need to check and wait for gpu resets, only libdrm auto-restarts
4955 * on ioctls on -EAGAIN. */
4956 ret = mutex_lock_interruptible(&dev->struct_mutex);
4957 if (ret)
4958 return ret;
4959
4960 if (val & DROP_ACTIVE) {
22dd3bb9
CW
4961 ret = i915_gem_wait_for_idle(dev_priv,
4962 I915_WAIT_INTERRUPTIBLE |
4963 I915_WAIT_LOCKED);
dd624afd
CW
4964 if (ret)
4965 goto unlock;
4966 }
4967
4968 if (val & (DROP_RETIRE | DROP_ACTIVE))
c033666a 4969 i915_gem_retire_requests(dev_priv);
dd624afd 4970
21ab4e74
CW
4971 if (val & DROP_BOUND)
4972 i915_gem_shrink(dev_priv, LONG_MAX, I915_SHRINK_BOUND);
4ad72b7f 4973
21ab4e74
CW
4974 if (val & DROP_UNBOUND)
4975 i915_gem_shrink(dev_priv, LONG_MAX, I915_SHRINK_UNBOUND);
dd624afd
CW
4976
4977unlock:
4978 mutex_unlock(&dev->struct_mutex);
4979
fbbd37b3
CW
4980 if (val & DROP_FREED) {
4981 synchronize_rcu();
4982 flush_work(&dev_priv->mm.free_work);
4983 }
4984
647416f9 4985 return ret;
dd624afd
CW
4986}
4987
647416f9
KC
4988DEFINE_SIMPLE_ATTRIBUTE(i915_drop_caches_fops,
4989 i915_drop_caches_get, i915_drop_caches_set,
4990 "0x%08llx\n");
dd624afd 4991
647416f9
KC
4992static int
4993i915_max_freq_get(void *data, u64 *val)
358733e9 4994{
36cdd013 4995 struct drm_i915_private *dev_priv = data;
004777cb 4996
36cdd013 4997 if (INTEL_GEN(dev_priv) < 6)
004777cb
DV
4998 return -ENODEV;
4999
7c59a9c1 5000 *val = intel_gpu_freq(dev_priv, dev_priv->rps.max_freq_softlimit);
647416f9 5001 return 0;
358733e9
JB
5002}
5003
647416f9
KC
5004static int
5005i915_max_freq_set(void *data, u64 val)
358733e9 5006{
36cdd013 5007 struct drm_i915_private *dev_priv = data;
bc4d91f6 5008 u32 hw_max, hw_min;
647416f9 5009 int ret;
004777cb 5010
36cdd013 5011 if (INTEL_GEN(dev_priv) < 6)
004777cb 5012 return -ENODEV;
358733e9 5013
647416f9 5014 DRM_DEBUG_DRIVER("Manually setting max freq to %llu\n", val);
358733e9 5015
4fc688ce 5016 ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
004777cb
DV
5017 if (ret)
5018 return ret;
5019
358733e9
JB
5020 /*
5021 * Turbo will still be enabled, but won't go above the set value.
5022 */
bc4d91f6 5023 val = intel_freq_opcode(dev_priv, val);
dd0a1aa1 5024
bc4d91f6
AG
5025 hw_max = dev_priv->rps.max_freq;
5026 hw_min = dev_priv->rps.min_freq;
dd0a1aa1 5027
b39fb297 5028 if (val < hw_min || val > hw_max || val < dev_priv->rps.min_freq_softlimit) {
dd0a1aa1
JM
5029 mutex_unlock(&dev_priv->rps.hw_lock);
5030 return -EINVAL;
0a073b84
JB
5031 }
5032
b39fb297 5033 dev_priv->rps.max_freq_softlimit = val;
dd0a1aa1 5034
dc97997a 5035 intel_set_rps(dev_priv, val);
dd0a1aa1 5036
4fc688ce 5037 mutex_unlock(&dev_priv->rps.hw_lock);
358733e9 5038
647416f9 5039 return 0;
358733e9
JB
5040}
5041
647416f9
KC
5042DEFINE_SIMPLE_ATTRIBUTE(i915_max_freq_fops,
5043 i915_max_freq_get, i915_max_freq_set,
3a3b4f98 5044 "%llu\n");
358733e9 5045
647416f9
KC
5046static int
5047i915_min_freq_get(void *data, u64 *val)
1523c310 5048{
36cdd013 5049 struct drm_i915_private *dev_priv = data;
004777cb 5050
62e1baa1 5051 if (INTEL_GEN(dev_priv) < 6)
004777cb
DV
5052 return -ENODEV;
5053
7c59a9c1 5054 *val = intel_gpu_freq(dev_priv, dev_priv->rps.min_freq_softlimit);
647416f9 5055 return 0;
1523c310
JB
5056}
5057
647416f9
KC
5058static int
5059i915_min_freq_set(void *data, u64 val)
1523c310 5060{
36cdd013 5061 struct drm_i915_private *dev_priv = data;
bc4d91f6 5062 u32 hw_max, hw_min;
647416f9 5063 int ret;
004777cb 5064
62e1baa1 5065 if (INTEL_GEN(dev_priv) < 6)
004777cb 5066 return -ENODEV;
1523c310 5067
647416f9 5068 DRM_DEBUG_DRIVER("Manually setting min freq to %llu\n", val);
1523c310 5069
4fc688ce 5070 ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
004777cb
DV
5071 if (ret)
5072 return ret;
5073
1523c310
JB
5074 /*
5075 * Turbo will still be enabled, but won't go below the set value.
5076 */
bc4d91f6 5077 val = intel_freq_opcode(dev_priv, val);
dd0a1aa1 5078
bc4d91f6
AG
5079 hw_max = dev_priv->rps.max_freq;
5080 hw_min = dev_priv->rps.min_freq;
dd0a1aa1 5081
36cdd013
DW
5082 if (val < hw_min ||
5083 val > hw_max || val > dev_priv->rps.max_freq_softlimit) {
dd0a1aa1
JM
5084 mutex_unlock(&dev_priv->rps.hw_lock);
5085 return -EINVAL;
0a073b84 5086 }
dd0a1aa1 5087
b39fb297 5088 dev_priv->rps.min_freq_softlimit = val;
dd0a1aa1 5089
dc97997a 5090 intel_set_rps(dev_priv, val);
dd0a1aa1 5091
4fc688ce 5092 mutex_unlock(&dev_priv->rps.hw_lock);
1523c310 5093
647416f9 5094 return 0;
1523c310
JB
5095}
5096
647416f9
KC
5097DEFINE_SIMPLE_ATTRIBUTE(i915_min_freq_fops,
5098 i915_min_freq_get, i915_min_freq_set,
3a3b4f98 5099 "%llu\n");
1523c310 5100
647416f9
KC
5101static int
5102i915_cache_sharing_get(void *data, u64 *val)
07b7ddd9 5103{
36cdd013 5104 struct drm_i915_private *dev_priv = data;
07b7ddd9 5105 u32 snpcr;
07b7ddd9 5106
36cdd013 5107 if (!(IS_GEN6(dev_priv) || IS_GEN7(dev_priv)))
004777cb
DV
5108 return -ENODEV;
5109
c8c8fb33 5110 intel_runtime_pm_get(dev_priv);
22bcfc6a 5111
07b7ddd9 5112 snpcr = I915_READ(GEN6_MBCUNIT_SNPCR);
c8c8fb33
PZ
5113
5114 intel_runtime_pm_put(dev_priv);
07b7ddd9 5115
647416f9 5116 *val = (snpcr & GEN6_MBC_SNPCR_MASK) >> GEN6_MBC_SNPCR_SHIFT;
07b7ddd9 5117
647416f9 5118 return 0;
07b7ddd9
JB
5119}
5120
647416f9
KC
5121static int
5122i915_cache_sharing_set(void *data, u64 val)
07b7ddd9 5123{
36cdd013 5124 struct drm_i915_private *dev_priv = data;
07b7ddd9 5125 u32 snpcr;
07b7ddd9 5126
36cdd013 5127 if (!(IS_GEN6(dev_priv) || IS_GEN7(dev_priv)))
004777cb
DV
5128 return -ENODEV;
5129
647416f9 5130 if (val > 3)
07b7ddd9
JB
5131 return -EINVAL;
5132
c8c8fb33 5133 intel_runtime_pm_get(dev_priv);
647416f9 5134 DRM_DEBUG_DRIVER("Manually setting uncore sharing to %llu\n", val);
07b7ddd9
JB
5135
5136 /* Update the cache sharing policy here as well */
5137 snpcr = I915_READ(GEN6_MBCUNIT_SNPCR);
5138 snpcr &= ~GEN6_MBC_SNPCR_MASK;
5139 snpcr |= (val << GEN6_MBC_SNPCR_SHIFT);
5140 I915_WRITE(GEN6_MBCUNIT_SNPCR, snpcr);
5141
c8c8fb33 5142 intel_runtime_pm_put(dev_priv);
647416f9 5143 return 0;
07b7ddd9
JB
5144}
5145
647416f9
KC
5146DEFINE_SIMPLE_ATTRIBUTE(i915_cache_sharing_fops,
5147 i915_cache_sharing_get, i915_cache_sharing_set,
5148 "%llu\n");
07b7ddd9 5149
36cdd013 5150static void cherryview_sseu_device_status(struct drm_i915_private *dev_priv,
915490d5 5151 struct sseu_dev_info *sseu)
5d39525a 5152{
0a0b457f 5153 int ss_max = 2;
5d39525a
JM
5154 int ss;
5155 u32 sig1[ss_max], sig2[ss_max];
5156
5157 sig1[0] = I915_READ(CHV_POWER_SS0_SIG1);
5158 sig1[1] = I915_READ(CHV_POWER_SS1_SIG1);
5159 sig2[0] = I915_READ(CHV_POWER_SS0_SIG2);
5160 sig2[1] = I915_READ(CHV_POWER_SS1_SIG2);
5161
5162 for (ss = 0; ss < ss_max; ss++) {
5163 unsigned int eu_cnt;
5164
5165 if (sig1[ss] & CHV_SS_PG_ENABLE)
5166 /* skip disabled subslice */
5167 continue;
5168
f08a0c92 5169 sseu->slice_mask = BIT(0);
57ec171e 5170 sseu->subslice_mask |= BIT(ss);
5d39525a
JM
5171 eu_cnt = ((sig1[ss] & CHV_EU08_PG_ENABLE) ? 0 : 2) +
5172 ((sig1[ss] & CHV_EU19_PG_ENABLE) ? 0 : 2) +
5173 ((sig1[ss] & CHV_EU210_PG_ENABLE) ? 0 : 2) +
5174 ((sig2[ss] & CHV_EU311_PG_ENABLE) ? 0 : 2);
915490d5
ID
5175 sseu->eu_total += eu_cnt;
5176 sseu->eu_per_subslice = max_t(unsigned int,
5177 sseu->eu_per_subslice, eu_cnt);
5d39525a 5178 }
5d39525a
JM
5179}
5180
36cdd013 5181static void gen9_sseu_device_status(struct drm_i915_private *dev_priv,
915490d5 5182 struct sseu_dev_info *sseu)
5d39525a 5183{
1c046bc1 5184 int s_max = 3, ss_max = 4;
5d39525a
JM
5185 int s, ss;
5186 u32 s_reg[s_max], eu_reg[2*s_max], eu_mask[2];
5187
1c046bc1 5188 /* BXT has a single slice and at most 3 subslices. */
36cdd013 5189 if (IS_BROXTON(dev_priv)) {
1c046bc1
JM
5190 s_max = 1;
5191 ss_max = 3;
5192 }
5193
5194 for (s = 0; s < s_max; s++) {
5195 s_reg[s] = I915_READ(GEN9_SLICE_PGCTL_ACK(s));
5196 eu_reg[2*s] = I915_READ(GEN9_SS01_EU_PGCTL_ACK(s));
5197 eu_reg[2*s + 1] = I915_READ(GEN9_SS23_EU_PGCTL_ACK(s));
5198 }
5199
5d39525a
JM
5200 eu_mask[0] = GEN9_PGCTL_SSA_EU08_ACK |
5201 GEN9_PGCTL_SSA_EU19_ACK |
5202 GEN9_PGCTL_SSA_EU210_ACK |
5203 GEN9_PGCTL_SSA_EU311_ACK;
5204 eu_mask[1] = GEN9_PGCTL_SSB_EU08_ACK |
5205 GEN9_PGCTL_SSB_EU19_ACK |
5206 GEN9_PGCTL_SSB_EU210_ACK |
5207 GEN9_PGCTL_SSB_EU311_ACK;
5208
5209 for (s = 0; s < s_max; s++) {
5210 if ((s_reg[s] & GEN9_PGCTL_SLICE_ACK) == 0)
5211 /* skip disabled slice */
5212 continue;
5213
f08a0c92 5214 sseu->slice_mask |= BIT(s);
1c046bc1 5215
36cdd013 5216 if (IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv))
57ec171e
ID
5217 sseu->subslice_mask =
5218 INTEL_INFO(dev_priv)->sseu.subslice_mask;
1c046bc1 5219
5d39525a
JM
5220 for (ss = 0; ss < ss_max; ss++) {
5221 unsigned int eu_cnt;
5222
57ec171e
ID
5223 if (IS_BROXTON(dev_priv)) {
5224 if (!(s_reg[s] & (GEN9_PGCTL_SS_ACK(ss))))
5225 /* skip disabled subslice */
5226 continue;
1c046bc1 5227
57ec171e
ID
5228 sseu->subslice_mask |= BIT(ss);
5229 }
1c046bc1 5230
5d39525a
JM
5231 eu_cnt = 2 * hweight32(eu_reg[2*s + ss/2] &
5232 eu_mask[ss%2]);
915490d5
ID
5233 sseu->eu_total += eu_cnt;
5234 sseu->eu_per_subslice = max_t(unsigned int,
5235 sseu->eu_per_subslice,
5236 eu_cnt);
5d39525a
JM
5237 }
5238 }
5239}
5240
36cdd013 5241static void broadwell_sseu_device_status(struct drm_i915_private *dev_priv,
915490d5 5242 struct sseu_dev_info *sseu)
91bedd34 5243{
91bedd34 5244 u32 slice_info = I915_READ(GEN8_GT_SLICE_INFO);
36cdd013 5245 int s;
91bedd34 5246
f08a0c92 5247 sseu->slice_mask = slice_info & GEN8_LSLICESTAT_MASK;
91bedd34 5248
f08a0c92 5249 if (sseu->slice_mask) {
57ec171e 5250 sseu->subslice_mask = INTEL_INFO(dev_priv)->sseu.subslice_mask;
43b67998
ID
5251 sseu->eu_per_subslice =
5252 INTEL_INFO(dev_priv)->sseu.eu_per_subslice;
57ec171e
ID
5253 sseu->eu_total = sseu->eu_per_subslice *
5254 sseu_subslice_total(sseu);
91bedd34
ŁD
5255
5256 /* subtract fused off EU(s) from enabled slice(s) */
795b38b3 5257 for (s = 0; s < fls(sseu->slice_mask); s++) {
43b67998
ID
5258 u8 subslice_7eu =
5259 INTEL_INFO(dev_priv)->sseu.subslice_7eu[s];
91bedd34 5260
915490d5 5261 sseu->eu_total -= hweight8(subslice_7eu);
91bedd34
ŁD
5262 }
5263 }
5264}
5265
615d8908
ID
5266static void i915_print_sseu_info(struct seq_file *m, bool is_available_info,
5267 const struct sseu_dev_info *sseu)
5268{
5269 struct drm_i915_private *dev_priv = node_to_i915(m->private);
5270 const char *type = is_available_info ? "Available" : "Enabled";
5271
c67ba538
ID
5272 seq_printf(m, " %s Slice Mask: %04x\n", type,
5273 sseu->slice_mask);
615d8908 5274 seq_printf(m, " %s Slice Total: %u\n", type,
f08a0c92 5275 hweight8(sseu->slice_mask));
615d8908 5276 seq_printf(m, " %s Subslice Total: %u\n", type,
57ec171e 5277 sseu_subslice_total(sseu));
c67ba538
ID
5278 seq_printf(m, " %s Subslice Mask: %04x\n", type,
5279 sseu->subslice_mask);
615d8908 5280 seq_printf(m, " %s Subslice Per Slice: %u\n", type,
57ec171e 5281 hweight8(sseu->subslice_mask));
615d8908
ID
5282 seq_printf(m, " %s EU Total: %u\n", type,
5283 sseu->eu_total);
5284 seq_printf(m, " %s EU Per Subslice: %u\n", type,
5285 sseu->eu_per_subslice);
5286
5287 if (!is_available_info)
5288 return;
5289
5290 seq_printf(m, " Has Pooled EU: %s\n", yesno(HAS_POOLED_EU(dev_priv)));
5291 if (HAS_POOLED_EU(dev_priv))
5292 seq_printf(m, " Min EU in pool: %u\n", sseu->min_eu_in_pool);
5293
5294 seq_printf(m, " Has Slice Power Gating: %s\n",
5295 yesno(sseu->has_slice_pg));
5296 seq_printf(m, " Has Subslice Power Gating: %s\n",
5297 yesno(sseu->has_subslice_pg));
5298 seq_printf(m, " Has EU Power Gating: %s\n",
5299 yesno(sseu->has_eu_pg));
5300}
5301
3873218f
JM
5302static int i915_sseu_status(struct seq_file *m, void *unused)
5303{
36cdd013 5304 struct drm_i915_private *dev_priv = node_to_i915(m->private);
915490d5 5305 struct sseu_dev_info sseu;
3873218f 5306
36cdd013 5307 if (INTEL_GEN(dev_priv) < 8)
3873218f
JM
5308 return -ENODEV;
5309
5310 seq_puts(m, "SSEU Device Info\n");
615d8908 5311 i915_print_sseu_info(m, true, &INTEL_INFO(dev_priv)->sseu);
3873218f 5312
7f992aba 5313 seq_puts(m, "SSEU Device Status\n");
915490d5 5314 memset(&sseu, 0, sizeof(sseu));
238010ed
DW
5315
5316 intel_runtime_pm_get(dev_priv);
5317
36cdd013 5318 if (IS_CHERRYVIEW(dev_priv)) {
915490d5 5319 cherryview_sseu_device_status(dev_priv, &sseu);
36cdd013 5320 } else if (IS_BROADWELL(dev_priv)) {
915490d5 5321 broadwell_sseu_device_status(dev_priv, &sseu);
36cdd013 5322 } else if (INTEL_GEN(dev_priv) >= 9) {
915490d5 5323 gen9_sseu_device_status(dev_priv, &sseu);
7f992aba 5324 }
238010ed
DW
5325
5326 intel_runtime_pm_put(dev_priv);
5327
615d8908 5328 i915_print_sseu_info(m, false, &sseu);
7f992aba 5329
3873218f
JM
5330 return 0;
5331}
5332
6d794d42
BW
5333static int i915_forcewake_open(struct inode *inode, struct file *file)
5334{
36cdd013 5335 struct drm_i915_private *dev_priv = inode->i_private;
6d794d42 5336
36cdd013 5337 if (INTEL_GEN(dev_priv) < 6)
6d794d42
BW
5338 return 0;
5339
6daccb0b 5340 intel_runtime_pm_get(dev_priv);
59bad947 5341 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
6d794d42
BW
5342
5343 return 0;
5344}
5345
c43b5634 5346static int i915_forcewake_release(struct inode *inode, struct file *file)
6d794d42 5347{
36cdd013 5348 struct drm_i915_private *dev_priv = inode->i_private;
6d794d42 5349
36cdd013 5350 if (INTEL_GEN(dev_priv) < 6)
6d794d42
BW
5351 return 0;
5352
59bad947 5353 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
6daccb0b 5354 intel_runtime_pm_put(dev_priv);
6d794d42
BW
5355
5356 return 0;
5357}
5358
5359static const struct file_operations i915_forcewake_fops = {
5360 .owner = THIS_MODULE,
5361 .open = i915_forcewake_open,
5362 .release = i915_forcewake_release,
5363};
5364
5365static int i915_forcewake_create(struct dentry *root, struct drm_minor *minor)
5366{
6d794d42
BW
5367 struct dentry *ent;
5368
5369 ent = debugfs_create_file("i915_forcewake_user",
8eb57294 5370 S_IRUSR,
36cdd013 5371 root, to_i915(minor->dev),
6d794d42 5372 &i915_forcewake_fops);
f3c5fe97
WY
5373 if (!ent)
5374 return -ENOMEM;
6d794d42 5375
8eb57294 5376 return drm_add_fake_info_node(minor, ent, &i915_forcewake_fops);
6d794d42
BW
5377}
5378
6a9c308d
DV
5379static int i915_debugfs_create(struct dentry *root,
5380 struct drm_minor *minor,
5381 const char *name,
5382 const struct file_operations *fops)
07b7ddd9 5383{
07b7ddd9
JB
5384 struct dentry *ent;
5385
6a9c308d 5386 ent = debugfs_create_file(name,
07b7ddd9 5387 S_IRUGO | S_IWUSR,
36cdd013 5388 root, to_i915(minor->dev),
6a9c308d 5389 fops);
f3c5fe97
WY
5390 if (!ent)
5391 return -ENOMEM;
07b7ddd9 5392
6a9c308d 5393 return drm_add_fake_info_node(minor, ent, fops);
07b7ddd9
JB
5394}
5395
06c5bf8c 5396static const struct drm_info_list i915_debugfs_list[] = {
311bd68e 5397 {"i915_capabilities", i915_capabilities, 0},
73aa808f 5398 {"i915_gem_objects", i915_gem_object_info, 0},
08c18323 5399 {"i915_gem_gtt", i915_gem_gtt_info, 0},
6da84829 5400 {"i915_gem_pin_display", i915_gem_gtt_info, 0, (void *)1},
6d2b8885 5401 {"i915_gem_stolen", i915_gem_stolen_list_info },
4e5359cd 5402 {"i915_gem_pageflip", i915_gem_pageflip_info, 0},
2017263e
BG
5403 {"i915_gem_request", i915_gem_request_info, 0},
5404 {"i915_gem_seqno", i915_gem_seqno_info, 0},
a6172a80 5405 {"i915_gem_fence_regs", i915_gem_fence_regs_info, 0},
2017263e 5406 {"i915_gem_interrupt", i915_interrupt_info, 0},
1ec14ad3
CW
5407 {"i915_gem_hws", i915_hws_info, 0, (void *)RCS},
5408 {"i915_gem_hws_blt", i915_hws_info, 0, (void *)BCS},
5409 {"i915_gem_hws_bsd", i915_hws_info, 0, (void *)VCS},
9010ebfd 5410 {"i915_gem_hws_vebox", i915_hws_info, 0, (void *)VECS},
493018dc 5411 {"i915_gem_batch_pool", i915_gem_batch_pool_info, 0},
8b417c26 5412 {"i915_guc_info", i915_guc_info, 0},
fdf5d357 5413 {"i915_guc_load_status", i915_guc_load_status_info, 0},
4c7e77fc 5414 {"i915_guc_log_dump", i915_guc_log_dump, 0},
adb4bd12 5415 {"i915_frequency_info", i915_frequency_info, 0},
f654449a 5416 {"i915_hangcheck_info", i915_hangcheck_info, 0},
f97108d1 5417 {"i915_drpc_info", i915_drpc_info, 0},
7648fa99 5418 {"i915_emon_status", i915_emon_status, 0},
23b2f8bb 5419 {"i915_ring_freq_table", i915_ring_freq_table, 0},
9a851789 5420 {"i915_frontbuffer_tracking", i915_frontbuffer_tracking, 0},
b5e50c3f 5421 {"i915_fbc_status", i915_fbc_status, 0},
92d44621 5422 {"i915_ips_status", i915_ips_status, 0},
4a9bef37 5423 {"i915_sr_status", i915_sr_status, 0},
44834a67 5424 {"i915_opregion", i915_opregion, 0},
ada8f955 5425 {"i915_vbt", i915_vbt, 0},
37811fcc 5426 {"i915_gem_framebuffer", i915_gem_framebuffer_info, 0},
e76d3630 5427 {"i915_context_status", i915_context_status, 0},
c0ab1ae9 5428 {"i915_dump_lrc", i915_dump_lrc, 0},
f65367b5 5429 {"i915_forcewake_domains", i915_forcewake_domains, 0},
ea16a3cd 5430 {"i915_swizzle_info", i915_swizzle_info, 0},
3cf17fc5 5431 {"i915_ppgtt_info", i915_ppgtt_info, 0},
63573eb7 5432 {"i915_llc", i915_llc, 0},
e91fd8c6 5433 {"i915_edp_psr_status", i915_edp_psr_status, 0},
d2e216d0 5434 {"i915_sink_crc_eDP1", i915_sink_crc, 0},
ec013e7f 5435 {"i915_energy_uJ", i915_energy_uJ, 0},
6455c870 5436 {"i915_runtime_pm_status", i915_runtime_pm_status, 0},
1da51581 5437 {"i915_power_domain_info", i915_power_domain_info, 0},
b7cec66d 5438 {"i915_dmc_info", i915_dmc_info, 0},
53f5e3ca 5439 {"i915_display_info", i915_display_info, 0},
1b36595f 5440 {"i915_engine_info", i915_engine_info, 0},
e04934cf 5441 {"i915_semaphore_status", i915_semaphore_status, 0},
728e29d7 5442 {"i915_shared_dplls_info", i915_shared_dplls_info, 0},
11bed958 5443 {"i915_dp_mst_info", i915_dp_mst_info, 0},
1ed1ef9d 5444 {"i915_wa_registers", i915_wa_registers, 0},
c5511e44 5445 {"i915_ddb_info", i915_ddb_info, 0},
3873218f 5446 {"i915_sseu_status", i915_sseu_status, 0},
a54746e3 5447 {"i915_drrs_status", i915_drrs_status, 0},
1854d5ca 5448 {"i915_rps_boost_info", i915_rps_boost_info, 0},
2017263e 5449};
27c202ad 5450#define I915_DEBUGFS_ENTRIES ARRAY_SIZE(i915_debugfs_list)
2017263e 5451
06c5bf8c 5452static const struct i915_debugfs_files {
34b9674c
DV
5453 const char *name;
5454 const struct file_operations *fops;
5455} i915_debugfs_files[] = {
5456 {"i915_wedged", &i915_wedged_fops},
5457 {"i915_max_freq", &i915_max_freq_fops},
5458 {"i915_min_freq", &i915_min_freq_fops},
5459 {"i915_cache_sharing", &i915_cache_sharing_fops},
094f9a54
CW
5460 {"i915_ring_missed_irq", &i915_ring_missed_irq_fops},
5461 {"i915_ring_test_irq", &i915_ring_test_irq_fops},
34b9674c 5462 {"i915_gem_drop_caches", &i915_drop_caches_fops},
98a2f411 5463#if IS_ENABLED(CONFIG_DRM_I915_CAPTURE_ERROR)
34b9674c 5464 {"i915_error_state", &i915_error_state_fops},
98a2f411 5465#endif
34b9674c 5466 {"i915_next_seqno", &i915_next_seqno_fops},
bd9db02f 5467 {"i915_display_crc_ctl", &i915_display_crc_ctl_fops},
369a1342
VS
5468 {"i915_pri_wm_latency", &i915_pri_wm_latency_fops},
5469 {"i915_spr_wm_latency", &i915_spr_wm_latency_fops},
5470 {"i915_cur_wm_latency", &i915_cur_wm_latency_fops},
da46f936 5471 {"i915_fbc_false_color", &i915_fbc_fc_fops},
eb3394fa
TP
5472 {"i915_dp_test_data", &i915_displayport_test_data_fops},
5473 {"i915_dp_test_type", &i915_displayport_test_type_fops},
685534ef
SAK
5474 {"i915_dp_test_active", &i915_displayport_test_active_fops},
5475 {"i915_guc_log_control", &i915_guc_log_control_fops}
34b9674c
DV
5476};
5477
36cdd013 5478void intel_display_crc_init(struct drm_i915_private *dev_priv)
07144428 5479{
b378360e 5480 enum pipe pipe;
07144428 5481
055e393f 5482 for_each_pipe(dev_priv, pipe) {
b378360e 5483 struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[pipe];
07144428 5484
d538bbdf
DL
5485 pipe_crc->opened = false;
5486 spin_lock_init(&pipe_crc->lock);
07144428
DL
5487 init_waitqueue_head(&pipe_crc->wq);
5488 }
5489}
5490
1dac891c 5491int i915_debugfs_register(struct drm_i915_private *dev_priv)
2017263e 5492{
91c8a326 5493 struct drm_minor *minor = dev_priv->drm.primary;
34b9674c 5494 int ret, i;
f3cd474b 5495
6d794d42 5496 ret = i915_forcewake_create(minor->debugfs_root, minor);
358733e9
JB
5497 if (ret)
5498 return ret;
6a9c308d 5499
07144428
DL
5500 for (i = 0; i < ARRAY_SIZE(i915_pipe_crc_data); i++) {
5501 ret = i915_pipe_crc_create(minor->debugfs_root, minor, i);
5502 if (ret)
5503 return ret;
5504 }
5505
34b9674c
DV
5506 for (i = 0; i < ARRAY_SIZE(i915_debugfs_files); i++) {
5507 ret = i915_debugfs_create(minor->debugfs_root, minor,
5508 i915_debugfs_files[i].name,
5509 i915_debugfs_files[i].fops);
5510 if (ret)
5511 return ret;
5512 }
40633219 5513
27c202ad
BG
5514 return drm_debugfs_create_files(i915_debugfs_list,
5515 I915_DEBUGFS_ENTRIES,
2017263e
BG
5516 minor->debugfs_root, minor);
5517}
5518
1dac891c 5519void i915_debugfs_unregister(struct drm_i915_private *dev_priv)
2017263e 5520{
91c8a326 5521 struct drm_minor *minor = dev_priv->drm.primary;
34b9674c
DV
5522 int i;
5523
27c202ad
BG
5524 drm_debugfs_remove_files(i915_debugfs_list,
5525 I915_DEBUGFS_ENTRIES, minor);
07144428 5526
36cdd013 5527 drm_debugfs_remove_files((struct drm_info_list *)&i915_forcewake_fops,
6d794d42 5528 1, minor);
07144428 5529
e309a997 5530 for (i = 0; i < ARRAY_SIZE(i915_pipe_crc_data); i++) {
07144428
DL
5531 struct drm_info_list *info_list =
5532 (struct drm_info_list *)&i915_pipe_crc_data[i];
5533
5534 drm_debugfs_remove_files(info_list, 1, minor);
5535 }
5536
34b9674c
DV
5537 for (i = 0; i < ARRAY_SIZE(i915_debugfs_files); i++) {
5538 struct drm_info_list *info_list =
36cdd013 5539 (struct drm_info_list *)i915_debugfs_files[i].fops;
34b9674c
DV
5540
5541 drm_debugfs_remove_files(info_list, 1, minor);
5542 }
2017263e 5543}
aa7471d2
JN
5544
5545struct dpcd_block {
5546 /* DPCD dump start address. */
5547 unsigned int offset;
5548 /* DPCD dump end address, inclusive. If unset, .size will be used. */
5549 unsigned int end;
5550 /* DPCD dump size. Used if .end is unset. If unset, defaults to 1. */
5551 size_t size;
5552 /* Only valid for eDP. */
5553 bool edp;
5554};
5555
5556static const struct dpcd_block i915_dpcd_debug[] = {
5557 { .offset = DP_DPCD_REV, .size = DP_RECEIVER_CAP_SIZE },
5558 { .offset = DP_PSR_SUPPORT, .end = DP_PSR_CAPS },
5559 { .offset = DP_DOWNSTREAM_PORT_0, .size = 16 },
5560 { .offset = DP_LINK_BW_SET, .end = DP_EDP_CONFIGURATION_SET },
5561 { .offset = DP_SINK_COUNT, .end = DP_ADJUST_REQUEST_LANE2_3 },
5562 { .offset = DP_SET_POWER },
5563 { .offset = DP_EDP_DPCD_REV },
5564 { .offset = DP_EDP_GENERAL_CAP_1, .end = DP_EDP_GENERAL_CAP_3 },
5565 { .offset = DP_EDP_DISPLAY_CONTROL_REGISTER, .end = DP_EDP_BACKLIGHT_FREQ_CAP_MAX_LSB },
5566 { .offset = DP_EDP_DBC_MINIMUM_BRIGHTNESS_SET, .end = DP_EDP_DBC_MAXIMUM_BRIGHTNESS_SET },
5567};
5568
5569static int i915_dpcd_show(struct seq_file *m, void *data)
5570{
5571 struct drm_connector *connector = m->private;
5572 struct intel_dp *intel_dp =
5573 enc_to_intel_dp(&intel_attached_encoder(connector)->base);
5574 uint8_t buf[16];
5575 ssize_t err;
5576 int i;
5577
5c1a8875
MK
5578 if (connector->status != connector_status_connected)
5579 return -ENODEV;
5580
aa7471d2
JN
5581 for (i = 0; i < ARRAY_SIZE(i915_dpcd_debug); i++) {
5582 const struct dpcd_block *b = &i915_dpcd_debug[i];
5583 size_t size = b->end ? b->end - b->offset + 1 : (b->size ?: 1);
5584
5585 if (b->edp &&
5586 connector->connector_type != DRM_MODE_CONNECTOR_eDP)
5587 continue;
5588
5589 /* low tech for now */
5590 if (WARN_ON(size > sizeof(buf)))
5591 continue;
5592
5593 err = drm_dp_dpcd_read(&intel_dp->aux, b->offset, buf, size);
5594 if (err <= 0) {
5595 DRM_ERROR("dpcd read (%zu bytes at %u) failed (%zd)\n",
5596 size, b->offset, err);
5597 continue;
5598 }
5599
5600 seq_printf(m, "%04x: %*ph\n", b->offset, (int) size, buf);
b3f9d7d7 5601 }
aa7471d2
JN
5602
5603 return 0;
5604}
5605
5606static int i915_dpcd_open(struct inode *inode, struct file *file)
5607{
5608 return single_open(file, i915_dpcd_show, inode->i_private);
5609}
5610
5611static const struct file_operations i915_dpcd_fops = {
5612 .owner = THIS_MODULE,
5613 .open = i915_dpcd_open,
5614 .read = seq_read,
5615 .llseek = seq_lseek,
5616 .release = single_release,
5617};
5618
ecbd6781
DW
5619static int i915_panel_show(struct seq_file *m, void *data)
5620{
5621 struct drm_connector *connector = m->private;
5622 struct intel_dp *intel_dp =
5623 enc_to_intel_dp(&intel_attached_encoder(connector)->base);
5624
5625 if (connector->status != connector_status_connected)
5626 return -ENODEV;
5627
5628 seq_printf(m, "Panel power up delay: %d\n",
5629 intel_dp->panel_power_up_delay);
5630 seq_printf(m, "Panel power down delay: %d\n",
5631 intel_dp->panel_power_down_delay);
5632 seq_printf(m, "Backlight on delay: %d\n",
5633 intel_dp->backlight_on_delay);
5634 seq_printf(m, "Backlight off delay: %d\n",
5635 intel_dp->backlight_off_delay);
5636
5637 return 0;
5638}
5639
5640static int i915_panel_open(struct inode *inode, struct file *file)
5641{
5642 return single_open(file, i915_panel_show, inode->i_private);
5643}
5644
5645static const struct file_operations i915_panel_fops = {
5646 .owner = THIS_MODULE,
5647 .open = i915_panel_open,
5648 .read = seq_read,
5649 .llseek = seq_lseek,
5650 .release = single_release,
5651};
5652
aa7471d2
JN
5653/**
5654 * i915_debugfs_connector_add - add i915 specific connector debugfs files
5655 * @connector: pointer to a registered drm_connector
5656 *
5657 * Cleanup will be done by drm_connector_unregister() through a call to
5658 * drm_debugfs_connector_remove().
5659 *
5660 * Returns 0 on success, negative error codes on error.
5661 */
5662int i915_debugfs_connector_add(struct drm_connector *connector)
5663{
5664 struct dentry *root = connector->debugfs_entry;
5665
5666 /* The connector must have been registered beforehands. */
5667 if (!root)
5668 return -ENODEV;
5669
5670 if (connector->connector_type == DRM_MODE_CONNECTOR_DisplayPort ||
5671 connector->connector_type == DRM_MODE_CONNECTOR_eDP)
ecbd6781
DW
5672 debugfs_create_file("i915_dpcd", S_IRUGO, root,
5673 connector, &i915_dpcd_fops);
5674
5675 if (connector->connector_type == DRM_MODE_CONNECTOR_eDP)
5676 debugfs_create_file("i915_panel_timings", S_IRUGO, root,
5677 connector, &i915_panel_fops);
aa7471d2
JN
5678
5679 return 0;
5680}