]> git.proxmox.com Git - mirror_ubuntu-bionic-kernel.git/blame - drivers/gpu/drm/i915/i915_debugfs.c
drm/i915: refactor ring error state capture to use arrays
[mirror_ubuntu-bionic-kernel.git] / drivers / gpu / drm / i915 / i915_debugfs.c
CommitLineData
2017263e
BG
1/*
2 * Copyright © 2008 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 * Keith Packard <keithp@keithp.com>
26 *
27 */
28
29#include <linux/seq_file.h>
f3cd474b 30#include <linux/debugfs.h>
5a0e3ad6 31#include <linux/slab.h>
2d1a8a48 32#include <linux/export.h>
2017263e
BG
33#include "drmP.h"
34#include "drm.h"
4e5359cd 35#include "intel_drv.h"
e5c65260 36#include "intel_ringbuffer.h"
2017263e
BG
37#include "i915_drm.h"
38#include "i915_drv.h"
39
40#define DRM_I915_RING_DEBUG 1
41
42
43#if defined(CONFIG_DEBUG_FS)
44
f13d3f73 45enum {
69dc4987 46 ACTIVE_LIST,
f13d3f73
CW
47 FLUSHING_LIST,
48 INACTIVE_LIST,
d21d5975
CW
49 PINNED_LIST,
50 DEFERRED_FREE_LIST,
f13d3f73 51};
2017263e 52
70d39fe4
CW
53static const char *yesno(int v)
54{
55 return v ? "yes" : "no";
56}
57
58static int i915_capabilities(struct seq_file *m, void *data)
59{
60 struct drm_info_node *node = (struct drm_info_node *) m->private;
61 struct drm_device *dev = node->minor->dev;
62 const struct intel_device_info *info = INTEL_INFO(dev);
63
64 seq_printf(m, "gen: %d\n", info->gen);
03d00ac5 65 seq_printf(m, "pch: %d\n", INTEL_PCH_TYPE(dev));
70d39fe4
CW
66#define B(x) seq_printf(m, #x ": %s\n", yesno(info->x))
67 B(is_mobile);
70d39fe4
CW
68 B(is_i85x);
69 B(is_i915g);
70d39fe4 70 B(is_i945gm);
70d39fe4
CW
71 B(is_g33);
72 B(need_gfx_hws);
73 B(is_g4x);
74 B(is_pineview);
75 B(is_broadwater);
76 B(is_crestline);
70d39fe4 77 B(has_fbc);
70d39fe4
CW
78 B(has_pipe_cxsr);
79 B(has_hotplug);
80 B(cursor_needs_physical);
81 B(has_overlay);
82 B(overlay_needs_physical);
a6c45cf0 83 B(supports_tv);
549f7365
CW
84 B(has_bsd_ring);
85 B(has_blt_ring);
3d29b842 86 B(has_llc);
70d39fe4
CW
87#undef B
88
89 return 0;
90}
2017263e 91
05394f39 92static const char *get_pin_flag(struct drm_i915_gem_object *obj)
a6172a80 93{
05394f39 94 if (obj->user_pin_count > 0)
a6172a80 95 return "P";
05394f39 96 else if (obj->pin_count > 0)
a6172a80
CW
97 return "p";
98 else
99 return " ";
100}
101
05394f39 102static const char *get_tiling_flag(struct drm_i915_gem_object *obj)
a6172a80 103{
0206e353
AJ
104 switch (obj->tiling_mode) {
105 default:
106 case I915_TILING_NONE: return " ";
107 case I915_TILING_X: return "X";
108 case I915_TILING_Y: return "Y";
109 }
a6172a80
CW
110}
111
93dfb40c 112static const char *cache_level_str(int type)
08c18323
CW
113{
114 switch (type) {
93dfb40c
CW
115 case I915_CACHE_NONE: return " uncached";
116 case I915_CACHE_LLC: return " snooped (LLC)";
117 case I915_CACHE_LLC_MLC: return " snooped (LLC+MLC)";
08c18323
CW
118 default: return "";
119 }
120}
121
37811fcc
CW
122static void
123describe_obj(struct seq_file *m, struct drm_i915_gem_object *obj)
124{
08c18323 125 seq_printf(m, "%p: %s%s %8zd %04x %04x %d %d%s%s%s",
37811fcc
CW
126 &obj->base,
127 get_pin_flag(obj),
128 get_tiling_flag(obj),
129 obj->base.size,
130 obj->base.read_domains,
131 obj->base.write_domain,
132 obj->last_rendering_seqno,
caea7476 133 obj->last_fenced_seqno,
93dfb40c 134 cache_level_str(obj->cache_level),
37811fcc
CW
135 obj->dirty ? " dirty" : "",
136 obj->madv == I915_MADV_DONTNEED ? " purgeable" : "");
137 if (obj->base.name)
138 seq_printf(m, " (name: %d)", obj->base.name);
139 if (obj->fence_reg != I915_FENCE_REG_NONE)
140 seq_printf(m, " (fence: %d)", obj->fence_reg);
141 if (obj->gtt_space != NULL)
a00b10c3
CW
142 seq_printf(m, " (gtt offset: %08x, size: %08x)",
143 obj->gtt_offset, (unsigned int)obj->gtt_space->size);
6299f992
CW
144 if (obj->pin_mappable || obj->fault_mappable) {
145 char s[3], *t = s;
146 if (obj->pin_mappable)
147 *t++ = 'p';
148 if (obj->fault_mappable)
149 *t++ = 'f';
150 *t = '\0';
151 seq_printf(m, " (%s mappable)", s);
152 }
69dc4987
CW
153 if (obj->ring != NULL)
154 seq_printf(m, " (%s)", obj->ring->name);
37811fcc
CW
155}
156
433e12f7 157static int i915_gem_object_list_info(struct seq_file *m, void *data)
2017263e
BG
158{
159 struct drm_info_node *node = (struct drm_info_node *) m->private;
433e12f7
BG
160 uintptr_t list = (uintptr_t) node->info_ent->data;
161 struct list_head *head;
2017263e
BG
162 struct drm_device *dev = node->minor->dev;
163 drm_i915_private_t *dev_priv = dev->dev_private;
05394f39 164 struct drm_i915_gem_object *obj;
8f2480fb
CW
165 size_t total_obj_size, total_gtt_size;
166 int count, ret;
de227ef0
CW
167
168 ret = mutex_lock_interruptible(&dev->struct_mutex);
169 if (ret)
170 return ret;
2017263e 171
433e12f7
BG
172 switch (list) {
173 case ACTIVE_LIST:
174 seq_printf(m, "Active:\n");
69dc4987 175 head = &dev_priv->mm.active_list;
433e12f7
BG
176 break;
177 case INACTIVE_LIST:
a17458fc 178 seq_printf(m, "Inactive:\n");
433e12f7
BG
179 head = &dev_priv->mm.inactive_list;
180 break;
f13d3f73
CW
181 case PINNED_LIST:
182 seq_printf(m, "Pinned:\n");
183 head = &dev_priv->mm.pinned_list;
184 break;
433e12f7
BG
185 case FLUSHING_LIST:
186 seq_printf(m, "Flushing:\n");
187 head = &dev_priv->mm.flushing_list;
188 break;
d21d5975
CW
189 case DEFERRED_FREE_LIST:
190 seq_printf(m, "Deferred free:\n");
191 head = &dev_priv->mm.deferred_free_list;
192 break;
433e12f7 193 default:
de227ef0
CW
194 mutex_unlock(&dev->struct_mutex);
195 return -EINVAL;
2017263e 196 }
2017263e 197
8f2480fb 198 total_obj_size = total_gtt_size = count = 0;
05394f39 199 list_for_each_entry(obj, head, mm_list) {
37811fcc 200 seq_printf(m, " ");
05394f39 201 describe_obj(m, obj);
f4ceda89 202 seq_printf(m, "\n");
05394f39
CW
203 total_obj_size += obj->base.size;
204 total_gtt_size += obj->gtt_space->size;
8f2480fb 205 count++;
2017263e 206 }
de227ef0 207 mutex_unlock(&dev->struct_mutex);
5e118f41 208
8f2480fb
CW
209 seq_printf(m, "Total %d objects, %zu bytes, %zu GTT size\n",
210 count, total_obj_size, total_gtt_size);
2017263e
BG
211 return 0;
212}
213
6299f992
CW
214#define count_objects(list, member) do { \
215 list_for_each_entry(obj, list, member) { \
216 size += obj->gtt_space->size; \
217 ++count; \
218 if (obj->map_and_fenceable) { \
219 mappable_size += obj->gtt_space->size; \
220 ++mappable_count; \
221 } \
222 } \
0206e353 223} while (0)
6299f992 224
73aa808f
CW
225static int i915_gem_object_info(struct seq_file *m, void* data)
226{
227 struct drm_info_node *node = (struct drm_info_node *) m->private;
228 struct drm_device *dev = node->minor->dev;
229 struct drm_i915_private *dev_priv = dev->dev_private;
6299f992
CW
230 u32 count, mappable_count;
231 size_t size, mappable_size;
232 struct drm_i915_gem_object *obj;
73aa808f
CW
233 int ret;
234
235 ret = mutex_lock_interruptible(&dev->struct_mutex);
236 if (ret)
237 return ret;
238
6299f992
CW
239 seq_printf(m, "%u objects, %zu bytes\n",
240 dev_priv->mm.object_count,
241 dev_priv->mm.object_memory);
242
243 size = count = mappable_size = mappable_count = 0;
244 count_objects(&dev_priv->mm.gtt_list, gtt_list);
245 seq_printf(m, "%u [%u] objects, %zu [%zu] bytes in gtt\n",
246 count, mappable_count, size, mappable_size);
247
248 size = count = mappable_size = mappable_count = 0;
249 count_objects(&dev_priv->mm.active_list, mm_list);
250 count_objects(&dev_priv->mm.flushing_list, mm_list);
251 seq_printf(m, " %u [%u] active objects, %zu [%zu] bytes\n",
252 count, mappable_count, size, mappable_size);
253
254 size = count = mappable_size = mappable_count = 0;
255 count_objects(&dev_priv->mm.pinned_list, mm_list);
256 seq_printf(m, " %u [%u] pinned objects, %zu [%zu] bytes\n",
257 count, mappable_count, size, mappable_size);
258
259 size = count = mappable_size = mappable_count = 0;
260 count_objects(&dev_priv->mm.inactive_list, mm_list);
261 seq_printf(m, " %u [%u] inactive objects, %zu [%zu] bytes\n",
262 count, mappable_count, size, mappable_size);
263
264 size = count = mappable_size = mappable_count = 0;
265 count_objects(&dev_priv->mm.deferred_free_list, mm_list);
266 seq_printf(m, " %u [%u] freed objects, %zu [%zu] bytes\n",
267 count, mappable_count, size, mappable_size);
268
269 size = count = mappable_size = mappable_count = 0;
270 list_for_each_entry(obj, &dev_priv->mm.gtt_list, gtt_list) {
271 if (obj->fault_mappable) {
272 size += obj->gtt_space->size;
273 ++count;
274 }
275 if (obj->pin_mappable) {
276 mappable_size += obj->gtt_space->size;
277 ++mappable_count;
278 }
279 }
280 seq_printf(m, "%u pinned mappable objects, %zu bytes\n",
281 mappable_count, mappable_size);
282 seq_printf(m, "%u fault mappable objects, %zu bytes\n",
283 count, size);
284
285 seq_printf(m, "%zu [%zu] gtt total\n",
286 dev_priv->mm.gtt_total, dev_priv->mm.mappable_gtt_total);
73aa808f
CW
287
288 mutex_unlock(&dev->struct_mutex);
289
290 return 0;
291}
292
08c18323
CW
293static int i915_gem_gtt_info(struct seq_file *m, void* data)
294{
295 struct drm_info_node *node = (struct drm_info_node *) m->private;
296 struct drm_device *dev = node->minor->dev;
297 struct drm_i915_private *dev_priv = dev->dev_private;
298 struct drm_i915_gem_object *obj;
299 size_t total_obj_size, total_gtt_size;
300 int count, ret;
301
302 ret = mutex_lock_interruptible(&dev->struct_mutex);
303 if (ret)
304 return ret;
305
306 total_obj_size = total_gtt_size = count = 0;
307 list_for_each_entry(obj, &dev_priv->mm.gtt_list, gtt_list) {
308 seq_printf(m, " ");
309 describe_obj(m, obj);
310 seq_printf(m, "\n");
311 total_obj_size += obj->base.size;
312 total_gtt_size += obj->gtt_space->size;
313 count++;
314 }
315
316 mutex_unlock(&dev->struct_mutex);
317
318 seq_printf(m, "Total %d objects, %zu bytes, %zu GTT size\n",
319 count, total_obj_size, total_gtt_size);
320
321 return 0;
322}
323
73aa808f 324
4e5359cd
SF
325static int i915_gem_pageflip_info(struct seq_file *m, void *data)
326{
327 struct drm_info_node *node = (struct drm_info_node *) m->private;
328 struct drm_device *dev = node->minor->dev;
329 unsigned long flags;
330 struct intel_crtc *crtc;
331
332 list_for_each_entry(crtc, &dev->mode_config.crtc_list, base.head) {
9db4a9c7
JB
333 const char pipe = pipe_name(crtc->pipe);
334 const char plane = plane_name(crtc->plane);
4e5359cd
SF
335 struct intel_unpin_work *work;
336
337 spin_lock_irqsave(&dev->event_lock, flags);
338 work = crtc->unpin_work;
339 if (work == NULL) {
9db4a9c7 340 seq_printf(m, "No flip due on pipe %c (plane %c)\n",
4e5359cd
SF
341 pipe, plane);
342 } else {
343 if (!work->pending) {
9db4a9c7 344 seq_printf(m, "Flip queued on pipe %c (plane %c)\n",
4e5359cd
SF
345 pipe, plane);
346 } else {
9db4a9c7 347 seq_printf(m, "Flip pending (waiting for vsync) on pipe %c (plane %c)\n",
4e5359cd
SF
348 pipe, plane);
349 }
350 if (work->enable_stall_check)
351 seq_printf(m, "Stall check enabled, ");
352 else
353 seq_printf(m, "Stall check waiting for page flip ioctl, ");
354 seq_printf(m, "%d prepares\n", work->pending);
355
356 if (work->old_fb_obj) {
05394f39
CW
357 struct drm_i915_gem_object *obj = work->old_fb_obj;
358 if (obj)
359 seq_printf(m, "Old framebuffer gtt_offset 0x%08x\n", obj->gtt_offset);
4e5359cd
SF
360 }
361 if (work->pending_flip_obj) {
05394f39
CW
362 struct drm_i915_gem_object *obj = work->pending_flip_obj;
363 if (obj)
364 seq_printf(m, "New framebuffer gtt_offset 0x%08x\n", obj->gtt_offset);
4e5359cd
SF
365 }
366 }
367 spin_unlock_irqrestore(&dev->event_lock, flags);
368 }
369
370 return 0;
371}
372
2017263e
BG
373static int i915_gem_request_info(struct seq_file *m, void *data)
374{
375 struct drm_info_node *node = (struct drm_info_node *) m->private;
376 struct drm_device *dev = node->minor->dev;
377 drm_i915_private_t *dev_priv = dev->dev_private;
378 struct drm_i915_gem_request *gem_request;
c2c347a9 379 int ret, count;
de227ef0
CW
380
381 ret = mutex_lock_interruptible(&dev->struct_mutex);
382 if (ret)
383 return ret;
2017263e 384
c2c347a9 385 count = 0;
1ec14ad3 386 if (!list_empty(&dev_priv->ring[RCS].request_list)) {
c2c347a9
CW
387 seq_printf(m, "Render requests:\n");
388 list_for_each_entry(gem_request,
1ec14ad3 389 &dev_priv->ring[RCS].request_list,
c2c347a9
CW
390 list) {
391 seq_printf(m, " %d @ %d\n",
392 gem_request->seqno,
393 (int) (jiffies - gem_request->emitted_jiffies));
394 }
395 count++;
396 }
1ec14ad3 397 if (!list_empty(&dev_priv->ring[VCS].request_list)) {
c2c347a9
CW
398 seq_printf(m, "BSD requests:\n");
399 list_for_each_entry(gem_request,
1ec14ad3 400 &dev_priv->ring[VCS].request_list,
c2c347a9
CW
401 list) {
402 seq_printf(m, " %d @ %d\n",
403 gem_request->seqno,
404 (int) (jiffies - gem_request->emitted_jiffies));
405 }
406 count++;
407 }
1ec14ad3 408 if (!list_empty(&dev_priv->ring[BCS].request_list)) {
c2c347a9
CW
409 seq_printf(m, "BLT requests:\n");
410 list_for_each_entry(gem_request,
1ec14ad3 411 &dev_priv->ring[BCS].request_list,
c2c347a9
CW
412 list) {
413 seq_printf(m, " %d @ %d\n",
414 gem_request->seqno,
415 (int) (jiffies - gem_request->emitted_jiffies));
416 }
417 count++;
2017263e 418 }
de227ef0
CW
419 mutex_unlock(&dev->struct_mutex);
420
c2c347a9
CW
421 if (count == 0)
422 seq_printf(m, "No requests\n");
423
2017263e
BG
424 return 0;
425}
426
b2223497
CW
427static void i915_ring_seqno_info(struct seq_file *m,
428 struct intel_ring_buffer *ring)
429{
430 if (ring->get_seqno) {
431 seq_printf(m, "Current sequence (%s): %d\n",
432 ring->name, ring->get_seqno(ring));
433 seq_printf(m, "Waiter sequence (%s): %d\n",
434 ring->name, ring->waiting_seqno);
435 seq_printf(m, "IRQ sequence (%s): %d\n",
436 ring->name, ring->irq_seqno);
437 }
438}
439
2017263e
BG
440static int i915_gem_seqno_info(struct seq_file *m, void *data)
441{
442 struct drm_info_node *node = (struct drm_info_node *) m->private;
443 struct drm_device *dev = node->minor->dev;
444 drm_i915_private_t *dev_priv = dev->dev_private;
1ec14ad3 445 int ret, i;
de227ef0
CW
446
447 ret = mutex_lock_interruptible(&dev->struct_mutex);
448 if (ret)
449 return ret;
2017263e 450
1ec14ad3
CW
451 for (i = 0; i < I915_NUM_RINGS; i++)
452 i915_ring_seqno_info(m, &dev_priv->ring[i]);
de227ef0
CW
453
454 mutex_unlock(&dev->struct_mutex);
455
2017263e
BG
456 return 0;
457}
458
459
460static int i915_interrupt_info(struct seq_file *m, void *data)
461{
462 struct drm_info_node *node = (struct drm_info_node *) m->private;
463 struct drm_device *dev = node->minor->dev;
464 drm_i915_private_t *dev_priv = dev->dev_private;
9db4a9c7 465 int ret, i, pipe;
de227ef0
CW
466
467 ret = mutex_lock_interruptible(&dev->struct_mutex);
468 if (ret)
469 return ret;
2017263e 470
bad720ff 471 if (!HAS_PCH_SPLIT(dev)) {
5f6a1695
ZW
472 seq_printf(m, "Interrupt enable: %08x\n",
473 I915_READ(IER));
474 seq_printf(m, "Interrupt identity: %08x\n",
475 I915_READ(IIR));
476 seq_printf(m, "Interrupt mask: %08x\n",
477 I915_READ(IMR));
9db4a9c7
JB
478 for_each_pipe(pipe)
479 seq_printf(m, "Pipe %c stat: %08x\n",
480 pipe_name(pipe),
481 I915_READ(PIPESTAT(pipe)));
5f6a1695
ZW
482 } else {
483 seq_printf(m, "North Display Interrupt enable: %08x\n",
484 I915_READ(DEIER));
485 seq_printf(m, "North Display Interrupt identity: %08x\n",
486 I915_READ(DEIIR));
487 seq_printf(m, "North Display Interrupt mask: %08x\n",
488 I915_READ(DEIMR));
489 seq_printf(m, "South Display Interrupt enable: %08x\n",
490 I915_READ(SDEIER));
491 seq_printf(m, "South Display Interrupt identity: %08x\n",
492 I915_READ(SDEIIR));
493 seq_printf(m, "South Display Interrupt mask: %08x\n",
494 I915_READ(SDEIMR));
495 seq_printf(m, "Graphics Interrupt enable: %08x\n",
496 I915_READ(GTIER));
497 seq_printf(m, "Graphics Interrupt identity: %08x\n",
498 I915_READ(GTIIR));
499 seq_printf(m, "Graphics Interrupt mask: %08x\n",
500 I915_READ(GTIMR));
501 }
2017263e
BG
502 seq_printf(m, "Interrupts received: %d\n",
503 atomic_read(&dev_priv->irq_received));
9862e600 504 for (i = 0; i < I915_NUM_RINGS; i++) {
da64c6fc 505 if (IS_GEN6(dev) || IS_GEN7(dev)) {
9862e600
CW
506 seq_printf(m, "Graphics Interrupt mask (%s): %08x\n",
507 dev_priv->ring[i].name,
508 I915_READ_IMR(&dev_priv->ring[i]));
509 }
1ec14ad3 510 i915_ring_seqno_info(m, &dev_priv->ring[i]);
9862e600 511 }
de227ef0
CW
512 mutex_unlock(&dev->struct_mutex);
513
2017263e
BG
514 return 0;
515}
516
a6172a80
CW
517static int i915_gem_fence_regs_info(struct seq_file *m, void *data)
518{
519 struct drm_info_node *node = (struct drm_info_node *) m->private;
520 struct drm_device *dev = node->minor->dev;
521 drm_i915_private_t *dev_priv = dev->dev_private;
de227ef0
CW
522 int i, ret;
523
524 ret = mutex_lock_interruptible(&dev->struct_mutex);
525 if (ret)
526 return ret;
a6172a80
CW
527
528 seq_printf(m, "Reserved fences = %d\n", dev_priv->fence_reg_start);
529 seq_printf(m, "Total fences = %d\n", dev_priv->num_fence_regs);
530 for (i = 0; i < dev_priv->num_fence_regs; i++) {
05394f39 531 struct drm_i915_gem_object *obj = dev_priv->fence_regs[i].obj;
a6172a80 532
c2c347a9
CW
533 seq_printf(m, "Fenced object[%2d] = ", i);
534 if (obj == NULL)
535 seq_printf(m, "unused");
536 else
05394f39 537 describe_obj(m, obj);
c2c347a9 538 seq_printf(m, "\n");
a6172a80
CW
539 }
540
05394f39 541 mutex_unlock(&dev->struct_mutex);
a6172a80
CW
542 return 0;
543}
544
2017263e
BG
545static int i915_hws_info(struct seq_file *m, void *data)
546{
547 struct drm_info_node *node = (struct drm_info_node *) m->private;
548 struct drm_device *dev = node->minor->dev;
549 drm_i915_private_t *dev_priv = dev->dev_private;
4066c0ae 550 struct intel_ring_buffer *ring;
311bd68e 551 const volatile u32 __iomem *hws;
4066c0ae
CW
552 int i;
553
1ec14ad3 554 ring = &dev_priv->ring[(uintptr_t)node->info_ent->data];
311bd68e 555 hws = (volatile u32 __iomem *)ring->status_page.page_addr;
2017263e
BG
556 if (hws == NULL)
557 return 0;
558
559 for (i = 0; i < 4096 / sizeof(u32) / 4; i += 4) {
560 seq_printf(m, "0x%08x: 0x%08x 0x%08x 0x%08x 0x%08x\n",
561 i * 4,
562 hws[i], hws[i + 1], hws[i + 2], hws[i + 3]);
563 }
564 return 0;
565}
566
5cdf5881
CW
567static void i915_dump_object(struct seq_file *m,
568 struct io_mapping *mapping,
05394f39 569 struct drm_i915_gem_object *obj)
6911a9b8 570{
5cdf5881 571 int page, page_count, i;
6911a9b8 572
05394f39 573 page_count = obj->base.size / PAGE_SIZE;
6911a9b8 574 for (page = 0; page < page_count; page++) {
5cdf5881 575 u32 *mem = io_mapping_map_wc(mapping,
05394f39 576 obj->gtt_offset + page * PAGE_SIZE);
6911a9b8
BG
577 for (i = 0; i < PAGE_SIZE; i += 4)
578 seq_printf(m, "%08x : %08x\n", i, mem[i / 4]);
5cdf5881 579 io_mapping_unmap(mem);
6911a9b8
BG
580 }
581}
582
583static int i915_batchbuffer_info(struct seq_file *m, void *data)
584{
585 struct drm_info_node *node = (struct drm_info_node *) m->private;
586 struct drm_device *dev = node->minor->dev;
587 drm_i915_private_t *dev_priv = dev->dev_private;
05394f39 588 struct drm_i915_gem_object *obj;
6911a9b8
BG
589 int ret;
590
de227ef0
CW
591 ret = mutex_lock_interruptible(&dev->struct_mutex);
592 if (ret)
593 return ret;
6911a9b8 594
05394f39
CW
595 list_for_each_entry(obj, &dev_priv->mm.active_list, mm_list) {
596 if (obj->base.read_domains & I915_GEM_DOMAIN_COMMAND) {
597 seq_printf(m, "--- gtt_offset = 0x%08x\n", obj->gtt_offset);
598 i915_dump_object(m, dev_priv->mm.gtt_mapping, obj);
6911a9b8
BG
599 }
600 }
601
de227ef0 602 mutex_unlock(&dev->struct_mutex);
6911a9b8
BG
603 return 0;
604}
605
606static int i915_ringbuffer_data(struct seq_file *m, void *data)
607{
608 struct drm_info_node *node = (struct drm_info_node *) m->private;
609 struct drm_device *dev = node->minor->dev;
610 drm_i915_private_t *dev_priv = dev->dev_private;
c2c347a9 611 struct intel_ring_buffer *ring;
de227ef0
CW
612 int ret;
613
614 ret = mutex_lock_interruptible(&dev->struct_mutex);
615 if (ret)
616 return ret;
6911a9b8 617
1ec14ad3 618 ring = &dev_priv->ring[(uintptr_t)node->info_ent->data];
05394f39 619 if (!ring->obj) {
6911a9b8 620 seq_printf(m, "No ringbuffer setup\n");
de227ef0 621 } else {
311bd68e 622 const u8 __iomem *virt = ring->virtual_start;
de227ef0 623 uint32_t off;
6911a9b8 624
c2c347a9 625 for (off = 0; off < ring->size; off += 4) {
de227ef0
CW
626 uint32_t *ptr = (uint32_t *)(virt + off);
627 seq_printf(m, "%08x : %08x\n", off, *ptr);
628 }
6911a9b8 629 }
de227ef0 630 mutex_unlock(&dev->struct_mutex);
6911a9b8
BG
631
632 return 0;
633}
634
635static int i915_ringbuffer_info(struct seq_file *m, void *data)
636{
637 struct drm_info_node *node = (struct drm_info_node *) m->private;
638 struct drm_device *dev = node->minor->dev;
639 drm_i915_private_t *dev_priv = dev->dev_private;
c2c347a9 640 struct intel_ring_buffer *ring;
616fdb5a 641 int ret;
c2c347a9 642
1ec14ad3 643 ring = &dev_priv->ring[(uintptr_t)node->info_ent->data];
c2c347a9 644 if (ring->size == 0)
1ec14ad3 645 return 0;
6911a9b8 646
616fdb5a
BW
647 ret = mutex_lock_interruptible(&dev->struct_mutex);
648 if (ret)
649 return ret;
650
c2c347a9
CW
651 seq_printf(m, "Ring %s:\n", ring->name);
652 seq_printf(m, " Head : %08x\n", I915_READ_HEAD(ring) & HEAD_ADDR);
653 seq_printf(m, " Tail : %08x\n", I915_READ_TAIL(ring) & TAIL_ADDR);
654 seq_printf(m, " Size : %08x\n", ring->size);
655 seq_printf(m, " Active : %08x\n", intel_ring_get_active_head(ring));
1ec14ad3
CW
656 seq_printf(m, " NOPID : %08x\n", I915_READ_NOPID(ring));
657 if (IS_GEN6(dev)) {
658 seq_printf(m, " Sync 0 : %08x\n", I915_READ_SYNC_0(ring));
659 seq_printf(m, " Sync 1 : %08x\n", I915_READ_SYNC_1(ring));
660 }
c2c347a9
CW
661 seq_printf(m, " Control : %08x\n", I915_READ_CTL(ring));
662 seq_printf(m, " Start : %08x\n", I915_READ_START(ring));
6911a9b8 663
616fdb5a
BW
664 mutex_unlock(&dev->struct_mutex);
665
6911a9b8
BG
666 return 0;
667}
668
e5c65260
CW
669static const char *ring_str(int ring)
670{
671 switch (ring) {
96154f2f
DV
672 case RCS: return "render";
673 case VCS: return "bsd";
674 case BCS: return "blt";
e5c65260
CW
675 default: return "";
676 }
677}
678
9df30794
CW
679static const char *pin_flag(int pinned)
680{
681 if (pinned > 0)
682 return " P";
683 else if (pinned < 0)
684 return " p";
685 else
686 return "";
687}
688
689static const char *tiling_flag(int tiling)
690{
691 switch (tiling) {
692 default:
693 case I915_TILING_NONE: return "";
694 case I915_TILING_X: return " X";
695 case I915_TILING_Y: return " Y";
696 }
697}
698
699static const char *dirty_flag(int dirty)
700{
701 return dirty ? " dirty" : "";
702}
703
704static const char *purgeable_flag(int purgeable)
705{
706 return purgeable ? " purgeable" : "";
707}
708
c724e8a9
CW
709static void print_error_buffers(struct seq_file *m,
710 const char *name,
711 struct drm_i915_error_buffer *err,
712 int count)
713{
714 seq_printf(m, "%s [%d]:\n", name, count);
715
716 while (count--) {
96154f2f 717 seq_printf(m, " %08x %8u %04x %04x %08x%s%s%s%s%s%s%s",
c724e8a9
CW
718 err->gtt_offset,
719 err->size,
720 err->read_domains,
721 err->write_domain,
722 err->seqno,
723 pin_flag(err->pinned),
724 tiling_flag(err->tiling),
725 dirty_flag(err->dirty),
726 purgeable_flag(err->purgeable),
96154f2f 727 err->ring != -1 ? " " : "",
a779e5ab 728 ring_str(err->ring),
93dfb40c 729 cache_level_str(err->cache_level));
c724e8a9
CW
730
731 if (err->name)
732 seq_printf(m, " (name: %d)", err->name);
733 if (err->fence_reg != I915_FENCE_REG_NONE)
734 seq_printf(m, " (fence: %d)", err->fence_reg);
735
736 seq_printf(m, "\n");
737 err++;
738 }
739}
740
d27b1e0e
DV
741static void i915_ring_error_state(struct seq_file *m,
742 struct drm_device *dev,
743 struct drm_i915_error_state *error,
744 unsigned ring)
745{
746 seq_printf(m, "%s command stream:\n", ring_str(ring));
747 seq_printf(m, " ACTHD: 0x%08x\n", error->acthd[ring]);
748 seq_printf(m, " IPEIR: 0x%08x\n", error->ipeir[ring]);
749 seq_printf(m, " IPEHR: 0x%08x\n", error->ipehr[ring]);
750 seq_printf(m, " INSTDONE: 0x%08x\n", error->instdone[ring]);
751 if (ring == RCS) {
752 if (INTEL_INFO(dev)->gen >= 4) {
753 seq_printf(m, " INSTDONE1: 0x%08x\n", error->instdone1);
754 seq_printf(m, " INSTPS: 0x%08x\n", error->instps);
755 }
756 seq_printf(m, " INSTPM: 0x%08x\n", error->instpm);
757 }
758 seq_printf(m, " seqno: 0x%08x\n", error->seqno[ring]);
759}
760
63eeaf38
JB
761static int i915_error_state(struct seq_file *m, void *unused)
762{
763 struct drm_info_node *node = (struct drm_info_node *) m->private;
764 struct drm_device *dev = node->minor->dev;
765 drm_i915_private_t *dev_priv = dev->dev_private;
766 struct drm_i915_error_state *error;
767 unsigned long flags;
9df30794 768 int i, page, offset, elt;
63eeaf38
JB
769
770 spin_lock_irqsave(&dev_priv->error_lock, flags);
771 if (!dev_priv->first_error) {
772 seq_printf(m, "no error state collected\n");
773 goto out;
774 }
775
776 error = dev_priv->first_error;
777
8a905236
JB
778 seq_printf(m, "Time: %ld s %ld us\n", error->time.tv_sec,
779 error->time.tv_usec);
9df30794 780 seq_printf(m, "PCI ID: 0x%04x\n", dev->pci_device);
1d8f38f4
CW
781 seq_printf(m, "EIR: 0x%08x\n", error->eir);
782 seq_printf(m, "PGTBL_ER: 0x%08x\n", error->pgtbl_er);
9df30794 783
bf3301ab 784 for (i = 0; i < dev_priv->num_fence_regs; i++)
748ebc60
CW
785 seq_printf(m, " fence[%d] = %08llx\n", i, error->fence[i]);
786
d27b1e0e
DV
787 if (INTEL_INFO(dev)->gen >= 6)
788 seq_printf(m, "ERROR: 0x%08x\n", error->error);
789
790 i915_ring_error_state(m, dev, error, RCS);
791 if (HAS_BLT(dev))
792 i915_ring_error_state(m, dev, error, BCS);
793 if (HAS_BSD(dev))
794 i915_ring_error_state(m, dev, error, VCS);
795
c724e8a9
CW
796 if (error->active_bo)
797 print_error_buffers(m, "Active",
798 error->active_bo,
799 error->active_bo_count);
800
801 if (error->pinned_bo)
802 print_error_buffers(m, "Pinned",
803 error->pinned_bo,
804 error->pinned_bo_count);
9df30794
CW
805
806 for (i = 0; i < ARRAY_SIZE(error->batchbuffer); i++) {
807 if (error->batchbuffer[i]) {
808 struct drm_i915_error_object *obj = error->batchbuffer[i];
809
bcfb2e28
CW
810 seq_printf(m, "%s --- gtt_offset = 0x%08x\n",
811 dev_priv->ring[i].name,
812 obj->gtt_offset);
9df30794
CW
813 offset = 0;
814 for (page = 0; page < obj->page_count; page++) {
815 for (elt = 0; elt < PAGE_SIZE/4; elt++) {
816 seq_printf(m, "%08x : %08x\n", offset, obj->pages[page][elt]);
817 offset += 4;
818 }
819 }
820 }
821 }
822
e2f973d5
CW
823 for (i = 0; i < ARRAY_SIZE(error->ringbuffer); i++) {
824 if (error->ringbuffer[i]) {
825 struct drm_i915_error_object *obj = error->ringbuffer[i];
826 seq_printf(m, "%s --- ringbuffer = 0x%08x\n",
827 dev_priv->ring[i].name,
828 obj->gtt_offset);
829 offset = 0;
830 for (page = 0; page < obj->page_count; page++) {
831 for (elt = 0; elt < PAGE_SIZE/4; elt++) {
832 seq_printf(m, "%08x : %08x\n",
833 offset,
834 obj->pages[page][elt]);
835 offset += 4;
836 }
9df30794
CW
837 }
838 }
839 }
63eeaf38 840
6ef3d427
CW
841 if (error->overlay)
842 intel_overlay_print_error_state(m, error->overlay);
843
c4a1d9e4
CW
844 if (error->display)
845 intel_display_print_error_state(m, dev, error->display);
846
63eeaf38
JB
847out:
848 spin_unlock_irqrestore(&dev_priv->error_lock, flags);
849
850 return 0;
851}
6911a9b8 852
f97108d1
JB
853static int i915_rstdby_delays(struct seq_file *m, void *unused)
854{
855 struct drm_info_node *node = (struct drm_info_node *) m->private;
856 struct drm_device *dev = node->minor->dev;
857 drm_i915_private_t *dev_priv = dev->dev_private;
616fdb5a
BW
858 u16 crstanddelay;
859 int ret;
860
861 ret = mutex_lock_interruptible(&dev->struct_mutex);
862 if (ret)
863 return ret;
864
865 crstanddelay = I915_READ16(CRSTANDVID);
866
867 mutex_unlock(&dev->struct_mutex);
f97108d1
JB
868
869 seq_printf(m, "w/ctx: %d, w/o ctx: %d\n", (crstanddelay >> 8) & 0x3f, (crstanddelay & 0x3f));
870
871 return 0;
872}
873
874static int i915_cur_delayinfo(struct seq_file *m, void *unused)
875{
876 struct drm_info_node *node = (struct drm_info_node *) m->private;
877 struct drm_device *dev = node->minor->dev;
878 drm_i915_private_t *dev_priv = dev->dev_private;
d1ebd816 879 int ret;
3b8d8d91
JB
880
881 if (IS_GEN5(dev)) {
882 u16 rgvswctl = I915_READ16(MEMSWCTL);
883 u16 rgvstat = I915_READ16(MEMSTAT_ILK);
884
885 seq_printf(m, "Requested P-state: %d\n", (rgvswctl >> 8) & 0xf);
886 seq_printf(m, "Requested VID: %d\n", rgvswctl & 0x3f);
887 seq_printf(m, "Current VID: %d\n", (rgvstat & MEMSTAT_VID_MASK) >>
888 MEMSTAT_VID_SHIFT);
889 seq_printf(m, "Current P-state: %d\n",
890 (rgvstat & MEMSTAT_PSTATE_MASK) >> MEMSTAT_PSTATE_SHIFT);
1c70c0ce 891 } else if (IS_GEN6(dev) || IS_GEN7(dev)) {
3b8d8d91
JB
892 u32 gt_perf_status = I915_READ(GEN6_GT_PERF_STATUS);
893 u32 rp_state_limits = I915_READ(GEN6_RP_STATE_LIMITS);
894 u32 rp_state_cap = I915_READ(GEN6_RP_STATE_CAP);
ccab5c82
JB
895 u32 rpstat;
896 u32 rpupei, rpcurup, rpprevup;
897 u32 rpdownei, rpcurdown, rpprevdown;
3b8d8d91
JB
898 int max_freq;
899
900 /* RPSTAT1 is in the GT power well */
d1ebd816
BW
901 ret = mutex_lock_interruptible(&dev->struct_mutex);
902 if (ret)
903 return ret;
904
fcca7926 905 gen6_gt_force_wake_get(dev_priv);
3b8d8d91 906
ccab5c82
JB
907 rpstat = I915_READ(GEN6_RPSTAT1);
908 rpupei = I915_READ(GEN6_RP_CUR_UP_EI);
909 rpcurup = I915_READ(GEN6_RP_CUR_UP);
910 rpprevup = I915_READ(GEN6_RP_PREV_UP);
911 rpdownei = I915_READ(GEN6_RP_CUR_DOWN_EI);
912 rpcurdown = I915_READ(GEN6_RP_CUR_DOWN);
913 rpprevdown = I915_READ(GEN6_RP_PREV_DOWN);
914
d1ebd816
BW
915 gen6_gt_force_wake_put(dev_priv);
916 mutex_unlock(&dev->struct_mutex);
917
3b8d8d91 918 seq_printf(m, "GT_PERF_STATUS: 0x%08x\n", gt_perf_status);
ccab5c82 919 seq_printf(m, "RPSTAT1: 0x%08x\n", rpstat);
3b8d8d91
JB
920 seq_printf(m, "Render p-state ratio: %d\n",
921 (gt_perf_status & 0xff00) >> 8);
922 seq_printf(m, "Render p-state VID: %d\n",
923 gt_perf_status & 0xff);
924 seq_printf(m, "Render p-state limit: %d\n",
925 rp_state_limits & 0xff);
ccab5c82 926 seq_printf(m, "CAGF: %dMHz\n", ((rpstat & GEN6_CAGF_MASK) >>
e281fcaa 927 GEN6_CAGF_SHIFT) * 50);
ccab5c82
JB
928 seq_printf(m, "RP CUR UP EI: %dus\n", rpupei &
929 GEN6_CURICONT_MASK);
930 seq_printf(m, "RP CUR UP: %dus\n", rpcurup &
931 GEN6_CURBSYTAVG_MASK);
932 seq_printf(m, "RP PREV UP: %dus\n", rpprevup &
933 GEN6_CURBSYTAVG_MASK);
934 seq_printf(m, "RP CUR DOWN EI: %dus\n", rpdownei &
935 GEN6_CURIAVG_MASK);
936 seq_printf(m, "RP CUR DOWN: %dus\n", rpcurdown &
937 GEN6_CURBSYTAVG_MASK);
938 seq_printf(m, "RP PREV DOWN: %dus\n", rpprevdown &
939 GEN6_CURBSYTAVG_MASK);
3b8d8d91
JB
940
941 max_freq = (rp_state_cap & 0xff0000) >> 16;
942 seq_printf(m, "Lowest (RPN) frequency: %dMHz\n",
e281fcaa 943 max_freq * 50);
3b8d8d91
JB
944
945 max_freq = (rp_state_cap & 0xff00) >> 8;
946 seq_printf(m, "Nominal (RP1) frequency: %dMHz\n",
e281fcaa 947 max_freq * 50);
3b8d8d91
JB
948
949 max_freq = rp_state_cap & 0xff;
950 seq_printf(m, "Max non-overclocked (RP0) frequency: %dMHz\n",
e281fcaa 951 max_freq * 50);
3b8d8d91
JB
952 } else {
953 seq_printf(m, "no P-state info available\n");
954 }
f97108d1
JB
955
956 return 0;
957}
958
959static int i915_delayfreq_table(struct seq_file *m, void *unused)
960{
961 struct drm_info_node *node = (struct drm_info_node *) m->private;
962 struct drm_device *dev = node->minor->dev;
963 drm_i915_private_t *dev_priv = dev->dev_private;
964 u32 delayfreq;
616fdb5a
BW
965 int ret, i;
966
967 ret = mutex_lock_interruptible(&dev->struct_mutex);
968 if (ret)
969 return ret;
f97108d1
JB
970
971 for (i = 0; i < 16; i++) {
972 delayfreq = I915_READ(PXVFREQ_BASE + i * 4);
7648fa99
JB
973 seq_printf(m, "P%02dVIDFREQ: 0x%08x (VID: %d)\n", i, delayfreq,
974 (delayfreq & PXVFREQ_PX_MASK) >> PXVFREQ_PX_SHIFT);
f97108d1
JB
975 }
976
616fdb5a
BW
977 mutex_unlock(&dev->struct_mutex);
978
f97108d1
JB
979 return 0;
980}
981
982static inline int MAP_TO_MV(int map)
983{
984 return 1250 - (map * 25);
985}
986
987static int i915_inttoext_table(struct seq_file *m, void *unused)
988{
989 struct drm_info_node *node = (struct drm_info_node *) m->private;
990 struct drm_device *dev = node->minor->dev;
991 drm_i915_private_t *dev_priv = dev->dev_private;
992 u32 inttoext;
616fdb5a
BW
993 int ret, i;
994
995 ret = mutex_lock_interruptible(&dev->struct_mutex);
996 if (ret)
997 return ret;
f97108d1
JB
998
999 for (i = 1; i <= 32; i++) {
1000 inttoext = I915_READ(INTTOEXT_BASE_ILK + i * 4);
1001 seq_printf(m, "INTTOEXT%02d: 0x%08x\n", i, inttoext);
1002 }
1003
616fdb5a
BW
1004 mutex_unlock(&dev->struct_mutex);
1005
f97108d1
JB
1006 return 0;
1007}
1008
4d85529d 1009static int ironlake_drpc_info(struct seq_file *m)
f97108d1
JB
1010{
1011 struct drm_info_node *node = (struct drm_info_node *) m->private;
1012 struct drm_device *dev = node->minor->dev;
1013 drm_i915_private_t *dev_priv = dev->dev_private;
616fdb5a
BW
1014 u32 rgvmodectl, rstdbyctl;
1015 u16 crstandvid;
1016 int ret;
1017
1018 ret = mutex_lock_interruptible(&dev->struct_mutex);
1019 if (ret)
1020 return ret;
1021
1022 rgvmodectl = I915_READ(MEMMODECTL);
1023 rstdbyctl = I915_READ(RSTDBYCTL);
1024 crstandvid = I915_READ16(CRSTANDVID);
1025
1026 mutex_unlock(&dev->struct_mutex);
f97108d1
JB
1027
1028 seq_printf(m, "HD boost: %s\n", (rgvmodectl & MEMMODE_BOOST_EN) ?
1029 "yes" : "no");
1030 seq_printf(m, "Boost freq: %d\n",
1031 (rgvmodectl & MEMMODE_BOOST_FREQ_MASK) >>
1032 MEMMODE_BOOST_FREQ_SHIFT);
1033 seq_printf(m, "HW control enabled: %s\n",
1034 rgvmodectl & MEMMODE_HWIDLE_EN ? "yes" : "no");
1035 seq_printf(m, "SW control enabled: %s\n",
1036 rgvmodectl & MEMMODE_SWMODE_EN ? "yes" : "no");
1037 seq_printf(m, "Gated voltage change: %s\n",
1038 rgvmodectl & MEMMODE_RCLK_GATE ? "yes" : "no");
1039 seq_printf(m, "Starting frequency: P%d\n",
1040 (rgvmodectl & MEMMODE_FSTART_MASK) >> MEMMODE_FSTART_SHIFT);
7648fa99 1041 seq_printf(m, "Max P-state: P%d\n",
f97108d1 1042 (rgvmodectl & MEMMODE_FMAX_MASK) >> MEMMODE_FMAX_SHIFT);
7648fa99
JB
1043 seq_printf(m, "Min P-state: P%d\n", (rgvmodectl & MEMMODE_FMIN_MASK));
1044 seq_printf(m, "RS1 VID: %d\n", (crstandvid & 0x3f));
1045 seq_printf(m, "RS2 VID: %d\n", ((crstandvid >> 8) & 0x3f));
1046 seq_printf(m, "Render standby enabled: %s\n",
1047 (rstdbyctl & RCX_SW_EXIT) ? "no" : "yes");
88271da3
JB
1048 seq_printf(m, "Current RS state: ");
1049 switch (rstdbyctl & RSX_STATUS_MASK) {
1050 case RSX_STATUS_ON:
1051 seq_printf(m, "on\n");
1052 break;
1053 case RSX_STATUS_RC1:
1054 seq_printf(m, "RC1\n");
1055 break;
1056 case RSX_STATUS_RC1E:
1057 seq_printf(m, "RC1E\n");
1058 break;
1059 case RSX_STATUS_RS1:
1060 seq_printf(m, "RS1\n");
1061 break;
1062 case RSX_STATUS_RS2:
1063 seq_printf(m, "RS2 (RC6)\n");
1064 break;
1065 case RSX_STATUS_RS3:
1066 seq_printf(m, "RC3 (RC6+)\n");
1067 break;
1068 default:
1069 seq_printf(m, "unknown\n");
1070 break;
1071 }
f97108d1
JB
1072
1073 return 0;
1074}
1075
4d85529d
BW
1076static int gen6_drpc_info(struct seq_file *m)
1077{
1078
1079 struct drm_info_node *node = (struct drm_info_node *) m->private;
1080 struct drm_device *dev = node->minor->dev;
1081 struct drm_i915_private *dev_priv = dev->dev_private;
1082 u32 rpmodectl1, gt_core_status, rcctl1;
1083 int count=0, ret;
1084
1085
1086 ret = mutex_lock_interruptible(&dev->struct_mutex);
1087 if (ret)
1088 return ret;
1089
1090 if (atomic_read(&dev_priv->forcewake_count)) {
1091 seq_printf(m, "RC information inaccurate because userspace "
1092 "holds a reference \n");
1093 } else {
1094 /* NB: we cannot use forcewake, else we read the wrong values */
1095 while (count++ < 50 && (I915_READ_NOTRACE(FORCEWAKE_ACK) & 1))
1096 udelay(10);
1097 seq_printf(m, "RC information accurate: %s\n", yesno(count < 51));
1098 }
1099
1100 gt_core_status = readl(dev_priv->regs + GEN6_GT_CORE_STATUS);
1101 trace_i915_reg_rw(false, GEN6_GT_CORE_STATUS, gt_core_status, 4);
1102
1103 rpmodectl1 = I915_READ(GEN6_RP_CONTROL);
1104 rcctl1 = I915_READ(GEN6_RC_CONTROL);
1105 mutex_unlock(&dev->struct_mutex);
1106
1107 seq_printf(m, "Video Turbo Mode: %s\n",
1108 yesno(rpmodectl1 & GEN6_RP_MEDIA_TURBO));
1109 seq_printf(m, "HW control enabled: %s\n",
1110 yesno(rpmodectl1 & GEN6_RP_ENABLE));
1111 seq_printf(m, "SW control enabled: %s\n",
1112 yesno((rpmodectl1 & GEN6_RP_MEDIA_MODE_MASK) ==
1113 GEN6_RP_MEDIA_SW_MODE));
1114 seq_printf(m, "RC6 Enabled: %s\n",
1115 yesno(rcctl1 & GEN6_RC_CTL_RC1e_ENABLE));
1116 seq_printf(m, "RC6 Enabled: %s\n",
1117 yesno(rcctl1 & GEN6_RC_CTL_RC6_ENABLE));
1118 seq_printf(m, "Deep RC6 Enabled: %s\n",
1119 yesno(rcctl1 & GEN6_RC_CTL_RC6p_ENABLE));
1120 seq_printf(m, "Deepest RC6 Enabled: %s\n",
1121 yesno(rcctl1 & GEN6_RC_CTL_RC6pp_ENABLE));
1122 seq_printf(m, "Current RC state: ");
1123 switch (gt_core_status & GEN6_RCn_MASK) {
1124 case GEN6_RC0:
1125 if (gt_core_status & GEN6_CORE_CPD_STATE_MASK)
1126 seq_printf(m, "Core Power Down\n");
1127 else
1128 seq_printf(m, "on\n");
1129 break;
1130 case GEN6_RC3:
1131 seq_printf(m, "RC3\n");
1132 break;
1133 case GEN6_RC6:
1134 seq_printf(m, "RC6\n");
1135 break;
1136 case GEN6_RC7:
1137 seq_printf(m, "RC7\n");
1138 break;
1139 default:
1140 seq_printf(m, "Unknown\n");
1141 break;
1142 }
1143
1144 seq_printf(m, "Core Power Down: %s\n",
1145 yesno(gt_core_status & GEN6_CORE_CPD_STATE_MASK));
1146 return 0;
1147}
1148
1149static int i915_drpc_info(struct seq_file *m, void *unused)
1150{
1151 struct drm_info_node *node = (struct drm_info_node *) m->private;
1152 struct drm_device *dev = node->minor->dev;
1153
1154 if (IS_GEN6(dev) || IS_GEN7(dev))
1155 return gen6_drpc_info(m);
1156 else
1157 return ironlake_drpc_info(m);
1158}
1159
b5e50c3f
JB
1160static int i915_fbc_status(struct seq_file *m, void *unused)
1161{
1162 struct drm_info_node *node = (struct drm_info_node *) m->private;
1163 struct drm_device *dev = node->minor->dev;
b5e50c3f 1164 drm_i915_private_t *dev_priv = dev->dev_private;
b5e50c3f 1165
ee5382ae 1166 if (!I915_HAS_FBC(dev)) {
b5e50c3f
JB
1167 seq_printf(m, "FBC unsupported on this chipset\n");
1168 return 0;
1169 }
1170
ee5382ae 1171 if (intel_fbc_enabled(dev)) {
b5e50c3f
JB
1172 seq_printf(m, "FBC enabled\n");
1173 } else {
1174 seq_printf(m, "FBC disabled: ");
1175 switch (dev_priv->no_fbc_reason) {
bed4a673
CW
1176 case FBC_NO_OUTPUT:
1177 seq_printf(m, "no outputs");
1178 break;
b5e50c3f
JB
1179 case FBC_STOLEN_TOO_SMALL:
1180 seq_printf(m, "not enough stolen memory");
1181 break;
1182 case FBC_UNSUPPORTED_MODE:
1183 seq_printf(m, "mode not supported");
1184 break;
1185 case FBC_MODE_TOO_LARGE:
1186 seq_printf(m, "mode too large");
1187 break;
1188 case FBC_BAD_PLANE:
1189 seq_printf(m, "FBC unsupported on plane");
1190 break;
1191 case FBC_NOT_TILED:
1192 seq_printf(m, "scanout buffer not tiled");
1193 break;
9c928d16
JB
1194 case FBC_MULTIPLE_PIPES:
1195 seq_printf(m, "multiple pipes are enabled");
1196 break;
c1a9f047
JB
1197 case FBC_MODULE_PARAM:
1198 seq_printf(m, "disabled per module param (default off)");
1199 break;
b5e50c3f
JB
1200 default:
1201 seq_printf(m, "unknown reason");
1202 }
1203 seq_printf(m, "\n");
1204 }
1205 return 0;
1206}
1207
4a9bef37
JB
1208static int i915_sr_status(struct seq_file *m, void *unused)
1209{
1210 struct drm_info_node *node = (struct drm_info_node *) m->private;
1211 struct drm_device *dev = node->minor->dev;
1212 drm_i915_private_t *dev_priv = dev->dev_private;
1213 bool sr_enabled = false;
1214
1398261a 1215 if (HAS_PCH_SPLIT(dev))
5ba2aaaa 1216 sr_enabled = I915_READ(WM1_LP_ILK) & WM1_LP_SR_EN;
a6c45cf0 1217 else if (IS_CRESTLINE(dev) || IS_I945G(dev) || IS_I945GM(dev))
4a9bef37
JB
1218 sr_enabled = I915_READ(FW_BLC_SELF) & FW_BLC_SELF_EN;
1219 else if (IS_I915GM(dev))
1220 sr_enabled = I915_READ(INSTPM) & INSTPM_SELF_EN;
1221 else if (IS_PINEVIEW(dev))
1222 sr_enabled = I915_READ(DSPFW3) & PINEVIEW_SELF_REFRESH_EN;
1223
5ba2aaaa
CW
1224 seq_printf(m, "self-refresh: %s\n",
1225 sr_enabled ? "enabled" : "disabled");
4a9bef37
JB
1226
1227 return 0;
1228}
1229
7648fa99
JB
1230static int i915_emon_status(struct seq_file *m, void *unused)
1231{
1232 struct drm_info_node *node = (struct drm_info_node *) m->private;
1233 struct drm_device *dev = node->minor->dev;
1234 drm_i915_private_t *dev_priv = dev->dev_private;
1235 unsigned long temp, chipset, gfx;
de227ef0
CW
1236 int ret;
1237
1238 ret = mutex_lock_interruptible(&dev->struct_mutex);
1239 if (ret)
1240 return ret;
7648fa99
JB
1241
1242 temp = i915_mch_val(dev_priv);
1243 chipset = i915_chipset_val(dev_priv);
1244 gfx = i915_gfx_val(dev_priv);
de227ef0 1245 mutex_unlock(&dev->struct_mutex);
7648fa99
JB
1246
1247 seq_printf(m, "GMCH temp: %ld\n", temp);
1248 seq_printf(m, "Chipset power: %ld\n", chipset);
1249 seq_printf(m, "GFX power: %ld\n", gfx);
1250 seq_printf(m, "Total power: %ld\n", chipset + gfx);
1251
1252 return 0;
1253}
1254
23b2f8bb
JB
1255static int i915_ring_freq_table(struct seq_file *m, void *unused)
1256{
1257 struct drm_info_node *node = (struct drm_info_node *) m->private;
1258 struct drm_device *dev = node->minor->dev;
1259 drm_i915_private_t *dev_priv = dev->dev_private;
1260 int ret;
1261 int gpu_freq, ia_freq;
1262
1c70c0ce 1263 if (!(IS_GEN6(dev) || IS_GEN7(dev))) {
23b2f8bb
JB
1264 seq_printf(m, "unsupported on this chipset\n");
1265 return 0;
1266 }
1267
1268 ret = mutex_lock_interruptible(&dev->struct_mutex);
1269 if (ret)
1270 return ret;
1271
1272 seq_printf(m, "GPU freq (MHz)\tEffective CPU freq (MHz)\n");
1273
1274 for (gpu_freq = dev_priv->min_delay; gpu_freq <= dev_priv->max_delay;
1275 gpu_freq++) {
1276 I915_WRITE(GEN6_PCODE_DATA, gpu_freq);
1277 I915_WRITE(GEN6_PCODE_MAILBOX, GEN6_PCODE_READY |
1278 GEN6_PCODE_READ_MIN_FREQ_TABLE);
1279 if (wait_for((I915_READ(GEN6_PCODE_MAILBOX) &
1280 GEN6_PCODE_READY) == 0, 10)) {
1281 DRM_ERROR("pcode read of freq table timed out\n");
1282 continue;
1283 }
1284 ia_freq = I915_READ(GEN6_PCODE_DATA);
1285 seq_printf(m, "%d\t\t%d\n", gpu_freq * 50, ia_freq * 100);
1286 }
1287
1288 mutex_unlock(&dev->struct_mutex);
1289
1290 return 0;
1291}
1292
7648fa99
JB
1293static int i915_gfxec(struct seq_file *m, void *unused)
1294{
1295 struct drm_info_node *node = (struct drm_info_node *) m->private;
1296 struct drm_device *dev = node->minor->dev;
1297 drm_i915_private_t *dev_priv = dev->dev_private;
616fdb5a
BW
1298 int ret;
1299
1300 ret = mutex_lock_interruptible(&dev->struct_mutex);
1301 if (ret)
1302 return ret;
7648fa99
JB
1303
1304 seq_printf(m, "GFXEC: %ld\n", (unsigned long)I915_READ(0x112f4));
1305
616fdb5a
BW
1306 mutex_unlock(&dev->struct_mutex);
1307
7648fa99
JB
1308 return 0;
1309}
1310
44834a67
CW
1311static int i915_opregion(struct seq_file *m, void *unused)
1312{
1313 struct drm_info_node *node = (struct drm_info_node *) m->private;
1314 struct drm_device *dev = node->minor->dev;
1315 drm_i915_private_t *dev_priv = dev->dev_private;
1316 struct intel_opregion *opregion = &dev_priv->opregion;
1317 int ret;
1318
1319 ret = mutex_lock_interruptible(&dev->struct_mutex);
1320 if (ret)
1321 return ret;
1322
1323 if (opregion->header)
1324 seq_write(m, opregion->header, OPREGION_SIZE);
1325
1326 mutex_unlock(&dev->struct_mutex);
1327
1328 return 0;
1329}
1330
37811fcc
CW
1331static int i915_gem_framebuffer_info(struct seq_file *m, void *data)
1332{
1333 struct drm_info_node *node = (struct drm_info_node *) m->private;
1334 struct drm_device *dev = node->minor->dev;
1335 drm_i915_private_t *dev_priv = dev->dev_private;
1336 struct intel_fbdev *ifbdev;
1337 struct intel_framebuffer *fb;
1338 int ret;
1339
1340 ret = mutex_lock_interruptible(&dev->mode_config.mutex);
1341 if (ret)
1342 return ret;
1343
1344 ifbdev = dev_priv->fbdev;
1345 fb = to_intel_framebuffer(ifbdev->helper.fb);
1346
1347 seq_printf(m, "fbcon size: %d x %d, depth %d, %d bpp, obj ",
1348 fb->base.width,
1349 fb->base.height,
1350 fb->base.depth,
1351 fb->base.bits_per_pixel);
05394f39 1352 describe_obj(m, fb->obj);
37811fcc
CW
1353 seq_printf(m, "\n");
1354
1355 list_for_each_entry(fb, &dev->mode_config.fb_list, base.head) {
1356 if (&fb->base == ifbdev->helper.fb)
1357 continue;
1358
1359 seq_printf(m, "user size: %d x %d, depth %d, %d bpp, obj ",
1360 fb->base.width,
1361 fb->base.height,
1362 fb->base.depth,
1363 fb->base.bits_per_pixel);
05394f39 1364 describe_obj(m, fb->obj);
37811fcc
CW
1365 seq_printf(m, "\n");
1366 }
1367
1368 mutex_unlock(&dev->mode_config.mutex);
1369
1370 return 0;
1371}
1372
e76d3630
BW
1373static int i915_context_status(struct seq_file *m, void *unused)
1374{
1375 struct drm_info_node *node = (struct drm_info_node *) m->private;
1376 struct drm_device *dev = node->minor->dev;
1377 drm_i915_private_t *dev_priv = dev->dev_private;
1378 int ret;
1379
1380 ret = mutex_lock_interruptible(&dev->mode_config.mutex);
1381 if (ret)
1382 return ret;
1383
dc501fbc
BW
1384 if (dev_priv->pwrctx) {
1385 seq_printf(m, "power context ");
1386 describe_obj(m, dev_priv->pwrctx);
1387 seq_printf(m, "\n");
1388 }
e76d3630 1389
dc501fbc
BW
1390 if (dev_priv->renderctx) {
1391 seq_printf(m, "render context ");
1392 describe_obj(m, dev_priv->renderctx);
1393 seq_printf(m, "\n");
1394 }
e76d3630
BW
1395
1396 mutex_unlock(&dev->mode_config.mutex);
1397
1398 return 0;
1399}
1400
6d794d42
BW
1401static int i915_gen6_forcewake_count_info(struct seq_file *m, void *data)
1402{
1403 struct drm_info_node *node = (struct drm_info_node *) m->private;
1404 struct drm_device *dev = node->minor->dev;
1405 struct drm_i915_private *dev_priv = dev->dev_private;
1406
1407 seq_printf(m, "forcewake count = %d\n",
1408 atomic_read(&dev_priv->forcewake_count));
1409
1410 return 0;
1411}
1412
f3cd474b
CW
1413static int
1414i915_wedged_open(struct inode *inode,
1415 struct file *filp)
1416{
1417 filp->private_data = inode->i_private;
1418 return 0;
1419}
1420
1421static ssize_t
1422i915_wedged_read(struct file *filp,
1423 char __user *ubuf,
1424 size_t max,
1425 loff_t *ppos)
1426{
1427 struct drm_device *dev = filp->private_data;
1428 drm_i915_private_t *dev_priv = dev->dev_private;
1429 char buf[80];
1430 int len;
1431
0206e353 1432 len = snprintf(buf, sizeof(buf),
f3cd474b
CW
1433 "wedged : %d\n",
1434 atomic_read(&dev_priv->mm.wedged));
1435
0206e353
AJ
1436 if (len > sizeof(buf))
1437 len = sizeof(buf);
f4433a8d 1438
f3cd474b
CW
1439 return simple_read_from_buffer(ubuf, max, ppos, buf, len);
1440}
1441
1442static ssize_t
1443i915_wedged_write(struct file *filp,
1444 const char __user *ubuf,
1445 size_t cnt,
1446 loff_t *ppos)
1447{
1448 struct drm_device *dev = filp->private_data;
f3cd474b
CW
1449 char buf[20];
1450 int val = 1;
1451
1452 if (cnt > 0) {
0206e353 1453 if (cnt > sizeof(buf) - 1)
f3cd474b
CW
1454 return -EINVAL;
1455
1456 if (copy_from_user(buf, ubuf, cnt))
1457 return -EFAULT;
1458 buf[cnt] = 0;
1459
1460 val = simple_strtoul(buf, NULL, 0);
1461 }
1462
1463 DRM_INFO("Manually setting wedged to %d\n", val);
527f9e90 1464 i915_handle_error(dev, val);
f3cd474b
CW
1465
1466 return cnt;
1467}
1468
1469static const struct file_operations i915_wedged_fops = {
1470 .owner = THIS_MODULE,
1471 .open = i915_wedged_open,
1472 .read = i915_wedged_read,
1473 .write = i915_wedged_write,
6038f373 1474 .llseek = default_llseek,
f3cd474b
CW
1475};
1476
358733e9
JB
1477static int
1478i915_max_freq_open(struct inode *inode,
1479 struct file *filp)
1480{
1481 filp->private_data = inode->i_private;
1482 return 0;
1483}
1484
1485static ssize_t
1486i915_max_freq_read(struct file *filp,
1487 char __user *ubuf,
1488 size_t max,
1489 loff_t *ppos)
1490{
1491 struct drm_device *dev = filp->private_data;
1492 drm_i915_private_t *dev_priv = dev->dev_private;
1493 char buf[80];
1494 int len;
1495
0206e353 1496 len = snprintf(buf, sizeof(buf),
358733e9
JB
1497 "max freq: %d\n", dev_priv->max_delay * 50);
1498
0206e353
AJ
1499 if (len > sizeof(buf))
1500 len = sizeof(buf);
358733e9
JB
1501
1502 return simple_read_from_buffer(ubuf, max, ppos, buf, len);
1503}
1504
1505static ssize_t
1506i915_max_freq_write(struct file *filp,
1507 const char __user *ubuf,
1508 size_t cnt,
1509 loff_t *ppos)
1510{
1511 struct drm_device *dev = filp->private_data;
1512 struct drm_i915_private *dev_priv = dev->dev_private;
1513 char buf[20];
1514 int val = 1;
1515
1516 if (cnt > 0) {
0206e353 1517 if (cnt > sizeof(buf) - 1)
358733e9
JB
1518 return -EINVAL;
1519
1520 if (copy_from_user(buf, ubuf, cnt))
1521 return -EFAULT;
1522 buf[cnt] = 0;
1523
1524 val = simple_strtoul(buf, NULL, 0);
1525 }
1526
1527 DRM_DEBUG_DRIVER("Manually setting max freq to %d\n", val);
1528
1529 /*
1530 * Turbo will still be enabled, but won't go above the set value.
1531 */
1532 dev_priv->max_delay = val / 50;
1533
1534 gen6_set_rps(dev, val / 50);
1535
1536 return cnt;
1537}
1538
1539static const struct file_operations i915_max_freq_fops = {
1540 .owner = THIS_MODULE,
1541 .open = i915_max_freq_open,
1542 .read = i915_max_freq_read,
1543 .write = i915_max_freq_write,
1544 .llseek = default_llseek,
1545};
1546
07b7ddd9
JB
1547static int
1548i915_cache_sharing_open(struct inode *inode,
1549 struct file *filp)
1550{
1551 filp->private_data = inode->i_private;
1552 return 0;
1553}
1554
1555static ssize_t
1556i915_cache_sharing_read(struct file *filp,
1557 char __user *ubuf,
1558 size_t max,
1559 loff_t *ppos)
1560{
1561 struct drm_device *dev = filp->private_data;
1562 drm_i915_private_t *dev_priv = dev->dev_private;
1563 char buf[80];
1564 u32 snpcr;
1565 int len;
1566
1567 mutex_lock(&dev_priv->dev->struct_mutex);
1568 snpcr = I915_READ(GEN6_MBCUNIT_SNPCR);
1569 mutex_unlock(&dev_priv->dev->struct_mutex);
1570
0206e353 1571 len = snprintf(buf, sizeof(buf),
07b7ddd9
JB
1572 "%d\n", (snpcr & GEN6_MBC_SNPCR_MASK) >>
1573 GEN6_MBC_SNPCR_SHIFT);
1574
0206e353
AJ
1575 if (len > sizeof(buf))
1576 len = sizeof(buf);
07b7ddd9
JB
1577
1578 return simple_read_from_buffer(ubuf, max, ppos, buf, len);
1579}
1580
1581static ssize_t
1582i915_cache_sharing_write(struct file *filp,
1583 const char __user *ubuf,
1584 size_t cnt,
1585 loff_t *ppos)
1586{
1587 struct drm_device *dev = filp->private_data;
1588 struct drm_i915_private *dev_priv = dev->dev_private;
1589 char buf[20];
1590 u32 snpcr;
1591 int val = 1;
1592
1593 if (cnt > 0) {
0206e353 1594 if (cnt > sizeof(buf) - 1)
07b7ddd9
JB
1595 return -EINVAL;
1596
1597 if (copy_from_user(buf, ubuf, cnt))
1598 return -EFAULT;
1599 buf[cnt] = 0;
1600
1601 val = simple_strtoul(buf, NULL, 0);
1602 }
1603
1604 if (val < 0 || val > 3)
1605 return -EINVAL;
1606
1607 DRM_DEBUG_DRIVER("Manually setting uncore sharing to %d\n", val);
1608
1609 /* Update the cache sharing policy here as well */
1610 snpcr = I915_READ(GEN6_MBCUNIT_SNPCR);
1611 snpcr &= ~GEN6_MBC_SNPCR_MASK;
1612 snpcr |= (val << GEN6_MBC_SNPCR_SHIFT);
1613 I915_WRITE(GEN6_MBCUNIT_SNPCR, snpcr);
1614
1615 return cnt;
1616}
1617
1618static const struct file_operations i915_cache_sharing_fops = {
1619 .owner = THIS_MODULE,
1620 .open = i915_cache_sharing_open,
1621 .read = i915_cache_sharing_read,
1622 .write = i915_cache_sharing_write,
1623 .llseek = default_llseek,
1624};
1625
f3cd474b
CW
1626/* As the drm_debugfs_init() routines are called before dev->dev_private is
1627 * allocated we need to hook into the minor for release. */
1628static int
1629drm_add_fake_info_node(struct drm_minor *minor,
1630 struct dentry *ent,
1631 const void *key)
1632{
1633 struct drm_info_node *node;
1634
1635 node = kmalloc(sizeof(struct drm_info_node), GFP_KERNEL);
1636 if (node == NULL) {
1637 debugfs_remove(ent);
1638 return -ENOMEM;
1639 }
1640
1641 node->minor = minor;
1642 node->dent = ent;
1643 node->info_ent = (void *) key;
b3e067c0
MS
1644
1645 mutex_lock(&minor->debugfs_lock);
1646 list_add(&node->list, &minor->debugfs_list);
1647 mutex_unlock(&minor->debugfs_lock);
f3cd474b
CW
1648
1649 return 0;
1650}
1651
1652static int i915_wedged_create(struct dentry *root, struct drm_minor *minor)
1653{
1654 struct drm_device *dev = minor->dev;
1655 struct dentry *ent;
1656
1657 ent = debugfs_create_file("i915_wedged",
1658 S_IRUGO | S_IWUSR,
1659 root, dev,
1660 &i915_wedged_fops);
1661 if (IS_ERR(ent))
1662 return PTR_ERR(ent);
1663
1664 return drm_add_fake_info_node(minor, ent, &i915_wedged_fops);
1665}
9e3a6d15 1666
6d794d42
BW
1667static int i915_forcewake_open(struct inode *inode, struct file *file)
1668{
1669 struct drm_device *dev = inode->i_private;
1670 struct drm_i915_private *dev_priv = dev->dev_private;
1671 int ret;
1672
1673 if (!IS_GEN6(dev))
1674 return 0;
1675
1676 ret = mutex_lock_interruptible(&dev->struct_mutex);
1677 if (ret)
1678 return ret;
1679 gen6_gt_force_wake_get(dev_priv);
1680 mutex_unlock(&dev->struct_mutex);
1681
1682 return 0;
1683}
1684
1685int i915_forcewake_release(struct inode *inode, struct file *file)
1686{
1687 struct drm_device *dev = inode->i_private;
1688 struct drm_i915_private *dev_priv = dev->dev_private;
1689
1690 if (!IS_GEN6(dev))
1691 return 0;
1692
1693 /*
1694 * It's bad that we can potentially hang userspace if struct_mutex gets
1695 * forever stuck. However, if we cannot acquire this lock it means that
1696 * almost certainly the driver has hung, is not unload-able. Therefore
1697 * hanging here is probably a minor inconvenience not to be seen my
1698 * almost every user.
1699 */
1700 mutex_lock(&dev->struct_mutex);
1701 gen6_gt_force_wake_put(dev_priv);
1702 mutex_unlock(&dev->struct_mutex);
1703
1704 return 0;
1705}
1706
1707static const struct file_operations i915_forcewake_fops = {
1708 .owner = THIS_MODULE,
1709 .open = i915_forcewake_open,
1710 .release = i915_forcewake_release,
1711};
1712
1713static int i915_forcewake_create(struct dentry *root, struct drm_minor *minor)
1714{
1715 struct drm_device *dev = minor->dev;
1716 struct dentry *ent;
1717
1718 ent = debugfs_create_file("i915_forcewake_user",
8eb57294 1719 S_IRUSR,
6d794d42
BW
1720 root, dev,
1721 &i915_forcewake_fops);
1722 if (IS_ERR(ent))
1723 return PTR_ERR(ent);
1724
8eb57294 1725 return drm_add_fake_info_node(minor, ent, &i915_forcewake_fops);
6d794d42
BW
1726}
1727
358733e9
JB
1728static int i915_max_freq_create(struct dentry *root, struct drm_minor *minor)
1729{
1730 struct drm_device *dev = minor->dev;
1731 struct dentry *ent;
1732
1733 ent = debugfs_create_file("i915_max_freq",
1734 S_IRUGO | S_IWUSR,
1735 root, dev,
1736 &i915_max_freq_fops);
1737 if (IS_ERR(ent))
1738 return PTR_ERR(ent);
1739
1740 return drm_add_fake_info_node(minor, ent, &i915_max_freq_fops);
1741}
1742
07b7ddd9
JB
1743static int i915_cache_sharing_create(struct dentry *root, struct drm_minor *minor)
1744{
1745 struct drm_device *dev = minor->dev;
1746 struct dentry *ent;
1747
1748 ent = debugfs_create_file("i915_cache_sharing",
1749 S_IRUGO | S_IWUSR,
1750 root, dev,
1751 &i915_cache_sharing_fops);
1752 if (IS_ERR(ent))
1753 return PTR_ERR(ent);
1754
1755 return drm_add_fake_info_node(minor, ent, &i915_cache_sharing_fops);
1756}
1757
27c202ad 1758static struct drm_info_list i915_debugfs_list[] = {
311bd68e 1759 {"i915_capabilities", i915_capabilities, 0},
73aa808f 1760 {"i915_gem_objects", i915_gem_object_info, 0},
08c18323 1761 {"i915_gem_gtt", i915_gem_gtt_info, 0},
433e12f7
BG
1762 {"i915_gem_active", i915_gem_object_list_info, 0, (void *) ACTIVE_LIST},
1763 {"i915_gem_flushing", i915_gem_object_list_info, 0, (void *) FLUSHING_LIST},
1764 {"i915_gem_inactive", i915_gem_object_list_info, 0, (void *) INACTIVE_LIST},
f13d3f73 1765 {"i915_gem_pinned", i915_gem_object_list_info, 0, (void *) PINNED_LIST},
d21d5975 1766 {"i915_gem_deferred_free", i915_gem_object_list_info, 0, (void *) DEFERRED_FREE_LIST},
4e5359cd 1767 {"i915_gem_pageflip", i915_gem_pageflip_info, 0},
2017263e
BG
1768 {"i915_gem_request", i915_gem_request_info, 0},
1769 {"i915_gem_seqno", i915_gem_seqno_info, 0},
a6172a80 1770 {"i915_gem_fence_regs", i915_gem_fence_regs_info, 0},
2017263e 1771 {"i915_gem_interrupt", i915_interrupt_info, 0},
1ec14ad3
CW
1772 {"i915_gem_hws", i915_hws_info, 0, (void *)RCS},
1773 {"i915_gem_hws_blt", i915_hws_info, 0, (void *)BCS},
1774 {"i915_gem_hws_bsd", i915_hws_info, 0, (void *)VCS},
1775 {"i915_ringbuffer_data", i915_ringbuffer_data, 0, (void *)RCS},
1776 {"i915_ringbuffer_info", i915_ringbuffer_info, 0, (void *)RCS},
1777 {"i915_bsd_ringbuffer_data", i915_ringbuffer_data, 0, (void *)VCS},
1778 {"i915_bsd_ringbuffer_info", i915_ringbuffer_info, 0, (void *)VCS},
1779 {"i915_blt_ringbuffer_data", i915_ringbuffer_data, 0, (void *)BCS},
1780 {"i915_blt_ringbuffer_info", i915_ringbuffer_info, 0, (void *)BCS},
6911a9b8 1781 {"i915_batchbuffers", i915_batchbuffer_info, 0},
63eeaf38 1782 {"i915_error_state", i915_error_state, 0},
f97108d1
JB
1783 {"i915_rstdby_delays", i915_rstdby_delays, 0},
1784 {"i915_cur_delayinfo", i915_cur_delayinfo, 0},
1785 {"i915_delayfreq_table", i915_delayfreq_table, 0},
1786 {"i915_inttoext_table", i915_inttoext_table, 0},
1787 {"i915_drpc_info", i915_drpc_info, 0},
7648fa99 1788 {"i915_emon_status", i915_emon_status, 0},
23b2f8bb 1789 {"i915_ring_freq_table", i915_ring_freq_table, 0},
7648fa99 1790 {"i915_gfxec", i915_gfxec, 0},
b5e50c3f 1791 {"i915_fbc_status", i915_fbc_status, 0},
4a9bef37 1792 {"i915_sr_status", i915_sr_status, 0},
44834a67 1793 {"i915_opregion", i915_opregion, 0},
37811fcc 1794 {"i915_gem_framebuffer", i915_gem_framebuffer_info, 0},
e76d3630 1795 {"i915_context_status", i915_context_status, 0},
6d794d42 1796 {"i915_gen6_forcewake_count", i915_gen6_forcewake_count_info, 0},
2017263e 1797};
27c202ad 1798#define I915_DEBUGFS_ENTRIES ARRAY_SIZE(i915_debugfs_list)
2017263e 1799
27c202ad 1800int i915_debugfs_init(struct drm_minor *minor)
2017263e 1801{
f3cd474b
CW
1802 int ret;
1803
1804 ret = i915_wedged_create(minor->debugfs_root, minor);
1805 if (ret)
1806 return ret;
1807
6d794d42 1808 ret = i915_forcewake_create(minor->debugfs_root, minor);
358733e9
JB
1809 if (ret)
1810 return ret;
1811 ret = i915_max_freq_create(minor->debugfs_root, minor);
07b7ddd9
JB
1812 if (ret)
1813 return ret;
1814 ret = i915_cache_sharing_create(minor->debugfs_root, minor);
6d794d42
BW
1815 if (ret)
1816 return ret;
1817
27c202ad
BG
1818 return drm_debugfs_create_files(i915_debugfs_list,
1819 I915_DEBUGFS_ENTRIES,
2017263e
BG
1820 minor->debugfs_root, minor);
1821}
1822
27c202ad 1823void i915_debugfs_cleanup(struct drm_minor *minor)
2017263e 1824{
27c202ad
BG
1825 drm_debugfs_remove_files(i915_debugfs_list,
1826 I915_DEBUGFS_ENTRIES, minor);
6d794d42
BW
1827 drm_debugfs_remove_files((struct drm_info_list *) &i915_forcewake_fops,
1828 1, minor);
33db679b
KH
1829 drm_debugfs_remove_files((struct drm_info_list *) &i915_wedged_fops,
1830 1, minor);
358733e9
JB
1831 drm_debugfs_remove_files((struct drm_info_list *) &i915_max_freq_fops,
1832 1, minor);
07b7ddd9
JB
1833 drm_debugfs_remove_files((struct drm_info_list *) &i915_cache_sharing_fops,
1834 1, minor);
2017263e
BG
1835}
1836
1837#endif /* CONFIG_DEBUG_FS */