]> git.proxmox.com Git - mirror_ubuntu-artful-kernel.git/blame - drivers/gpu/drm/i915/i915_dma.c
drm/i915/bios: prefer using dev_priv over dev pointer
[mirror_ubuntu-artful-kernel.git] / drivers / gpu / drm / i915 / i915_dma.c
CommitLineData
1da177e4
LT
1/* i915_dma.c -- DMA support for the I915 -*- linux-c -*-
2 */
0d6aa60b 3/*
1da177e4
LT
4 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
5 * All Rights Reserved.
bc54fd1a
DA
6 *
7 * Permission is hereby granted, free of charge, to any person obtaining a
8 * copy of this software and associated documentation files (the
9 * "Software"), to deal in the Software without restriction, including
10 * without limitation the rights to use, copy, modify, merge, publish,
11 * distribute, sub license, and/or sell copies of the Software, and to
12 * permit persons to whom the Software is furnished to do so, subject to
13 * the following conditions:
14 *
15 * The above copyright notice and this permission notice (including the
16 * next paragraph) shall be included in all copies or substantial portions
17 * of the Software.
18 *
19 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
20 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
21 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
22 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
23 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
24 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
25 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
26 *
0d6aa60b 27 */
1da177e4 28
a70491cc
JP
29#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
30
760285e7
DH
31#include <drm/drmP.h>
32#include <drm/drm_crtc_helper.h>
33#include <drm/drm_fb_helper.h>
4f03b1fc 34#include <drm/drm_legacy.h>
79e53945 35#include "intel_drv.h"
760285e7 36#include <drm/i915_drm.h>
1da177e4 37#include "i915_drv.h"
e21fd552 38#include "i915_vgpu.h"
1c5d22f7 39#include "i915_trace.h"
dcdb1674 40#include <linux/pci.h>
a4de0526
DV
41#include <linux/console.h>
42#include <linux/vt.h>
28d52043 43#include <linux/vgaarb.h>
c4804411
ZW
44#include <linux/acpi.h>
45#include <linux/pnp.h>
6a9ee8af 46#include <linux/vga_switcheroo.h>
5a0e3ad6 47#include <linux/slab.h>
44834a67 48#include <acpi/video.h>
8a187455
PZ
49#include <linux/pm.h>
50#include <linux/pm_runtime.h>
4bdc7293 51#include <linux/oom.h>
1da177e4 52
1da177e4 53
c153f45f
EA
54static int i915_getparam(struct drm_device *dev, void *data,
55 struct drm_file *file_priv)
1da177e4 56{
4c8a4be9 57 struct drm_i915_private *dev_priv = dev->dev_private;
c153f45f 58 drm_i915_getparam_t *param = data;
1da177e4
LT
59 int value;
60
c153f45f 61 switch (param->param) {
1da177e4 62 case I915_PARAM_IRQ_ACTIVE:
1da177e4 63 case I915_PARAM_ALLOW_BATCHBUFFER:
0d6aa60b 64 case I915_PARAM_LAST_DISPATCH:
ac883c84 65 /* Reject all old ums/dri params. */
5c6c6003 66 return -ENODEV;
ed4c9c4a 67 case I915_PARAM_CHIPSET_ID:
ffbab09b 68 value = dev->pdev->device;
ed4c9c4a 69 break;
27cd4461
NR
70 case I915_PARAM_REVISION:
71 value = dev->pdev->revision;
72 break;
673a394b 73 case I915_PARAM_HAS_GEM:
2e895b17 74 value = 1;
673a394b 75 break;
0f973f27 76 case I915_PARAM_NUM_FENCES_AVAIL:
c668cde5 77 value = dev_priv->num_fence_regs;
0f973f27 78 break;
02e792fb
DV
79 case I915_PARAM_HAS_OVERLAY:
80 value = dev_priv->overlay ? 1 : 0;
81 break;
e9560f7c
JB
82 case I915_PARAM_HAS_PAGEFLIPPING:
83 value = 1;
84 break;
76446cac
JB
85 case I915_PARAM_HAS_EXECBUF2:
86 /* depends on GEM */
2e895b17 87 value = 1;
76446cac 88 break;
e3a815fc 89 case I915_PARAM_HAS_BSD:
edc912f5 90 value = intel_ring_initialized(&dev_priv->ring[VCS]);
e3a815fc 91 break;
549f7365 92 case I915_PARAM_HAS_BLT:
edc912f5 93 value = intel_ring_initialized(&dev_priv->ring[BCS]);
549f7365 94 break;
a1f2cc73
XH
95 case I915_PARAM_HAS_VEBOX:
96 value = intel_ring_initialized(&dev_priv->ring[VECS]);
97 break;
08e16dc8
ZG
98 case I915_PARAM_HAS_BSD2:
99 value = intel_ring_initialized(&dev_priv->ring[VCS2]);
100 break;
a00b10c3
CW
101 case I915_PARAM_HAS_RELAXED_FENCING:
102 value = 1;
103 break;
bbf0c6b3
DV
104 case I915_PARAM_HAS_COHERENT_RINGS:
105 value = 1;
106 break;
72bfa19c
CW
107 case I915_PARAM_HAS_EXEC_CONSTANTS:
108 value = INTEL_INFO(dev)->gen >= 4;
109 break;
271d81b8
CW
110 case I915_PARAM_HAS_RELAXED_DELTA:
111 value = 1;
112 break;
ae662d31
EA
113 case I915_PARAM_HAS_GEN7_SOL_RESET:
114 value = 1;
115 break;
3d29b842
ED
116 case I915_PARAM_HAS_LLC:
117 value = HAS_LLC(dev);
118 break;
651d794f
CW
119 case I915_PARAM_HAS_WT:
120 value = HAS_WT(dev);
121 break;
777ee96f 122 case I915_PARAM_HAS_ALIASING_PPGTT:
896ab1a5 123 value = USES_PPGTT(dev);
777ee96f 124 break;
172cf15d
BW
125 case I915_PARAM_HAS_WAIT_TIMEOUT:
126 value = 1;
127 break;
2fedbff9
CW
128 case I915_PARAM_HAS_SEMAPHORES:
129 value = i915_semaphore_is_enabled(dev);
130 break;
ec6f1bb9
DA
131 case I915_PARAM_HAS_PRIME_VMAP_FLUSH:
132 value = 1;
133 break;
d7d4eedd
CW
134 case I915_PARAM_HAS_SECURE_BATCHES:
135 value = capable(CAP_SYS_ADMIN);
136 break;
b45305fc
DV
137 case I915_PARAM_HAS_PINNED_BATCHES:
138 value = 1;
139 break;
ed5982e6
DV
140 case I915_PARAM_HAS_EXEC_NO_RELOC:
141 value = 1;
142 break;
eef90ccb
CW
143 case I915_PARAM_HAS_EXEC_HANDLE_LUT:
144 value = 1;
145 break;
d728c8ef
BV
146 case I915_PARAM_CMD_PARSER_VERSION:
147 value = i915_cmd_parser_get_version();
148 break;
6a2c4232
CW
149 case I915_PARAM_HAS_COHERENT_PHYS_GTT:
150 value = 1;
1816f923
AG
151 break;
152 case I915_PARAM_MMAP_VERSION:
153 value = 1;
6a2c4232 154 break;
a1559ffe
JM
155 case I915_PARAM_SUBSLICE_TOTAL:
156 value = INTEL_INFO(dev)->subslice_total;
157 if (!value)
158 return -ENODEV;
159 break;
160 case I915_PARAM_EU_TOTAL:
161 value = INTEL_INFO(dev)->eu_total;
162 if (!value)
163 return -ENODEV;
164 break;
49e4d842
CW
165 case I915_PARAM_HAS_GPU_RESET:
166 value = i915.enable_hangcheck &&
49e4d842
CW
167 intel_has_gpu_reset(dev);
168 break;
a9ed33ca
AJ
169 case I915_PARAM_HAS_RESOURCE_STREAMER:
170 value = HAS_RESOURCE_STREAMER(dev);
171 break;
506a8e87
CW
172 case I915_PARAM_HAS_EXEC_SOFTPIN:
173 value = 1;
174 break;
1da177e4 175 default:
e29c32da 176 DRM_DEBUG("Unknown parameter %d\n", param->param);
20caafa6 177 return -EINVAL;
1da177e4
LT
178 }
179
1d6ac185
DV
180 if (copy_to_user(param->value, &value, sizeof(int))) {
181 DRM_ERROR("copy_to_user failed\n");
20caafa6 182 return -EFAULT;
1da177e4
LT
183 }
184
185 return 0;
186}
187
ec2a4c3f
DA
188static int i915_get_bridge_dev(struct drm_device *dev)
189{
190 struct drm_i915_private *dev_priv = dev->dev_private;
191
0206e353 192 dev_priv->bridge_dev = pci_get_bus_and_slot(0, PCI_DEVFN(0, 0));
ec2a4c3f
DA
193 if (!dev_priv->bridge_dev) {
194 DRM_ERROR("bridge device not found\n");
195 return -1;
196 }
197 return 0;
198}
199
c4804411
ZW
200#define MCHBAR_I915 0x44
201#define MCHBAR_I965 0x48
202#define MCHBAR_SIZE (4*4096)
203
204#define DEVEN_REG 0x54
205#define DEVEN_MCHBAR_EN (1 << 28)
206
207/* Allocate space for the MCH regs if needed, return nonzero on error */
208static int
209intel_alloc_mchbar_resource(struct drm_device *dev)
210{
4c8a4be9 211 struct drm_i915_private *dev_priv = dev->dev_private;
a6c45cf0 212 int reg = INTEL_INFO(dev)->gen >= 4 ? MCHBAR_I965 : MCHBAR_I915;
c4804411
ZW
213 u32 temp_lo, temp_hi = 0;
214 u64 mchbar_addr;
a25c25c2 215 int ret;
c4804411 216
a6c45cf0 217 if (INTEL_INFO(dev)->gen >= 4)
c4804411
ZW
218 pci_read_config_dword(dev_priv->bridge_dev, reg + 4, &temp_hi);
219 pci_read_config_dword(dev_priv->bridge_dev, reg, &temp_lo);
220 mchbar_addr = ((u64)temp_hi << 32) | temp_lo;
221
222 /* If ACPI doesn't have it, assume we need to allocate it ourselves */
223#ifdef CONFIG_PNP
224 if (mchbar_addr &&
a25c25c2
CW
225 pnp_range_reserved(mchbar_addr, mchbar_addr + MCHBAR_SIZE))
226 return 0;
c4804411
ZW
227#endif
228
229 /* Get some space for it */
a25c25c2
CW
230 dev_priv->mch_res.name = "i915 MCHBAR";
231 dev_priv->mch_res.flags = IORESOURCE_MEM;
232 ret = pci_bus_alloc_resource(dev_priv->bridge_dev->bus,
233 &dev_priv->mch_res,
c4804411
ZW
234 MCHBAR_SIZE, MCHBAR_SIZE,
235 PCIBIOS_MIN_MEM,
a25c25c2 236 0, pcibios_align_resource,
c4804411
ZW
237 dev_priv->bridge_dev);
238 if (ret) {
239 DRM_DEBUG_DRIVER("failed bus alloc: %d\n", ret);
240 dev_priv->mch_res.start = 0;
a25c25c2 241 return ret;
c4804411
ZW
242 }
243
a6c45cf0 244 if (INTEL_INFO(dev)->gen >= 4)
c4804411
ZW
245 pci_write_config_dword(dev_priv->bridge_dev, reg + 4,
246 upper_32_bits(dev_priv->mch_res.start));
247
248 pci_write_config_dword(dev_priv->bridge_dev, reg,
249 lower_32_bits(dev_priv->mch_res.start));
a25c25c2 250 return 0;
c4804411
ZW
251}
252
253/* Setup MCHBAR if possible, return true if we should disable it again */
254static void
255intel_setup_mchbar(struct drm_device *dev)
256{
4c8a4be9 257 struct drm_i915_private *dev_priv = dev->dev_private;
a6c45cf0 258 int mchbar_reg = INTEL_INFO(dev)->gen >= 4 ? MCHBAR_I965 : MCHBAR_I915;
c4804411
ZW
259 u32 temp;
260 bool enabled;
261
666a4537 262 if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
11ea8b7d
JB
263 return;
264
c4804411
ZW
265 dev_priv->mchbar_need_disable = false;
266
267 if (IS_I915G(dev) || IS_I915GM(dev)) {
268 pci_read_config_dword(dev_priv->bridge_dev, DEVEN_REG, &temp);
269 enabled = !!(temp & DEVEN_MCHBAR_EN);
270 } else {
271 pci_read_config_dword(dev_priv->bridge_dev, mchbar_reg, &temp);
272 enabled = temp & 1;
273 }
274
275 /* If it's already enabled, don't have to do anything */
276 if (enabled)
277 return;
278
279 if (intel_alloc_mchbar_resource(dev))
280 return;
281
282 dev_priv->mchbar_need_disable = true;
283
284 /* Space is allocated or reserved, so enable it. */
285 if (IS_I915G(dev) || IS_I915GM(dev)) {
286 pci_write_config_dword(dev_priv->bridge_dev, DEVEN_REG,
287 temp | DEVEN_MCHBAR_EN);
288 } else {
289 pci_read_config_dword(dev_priv->bridge_dev, mchbar_reg, &temp);
290 pci_write_config_dword(dev_priv->bridge_dev, mchbar_reg, temp | 1);
291 }
292}
293
294static void
295intel_teardown_mchbar(struct drm_device *dev)
296{
4c8a4be9 297 struct drm_i915_private *dev_priv = dev->dev_private;
a6c45cf0 298 int mchbar_reg = INTEL_INFO(dev)->gen >= 4 ? MCHBAR_I965 : MCHBAR_I915;
c4804411
ZW
299 u32 temp;
300
301 if (dev_priv->mchbar_need_disable) {
302 if (IS_I915G(dev) || IS_I915GM(dev)) {
303 pci_read_config_dword(dev_priv->bridge_dev, DEVEN_REG, &temp);
304 temp &= ~DEVEN_MCHBAR_EN;
305 pci_write_config_dword(dev_priv->bridge_dev, DEVEN_REG, temp);
306 } else {
307 pci_read_config_dword(dev_priv->bridge_dev, mchbar_reg, &temp);
308 temp &= ~1;
309 pci_write_config_dword(dev_priv->bridge_dev, mchbar_reg, temp);
310 }
311 }
312
313 if (dev_priv->mch_res.start)
314 release_resource(&dev_priv->mch_res);
315}
316
28d52043
DA
317/* true = enable decode, false = disable decoder */
318static unsigned int i915_vga_set_decode(void *cookie, bool state)
319{
320 struct drm_device *dev = cookie;
321
322 intel_modeset_vga_set_state(dev, state);
323 if (state)
324 return VGA_RSRC_LEGACY_IO | VGA_RSRC_LEGACY_MEM |
325 VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
326 else
327 return VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
328}
329
6a9ee8af
DA
330static void i915_switcheroo_set_state(struct pci_dev *pdev, enum vga_switcheroo_state state)
331{
332 struct drm_device *dev = pci_get_drvdata(pdev);
333 pm_message_t pmm = { .event = PM_EVENT_SUSPEND };
1a5036bf 334
6a9ee8af 335 if (state == VGA_SWITCHEROO_ON) {
a70491cc 336 pr_info("switched on\n");
5bcf719b 337 dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
6a9ee8af
DA
338 /* i915 resume handler doesn't set to D0 */
339 pci_set_power_state(dev->pdev, PCI_D0);
1751fcf9 340 i915_resume_switcheroo(dev);
5bcf719b 341 dev->switch_power_state = DRM_SWITCH_POWER_ON;
6a9ee8af 342 } else {
fa9d6078 343 pr_info("switched off\n");
5bcf719b 344 dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
1751fcf9 345 i915_suspend_switcheroo(dev, pmm);
5bcf719b 346 dev->switch_power_state = DRM_SWITCH_POWER_OFF;
6a9ee8af
DA
347 }
348}
349
350static bool i915_switcheroo_can_switch(struct pci_dev *pdev)
351{
352 struct drm_device *dev = pci_get_drvdata(pdev);
6a9ee8af 353
fc8fd40e
DV
354 /*
355 * FIXME: open_count is protected by drm_global_mutex but that would lead to
356 * locking inversion with the driver load path. And the access here is
357 * completely racy anyway. So don't bother with locking for now.
358 */
359 return dev->open_count == 0;
6a9ee8af
DA
360}
361
26ec685f
TI
362static const struct vga_switcheroo_client_ops i915_switcheroo_ops = {
363 .set_gpu_state = i915_switcheroo_set_state,
364 .reprobe = NULL,
365 .can_switch = i915_switcheroo_can_switch,
366};
367
2c7111db
CW
368static int i915_load_modeset_init(struct drm_device *dev)
369{
370 struct drm_i915_private *dev_priv = dev->dev_private;
371 int ret;
79e53945 372
98f3a1dc 373 ret = intel_bios_init(dev_priv);
79e53945
JB
374 if (ret)
375 DRM_INFO("failed to find VBIOS tables\n");
376
934f992c
CW
377 /* If we have > 1 VGA cards, then we need to arbitrate access
378 * to the common VGA resources.
379 *
380 * If we are a secondary display controller (!PCI_DISPLAY_CLASS_VGA),
381 * then we do not take part in VGA arbitration and the
382 * vga_client_register() fails with -ENODEV.
383 */
ebff5fa9
DA
384 ret = vga_client_register(dev->pdev, dev, NULL, i915_vga_set_decode);
385 if (ret && ret != -ENODEV)
386 goto out;
28d52043 387
723bfd70
JB
388 intel_register_dsm_handler();
389
0d69704a 390 ret = vga_switcheroo_register_client(dev->pdev, &i915_switcheroo_ops, false);
6a9ee8af 391 if (ret)
5a79395b 392 goto cleanup_vga_client;
6a9ee8af 393
9797fbfb
CW
394 /* Initialise stolen first so that we may reserve preallocated
395 * objects for the BIOS to KMS transition.
396 */
397 ret = i915_gem_init_stolen(dev);
398 if (ret)
399 goto cleanup_vga_switcheroo;
400
73dfc227 401 intel_power_domains_init_hw(dev_priv, false);
e13192f6 402
f4448375 403 intel_csr_ucode_init(dev_priv);
ebae38d0 404
2aeb7d3a 405 ret = intel_irq_install(dev_priv);
52d7eced
DV
406 if (ret)
407 goto cleanup_gem_stolen;
408
409 /* Important: The output setup functions called by modeset_init need
410 * working irqs for e.g. gmbus and dp aux transfers. */
b01f2c3a
JB
411 intel_modeset_init(dev);
412
33a732f4 413 intel_guc_ucode_init(dev);
33a732f4 414
1070a42b 415 ret = i915_gem_init(dev);
79e53945 416 if (ret)
713028b3 417 goto cleanup_irq;
2c7111db 418
52d7eced 419 intel_modeset_gem_init(dev);
2c7111db 420
79e53945
JB
421 /* Always safe in the mode setting case. */
422 /* FIXME: do pre/post-mode set stuff in core KMS code */
ba0bf120 423 dev->vblank_disable_allowed = true;
713028b3 424 if (INTEL_INFO(dev)->num_pipes == 0)
e3c74757 425 return 0;
79e53945 426
5a79395b
CW
427 ret = intel_fbdev_init(dev);
428 if (ret)
52d7eced
DV
429 goto cleanup_gem;
430
20afbda2 431 /* Only enable hotplug handling once the fbdev is fully set up. */
b963291c 432 intel_hpd_init(dev_priv);
20afbda2
DV
433
434 /*
435 * Some ports require correctly set-up hpd registers for detection to
436 * work properly (leading to ghost connected connector status), e.g. VGA
437 * on gm45. Hence we can only set up the initial fbdev config after hpd
438 * irqs are fully enabled. Now we should scan for the initial config
439 * only once hotplug handling is enabled, but due to screwed-up locking
440 * around kms/fbdev init we can't protect the fdbev initial config
441 * scanning against hotplug events. Hence do this first and ignore the
442 * tiny window where we will loose hotplug notifactions.
443 */
e00bf696 444 intel_fbdev_initial_config_async(dev);
20afbda2 445
eb1f8e4f 446 drm_kms_helper_poll_init(dev);
87acb0a5 447
79e53945
JB
448 return 0;
449
2c7111db
CW
450cleanup_gem:
451 mutex_lock(&dev->struct_mutex);
452 i915_gem_cleanup_ringbuffer(dev);
55d23285 453 i915_gem_context_fini(dev);
2c7111db 454 mutex_unlock(&dev->struct_mutex);
713028b3 455cleanup_irq:
33a732f4 456 intel_guc_ucode_fini(dev);
52d7eced 457 drm_irq_uninstall(dev);
9797fbfb
CW
458cleanup_gem_stolen:
459 i915_gem_cleanup_stolen(dev);
5a79395b
CW
460cleanup_vga_switcheroo:
461 vga_switcheroo_unregister_client(dev->pdev);
462cleanup_vga_client:
463 vga_client_register(dev->pdev, NULL, NULL, NULL);
79e53945
JB
464out:
465 return ret;
466}
467
243eaf38 468#if IS_ENABLED(CONFIG_FB)
f96de58f 469static int i915_kick_out_firmware_fb(struct drm_i915_private *dev_priv)
e188719a
DV
470{
471 struct apertures_struct *ap;
472 struct pci_dev *pdev = dev_priv->dev->pdev;
473 bool primary;
f96de58f 474 int ret;
e188719a
DV
475
476 ap = alloc_apertures(1);
477 if (!ap)
f96de58f 478 return -ENOMEM;
e188719a 479
dabb7a91 480 ap->ranges[0].base = dev_priv->gtt.mappable_base;
f64e2922 481 ap->ranges[0].size = dev_priv->gtt.mappable_end;
93d18799 482
e188719a
DV
483 primary =
484 pdev->resource[PCI_ROM_RESOURCE].flags & IORESOURCE_ROM_SHADOW;
485
f96de58f 486 ret = remove_conflicting_framebuffers(ap, "inteldrmfb", primary);
e188719a
DV
487
488 kfree(ap);
f96de58f
CW
489
490 return ret;
e188719a 491}
4520f53a 492#else
f96de58f 493static int i915_kick_out_firmware_fb(struct drm_i915_private *dev_priv)
4520f53a 494{
f96de58f 495 return 0;
4520f53a
DV
496}
497#endif
e188719a 498
a4de0526
DV
499#if !defined(CONFIG_VGA_CONSOLE)
500static int i915_kick_out_vgacon(struct drm_i915_private *dev_priv)
501{
502 return 0;
503}
504#elif !defined(CONFIG_DUMMY_CONSOLE)
505static int i915_kick_out_vgacon(struct drm_i915_private *dev_priv)
506{
507 return -ENODEV;
508}
509#else
510static int i915_kick_out_vgacon(struct drm_i915_private *dev_priv)
511{
1bb9e632 512 int ret = 0;
a4de0526
DV
513
514 DRM_INFO("Replacing VGA console driver\n");
515
516 console_lock();
1bb9e632
DV
517 if (con_is_bound(&vga_con))
518 ret = do_take_over_console(&dummy_con, 0, MAX_NR_CONSOLES - 1, 1);
a4de0526
DV
519 if (ret == 0) {
520 ret = do_unregister_con_driver(&vga_con);
521
522 /* Ignore "already unregistered". */
523 if (ret == -ENODEV)
524 ret = 0;
525 }
526 console_unlock();
527
528 return ret;
529}
530#endif
531
c96ea64e
DV
532static void i915_dump_device_info(struct drm_i915_private *dev_priv)
533{
5c969aa7 534 const struct intel_device_info *info = &dev_priv->info;
c96ea64e 535
e2a5800a
DL
536#define PRINT_S(name) "%s"
537#define SEP_EMPTY
79fc46df
DL
538#define PRINT_FLAG(name) info->name ? #name "," : ""
539#define SEP_COMMA ,
19c656a1 540 DRM_DEBUG_DRIVER("i915 device info: gen=%i, pciid=0x%04x rev=0x%02x flags="
e2a5800a 541 DEV_INFO_FOR_EACH_FLAG(PRINT_S, SEP_EMPTY),
c96ea64e
DV
542 info->gen,
543 dev_priv->dev->pdev->device,
19c656a1 544 dev_priv->dev->pdev->revision,
79fc46df 545 DEV_INFO_FOR_EACH_FLAG(PRINT_FLAG, SEP_COMMA));
e2a5800a
DL
546#undef PRINT_S
547#undef SEP_EMPTY
79fc46df
DL
548#undef PRINT_FLAG
549#undef SEP_COMMA
c96ea64e
DV
550}
551
9705ad8a
JM
552static void cherryview_sseu_info_init(struct drm_device *dev)
553{
554 struct drm_i915_private *dev_priv = dev->dev_private;
555 struct intel_device_info *info;
556 u32 fuse, eu_dis;
557
558 info = (struct intel_device_info *)&dev_priv->info;
559 fuse = I915_READ(CHV_FUSE_GT);
560
561 info->slice_total = 1;
562
563 if (!(fuse & CHV_FGT_DISABLE_SS0)) {
564 info->subslice_per_slice++;
565 eu_dis = fuse & (CHV_FGT_EU_DIS_SS0_R0_MASK |
566 CHV_FGT_EU_DIS_SS0_R1_MASK);
567 info->eu_total += 8 - hweight32(eu_dis);
568 }
569
570 if (!(fuse & CHV_FGT_DISABLE_SS1)) {
571 info->subslice_per_slice++;
572 eu_dis = fuse & (CHV_FGT_EU_DIS_SS1_R0_MASK |
573 CHV_FGT_EU_DIS_SS1_R1_MASK);
574 info->eu_total += 8 - hweight32(eu_dis);
575 }
576
577 info->subslice_total = info->subslice_per_slice;
578 /*
579 * CHV expected to always have a uniform distribution of EU
580 * across subslices.
581 */
582 info->eu_per_subslice = info->subslice_total ?
583 info->eu_total / info->subslice_total :
584 0;
585 /*
586 * CHV supports subslice power gating on devices with more than
587 * one subslice, and supports EU power gating on devices with
588 * more than one EU pair per subslice.
589 */
590 info->has_slice_pg = 0;
591 info->has_subslice_pg = (info->subslice_total > 1);
592 info->has_eu_pg = (info->eu_per_subslice > 2);
593}
594
595static void gen9_sseu_info_init(struct drm_device *dev)
596{
597 struct drm_i915_private *dev_priv = dev->dev_private;
598 struct intel_device_info *info;
dead16e2 599 int s_max = 3, ss_max = 4, eu_max = 8;
9705ad8a 600 int s, ss;
dead16e2
JM
601 u32 fuse2, s_enable, ss_disable, eu_disable;
602 u8 eu_mask = 0xff;
603
9705ad8a
JM
604 info = (struct intel_device_info *)&dev_priv->info;
605 fuse2 = I915_READ(GEN8_FUSE2);
606 s_enable = (fuse2 & GEN8_F2_S_ENA_MASK) >>
607 GEN8_F2_S_ENA_SHIFT;
608 ss_disable = (fuse2 & GEN9_F2_SS_DIS_MASK) >>
609 GEN9_F2_SS_DIS_SHIFT;
610
9705ad8a
JM
611 info->slice_total = hweight32(s_enable);
612 /*
613 * The subslice disable field is global, i.e. it applies
614 * to each of the enabled slices.
615 */
616 info->subslice_per_slice = ss_max - hweight32(ss_disable);
617 info->subslice_total = info->slice_total *
618 info->subslice_per_slice;
619
620 /*
621 * Iterate through enabled slices and subslices to
622 * count the total enabled EU.
623 */
624 for (s = 0; s < s_max; s++) {
625 if (!(s_enable & (0x1 << s)))
626 /* skip disabled slice */
627 continue;
628
dead16e2 629 eu_disable = I915_READ(GEN9_EU_DISABLE(s));
9705ad8a 630 for (ss = 0; ss < ss_max; ss++) {
dead16e2 631 int eu_per_ss;
9705ad8a
JM
632
633 if (ss_disable & (0x1 << ss))
634 /* skip disabled subslice */
635 continue;
636
dead16e2
JM
637 eu_per_ss = eu_max - hweight8((eu_disable >> (ss*8)) &
638 eu_mask);
9705ad8a
JM
639
640 /*
641 * Record which subslice(s) has(have) 7 EUs. we
642 * can tune the hash used to spread work among
643 * subslices if they are unbalanced.
644 */
dead16e2 645 if (eu_per_ss == 7)
9705ad8a
JM
646 info->subslice_7eu[s] |= 1 << ss;
647
dead16e2 648 info->eu_total += eu_per_ss;
9705ad8a
JM
649 }
650 }
651
652 /*
653 * SKL is expected to always have a uniform distribution
654 * of EU across subslices with the exception that any one
655 * EU in any one subslice may be fused off for die
dead16e2
JM
656 * recovery. BXT is expected to be perfectly uniform in EU
657 * distribution.
9705ad8a
JM
658 */
659 info->eu_per_subslice = info->subslice_total ?
660 DIV_ROUND_UP(info->eu_total,
661 info->subslice_total) : 0;
662 /*
663 * SKL supports slice power gating on devices with more than
664 * one slice, and supports EU power gating on devices with
dead16e2
JM
665 * more than one EU pair per subslice. BXT supports subslice
666 * power gating on devices with more than one subslice, and
667 * supports EU power gating on devices with more than one EU
668 * pair per subslice.
9705ad8a 669 */
ef11bdb3
RV
670 info->has_slice_pg = ((IS_SKYLAKE(dev) || IS_KABYLAKE(dev)) &&
671 (info->slice_total > 1));
dead16e2
JM
672 info->has_subslice_pg = (IS_BROXTON(dev) && (info->subslice_total > 1));
673 info->has_eu_pg = (info->eu_per_subslice > 2);
9705ad8a
JM
674}
675
91bedd34
ŁD
676static void broadwell_sseu_info_init(struct drm_device *dev)
677{
678 struct drm_i915_private *dev_priv = dev->dev_private;
679 struct intel_device_info *info;
680 const int s_max = 3, ss_max = 3, eu_max = 8;
681 int s, ss;
682 u32 fuse2, eu_disable[s_max], s_enable, ss_disable;
683
684 fuse2 = I915_READ(GEN8_FUSE2);
685 s_enable = (fuse2 & GEN8_F2_S_ENA_MASK) >> GEN8_F2_S_ENA_SHIFT;
686 ss_disable = (fuse2 & GEN8_F2_SS_DIS_MASK) >> GEN8_F2_SS_DIS_SHIFT;
687
688 eu_disable[0] = I915_READ(GEN8_EU_DISABLE0) & GEN8_EU_DIS0_S0_MASK;
689 eu_disable[1] = (I915_READ(GEN8_EU_DISABLE0) >> GEN8_EU_DIS0_S1_SHIFT) |
690 ((I915_READ(GEN8_EU_DISABLE1) & GEN8_EU_DIS1_S1_MASK) <<
691 (32 - GEN8_EU_DIS0_S1_SHIFT));
692 eu_disable[2] = (I915_READ(GEN8_EU_DISABLE1) >> GEN8_EU_DIS1_S2_SHIFT) |
693 ((I915_READ(GEN8_EU_DISABLE2) & GEN8_EU_DIS2_S2_MASK) <<
694 (32 - GEN8_EU_DIS1_S2_SHIFT));
695
696
697 info = (struct intel_device_info *)&dev_priv->info;
698 info->slice_total = hweight32(s_enable);
699
700 /*
701 * The subslice disable field is global, i.e. it applies
702 * to each of the enabled slices.
703 */
704 info->subslice_per_slice = ss_max - hweight32(ss_disable);
705 info->subslice_total = info->slice_total * info->subslice_per_slice;
706
707 /*
708 * Iterate through enabled slices and subslices to
709 * count the total enabled EU.
710 */
711 for (s = 0; s < s_max; s++) {
712 if (!(s_enable & (0x1 << s)))
713 /* skip disabled slice */
714 continue;
715
716 for (ss = 0; ss < ss_max; ss++) {
717 u32 n_disabled;
718
719 if (ss_disable & (0x1 << ss))
720 /* skip disabled subslice */
721 continue;
722
723 n_disabled = hweight8(eu_disable[s] >> (ss * eu_max));
724
725 /*
726 * Record which subslices have 7 EUs.
727 */
728 if (eu_max - n_disabled == 7)
729 info->subslice_7eu[s] |= 1 << ss;
730
731 info->eu_total += eu_max - n_disabled;
732 }
733 }
734
735 /*
736 * BDW is expected to always have a uniform distribution of EU across
737 * subslices with the exception that any one EU in any one subslice may
738 * be fused off for die recovery.
739 */
740 info->eu_per_subslice = info->subslice_total ?
741 DIV_ROUND_UP(info->eu_total, info->subslice_total) : 0;
742
743 /*
744 * BDW supports slice power gating on devices with more than
745 * one slice.
746 */
747 info->has_slice_pg = (info->slice_total > 1);
748 info->has_subslice_pg = 0;
749 info->has_eu_pg = 0;
750}
751
22d3fd46
DL
752/*
753 * Determine various intel_device_info fields at runtime.
754 *
755 * Use it when either:
756 * - it's judged too laborious to fill n static structures with the limit
757 * when a simple if statement does the job,
758 * - run-time checks (eg read fuse/strap registers) are needed.
658ac4c6
DL
759 *
760 * This function needs to be called:
761 * - after the MMIO has been setup as we are reading registers,
762 * - after the PCH has been detected,
763 * - before the first usage of the fields it can tweak.
22d3fd46
DL
764 */
765static void intel_device_info_runtime_init(struct drm_device *dev)
766{
658ac4c6 767 struct drm_i915_private *dev_priv = dev->dev_private;
22d3fd46 768 struct intel_device_info *info;
d615a166 769 enum pipe pipe;
22d3fd46 770
658ac4c6 771 info = (struct intel_device_info *)&dev_priv->info;
22d3fd46 772
edd43ed8
DL
773 /*
774 * Skylake and Broxton currently don't expose the topmost plane as its
775 * use is exclusive with the legacy cursor and we only want to expose
776 * one of those, not both. Until we can safely expose the topmost plane
777 * as a DRM_PLANE_TYPE_CURSOR with all the features exposed/supported,
778 * we don't expose the topmost plane at all to prevent ABI breakage
779 * down the line.
780 */
8fb9397d 781 if (IS_BROXTON(dev)) {
edd43ed8
DL
782 info->num_sprites[PIPE_A] = 2;
783 info->num_sprites[PIPE_B] = 2;
784 info->num_sprites[PIPE_C] = 1;
666a4537 785 } else if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
055e393f 786 for_each_pipe(dev_priv, pipe)
d615a166
DL
787 info->num_sprites[pipe] = 2;
788 else
055e393f 789 for_each_pipe(dev_priv, pipe)
d615a166 790 info->num_sprites[pipe] = 1;
658ac4c6 791
a0bae57f
DL
792 if (i915.disable_display) {
793 DRM_INFO("Display disabled (module parameter)\n");
794 info->num_pipes = 0;
795 } else if (info->num_pipes > 0 &&
796 (INTEL_INFO(dev)->gen == 7 || INTEL_INFO(dev)->gen == 8) &&
a7e478c7 797 HAS_PCH_SPLIT(dev)) {
658ac4c6
DL
798 u32 fuse_strap = I915_READ(FUSE_STRAP);
799 u32 sfuse_strap = I915_READ(SFUSE_STRAP);
800
801 /*
802 * SFUSE_STRAP is supposed to have a bit signalling the display
803 * is fused off. Unfortunately it seems that, at least in
804 * certain cases, fused off display means that PCH display
805 * reads don't land anywhere. In that case, we read 0s.
806 *
807 * On CPT/PPT, we can detect this case as SFUSE_STRAP_FUSE_LOCK
808 * should be set when taking over after the firmware.
809 */
810 if (fuse_strap & ILK_INTERNAL_DISPLAY_DISABLE ||
811 sfuse_strap & SFUSE_STRAP_DISPLAY_DISABLED ||
812 (dev_priv->pch_type == PCH_CPT &&
813 !(sfuse_strap & SFUSE_STRAP_FUSE_LOCK))) {
814 DRM_INFO("Display fused off, disabling\n");
815 info->num_pipes = 0;
816 }
817 }
693d11c3 818
3873218f 819 /* Initialize slice/subslice/EU info */
9705ad8a
JM
820 if (IS_CHERRYVIEW(dev))
821 cherryview_sseu_info_init(dev);
91bedd34
ŁD
822 else if (IS_BROADWELL(dev))
823 broadwell_sseu_info_init(dev);
dead16e2 824 else if (INTEL_INFO(dev)->gen >= 9)
9705ad8a 825 gen9_sseu_info_init(dev);
3873218f 826
3873218f
JM
827 DRM_DEBUG_DRIVER("slice total: %u\n", info->slice_total);
828 DRM_DEBUG_DRIVER("subslice total: %u\n", info->subslice_total);
829 DRM_DEBUG_DRIVER("subslice per slice: %u\n", info->subslice_per_slice);
830 DRM_DEBUG_DRIVER("EU total: %u\n", info->eu_total);
831 DRM_DEBUG_DRIVER("EU per subslice: %u\n", info->eu_per_subslice);
832 DRM_DEBUG_DRIVER("has slice power gating: %s\n",
833 info->has_slice_pg ? "y" : "n");
834 DRM_DEBUG_DRIVER("has subslice power gating: %s\n",
835 info->has_subslice_pg ? "y" : "n");
836 DRM_DEBUG_DRIVER("has EU power gating: %s\n",
837 info->has_eu_pg ? "y" : "n");
22d3fd46
DL
838}
839
e27f299e
VS
840static void intel_init_dpio(struct drm_i915_private *dev_priv)
841{
e27f299e
VS
842 /*
843 * IOSF_PORT_DPIO is used for VLV x2 PHY (DP/HDMI B and C),
844 * CHV x1 PHY (DP/HDMI D)
845 * IOSF_PORT_DPIO_2 is used for CHV x2 PHY (DP/HDMI B and C)
846 */
847 if (IS_CHERRYVIEW(dev_priv)) {
848 DPIO_PHY_IOSF_PORT(DPIO_PHY0) = IOSF_PORT_DPIO_2;
849 DPIO_PHY_IOSF_PORT(DPIO_PHY1) = IOSF_PORT_DPIO;
666a4537 850 } else if (IS_VALLEYVIEW(dev_priv)) {
e27f299e
VS
851 DPIO_PHY_IOSF_PORT(DPIO_PHY0) = IOSF_PORT_DPIO;
852 }
853}
854
79e53945
JB
855/**
856 * i915_driver_load - setup chip and create an initial config
857 * @dev: DRM device
858 * @flags: startup flags
859 *
860 * The driver load routine has to do several things:
861 * - drive output discovery via intel_modeset_init()
862 * - initialize the memory manager
863 * - allocate initial config memory
864 * - setup the DRM framebuffer with the allocated memory
865 */
84b1fd10 866int i915_driver_load(struct drm_device *dev, unsigned long flags)
22eae947 867{
ea059a1e 868 struct drm_i915_private *dev_priv;
5c969aa7 869 struct intel_device_info *info, *device_info;
934d6086 870 int ret = 0, mmio_bar, mmio_size;
9021f284 871 uint32_t aperture_size;
fe669bf8 872
26394d92
DV
873 info = (struct intel_device_info *) flags;
874
b14c5679 875 dev_priv = kzalloc(sizeof(*dev_priv), GFP_KERNEL);
ba8bbcf6
JB
876 if (dev_priv == NULL)
877 return -ENOMEM;
878
755f68f4 879 dev->dev_private = dev_priv;
673a394b 880 dev_priv->dev = dev;
5c969aa7 881
87f1f465 882 /* Setup the write-once "constant" device info */
5c969aa7 883 device_info = (struct intel_device_info *)&dev_priv->info;
87f1f465
CW
884 memcpy(device_info, info, sizeof(dev_priv->info));
885 device_info->device_id = dev->pdev->device;
ba8bbcf6 886
7dcd2677
KK
887 spin_lock_init(&dev_priv->irq_lock);
888 spin_lock_init(&dev_priv->gpu_error.lock);
07f11d49 889 mutex_init(&dev_priv->backlight_lock);
907b28c5 890 spin_lock_init(&dev_priv->uncore.lock);
c20e8355 891 spin_lock_init(&dev_priv->mm.object_stat_lock);
84c33a64 892 spin_lock_init(&dev_priv->mmio_flip_lock);
a580516d 893 mutex_init(&dev_priv->sb_lock);
7dcd2677 894 mutex_init(&dev_priv->modeset_restore_lock);
4a21ef7d 895 mutex_init(&dev_priv->av_mutex);
7dcd2677 896
f742a552 897 intel_pm_setup(dev);
c67a470b 898
07144428
DL
899 intel_display_crc_init(dev);
900
c96ea64e
DV
901 i915_dump_device_info(dev_priv);
902
ed1c9e2c
PZ
903 /* Not all pre-production machines fall into this category, only the
904 * very first ones. Almost everything should work, except for maybe
905 * suspend/resume. And we don't implement workarounds that affect only
906 * pre-production machines. */
907 if (IS_HSW_EARLY_SDV(dev))
908 DRM_INFO("This is an early pre-production Haswell machine. "
909 "It may not be fully functional.\n");
910
ec2a4c3f
DA
911 if (i915_get_bridge_dev(dev)) {
912 ret = -EIO;
913 goto free_priv;
914 }
915
1e1bd0fd
BW
916 mmio_bar = IS_GEN2(dev) ? 1 : 0;
917 /* Before gen4, the registers and the GTT are behind different BARs.
918 * However, from gen4 onwards, the registers and the GTT are shared
919 * in the same BAR, so we want to restrict this ioremap from
920 * clobbering the GTT which we want ioremap_wc instead. Fortunately,
921 * the register BAR remains the same size for all the earlier
922 * generations up to Ironlake.
923 */
924 if (info->gen < 5)
925 mmio_size = 512*1024;
926 else
927 mmio_size = 2*1024*1024;
928
929 dev_priv->regs = pci_iomap(dev->pdev, mmio_bar, mmio_size);
930 if (!dev_priv->regs) {
931 DRM_ERROR("failed to map registers\n");
932 ret = -EIO;
933 goto put_bridge;
934 }
935
c3d685a7
BW
936 /* This must be called before any calls to HAS_PCH_* */
937 intel_detect_pch(dev);
938
939 intel_uncore_init(dev);
940
e76e9aeb
BW
941 ret = i915_gem_gtt_init(dev);
942 if (ret)
eb805623 943 goto out_freecsr;
e188719a 944
17fa6463
DV
945 /* WARNING: Apparently we must kick fbdev drivers before vgacon,
946 * otherwise the vga fbdev driver falls over. */
947 ret = i915_kick_out_firmware_fb(dev_priv);
948 if (ret) {
949 DRM_ERROR("failed to remove conflicting framebuffer drivers\n");
950 goto out_gtt;
951 }
a4de0526 952
17fa6463
DV
953 ret = i915_kick_out_vgacon(dev_priv);
954 if (ret) {
955 DRM_ERROR("failed to remove conflicting VGA console\n");
956 goto out_gtt;
a4de0526 957 }
e188719a 958
466e69b8
DA
959 pci_set_master(dev->pdev);
960
9f82d238
DV
961 /* overlay on gen2 is broken and can't address above 1G */
962 if (IS_GEN2(dev))
963 dma_set_coherent_mask(&dev->pdev->dev, DMA_BIT_MASK(30));
964
6927faf3
JN
965 /* 965GM sometimes incorrectly writes to hardware status page (HWS)
966 * using 32bit addressing, overwriting memory if HWS is located
967 * above 4GB.
968 *
969 * The documentation also mentions an issue with undefined
970 * behaviour if any general state is accessed within a page above 4GB,
971 * which also needs to be handled carefully.
972 */
973 if (IS_BROADWATER(dev) || IS_CRESTLINE(dev))
974 dma_set_coherent_mask(&dev->pdev->dev, DMA_BIT_MASK(32));
975
93d18799 976 aperture_size = dev_priv->gtt.mappable_end;
71e9339c 977
5d4545ae
BW
978 dev_priv->gtt.mappable =
979 io_mapping_create_wc(dev_priv->gtt.mappable_base,
dd2757f8 980 aperture_size);
5d4545ae 981 if (dev_priv->gtt.mappable == NULL) {
6644107d 982 ret = -EIO;
cbb47d17 983 goto out_gtt;
6644107d
VP
984 }
985
911bdf0a
BW
986 dev_priv->gtt.mtrr = arch_phys_wc_add(dev_priv->gtt.mappable_base,
987 aperture_size);
19966754 988
e642abbf
CW
989 /* The i915 workqueue is primarily used for batched retirement of
990 * requests (and thus managing bo) once the task has been completed
991 * by the GPU. i915_gem_retire_requests() is called directly when we
992 * need high-priority retirement, such as waiting for an explicit
993 * bo.
994 *
995 * It is also used for periodic low-priority events, such as
df9c2042 996 * idle-timers and recording error state.
e642abbf
CW
997 *
998 * All tasks on the workqueue are expected to acquire the dev mutex
999 * so there is no point in running more than one instance of the
53621860 1000 * workqueue at any time. Use an ordered one.
e642abbf 1001 */
53621860 1002 dev_priv->wq = alloc_ordered_workqueue("i915", 0);
9c9fe1f8
EA
1003 if (dev_priv->wq == NULL) {
1004 DRM_ERROR("Failed to create our workqueue.\n");
1005 ret = -ENOMEM;
a7b85d2a 1006 goto out_mtrrfree;
9c9fe1f8
EA
1007 }
1008
5fcece80
JN
1009 dev_priv->hotplug.dp_wq = alloc_ordered_workqueue("i915-dp", 0);
1010 if (dev_priv->hotplug.dp_wq == NULL) {
0e32b39c
DA
1011 DRM_ERROR("Failed to create our dp workqueue.\n");
1012 ret = -ENOMEM;
1013 goto out_freewq;
1014 }
1015
737b1506
CW
1016 dev_priv->gpu_error.hangcheck_wq =
1017 alloc_ordered_workqueue("i915-hangcheck", 0);
1018 if (dev_priv->gpu_error.hangcheck_wq == NULL) {
1019 DRM_ERROR("Failed to create our hangcheck workqueue.\n");
1020 ret = -ENOMEM;
1021 goto out_freedpwq;
1022 }
1023
b963291c 1024 intel_irq_init(dev_priv);
78511f2a 1025 intel_uncore_sanitize(dev);
9880b7a5 1026
c4804411
ZW
1027 /* Try to make sure MCHBAR is enabled before poking at it */
1028 intel_setup_mchbar(dev);
f899fc64 1029 intel_setup_gmbus(dev);
44834a67 1030 intel_opregion_setup(dev);
c4804411 1031
673a394b
EA
1032 i915_gem_load(dev);
1033
ed4cb414
EA
1034 /* On the 945G/GM, the chipset reports the MSI capability on the
1035 * integrated graphics even though the support isn't actually there
1036 * according to the published specs. It doesn't appear to function
1037 * correctly in testing on 945G.
1038 * This may be a side effect of MSI having been made available for PEG
1039 * and the registers being closely associated.
d1ed629f
KP
1040 *
1041 * According to chipset errata, on the 965GM, MSI interrupts may
b60678a7
KP
1042 * be lost or delayed, but we use them anyways to avoid
1043 * stuck interrupts on some machines.
ed4cb414 1044 */
b60678a7 1045 if (!IS_I945G(dev) && !IS_I945GM(dev))
d3e74d02 1046 pci_enable_msi(dev->pdev);
ed4cb414 1047
22d3fd46 1048 intel_device_info_runtime_init(dev);
7f1f3851 1049
e27f299e
VS
1050 intel_init_dpio(dev_priv);
1051
e3c74757
BW
1052 if (INTEL_INFO(dev)->num_pipes) {
1053 ret = drm_vblank_init(dev, INTEL_INFO(dev)->num_pipes);
1054 if (ret)
1055 goto out_gem_unload;
1056 }
52440211 1057
da7e29bd 1058 intel_power_domains_init(dev_priv);
a38911a3 1059
17fa6463
DV
1060 ret = i915_load_modeset_init(dev);
1061 if (ret < 0) {
1062 DRM_ERROR("failed to init modeset\n");
1063 goto out_power_well;
79e53945
JB
1064 }
1065
e21fd552
YZ
1066 /*
1067 * Notify a valid surface after modesetting,
1068 * when running inside a VM.
1069 */
1070 if (intel_vgpu_active(dev))
1071 I915_WRITE(vgtif_reg(display_ready), VGT_DRV_DISPLAY_READY);
1072
0136db58
BW
1073 i915_setup_sysfs(dev);
1074
e3c74757
BW
1075 if (INTEL_INFO(dev)->num_pipes) {
1076 /* Must be done after probing outputs */
1077 intel_opregion_init(dev);
8e5c2b77 1078 acpi_video_register();
e3c74757 1079 }
74a365b3 1080
eb48eb00
DV
1081 if (IS_GEN5(dev))
1082 intel_gpu_ips_init(dev_priv);
63ee41d7 1083
f458ebbc 1084 intel_runtime_pm_enable(dev_priv);
8a187455 1085
58fddc28
ID
1086 i915_audio_component_init(dev_priv);
1087
79e53945
JB
1088 return 0;
1089
cbb47d17 1090out_power_well:
f458ebbc 1091 intel_power_domains_fini(dev_priv);
cbb47d17 1092 drm_vblank_cleanup(dev);
56e2ea34 1093out_gem_unload:
4bdc7293
ID
1094 WARN_ON(unregister_oom_notifier(&dev_priv->mm.oom_notifier));
1095 unregister_shrinker(&dev_priv->mm.shrinker);
a7b85d2a 1096
56e2ea34
CW
1097 if (dev->pdev->msi_enabled)
1098 pci_disable_msi(dev->pdev);
1099
1100 intel_teardown_gmbus(dev);
1101 intel_teardown_mchbar(dev);
22accca0 1102 pm_qos_remove_request(&dev_priv->pm_qos);
737b1506
CW
1103 destroy_workqueue(dev_priv->gpu_error.hangcheck_wq);
1104out_freedpwq:
5fcece80 1105 destroy_workqueue(dev_priv->hotplug.dp_wq);
0e32b39c 1106out_freewq:
9c9fe1f8 1107 destroy_workqueue(dev_priv->wq);
a7b85d2a 1108out_mtrrfree:
911bdf0a 1109 arch_phys_wc_del(dev_priv->gtt.mtrr);
5d4545ae 1110 io_mapping_free(dev_priv->gtt.mappable);
cbb47d17 1111out_gtt:
90d0a0e8 1112 i915_global_gtt_cleanup(dev);
eb805623 1113out_freecsr:
f4448375 1114 intel_csr_ucode_fini(dev_priv);
c3d685a7 1115 intel_uncore_fini(dev);
6dda569f 1116 pci_iounmap(dev->pdev, dev_priv->regs);
ec2a4c3f
DA
1117put_bridge:
1118 pci_dev_put(dev_priv->bridge_dev);
79e53945 1119free_priv:
76b1cf21
JL
1120 kmem_cache_destroy(dev_priv->requests);
1121 kmem_cache_destroy(dev_priv->vmas);
1122 kmem_cache_destroy(dev_priv->objects);
9a298b2a 1123 kfree(dev_priv);
ba8bbcf6
JB
1124 return ret;
1125}
1126
1127int i915_driver_unload(struct drm_device *dev)
1128{
1129 struct drm_i915_private *dev_priv = dev->dev_private;
c911fc1c 1130 int ret;
ba8bbcf6 1131
2013bfc0
VS
1132 intel_fbdev_fini(dev);
1133
58fddc28
ID
1134 i915_audio_component_cleanup(dev_priv);
1135
ce58c32b
CW
1136 ret = i915_gem_suspend(dev);
1137 if (ret) {
1138 DRM_ERROR("failed to idle hardware: %d\n", ret);
1139 return ret;
1140 }
1141
41373cd5 1142 intel_power_domains_fini(dev_priv);
8a187455 1143
eb48eb00 1144 intel_gpu_ips_teardown();
7648fa99 1145
0136db58
BW
1146 i915_teardown_sysfs(dev);
1147
4bdc7293
ID
1148 WARN_ON(unregister_oom_notifier(&dev_priv->mm.oom_notifier));
1149 unregister_shrinker(&dev_priv->mm.shrinker);
17250b71 1150
5d4545ae 1151 io_mapping_free(dev_priv->gtt.mappable);
911bdf0a 1152 arch_phys_wc_del(dev_priv->gtt.mtrr);
ab657db1 1153
44834a67
CW
1154 acpi_video_unregister();
1155
2ebfaf5f
PZ
1156 drm_vblank_cleanup(dev);
1157
17fa6463 1158 intel_modeset_cleanup(dev);
6c0d9350 1159
17fa6463
DV
1160 /*
1161 * free the memory space allocated for the child device
1162 * config parsed from VBT
1163 */
1164 if (dev_priv->vbt.child_dev && dev_priv->vbt.child_dev_num) {
1165 kfree(dev_priv->vbt.child_dev);
1166 dev_priv->vbt.child_dev = NULL;
1167 dev_priv->vbt.child_dev_num = 0;
79e53945 1168 }
9aa61142
MR
1169 kfree(dev_priv->vbt.sdvo_lvds_vbt_mode);
1170 dev_priv->vbt.sdvo_lvds_vbt_mode = NULL;
1171 kfree(dev_priv->vbt.lfp_lvds_vbt_mode);
1172 dev_priv->vbt.lfp_lvds_vbt_mode = NULL;
79e53945 1173
17fa6463
DV
1174 vga_switcheroo_unregister_client(dev->pdev);
1175 vga_client_register(dev->pdev, NULL, NULL, NULL);
1176
a8b4899e 1177 /* Free error state after interrupts are fully disabled. */
737b1506 1178 cancel_delayed_work_sync(&dev_priv->gpu_error.hangcheck_work);
a8b4899e 1179 i915_destroy_error_state(dev);
bc0c7f14 1180
ed4cb414
EA
1181 if (dev->pdev->msi_enabled)
1182 pci_disable_msi(dev->pdev);
1183
44834a67 1184 intel_opregion_fini(dev);
8ee1c3db 1185
17fa6463
DV
1186 /* Flush any outstanding unpin_work. */
1187 flush_workqueue(dev_priv->wq);
67e77c5a 1188
33a732f4 1189 intel_guc_ucode_fini(dev);
bf248ca1 1190 mutex_lock(&dev->struct_mutex);
17fa6463 1191 i915_gem_cleanup_ringbuffer(dev);
17fa6463
DV
1192 i915_gem_context_fini(dev);
1193 mutex_unlock(&dev->struct_mutex);
7733b49b 1194 intel_fbc_cleanup_cfb(dev_priv);
17fa6463 1195 i915_gem_cleanup_stolen(dev);
79e53945 1196
f4448375 1197 intel_csr_ucode_fini(dev_priv);
eb805623 1198
f899fc64 1199 intel_teardown_gmbus(dev);
c4804411
ZW
1200 intel_teardown_mchbar(dev);
1201
5fcece80 1202 destroy_workqueue(dev_priv->hotplug.dp_wq);
bc0c7f14 1203 destroy_workqueue(dev_priv->wq);
737b1506 1204 destroy_workqueue(dev_priv->gpu_error.hangcheck_wq);
9ee32fea 1205 pm_qos_remove_request(&dev_priv->pm_qos);
bc0c7f14 1206
90d0a0e8 1207 i915_global_gtt_cleanup(dev);
6640aab6 1208
aec347ab
CW
1209 intel_uncore_fini(dev);
1210 if (dev_priv->regs != NULL)
1211 pci_iounmap(dev->pdev, dev_priv->regs);
1212
76b1cf21
JL
1213 kmem_cache_destroy(dev_priv->requests);
1214 kmem_cache_destroy(dev_priv->vmas);
1215 kmem_cache_destroy(dev_priv->objects);
ec2a4c3f 1216 pci_dev_put(dev_priv->bridge_dev);
2206e6a1 1217 kfree(dev_priv);
ba8bbcf6 1218
22eae947
DA
1219 return 0;
1220}
1221
f787a5f5 1222int i915_driver_open(struct drm_device *dev, struct drm_file *file)
673a394b 1223{
b29c19b6 1224 int ret;
673a394b 1225
b29c19b6
CW
1226 ret = i915_gem_open(dev, file);
1227 if (ret)
1228 return ret;
254f965c 1229
673a394b
EA
1230 return 0;
1231}
1232
79e53945
JB
1233/**
1234 * i915_driver_lastclose - clean up after all DRM clients have exited
1235 * @dev: DRM device
1236 *
1237 * Take care of cleaning up after all DRM clients have exited. In the
1238 * mode setting case, we want to restore the kernel's initial mode (just
1239 * in case the last client left us in a bad state).
1240 *
9021f284 1241 * Additionally, in the non-mode setting case, we'll tear down the GTT
79e53945
JB
1242 * and DMA structures, since the kernel won't be using them, and clea
1243 * up any GEM state.
1244 */
1a5036bf 1245void i915_driver_lastclose(struct drm_device *dev)
1da177e4 1246{
377e91b2
DV
1247 intel_fbdev_restore_mode(dev);
1248 vga_switcheroo_process_delayed_switch();
1da177e4
LT
1249}
1250
2885f6ac 1251void i915_driver_preclose(struct drm_device *dev, struct drm_file *file)
1da177e4 1252{
0d1430a3 1253 mutex_lock(&dev->struct_mutex);
2885f6ac
JH
1254 i915_gem_context_close(dev, file);
1255 i915_gem_release(dev, file);
0d1430a3 1256 mutex_unlock(&dev->struct_mutex);
e2fcdaa9 1257
17fa6463 1258 intel_modeset_preclose(dev, file);
1da177e4
LT
1259}
1260
f787a5f5 1261void i915_driver_postclose(struct drm_device *dev, struct drm_file *file)
673a394b 1262{
f787a5f5 1263 struct drm_i915_file_private *file_priv = file->driver_priv;
673a394b 1264
f787a5f5 1265 kfree(file_priv);
673a394b
EA
1266}
1267
4feb7659
DV
1268static int
1269i915_gem_reject_pin_ioctl(struct drm_device *dev, void *data,
1270 struct drm_file *file)
1271{
1272 return -ENODEV;
1273}
1274
baa70943 1275const struct drm_ioctl_desc i915_ioctls[] = {
77f31815
DV
1276 DRM_IOCTL_DEF_DRV(I915_INIT, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
1277 DRM_IOCTL_DEF_DRV(I915_FLUSH, drm_noop, DRM_AUTH),
1278 DRM_IOCTL_DEF_DRV(I915_FLIP, drm_noop, DRM_AUTH),
1279 DRM_IOCTL_DEF_DRV(I915_BATCHBUFFER, drm_noop, DRM_AUTH),
1280 DRM_IOCTL_DEF_DRV(I915_IRQ_EMIT, drm_noop, DRM_AUTH),
1281 DRM_IOCTL_DEF_DRV(I915_IRQ_WAIT, drm_noop, DRM_AUTH),
10ba5012 1282 DRM_IOCTL_DEF_DRV(I915_GETPARAM, i915_getparam, DRM_AUTH|DRM_RENDER_ALLOW),
c668cde5 1283 DRM_IOCTL_DEF_DRV(I915_SETPARAM, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
b2c606fe
DV
1284 DRM_IOCTL_DEF_DRV(I915_ALLOC, drm_noop, DRM_AUTH),
1285 DRM_IOCTL_DEF_DRV(I915_FREE, drm_noop, DRM_AUTH),
1286 DRM_IOCTL_DEF_DRV(I915_INIT_HEAP, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
77f31815 1287 DRM_IOCTL_DEF_DRV(I915_CMDBUFFER, drm_noop, DRM_AUTH),
b2c606fe 1288 DRM_IOCTL_DEF_DRV(I915_DESTROY_HEAP, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
d1c1edbc 1289 DRM_IOCTL_DEF_DRV(I915_SET_VBLANK_PIPE, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
77f31815
DV
1290 DRM_IOCTL_DEF_DRV(I915_GET_VBLANK_PIPE, drm_noop, DRM_AUTH),
1291 DRM_IOCTL_DEF_DRV(I915_VBLANK_SWAP, drm_noop, DRM_AUTH),
1292 DRM_IOCTL_DEF_DRV(I915_HWS_ADDR, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
f8c47144
DV
1293 DRM_IOCTL_DEF_DRV(I915_GEM_INIT, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
1294 DRM_IOCTL_DEF_DRV(I915_GEM_EXECBUFFER, i915_gem_execbuffer, DRM_AUTH),
1295 DRM_IOCTL_DEF_DRV(I915_GEM_EXECBUFFER2, i915_gem_execbuffer2, DRM_AUTH|DRM_RENDER_ALLOW),
1296 DRM_IOCTL_DEF_DRV(I915_GEM_PIN, i915_gem_reject_pin_ioctl, DRM_AUTH|DRM_ROOT_ONLY),
1297 DRM_IOCTL_DEF_DRV(I915_GEM_UNPIN, i915_gem_reject_pin_ioctl, DRM_AUTH|DRM_ROOT_ONLY),
1298 DRM_IOCTL_DEF_DRV(I915_GEM_BUSY, i915_gem_busy_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
1299 DRM_IOCTL_DEF_DRV(I915_GEM_SET_CACHING, i915_gem_set_caching_ioctl, DRM_RENDER_ALLOW),
1300 DRM_IOCTL_DEF_DRV(I915_GEM_GET_CACHING, i915_gem_get_caching_ioctl, DRM_RENDER_ALLOW),
1301 DRM_IOCTL_DEF_DRV(I915_GEM_THROTTLE, i915_gem_throttle_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
1302 DRM_IOCTL_DEF_DRV(I915_GEM_ENTERVT, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
1303 DRM_IOCTL_DEF_DRV(I915_GEM_LEAVEVT, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
1304 DRM_IOCTL_DEF_DRV(I915_GEM_CREATE, i915_gem_create_ioctl, DRM_RENDER_ALLOW),
1305 DRM_IOCTL_DEF_DRV(I915_GEM_PREAD, i915_gem_pread_ioctl, DRM_RENDER_ALLOW),
1306 DRM_IOCTL_DEF_DRV(I915_GEM_PWRITE, i915_gem_pwrite_ioctl, DRM_RENDER_ALLOW),
1307 DRM_IOCTL_DEF_DRV(I915_GEM_MMAP, i915_gem_mmap_ioctl, DRM_RENDER_ALLOW),
1308 DRM_IOCTL_DEF_DRV(I915_GEM_MMAP_GTT, i915_gem_mmap_gtt_ioctl, DRM_RENDER_ALLOW),
1309 DRM_IOCTL_DEF_DRV(I915_GEM_SET_DOMAIN, i915_gem_set_domain_ioctl, DRM_RENDER_ALLOW),
1310 DRM_IOCTL_DEF_DRV(I915_GEM_SW_FINISH, i915_gem_sw_finish_ioctl, DRM_RENDER_ALLOW),
1311 DRM_IOCTL_DEF_DRV(I915_GEM_SET_TILING, i915_gem_set_tiling, DRM_RENDER_ALLOW),
1312 DRM_IOCTL_DEF_DRV(I915_GEM_GET_TILING, i915_gem_get_tiling, DRM_RENDER_ALLOW),
1313 DRM_IOCTL_DEF_DRV(I915_GEM_GET_APERTURE, i915_gem_get_aperture_ioctl, DRM_RENDER_ALLOW),
1314 DRM_IOCTL_DEF_DRV(I915_GET_PIPE_FROM_CRTC_ID, intel_get_pipe_from_crtc_id, 0),
1315 DRM_IOCTL_DEF_DRV(I915_GEM_MADVISE, i915_gem_madvise_ioctl, DRM_RENDER_ALLOW),
1316 DRM_IOCTL_DEF_DRV(I915_OVERLAY_PUT_IMAGE, intel_overlay_put_image, DRM_MASTER|DRM_CONTROL_ALLOW),
1317 DRM_IOCTL_DEF_DRV(I915_OVERLAY_ATTRS, intel_overlay_attrs, DRM_MASTER|DRM_CONTROL_ALLOW),
1318 DRM_IOCTL_DEF_DRV(I915_SET_SPRITE_COLORKEY, intel_sprite_set_colorkey, DRM_MASTER|DRM_CONTROL_ALLOW),
1319 DRM_IOCTL_DEF_DRV(I915_GET_SPRITE_COLORKEY, drm_noop, DRM_MASTER|DRM_CONTROL_ALLOW),
1320 DRM_IOCTL_DEF_DRV(I915_GEM_WAIT, i915_gem_wait_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
1321 DRM_IOCTL_DEF_DRV(I915_GEM_CONTEXT_CREATE, i915_gem_context_create_ioctl, DRM_RENDER_ALLOW),
1322 DRM_IOCTL_DEF_DRV(I915_GEM_CONTEXT_DESTROY, i915_gem_context_destroy_ioctl, DRM_RENDER_ALLOW),
1323 DRM_IOCTL_DEF_DRV(I915_REG_READ, i915_reg_read_ioctl, DRM_RENDER_ALLOW),
1324 DRM_IOCTL_DEF_DRV(I915_GET_RESET_STATS, i915_get_reset_stats_ioctl, DRM_RENDER_ALLOW),
1325 DRM_IOCTL_DEF_DRV(I915_GEM_USERPTR, i915_gem_userptr_ioctl, DRM_RENDER_ALLOW),
1326 DRM_IOCTL_DEF_DRV(I915_GEM_CONTEXT_GETPARAM, i915_gem_context_getparam_ioctl, DRM_RENDER_ALLOW),
1327 DRM_IOCTL_DEF_DRV(I915_GEM_CONTEXT_SETPARAM, i915_gem_context_setparam_ioctl, DRM_RENDER_ALLOW),
c94f7029
DA
1328};
1329
f95aeb17 1330int i915_max_ioctl = ARRAY_SIZE(i915_ioctls);