]> git.proxmox.com Git - mirror_ubuntu-artful-kernel.git/blame - drivers/gpu/drm/i915/i915_dma.c
drm/i915: Find unclaimed MMIO writes.
[mirror_ubuntu-artful-kernel.git] / drivers / gpu / drm / i915 / i915_dma.c
CommitLineData
1da177e4
LT
1/* i915_dma.c -- DMA support for the I915 -*- linux-c -*-
2 */
0d6aa60b 3/*
1da177e4
LT
4 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
5 * All Rights Reserved.
bc54fd1a
DA
6 *
7 * Permission is hereby granted, free of charge, to any person obtaining a
8 * copy of this software and associated documentation files (the
9 * "Software"), to deal in the Software without restriction, including
10 * without limitation the rights to use, copy, modify, merge, publish,
11 * distribute, sub license, and/or sell copies of the Software, and to
12 * permit persons to whom the Software is furnished to do so, subject to
13 * the following conditions:
14 *
15 * The above copyright notice and this permission notice (including the
16 * next paragraph) shall be included in all copies or substantial portions
17 * of the Software.
18 *
19 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
20 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
21 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
22 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
23 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
24 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
25 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
26 *
0d6aa60b 27 */
1da177e4 28
a70491cc
JP
29#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
30
1da177e4
LT
31#include "drmP.h"
32#include "drm.h"
79e53945 33#include "drm_crtc_helper.h"
785b93ef 34#include "drm_fb_helper.h"
79e53945 35#include "intel_drv.h"
1da177e4
LT
36#include "i915_drm.h"
37#include "i915_drv.h"
1c5d22f7 38#include "i915_trace.h"
dcdb1674 39#include <linux/pci.h>
28d52043 40#include <linux/vgaarb.h>
c4804411
ZW
41#include <linux/acpi.h>
42#include <linux/pnp.h>
6a9ee8af 43#include <linux/vga_switcheroo.h>
5a0e3ad6 44#include <linux/slab.h>
44834a67 45#include <acpi/video.h>
9e984bc1 46#include <asm/pat.h>
1da177e4 47
09422b2e
DV
48#define LP_RING(d) (&((struct drm_i915_private *)(d))->ring[RCS])
49
50#define BEGIN_LP_RING(n) \
51 intel_ring_begin(LP_RING(dev_priv), (n))
52
53#define OUT_RING(x) \
54 intel_ring_emit(LP_RING(dev_priv), x)
55
56#define ADVANCE_LP_RING() \
57 intel_ring_advance(LP_RING(dev_priv))
58
59/**
60 * Lock test for when it's just for synchronization of ring access.
61 *
62 * In that case, we don't need to do it when GEM is initialized as nobody else
63 * has access to the ring.
64 */
65#define RING_LOCK_TEST_WITH_RETURN(dev, file) do { \
66 if (LP_RING(dev->dev_private)->obj == NULL) \
67 LOCK_TEST_WITH_RETURN(dev, file); \
68} while (0)
69
316d3884
DV
70static inline u32
71intel_read_legacy_status_page(struct drm_i915_private *dev_priv, int reg)
72{
73 if (I915_NEED_GFX_HWS(dev_priv->dev))
74 return ioread32(dev_priv->dri1.gfx_hws_cpu_addr + reg);
75 else
76 return intel_read_status_page(LP_RING(dev_priv), reg);
77}
78
79#define READ_HWSP(dev_priv, reg) intel_read_legacy_status_page(dev_priv, reg)
09422b2e
DV
80#define READ_BREADCRUMB(dev_priv) READ_HWSP(dev_priv, I915_BREADCRUMB_INDEX)
81#define I915_BREADCRUMB_INDEX 0x21
82
d05c617e
DV
83void i915_update_dri1_breadcrumb(struct drm_device *dev)
84{
85 drm_i915_private_t *dev_priv = dev->dev_private;
86 struct drm_i915_master_private *master_priv;
87
88 if (dev->primary->master) {
89 master_priv = dev->primary->master->driver_priv;
90 if (master_priv->sarea_priv)
91 master_priv->sarea_priv->last_dispatch =
92 READ_BREADCRUMB(dev_priv);
93 }
94}
95
4cbf74cc
CW
96static void i915_write_hws_pga(struct drm_device *dev)
97{
98 drm_i915_private_t *dev_priv = dev->dev_private;
99 u32 addr;
100
101 addr = dev_priv->status_page_dmah->busaddr;
102 if (INTEL_INFO(dev)->gen >= 4)
103 addr |= (dev_priv->status_page_dmah->busaddr >> 28) & 0xf0;
104 I915_WRITE(HWS_PGA, addr);
105}
106
398c9cb2
KP
107/**
108 * Sets up the hardware status page for devices that need a physical address
109 * in the register.
110 */
3043c60c 111static int i915_init_phys_hws(struct drm_device *dev)
398c9cb2
KP
112{
113 drm_i915_private_t *dev_priv = dev->dev_private;
1ec14ad3 114
398c9cb2
KP
115 /* Program Hardware Status Page */
116 dev_priv->status_page_dmah =
e6be8d9d 117 drm_pci_alloc(dev, PAGE_SIZE, PAGE_SIZE);
398c9cb2
KP
118
119 if (!dev_priv->status_page_dmah) {
120 DRM_ERROR("Can not allocate hardware status page\n");
121 return -ENOMEM;
122 }
398c9cb2 123
f3234706
KP
124 memset_io((void __force __iomem *)dev_priv->status_page_dmah->vaddr,
125 0, PAGE_SIZE);
398c9cb2 126
4cbf74cc 127 i915_write_hws_pga(dev);
9b974cc1 128
8a4c47f3 129 DRM_DEBUG_DRIVER("Enabled hardware status page\n");
398c9cb2
KP
130 return 0;
131}
132
133/**
134 * Frees the hardware status page, whether it's a physical address or a virtual
135 * address set up by the X Server.
136 */
3043c60c 137static void i915_free_hws(struct drm_device *dev)
398c9cb2
KP
138{
139 drm_i915_private_t *dev_priv = dev->dev_private;
1ec14ad3
CW
140 struct intel_ring_buffer *ring = LP_RING(dev_priv);
141
398c9cb2
KP
142 if (dev_priv->status_page_dmah) {
143 drm_pci_free(dev, dev_priv->status_page_dmah);
144 dev_priv->status_page_dmah = NULL;
145 }
146
1ec14ad3
CW
147 if (ring->status_page.gfx_addr) {
148 ring->status_page.gfx_addr = 0;
316d3884 149 iounmap(dev_priv->dri1.gfx_hws_cpu_addr);
398c9cb2
KP
150 }
151
152 /* Need to rewrite hardware status page */
153 I915_WRITE(HWS_PGA, 0x1ffff000);
154}
155
84b1fd10 156void i915_kernel_lost_context(struct drm_device * dev)
1da177e4
LT
157{
158 drm_i915_private_t *dev_priv = dev->dev_private;
7c1c2871 159 struct drm_i915_master_private *master_priv;
1ec14ad3 160 struct intel_ring_buffer *ring = LP_RING(dev_priv);
1da177e4 161
79e53945
JB
162 /*
163 * We should never lose context on the ring with modesetting
164 * as we don't expose it to userspace
165 */
166 if (drm_core_check_feature(dev, DRIVER_MODESET))
167 return;
168
8168bd48
CW
169 ring->head = I915_READ_HEAD(ring) & HEAD_ADDR;
170 ring->tail = I915_READ_TAIL(ring) & TAIL_ADDR;
1da177e4
LT
171 ring->space = ring->head - (ring->tail + 8);
172 if (ring->space < 0)
8187a2b7 173 ring->space += ring->size;
1da177e4 174
7c1c2871
DA
175 if (!dev->primary->master)
176 return;
177
178 master_priv = dev->primary->master->driver_priv;
179 if (ring->head == ring->tail && master_priv->sarea_priv)
180 master_priv->sarea_priv->perf_boxes |= I915_BOX_RING_EMPTY;
1da177e4
LT
181}
182
84b1fd10 183static int i915_dma_cleanup(struct drm_device * dev)
1da177e4 184{
ba8bbcf6 185 drm_i915_private_t *dev_priv = dev->dev_private;
1ec14ad3
CW
186 int i;
187
1da177e4
LT
188 /* Make sure interrupts are disabled here because the uninstall ioctl
189 * may not have been called from userspace and after dev_private
190 * is freed, it's too late.
191 */
ed4cb414 192 if (dev->irq_enabled)
b5e89ed5 193 drm_irq_uninstall(dev);
1da177e4 194
ee0c6bfb 195 mutex_lock(&dev->struct_mutex);
1ec14ad3
CW
196 for (i = 0; i < I915_NUM_RINGS; i++)
197 intel_cleanup_ring_buffer(&dev_priv->ring[i]);
ee0c6bfb 198 mutex_unlock(&dev->struct_mutex);
dc7a9319 199
398c9cb2
KP
200 /* Clear the HWS virtual address at teardown */
201 if (I915_NEED_GFX_HWS(dev))
202 i915_free_hws(dev);
1da177e4
LT
203
204 return 0;
205}
206
ba8bbcf6 207static int i915_initialize(struct drm_device * dev, drm_i915_init_t * init)
1da177e4 208{
ba8bbcf6 209 drm_i915_private_t *dev_priv = dev->dev_private;
7c1c2871 210 struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
e8616b6c 211 int ret;
1da177e4 212
3a03ac1a
DA
213 master_priv->sarea = drm_getsarea(dev);
214 if (master_priv->sarea) {
215 master_priv->sarea_priv = (drm_i915_sarea_t *)
216 ((u8 *)master_priv->sarea->handle + init->sarea_priv_offset);
217 } else {
8a4c47f3 218 DRM_DEBUG_DRIVER("sarea not found assuming DRI2 userspace\n");
3a03ac1a
DA
219 }
220
673a394b 221 if (init->ring_size != 0) {
e8616b6c 222 if (LP_RING(dev_priv)->obj != NULL) {
673a394b
EA
223 i915_dma_cleanup(dev);
224 DRM_ERROR("Client tried to initialize ringbuffer in "
225 "GEM mode\n");
226 return -EINVAL;
227 }
1da177e4 228
e8616b6c
CW
229 ret = intel_render_ring_init_dri(dev,
230 init->ring_start,
231 init->ring_size);
232 if (ret) {
673a394b 233 i915_dma_cleanup(dev);
e8616b6c 234 return ret;
673a394b 235 }
1da177e4
LT
236 }
237
5d985ac8
DV
238 dev_priv->dri1.cpp = init->cpp;
239 dev_priv->dri1.back_offset = init->back_offset;
240 dev_priv->dri1.front_offset = init->front_offset;
241 dev_priv->dri1.current_page = 0;
7c1c2871
DA
242 if (master_priv->sarea_priv)
243 master_priv->sarea_priv->pf_current_page = 0;
1da177e4 244
1da177e4
LT
245 /* Allow hardware batchbuffers unless told otherwise.
246 */
8781342d 247 dev_priv->dri1.allow_batchbuffer = 1;
1da177e4 248
1da177e4
LT
249 return 0;
250}
251
84b1fd10 252static int i915_dma_resume(struct drm_device * dev)
1da177e4
LT
253{
254 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1ec14ad3 255 struct intel_ring_buffer *ring = LP_RING(dev_priv);
1da177e4 256
8a4c47f3 257 DRM_DEBUG_DRIVER("%s\n", __func__);
1da177e4 258
4225d0f2 259 if (ring->virtual_start == NULL) {
1da177e4
LT
260 DRM_ERROR("can not ioremap virtual address for"
261 " ring buffer\n");
20caafa6 262 return -ENOMEM;
1da177e4
LT
263 }
264
265 /* Program Hardware Status Page */
8187a2b7 266 if (!ring->status_page.page_addr) {
1da177e4 267 DRM_ERROR("Can not find hardware status page\n");
20caafa6 268 return -EINVAL;
1da177e4 269 }
8a4c47f3 270 DRM_DEBUG_DRIVER("hw status page @ %p\n",
8187a2b7
ZN
271 ring->status_page.page_addr);
272 if (ring->status_page.gfx_addr != 0)
78501eac 273 intel_ring_setup_status_page(ring);
dc7a9319 274 else
4cbf74cc 275 i915_write_hws_pga(dev);
8187a2b7 276
8a4c47f3 277 DRM_DEBUG_DRIVER("Enabled hardware status page\n");
1da177e4
LT
278
279 return 0;
280}
281
c153f45f
EA
282static int i915_dma_init(struct drm_device *dev, void *data,
283 struct drm_file *file_priv)
1da177e4 284{
c153f45f 285 drm_i915_init_t *init = data;
1da177e4
LT
286 int retcode = 0;
287
cd9d4e9f
DV
288 if (drm_core_check_feature(dev, DRIVER_MODESET))
289 return -ENODEV;
290
c153f45f 291 switch (init->func) {
1da177e4 292 case I915_INIT_DMA:
ba8bbcf6 293 retcode = i915_initialize(dev, init);
1da177e4
LT
294 break;
295 case I915_CLEANUP_DMA:
296 retcode = i915_dma_cleanup(dev);
297 break;
298 case I915_RESUME_DMA:
0d6aa60b 299 retcode = i915_dma_resume(dev);
1da177e4
LT
300 break;
301 default:
20caafa6 302 retcode = -EINVAL;
1da177e4
LT
303 break;
304 }
305
306 return retcode;
307}
308
309/* Implement basically the same security restrictions as hardware does
310 * for MI_BATCH_NON_SECURE. These can be made stricter at any time.
311 *
312 * Most of the calculations below involve calculating the size of a
313 * particular instruction. It's important to get the size right as
314 * that tells us where the next instruction to check is. Any illegal
315 * instruction detected will be given a size of zero, which is a
316 * signal to abort the rest of the buffer.
317 */
e1f99ce6 318static int validate_cmd(int cmd)
1da177e4
LT
319{
320 switch (((cmd >> 29) & 0x7)) {
321 case 0x0:
322 switch ((cmd >> 23) & 0x3f) {
323 case 0x0:
324 return 1; /* MI_NOOP */
325 case 0x4:
326 return 1; /* MI_FLUSH */
327 default:
328 return 0; /* disallow everything else */
329 }
330 break;
331 case 0x1:
332 return 0; /* reserved */
333 case 0x2:
334 return (cmd & 0xff) + 2; /* 2d commands */
335 case 0x3:
336 if (((cmd >> 24) & 0x1f) <= 0x18)
337 return 1;
338
339 switch ((cmd >> 24) & 0x1f) {
340 case 0x1c:
341 return 1;
342 case 0x1d:
b5e89ed5 343 switch ((cmd >> 16) & 0xff) {
1da177e4
LT
344 case 0x3:
345 return (cmd & 0x1f) + 2;
346 case 0x4:
347 return (cmd & 0xf) + 2;
348 default:
349 return (cmd & 0xffff) + 2;
350 }
351 case 0x1e:
352 if (cmd & (1 << 23))
353 return (cmd & 0xffff) + 1;
354 else
355 return 1;
356 case 0x1f:
357 if ((cmd & (1 << 23)) == 0) /* inline vertices */
358 return (cmd & 0x1ffff) + 2;
359 else if (cmd & (1 << 17)) /* indirect random */
360 if ((cmd & 0xffff) == 0)
361 return 0; /* unknown length, too hard */
362 else
363 return (((cmd & 0xffff) + 1) / 2) + 1;
364 else
365 return 2; /* indirect sequential */
366 default:
367 return 0;
368 }
369 default:
370 return 0;
371 }
372
373 return 0;
374}
375
201361a5 376static int i915_emit_cmds(struct drm_device * dev, int *buffer, int dwords)
1da177e4
LT
377{
378 drm_i915_private_t *dev_priv = dev->dev_private;
e1f99ce6 379 int i, ret;
1da177e4 380
1ec14ad3 381 if ((dwords+1) * sizeof(int) >= LP_RING(dev_priv)->size - 8)
20caafa6 382 return -EINVAL;
de227f5f 383
1da177e4 384 for (i = 0; i < dwords;) {
e1f99ce6
CW
385 int sz = validate_cmd(buffer[i]);
386 if (sz == 0 || i + sz > dwords)
20caafa6 387 return -EINVAL;
e1f99ce6 388 i += sz;
1da177e4
LT
389 }
390
e1f99ce6
CW
391 ret = BEGIN_LP_RING((dwords+1)&~1);
392 if (ret)
393 return ret;
394
395 for (i = 0; i < dwords; i++)
396 OUT_RING(buffer[i]);
de227f5f
DA
397 if (dwords & 1)
398 OUT_RING(0);
399
400 ADVANCE_LP_RING();
401
1da177e4
LT
402 return 0;
403}
404
673a394b
EA
405int
406i915_emit_box(struct drm_device *dev,
c4e7a414
CW
407 struct drm_clip_rect *box,
408 int DR1, int DR4)
1da177e4 409{
e1f99ce6 410 struct drm_i915_private *dev_priv = dev->dev_private;
e1f99ce6 411 int ret;
1da177e4 412
c4e7a414
CW
413 if (box->y2 <= box->y1 || box->x2 <= box->x1 ||
414 box->y2 <= 0 || box->x2 <= 0) {
1da177e4 415 DRM_ERROR("Bad box %d,%d..%d,%d\n",
c4e7a414 416 box->x1, box->y1, box->x2, box->y2);
20caafa6 417 return -EINVAL;
1da177e4
LT
418 }
419
a6c45cf0 420 if (INTEL_INFO(dev)->gen >= 4) {
e1f99ce6
CW
421 ret = BEGIN_LP_RING(4);
422 if (ret)
423 return ret;
424
c29b669c 425 OUT_RING(GFX_OP_DRAWRECT_INFO_I965);
c4e7a414
CW
426 OUT_RING((box->x1 & 0xffff) | (box->y1 << 16));
427 OUT_RING(((box->x2 - 1) & 0xffff) | ((box->y2 - 1) << 16));
c29b669c 428 OUT_RING(DR4);
c29b669c 429 } else {
e1f99ce6
CW
430 ret = BEGIN_LP_RING(6);
431 if (ret)
432 return ret;
433
c29b669c
AH
434 OUT_RING(GFX_OP_DRAWRECT_INFO);
435 OUT_RING(DR1);
c4e7a414
CW
436 OUT_RING((box->x1 & 0xffff) | (box->y1 << 16));
437 OUT_RING(((box->x2 - 1) & 0xffff) | ((box->y2 - 1) << 16));
c29b669c
AH
438 OUT_RING(DR4);
439 OUT_RING(0);
c29b669c 440 }
e1f99ce6 441 ADVANCE_LP_RING();
1da177e4
LT
442
443 return 0;
444}
445
c29b669c
AH
446/* XXX: Emitting the counter should really be moved to part of the IRQ
447 * emit. For now, do it in both places:
448 */
449
84b1fd10 450static void i915_emit_breadcrumb(struct drm_device *dev)
de227f5f
DA
451{
452 drm_i915_private_t *dev_priv = dev->dev_private;
7c1c2871 453 struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
de227f5f 454
c99b058f 455 dev_priv->counter++;
af6061af 456 if (dev_priv->counter > 0x7FFFFFFFUL)
c99b058f 457 dev_priv->counter = 0;
7c1c2871
DA
458 if (master_priv->sarea_priv)
459 master_priv->sarea_priv->last_enqueue = dev_priv->counter;
de227f5f 460
e1f99ce6
CW
461 if (BEGIN_LP_RING(4) == 0) {
462 OUT_RING(MI_STORE_DWORD_INDEX);
463 OUT_RING(I915_BREADCRUMB_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
464 OUT_RING(dev_priv->counter);
465 OUT_RING(0);
466 ADVANCE_LP_RING();
467 }
de227f5f
DA
468}
469
84b1fd10 470static int i915_dispatch_cmdbuffer(struct drm_device * dev,
201361a5
EA
471 drm_i915_cmdbuffer_t *cmd,
472 struct drm_clip_rect *cliprects,
473 void *cmdbuf)
1da177e4
LT
474{
475 int nbox = cmd->num_cliprects;
476 int i = 0, count, ret;
477
478 if (cmd->sz & 0x3) {
479 DRM_ERROR("alignment");
20caafa6 480 return -EINVAL;
1da177e4
LT
481 }
482
483 i915_kernel_lost_context(dev);
484
485 count = nbox ? nbox : 1;
486
487 for (i = 0; i < count; i++) {
488 if (i < nbox) {
c4e7a414 489 ret = i915_emit_box(dev, &cliprects[i],
1da177e4
LT
490 cmd->DR1, cmd->DR4);
491 if (ret)
492 return ret;
493 }
494
201361a5 495 ret = i915_emit_cmds(dev, cmdbuf, cmd->sz / 4);
1da177e4
LT
496 if (ret)
497 return ret;
498 }
499
de227f5f 500 i915_emit_breadcrumb(dev);
1da177e4
LT
501 return 0;
502}
503
84b1fd10 504static int i915_dispatch_batchbuffer(struct drm_device * dev,
201361a5
EA
505 drm_i915_batchbuffer_t * batch,
506 struct drm_clip_rect *cliprects)
1da177e4 507{
e1f99ce6 508 struct drm_i915_private *dev_priv = dev->dev_private;
1da177e4 509 int nbox = batch->num_cliprects;
e1f99ce6 510 int i, count, ret;
1da177e4
LT
511
512 if ((batch->start | batch->used) & 0x7) {
513 DRM_ERROR("alignment");
20caafa6 514 return -EINVAL;
1da177e4
LT
515 }
516
517 i915_kernel_lost_context(dev);
518
519 count = nbox ? nbox : 1;
1da177e4
LT
520 for (i = 0; i < count; i++) {
521 if (i < nbox) {
c4e7a414 522 ret = i915_emit_box(dev, &cliprects[i],
e1f99ce6 523 batch->DR1, batch->DR4);
1da177e4
LT
524 if (ret)
525 return ret;
526 }
527
0790d5e1 528 if (!IS_I830(dev) && !IS_845G(dev)) {
e1f99ce6
CW
529 ret = BEGIN_LP_RING(2);
530 if (ret)
531 return ret;
532
a6c45cf0 533 if (INTEL_INFO(dev)->gen >= 4) {
21f16289
DA
534 OUT_RING(MI_BATCH_BUFFER_START | (2 << 6) | MI_BATCH_NON_SECURE_I965);
535 OUT_RING(batch->start);
536 } else {
537 OUT_RING(MI_BATCH_BUFFER_START | (2 << 6));
538 OUT_RING(batch->start | MI_BATCH_NON_SECURE);
539 }
1da177e4 540 } else {
e1f99ce6
CW
541 ret = BEGIN_LP_RING(4);
542 if (ret)
543 return ret;
544
1da177e4
LT
545 OUT_RING(MI_BATCH_BUFFER);
546 OUT_RING(batch->start | MI_BATCH_NON_SECURE);
547 OUT_RING(batch->start + batch->used - 4);
548 OUT_RING(0);
1da177e4 549 }
e1f99ce6 550 ADVANCE_LP_RING();
1da177e4
LT
551 }
552
1cafd347 553
f00a3ddf 554 if (IS_G4X(dev) || IS_GEN5(dev)) {
e1f99ce6
CW
555 if (BEGIN_LP_RING(2) == 0) {
556 OUT_RING(MI_FLUSH | MI_NO_WRITE_FLUSH | MI_INVALIDATE_ISP);
557 OUT_RING(MI_NOOP);
558 ADVANCE_LP_RING();
559 }
1cafd347 560 }
1da177e4 561
e1f99ce6 562 i915_emit_breadcrumb(dev);
1da177e4
LT
563 return 0;
564}
565
af6061af 566static int i915_dispatch_flip(struct drm_device * dev)
1da177e4
LT
567{
568 drm_i915_private_t *dev_priv = dev->dev_private;
7c1c2871
DA
569 struct drm_i915_master_private *master_priv =
570 dev->primary->master->driver_priv;
e1f99ce6 571 int ret;
1da177e4 572
7c1c2871 573 if (!master_priv->sarea_priv)
c99b058f
KH
574 return -EINVAL;
575
8a4c47f3 576 DRM_DEBUG_DRIVER("%s: page=%d pfCurrentPage=%d\n",
be25ed9c 577 __func__,
5d985ac8 578 dev_priv->dri1.current_page,
be25ed9c 579 master_priv->sarea_priv->pf_current_page);
1da177e4 580
af6061af
DA
581 i915_kernel_lost_context(dev);
582
e1f99ce6
CW
583 ret = BEGIN_LP_RING(10);
584 if (ret)
585 return ret;
586
585fb111 587 OUT_RING(MI_FLUSH | MI_READ_FLUSH);
af6061af 588 OUT_RING(0);
1da177e4 589
af6061af
DA
590 OUT_RING(CMD_OP_DISPLAYBUFFER_INFO | ASYNC_FLIP);
591 OUT_RING(0);
5d985ac8
DV
592 if (dev_priv->dri1.current_page == 0) {
593 OUT_RING(dev_priv->dri1.back_offset);
594 dev_priv->dri1.current_page = 1;
1da177e4 595 } else {
5d985ac8
DV
596 OUT_RING(dev_priv->dri1.front_offset);
597 dev_priv->dri1.current_page = 0;
1da177e4 598 }
af6061af 599 OUT_RING(0);
1da177e4 600
af6061af
DA
601 OUT_RING(MI_WAIT_FOR_EVENT | MI_WAIT_FOR_PLANE_A_FLIP);
602 OUT_RING(0);
e1f99ce6 603
af6061af 604 ADVANCE_LP_RING();
1da177e4 605
7c1c2871 606 master_priv->sarea_priv->last_enqueue = dev_priv->counter++;
1da177e4 607
e1f99ce6
CW
608 if (BEGIN_LP_RING(4) == 0) {
609 OUT_RING(MI_STORE_DWORD_INDEX);
610 OUT_RING(I915_BREADCRUMB_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
611 OUT_RING(dev_priv->counter);
612 OUT_RING(0);
613 ADVANCE_LP_RING();
614 }
1da177e4 615
5d985ac8 616 master_priv->sarea_priv->pf_current_page = dev_priv->dri1.current_page;
af6061af 617 return 0;
1da177e4
LT
618}
619
1ec14ad3 620static int i915_quiescent(struct drm_device *dev)
1da177e4 621{
1ec14ad3 622 struct intel_ring_buffer *ring = LP_RING(dev->dev_private);
1da177e4
LT
623
624 i915_kernel_lost_context(dev);
96f298aa 625 return intel_wait_ring_idle(ring);
1da177e4
LT
626}
627
c153f45f
EA
628static int i915_flush_ioctl(struct drm_device *dev, void *data,
629 struct drm_file *file_priv)
1da177e4 630{
546b0974
EA
631 int ret;
632
cd9d4e9f
DV
633 if (drm_core_check_feature(dev, DRIVER_MODESET))
634 return -ENODEV;
635
546b0974 636 RING_LOCK_TEST_WITH_RETURN(dev, file_priv);
1da177e4 637
546b0974
EA
638 mutex_lock(&dev->struct_mutex);
639 ret = i915_quiescent(dev);
640 mutex_unlock(&dev->struct_mutex);
641
642 return ret;
1da177e4
LT
643}
644
c153f45f
EA
645static int i915_batchbuffer(struct drm_device *dev, void *data,
646 struct drm_file *file_priv)
1da177e4 647{
1da177e4 648 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
7c1c2871 649 struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
1da177e4 650 drm_i915_sarea_t *sarea_priv = (drm_i915_sarea_t *)
7c1c2871 651 master_priv->sarea_priv;
c153f45f 652 drm_i915_batchbuffer_t *batch = data;
1da177e4 653 int ret;
201361a5 654 struct drm_clip_rect *cliprects = NULL;
1da177e4 655
cd9d4e9f
DV
656 if (drm_core_check_feature(dev, DRIVER_MODESET))
657 return -ENODEV;
658
8781342d 659 if (!dev_priv->dri1.allow_batchbuffer) {
1da177e4 660 DRM_ERROR("Batchbuffer ioctl disabled\n");
20caafa6 661 return -EINVAL;
1da177e4
LT
662 }
663
8a4c47f3 664 DRM_DEBUG_DRIVER("i915 batchbuffer, start %x used %d cliprects %d\n",
be25ed9c 665 batch->start, batch->used, batch->num_cliprects);
1da177e4 666
546b0974 667 RING_LOCK_TEST_WITH_RETURN(dev, file_priv);
1da177e4 668
201361a5
EA
669 if (batch->num_cliprects < 0)
670 return -EINVAL;
671
672 if (batch->num_cliprects) {
9a298b2a
EA
673 cliprects = kcalloc(batch->num_cliprects,
674 sizeof(struct drm_clip_rect),
675 GFP_KERNEL);
201361a5
EA
676 if (cliprects == NULL)
677 return -ENOMEM;
678
679 ret = copy_from_user(cliprects, batch->cliprects,
680 batch->num_cliprects *
681 sizeof(struct drm_clip_rect));
9927a403
DC
682 if (ret != 0) {
683 ret = -EFAULT;
201361a5 684 goto fail_free;
9927a403 685 }
201361a5 686 }
1da177e4 687
546b0974 688 mutex_lock(&dev->struct_mutex);
201361a5 689 ret = i915_dispatch_batchbuffer(dev, batch, cliprects);
546b0974 690 mutex_unlock(&dev->struct_mutex);
1da177e4 691
c99b058f 692 if (sarea_priv)
0baf823a 693 sarea_priv->last_dispatch = READ_BREADCRUMB(dev_priv);
201361a5
EA
694
695fail_free:
9a298b2a 696 kfree(cliprects);
201361a5 697
1da177e4
LT
698 return ret;
699}
700
c153f45f
EA
701static int i915_cmdbuffer(struct drm_device *dev, void *data,
702 struct drm_file *file_priv)
1da177e4 703{
1da177e4 704 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
7c1c2871 705 struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
1da177e4 706 drm_i915_sarea_t *sarea_priv = (drm_i915_sarea_t *)
7c1c2871 707 master_priv->sarea_priv;
c153f45f 708 drm_i915_cmdbuffer_t *cmdbuf = data;
201361a5
EA
709 struct drm_clip_rect *cliprects = NULL;
710 void *batch_data;
1da177e4
LT
711 int ret;
712
8a4c47f3 713 DRM_DEBUG_DRIVER("i915 cmdbuffer, buf %p sz %d cliprects %d\n",
be25ed9c 714 cmdbuf->buf, cmdbuf->sz, cmdbuf->num_cliprects);
1da177e4 715
cd9d4e9f
DV
716 if (drm_core_check_feature(dev, DRIVER_MODESET))
717 return -ENODEV;
718
546b0974 719 RING_LOCK_TEST_WITH_RETURN(dev, file_priv);
1da177e4 720
201361a5
EA
721 if (cmdbuf->num_cliprects < 0)
722 return -EINVAL;
723
9a298b2a 724 batch_data = kmalloc(cmdbuf->sz, GFP_KERNEL);
201361a5
EA
725 if (batch_data == NULL)
726 return -ENOMEM;
727
728 ret = copy_from_user(batch_data, cmdbuf->buf, cmdbuf->sz);
9927a403
DC
729 if (ret != 0) {
730 ret = -EFAULT;
201361a5 731 goto fail_batch_free;
9927a403 732 }
201361a5
EA
733
734 if (cmdbuf->num_cliprects) {
9a298b2a
EA
735 cliprects = kcalloc(cmdbuf->num_cliprects,
736 sizeof(struct drm_clip_rect), GFP_KERNEL);
a40e8d31
OA
737 if (cliprects == NULL) {
738 ret = -ENOMEM;
201361a5 739 goto fail_batch_free;
a40e8d31 740 }
201361a5
EA
741
742 ret = copy_from_user(cliprects, cmdbuf->cliprects,
743 cmdbuf->num_cliprects *
744 sizeof(struct drm_clip_rect));
9927a403
DC
745 if (ret != 0) {
746 ret = -EFAULT;
201361a5 747 goto fail_clip_free;
9927a403 748 }
1da177e4
LT
749 }
750
546b0974 751 mutex_lock(&dev->struct_mutex);
201361a5 752 ret = i915_dispatch_cmdbuffer(dev, cmdbuf, cliprects, batch_data);
546b0974 753 mutex_unlock(&dev->struct_mutex);
1da177e4
LT
754 if (ret) {
755 DRM_ERROR("i915_dispatch_cmdbuffer failed\n");
355d7f37 756 goto fail_clip_free;
1da177e4
LT
757 }
758
c99b058f 759 if (sarea_priv)
0baf823a 760 sarea_priv->last_dispatch = READ_BREADCRUMB(dev_priv);
201361a5 761
201361a5 762fail_clip_free:
9a298b2a 763 kfree(cliprects);
355d7f37 764fail_batch_free:
9a298b2a 765 kfree(batch_data);
201361a5
EA
766
767 return ret;
1da177e4
LT
768}
769
9488867a
DV
770static int i915_emit_irq(struct drm_device * dev)
771{
772 drm_i915_private_t *dev_priv = dev->dev_private;
773 struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
774
775 i915_kernel_lost_context(dev);
776
777 DRM_DEBUG_DRIVER("\n");
778
779 dev_priv->counter++;
780 if (dev_priv->counter > 0x7FFFFFFFUL)
781 dev_priv->counter = 1;
782 if (master_priv->sarea_priv)
783 master_priv->sarea_priv->last_enqueue = dev_priv->counter;
784
785 if (BEGIN_LP_RING(4) == 0) {
786 OUT_RING(MI_STORE_DWORD_INDEX);
787 OUT_RING(I915_BREADCRUMB_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
788 OUT_RING(dev_priv->counter);
789 OUT_RING(MI_USER_INTERRUPT);
790 ADVANCE_LP_RING();
791 }
792
793 return dev_priv->counter;
794}
795
796static int i915_wait_irq(struct drm_device * dev, int irq_nr)
797{
798 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
799 struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
800 int ret = 0;
801 struct intel_ring_buffer *ring = LP_RING(dev_priv);
802
803 DRM_DEBUG_DRIVER("irq_nr=%d breadcrumb=%d\n", irq_nr,
804 READ_BREADCRUMB(dev_priv));
805
806 if (READ_BREADCRUMB(dev_priv) >= irq_nr) {
807 if (master_priv->sarea_priv)
808 master_priv->sarea_priv->last_dispatch = READ_BREADCRUMB(dev_priv);
809 return 0;
810 }
811
812 if (master_priv->sarea_priv)
813 master_priv->sarea_priv->perf_boxes |= I915_BOX_WAIT;
814
815 if (ring->irq_get(ring)) {
816 DRM_WAIT_ON(ret, ring->irq_queue, 3 * DRM_HZ,
817 READ_BREADCRUMB(dev_priv) >= irq_nr);
818 ring->irq_put(ring);
819 } else if (wait_for(READ_BREADCRUMB(dev_priv) >= irq_nr, 3000))
820 ret = -EBUSY;
821
822 if (ret == -EBUSY) {
823 DRM_ERROR("EBUSY -- rec: %d emitted: %d\n",
824 READ_BREADCRUMB(dev_priv), (int)dev_priv->counter);
825 }
826
827 return ret;
828}
829
830/* Needs the lock as it touches the ring.
831 */
832static int i915_irq_emit(struct drm_device *dev, void *data,
833 struct drm_file *file_priv)
834{
835 drm_i915_private_t *dev_priv = dev->dev_private;
836 drm_i915_irq_emit_t *emit = data;
837 int result;
838
839 if (drm_core_check_feature(dev, DRIVER_MODESET))
840 return -ENODEV;
841
842 if (!dev_priv || !LP_RING(dev_priv)->virtual_start) {
843 DRM_ERROR("called with no initialization\n");
844 return -EINVAL;
845 }
846
847 RING_LOCK_TEST_WITH_RETURN(dev, file_priv);
848
849 mutex_lock(&dev->struct_mutex);
850 result = i915_emit_irq(dev);
851 mutex_unlock(&dev->struct_mutex);
852
853 if (DRM_COPY_TO_USER(emit->irq_seq, &result, sizeof(int))) {
854 DRM_ERROR("copy_to_user\n");
855 return -EFAULT;
856 }
857
858 return 0;
859}
860
861/* Doesn't need the hardware lock.
862 */
863static int i915_irq_wait(struct drm_device *dev, void *data,
864 struct drm_file *file_priv)
865{
866 drm_i915_private_t *dev_priv = dev->dev_private;
867 drm_i915_irq_wait_t *irqwait = data;
868
869 if (drm_core_check_feature(dev, DRIVER_MODESET))
870 return -ENODEV;
871
872 if (!dev_priv) {
873 DRM_ERROR("called with no initialization\n");
874 return -EINVAL;
875 }
876
877 return i915_wait_irq(dev, irqwait->irq_seq);
878}
879
d1c1edbc
DV
880static int i915_vblank_pipe_get(struct drm_device *dev, void *data,
881 struct drm_file *file_priv)
882{
883 drm_i915_private_t *dev_priv = dev->dev_private;
884 drm_i915_vblank_pipe_t *pipe = data;
885
886 if (drm_core_check_feature(dev, DRIVER_MODESET))
887 return -ENODEV;
888
889 if (!dev_priv) {
890 DRM_ERROR("called with no initialization\n");
891 return -EINVAL;
892 }
893
894 pipe->pipe = DRM_I915_VBLANK_PIPE_A | DRM_I915_VBLANK_PIPE_B;
895
896 return 0;
897}
898
899/**
900 * Schedule buffer swap at given vertical blank.
901 */
902static int i915_vblank_swap(struct drm_device *dev, void *data,
903 struct drm_file *file_priv)
904{
905 /* The delayed swap mechanism was fundamentally racy, and has been
906 * removed. The model was that the client requested a delayed flip/swap
907 * from the kernel, then waited for vblank before continuing to perform
908 * rendering. The problem was that the kernel might wake the client
909 * up before it dispatched the vblank swap (since the lock has to be
910 * held while touching the ringbuffer), in which case the client would
911 * clear and start the next frame before the swap occurred, and
912 * flicker would occur in addition to likely missing the vblank.
913 *
914 * In the absence of this ioctl, userland falls back to a correct path
915 * of waiting for a vblank, then dispatching the swap on its own.
916 * Context switching to userland and back is plenty fast enough for
917 * meeting the requirements of vblank swapping.
918 */
919 return -EINVAL;
920}
921
c153f45f
EA
922static int i915_flip_bufs(struct drm_device *dev, void *data,
923 struct drm_file *file_priv)
1da177e4 924{
546b0974
EA
925 int ret;
926
cd9d4e9f
DV
927 if (drm_core_check_feature(dev, DRIVER_MODESET))
928 return -ENODEV;
929
8a4c47f3 930 DRM_DEBUG_DRIVER("%s\n", __func__);
1da177e4 931
546b0974 932 RING_LOCK_TEST_WITH_RETURN(dev, file_priv);
1da177e4 933
546b0974
EA
934 mutex_lock(&dev->struct_mutex);
935 ret = i915_dispatch_flip(dev);
936 mutex_unlock(&dev->struct_mutex);
937
938 return ret;
1da177e4
LT
939}
940
c153f45f
EA
941static int i915_getparam(struct drm_device *dev, void *data,
942 struct drm_file *file_priv)
1da177e4 943{
1da177e4 944 drm_i915_private_t *dev_priv = dev->dev_private;
c153f45f 945 drm_i915_getparam_t *param = data;
1da177e4
LT
946 int value;
947
948 if (!dev_priv) {
3e684eae 949 DRM_ERROR("called with no initialization\n");
20caafa6 950 return -EINVAL;
1da177e4
LT
951 }
952
c153f45f 953 switch (param->param) {
1da177e4 954 case I915_PARAM_IRQ_ACTIVE:
0a3e67a4 955 value = dev->pdev->irq ? 1 : 0;
1da177e4
LT
956 break;
957 case I915_PARAM_ALLOW_BATCHBUFFER:
8781342d 958 value = dev_priv->dri1.allow_batchbuffer ? 1 : 0;
1da177e4 959 break;
0d6aa60b
DA
960 case I915_PARAM_LAST_DISPATCH:
961 value = READ_BREADCRUMB(dev_priv);
962 break;
ed4c9c4a
KH
963 case I915_PARAM_CHIPSET_ID:
964 value = dev->pci_device;
965 break;
673a394b 966 case I915_PARAM_HAS_GEM:
2e895b17 967 value = 1;
673a394b 968 break;
0f973f27
JB
969 case I915_PARAM_NUM_FENCES_AVAIL:
970 value = dev_priv->num_fence_regs - dev_priv->fence_reg_start;
971 break;
02e792fb
DV
972 case I915_PARAM_HAS_OVERLAY:
973 value = dev_priv->overlay ? 1 : 0;
974 break;
e9560f7c
JB
975 case I915_PARAM_HAS_PAGEFLIPPING:
976 value = 1;
977 break;
76446cac
JB
978 case I915_PARAM_HAS_EXECBUF2:
979 /* depends on GEM */
2e895b17 980 value = 1;
76446cac 981 break;
e3a815fc 982 case I915_PARAM_HAS_BSD:
edc912f5 983 value = intel_ring_initialized(&dev_priv->ring[VCS]);
e3a815fc 984 break;
549f7365 985 case I915_PARAM_HAS_BLT:
edc912f5 986 value = intel_ring_initialized(&dev_priv->ring[BCS]);
549f7365 987 break;
a00b10c3
CW
988 case I915_PARAM_HAS_RELAXED_FENCING:
989 value = 1;
990 break;
bbf0c6b3
DV
991 case I915_PARAM_HAS_COHERENT_RINGS:
992 value = 1;
993 break;
72bfa19c
CW
994 case I915_PARAM_HAS_EXEC_CONSTANTS:
995 value = INTEL_INFO(dev)->gen >= 4;
996 break;
271d81b8
CW
997 case I915_PARAM_HAS_RELAXED_DELTA:
998 value = 1;
999 break;
ae662d31
EA
1000 case I915_PARAM_HAS_GEN7_SOL_RESET:
1001 value = 1;
1002 break;
3d29b842
ED
1003 case I915_PARAM_HAS_LLC:
1004 value = HAS_LLC(dev);
1005 break;
777ee96f
DV
1006 case I915_PARAM_HAS_ALIASING_PPGTT:
1007 value = dev_priv->mm.aliasing_ppgtt ? 1 : 0;
1008 break;
172cf15d
BW
1009 case I915_PARAM_HAS_WAIT_TIMEOUT:
1010 value = 1;
1011 break;
2fedbff9
CW
1012 case I915_PARAM_HAS_SEMAPHORES:
1013 value = i915_semaphore_is_enabled(dev);
1014 break;
ec6f1bb9
DA
1015 case I915_PARAM_HAS_PRIME_VMAP_FLUSH:
1016 value = 1;
1017 break;
1da177e4 1018 default:
8a4c47f3 1019 DRM_DEBUG_DRIVER("Unknown parameter %d\n",
76446cac 1020 param->param);
20caafa6 1021 return -EINVAL;
1da177e4
LT
1022 }
1023
c153f45f 1024 if (DRM_COPY_TO_USER(param->value, &value, sizeof(int))) {
1da177e4 1025 DRM_ERROR("DRM_COPY_TO_USER failed\n");
20caafa6 1026 return -EFAULT;
1da177e4
LT
1027 }
1028
1029 return 0;
1030}
1031
c153f45f
EA
1032static int i915_setparam(struct drm_device *dev, void *data,
1033 struct drm_file *file_priv)
1da177e4 1034{
1da177e4 1035 drm_i915_private_t *dev_priv = dev->dev_private;
c153f45f 1036 drm_i915_setparam_t *param = data;
1da177e4
LT
1037
1038 if (!dev_priv) {
3e684eae 1039 DRM_ERROR("called with no initialization\n");
20caafa6 1040 return -EINVAL;
1da177e4
LT
1041 }
1042
c153f45f 1043 switch (param->param) {
1da177e4 1044 case I915_SETPARAM_USE_MI_BATCHBUFFER_START:
1da177e4
LT
1045 break;
1046 case I915_SETPARAM_TEX_LRU_LOG_GRANULARITY:
1da177e4
LT
1047 break;
1048 case I915_SETPARAM_ALLOW_BATCHBUFFER:
8781342d 1049 dev_priv->dri1.allow_batchbuffer = param->value ? 1 : 0;
1da177e4 1050 break;
0f973f27
JB
1051 case I915_SETPARAM_NUM_USED_FENCES:
1052 if (param->value > dev_priv->num_fence_regs ||
1053 param->value < 0)
1054 return -EINVAL;
1055 /* Userspace can use first N regs */
1056 dev_priv->fence_reg_start = param->value;
1057 break;
1da177e4 1058 default:
8a4c47f3 1059 DRM_DEBUG_DRIVER("unknown parameter %d\n",
be25ed9c 1060 param->param);
20caafa6 1061 return -EINVAL;
1da177e4
LT
1062 }
1063
1064 return 0;
1065}
1066
c153f45f
EA
1067static int i915_set_status_page(struct drm_device *dev, void *data,
1068 struct drm_file *file_priv)
dc7a9319 1069{
dc7a9319 1070 drm_i915_private_t *dev_priv = dev->dev_private;
c153f45f 1071 drm_i915_hws_addr_t *hws = data;
1ec14ad3 1072 struct intel_ring_buffer *ring = LP_RING(dev_priv);
b39d50e5 1073
cd9d4e9f
DV
1074 if (drm_core_check_feature(dev, DRIVER_MODESET))
1075 return -ENODEV;
1076
b39d50e5
ZW
1077 if (!I915_NEED_GFX_HWS(dev))
1078 return -EINVAL;
dc7a9319
WZ
1079
1080 if (!dev_priv) {
3e684eae 1081 DRM_ERROR("called with no initialization\n");
20caafa6 1082 return -EINVAL;
dc7a9319 1083 }
dc7a9319 1084
79e53945
JB
1085 if (drm_core_check_feature(dev, DRIVER_MODESET)) {
1086 WARN(1, "tried to set status page when mode setting active\n");
1087 return 0;
1088 }
1089
8a4c47f3 1090 DRM_DEBUG_DRIVER("set status page addr 0x%08x\n", (u32)hws->addr);
c153f45f 1091
8187a2b7 1092 ring->status_page.gfx_addr = hws->addr & (0x1ffff<<12);
dc7a9319 1093
dd2757f8
DV
1094 dev_priv->dri1.gfx_hws_cpu_addr =
1095 ioremap_wc(dev_priv->mm.gtt_base_addr + hws->addr, 4096);
316d3884 1096 if (dev_priv->dri1.gfx_hws_cpu_addr == NULL) {
dc7a9319 1097 i915_dma_cleanup(dev);
e20f9c64 1098 ring->status_page.gfx_addr = 0;
dc7a9319
WZ
1099 DRM_ERROR("can not ioremap virtual address for"
1100 " G33 hw status page\n");
20caafa6 1101 return -ENOMEM;
dc7a9319 1102 }
316d3884
DV
1103
1104 memset_io(dev_priv->dri1.gfx_hws_cpu_addr, 0, PAGE_SIZE);
8187a2b7 1105 I915_WRITE(HWS_PGA, ring->status_page.gfx_addr);
dc7a9319 1106
8a4c47f3 1107 DRM_DEBUG_DRIVER("load hws HWS_PGA with gfx mem 0x%x\n",
e20f9c64 1108 ring->status_page.gfx_addr);
8a4c47f3 1109 DRM_DEBUG_DRIVER("load hws at %p\n",
e20f9c64 1110 ring->status_page.page_addr);
dc7a9319
WZ
1111 return 0;
1112}
1113
ec2a4c3f
DA
1114static int i915_get_bridge_dev(struct drm_device *dev)
1115{
1116 struct drm_i915_private *dev_priv = dev->dev_private;
1117
0206e353 1118 dev_priv->bridge_dev = pci_get_bus_and_slot(0, PCI_DEVFN(0, 0));
ec2a4c3f
DA
1119 if (!dev_priv->bridge_dev) {
1120 DRM_ERROR("bridge device not found\n");
1121 return -1;
1122 }
1123 return 0;
1124}
1125
c4804411
ZW
1126#define MCHBAR_I915 0x44
1127#define MCHBAR_I965 0x48
1128#define MCHBAR_SIZE (4*4096)
1129
1130#define DEVEN_REG 0x54
1131#define DEVEN_MCHBAR_EN (1 << 28)
1132
1133/* Allocate space for the MCH regs if needed, return nonzero on error */
1134static int
1135intel_alloc_mchbar_resource(struct drm_device *dev)
1136{
1137 drm_i915_private_t *dev_priv = dev->dev_private;
a6c45cf0 1138 int reg = INTEL_INFO(dev)->gen >= 4 ? MCHBAR_I965 : MCHBAR_I915;
c4804411
ZW
1139 u32 temp_lo, temp_hi = 0;
1140 u64 mchbar_addr;
a25c25c2 1141 int ret;
c4804411 1142
a6c45cf0 1143 if (INTEL_INFO(dev)->gen >= 4)
c4804411
ZW
1144 pci_read_config_dword(dev_priv->bridge_dev, reg + 4, &temp_hi);
1145 pci_read_config_dword(dev_priv->bridge_dev, reg, &temp_lo);
1146 mchbar_addr = ((u64)temp_hi << 32) | temp_lo;
1147
1148 /* If ACPI doesn't have it, assume we need to allocate it ourselves */
1149#ifdef CONFIG_PNP
1150 if (mchbar_addr &&
a25c25c2
CW
1151 pnp_range_reserved(mchbar_addr, mchbar_addr + MCHBAR_SIZE))
1152 return 0;
c4804411
ZW
1153#endif
1154
1155 /* Get some space for it */
a25c25c2
CW
1156 dev_priv->mch_res.name = "i915 MCHBAR";
1157 dev_priv->mch_res.flags = IORESOURCE_MEM;
1158 ret = pci_bus_alloc_resource(dev_priv->bridge_dev->bus,
1159 &dev_priv->mch_res,
c4804411
ZW
1160 MCHBAR_SIZE, MCHBAR_SIZE,
1161 PCIBIOS_MIN_MEM,
a25c25c2 1162 0, pcibios_align_resource,
c4804411
ZW
1163 dev_priv->bridge_dev);
1164 if (ret) {
1165 DRM_DEBUG_DRIVER("failed bus alloc: %d\n", ret);
1166 dev_priv->mch_res.start = 0;
a25c25c2 1167 return ret;
c4804411
ZW
1168 }
1169
a6c45cf0 1170 if (INTEL_INFO(dev)->gen >= 4)
c4804411
ZW
1171 pci_write_config_dword(dev_priv->bridge_dev, reg + 4,
1172 upper_32_bits(dev_priv->mch_res.start));
1173
1174 pci_write_config_dword(dev_priv->bridge_dev, reg,
1175 lower_32_bits(dev_priv->mch_res.start));
a25c25c2 1176 return 0;
c4804411
ZW
1177}
1178
1179/* Setup MCHBAR if possible, return true if we should disable it again */
1180static void
1181intel_setup_mchbar(struct drm_device *dev)
1182{
1183 drm_i915_private_t *dev_priv = dev->dev_private;
a6c45cf0 1184 int mchbar_reg = INTEL_INFO(dev)->gen >= 4 ? MCHBAR_I965 : MCHBAR_I915;
c4804411
ZW
1185 u32 temp;
1186 bool enabled;
1187
1188 dev_priv->mchbar_need_disable = false;
1189
1190 if (IS_I915G(dev) || IS_I915GM(dev)) {
1191 pci_read_config_dword(dev_priv->bridge_dev, DEVEN_REG, &temp);
1192 enabled = !!(temp & DEVEN_MCHBAR_EN);
1193 } else {
1194 pci_read_config_dword(dev_priv->bridge_dev, mchbar_reg, &temp);
1195 enabled = temp & 1;
1196 }
1197
1198 /* If it's already enabled, don't have to do anything */
1199 if (enabled)
1200 return;
1201
1202 if (intel_alloc_mchbar_resource(dev))
1203 return;
1204
1205 dev_priv->mchbar_need_disable = true;
1206
1207 /* Space is allocated or reserved, so enable it. */
1208 if (IS_I915G(dev) || IS_I915GM(dev)) {
1209 pci_write_config_dword(dev_priv->bridge_dev, DEVEN_REG,
1210 temp | DEVEN_MCHBAR_EN);
1211 } else {
1212 pci_read_config_dword(dev_priv->bridge_dev, mchbar_reg, &temp);
1213 pci_write_config_dword(dev_priv->bridge_dev, mchbar_reg, temp | 1);
1214 }
1215}
1216
1217static void
1218intel_teardown_mchbar(struct drm_device *dev)
1219{
1220 drm_i915_private_t *dev_priv = dev->dev_private;
a6c45cf0 1221 int mchbar_reg = INTEL_INFO(dev)->gen >= 4 ? MCHBAR_I965 : MCHBAR_I915;
c4804411
ZW
1222 u32 temp;
1223
1224 if (dev_priv->mchbar_need_disable) {
1225 if (IS_I915G(dev) || IS_I915GM(dev)) {
1226 pci_read_config_dword(dev_priv->bridge_dev, DEVEN_REG, &temp);
1227 temp &= ~DEVEN_MCHBAR_EN;
1228 pci_write_config_dword(dev_priv->bridge_dev, DEVEN_REG, temp);
1229 } else {
1230 pci_read_config_dword(dev_priv->bridge_dev, mchbar_reg, &temp);
1231 temp &= ~1;
1232 pci_write_config_dword(dev_priv->bridge_dev, mchbar_reg, temp);
1233 }
1234 }
1235
1236 if (dev_priv->mch_res.start)
1237 release_resource(&dev_priv->mch_res);
1238}
1239
28d52043
DA
1240/* true = enable decode, false = disable decoder */
1241static unsigned int i915_vga_set_decode(void *cookie, bool state)
1242{
1243 struct drm_device *dev = cookie;
1244
1245 intel_modeset_vga_set_state(dev, state);
1246 if (state)
1247 return VGA_RSRC_LEGACY_IO | VGA_RSRC_LEGACY_MEM |
1248 VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
1249 else
1250 return VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
1251}
1252
6a9ee8af
DA
1253static void i915_switcheroo_set_state(struct pci_dev *pdev, enum vga_switcheroo_state state)
1254{
1255 struct drm_device *dev = pci_get_drvdata(pdev);
1256 pm_message_t pmm = { .event = PM_EVENT_SUSPEND };
1257 if (state == VGA_SWITCHEROO_ON) {
a70491cc 1258 pr_info("switched on\n");
5bcf719b 1259 dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
6a9ee8af
DA
1260 /* i915 resume handler doesn't set to D0 */
1261 pci_set_power_state(dev->pdev, PCI_D0);
1262 i915_resume(dev);
5bcf719b 1263 dev->switch_power_state = DRM_SWITCH_POWER_ON;
6a9ee8af 1264 } else {
a70491cc 1265 pr_err("switched off\n");
5bcf719b 1266 dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
6a9ee8af 1267 i915_suspend(dev, pmm);
5bcf719b 1268 dev->switch_power_state = DRM_SWITCH_POWER_OFF;
6a9ee8af
DA
1269 }
1270}
1271
1272static bool i915_switcheroo_can_switch(struct pci_dev *pdev)
1273{
1274 struct drm_device *dev = pci_get_drvdata(pdev);
1275 bool can_switch;
1276
1277 spin_lock(&dev->count_lock);
1278 can_switch = (dev->open_count == 0);
1279 spin_unlock(&dev->count_lock);
1280 return can_switch;
1281}
1282
26ec685f
TI
1283static const struct vga_switcheroo_client_ops i915_switcheroo_ops = {
1284 .set_gpu_state = i915_switcheroo_set_state,
1285 .reprobe = NULL,
1286 .can_switch = i915_switcheroo_can_switch,
1287};
1288
2c7111db
CW
1289static int i915_load_modeset_init(struct drm_device *dev)
1290{
1291 struct drm_i915_private *dev_priv = dev->dev_private;
1292 int ret;
79e53945 1293
6d139a87 1294 ret = intel_parse_bios(dev);
79e53945
JB
1295 if (ret)
1296 DRM_INFO("failed to find VBIOS tables\n");
1297
934f992c
CW
1298 /* If we have > 1 VGA cards, then we need to arbitrate access
1299 * to the common VGA resources.
1300 *
1301 * If we are a secondary display controller (!PCI_DISPLAY_CLASS_VGA),
1302 * then we do not take part in VGA arbitration and the
1303 * vga_client_register() fails with -ENODEV.
1304 */
28d52043 1305 ret = vga_client_register(dev->pdev, dev, NULL, i915_vga_set_decode);
934f992c 1306 if (ret && ret != -ENODEV)
2c7111db 1307 goto out;
28d52043 1308
723bfd70
JB
1309 intel_register_dsm_handler();
1310
26ec685f 1311 ret = vga_switcheroo_register_client(dev->pdev, &i915_switcheroo_ops);
6a9ee8af 1312 if (ret)
5a79395b 1313 goto cleanup_vga_client;
6a9ee8af 1314
9797fbfb
CW
1315 /* Initialise stolen first so that we may reserve preallocated
1316 * objects for the BIOS to KMS transition.
1317 */
1318 ret = i915_gem_init_stolen(dev);
1319 if (ret)
1320 goto cleanup_vga_switcheroo;
1321
b01f2c3a
JB
1322 intel_modeset_init(dev);
1323
1070a42b 1324 ret = i915_gem_init(dev);
79e53945 1325 if (ret)
9797fbfb 1326 goto cleanup_gem_stolen;
79e53945 1327
2c7111db
CW
1328 intel_modeset_gem_init(dev);
1329
1330 ret = drm_irq_install(dev);
1331 if (ret)
1332 goto cleanup_gem;
1333
79e53945
JB
1334 /* Always safe in the mode setting case. */
1335 /* FIXME: do pre/post-mode set stuff in core KMS code */
1336 dev->vblank_disable_allowed = 1;
1337
5a79395b
CW
1338 ret = intel_fbdev_init(dev);
1339 if (ret)
1340 goto cleanup_irq;
1341
eb1f8e4f 1342 drm_kms_helper_poll_init(dev);
87acb0a5
CW
1343
1344 /* We're off and running w/KMS */
1345 dev_priv->mm.suspended = 0;
1346
79e53945
JB
1347 return 0;
1348
5a79395b
CW
1349cleanup_irq:
1350 drm_irq_uninstall(dev);
2c7111db
CW
1351cleanup_gem:
1352 mutex_lock(&dev->struct_mutex);
1353 i915_gem_cleanup_ringbuffer(dev);
1354 mutex_unlock(&dev->struct_mutex);
1d2a314c 1355 i915_gem_cleanup_aliasing_ppgtt(dev);
9797fbfb
CW
1356cleanup_gem_stolen:
1357 i915_gem_cleanup_stolen(dev);
5a79395b
CW
1358cleanup_vga_switcheroo:
1359 vga_switcheroo_unregister_client(dev->pdev);
1360cleanup_vga_client:
1361 vga_client_register(dev->pdev, NULL, NULL, NULL);
79e53945
JB
1362out:
1363 return ret;
1364}
1365
7c1c2871
DA
1366int i915_master_create(struct drm_device *dev, struct drm_master *master)
1367{
1368 struct drm_i915_master_private *master_priv;
1369
9a298b2a 1370 master_priv = kzalloc(sizeof(*master_priv), GFP_KERNEL);
7c1c2871
DA
1371 if (!master_priv)
1372 return -ENOMEM;
1373
1374 master->driver_priv = master_priv;
1375 return 0;
1376}
1377
1378void i915_master_destroy(struct drm_device *dev, struct drm_master *master)
1379{
1380 struct drm_i915_master_private *master_priv = master->driver_priv;
1381
1382 if (!master_priv)
1383 return;
1384
9a298b2a 1385 kfree(master_priv);
7c1c2871
DA
1386
1387 master->driver_priv = NULL;
1388}
1389
e2b665c4
AJ
1390static void
1391i915_mtrr_setup(struct drm_i915_private *dev_priv, unsigned long base,
1392 unsigned long size)
1393{
23f54bea
CW
1394 dev_priv->mm.gtt_mtrr = -1;
1395
9e984bc1
AJ
1396#if defined(CONFIG_X86_PAT)
1397 if (cpu_has_pat)
1398 return;
1399#endif
1400
e2b665c4
AJ
1401 /* Set up a WC MTRR for non-PAT systems. This is more common than
1402 * one would think, because the kernel disables PAT on first
1403 * generation Core chips because WC PAT gets overridden by a UC
1404 * MTRR if present. Even if a UC MTRR isn't present.
1405 */
1406 dev_priv->mm.gtt_mtrr = mtrr_add(base, size, MTRR_TYPE_WRCOMB, 1);
1407 if (dev_priv->mm.gtt_mtrr < 0) {
1408 DRM_INFO("MTRR allocation failed. Graphics "
1409 "performance may suffer.\n");
1410 }
1411}
1412
e188719a
DV
1413static void i915_kick_out_firmware_fb(struct drm_i915_private *dev_priv)
1414{
1415 struct apertures_struct *ap;
1416 struct pci_dev *pdev = dev_priv->dev->pdev;
1417 bool primary;
1418
1419 ap = alloc_apertures(1);
1420 if (!ap)
1421 return;
1422
87207ca2 1423 ap->ranges[0].base = dev_priv->mm.gtt->gma_bus_addr;
e188719a
DV
1424 ap->ranges[0].size =
1425 dev_priv->mm.gtt->gtt_mappable_entries << PAGE_SHIFT;
1426 primary =
1427 pdev->resource[PCI_ROM_RESOURCE].flags & IORESOURCE_ROM_SHADOW;
1428
1429 remove_conflicting_framebuffers(ap, "inteldrmfb", primary);
1430
1431 kfree(ap);
1432}
1433
c96ea64e
DV
1434static void i915_dump_device_info(struct drm_i915_private *dev_priv)
1435{
1436 const struct intel_device_info *info = dev_priv->info;
1437
1438#define DEV_INFO_FLAG(name) info->name ? #name "," : ""
1439#define DEV_INFO_SEP ,
1440 DRM_DEBUG_DRIVER("i915 device info: gen=%i, pciid=0x%04x flags="
1441 "%s%s%s%s%s%s%s%s%s%s%s%s%s%s%s%s%s%s%s%s%s%s%s%s",
1442 info->gen,
1443 dev_priv->dev->pdev->device,
1444 DEV_INFO_FLAGS);
1445#undef DEV_INFO_FLAG
1446#undef DEV_INFO_SEP
1447}
1448
79e53945
JB
1449/**
1450 * i915_driver_load - setup chip and create an initial config
1451 * @dev: DRM device
1452 * @flags: startup flags
1453 *
1454 * The driver load routine has to do several things:
1455 * - drive output discovery via intel_modeset_init()
1456 * - initialize the memory manager
1457 * - allocate initial config memory
1458 * - setup the DRM framebuffer with the allocated memory
1459 */
84b1fd10 1460int i915_driver_load(struct drm_device *dev, unsigned long flags)
22eae947 1461{
ea059a1e 1462 struct drm_i915_private *dev_priv;
26394d92 1463 struct intel_device_info *info;
cfdf1fa2 1464 int ret = 0, mmio_bar;
9021f284 1465 uint32_t aperture_size;
fe669bf8 1466
26394d92
DV
1467 info = (struct intel_device_info *) flags;
1468
1469 /* Refuse to load on gen6+ without kms enabled. */
1470 if (info->gen >= 6 && !drm_core_check_feature(dev, DRIVER_MODESET))
1471 return -ENODEV;
1472
22eae947
DA
1473 /* i915 has 4 more counters */
1474 dev->counters += 4;
1475 dev->types[6] = _DRM_STAT_IRQ;
1476 dev->types[7] = _DRM_STAT_PRIMARY;
1477 dev->types[8] = _DRM_STAT_SECONDARY;
1478 dev->types[9] = _DRM_STAT_DMA;
1479
9a298b2a 1480 dev_priv = kzalloc(sizeof(drm_i915_private_t), GFP_KERNEL);
ba8bbcf6
JB
1481 if (dev_priv == NULL)
1482 return -ENOMEM;
1483
ba8bbcf6 1484 dev->dev_private = (void *)dev_priv;
673a394b 1485 dev_priv->dev = dev;
26394d92 1486 dev_priv->info = info;
ba8bbcf6 1487
c96ea64e
DV
1488 i915_dump_device_info(dev_priv);
1489
ec2a4c3f
DA
1490 if (i915_get_bridge_dev(dev)) {
1491 ret = -EIO;
1492 goto free_priv;
1493 }
1494
e188719a
DV
1495 ret = intel_gmch_probe(dev_priv->bridge_dev, dev->pdev, NULL);
1496 if (!ret) {
1497 DRM_ERROR("failed to set up gmch\n");
1498 ret = -EIO;
1499 goto put_bridge;
1500 }
1501
1502 dev_priv->mm.gtt = intel_gtt_get();
1503 if (!dev_priv->mm.gtt) {
1504 DRM_ERROR("Failed to initialize GTT\n");
1505 ret = -ENODEV;
1506 goto put_gmch;
1507 }
1508
1509 i915_kick_out_firmware_fb(dev_priv);
1510
466e69b8
DA
1511 pci_set_master(dev->pdev);
1512
9f82d238
DV
1513 /* overlay on gen2 is broken and can't address above 1G */
1514 if (IS_GEN2(dev))
1515 dma_set_coherent_mask(&dev->pdev->dev, DMA_BIT_MASK(30));
1516
6927faf3
JN
1517 /* 965GM sometimes incorrectly writes to hardware status page (HWS)
1518 * using 32bit addressing, overwriting memory if HWS is located
1519 * above 4GB.
1520 *
1521 * The documentation also mentions an issue with undefined
1522 * behaviour if any general state is accessed within a page above 4GB,
1523 * which also needs to be handled carefully.
1524 */
1525 if (IS_BROADWATER(dev) || IS_CRESTLINE(dev))
1526 dma_set_coherent_mask(&dev->pdev->dev, DMA_BIT_MASK(32));
1527
b4ce0f85
CW
1528 mmio_bar = IS_GEN2(dev) ? 1 : 0;
1529 dev_priv->regs = pci_iomap(dev->pdev, mmio_bar, 0);
1530 if (!dev_priv->regs) {
1531 DRM_ERROR("failed to map registers\n");
1532 ret = -EIO;
14be93dd 1533 goto put_gmch;
71e9339c
CW
1534 }
1535
9021f284 1536 aperture_size = dev_priv->mm.gtt->gtt_mappable_entries << PAGE_SHIFT;
dd2757f8 1537 dev_priv->mm.gtt_base_addr = dev_priv->mm.gtt->gma_bus_addr;
71e9339c 1538
0206e353 1539 dev_priv->mm.gtt_mapping =
dd2757f8
DV
1540 io_mapping_create_wc(dev_priv->mm.gtt_base_addr,
1541 aperture_size);
6644107d
VP
1542 if (dev_priv->mm.gtt_mapping == NULL) {
1543 ret = -EIO;
e188719a 1544 goto out_rmmap;
6644107d
VP
1545 }
1546
dd2757f8
DV
1547 i915_mtrr_setup(dev_priv, dev_priv->mm.gtt_base_addr,
1548 aperture_size);
19966754 1549
e642abbf
CW
1550 /* The i915 workqueue is primarily used for batched retirement of
1551 * requests (and thus managing bo) once the task has been completed
1552 * by the GPU. i915_gem_retire_requests() is called directly when we
1553 * need high-priority retirement, such as waiting for an explicit
1554 * bo.
1555 *
1556 * It is also used for periodic low-priority events, such as
df9c2042 1557 * idle-timers and recording error state.
e642abbf
CW
1558 *
1559 * All tasks on the workqueue are expected to acquire the dev mutex
1560 * so there is no point in running more than one instance of the
1561 * workqueue at any time: max_active = 1 and NON_REENTRANT.
1562 */
1563 dev_priv->wq = alloc_workqueue("i915",
1564 WQ_UNBOUND | WQ_NON_REENTRANT,
1565 1);
9c9fe1f8
EA
1566 if (dev_priv->wq == NULL) {
1567 DRM_ERROR("Failed to create our workqueue.\n");
1568 ret = -ENOMEM;
a7b85d2a 1569 goto out_mtrrfree;
9c9fe1f8
EA
1570 }
1571
45e6e3a1
PZ
1572 /* This must be called before any calls to HAS_PCH_* */
1573 intel_detect_pch(dev);
1574
f71d4af4 1575 intel_irq_init(dev);
990bbdad 1576 intel_gt_init(dev);
9880b7a5 1577
c4804411
ZW
1578 /* Try to make sure MCHBAR is enabled before poking at it */
1579 intel_setup_mchbar(dev);
f899fc64 1580 intel_setup_gmbus(dev);
44834a67 1581 intel_opregion_setup(dev);
c4804411 1582
6d139a87
BF
1583 /* Make sure the bios did its job and set up vital registers */
1584 intel_setup_bios(dev);
1585
673a394b
EA
1586 i915_gem_load(dev);
1587
398c9cb2
KP
1588 /* Init HWS */
1589 if (!I915_NEED_GFX_HWS(dev)) {
1590 ret = i915_init_phys_hws(dev);
56e2ea34
CW
1591 if (ret)
1592 goto out_gem_unload;
398c9cb2 1593 }
ed4cb414
EA
1594
1595 /* On the 945G/GM, the chipset reports the MSI capability on the
1596 * integrated graphics even though the support isn't actually there
1597 * according to the published specs. It doesn't appear to function
1598 * correctly in testing on 945G.
1599 * This may be a side effect of MSI having been made available for PEG
1600 * and the registers being closely associated.
d1ed629f
KP
1601 *
1602 * According to chipset errata, on the 965GM, MSI interrupts may
b60678a7
KP
1603 * be lost or delayed, but we use them anyways to avoid
1604 * stuck interrupts on some machines.
ed4cb414 1605 */
b60678a7 1606 if (!IS_I945G(dev) && !IS_I945GM(dev))
d3e74d02 1607 pci_enable_msi(dev->pdev);
ed4cb414 1608
1ec14ad3 1609 spin_lock_init(&dev_priv->irq_lock);
63eeaf38 1610 spin_lock_init(&dev_priv->error_lock);
c6a828d3 1611 spin_lock_init(&dev_priv->rps.lock);
ed4cb414 1612
c51ed787 1613 if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
27f8227b
JB
1614 dev_priv->num_pipe = 3;
1615 else if (IS_MOBILE(dev) || !IS_GEN2(dev))
9db4a9c7
JB
1616 dev_priv->num_pipe = 2;
1617 else
1618 dev_priv->num_pipe = 1;
1619
1620 ret = drm_vblank_init(dev, dev_priv->num_pipe);
56e2ea34
CW
1621 if (ret)
1622 goto out_gem_unload;
52440211 1623
11ed50ec
BG
1624 /* Start out suspended */
1625 dev_priv->mm.suspended = 1;
1626
79e53945 1627 if (drm_core_check_feature(dev, DRIVER_MODESET)) {
53984635 1628 ret = i915_load_modeset_init(dev);
79e53945
JB
1629 if (ret < 0) {
1630 DRM_ERROR("failed to init modeset\n");
56e2ea34 1631 goto out_gem_unload;
79e53945
JB
1632 }
1633 }
1634
0136db58
BW
1635 i915_setup_sysfs(dev);
1636
74a365b3 1637 /* Must be done after probing outputs */
44834a67
CW
1638 intel_opregion_init(dev);
1639 acpi_video_register();
74a365b3 1640
f65d9421
BG
1641 setup_timer(&dev_priv->hangcheck_timer, i915_hangcheck_elapsed,
1642 (unsigned long) dev);
7648fa99 1643
eb48eb00
DV
1644 if (IS_GEN5(dev))
1645 intel_gpu_ips_init(dev_priv);
63ee41d7 1646
79e53945
JB
1647 return 0;
1648
56e2ea34 1649out_gem_unload:
a7b85d2a
KP
1650 if (dev_priv->mm.inactive_shrinker.shrink)
1651 unregister_shrinker(&dev_priv->mm.inactive_shrinker);
1652
56e2ea34
CW
1653 if (dev->pdev->msi_enabled)
1654 pci_disable_msi(dev->pdev);
1655
1656 intel_teardown_gmbus(dev);
1657 intel_teardown_mchbar(dev);
9c9fe1f8 1658 destroy_workqueue(dev_priv->wq);
a7b85d2a
KP
1659out_mtrrfree:
1660 if (dev_priv->mm.gtt_mtrr >= 0) {
dd2757f8
DV
1661 mtrr_del(dev_priv->mm.gtt_mtrr,
1662 dev_priv->mm.gtt_base_addr,
1663 aperture_size);
a7b85d2a
KP
1664 dev_priv->mm.gtt_mtrr = -1;
1665 }
6644107d 1666 io_mapping_free(dev_priv->mm.gtt_mapping);
79e53945 1667out_rmmap:
6dda569f 1668 pci_iounmap(dev->pdev, dev_priv->regs);
e188719a
DV
1669put_gmch:
1670 intel_gmch_remove();
ec2a4c3f
DA
1671put_bridge:
1672 pci_dev_put(dev_priv->bridge_dev);
79e53945 1673free_priv:
9a298b2a 1674 kfree(dev_priv);
ba8bbcf6
JB
1675 return ret;
1676}
1677
1678int i915_driver_unload(struct drm_device *dev)
1679{
1680 struct drm_i915_private *dev_priv = dev->dev_private;
c911fc1c 1681 int ret;
ba8bbcf6 1682
eb48eb00 1683 intel_gpu_ips_teardown();
7648fa99 1684
0136db58
BW
1685 i915_teardown_sysfs(dev);
1686
17250b71
CW
1687 if (dev_priv->mm.inactive_shrinker.shrink)
1688 unregister_shrinker(&dev_priv->mm.inactive_shrinker);
1689
c911fc1c 1690 mutex_lock(&dev->struct_mutex);
b2da9fe5 1691 ret = i915_gpu_idle(dev);
c911fc1c
DV
1692 if (ret)
1693 DRM_ERROR("failed to idle hardware: %d\n", ret);
b2da9fe5 1694 i915_gem_retire_requests(dev);
c911fc1c
DV
1695 mutex_unlock(&dev->struct_mutex);
1696
75ef9da2
DV
1697 /* Cancel the retire work handler, which should be idle now. */
1698 cancel_delayed_work_sync(&dev_priv->mm.retire_work);
1699
ab657db1
EA
1700 io_mapping_free(dev_priv->mm.gtt_mapping);
1701 if (dev_priv->mm.gtt_mtrr >= 0) {
dd2757f8
DV
1702 mtrr_del(dev_priv->mm.gtt_mtrr,
1703 dev_priv->mm.gtt_base_addr,
1704 dev_priv->mm.gtt->gtt_mappable_entries * PAGE_SIZE);
ab657db1
EA
1705 dev_priv->mm.gtt_mtrr = -1;
1706 }
1707
44834a67
CW
1708 acpi_video_unregister();
1709
79e53945 1710 if (drm_core_check_feature(dev, DRIVER_MODESET)) {
7b4f3990 1711 intel_fbdev_fini(dev);
3d8620cc
JB
1712 intel_modeset_cleanup(dev);
1713
6363ee6f
ZY
1714 /*
1715 * free the memory space allocated for the child device
1716 * config parsed from VBT
1717 */
1718 if (dev_priv->child_dev && dev_priv->child_dev_num) {
1719 kfree(dev_priv->child_dev);
1720 dev_priv->child_dev = NULL;
1721 dev_priv->child_dev_num = 0;
1722 }
6c0d9350 1723
6a9ee8af 1724 vga_switcheroo_unregister_client(dev->pdev);
28d52043 1725 vga_client_register(dev->pdev, NULL, NULL, NULL);
79e53945
JB
1726 }
1727
a8b4899e 1728 /* Free error state after interrupts are fully disabled. */
bc0c7f14
DV
1729 del_timer_sync(&dev_priv->hangcheck_timer);
1730 cancel_work_sync(&dev_priv->error_work);
a8b4899e 1731 i915_destroy_error_state(dev);
bc0c7f14 1732
ed4cb414
EA
1733 if (dev->pdev->msi_enabled)
1734 pci_disable_msi(dev->pdev);
1735
44834a67 1736 intel_opregion_fini(dev);
8ee1c3db 1737
79e53945 1738 if (drm_core_check_feature(dev, DRIVER_MODESET)) {
67e77c5a
DV
1739 /* Flush any outstanding unpin_work. */
1740 flush_workqueue(dev_priv->wq);
1741
79e53945 1742 mutex_lock(&dev->struct_mutex);
ecbec53b 1743 i915_gem_free_all_phys_object(dev);
79e53945 1744 i915_gem_cleanup_ringbuffer(dev);
55a66628 1745 i915_gem_context_fini(dev);
79e53945 1746 mutex_unlock(&dev->struct_mutex);
1d2a314c 1747 i915_gem_cleanup_aliasing_ppgtt(dev);
9797fbfb 1748 i915_gem_cleanup_stolen(dev);
fe669bf8 1749 drm_mm_takedown(&dev_priv->mm.stolen);
02e792fb
DV
1750
1751 intel_cleanup_overlay(dev);
c2873e96
KP
1752
1753 if (!I915_NEED_GFX_HWS(dev))
1754 i915_free_hws(dev);
79e53945
JB
1755 }
1756
701394cc 1757 if (dev_priv->regs != NULL)
6dda569f 1758 pci_iounmap(dev->pdev, dev_priv->regs);
701394cc 1759
f899fc64 1760 intel_teardown_gmbus(dev);
c4804411
ZW
1761 intel_teardown_mchbar(dev);
1762
bc0c7f14
DV
1763 destroy_workqueue(dev_priv->wq);
1764
ec2a4c3f 1765 pci_dev_put(dev_priv->bridge_dev);
9a298b2a 1766 kfree(dev->dev_private);
ba8bbcf6 1767
22eae947
DA
1768 return 0;
1769}
1770
f787a5f5 1771int i915_driver_open(struct drm_device *dev, struct drm_file *file)
673a394b 1772{
f787a5f5 1773 struct drm_i915_file_private *file_priv;
673a394b 1774
8a4c47f3 1775 DRM_DEBUG_DRIVER("\n");
f787a5f5
CW
1776 file_priv = kmalloc(sizeof(*file_priv), GFP_KERNEL);
1777 if (!file_priv)
673a394b
EA
1778 return -ENOMEM;
1779
f787a5f5 1780 file->driver_priv = file_priv;
673a394b 1781
1c25595f 1782 spin_lock_init(&file_priv->mm.lock);
f787a5f5 1783 INIT_LIST_HEAD(&file_priv->mm.request_list);
673a394b 1784
df12c6d5 1785 idr_init(&file_priv->context_idr);
254f965c 1786
673a394b
EA
1787 return 0;
1788}
1789
79e53945
JB
1790/**
1791 * i915_driver_lastclose - clean up after all DRM clients have exited
1792 * @dev: DRM device
1793 *
1794 * Take care of cleaning up after all DRM clients have exited. In the
1795 * mode setting case, we want to restore the kernel's initial mode (just
1796 * in case the last client left us in a bad state).
1797 *
9021f284 1798 * Additionally, in the non-mode setting case, we'll tear down the GTT
79e53945
JB
1799 * and DMA structures, since the kernel won't be using them, and clea
1800 * up any GEM state.
1801 */
84b1fd10 1802void i915_driver_lastclose(struct drm_device * dev)
1da177e4 1803{
ba8bbcf6
JB
1804 drm_i915_private_t *dev_priv = dev->dev_private;
1805
e8aeaee7
DV
1806 /* On gen6+ we refuse to init without kms enabled, but then the drm core
1807 * goes right around and calls lastclose. Check for this and don't clean
1808 * up anything. */
1809 if (!dev_priv)
1810 return;
1811
1812 if (drm_core_check_feature(dev, DRIVER_MODESET)) {
e8e7a2b8 1813 intel_fb_restore_mode(dev);
6a9ee8af 1814 vga_switcheroo_process_delayed_switch();
144a75fa 1815 return;
79e53945 1816 }
144a75fa 1817
673a394b
EA
1818 i915_gem_lastclose(dev);
1819
b5e89ed5 1820 i915_dma_cleanup(dev);
1da177e4
LT
1821}
1822
6c340eac 1823void i915_driver_preclose(struct drm_device * dev, struct drm_file *file_priv)
1da177e4 1824{
254f965c 1825 i915_gem_context_close(dev, file_priv);
b962442e 1826 i915_gem_release(dev, file_priv);
1da177e4
LT
1827}
1828
f787a5f5 1829void i915_driver_postclose(struct drm_device *dev, struct drm_file *file)
673a394b 1830{
f787a5f5 1831 struct drm_i915_file_private *file_priv = file->driver_priv;
673a394b 1832
f787a5f5 1833 kfree(file_priv);
673a394b
EA
1834}
1835
c153f45f 1836struct drm_ioctl_desc i915_ioctls[] = {
1b2f1489
DA
1837 DRM_IOCTL_DEF_DRV(I915_INIT, i915_dma_init, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
1838 DRM_IOCTL_DEF_DRV(I915_FLUSH, i915_flush_ioctl, DRM_AUTH),
1839 DRM_IOCTL_DEF_DRV(I915_FLIP, i915_flip_bufs, DRM_AUTH),
1840 DRM_IOCTL_DEF_DRV(I915_BATCHBUFFER, i915_batchbuffer, DRM_AUTH),
1841 DRM_IOCTL_DEF_DRV(I915_IRQ_EMIT, i915_irq_emit, DRM_AUTH),
1842 DRM_IOCTL_DEF_DRV(I915_IRQ_WAIT, i915_irq_wait, DRM_AUTH),
1843 DRM_IOCTL_DEF_DRV(I915_GETPARAM, i915_getparam, DRM_AUTH),
1844 DRM_IOCTL_DEF_DRV(I915_SETPARAM, i915_setparam, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
b2c606fe
DV
1845 DRM_IOCTL_DEF_DRV(I915_ALLOC, drm_noop, DRM_AUTH),
1846 DRM_IOCTL_DEF_DRV(I915_FREE, drm_noop, DRM_AUTH),
1847 DRM_IOCTL_DEF_DRV(I915_INIT_HEAP, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
1b2f1489 1848 DRM_IOCTL_DEF_DRV(I915_CMDBUFFER, i915_cmdbuffer, DRM_AUTH),
b2c606fe 1849 DRM_IOCTL_DEF_DRV(I915_DESTROY_HEAP, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
d1c1edbc 1850 DRM_IOCTL_DEF_DRV(I915_SET_VBLANK_PIPE, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
1b2f1489
DA
1851 DRM_IOCTL_DEF_DRV(I915_GET_VBLANK_PIPE, i915_vblank_pipe_get, DRM_AUTH),
1852 DRM_IOCTL_DEF_DRV(I915_VBLANK_SWAP, i915_vblank_swap, DRM_AUTH),
1853 DRM_IOCTL_DEF_DRV(I915_HWS_ADDR, i915_set_status_page, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
1854 DRM_IOCTL_DEF_DRV(I915_GEM_INIT, i915_gem_init_ioctl, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY|DRM_UNLOCKED),
1855 DRM_IOCTL_DEF_DRV(I915_GEM_EXECBUFFER, i915_gem_execbuffer, DRM_AUTH|DRM_UNLOCKED),
1856 DRM_IOCTL_DEF_DRV(I915_GEM_EXECBUFFER2, i915_gem_execbuffer2, DRM_AUTH|DRM_UNLOCKED),
1857 DRM_IOCTL_DEF_DRV(I915_GEM_PIN, i915_gem_pin_ioctl, DRM_AUTH|DRM_ROOT_ONLY|DRM_UNLOCKED),
1858 DRM_IOCTL_DEF_DRV(I915_GEM_UNPIN, i915_gem_unpin_ioctl, DRM_AUTH|DRM_ROOT_ONLY|DRM_UNLOCKED),
1859 DRM_IOCTL_DEF_DRV(I915_GEM_BUSY, i915_gem_busy_ioctl, DRM_AUTH|DRM_UNLOCKED),
e6994aee
CW
1860 DRM_IOCTL_DEF_DRV(I915_GEM_SET_CACHEING, i915_gem_set_cacheing_ioctl, DRM_UNLOCKED),
1861 DRM_IOCTL_DEF_DRV(I915_GEM_GET_CACHEING, i915_gem_get_cacheing_ioctl, DRM_UNLOCKED),
1b2f1489
DA
1862 DRM_IOCTL_DEF_DRV(I915_GEM_THROTTLE, i915_gem_throttle_ioctl, DRM_AUTH|DRM_UNLOCKED),
1863 DRM_IOCTL_DEF_DRV(I915_GEM_ENTERVT, i915_gem_entervt_ioctl, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY|DRM_UNLOCKED),
1864 DRM_IOCTL_DEF_DRV(I915_GEM_LEAVEVT, i915_gem_leavevt_ioctl, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY|DRM_UNLOCKED),
1865 DRM_IOCTL_DEF_DRV(I915_GEM_CREATE, i915_gem_create_ioctl, DRM_UNLOCKED),
1866 DRM_IOCTL_DEF_DRV(I915_GEM_PREAD, i915_gem_pread_ioctl, DRM_UNLOCKED),
1867 DRM_IOCTL_DEF_DRV(I915_GEM_PWRITE, i915_gem_pwrite_ioctl, DRM_UNLOCKED),
1868 DRM_IOCTL_DEF_DRV(I915_GEM_MMAP, i915_gem_mmap_ioctl, DRM_UNLOCKED),
1869 DRM_IOCTL_DEF_DRV(I915_GEM_MMAP_GTT, i915_gem_mmap_gtt_ioctl, DRM_UNLOCKED),
1870 DRM_IOCTL_DEF_DRV(I915_GEM_SET_DOMAIN, i915_gem_set_domain_ioctl, DRM_UNLOCKED),
1871 DRM_IOCTL_DEF_DRV(I915_GEM_SW_FINISH, i915_gem_sw_finish_ioctl, DRM_UNLOCKED),
1872 DRM_IOCTL_DEF_DRV(I915_GEM_SET_TILING, i915_gem_set_tiling, DRM_UNLOCKED),
1873 DRM_IOCTL_DEF_DRV(I915_GEM_GET_TILING, i915_gem_get_tiling, DRM_UNLOCKED),
1874 DRM_IOCTL_DEF_DRV(I915_GEM_GET_APERTURE, i915_gem_get_aperture_ioctl, DRM_UNLOCKED),
1875 DRM_IOCTL_DEF_DRV(I915_GET_PIPE_FROM_CRTC_ID, intel_get_pipe_from_crtc_id, DRM_UNLOCKED),
1876 DRM_IOCTL_DEF_DRV(I915_GEM_MADVISE, i915_gem_madvise_ioctl, DRM_UNLOCKED),
1877 DRM_IOCTL_DEF_DRV(I915_OVERLAY_PUT_IMAGE, intel_overlay_put_image, DRM_MASTER|DRM_CONTROL_ALLOW|DRM_UNLOCKED),
1878 DRM_IOCTL_DEF_DRV(I915_OVERLAY_ATTRS, intel_overlay_attrs, DRM_MASTER|DRM_CONTROL_ALLOW|DRM_UNLOCKED),
8ea30864
JB
1879 DRM_IOCTL_DEF_DRV(I915_SET_SPRITE_COLORKEY, intel_sprite_set_colorkey, DRM_MASTER|DRM_CONTROL_ALLOW|DRM_UNLOCKED),
1880 DRM_IOCTL_DEF_DRV(I915_GET_SPRITE_COLORKEY, intel_sprite_get_colorkey, DRM_MASTER|DRM_CONTROL_ALLOW|DRM_UNLOCKED),
23ba4fd0 1881 DRM_IOCTL_DEF_DRV(I915_GEM_WAIT, i915_gem_wait_ioctl, DRM_AUTH|DRM_UNLOCKED),
84624813
BW
1882 DRM_IOCTL_DEF_DRV(I915_GEM_CONTEXT_CREATE, i915_gem_context_create_ioctl, DRM_UNLOCKED),
1883 DRM_IOCTL_DEF_DRV(I915_GEM_CONTEXT_DESTROY, i915_gem_context_destroy_ioctl, DRM_UNLOCKED),
c0c7babc 1884 DRM_IOCTL_DEF_DRV(I915_REG_READ, i915_reg_read_ioctl, DRM_UNLOCKED),
c94f7029
DA
1885};
1886
1887int i915_max_ioctl = DRM_ARRAY_SIZE(i915_ioctls);
cda17380 1888
9021f284
DV
1889/*
1890 * This is really ugly: Because old userspace abused the linux agp interface to
1891 * manage the gtt, we need to claim that all intel devices are agp. For
1892 * otherwise the drm core refuses to initialize the agp support code.
cda17380 1893 */
84b1fd10 1894int i915_driver_device_is_agp(struct drm_device * dev)
cda17380
DA
1895{
1896 return 1;
1897}