]> git.proxmox.com Git - mirror_ubuntu-zesty-kernel.git/blame - drivers/gpu/drm/i915/i915_drv.c
Merge tag 'tags/ext4_for_linus_stable' of git://git.kernel.org/pub/scm/linux/kernel...
[mirror_ubuntu-zesty-kernel.git] / drivers / gpu / drm / i915 / i915_drv.c
CommitLineData
1da177e4
LT
1/* i915_drv.c -- i830,i845,i855,i865,i915 driver -*- linux-c -*-
2 */
0d6aa60b 3/*
bc54fd1a 4 *
1da177e4
LT
5 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
6 * All Rights Reserved.
bc54fd1a
DA
7 *
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the
10 * "Software"), to deal in the Software without restriction, including
11 * without limitation the rights to use, copy, modify, merge, publish,
12 * distribute, sub license, and/or sell copies of the Software, and to
13 * permit persons to whom the Software is furnished to do so, subject to
14 * the following conditions:
15 *
16 * The above copyright notice and this permission notice (including the
17 * next paragraph) shall be included in all copies or substantial portions
18 * of the Software.
19 *
20 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
21 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
22 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
23 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
24 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
25 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
26 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
27 *
0d6aa60b 28 */
1da177e4 29
5669fcac 30#include <linux/device.h>
e5747e3a 31#include <linux/acpi.h>
760285e7
DH
32#include <drm/drmP.h>
33#include <drm/i915_drm.h>
1da177e4 34#include "i915_drv.h"
990bbdad 35#include "i915_trace.h"
f49f0586 36#include "intel_drv.h"
1da177e4 37
79e53945 38#include <linux/console.h>
e0cd3608 39#include <linux/module.h>
d6102977 40#include <linux/pm_runtime.h>
760285e7 41#include <drm/drm_crtc_helper.h>
79e53945 42
112b715e
KH
43static struct drm_driver driver;
44
a57c774a
AK
45#define GEN_DEFAULT_PIPEOFFSETS \
46 .pipe_offsets = { PIPE_A_OFFSET, PIPE_B_OFFSET, \
47 PIPE_C_OFFSET, PIPE_EDP_OFFSET }, \
48 .trans_offsets = { TRANSCODER_A_OFFSET, TRANSCODER_B_OFFSET, \
49 TRANSCODER_C_OFFSET, TRANSCODER_EDP_OFFSET }, \
a57c774a
AK
50 .palette_offsets = { PALETTE_A_OFFSET, PALETTE_B_OFFSET }
51
84fd4f4e
RB
52#define GEN_CHV_PIPEOFFSETS \
53 .pipe_offsets = { PIPE_A_OFFSET, PIPE_B_OFFSET, \
54 CHV_PIPE_C_OFFSET }, \
55 .trans_offsets = { TRANSCODER_A_OFFSET, TRANSCODER_B_OFFSET, \
56 CHV_TRANSCODER_C_OFFSET, }, \
84fd4f4e
RB
57 .palette_offsets = { PALETTE_A_OFFSET, PALETTE_B_OFFSET, \
58 CHV_PALETTE_C_OFFSET }
a57c774a 59
5efb3e28
VS
60#define CURSOR_OFFSETS \
61 .cursor_offsets = { CURSOR_A_OFFSET, CURSOR_B_OFFSET, CHV_CURSOR_C_OFFSET }
62
63#define IVB_CURSOR_OFFSETS \
64 .cursor_offsets = { CURSOR_A_OFFSET, IVB_CURSOR_B_OFFSET, IVB_CURSOR_C_OFFSET }
65
9a7e8492 66static const struct intel_device_info intel_i830_info = {
7eb552ae 67 .gen = 2, .is_mobile = 1, .cursor_needs_physical = 1, .num_pipes = 2,
31578148 68 .has_overlay = 1, .overlay_needs_physical = 1,
73ae478c 69 .ring_mask = RENDER_RING,
a57c774a 70 GEN_DEFAULT_PIPEOFFSETS,
5efb3e28 71 CURSOR_OFFSETS,
cfdf1fa2
KH
72};
73
9a7e8492 74static const struct intel_device_info intel_845g_info = {
7eb552ae 75 .gen = 2, .num_pipes = 1,
31578148 76 .has_overlay = 1, .overlay_needs_physical = 1,
73ae478c 77 .ring_mask = RENDER_RING,
a57c774a 78 GEN_DEFAULT_PIPEOFFSETS,
5efb3e28 79 CURSOR_OFFSETS,
cfdf1fa2
KH
80};
81
9a7e8492 82static const struct intel_device_info intel_i85x_info = {
7eb552ae 83 .gen = 2, .is_i85x = 1, .is_mobile = 1, .num_pipes = 2,
5ce8ba7c 84 .cursor_needs_physical = 1,
31578148 85 .has_overlay = 1, .overlay_needs_physical = 1,
fd70d52a 86 .has_fbc = 1,
73ae478c 87 .ring_mask = RENDER_RING,
a57c774a 88 GEN_DEFAULT_PIPEOFFSETS,
5efb3e28 89 CURSOR_OFFSETS,
cfdf1fa2
KH
90};
91
9a7e8492 92static const struct intel_device_info intel_i865g_info = {
7eb552ae 93 .gen = 2, .num_pipes = 1,
31578148 94 .has_overlay = 1, .overlay_needs_physical = 1,
73ae478c 95 .ring_mask = RENDER_RING,
a57c774a 96 GEN_DEFAULT_PIPEOFFSETS,
5efb3e28 97 CURSOR_OFFSETS,
cfdf1fa2
KH
98};
99
9a7e8492 100static const struct intel_device_info intel_i915g_info = {
7eb552ae 101 .gen = 3, .is_i915g = 1, .cursor_needs_physical = 1, .num_pipes = 2,
31578148 102 .has_overlay = 1, .overlay_needs_physical = 1,
73ae478c 103 .ring_mask = RENDER_RING,
a57c774a 104 GEN_DEFAULT_PIPEOFFSETS,
5efb3e28 105 CURSOR_OFFSETS,
cfdf1fa2 106};
9a7e8492 107static const struct intel_device_info intel_i915gm_info = {
7eb552ae 108 .gen = 3, .is_mobile = 1, .num_pipes = 2,
b295d1b6 109 .cursor_needs_physical = 1,
31578148 110 .has_overlay = 1, .overlay_needs_physical = 1,
a6c45cf0 111 .supports_tv = 1,
fd70d52a 112 .has_fbc = 1,
73ae478c 113 .ring_mask = RENDER_RING,
a57c774a 114 GEN_DEFAULT_PIPEOFFSETS,
5efb3e28 115 CURSOR_OFFSETS,
cfdf1fa2 116};
9a7e8492 117static const struct intel_device_info intel_i945g_info = {
7eb552ae 118 .gen = 3, .has_hotplug = 1, .cursor_needs_physical = 1, .num_pipes = 2,
31578148 119 .has_overlay = 1, .overlay_needs_physical = 1,
73ae478c 120 .ring_mask = RENDER_RING,
a57c774a 121 GEN_DEFAULT_PIPEOFFSETS,
5efb3e28 122 CURSOR_OFFSETS,
cfdf1fa2 123};
9a7e8492 124static const struct intel_device_info intel_i945gm_info = {
7eb552ae 125 .gen = 3, .is_i945gm = 1, .is_mobile = 1, .num_pipes = 2,
b295d1b6 126 .has_hotplug = 1, .cursor_needs_physical = 1,
31578148 127 .has_overlay = 1, .overlay_needs_physical = 1,
a6c45cf0 128 .supports_tv = 1,
fd70d52a 129 .has_fbc = 1,
73ae478c 130 .ring_mask = RENDER_RING,
a57c774a 131 GEN_DEFAULT_PIPEOFFSETS,
5efb3e28 132 CURSOR_OFFSETS,
cfdf1fa2
KH
133};
134
9a7e8492 135static const struct intel_device_info intel_i965g_info = {
7eb552ae 136 .gen = 4, .is_broadwater = 1, .num_pipes = 2,
c96c3a8c 137 .has_hotplug = 1,
31578148 138 .has_overlay = 1,
73ae478c 139 .ring_mask = RENDER_RING,
a57c774a 140 GEN_DEFAULT_PIPEOFFSETS,
5efb3e28 141 CURSOR_OFFSETS,
cfdf1fa2
KH
142};
143
9a7e8492 144static const struct intel_device_info intel_i965gm_info = {
7eb552ae 145 .gen = 4, .is_crestline = 1, .num_pipes = 2,
e3c4e5dd 146 .is_mobile = 1, .has_fbc = 1, .has_hotplug = 1,
31578148 147 .has_overlay = 1,
a6c45cf0 148 .supports_tv = 1,
73ae478c 149 .ring_mask = RENDER_RING,
a57c774a 150 GEN_DEFAULT_PIPEOFFSETS,
5efb3e28 151 CURSOR_OFFSETS,
cfdf1fa2
KH
152};
153
9a7e8492 154static const struct intel_device_info intel_g33_info = {
7eb552ae 155 .gen = 3, .is_g33 = 1, .num_pipes = 2,
c96c3a8c 156 .need_gfx_hws = 1, .has_hotplug = 1,
31578148 157 .has_overlay = 1,
73ae478c 158 .ring_mask = RENDER_RING,
a57c774a 159 GEN_DEFAULT_PIPEOFFSETS,
5efb3e28 160 CURSOR_OFFSETS,
cfdf1fa2
KH
161};
162
9a7e8492 163static const struct intel_device_info intel_g45_info = {
7eb552ae 164 .gen = 4, .is_g4x = 1, .need_gfx_hws = 1, .num_pipes = 2,
c96c3a8c 165 .has_pipe_cxsr = 1, .has_hotplug = 1,
73ae478c 166 .ring_mask = RENDER_RING | BSD_RING,
a57c774a 167 GEN_DEFAULT_PIPEOFFSETS,
5efb3e28 168 CURSOR_OFFSETS,
cfdf1fa2
KH
169};
170
9a7e8492 171static const struct intel_device_info intel_gm45_info = {
7eb552ae 172 .gen = 4, .is_g4x = 1, .num_pipes = 2,
e3c4e5dd 173 .is_mobile = 1, .need_gfx_hws = 1, .has_fbc = 1,
c96c3a8c 174 .has_pipe_cxsr = 1, .has_hotplug = 1,
a6c45cf0 175 .supports_tv = 1,
73ae478c 176 .ring_mask = RENDER_RING | BSD_RING,
a57c774a 177 GEN_DEFAULT_PIPEOFFSETS,
5efb3e28 178 CURSOR_OFFSETS,
cfdf1fa2
KH
179};
180
9a7e8492 181static const struct intel_device_info intel_pineview_info = {
7eb552ae 182 .gen = 3, .is_g33 = 1, .is_pineview = 1, .is_mobile = 1, .num_pipes = 2,
c96c3a8c 183 .need_gfx_hws = 1, .has_hotplug = 1,
31578148 184 .has_overlay = 1,
a57c774a 185 GEN_DEFAULT_PIPEOFFSETS,
5efb3e28 186 CURSOR_OFFSETS,
cfdf1fa2
KH
187};
188
9a7e8492 189static const struct intel_device_info intel_ironlake_d_info = {
7eb552ae 190 .gen = 5, .num_pipes = 2,
5a117db7 191 .need_gfx_hws = 1, .has_hotplug = 1,
73ae478c 192 .ring_mask = RENDER_RING | BSD_RING,
a57c774a 193 GEN_DEFAULT_PIPEOFFSETS,
5efb3e28 194 CURSOR_OFFSETS,
cfdf1fa2
KH
195};
196
9a7e8492 197static const struct intel_device_info intel_ironlake_m_info = {
7eb552ae 198 .gen = 5, .is_mobile = 1, .num_pipes = 2,
e3c4e5dd 199 .need_gfx_hws = 1, .has_hotplug = 1,
c1a9f047 200 .has_fbc = 1,
73ae478c 201 .ring_mask = RENDER_RING | BSD_RING,
a57c774a 202 GEN_DEFAULT_PIPEOFFSETS,
5efb3e28 203 CURSOR_OFFSETS,
cfdf1fa2
KH
204};
205
9a7e8492 206static const struct intel_device_info intel_sandybridge_d_info = {
7eb552ae 207 .gen = 6, .num_pipes = 2,
c96c3a8c 208 .need_gfx_hws = 1, .has_hotplug = 1,
cbaef0f1 209 .has_fbc = 1,
73ae478c 210 .ring_mask = RENDER_RING | BSD_RING | BLT_RING,
3d29b842 211 .has_llc = 1,
a57c774a 212 GEN_DEFAULT_PIPEOFFSETS,
5efb3e28 213 CURSOR_OFFSETS,
f6e450a6
EA
214};
215
9a7e8492 216static const struct intel_device_info intel_sandybridge_m_info = {
7eb552ae 217 .gen = 6, .is_mobile = 1, .num_pipes = 2,
c96c3a8c 218 .need_gfx_hws = 1, .has_hotplug = 1,
9c04f015 219 .has_fbc = 1,
73ae478c 220 .ring_mask = RENDER_RING | BSD_RING | BLT_RING,
3d29b842 221 .has_llc = 1,
a57c774a 222 GEN_DEFAULT_PIPEOFFSETS,
5efb3e28 223 CURSOR_OFFSETS,
a13e4093
EA
224};
225
219f4fdb
BW
226#define GEN7_FEATURES \
227 .gen = 7, .num_pipes = 3, \
228 .need_gfx_hws = 1, .has_hotplug = 1, \
cbaef0f1 229 .has_fbc = 1, \
73ae478c 230 .ring_mask = RENDER_RING | BSD_RING | BLT_RING, \
6a8beeff
WB
231 .has_llc = 1, \
232 GEN_DEFAULT_PIPEOFFSETS, \
233 IVB_CURSOR_OFFSETS
219f4fdb 234
c76b615c 235static const struct intel_device_info intel_ivybridge_d_info = {
219f4fdb
BW
236 GEN7_FEATURES,
237 .is_ivybridge = 1,
c76b615c
JB
238};
239
240static const struct intel_device_info intel_ivybridge_m_info = {
219f4fdb
BW
241 GEN7_FEATURES,
242 .is_ivybridge = 1,
243 .is_mobile = 1,
c76b615c
JB
244};
245
999bcdea
BW
246static const struct intel_device_info intel_ivybridge_q_info = {
247 GEN7_FEATURES,
248 .is_ivybridge = 1,
249 .num_pipes = 0, /* legal, last one wins */
250};
251
6a8beeff
WB
252#define VLV_FEATURES \
253 .gen = 7, .num_pipes = 2, \
254 .need_gfx_hws = 1, .has_hotplug = 1, \
255 .ring_mask = RENDER_RING | BSD_RING | BLT_RING, \
256 .display_mmio_offset = VLV_DISPLAY_BASE, \
257 GEN_DEFAULT_PIPEOFFSETS, \
258 CURSOR_OFFSETS
259
70a3eb7a 260static const struct intel_device_info intel_valleyview_m_info = {
6a8beeff 261 VLV_FEATURES,
70a3eb7a 262 .is_valleyview = 1,
6a8beeff 263 .is_mobile = 1,
70a3eb7a
JB
264};
265
266static const struct intel_device_info intel_valleyview_d_info = {
6a8beeff 267 VLV_FEATURES,
70a3eb7a
JB
268 .is_valleyview = 1,
269};
270
6a8beeff
WB
271#define HSW_FEATURES \
272 GEN7_FEATURES, \
273 .ring_mask = RENDER_RING | BSD_RING | BLT_RING | VEBOX_RING, \
274 .has_ddi = 1, \
275 .has_fpga_dbg = 1
276
4cae9ae0 277static const struct intel_device_info intel_haswell_d_info = {
6a8beeff 278 HSW_FEATURES,
219f4fdb 279 .is_haswell = 1,
4cae9ae0
ED
280};
281
282static const struct intel_device_info intel_haswell_m_info = {
6a8beeff 283 HSW_FEATURES,
219f4fdb
BW
284 .is_haswell = 1,
285 .is_mobile = 1,
c76b615c
JB
286};
287
4d4dead6 288static const struct intel_device_info intel_broadwell_d_info = {
6a8beeff
WB
289 HSW_FEATURES,
290 .gen = 8,
4d4dead6
BW
291};
292
293static const struct intel_device_info intel_broadwell_m_info = {
6a8beeff
WB
294 HSW_FEATURES,
295 .gen = 8, .is_mobile = 1,
4d4dead6
BW
296};
297
fd3c269f 298static const struct intel_device_info intel_broadwell_gt3d_info = {
6a8beeff
WB
299 HSW_FEATURES,
300 .gen = 8,
845f74a7 301 .ring_mask = RENDER_RING | BSD_RING | BLT_RING | VEBOX_RING | BSD2_RING,
fd3c269f
ZY
302};
303
304static const struct intel_device_info intel_broadwell_gt3m_info = {
6a8beeff
WB
305 HSW_FEATURES,
306 .gen = 8, .is_mobile = 1,
845f74a7 307 .ring_mask = RENDER_RING | BSD_RING | BLT_RING | VEBOX_RING | BSD2_RING,
fd3c269f
ZY
308};
309
7d87a7f7 310static const struct intel_device_info intel_cherryview_info = {
07fddb14 311 .gen = 8, .num_pipes = 3,
7d87a7f7
VS
312 .need_gfx_hws = 1, .has_hotplug = 1,
313 .ring_mask = RENDER_RING | BSD_RING | BLT_RING | VEBOX_RING,
666a4537 314 .is_cherryview = 1,
7d87a7f7 315 .display_mmio_offset = VLV_DISPLAY_BASE,
84fd4f4e 316 GEN_CHV_PIPEOFFSETS,
5efb3e28 317 CURSOR_OFFSETS,
7d87a7f7
VS
318};
319
72bbf0af 320static const struct intel_device_info intel_skylake_info = {
6a8beeff 321 HSW_FEATURES,
7201c0b3 322 .is_skylake = 1,
6a8beeff 323 .gen = 9,
72bbf0af
DL
324};
325
719388e1 326static const struct intel_device_info intel_skylake_gt3_info = {
a9287dbc 327 HSW_FEATURES,
719388e1 328 .is_skylake = 1,
6a8beeff 329 .gen = 9,
719388e1 330 .ring_mask = RENDER_RING | BSD_RING | BLT_RING | VEBOX_RING | BSD2_RING,
719388e1
DL
331};
332
1347f5b4
DL
333static const struct intel_device_info intel_broxton_info = {
334 .is_preliminary = 1,
7526ac19 335 .is_broxton = 1,
1347f5b4
DL
336 .gen = 9,
337 .need_gfx_hws = 1, .has_hotplug = 1,
338 .ring_mask = RENDER_RING | BSD_RING | BLT_RING | VEBOX_RING,
339 .num_pipes = 3,
340 .has_ddi = 1,
6c908bf4 341 .has_fpga_dbg = 1,
ce89db2e 342 .has_fbc = 1,
1347f5b4
DL
343 GEN_DEFAULT_PIPEOFFSETS,
344 IVB_CURSOR_OFFSETS,
345};
346
ef11bdb3 347static const struct intel_device_info intel_kabylake_info = {
6a8beeff 348 HSW_FEATURES,
ef11bdb3
RV
349 .is_preliminary = 1,
350 .is_kabylake = 1,
351 .gen = 9,
ef11bdb3
RV
352};
353
354static const struct intel_device_info intel_kabylake_gt3_info = {
6a8beeff 355 HSW_FEATURES,
ef11bdb3
RV
356 .is_preliminary = 1,
357 .is_kabylake = 1,
358 .gen = 9,
ef11bdb3 359 .ring_mask = RENDER_RING | BSD_RING | BLT_RING | VEBOX_RING | BSD2_RING,
ef11bdb3
RV
360};
361
a0a18075
JB
362/*
363 * Make sure any device matches here are from most specific to most
364 * general. For example, since the Quanta match is based on the subsystem
365 * and subvendor IDs, we need it to come before the more general IVB
366 * PCI ID matches, otherwise we'll use the wrong info struct above.
367 */
3cb27f38
JN
368static const struct pci_device_id pciidlist[] = {
369 INTEL_I830_IDS(&intel_i830_info),
370 INTEL_I845G_IDS(&intel_845g_info),
371 INTEL_I85X_IDS(&intel_i85x_info),
372 INTEL_I865G_IDS(&intel_i865g_info),
373 INTEL_I915G_IDS(&intel_i915g_info),
374 INTEL_I915GM_IDS(&intel_i915gm_info),
375 INTEL_I945G_IDS(&intel_i945g_info),
376 INTEL_I945GM_IDS(&intel_i945gm_info),
377 INTEL_I965G_IDS(&intel_i965g_info),
378 INTEL_G33_IDS(&intel_g33_info),
379 INTEL_I965GM_IDS(&intel_i965gm_info),
380 INTEL_GM45_IDS(&intel_gm45_info),
381 INTEL_G45_IDS(&intel_g45_info),
382 INTEL_PINEVIEW_IDS(&intel_pineview_info),
383 INTEL_IRONLAKE_D_IDS(&intel_ironlake_d_info),
384 INTEL_IRONLAKE_M_IDS(&intel_ironlake_m_info),
385 INTEL_SNB_D_IDS(&intel_sandybridge_d_info),
386 INTEL_SNB_M_IDS(&intel_sandybridge_m_info),
387 INTEL_IVB_Q_IDS(&intel_ivybridge_q_info), /* must be first IVB */
388 INTEL_IVB_M_IDS(&intel_ivybridge_m_info),
389 INTEL_IVB_D_IDS(&intel_ivybridge_d_info),
390 INTEL_HSW_D_IDS(&intel_haswell_d_info),
391 INTEL_HSW_M_IDS(&intel_haswell_m_info),
392 INTEL_VLV_M_IDS(&intel_valleyview_m_info),
393 INTEL_VLV_D_IDS(&intel_valleyview_d_info),
394 INTEL_BDW_GT12M_IDS(&intel_broadwell_m_info),
395 INTEL_BDW_GT12D_IDS(&intel_broadwell_d_info),
396 INTEL_BDW_GT3M_IDS(&intel_broadwell_gt3m_info),
397 INTEL_BDW_GT3D_IDS(&intel_broadwell_gt3d_info),
398 INTEL_CHV_IDS(&intel_cherryview_info),
399 INTEL_SKL_GT1_IDS(&intel_skylake_info),
400 INTEL_SKL_GT2_IDS(&intel_skylake_info),
401 INTEL_SKL_GT3_IDS(&intel_skylake_gt3_info),
15620206 402 INTEL_SKL_GT4_IDS(&intel_skylake_gt3_info),
3cb27f38 403 INTEL_BXT_IDS(&intel_broxton_info),
d97044b6
D
404 INTEL_KBL_GT1_IDS(&intel_kabylake_info),
405 INTEL_KBL_GT2_IDS(&intel_kabylake_info),
406 INTEL_KBL_GT3_IDS(&intel_kabylake_gt3_info),
8b10c0cf 407 INTEL_KBL_GT4_IDS(&intel_kabylake_gt3_info),
49ae35f2 408 {0, 0, 0}
1da177e4
LT
409};
410
79e53945 411MODULE_DEVICE_TABLE(pci, pciidlist);
79e53945 412
30c964a6
RB
413static enum intel_pch intel_virt_detect_pch(struct drm_device *dev)
414{
415 enum intel_pch ret = PCH_NOP;
416
417 /*
418 * In a virtualized passthrough environment we can be in a
419 * setup where the ISA bridge is not able to be passed through.
420 * In this case, a south bridge can be emulated and we have to
421 * make an educated guess as to which PCH is really there.
422 */
423
424 if (IS_GEN5(dev)) {
425 ret = PCH_IBX;
426 DRM_DEBUG_KMS("Assuming Ibex Peak PCH\n");
427 } else if (IS_GEN6(dev) || IS_IVYBRIDGE(dev)) {
428 ret = PCH_CPT;
429 DRM_DEBUG_KMS("Assuming CouarPoint PCH\n");
430 } else if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
431 ret = PCH_LPT;
432 DRM_DEBUG_KMS("Assuming LynxPoint PCH\n");
ef11bdb3 433 } else if (IS_SKYLAKE(dev) || IS_KABYLAKE(dev)) {
30c964a6
RB
434 ret = PCH_SPT;
435 DRM_DEBUG_KMS("Assuming SunrisePoint PCH\n");
436 }
437
438 return ret;
439}
440
0206e353 441void intel_detect_pch(struct drm_device *dev)
3bad0781
ZW
442{
443 struct drm_i915_private *dev_priv = dev->dev_private;
bcdb72ac 444 struct pci_dev *pch = NULL;
3bad0781 445
ce1bb329
BW
446 /* In all current cases, num_pipes is equivalent to the PCH_NOP setting
447 * (which really amounts to a PCH but no South Display).
448 */
449 if (INTEL_INFO(dev)->num_pipes == 0) {
450 dev_priv->pch_type = PCH_NOP;
ce1bb329
BW
451 return;
452 }
453
3bad0781
ZW
454 /*
455 * The reason to probe ISA bridge instead of Dev31:Fun0 is to
456 * make graphics device passthrough work easy for VMM, that only
457 * need to expose ISA bridge to let driver know the real hardware
458 * underneath. This is a requirement from virtualization team.
6a9c4b35
RG
459 *
460 * In some virtualized environments (e.g. XEN), there is irrelevant
461 * ISA bridge in the system. To work reliably, we should scan trhough
462 * all the ISA bridge devices and check for the first match, instead
463 * of only checking the first one.
3bad0781 464 */
bcdb72ac 465 while ((pch = pci_get_class(PCI_CLASS_BRIDGE_ISA << 8, pch))) {
3bad0781 466 if (pch->vendor == PCI_VENDOR_ID_INTEL) {
bcdb72ac 467 unsigned short id = pch->device & INTEL_PCH_DEVICE_ID_MASK;
17a303ec 468 dev_priv->pch_id = id;
3bad0781 469
90711d50
JB
470 if (id == INTEL_PCH_IBX_DEVICE_ID_TYPE) {
471 dev_priv->pch_type = PCH_IBX;
472 DRM_DEBUG_KMS("Found Ibex Peak PCH\n");
7fcb83cd 473 WARN_ON(!IS_GEN5(dev));
90711d50 474 } else if (id == INTEL_PCH_CPT_DEVICE_ID_TYPE) {
3bad0781
ZW
475 dev_priv->pch_type = PCH_CPT;
476 DRM_DEBUG_KMS("Found CougarPoint PCH\n");
7fcb83cd 477 WARN_ON(!(IS_GEN6(dev) || IS_IVYBRIDGE(dev)));
c792513b
JB
478 } else if (id == INTEL_PCH_PPT_DEVICE_ID_TYPE) {
479 /* PantherPoint is CPT compatible */
480 dev_priv->pch_type = PCH_CPT;
492ab669 481 DRM_DEBUG_KMS("Found PantherPoint PCH\n");
7fcb83cd 482 WARN_ON(!(IS_GEN6(dev) || IS_IVYBRIDGE(dev)));
eb877ebf
ED
483 } else if (id == INTEL_PCH_LPT_DEVICE_ID_TYPE) {
484 dev_priv->pch_type = PCH_LPT;
485 DRM_DEBUG_KMS("Found LynxPoint PCH\n");
a35cc9d0
RV
486 WARN_ON(!IS_HASWELL(dev) && !IS_BROADWELL(dev));
487 WARN_ON(IS_HSW_ULT(dev) || IS_BDW_ULT(dev));
e76e0634
BW
488 } else if (id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) {
489 dev_priv->pch_type = PCH_LPT;
490 DRM_DEBUG_KMS("Found LynxPoint LP PCH\n");
a35cc9d0
RV
491 WARN_ON(!IS_HASWELL(dev) && !IS_BROADWELL(dev));
492 WARN_ON(!IS_HSW_ULT(dev) && !IS_BDW_ULT(dev));
e7e7ea20
S
493 } else if (id == INTEL_PCH_SPT_DEVICE_ID_TYPE) {
494 dev_priv->pch_type = PCH_SPT;
495 DRM_DEBUG_KMS("Found SunrisePoint PCH\n");
ef11bdb3
RV
496 WARN_ON(!IS_SKYLAKE(dev) &&
497 !IS_KABYLAKE(dev));
e7e7ea20
S
498 } else if (id == INTEL_PCH_SPT_LP_DEVICE_ID_TYPE) {
499 dev_priv->pch_type = PCH_SPT;
500 DRM_DEBUG_KMS("Found SunrisePoint LP PCH\n");
ef11bdb3
RV
501 WARN_ON(!IS_SKYLAKE(dev) &&
502 !IS_KABYLAKE(dev));
39bfcd52 503 } else if ((id == INTEL_PCH_P2X_DEVICE_ID_TYPE) ||
f2e30510
GH
504 ((id == INTEL_PCH_QEMU_DEVICE_ID_TYPE) &&
505 pch->subsystem_vendor == 0x1af4 &&
506 pch->subsystem_device == 0x1100)) {
30c964a6 507 dev_priv->pch_type = intel_virt_detect_pch(dev);
bcdb72ac
ID
508 } else
509 continue;
510
6a9c4b35 511 break;
3bad0781 512 }
3bad0781 513 }
6a9c4b35 514 if (!pch)
bcdb72ac
ID
515 DRM_DEBUG_KMS("No PCH found.\n");
516
517 pci_dev_put(pch);
3bad0781
ZW
518}
519
2911a35b
BW
520bool i915_semaphore_is_enabled(struct drm_device *dev)
521{
522 if (INTEL_INFO(dev)->gen < 6)
a08acaf2 523 return false;
2911a35b 524
d330a953
JN
525 if (i915.semaphores >= 0)
526 return i915.semaphores;
2911a35b 527
71386ef9
OM
528 /* TODO: make semaphores and Execlists play nicely together */
529 if (i915.enable_execlists)
530 return false;
531
be71eabe
RV
532 /* Until we get further testing... */
533 if (IS_GEN8(dev))
534 return false;
535
59de3295 536#ifdef CONFIG_INTEL_IOMMU
2911a35b 537 /* Enable semaphores on SNB when IO remapping is off */
59de3295
DV
538 if (INTEL_INFO(dev)->gen == 6 && intel_iommu_gfx_mapped)
539 return false;
540#endif
2911a35b 541
a08acaf2 542 return true;
2911a35b
BW
543}
544
07f9cd0b
ID
545static void intel_suspend_encoders(struct drm_i915_private *dev_priv)
546{
547 struct drm_device *dev = dev_priv->dev;
19c8054c 548 struct intel_encoder *encoder;
07f9cd0b
ID
549
550 drm_modeset_lock_all(dev);
19c8054c
JN
551 for_each_intel_encoder(dev, encoder)
552 if (encoder->suspend)
553 encoder->suspend(encoder);
07f9cd0b
ID
554 drm_modeset_unlock_all(dev);
555}
556
ebc32824 557static int intel_suspend_complete(struct drm_i915_private *dev_priv);
1a5df187
PZ
558static int vlv_resume_prepare(struct drm_i915_private *dev_priv,
559 bool rpm_resume);
a9a6b73a 560static int bxt_resume_prepare(struct drm_i915_private *dev_priv);
f75a1985 561
bc87229f
ID
562static bool suspend_to_idle(struct drm_i915_private *dev_priv)
563{
564#if IS_ENABLED(CONFIG_ACPI_SLEEP)
565 if (acpi_target_system_state() < ACPI_STATE_S3)
566 return true;
567#endif
568 return false;
569}
ebc32824 570
5e365c39 571static int i915_drm_suspend(struct drm_device *dev)
ba8bbcf6 572{
61caf87c 573 struct drm_i915_private *dev_priv = dev->dev_private;
e5747e3a 574 pci_power_t opregion_target_state;
d5818938 575 int error;
61caf87c 576
b8efb17b
ZR
577 /* ignore lid events during suspend */
578 mutex_lock(&dev_priv->modeset_restore_lock);
579 dev_priv->modeset_restore = MODESET_SUSPENDED;
580 mutex_unlock(&dev_priv->modeset_restore_lock);
581
1f814dac
ID
582 disable_rpm_wakeref_asserts(dev_priv);
583
c67a470b
PZ
584 /* We do a lot of poking in a lot of registers, make sure they work
585 * properly. */
da7e29bd 586 intel_display_set_init_power(dev_priv, true);
cb10799c 587
5bcf719b
DA
588 drm_kms_helper_poll_disable(dev);
589
ba8bbcf6 590 pci_save_state(dev->pdev);
ba8bbcf6 591
d5818938
DV
592 error = i915_gem_suspend(dev);
593 if (error) {
594 dev_err(&dev->pdev->dev,
595 "GEM idle failed, resume might fail\n");
1f814dac 596 goto out;
d5818938 597 }
db1b76ca 598
a1c41994
AD
599 intel_guc_suspend(dev);
600
d5818938 601 intel_suspend_gt_powersave(dev);
a261b246 602
d5818938
DV
603 /*
604 * Disable CRTCs directly since we want to preserve sw state
605 * for _thaw. Also, power gate the CRTC power wells.
606 */
607 drm_modeset_lock_all(dev);
6b72d486 608 intel_display_suspend(dev);
d5818938 609 drm_modeset_unlock_all(dev);
2eb5252e 610
d5818938 611 intel_dp_mst_suspend(dev);
7d708ee4 612
d5818938
DV
613 intel_runtime_pm_disable_interrupts(dev_priv);
614 intel_hpd_cancel_work(dev_priv);
09b64267 615
d5818938 616 intel_suspend_encoders(dev_priv);
0e32b39c 617
d5818938 618 intel_suspend_hw(dev);
5669fcac 619
828c7908
BW
620 i915_gem_suspend_gtt_mappings(dev);
621
9e06dd39
JB
622 i915_save_state(dev);
623
bc87229f 624 opregion_target_state = suspend_to_idle(dev_priv) ? PCI_D1 : PCI_D3cold;
e5747e3a
JB
625 intel_opregion_notify_adapter(dev, opregion_target_state);
626
156c7ca0 627 intel_uncore_forcewake_reset(dev, false);
44834a67 628 intel_opregion_fini(dev);
8ee1c3db 629
82e3b8c1 630 intel_fbdev_set_suspend(dev, FBINFO_STATE_SUSPENDED, true);
3fa016a0 631
62d5d69b
MK
632 dev_priv->suspend_count++;
633
85e90679
KCA
634 intel_display_set_init_power(dev_priv, false);
635
f514c2d8
ID
636 if (HAS_CSR(dev_priv))
637 flush_work(&dev_priv->csr.work);
638
1f814dac
ID
639out:
640 enable_rpm_wakeref_asserts(dev_priv);
641
642 return error;
84b79f8d
RW
643}
644
ab3be73f 645static int i915_drm_suspend_late(struct drm_device *drm_dev, bool hibernation)
c3c09c95
ID
646{
647 struct drm_i915_private *dev_priv = drm_dev->dev_private;
bc87229f 648 bool fw_csr;
c3c09c95
ID
649 int ret;
650
1f814dac
ID
651 disable_rpm_wakeref_asserts(dev_priv);
652
bc87229f
ID
653 fw_csr = suspend_to_idle(dev_priv) && dev_priv->csr.dmc_payload;
654 /*
655 * In case of firmware assisted context save/restore don't manually
656 * deinit the power domains. This also means the CSR/DMC firmware will
657 * stay active, it will power down any HW resources as required and
658 * also enable deeper system power states that would be blocked if the
659 * firmware was inactive.
660 */
661 if (!fw_csr)
662 intel_power_domains_suspend(dev_priv);
73dfc227 663
c3c09c95
ID
664 ret = intel_suspend_complete(dev_priv);
665
666 if (ret) {
667 DRM_ERROR("Suspend complete failed: %d\n", ret);
bc87229f
ID
668 if (!fw_csr)
669 intel_power_domains_init_hw(dev_priv, true);
c3c09c95 670
1f814dac 671 goto out;
c3c09c95
ID
672 }
673
674 pci_disable_device(drm_dev->pdev);
ab3be73f 675 /*
54875571 676 * During hibernation on some platforms the BIOS may try to access
ab3be73f
ID
677 * the device even though it's already in D3 and hang the machine. So
678 * leave the device in D0 on those platforms and hope the BIOS will
54875571
ID
679 * power down the device properly. The issue was seen on multiple old
680 * GENs with different BIOS vendors, so having an explicit blacklist
681 * is inpractical; apply the workaround on everything pre GEN6. The
682 * platforms where the issue was seen:
683 * Lenovo Thinkpad X301, X61s, X60, T60, X41
684 * Fujitsu FSC S7110
685 * Acer Aspire 1830T
ab3be73f 686 */
54875571 687 if (!(hibernation && INTEL_INFO(dev_priv)->gen < 6))
ab3be73f 688 pci_set_power_state(drm_dev->pdev, PCI_D3hot);
c3c09c95 689
bc87229f
ID
690 dev_priv->suspended_to_idle = suspend_to_idle(dev_priv);
691
1f814dac
ID
692out:
693 enable_rpm_wakeref_asserts(dev_priv);
694
695 return ret;
c3c09c95
ID
696}
697
1751fcf9 698int i915_suspend_switcheroo(struct drm_device *dev, pm_message_t state)
84b79f8d
RW
699{
700 int error;
701
702 if (!dev || !dev->dev_private) {
703 DRM_ERROR("dev: %p\n", dev);
704 DRM_ERROR("DRM not initialized, aborting suspend.\n");
705 return -ENODEV;
706 }
707
0b14cbd2
ID
708 if (WARN_ON_ONCE(state.event != PM_EVENT_SUSPEND &&
709 state.event != PM_EVENT_FREEZE))
710 return -EINVAL;
5bcf719b
DA
711
712 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
713 return 0;
6eecba33 714
5e365c39 715 error = i915_drm_suspend(dev);
84b79f8d
RW
716 if (error)
717 return error;
718
ab3be73f 719 return i915_drm_suspend_late(dev, false);
ba8bbcf6
JB
720}
721
5e365c39 722static int i915_drm_resume(struct drm_device *dev)
76c4b250
ID
723{
724 struct drm_i915_private *dev_priv = dev->dev_private;
9d49c0ef 725
1f814dac
ID
726 disable_rpm_wakeref_asserts(dev_priv);
727
d5818938
DV
728 mutex_lock(&dev->struct_mutex);
729 i915_gem_restore_gtt_mappings(dev);
730 mutex_unlock(&dev->struct_mutex);
9d49c0ef 731
61caf87c 732 i915_restore_state(dev);
44834a67 733 intel_opregion_setup(dev);
61caf87c 734
d5818938
DV
735 intel_init_pch_refclk(dev);
736 drm_mode_config_reset(dev);
1833b134 737
364aece0
PA
738 /*
739 * Interrupts have to be enabled before any batches are run. If not the
740 * GPU will hang. i915_gem_init_hw() will initiate batches to
741 * update/restore the context.
742 *
743 * Modeset enabling in intel_modeset_init_hw() also needs working
744 * interrupts.
745 */
746 intel_runtime_pm_enable_interrupts(dev_priv);
747
d5818938
DV
748 mutex_lock(&dev->struct_mutex);
749 if (i915_gem_init_hw(dev)) {
750 DRM_ERROR("failed to re-initialize GPU, declaring wedged!\n");
805de8f4 751 atomic_or(I915_WEDGED, &dev_priv->gpu_error.reset_counter);
d5818938
DV
752 }
753 mutex_unlock(&dev->struct_mutex);
226485e9 754
a1c41994
AD
755 intel_guc_resume(dev);
756
d5818938 757 intel_modeset_init_hw(dev);
24576d23 758
d5818938
DV
759 spin_lock_irq(&dev_priv->irq_lock);
760 if (dev_priv->display.hpd_irq_setup)
761 dev_priv->display.hpd_irq_setup(dev);
762 spin_unlock_irq(&dev_priv->irq_lock);
0e32b39c 763
d5818938 764 drm_modeset_lock_all(dev);
043e9bda 765 intel_display_resume(dev);
d5818938 766 drm_modeset_unlock_all(dev);
15239099 767
d5818938 768 intel_dp_mst_resume(dev);
e7d6f7d7 769
d5818938
DV
770 /*
771 * ... but also need to make sure that hotplug processing
772 * doesn't cause havoc. Like in the driver load code we don't
773 * bother with the tiny race here where we might loose hotplug
774 * notifications.
775 * */
776 intel_hpd_init(dev_priv);
777 /* Config may have changed between suspend and resume */
778 drm_helper_hpd_irq_event(dev);
1daed3fb 779
44834a67
CW
780 intel_opregion_init(dev);
781
82e3b8c1 782 intel_fbdev_set_suspend(dev, FBINFO_STATE_RUNNING, false);
073f34d9 783
b8efb17b
ZR
784 mutex_lock(&dev_priv->modeset_restore_lock);
785 dev_priv->modeset_restore = MODESET_DONE;
786 mutex_unlock(&dev_priv->modeset_restore_lock);
8a187455 787
e5747e3a
JB
788 intel_opregion_notify_adapter(dev, PCI_D0);
789
ee6f280e
ID
790 drm_kms_helper_poll_enable(dev);
791
1f814dac
ID
792 enable_rpm_wakeref_asserts(dev_priv);
793
074c6ada 794 return 0;
84b79f8d
RW
795}
796
5e365c39 797static int i915_drm_resume_early(struct drm_device *dev)
84b79f8d 798{
36d61e67 799 struct drm_i915_private *dev_priv = dev->dev_private;
1a5df187 800 int ret = 0;
36d61e67 801
76c4b250
ID
802 /*
803 * We have a resume ordering issue with the snd-hda driver also
804 * requiring our device to be power up. Due to the lack of a
805 * parent/child relationship we currently solve this with an early
806 * resume hook.
807 *
808 * FIXME: This should be solved with a special hdmi sink device or
809 * similar so that power domains can be employed.
810 */
bc87229f
ID
811 if (pci_enable_device(dev->pdev)) {
812 ret = -EIO;
813 goto out;
814 }
84b79f8d
RW
815
816 pci_set_master(dev->pdev);
817
1f814dac
ID
818 disable_rpm_wakeref_asserts(dev_priv);
819
666a4537 820 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
1a5df187 821 ret = vlv_resume_prepare(dev_priv, false);
36d61e67 822 if (ret)
ff0b187f
DL
823 DRM_ERROR("Resume prepare failed: %d, continuing anyway\n",
824 ret);
36d61e67
ID
825
826 intel_uncore_early_sanitize(dev, true);
efee833a 827
a9a6b73a
DL
828 if (IS_BROXTON(dev))
829 ret = bxt_resume_prepare(dev_priv);
a9a6b73a
DL
830 else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
831 hsw_disable_pc8(dev_priv);
efee833a 832
36d61e67 833 intel_uncore_sanitize(dev);
bc87229f
ID
834
835 if (!(dev_priv->suspended_to_idle && dev_priv->csr.dmc_payload))
836 intel_power_domains_init_hw(dev_priv, true);
837
838out:
839 dev_priv->suspended_to_idle = false;
36d61e67 840
1f814dac
ID
841 enable_rpm_wakeref_asserts(dev_priv);
842
36d61e67 843 return ret;
76c4b250
ID
844}
845
1751fcf9 846int i915_resume_switcheroo(struct drm_device *dev)
76c4b250 847{
50a0072f 848 int ret;
76c4b250 849
097dd837
ID
850 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
851 return 0;
852
5e365c39 853 ret = i915_drm_resume_early(dev);
50a0072f
ID
854 if (ret)
855 return ret;
856
5a17514e
ID
857 return i915_drm_resume(dev);
858}
859
11ed50ec 860/**
f3953dcb 861 * i915_reset - reset chip after a hang
11ed50ec 862 * @dev: drm device to reset
11ed50ec
BG
863 *
864 * Reset the chip. Useful if a hang is detected. Returns zero on successful
865 * reset or otherwise an error code.
866 *
867 * Procedure is fairly simple:
868 * - reset the chip using the reset reg
869 * - re-init context state
870 * - re-init hardware status page
871 * - re-init ring buffer
872 * - re-init interrupt state
873 * - re-init display
874 */
d4b8bb2a 875int i915_reset(struct drm_device *dev)
11ed50ec 876{
50227e1c 877 struct drm_i915_private *dev_priv = dev->dev_private;
2e7c8ee7 878 bool simulated;
0573ed4a 879 int ret;
11ed50ec 880
dbea3cea
ID
881 intel_reset_gt_powersave(dev);
882
d54a02c0 883 mutex_lock(&dev->struct_mutex);
11ed50ec 884
069efc1d 885 i915_gem_reset(dev);
77f01230 886
2e7c8ee7
CW
887 simulated = dev_priv->gpu_error.stop_rings != 0;
888
be62acb4
MK
889 ret = intel_gpu_reset(dev);
890
891 /* Also reset the gpu hangman. */
892 if (simulated) {
893 DRM_INFO("Simulated gpu hang, resetting stop_rings\n");
894 dev_priv->gpu_error.stop_rings = 0;
895 if (ret == -ENODEV) {
f2d91a2c
DV
896 DRM_INFO("Reset not implemented, but ignoring "
897 "error for simulated gpu hangs\n");
be62acb4
MK
898 ret = 0;
899 }
2e7c8ee7 900 }
be62acb4 901
d8f2716a
DV
902 if (i915_stop_ring_allow_warn(dev_priv))
903 pr_notice("drm/i915: Resetting chip after gpu hang\n");
904
0573ed4a 905 if (ret) {
f2d91a2c 906 DRM_ERROR("Failed to reset chip: %i\n", ret);
f953c935 907 mutex_unlock(&dev->struct_mutex);
f803aa55 908 return ret;
11ed50ec
BG
909 }
910
1362b776
VS
911 intel_overlay_reset(dev_priv);
912
11ed50ec
BG
913 /* Ok, now get things going again... */
914
915 /*
916 * Everything depends on having the GTT running, so we need to start
917 * there. Fortunately we don't need to do this unless we reset the
918 * chip at a PCI level.
919 *
920 * Next we need to restore the context, but we don't use those
921 * yet either...
922 *
923 * Ring buffer needs to be re-initialized in the KMS case, or if X
924 * was running at the time of the reset (i.e. we weren't VT
925 * switched away).
926 */
6689c167 927
33d30a9c
DV
928 /* Used to prevent gem_check_wedged returning -EAGAIN during gpu reset */
929 dev_priv->gpu_error.reload_in_reset = true;
6689c167 930
33d30a9c 931 ret = i915_gem_init_hw(dev);
6689c167 932
33d30a9c 933 dev_priv->gpu_error.reload_in_reset = false;
f817586c 934
33d30a9c
DV
935 mutex_unlock(&dev->struct_mutex);
936 if (ret) {
937 DRM_ERROR("Failed hw init on reset %d\n", ret);
938 return ret;
11ed50ec
BG
939 }
940
33d30a9c
DV
941 /*
942 * rps/rc6 re-init is necessary to restore state lost after the
943 * reset and the re-install of gt irqs. Skip for ironlake per
944 * previous concerns that it doesn't respond well to some forms
945 * of re-init after reset.
946 */
947 if (INTEL_INFO(dev)->gen > 5)
948 intel_enable_gt_powersave(dev);
949
11ed50ec
BG
950 return 0;
951}
952
56550d94 953static int i915_pci_probe(struct pci_dev *pdev, const struct pci_device_id *ent)
112b715e 954{
01a06850
DV
955 struct intel_device_info *intel_info =
956 (struct intel_device_info *) ent->driver_data;
957
d330a953 958 if (IS_PRELIMINARY_HW(intel_info) && !i915.preliminary_hw_support) {
b833d685
BW
959 DRM_INFO("This hardware requires preliminary hardware support.\n"
960 "See CONFIG_DRM_I915_PRELIMINARY_HW_SUPPORT, and/or modparam preliminary_hw_support\n");
961 return -ENODEV;
962 }
963
5fe49d86
CW
964 /* Only bind to function 0 of the device. Early generations
965 * used function 1 as a placeholder for multi-head. This causes
966 * us confusion instead, especially on the systems where both
967 * functions have the same PCI-ID!
968 */
969 if (PCI_FUNC(pdev->devfn))
970 return -ENODEV;
971
dcdb1674 972 return drm_get_pci_dev(pdev, ent, &driver);
112b715e
KH
973}
974
975static void
976i915_pci_remove(struct pci_dev *pdev)
977{
978 struct drm_device *dev = pci_get_drvdata(pdev);
979
980 drm_put_dev(dev);
981}
982
84b79f8d 983static int i915_pm_suspend(struct device *dev)
112b715e 984{
84b79f8d
RW
985 struct pci_dev *pdev = to_pci_dev(dev);
986 struct drm_device *drm_dev = pci_get_drvdata(pdev);
112b715e 987
84b79f8d
RW
988 if (!drm_dev || !drm_dev->dev_private) {
989 dev_err(dev, "DRM not initialized, aborting suspend.\n");
990 return -ENODEV;
991 }
112b715e 992
5bcf719b
DA
993 if (drm_dev->switch_power_state == DRM_SWITCH_POWER_OFF)
994 return 0;
995
5e365c39 996 return i915_drm_suspend(drm_dev);
76c4b250
ID
997}
998
999static int i915_pm_suspend_late(struct device *dev)
1000{
888d0d42 1001 struct drm_device *drm_dev = dev_to_i915(dev)->dev;
76c4b250
ID
1002
1003 /*
c965d995 1004 * We have a suspend ordering issue with the snd-hda driver also
76c4b250
ID
1005 * requiring our device to be power up. Due to the lack of a
1006 * parent/child relationship we currently solve this with an late
1007 * suspend hook.
1008 *
1009 * FIXME: This should be solved with a special hdmi sink device or
1010 * similar so that power domains can be employed.
1011 */
1012 if (drm_dev->switch_power_state == DRM_SWITCH_POWER_OFF)
1013 return 0;
112b715e 1014
ab3be73f
ID
1015 return i915_drm_suspend_late(drm_dev, false);
1016}
1017
1018static int i915_pm_poweroff_late(struct device *dev)
1019{
1020 struct drm_device *drm_dev = dev_to_i915(dev)->dev;
1021
1022 if (drm_dev->switch_power_state == DRM_SWITCH_POWER_OFF)
1023 return 0;
1024
1025 return i915_drm_suspend_late(drm_dev, true);
cbda12d7
ZW
1026}
1027
76c4b250
ID
1028static int i915_pm_resume_early(struct device *dev)
1029{
888d0d42 1030 struct drm_device *drm_dev = dev_to_i915(dev)->dev;
76c4b250 1031
097dd837
ID
1032 if (drm_dev->switch_power_state == DRM_SWITCH_POWER_OFF)
1033 return 0;
1034
5e365c39 1035 return i915_drm_resume_early(drm_dev);
76c4b250
ID
1036}
1037
84b79f8d 1038static int i915_pm_resume(struct device *dev)
cbda12d7 1039{
888d0d42 1040 struct drm_device *drm_dev = dev_to_i915(dev)->dev;
84b79f8d 1041
097dd837
ID
1042 if (drm_dev->switch_power_state == DRM_SWITCH_POWER_OFF)
1043 return 0;
1044
5a17514e 1045 return i915_drm_resume(drm_dev);
cbda12d7
ZW
1046}
1047
ebc32824 1048static int hsw_suspend_complete(struct drm_i915_private *dev_priv)
97bea207 1049{
414de7a0 1050 hsw_enable_pc8(dev_priv);
0ab9cfeb
ID
1051
1052 return 0;
97bea207
PZ
1053}
1054
31335cec
SS
1055static int bxt_suspend_complete(struct drm_i915_private *dev_priv)
1056{
1057 struct drm_device *dev = dev_priv->dev;
1058
1059 /* TODO: when DC5 support is added disable DC5 here. */
1060
1061 broxton_ddi_phy_uninit(dev);
1062 broxton_uninit_cdclk(dev);
1063 bxt_enable_dc9(dev_priv);
1064
1065 return 0;
1066}
1067
1068static int bxt_resume_prepare(struct drm_i915_private *dev_priv)
1069{
1070 struct drm_device *dev = dev_priv->dev;
1071
1072 /* TODO: when CSR FW support is added make sure the FW is loaded */
1073
1074 bxt_disable_dc9(dev_priv);
1075
1076 /*
1077 * TODO: when DC5 support is added enable DC5 here if the CSR FW
1078 * is available.
1079 */
1080 broxton_init_cdclk(dev);
1081 broxton_ddi_phy_init(dev);
1082 intel_prepare_ddi(dev);
1083
1084 return 0;
1085}
1086
ddeea5b0
ID
1087/*
1088 * Save all Gunit registers that may be lost after a D3 and a subsequent
1089 * S0i[R123] transition. The list of registers needing a save/restore is
1090 * defined in the VLV2_S0IXRegs document. This documents marks all Gunit
1091 * registers in the following way:
1092 * - Driver: saved/restored by the driver
1093 * - Punit : saved/restored by the Punit firmware
1094 * - No, w/o marking: no need to save/restore, since the register is R/O or
1095 * used internally by the HW in a way that doesn't depend
1096 * keeping the content across a suspend/resume.
1097 * - Debug : used for debugging
1098 *
1099 * We save/restore all registers marked with 'Driver', with the following
1100 * exceptions:
1101 * - Registers out of use, including also registers marked with 'Debug'.
1102 * These have no effect on the driver's operation, so we don't save/restore
1103 * them to reduce the overhead.
1104 * - Registers that are fully setup by an initialization function called from
1105 * the resume path. For example many clock gating and RPS/RC6 registers.
1106 * - Registers that provide the right functionality with their reset defaults.
1107 *
1108 * TODO: Except for registers that based on the above 3 criteria can be safely
1109 * ignored, we save/restore all others, practically treating the HW context as
1110 * a black-box for the driver. Further investigation is needed to reduce the
1111 * saved/restored registers even further, by following the same 3 criteria.
1112 */
1113static void vlv_save_gunit_s0ix_state(struct drm_i915_private *dev_priv)
1114{
1115 struct vlv_s0ix_state *s = &dev_priv->vlv_s0ix_state;
1116 int i;
1117
1118 /* GAM 0x4000-0x4770 */
1119 s->wr_watermark = I915_READ(GEN7_WR_WATERMARK);
1120 s->gfx_prio_ctrl = I915_READ(GEN7_GFX_PRIO_CTRL);
1121 s->arb_mode = I915_READ(ARB_MODE);
1122 s->gfx_pend_tlb0 = I915_READ(GEN7_GFX_PEND_TLB0);
1123 s->gfx_pend_tlb1 = I915_READ(GEN7_GFX_PEND_TLB1);
1124
1125 for (i = 0; i < ARRAY_SIZE(s->lra_limits); i++)
22dfe79f 1126 s->lra_limits[i] = I915_READ(GEN7_LRA_LIMITS(i));
ddeea5b0
ID
1127
1128 s->media_max_req_count = I915_READ(GEN7_MEDIA_MAX_REQ_COUNT);
b5f1c97f 1129 s->gfx_max_req_count = I915_READ(GEN7_GFX_MAX_REQ_COUNT);
ddeea5b0
ID
1130
1131 s->render_hwsp = I915_READ(RENDER_HWS_PGA_GEN7);
1132 s->ecochk = I915_READ(GAM_ECOCHK);
1133 s->bsd_hwsp = I915_READ(BSD_HWS_PGA_GEN7);
1134 s->blt_hwsp = I915_READ(BLT_HWS_PGA_GEN7);
1135
1136 s->tlb_rd_addr = I915_READ(GEN7_TLB_RD_ADDR);
1137
1138 /* MBC 0x9024-0x91D0, 0x8500 */
1139 s->g3dctl = I915_READ(VLV_G3DCTL);
1140 s->gsckgctl = I915_READ(VLV_GSCKGCTL);
1141 s->mbctl = I915_READ(GEN6_MBCTL);
1142
1143 /* GCP 0x9400-0x9424, 0x8100-0x810C */
1144 s->ucgctl1 = I915_READ(GEN6_UCGCTL1);
1145 s->ucgctl3 = I915_READ(GEN6_UCGCTL3);
1146 s->rcgctl1 = I915_READ(GEN6_RCGCTL1);
1147 s->rcgctl2 = I915_READ(GEN6_RCGCTL2);
1148 s->rstctl = I915_READ(GEN6_RSTCTL);
1149 s->misccpctl = I915_READ(GEN7_MISCCPCTL);
1150
1151 /* GPM 0xA000-0xAA84, 0x8000-0x80FC */
1152 s->gfxpause = I915_READ(GEN6_GFXPAUSE);
1153 s->rpdeuhwtc = I915_READ(GEN6_RPDEUHWTC);
1154 s->rpdeuc = I915_READ(GEN6_RPDEUC);
1155 s->ecobus = I915_READ(ECOBUS);
1156 s->pwrdwnupctl = I915_READ(VLV_PWRDWNUPCTL);
1157 s->rp_down_timeout = I915_READ(GEN6_RP_DOWN_TIMEOUT);
1158 s->rp_deucsw = I915_READ(GEN6_RPDEUCSW);
1159 s->rcubmabdtmr = I915_READ(GEN6_RCUBMABDTMR);
1160 s->rcedata = I915_READ(VLV_RCEDATA);
1161 s->spare2gh = I915_READ(VLV_SPAREG2H);
1162
1163 /* Display CZ domain, 0x4400C-0x4402C, 0x4F000-0x4F11F */
1164 s->gt_imr = I915_READ(GTIMR);
1165 s->gt_ier = I915_READ(GTIER);
1166 s->pm_imr = I915_READ(GEN6_PMIMR);
1167 s->pm_ier = I915_READ(GEN6_PMIER);
1168
1169 for (i = 0; i < ARRAY_SIZE(s->gt_scratch); i++)
22dfe79f 1170 s->gt_scratch[i] = I915_READ(GEN7_GT_SCRATCH(i));
ddeea5b0
ID
1171
1172 /* GT SA CZ domain, 0x100000-0x138124 */
1173 s->tilectl = I915_READ(TILECTL);
1174 s->gt_fifoctl = I915_READ(GTFIFOCTL);
1175 s->gtlc_wake_ctrl = I915_READ(VLV_GTLC_WAKE_CTRL);
1176 s->gtlc_survive = I915_READ(VLV_GTLC_SURVIVABILITY_REG);
1177 s->pmwgicz = I915_READ(VLV_PMWGICZ);
1178
1179 /* Gunit-Display CZ domain, 0x182028-0x1821CF */
1180 s->gu_ctl0 = I915_READ(VLV_GU_CTL0);
1181 s->gu_ctl1 = I915_READ(VLV_GU_CTL1);
9c25210f 1182 s->pcbr = I915_READ(VLV_PCBR);
ddeea5b0
ID
1183 s->clock_gate_dis2 = I915_READ(VLV_GUNIT_CLOCK_GATE2);
1184
1185 /*
1186 * Not saving any of:
1187 * DFT, 0x9800-0x9EC0
1188 * SARB, 0xB000-0xB1FC
1189 * GAC, 0x5208-0x524C, 0x14000-0x14C000
1190 * PCI CFG
1191 */
1192}
1193
1194static void vlv_restore_gunit_s0ix_state(struct drm_i915_private *dev_priv)
1195{
1196 struct vlv_s0ix_state *s = &dev_priv->vlv_s0ix_state;
1197 u32 val;
1198 int i;
1199
1200 /* GAM 0x4000-0x4770 */
1201 I915_WRITE(GEN7_WR_WATERMARK, s->wr_watermark);
1202 I915_WRITE(GEN7_GFX_PRIO_CTRL, s->gfx_prio_ctrl);
1203 I915_WRITE(ARB_MODE, s->arb_mode | (0xffff << 16));
1204 I915_WRITE(GEN7_GFX_PEND_TLB0, s->gfx_pend_tlb0);
1205 I915_WRITE(GEN7_GFX_PEND_TLB1, s->gfx_pend_tlb1);
1206
1207 for (i = 0; i < ARRAY_SIZE(s->lra_limits); i++)
22dfe79f 1208 I915_WRITE(GEN7_LRA_LIMITS(i), s->lra_limits[i]);
ddeea5b0
ID
1209
1210 I915_WRITE(GEN7_MEDIA_MAX_REQ_COUNT, s->media_max_req_count);
b5f1c97f 1211 I915_WRITE(GEN7_GFX_MAX_REQ_COUNT, s->gfx_max_req_count);
ddeea5b0
ID
1212
1213 I915_WRITE(RENDER_HWS_PGA_GEN7, s->render_hwsp);
1214 I915_WRITE(GAM_ECOCHK, s->ecochk);
1215 I915_WRITE(BSD_HWS_PGA_GEN7, s->bsd_hwsp);
1216 I915_WRITE(BLT_HWS_PGA_GEN7, s->blt_hwsp);
1217
1218 I915_WRITE(GEN7_TLB_RD_ADDR, s->tlb_rd_addr);
1219
1220 /* MBC 0x9024-0x91D0, 0x8500 */
1221 I915_WRITE(VLV_G3DCTL, s->g3dctl);
1222 I915_WRITE(VLV_GSCKGCTL, s->gsckgctl);
1223 I915_WRITE(GEN6_MBCTL, s->mbctl);
1224
1225 /* GCP 0x9400-0x9424, 0x8100-0x810C */
1226 I915_WRITE(GEN6_UCGCTL1, s->ucgctl1);
1227 I915_WRITE(GEN6_UCGCTL3, s->ucgctl3);
1228 I915_WRITE(GEN6_RCGCTL1, s->rcgctl1);
1229 I915_WRITE(GEN6_RCGCTL2, s->rcgctl2);
1230 I915_WRITE(GEN6_RSTCTL, s->rstctl);
1231 I915_WRITE(GEN7_MISCCPCTL, s->misccpctl);
1232
1233 /* GPM 0xA000-0xAA84, 0x8000-0x80FC */
1234 I915_WRITE(GEN6_GFXPAUSE, s->gfxpause);
1235 I915_WRITE(GEN6_RPDEUHWTC, s->rpdeuhwtc);
1236 I915_WRITE(GEN6_RPDEUC, s->rpdeuc);
1237 I915_WRITE(ECOBUS, s->ecobus);
1238 I915_WRITE(VLV_PWRDWNUPCTL, s->pwrdwnupctl);
1239 I915_WRITE(GEN6_RP_DOWN_TIMEOUT,s->rp_down_timeout);
1240 I915_WRITE(GEN6_RPDEUCSW, s->rp_deucsw);
1241 I915_WRITE(GEN6_RCUBMABDTMR, s->rcubmabdtmr);
1242 I915_WRITE(VLV_RCEDATA, s->rcedata);
1243 I915_WRITE(VLV_SPAREG2H, s->spare2gh);
1244
1245 /* Display CZ domain, 0x4400C-0x4402C, 0x4F000-0x4F11F */
1246 I915_WRITE(GTIMR, s->gt_imr);
1247 I915_WRITE(GTIER, s->gt_ier);
1248 I915_WRITE(GEN6_PMIMR, s->pm_imr);
1249 I915_WRITE(GEN6_PMIER, s->pm_ier);
1250
1251 for (i = 0; i < ARRAY_SIZE(s->gt_scratch); i++)
22dfe79f 1252 I915_WRITE(GEN7_GT_SCRATCH(i), s->gt_scratch[i]);
ddeea5b0
ID
1253
1254 /* GT SA CZ domain, 0x100000-0x138124 */
1255 I915_WRITE(TILECTL, s->tilectl);
1256 I915_WRITE(GTFIFOCTL, s->gt_fifoctl);
1257 /*
1258 * Preserve the GT allow wake and GFX force clock bit, they are not
1259 * be restored, as they are used to control the s0ix suspend/resume
1260 * sequence by the caller.
1261 */
1262 val = I915_READ(VLV_GTLC_WAKE_CTRL);
1263 val &= VLV_GTLC_ALLOWWAKEREQ;
1264 val |= s->gtlc_wake_ctrl & ~VLV_GTLC_ALLOWWAKEREQ;
1265 I915_WRITE(VLV_GTLC_WAKE_CTRL, val);
1266
1267 val = I915_READ(VLV_GTLC_SURVIVABILITY_REG);
1268 val &= VLV_GFX_CLK_FORCE_ON_BIT;
1269 val |= s->gtlc_survive & ~VLV_GFX_CLK_FORCE_ON_BIT;
1270 I915_WRITE(VLV_GTLC_SURVIVABILITY_REG, val);
1271
1272 I915_WRITE(VLV_PMWGICZ, s->pmwgicz);
1273
1274 /* Gunit-Display CZ domain, 0x182028-0x1821CF */
1275 I915_WRITE(VLV_GU_CTL0, s->gu_ctl0);
1276 I915_WRITE(VLV_GU_CTL1, s->gu_ctl1);
9c25210f 1277 I915_WRITE(VLV_PCBR, s->pcbr);
ddeea5b0
ID
1278 I915_WRITE(VLV_GUNIT_CLOCK_GATE2, s->clock_gate_dis2);
1279}
1280
650ad970
ID
1281int vlv_force_gfx_clock(struct drm_i915_private *dev_priv, bool force_on)
1282{
1283 u32 val;
1284 int err;
1285
650ad970 1286#define COND (I915_READ(VLV_GTLC_SURVIVABILITY_REG) & VLV_GFX_CLK_STATUS_BIT)
650ad970
ID
1287
1288 val = I915_READ(VLV_GTLC_SURVIVABILITY_REG);
1289 val &= ~VLV_GFX_CLK_FORCE_ON_BIT;
1290 if (force_on)
1291 val |= VLV_GFX_CLK_FORCE_ON_BIT;
1292 I915_WRITE(VLV_GTLC_SURVIVABILITY_REG, val);
1293
1294 if (!force_on)
1295 return 0;
1296
8d4eee9c 1297 err = wait_for(COND, 20);
650ad970
ID
1298 if (err)
1299 DRM_ERROR("timeout waiting for GFX clock force-on (%08x)\n",
1300 I915_READ(VLV_GTLC_SURVIVABILITY_REG));
1301
1302 return err;
1303#undef COND
1304}
1305
ddeea5b0
ID
1306static int vlv_allow_gt_wake(struct drm_i915_private *dev_priv, bool allow)
1307{
1308 u32 val;
1309 int err = 0;
1310
1311 val = I915_READ(VLV_GTLC_WAKE_CTRL);
1312 val &= ~VLV_GTLC_ALLOWWAKEREQ;
1313 if (allow)
1314 val |= VLV_GTLC_ALLOWWAKEREQ;
1315 I915_WRITE(VLV_GTLC_WAKE_CTRL, val);
1316 POSTING_READ(VLV_GTLC_WAKE_CTRL);
1317
1318#define COND (!!(I915_READ(VLV_GTLC_PW_STATUS) & VLV_GTLC_ALLOWWAKEACK) == \
1319 allow)
1320 err = wait_for(COND, 1);
1321 if (err)
1322 DRM_ERROR("timeout disabling GT waking\n");
1323 return err;
1324#undef COND
1325}
1326
1327static int vlv_wait_for_gt_wells(struct drm_i915_private *dev_priv,
1328 bool wait_for_on)
1329{
1330 u32 mask;
1331 u32 val;
1332 int err;
1333
1334 mask = VLV_GTLC_PW_MEDIA_STATUS_MASK | VLV_GTLC_PW_RENDER_STATUS_MASK;
1335 val = wait_for_on ? mask : 0;
1336#define COND ((I915_READ(VLV_GTLC_PW_STATUS) & mask) == val)
1337 if (COND)
1338 return 0;
1339
1340 DRM_DEBUG_KMS("waiting for GT wells to go %s (%08x)\n",
1341 wait_for_on ? "on" : "off",
1342 I915_READ(VLV_GTLC_PW_STATUS));
1343
1344 /*
1345 * RC6 transitioning can be delayed up to 2 msec (see
1346 * valleyview_enable_rps), use 3 msec for safety.
1347 */
1348 err = wait_for(COND, 3);
1349 if (err)
1350 DRM_ERROR("timeout waiting for GT wells to go %s\n",
1351 wait_for_on ? "on" : "off");
1352
1353 return err;
1354#undef COND
1355}
1356
1357static void vlv_check_no_gt_access(struct drm_i915_private *dev_priv)
1358{
1359 if (!(I915_READ(VLV_GTLC_PW_STATUS) & VLV_GTLC_ALLOWWAKEERR))
1360 return;
1361
1362 DRM_ERROR("GT register access while GT waking disabled\n");
1363 I915_WRITE(VLV_GTLC_PW_STATUS, VLV_GTLC_ALLOWWAKEERR);
1364}
1365
ebc32824 1366static int vlv_suspend_complete(struct drm_i915_private *dev_priv)
ddeea5b0
ID
1367{
1368 u32 mask;
1369 int err;
1370
1371 /*
1372 * Bspec defines the following GT well on flags as debug only, so
1373 * don't treat them as hard failures.
1374 */
1375 (void)vlv_wait_for_gt_wells(dev_priv, false);
1376
1377 mask = VLV_GTLC_RENDER_CTX_EXISTS | VLV_GTLC_MEDIA_CTX_EXISTS;
1378 WARN_ON((I915_READ(VLV_GTLC_WAKE_CTRL) & mask) != mask);
1379
1380 vlv_check_no_gt_access(dev_priv);
1381
1382 err = vlv_force_gfx_clock(dev_priv, true);
1383 if (err)
1384 goto err1;
1385
1386 err = vlv_allow_gt_wake(dev_priv, false);
1387 if (err)
1388 goto err2;
98711167
D
1389
1390 if (!IS_CHERRYVIEW(dev_priv->dev))
1391 vlv_save_gunit_s0ix_state(dev_priv);
ddeea5b0
ID
1392
1393 err = vlv_force_gfx_clock(dev_priv, false);
1394 if (err)
1395 goto err2;
1396
1397 return 0;
1398
1399err2:
1400 /* For safety always re-enable waking and disable gfx clock forcing */
1401 vlv_allow_gt_wake(dev_priv, true);
1402err1:
1403 vlv_force_gfx_clock(dev_priv, false);
1404
1405 return err;
1406}
1407
016970be
SK
1408static int vlv_resume_prepare(struct drm_i915_private *dev_priv,
1409 bool rpm_resume)
ddeea5b0
ID
1410{
1411 struct drm_device *dev = dev_priv->dev;
1412 int err;
1413 int ret;
1414
1415 /*
1416 * If any of the steps fail just try to continue, that's the best we
1417 * can do at this point. Return the first error code (which will also
1418 * leave RPM permanently disabled).
1419 */
1420 ret = vlv_force_gfx_clock(dev_priv, true);
1421
98711167
D
1422 if (!IS_CHERRYVIEW(dev_priv->dev))
1423 vlv_restore_gunit_s0ix_state(dev_priv);
ddeea5b0
ID
1424
1425 err = vlv_allow_gt_wake(dev_priv, true);
1426 if (!ret)
1427 ret = err;
1428
1429 err = vlv_force_gfx_clock(dev_priv, false);
1430 if (!ret)
1431 ret = err;
1432
1433 vlv_check_no_gt_access(dev_priv);
1434
016970be
SK
1435 if (rpm_resume) {
1436 intel_init_clock_gating(dev);
1437 i915_gem_restore_fences(dev);
1438 }
ddeea5b0
ID
1439
1440 return ret;
1441}
1442
97bea207 1443static int intel_runtime_suspend(struct device *device)
8a187455
PZ
1444{
1445 struct pci_dev *pdev = to_pci_dev(device);
1446 struct drm_device *dev = pci_get_drvdata(pdev);
1447 struct drm_i915_private *dev_priv = dev->dev_private;
0ab9cfeb 1448 int ret;
8a187455 1449
aeab0b5a 1450 if (WARN_ON_ONCE(!(dev_priv->rps.enabled && intel_enable_rc6(dev))))
c6df39b5
ID
1451 return -ENODEV;
1452
604effb7
ID
1453 if (WARN_ON_ONCE(!HAS_RUNTIME_PM(dev)))
1454 return -ENODEV;
1455
8a187455
PZ
1456 DRM_DEBUG_KMS("Suspending device\n");
1457
d6102977
ID
1458 /*
1459 * We could deadlock here in case another thread holding struct_mutex
1460 * calls RPM suspend concurrently, since the RPM suspend will wait
1461 * first for this RPM suspend to finish. In this case the concurrent
1462 * RPM resume will be followed by its RPM suspend counterpart. Still
1463 * for consistency return -EAGAIN, which will reschedule this suspend.
1464 */
1465 if (!mutex_trylock(&dev->struct_mutex)) {
1466 DRM_DEBUG_KMS("device lock contention, deffering suspend\n");
1467 /*
1468 * Bump the expiration timestamp, otherwise the suspend won't
1469 * be rescheduled.
1470 */
1471 pm_runtime_mark_last_busy(device);
1472
1473 return -EAGAIN;
1474 }
1f814dac
ID
1475
1476 disable_rpm_wakeref_asserts(dev_priv);
1477
d6102977
ID
1478 /*
1479 * We are safe here against re-faults, since the fault handler takes
1480 * an RPM reference.
1481 */
1482 i915_gem_release_all_mmaps(dev_priv);
1483 mutex_unlock(&dev->struct_mutex);
1484
825f2728
JL
1485 cancel_delayed_work_sync(&dev_priv->gpu_error.hangcheck_work);
1486
a1c41994
AD
1487 intel_guc_suspend(dev);
1488
fac6adb0 1489 intel_suspend_gt_powersave(dev);
2eb5252e 1490 intel_runtime_pm_disable_interrupts(dev_priv);
b5478bcd 1491
ebc32824 1492 ret = intel_suspend_complete(dev_priv);
0ab9cfeb
ID
1493 if (ret) {
1494 DRM_ERROR("Runtime suspend failed, disabling it (%d)\n", ret);
b963291c 1495 intel_runtime_pm_enable_interrupts(dev_priv);
0ab9cfeb 1496
1f814dac
ID
1497 enable_rpm_wakeref_asserts(dev_priv);
1498
0ab9cfeb
ID
1499 return ret;
1500 }
a8a8bd54 1501
dc9fb09c 1502 intel_uncore_forcewake_reset(dev, false);
1f814dac
ID
1503
1504 enable_rpm_wakeref_asserts(dev_priv);
1505 WARN_ON_ONCE(atomic_read(&dev_priv->pm.wakeref_count));
8a187455 1506 dev_priv->pm.suspended = true;
1fb2362b
KCA
1507
1508 /*
c8a0bd42
PZ
1509 * FIXME: We really should find a document that references the arguments
1510 * used below!
1fb2362b 1511 */
d37ae19a
PZ
1512 if (IS_BROADWELL(dev)) {
1513 /*
1514 * On Broadwell, if we use PCI_D1 the PCH DDI ports will stop
1515 * being detected, and the call we do at intel_runtime_resume()
1516 * won't be able to restore them. Since PCI_D3hot matches the
1517 * actual specification and appears to be working, use it.
1518 */
1519 intel_opregion_notify_adapter(dev, PCI_D3hot);
1520 } else {
c8a0bd42
PZ
1521 /*
1522 * current versions of firmware which depend on this opregion
1523 * notification have repurposed the D1 definition to mean
1524 * "runtime suspended" vs. what you would normally expect (D3)
1525 * to distinguish it from notifications that might be sent via
1526 * the suspend path.
1527 */
1528 intel_opregion_notify_adapter(dev, PCI_D1);
c8a0bd42 1529 }
8a187455 1530
59bad947 1531 assert_forcewakes_inactive(dev_priv);
dc9fb09c 1532
a8a8bd54 1533 DRM_DEBUG_KMS("Device suspended\n");
8a187455
PZ
1534 return 0;
1535}
1536
97bea207 1537static int intel_runtime_resume(struct device *device)
8a187455
PZ
1538{
1539 struct pci_dev *pdev = to_pci_dev(device);
1540 struct drm_device *dev = pci_get_drvdata(pdev);
1541 struct drm_i915_private *dev_priv = dev->dev_private;
1a5df187 1542 int ret = 0;
8a187455 1543
604effb7
ID
1544 if (WARN_ON_ONCE(!HAS_RUNTIME_PM(dev)))
1545 return -ENODEV;
8a187455
PZ
1546
1547 DRM_DEBUG_KMS("Resuming device\n");
1548
1f814dac
ID
1549 WARN_ON_ONCE(atomic_read(&dev_priv->pm.wakeref_count));
1550 disable_rpm_wakeref_asserts(dev_priv);
1551
cd2e9e90 1552 intel_opregion_notify_adapter(dev, PCI_D0);
8a187455
PZ
1553 dev_priv->pm.suspended = false;
1554
a1c41994
AD
1555 intel_guc_resume(dev);
1556
1a5df187
PZ
1557 if (IS_GEN6(dev_priv))
1558 intel_init_pch_refclk(dev);
31335cec
SS
1559
1560 if (IS_BROXTON(dev))
1561 ret = bxt_resume_prepare(dev_priv);
1a5df187
PZ
1562 else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
1563 hsw_disable_pc8(dev_priv);
666a4537 1564 else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
1a5df187
PZ
1565 ret = vlv_resume_prepare(dev_priv, true);
1566
0ab9cfeb
ID
1567 /*
1568 * No point of rolling back things in case of an error, as the best
1569 * we can do is to hope that things will still work (and disable RPM).
1570 */
92b806d3
ID
1571 i915_gem_init_swizzling(dev);
1572 gen6_update_ring_freq(dev);
1573
b963291c 1574 intel_runtime_pm_enable_interrupts(dev_priv);
08d8a232
VS
1575
1576 /*
1577 * On VLV/CHV display interrupts are part of the display
1578 * power well, so hpd is reinitialized from there. For
1579 * everyone else do it here.
1580 */
666a4537 1581 if (!IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv))
08d8a232
VS
1582 intel_hpd_init(dev_priv);
1583
fac6adb0 1584 intel_enable_gt_powersave(dev);
b5478bcd 1585
1f814dac
ID
1586 enable_rpm_wakeref_asserts(dev_priv);
1587
0ab9cfeb
ID
1588 if (ret)
1589 DRM_ERROR("Runtime resume failed, disabling it (%d)\n", ret);
1590 else
1591 DRM_DEBUG_KMS("Device resumed\n");
1592
1593 return ret;
8a187455
PZ
1594}
1595
016970be
SK
1596/*
1597 * This function implements common functionality of runtime and system
1598 * suspend sequence.
1599 */
ebc32824
SK
1600static int intel_suspend_complete(struct drm_i915_private *dev_priv)
1601{
ebc32824
SK
1602 int ret;
1603
16e44e3e 1604 if (IS_BROXTON(dev_priv))
31335cec 1605 ret = bxt_suspend_complete(dev_priv);
16e44e3e 1606 else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
ebc32824 1607 ret = hsw_suspend_complete(dev_priv);
666a4537 1608 else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
ebc32824 1609 ret = vlv_suspend_complete(dev_priv);
604effb7
ID
1610 else
1611 ret = 0;
ebc32824
SK
1612
1613 return ret;
1614}
1615
b4b78d12 1616static const struct dev_pm_ops i915_pm_ops = {
5545dbbf
ID
1617 /*
1618 * S0ix (via system suspend) and S3 event handlers [PMSG_SUSPEND,
1619 * PMSG_RESUME]
1620 */
0206e353 1621 .suspend = i915_pm_suspend,
76c4b250
ID
1622 .suspend_late = i915_pm_suspend_late,
1623 .resume_early = i915_pm_resume_early,
0206e353 1624 .resume = i915_pm_resume,
5545dbbf
ID
1625
1626 /*
1627 * S4 event handlers
1628 * @freeze, @freeze_late : called (1) before creating the
1629 * hibernation image [PMSG_FREEZE] and
1630 * (2) after rebooting, before restoring
1631 * the image [PMSG_QUIESCE]
1632 * @thaw, @thaw_early : called (1) after creating the hibernation
1633 * image, before writing it [PMSG_THAW]
1634 * and (2) after failing to create or
1635 * restore the image [PMSG_RECOVER]
1636 * @poweroff, @poweroff_late: called after writing the hibernation
1637 * image, before rebooting [PMSG_HIBERNATE]
1638 * @restore, @restore_early : called after rebooting and restoring the
1639 * hibernation image [PMSG_RESTORE]
1640 */
36d61e67
ID
1641 .freeze = i915_pm_suspend,
1642 .freeze_late = i915_pm_suspend_late,
1643 .thaw_early = i915_pm_resume_early,
1644 .thaw = i915_pm_resume,
1645 .poweroff = i915_pm_suspend,
ab3be73f 1646 .poweroff_late = i915_pm_poweroff_late,
76c4b250 1647 .restore_early = i915_pm_resume_early,
0206e353 1648 .restore = i915_pm_resume,
5545dbbf
ID
1649
1650 /* S0ix (via runtime suspend) event handlers */
97bea207
PZ
1651 .runtime_suspend = intel_runtime_suspend,
1652 .runtime_resume = intel_runtime_resume,
cbda12d7
ZW
1653};
1654
78b68556 1655static const struct vm_operations_struct i915_gem_vm_ops = {
de151cf6 1656 .fault = i915_gem_fault,
ab00b3e5
JB
1657 .open = drm_gem_vm_open,
1658 .close = drm_gem_vm_close,
de151cf6
JB
1659};
1660
e08e96de
AV
1661static const struct file_operations i915_driver_fops = {
1662 .owner = THIS_MODULE,
1663 .open = drm_open,
1664 .release = drm_release,
1665 .unlocked_ioctl = drm_ioctl,
1666 .mmap = drm_gem_mmap,
1667 .poll = drm_poll,
e08e96de
AV
1668 .read = drm_read,
1669#ifdef CONFIG_COMPAT
1670 .compat_ioctl = i915_compat_ioctl,
1671#endif
1672 .llseek = noop_llseek,
1673};
1674
1da177e4 1675static struct drm_driver driver = {
0c54781b
MW
1676 /* Don't use MTRRs here; the Xserver or userspace app should
1677 * deal with them for Intel hardware.
792d2b9a 1678 */
673a394b 1679 .driver_features =
10ba5012 1680 DRIVER_HAVE_IRQ | DRIVER_IRQ_SHARED | DRIVER_GEM | DRIVER_PRIME |
1751fcf9 1681 DRIVER_RENDER | DRIVER_MODESET,
22eae947 1682 .load = i915_driver_load,
ba8bbcf6 1683 .unload = i915_driver_unload,
673a394b 1684 .open = i915_driver_open,
22eae947
DA
1685 .lastclose = i915_driver_lastclose,
1686 .preclose = i915_driver_preclose,
673a394b 1687 .postclose = i915_driver_postclose,
915b4d11 1688 .set_busid = drm_pci_set_busid,
d8e29209 1689
955b12de 1690#if defined(CONFIG_DEBUG_FS)
27c202ad
BG
1691 .debugfs_init = i915_debugfs_init,
1692 .debugfs_cleanup = i915_debugfs_cleanup,
955b12de 1693#endif
673a394b 1694 .gem_free_object = i915_gem_free_object,
de151cf6 1695 .gem_vm_ops = &i915_gem_vm_ops,
1286ff73
DV
1696
1697 .prime_handle_to_fd = drm_gem_prime_handle_to_fd,
1698 .prime_fd_to_handle = drm_gem_prime_fd_to_handle,
1699 .gem_prime_export = i915_gem_prime_export,
1700 .gem_prime_import = i915_gem_prime_import,
1701
ff72145b 1702 .dumb_create = i915_gem_dumb_create,
da6b51d0 1703 .dumb_map_offset = i915_gem_mmap_gtt,
43387b37 1704 .dumb_destroy = drm_gem_dumb_destroy,
1da177e4 1705 .ioctls = i915_ioctls,
e08e96de 1706 .fops = &i915_driver_fops,
22eae947
DA
1707 .name = DRIVER_NAME,
1708 .desc = DRIVER_DESC,
1709 .date = DRIVER_DATE,
1710 .major = DRIVER_MAJOR,
1711 .minor = DRIVER_MINOR,
1712 .patchlevel = DRIVER_PATCHLEVEL,
1da177e4
LT
1713};
1714
8410ea3b
DA
1715static struct pci_driver i915_pci_driver = {
1716 .name = DRIVER_NAME,
1717 .id_table = pciidlist,
1718 .probe = i915_pci_probe,
1719 .remove = i915_pci_remove,
1720 .driver.pm = &i915_pm_ops,
1721};
1722
1da177e4
LT
1723static int __init i915_init(void)
1724{
1725 driver.num_ioctls = i915_max_ioctl;
79e53945
JB
1726
1727 /*
fd930478
CW
1728 * Enable KMS by default, unless explicitly overriden by
1729 * either the i915.modeset prarameter or by the
1730 * vga_text_mode_force boot option.
79e53945 1731 */
fd930478
CW
1732
1733 if (i915.modeset == 0)
1734 driver.driver_features &= ~DRIVER_MODESET;
79e53945
JB
1735
1736#ifdef CONFIG_VGA_CONSOLE
d330a953 1737 if (vgacon_text_force() && i915.modeset == -1)
79e53945
JB
1738 driver.driver_features &= ~DRIVER_MODESET;
1739#endif
1740
b30324ad 1741 if (!(driver.driver_features & DRIVER_MODESET)) {
b30324ad 1742 /* Silently fail loading to not upset userspace. */
c9cd7b65 1743 DRM_DEBUG_DRIVER("KMS and UMS disabled.\n");
b30324ad 1744 return 0;
b30324ad 1745 }
3885c6bb 1746
c5b852f3 1747 if (i915.nuclear_pageflip)
b2e7723b
MR
1748 driver.driver_features |= DRIVER_ATOMIC;
1749
8410ea3b 1750 return drm_pci_init(&driver, &i915_pci_driver);
1da177e4
LT
1751}
1752
1753static void __exit i915_exit(void)
1754{
b33ecdd1
DV
1755 if (!(driver.driver_features & DRIVER_MODESET))
1756 return; /* Never loaded a driver. */
b33ecdd1 1757
8410ea3b 1758 drm_pci_exit(&driver, &i915_pci_driver);
1da177e4
LT
1759}
1760
1761module_init(i915_init);
1762module_exit(i915_exit);
1763
0a6d1631 1764MODULE_AUTHOR("Tungsten Graphics, Inc.");
1eab9234 1765MODULE_AUTHOR("Intel Corporation");
0a6d1631 1766
b5e89ed5 1767MODULE_DESCRIPTION(DRIVER_DESC);
1da177e4 1768MODULE_LICENSE("GPL and additional rights");