]> git.proxmox.com Git - mirror_ubuntu-bionic-kernel.git/blame - drivers/gpu/drm/i915/i915_drv.c
drm/i915: Remove toplevel struct_mutex locking from debugfs/i915_drop_caches
[mirror_ubuntu-bionic-kernel.git] / drivers / gpu / drm / i915 / i915_drv.c
CommitLineData
1da177e4
LT
1/* i915_drv.c -- i830,i845,i855,i865,i915 driver -*- linux-c -*-
2 */
0d6aa60b 3/*
bc54fd1a 4 *
1da177e4
LT
5 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
6 * All Rights Reserved.
bc54fd1a
DA
7 *
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the
10 * "Software"), to deal in the Software without restriction, including
11 * without limitation the rights to use, copy, modify, merge, publish,
12 * distribute, sub license, and/or sell copies of the Software, and to
13 * permit persons to whom the Software is furnished to do so, subject to
14 * the following conditions:
15 *
16 * The above copyright notice and this permission notice (including the
17 * next paragraph) shall be included in all copies or substantial portions
18 * of the Software.
19 *
20 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
21 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
22 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
23 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
24 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
25 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
26 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
27 *
0d6aa60b 28 */
1da177e4 29
e5747e3a 30#include <linux/acpi.h>
0673ad47
CW
31#include <linux/device.h>
32#include <linux/oom.h>
e0cd3608 33#include <linux/module.h>
0673ad47
CW
34#include <linux/pci.h>
35#include <linux/pm.h>
d6102977 36#include <linux/pm_runtime.h>
0673ad47
CW
37#include <linux/pnp.h>
38#include <linux/slab.h>
39#include <linux/vgaarb.h>
704ab614 40#include <linux/vga_switcheroo.h>
0673ad47
CW
41#include <linux/vt.h>
42#include <acpi/video.h>
43
44#include <drm/drmP.h>
760285e7 45#include <drm/drm_crtc_helper.h>
a667fb40 46#include <drm/drm_atomic_helper.h>
0673ad47
CW
47#include <drm/i915_drm.h>
48
49#include "i915_drv.h"
50#include "i915_trace.h"
51#include "i915_vgpu.h"
52#include "intel_drv.h"
5464cd65 53#include "intel_uc.h"
79e53945 54
112b715e
KH
55static struct drm_driver driver;
56
0673ad47
CW
57static unsigned int i915_load_fail_count;
58
59bool __i915_inject_load_failure(const char *func, int line)
60{
61 if (i915_load_fail_count >= i915.inject_load_failure)
62 return false;
63
64 if (++i915_load_fail_count == i915.inject_load_failure) {
65 DRM_INFO("Injecting failure at checkpoint %u [%s:%d]\n",
66 i915.inject_load_failure, func, line);
67 return true;
68 }
69
70 return false;
71}
72
73#define FDO_BUG_URL "https://bugs.freedesktop.org/enter_bug.cgi?product=DRI"
74#define FDO_BUG_MSG "Please file a bug at " FDO_BUG_URL " against DRM/Intel " \
75 "providing the dmesg log by booting with drm.debug=0xf"
76
77void
78__i915_printk(struct drm_i915_private *dev_priv, const char *level,
79 const char *fmt, ...)
80{
81 static bool shown_bug_once;
c49d13ee 82 struct device *kdev = dev_priv->drm.dev;
0673ad47
CW
83 bool is_error = level[1] <= KERN_ERR[1];
84 bool is_debug = level[1] == KERN_DEBUG[1];
85 struct va_format vaf;
86 va_list args;
87
88 if (is_debug && !(drm_debug & DRM_UT_DRIVER))
89 return;
90
91 va_start(args, fmt);
92
93 vaf.fmt = fmt;
94 vaf.va = &args;
95
c49d13ee 96 dev_printk(level, kdev, "[" DRM_NAME ":%ps] %pV",
0673ad47
CW
97 __builtin_return_address(0), &vaf);
98
99 if (is_error && !shown_bug_once) {
c49d13ee 100 dev_notice(kdev, "%s", FDO_BUG_MSG);
0673ad47
CW
101 shown_bug_once = true;
102 }
103
104 va_end(args);
105}
106
107static bool i915_error_injected(struct drm_i915_private *dev_priv)
108{
109 return i915.inject_load_failure &&
110 i915_load_fail_count == i915.inject_load_failure;
111}
112
113#define i915_load_error(dev_priv, fmt, ...) \
114 __i915_printk(dev_priv, \
115 i915_error_injected(dev_priv) ? KERN_DEBUG : KERN_ERR, \
116 fmt, ##__VA_ARGS__)
117
118
fd6b8f43 119static enum intel_pch intel_virt_detect_pch(struct drm_i915_private *dev_priv)
0673ad47
CW
120{
121 enum intel_pch ret = PCH_NOP;
122
123 /*
124 * In a virtualized passthrough environment we can be in a
125 * setup where the ISA bridge is not able to be passed through.
126 * In this case, a south bridge can be emulated and we have to
127 * make an educated guess as to which PCH is really there.
128 */
129
fd6b8f43 130 if (IS_GEN5(dev_priv)) {
0673ad47
CW
131 ret = PCH_IBX;
132 DRM_DEBUG_KMS("Assuming Ibex Peak PCH\n");
fd6b8f43 133 } else if (IS_GEN6(dev_priv) || IS_IVYBRIDGE(dev_priv)) {
0673ad47
CW
134 ret = PCH_CPT;
135 DRM_DEBUG_KMS("Assuming CouarPoint PCH\n");
fd6b8f43 136 } else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
0673ad47
CW
137 ret = PCH_LPT;
138 DRM_DEBUG_KMS("Assuming LynxPoint PCH\n");
fd6b8f43 139 } else if (IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv)) {
0673ad47
CW
140 ret = PCH_SPT;
141 DRM_DEBUG_KMS("Assuming SunrisePoint PCH\n");
142 }
143
144 return ret;
145}
146
da5f53bf 147static void intel_detect_pch(struct drm_i915_private *dev_priv)
0673ad47 148{
0673ad47
CW
149 struct pci_dev *pch = NULL;
150
151 /* In all current cases, num_pipes is equivalent to the PCH_NOP setting
152 * (which really amounts to a PCH but no South Display).
153 */
b7f05d4a 154 if (INTEL_INFO(dev_priv)->num_pipes == 0) {
0673ad47
CW
155 dev_priv->pch_type = PCH_NOP;
156 return;
157 }
158
159 /*
160 * The reason to probe ISA bridge instead of Dev31:Fun0 is to
161 * make graphics device passthrough work easy for VMM, that only
162 * need to expose ISA bridge to let driver know the real hardware
163 * underneath. This is a requirement from virtualization team.
164 *
165 * In some virtualized environments (e.g. XEN), there is irrelevant
166 * ISA bridge in the system. To work reliably, we should scan trhough
167 * all the ISA bridge devices and check for the first match, instead
168 * of only checking the first one.
169 */
170 while ((pch = pci_get_class(PCI_CLASS_BRIDGE_ISA << 8, pch))) {
171 if (pch->vendor == PCI_VENDOR_ID_INTEL) {
172 unsigned short id = pch->device & INTEL_PCH_DEVICE_ID_MASK;
173 dev_priv->pch_id = id;
174
175 if (id == INTEL_PCH_IBX_DEVICE_ID_TYPE) {
176 dev_priv->pch_type = PCH_IBX;
177 DRM_DEBUG_KMS("Found Ibex Peak PCH\n");
5db94019 178 WARN_ON(!IS_GEN5(dev_priv));
0673ad47
CW
179 } else if (id == INTEL_PCH_CPT_DEVICE_ID_TYPE) {
180 dev_priv->pch_type = PCH_CPT;
181 DRM_DEBUG_KMS("Found CougarPoint PCH\n");
fd6b8f43
TU
182 WARN_ON(!(IS_GEN6(dev_priv) ||
183 IS_IVYBRIDGE(dev_priv)));
0673ad47
CW
184 } else if (id == INTEL_PCH_PPT_DEVICE_ID_TYPE) {
185 /* PantherPoint is CPT compatible */
186 dev_priv->pch_type = PCH_CPT;
187 DRM_DEBUG_KMS("Found PantherPoint PCH\n");
fd6b8f43
TU
188 WARN_ON(!(IS_GEN6(dev_priv) ||
189 IS_IVYBRIDGE(dev_priv)));
0673ad47
CW
190 } else if (id == INTEL_PCH_LPT_DEVICE_ID_TYPE) {
191 dev_priv->pch_type = PCH_LPT;
192 DRM_DEBUG_KMS("Found LynxPoint PCH\n");
8652744b
TU
193 WARN_ON(!IS_HASWELL(dev_priv) &&
194 !IS_BROADWELL(dev_priv));
50a0bc90
TU
195 WARN_ON(IS_HSW_ULT(dev_priv) ||
196 IS_BDW_ULT(dev_priv));
0673ad47
CW
197 } else if (id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) {
198 dev_priv->pch_type = PCH_LPT;
199 DRM_DEBUG_KMS("Found LynxPoint LP PCH\n");
8652744b
TU
200 WARN_ON(!IS_HASWELL(dev_priv) &&
201 !IS_BROADWELL(dev_priv));
50a0bc90
TU
202 WARN_ON(!IS_HSW_ULT(dev_priv) &&
203 !IS_BDW_ULT(dev_priv));
0673ad47
CW
204 } else if (id == INTEL_PCH_SPT_DEVICE_ID_TYPE) {
205 dev_priv->pch_type = PCH_SPT;
206 DRM_DEBUG_KMS("Found SunrisePoint PCH\n");
0853723b
TU
207 WARN_ON(!IS_SKYLAKE(dev_priv) &&
208 !IS_KABYLAKE(dev_priv));
0673ad47
CW
209 } else if (id == INTEL_PCH_SPT_LP_DEVICE_ID_TYPE) {
210 dev_priv->pch_type = PCH_SPT;
211 DRM_DEBUG_KMS("Found SunrisePoint LP PCH\n");
0853723b
TU
212 WARN_ON(!IS_SKYLAKE(dev_priv) &&
213 !IS_KABYLAKE(dev_priv));
22dea0be
RV
214 } else if (id == INTEL_PCH_KBP_DEVICE_ID_TYPE) {
215 dev_priv->pch_type = PCH_KBP;
216 DRM_DEBUG_KMS("Found KabyPoint PCH\n");
85327748
JN
217 WARN_ON(!IS_SKYLAKE(dev_priv) &&
218 !IS_KABYLAKE(dev_priv));
0673ad47
CW
219 } else if ((id == INTEL_PCH_P2X_DEVICE_ID_TYPE) ||
220 (id == INTEL_PCH_P3X_DEVICE_ID_TYPE) ||
221 ((id == INTEL_PCH_QEMU_DEVICE_ID_TYPE) &&
222 pch->subsystem_vendor ==
223 PCI_SUBVENDOR_ID_REDHAT_QUMRANET &&
224 pch->subsystem_device ==
225 PCI_SUBDEVICE_ID_QEMU)) {
fd6b8f43
TU
226 dev_priv->pch_type =
227 intel_virt_detect_pch(dev_priv);
0673ad47
CW
228 } else
229 continue;
230
231 break;
232 }
233 }
234 if (!pch)
235 DRM_DEBUG_KMS("No PCH found.\n");
236
237 pci_dev_put(pch);
238}
239
0673ad47
CW
240static int i915_getparam(struct drm_device *dev, void *data,
241 struct drm_file *file_priv)
242{
fac5e23e 243 struct drm_i915_private *dev_priv = to_i915(dev);
52a05c30 244 struct pci_dev *pdev = dev_priv->drm.pdev;
0673ad47
CW
245 drm_i915_getparam_t *param = data;
246 int value;
247
248 switch (param->param) {
249 case I915_PARAM_IRQ_ACTIVE:
250 case I915_PARAM_ALLOW_BATCHBUFFER:
251 case I915_PARAM_LAST_DISPATCH:
ef0f411f 252 case I915_PARAM_HAS_EXEC_CONSTANTS:
0673ad47
CW
253 /* Reject all old ums/dri params. */
254 return -ENODEV;
255 case I915_PARAM_CHIPSET_ID:
52a05c30 256 value = pdev->device;
0673ad47
CW
257 break;
258 case I915_PARAM_REVISION:
52a05c30 259 value = pdev->revision;
0673ad47 260 break;
0673ad47
CW
261 case I915_PARAM_NUM_FENCES_AVAIL:
262 value = dev_priv->num_fence_regs;
263 break;
264 case I915_PARAM_HAS_OVERLAY:
265 value = dev_priv->overlay ? 1 : 0;
266 break;
0673ad47 267 case I915_PARAM_HAS_BSD:
3b3f1650 268 value = !!dev_priv->engine[VCS];
0673ad47
CW
269 break;
270 case I915_PARAM_HAS_BLT:
3b3f1650 271 value = !!dev_priv->engine[BCS];
0673ad47
CW
272 break;
273 case I915_PARAM_HAS_VEBOX:
3b3f1650 274 value = !!dev_priv->engine[VECS];
0673ad47
CW
275 break;
276 case I915_PARAM_HAS_BSD2:
3b3f1650 277 value = !!dev_priv->engine[VCS2];
0673ad47 278 break;
0673ad47 279 case I915_PARAM_HAS_LLC:
16162470 280 value = HAS_LLC(dev_priv);
0673ad47
CW
281 break;
282 case I915_PARAM_HAS_WT:
16162470 283 value = HAS_WT(dev_priv);
0673ad47
CW
284 break;
285 case I915_PARAM_HAS_ALIASING_PPGTT:
16162470 286 value = USES_PPGTT(dev_priv);
0673ad47
CW
287 break;
288 case I915_PARAM_HAS_SEMAPHORES:
39df9190 289 value = i915.semaphores;
0673ad47 290 break;
0673ad47
CW
291 case I915_PARAM_HAS_SECURE_BATCHES:
292 value = capable(CAP_SYS_ADMIN);
293 break;
0673ad47
CW
294 case I915_PARAM_CMD_PARSER_VERSION:
295 value = i915_cmd_parser_get_version(dev_priv);
296 break;
0673ad47 297 case I915_PARAM_SUBSLICE_TOTAL:
57ec171e 298 value = sseu_subslice_total(&INTEL_INFO(dev_priv)->sseu);
0673ad47
CW
299 if (!value)
300 return -ENODEV;
301 break;
302 case I915_PARAM_EU_TOTAL:
43b67998 303 value = INTEL_INFO(dev_priv)->sseu.eu_total;
0673ad47
CW
304 if (!value)
305 return -ENODEV;
306 break;
307 case I915_PARAM_HAS_GPU_RESET:
308 value = i915.enable_hangcheck && intel_has_gpu_reset(dev_priv);
309 break;
310 case I915_PARAM_HAS_RESOURCE_STREAMER:
16162470 311 value = HAS_RESOURCE_STREAMER(dev_priv);
0673ad47 312 break;
37f501af 313 case I915_PARAM_HAS_POOLED_EU:
16162470 314 value = HAS_POOLED_EU(dev_priv);
37f501af 315 break;
316 case I915_PARAM_MIN_EU_IN_POOL:
43b67998 317 value = INTEL_INFO(dev_priv)->sseu.min_eu_in_pool;
37f501af 318 break;
5464cd65 319 case I915_PARAM_HUC_STATUS:
3582ad13 320 intel_runtime_pm_get(dev_priv);
5464cd65 321 value = I915_READ(HUC_STATUS2) & HUC_FW_VERIFIED;
3582ad13 322 intel_runtime_pm_put(dev_priv);
5464cd65 323 break;
4cc69075
CW
324 case I915_PARAM_MMAP_GTT_VERSION:
325 /* Though we've started our numbering from 1, and so class all
326 * earlier versions as 0, in effect their value is undefined as
327 * the ioctl will report EINVAL for the unknown param!
328 */
329 value = i915_gem_mmap_gtt_version();
330 break;
0de9136d
CW
331 case I915_PARAM_HAS_SCHEDULER:
332 value = dev_priv->engine[RCS] &&
333 dev_priv->engine[RCS]->schedule;
334 break;
16162470
DW
335 case I915_PARAM_MMAP_VERSION:
336 /* Remember to bump this if the version changes! */
337 case I915_PARAM_HAS_GEM:
338 case I915_PARAM_HAS_PAGEFLIPPING:
339 case I915_PARAM_HAS_EXECBUF2: /* depends on GEM */
340 case I915_PARAM_HAS_RELAXED_FENCING:
341 case I915_PARAM_HAS_COHERENT_RINGS:
342 case I915_PARAM_HAS_RELAXED_DELTA:
343 case I915_PARAM_HAS_GEN7_SOL_RESET:
344 case I915_PARAM_HAS_WAIT_TIMEOUT:
345 case I915_PARAM_HAS_PRIME_VMAP_FLUSH:
346 case I915_PARAM_HAS_PINNED_BATCHES:
347 case I915_PARAM_HAS_EXEC_NO_RELOC:
348 case I915_PARAM_HAS_EXEC_HANDLE_LUT:
349 case I915_PARAM_HAS_COHERENT_PHYS_GTT:
350 case I915_PARAM_HAS_EXEC_SOFTPIN:
77ae9957 351 case I915_PARAM_HAS_EXEC_ASYNC:
fec0445c 352 case I915_PARAM_HAS_EXEC_FENCE:
b0fd47ad 353 case I915_PARAM_HAS_EXEC_CAPTURE:
16162470
DW
354 /* For the time being all of these are always true;
355 * if some supported hardware does not have one of these
356 * features this value needs to be provided from
357 * INTEL_INFO(), a feature macro, or similar.
358 */
359 value = 1;
360 break;
0673ad47
CW
361 default:
362 DRM_DEBUG("Unknown parameter %d\n", param->param);
363 return -EINVAL;
364 }
365
dda33009 366 if (put_user(value, param->value))
0673ad47 367 return -EFAULT;
0673ad47
CW
368
369 return 0;
370}
371
da5f53bf 372static int i915_get_bridge_dev(struct drm_i915_private *dev_priv)
0673ad47 373{
0673ad47
CW
374 dev_priv->bridge_dev = pci_get_bus_and_slot(0, PCI_DEVFN(0, 0));
375 if (!dev_priv->bridge_dev) {
376 DRM_ERROR("bridge device not found\n");
377 return -1;
378 }
379 return 0;
380}
381
382/* Allocate space for the MCH regs if needed, return nonzero on error */
383static int
da5f53bf 384intel_alloc_mchbar_resource(struct drm_i915_private *dev_priv)
0673ad47 385{
514e1d64 386 int reg = INTEL_GEN(dev_priv) >= 4 ? MCHBAR_I965 : MCHBAR_I915;
0673ad47
CW
387 u32 temp_lo, temp_hi = 0;
388 u64 mchbar_addr;
389 int ret;
390
514e1d64 391 if (INTEL_GEN(dev_priv) >= 4)
0673ad47
CW
392 pci_read_config_dword(dev_priv->bridge_dev, reg + 4, &temp_hi);
393 pci_read_config_dword(dev_priv->bridge_dev, reg, &temp_lo);
394 mchbar_addr = ((u64)temp_hi << 32) | temp_lo;
395
396 /* If ACPI doesn't have it, assume we need to allocate it ourselves */
397#ifdef CONFIG_PNP
398 if (mchbar_addr &&
399 pnp_range_reserved(mchbar_addr, mchbar_addr + MCHBAR_SIZE))
400 return 0;
401#endif
402
403 /* Get some space for it */
404 dev_priv->mch_res.name = "i915 MCHBAR";
405 dev_priv->mch_res.flags = IORESOURCE_MEM;
406 ret = pci_bus_alloc_resource(dev_priv->bridge_dev->bus,
407 &dev_priv->mch_res,
408 MCHBAR_SIZE, MCHBAR_SIZE,
409 PCIBIOS_MIN_MEM,
410 0, pcibios_align_resource,
411 dev_priv->bridge_dev);
412 if (ret) {
413 DRM_DEBUG_DRIVER("failed bus alloc: %d\n", ret);
414 dev_priv->mch_res.start = 0;
415 return ret;
416 }
417
514e1d64 418 if (INTEL_GEN(dev_priv) >= 4)
0673ad47
CW
419 pci_write_config_dword(dev_priv->bridge_dev, reg + 4,
420 upper_32_bits(dev_priv->mch_res.start));
421
422 pci_write_config_dword(dev_priv->bridge_dev, reg,
423 lower_32_bits(dev_priv->mch_res.start));
424 return 0;
425}
426
427/* Setup MCHBAR if possible, return true if we should disable it again */
428static void
da5f53bf 429intel_setup_mchbar(struct drm_i915_private *dev_priv)
0673ad47 430{
514e1d64 431 int mchbar_reg = INTEL_GEN(dev_priv) >= 4 ? MCHBAR_I965 : MCHBAR_I915;
0673ad47
CW
432 u32 temp;
433 bool enabled;
434
920a14b2 435 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
0673ad47
CW
436 return;
437
438 dev_priv->mchbar_need_disable = false;
439
50a0bc90 440 if (IS_I915G(dev_priv) || IS_I915GM(dev_priv)) {
0673ad47
CW
441 pci_read_config_dword(dev_priv->bridge_dev, DEVEN, &temp);
442 enabled = !!(temp & DEVEN_MCHBAR_EN);
443 } else {
444 pci_read_config_dword(dev_priv->bridge_dev, mchbar_reg, &temp);
445 enabled = temp & 1;
446 }
447
448 /* If it's already enabled, don't have to do anything */
449 if (enabled)
450 return;
451
da5f53bf 452 if (intel_alloc_mchbar_resource(dev_priv))
0673ad47
CW
453 return;
454
455 dev_priv->mchbar_need_disable = true;
456
457 /* Space is allocated or reserved, so enable it. */
50a0bc90 458 if (IS_I915G(dev_priv) || IS_I915GM(dev_priv)) {
0673ad47
CW
459 pci_write_config_dword(dev_priv->bridge_dev, DEVEN,
460 temp | DEVEN_MCHBAR_EN);
461 } else {
462 pci_read_config_dword(dev_priv->bridge_dev, mchbar_reg, &temp);
463 pci_write_config_dword(dev_priv->bridge_dev, mchbar_reg, temp | 1);
464 }
465}
466
467static void
da5f53bf 468intel_teardown_mchbar(struct drm_i915_private *dev_priv)
0673ad47 469{
514e1d64 470 int mchbar_reg = INTEL_GEN(dev_priv) >= 4 ? MCHBAR_I965 : MCHBAR_I915;
0673ad47
CW
471
472 if (dev_priv->mchbar_need_disable) {
50a0bc90 473 if (IS_I915G(dev_priv) || IS_I915GM(dev_priv)) {
0673ad47
CW
474 u32 deven_val;
475
476 pci_read_config_dword(dev_priv->bridge_dev, DEVEN,
477 &deven_val);
478 deven_val &= ~DEVEN_MCHBAR_EN;
479 pci_write_config_dword(dev_priv->bridge_dev, DEVEN,
480 deven_val);
481 } else {
482 u32 mchbar_val;
483
484 pci_read_config_dword(dev_priv->bridge_dev, mchbar_reg,
485 &mchbar_val);
486 mchbar_val &= ~1;
487 pci_write_config_dword(dev_priv->bridge_dev, mchbar_reg,
488 mchbar_val);
489 }
490 }
491
492 if (dev_priv->mch_res.start)
493 release_resource(&dev_priv->mch_res);
494}
495
496/* true = enable decode, false = disable decoder */
497static unsigned int i915_vga_set_decode(void *cookie, bool state)
498{
da5f53bf 499 struct drm_i915_private *dev_priv = cookie;
0673ad47 500
da5f53bf 501 intel_modeset_vga_set_state(dev_priv, state);
0673ad47
CW
502 if (state)
503 return VGA_RSRC_LEGACY_IO | VGA_RSRC_LEGACY_MEM |
504 VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
505 else
506 return VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
507}
508
7f26cb88
TU
509static int i915_resume_switcheroo(struct drm_device *dev);
510static int i915_suspend_switcheroo(struct drm_device *dev, pm_message_t state);
511
0673ad47
CW
512static void i915_switcheroo_set_state(struct pci_dev *pdev, enum vga_switcheroo_state state)
513{
514 struct drm_device *dev = pci_get_drvdata(pdev);
515 pm_message_t pmm = { .event = PM_EVENT_SUSPEND };
516
517 if (state == VGA_SWITCHEROO_ON) {
518 pr_info("switched on\n");
519 dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
520 /* i915 resume handler doesn't set to D0 */
52a05c30 521 pci_set_power_state(pdev, PCI_D0);
0673ad47
CW
522 i915_resume_switcheroo(dev);
523 dev->switch_power_state = DRM_SWITCH_POWER_ON;
524 } else {
525 pr_info("switched off\n");
526 dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
527 i915_suspend_switcheroo(dev, pmm);
528 dev->switch_power_state = DRM_SWITCH_POWER_OFF;
529 }
530}
531
532static bool i915_switcheroo_can_switch(struct pci_dev *pdev)
533{
534 struct drm_device *dev = pci_get_drvdata(pdev);
535
536 /*
537 * FIXME: open_count is protected by drm_global_mutex but that would lead to
538 * locking inversion with the driver load path. And the access here is
539 * completely racy anyway. So don't bother with locking for now.
540 */
541 return dev->open_count == 0;
542}
543
544static const struct vga_switcheroo_client_ops i915_switcheroo_ops = {
545 .set_gpu_state = i915_switcheroo_set_state,
546 .reprobe = NULL,
547 .can_switch = i915_switcheroo_can_switch,
548};
549
fbbd37b3 550static void i915_gem_fini(struct drm_i915_private *dev_priv)
0673ad47 551{
fbbd37b3 552 mutex_lock(&dev_priv->drm.struct_mutex);
b8991403 553 intel_uc_fini_hw(dev_priv);
cb15d9f8
TU
554 i915_gem_cleanup_engines(dev_priv);
555 i915_gem_context_fini(dev_priv);
fbbd37b3 556 mutex_unlock(&dev_priv->drm.struct_mutex);
0673ad47 557
bdeb9785 558 i915_gem_drain_freed_objects(dev_priv);
fbbd37b3
CW
559
560 WARN_ON(!list_empty(&dev_priv->context_list));
0673ad47
CW
561}
562
563static int i915_load_modeset_init(struct drm_device *dev)
564{
fac5e23e 565 struct drm_i915_private *dev_priv = to_i915(dev);
52a05c30 566 struct pci_dev *pdev = dev_priv->drm.pdev;
0673ad47
CW
567 int ret;
568
569 if (i915_inject_load_failure())
570 return -ENODEV;
571
66578857 572 intel_bios_init(dev_priv);
0673ad47
CW
573
574 /* If we have > 1 VGA cards, then we need to arbitrate access
575 * to the common VGA resources.
576 *
577 * If we are a secondary display controller (!PCI_DISPLAY_CLASS_VGA),
578 * then we do not take part in VGA arbitration and the
579 * vga_client_register() fails with -ENODEV.
580 */
da5f53bf 581 ret = vga_client_register(pdev, dev_priv, NULL, i915_vga_set_decode);
0673ad47
CW
582 if (ret && ret != -ENODEV)
583 goto out;
584
585 intel_register_dsm_handler();
586
52a05c30 587 ret = vga_switcheroo_register_client(pdev, &i915_switcheroo_ops, false);
0673ad47
CW
588 if (ret)
589 goto cleanup_vga_client;
590
591 /* must happen before intel_power_domains_init_hw() on VLV/CHV */
592 intel_update_rawclk(dev_priv);
593
594 intel_power_domains_init_hw(dev_priv, false);
595
596 intel_csr_ucode_init(dev_priv);
597
598 ret = intel_irq_install(dev_priv);
599 if (ret)
600 goto cleanup_csr;
601
40196446 602 intel_setup_gmbus(dev_priv);
0673ad47
CW
603
604 /* Important: The output setup functions called by modeset_init need
605 * working irqs for e.g. gmbus and dp aux transfers. */
b079bd17
VS
606 ret = intel_modeset_init(dev);
607 if (ret)
608 goto cleanup_irq;
0673ad47 609
29ad6a30 610 intel_uc_init_fw(dev_priv);
0673ad47 611
bf9e8429 612 ret = i915_gem_init(dev_priv);
0673ad47 613 if (ret)
3950bf3d 614 goto cleanup_uc;
0673ad47
CW
615
616 intel_modeset_gem_init(dev);
617
b7f05d4a 618 if (INTEL_INFO(dev_priv)->num_pipes == 0)
0673ad47
CW
619 return 0;
620
621 ret = intel_fbdev_init(dev);
622 if (ret)
623 goto cleanup_gem;
624
625 /* Only enable hotplug handling once the fbdev is fully set up. */
626 intel_hpd_init(dev_priv);
627
628 drm_kms_helper_poll_init(dev);
629
630 return 0;
631
632cleanup_gem:
bf9e8429 633 if (i915_gem_suspend(dev_priv))
1c777c5d 634 DRM_ERROR("failed to idle hardware; continuing to unload!\n");
fbbd37b3 635 i915_gem_fini(dev_priv);
3950bf3d
OM
636cleanup_uc:
637 intel_uc_fini_fw(dev_priv);
0673ad47 638cleanup_irq:
0673ad47 639 drm_irq_uninstall(dev);
40196446 640 intel_teardown_gmbus(dev_priv);
0673ad47
CW
641cleanup_csr:
642 intel_csr_ucode_fini(dev_priv);
643 intel_power_domains_fini(dev_priv);
52a05c30 644 vga_switcheroo_unregister_client(pdev);
0673ad47 645cleanup_vga_client:
52a05c30 646 vga_client_register(pdev, NULL, NULL, NULL);
0673ad47
CW
647out:
648 return ret;
649}
650
0673ad47
CW
651static int i915_kick_out_firmware_fb(struct drm_i915_private *dev_priv)
652{
653 struct apertures_struct *ap;
91c8a326 654 struct pci_dev *pdev = dev_priv->drm.pdev;
0673ad47
CW
655 struct i915_ggtt *ggtt = &dev_priv->ggtt;
656 bool primary;
657 int ret;
658
659 ap = alloc_apertures(1);
660 if (!ap)
661 return -ENOMEM;
662
663 ap->ranges[0].base = ggtt->mappable_base;
664 ap->ranges[0].size = ggtt->mappable_end;
665
666 primary =
667 pdev->resource[PCI_ROM_RESOURCE].flags & IORESOURCE_ROM_SHADOW;
668
44adece5 669 ret = drm_fb_helper_remove_conflicting_framebuffers(ap, "inteldrmfb", primary);
0673ad47
CW
670
671 kfree(ap);
672
673 return ret;
674}
0673ad47
CW
675
676#if !defined(CONFIG_VGA_CONSOLE)
677static int i915_kick_out_vgacon(struct drm_i915_private *dev_priv)
678{
679 return 0;
680}
681#elif !defined(CONFIG_DUMMY_CONSOLE)
682static int i915_kick_out_vgacon(struct drm_i915_private *dev_priv)
683{
684 return -ENODEV;
685}
686#else
687static int i915_kick_out_vgacon(struct drm_i915_private *dev_priv)
688{
689 int ret = 0;
690
691 DRM_INFO("Replacing VGA console driver\n");
692
693 console_lock();
694 if (con_is_bound(&vga_con))
695 ret = do_take_over_console(&dummy_con, 0, MAX_NR_CONSOLES - 1, 1);
696 if (ret == 0) {
697 ret = do_unregister_con_driver(&vga_con);
698
699 /* Ignore "already unregistered". */
700 if (ret == -ENODEV)
701 ret = 0;
702 }
703 console_unlock();
704
705 return ret;
706}
707#endif
708
0673ad47
CW
709static void intel_init_dpio(struct drm_i915_private *dev_priv)
710{
711 /*
712 * IOSF_PORT_DPIO is used for VLV x2 PHY (DP/HDMI B and C),
713 * CHV x1 PHY (DP/HDMI D)
714 * IOSF_PORT_DPIO_2 is used for CHV x2 PHY (DP/HDMI B and C)
715 */
716 if (IS_CHERRYVIEW(dev_priv)) {
717 DPIO_PHY_IOSF_PORT(DPIO_PHY0) = IOSF_PORT_DPIO_2;
718 DPIO_PHY_IOSF_PORT(DPIO_PHY1) = IOSF_PORT_DPIO;
719 } else if (IS_VALLEYVIEW(dev_priv)) {
720 DPIO_PHY_IOSF_PORT(DPIO_PHY0) = IOSF_PORT_DPIO;
721 }
722}
723
724static int i915_workqueues_init(struct drm_i915_private *dev_priv)
725{
726 /*
727 * The i915 workqueue is primarily used for batched retirement of
728 * requests (and thus managing bo) once the task has been completed
729 * by the GPU. i915_gem_retire_requests() is called directly when we
730 * need high-priority retirement, such as waiting for an explicit
731 * bo.
732 *
733 * It is also used for periodic low-priority events, such as
734 * idle-timers and recording error state.
735 *
736 * All tasks on the workqueue are expected to acquire the dev mutex
737 * so there is no point in running more than one instance of the
738 * workqueue at any time. Use an ordered one.
739 */
740 dev_priv->wq = alloc_ordered_workqueue("i915", 0);
741 if (dev_priv->wq == NULL)
742 goto out_err;
743
744 dev_priv->hotplug.dp_wq = alloc_ordered_workqueue("i915-dp", 0);
745 if (dev_priv->hotplug.dp_wq == NULL)
746 goto out_free_wq;
747
0673ad47
CW
748 return 0;
749
0673ad47
CW
750out_free_wq:
751 destroy_workqueue(dev_priv->wq);
752out_err:
753 DRM_ERROR("Failed to allocate workqueues.\n");
754
755 return -ENOMEM;
756}
757
bb8f0f5a
CW
758static void i915_engines_cleanup(struct drm_i915_private *i915)
759{
760 struct intel_engine_cs *engine;
761 enum intel_engine_id id;
762
763 for_each_engine(engine, i915, id)
764 kfree(engine);
765}
766
0673ad47
CW
767static void i915_workqueues_cleanup(struct drm_i915_private *dev_priv)
768{
0673ad47
CW
769 destroy_workqueue(dev_priv->hotplug.dp_wq);
770 destroy_workqueue(dev_priv->wq);
771}
772
4fc7e845
PZ
773/*
774 * We don't keep the workarounds for pre-production hardware, so we expect our
775 * driver to fail on these machines in one way or another. A little warning on
776 * dmesg may help both the user and the bug triagers.
777 */
778static void intel_detect_preproduction_hw(struct drm_i915_private *dev_priv)
779{
248a124d
CW
780 bool pre = false;
781
782 pre |= IS_HSW_EARLY_SDV(dev_priv);
783 pre |= IS_SKL_REVID(dev_priv, 0, SKL_REVID_F0);
0102ba1f 784 pre |= IS_BXT_REVID(dev_priv, 0, BXT_REVID_B_LAST);
248a124d 785
7c5ff4a2 786 if (pre) {
4fc7e845
PZ
787 DRM_ERROR("This is a pre-production stepping. "
788 "It may not be fully functional.\n");
7c5ff4a2
CW
789 add_taint(TAINT_MACHINE_CHECK, LOCKDEP_STILL_OK);
790 }
4fc7e845
PZ
791}
792
0673ad47
CW
793/**
794 * i915_driver_init_early - setup state not requiring device access
795 * @dev_priv: device private
796 *
797 * Initialize everything that is a "SW-only" state, that is state not
798 * requiring accessing the device or exposing the driver via kernel internal
799 * or userspace interfaces. Example steps belonging here: lock initialization,
800 * system memory allocation, setting up device specific attributes and
801 * function hooks not requiring accessing the device.
802 */
803static int i915_driver_init_early(struct drm_i915_private *dev_priv,
804 const struct pci_device_id *ent)
805{
806 const struct intel_device_info *match_info =
807 (struct intel_device_info *)ent->driver_data;
808 struct intel_device_info *device_info;
809 int ret = 0;
810
811 if (i915_inject_load_failure())
812 return -ENODEV;
813
814 /* Setup the write-once "constant" device info */
94b4f3ba 815 device_info = mkwrite_device_info(dev_priv);
0673ad47
CW
816 memcpy(device_info, match_info, sizeof(*device_info));
817 device_info->device_id = dev_priv->drm.pdev->device;
818
819 BUG_ON(device_info->gen > sizeof(device_info->gen_mask) * BITS_PER_BYTE);
820 device_info->gen_mask = BIT(device_info->gen - 1);
821
822 spin_lock_init(&dev_priv->irq_lock);
823 spin_lock_init(&dev_priv->gpu_error.lock);
824 mutex_init(&dev_priv->backlight_lock);
825 spin_lock_init(&dev_priv->uncore.lock);
317eaa95 826
0673ad47
CW
827 spin_lock_init(&dev_priv->mm.object_stat_lock);
828 spin_lock_init(&dev_priv->mmio_flip_lock);
829 mutex_init(&dev_priv->sb_lock);
830 mutex_init(&dev_priv->modeset_restore_lock);
831 mutex_init(&dev_priv->av_mutex);
832 mutex_init(&dev_priv->wm.wm_mutex);
833 mutex_init(&dev_priv->pps_mutex);
834
413e8fdb 835 intel_uc_init_early(dev_priv);
0b1de5d5
CW
836 i915_memcpy_init_early(dev_priv);
837
0673ad47
CW
838 ret = i915_workqueues_init(dev_priv);
839 if (ret < 0)
bb8f0f5a 840 goto err_engines;
0673ad47 841
0673ad47 842 /* This must be called before any calls to HAS_PCH_* */
da5f53bf 843 intel_detect_pch(dev_priv);
0673ad47 844
192aa181 845 intel_pm_setup(dev_priv);
0673ad47
CW
846 intel_init_dpio(dev_priv);
847 intel_power_domains_init(dev_priv);
848 intel_irq_init(dev_priv);
3ac168a7 849 intel_hangcheck_init(dev_priv);
0673ad47
CW
850 intel_init_display_hooks(dev_priv);
851 intel_init_clock_gating_hooks(dev_priv);
852 intel_init_audio_hooks(dev_priv);
cb15d9f8 853 ret = i915_gem_load_init(dev_priv);
73cb9701 854 if (ret < 0)
cefcff8f 855 goto err_irq;
0673ad47 856
36cdd013 857 intel_display_crc_init(dev_priv);
0673ad47 858
94b4f3ba 859 intel_device_info_dump(dev_priv);
0673ad47 860
4fc7e845 861 intel_detect_preproduction_hw(dev_priv);
0673ad47 862
eec688e1
RB
863 i915_perf_init(dev_priv);
864
0673ad47
CW
865 return 0;
866
cefcff8f
JL
867err_irq:
868 intel_irq_fini(dev_priv);
0673ad47 869 i915_workqueues_cleanup(dev_priv);
bb8f0f5a
CW
870err_engines:
871 i915_engines_cleanup(dev_priv);
0673ad47
CW
872 return ret;
873}
874
875/**
876 * i915_driver_cleanup_early - cleanup the setup done in i915_driver_init_early()
877 * @dev_priv: device private
878 */
879static void i915_driver_cleanup_early(struct drm_i915_private *dev_priv)
880{
eec688e1 881 i915_perf_fini(dev_priv);
cb15d9f8 882 i915_gem_load_cleanup(dev_priv);
cefcff8f 883 intel_irq_fini(dev_priv);
0673ad47 884 i915_workqueues_cleanup(dev_priv);
bb8f0f5a 885 i915_engines_cleanup(dev_priv);
0673ad47
CW
886}
887
da5f53bf 888static int i915_mmio_setup(struct drm_i915_private *dev_priv)
0673ad47 889{
52a05c30 890 struct pci_dev *pdev = dev_priv->drm.pdev;
0673ad47
CW
891 int mmio_bar;
892 int mmio_size;
893
5db94019 894 mmio_bar = IS_GEN2(dev_priv) ? 1 : 0;
0673ad47
CW
895 /*
896 * Before gen4, the registers and the GTT are behind different BARs.
897 * However, from gen4 onwards, the registers and the GTT are shared
898 * in the same BAR, so we want to restrict this ioremap from
899 * clobbering the GTT which we want ioremap_wc instead. Fortunately,
900 * the register BAR remains the same size for all the earlier
901 * generations up to Ironlake.
902 */
514e1d64 903 if (INTEL_GEN(dev_priv) < 5)
0673ad47
CW
904 mmio_size = 512 * 1024;
905 else
906 mmio_size = 2 * 1024 * 1024;
52a05c30 907 dev_priv->regs = pci_iomap(pdev, mmio_bar, mmio_size);
0673ad47
CW
908 if (dev_priv->regs == NULL) {
909 DRM_ERROR("failed to map registers\n");
910
911 return -EIO;
912 }
913
914 /* Try to make sure MCHBAR is enabled before poking at it */
da5f53bf 915 intel_setup_mchbar(dev_priv);
0673ad47
CW
916
917 return 0;
918}
919
da5f53bf 920static void i915_mmio_cleanup(struct drm_i915_private *dev_priv)
0673ad47 921{
52a05c30 922 struct pci_dev *pdev = dev_priv->drm.pdev;
0673ad47 923
da5f53bf 924 intel_teardown_mchbar(dev_priv);
52a05c30 925 pci_iounmap(pdev, dev_priv->regs);
0673ad47
CW
926}
927
928/**
929 * i915_driver_init_mmio - setup device MMIO
930 * @dev_priv: device private
931 *
932 * Setup minimal device state necessary for MMIO accesses later in the
933 * initialization sequence. The setup here should avoid any other device-wide
934 * side effects or exposing the driver via kernel internal or user space
935 * interfaces.
936 */
937static int i915_driver_init_mmio(struct drm_i915_private *dev_priv)
938{
0673ad47
CW
939 int ret;
940
941 if (i915_inject_load_failure())
942 return -ENODEV;
943
da5f53bf 944 if (i915_get_bridge_dev(dev_priv))
0673ad47
CW
945 return -EIO;
946
da5f53bf 947 ret = i915_mmio_setup(dev_priv);
0673ad47 948 if (ret < 0)
63ffbcda 949 goto err_bridge;
0673ad47
CW
950
951 intel_uncore_init(dev_priv);
63ffbcda
JL
952
953 ret = intel_engines_init_mmio(dev_priv);
954 if (ret)
955 goto err_uncore;
956
24145517 957 i915_gem_init_mmio(dev_priv);
0673ad47
CW
958
959 return 0;
960
63ffbcda
JL
961err_uncore:
962 intel_uncore_fini(dev_priv);
963err_bridge:
0673ad47
CW
964 pci_dev_put(dev_priv->bridge_dev);
965
966 return ret;
967}
968
969/**
970 * i915_driver_cleanup_mmio - cleanup the setup done in i915_driver_init_mmio()
971 * @dev_priv: device private
972 */
973static void i915_driver_cleanup_mmio(struct drm_i915_private *dev_priv)
974{
0673ad47 975 intel_uncore_fini(dev_priv);
da5f53bf 976 i915_mmio_cleanup(dev_priv);
0673ad47
CW
977 pci_dev_put(dev_priv->bridge_dev);
978}
979
94b4f3ba
CW
980static void intel_sanitize_options(struct drm_i915_private *dev_priv)
981{
982 i915.enable_execlists =
983 intel_sanitize_enable_execlists(dev_priv,
984 i915.enable_execlists);
985
986 /*
987 * i915.enable_ppgtt is read-only, so do an early pass to validate the
988 * user's requested state against the hardware/driver capabilities. We
989 * do this now so that we can print out any log messages once rather
990 * than every time we check intel_enable_ppgtt().
991 */
992 i915.enable_ppgtt =
993 intel_sanitize_enable_ppgtt(dev_priv, i915.enable_ppgtt);
994 DRM_DEBUG_DRIVER("ppgtt mode: %i\n", i915.enable_ppgtt);
39df9190
CW
995
996 i915.semaphores = intel_sanitize_semaphores(dev_priv, i915.semaphores);
784f2f1a 997 DRM_DEBUG_DRIVER("use GPU semaphores? %s\n", yesno(i915.semaphores));
d2be9f2f
AH
998
999 intel_uc_sanitize_options(dev_priv);
94b4f3ba
CW
1000}
1001
0673ad47
CW
1002/**
1003 * i915_driver_init_hw - setup state requiring device access
1004 * @dev_priv: device private
1005 *
1006 * Setup state that requires accessing the device, but doesn't require
1007 * exposing the driver via kernel internal or userspace interfaces.
1008 */
1009static int i915_driver_init_hw(struct drm_i915_private *dev_priv)
1010{
52a05c30 1011 struct pci_dev *pdev = dev_priv->drm.pdev;
0673ad47
CW
1012 int ret;
1013
1014 if (i915_inject_load_failure())
1015 return -ENODEV;
1016
94b4f3ba
CW
1017 intel_device_info_runtime_init(dev_priv);
1018
1019 intel_sanitize_options(dev_priv);
0673ad47 1020
97d6d7ab 1021 ret = i915_ggtt_probe_hw(dev_priv);
0673ad47
CW
1022 if (ret)
1023 return ret;
1024
0673ad47
CW
1025 /* WARNING: Apparently we must kick fbdev drivers before vgacon,
1026 * otherwise the vga fbdev driver falls over. */
1027 ret = i915_kick_out_firmware_fb(dev_priv);
1028 if (ret) {
1029 DRM_ERROR("failed to remove conflicting framebuffer drivers\n");
1030 goto out_ggtt;
1031 }
1032
1033 ret = i915_kick_out_vgacon(dev_priv);
1034 if (ret) {
1035 DRM_ERROR("failed to remove conflicting VGA console\n");
1036 goto out_ggtt;
1037 }
1038
97d6d7ab 1039 ret = i915_ggtt_init_hw(dev_priv);
0088e522
CW
1040 if (ret)
1041 return ret;
1042
97d6d7ab 1043 ret = i915_ggtt_enable_hw(dev_priv);
0088e522
CW
1044 if (ret) {
1045 DRM_ERROR("failed to enable GGTT\n");
1046 goto out_ggtt;
1047 }
1048
52a05c30 1049 pci_set_master(pdev);
0673ad47
CW
1050
1051 /* overlay on gen2 is broken and can't address above 1G */
5db94019 1052 if (IS_GEN2(dev_priv)) {
52a05c30 1053 ret = dma_set_coherent_mask(&pdev->dev, DMA_BIT_MASK(30));
0673ad47
CW
1054 if (ret) {
1055 DRM_ERROR("failed to set DMA mask\n");
1056
1057 goto out_ggtt;
1058 }
1059 }
1060
0673ad47
CW
1061 /* 965GM sometimes incorrectly writes to hardware status page (HWS)
1062 * using 32bit addressing, overwriting memory if HWS is located
1063 * above 4GB.
1064 *
1065 * The documentation also mentions an issue with undefined
1066 * behaviour if any general state is accessed within a page above 4GB,
1067 * which also needs to be handled carefully.
1068 */
c0f86832 1069 if (IS_I965G(dev_priv) || IS_I965GM(dev_priv)) {
52a05c30 1070 ret = dma_set_coherent_mask(&pdev->dev, DMA_BIT_MASK(32));
0673ad47
CW
1071
1072 if (ret) {
1073 DRM_ERROR("failed to set DMA mask\n");
1074
1075 goto out_ggtt;
1076 }
1077 }
1078
0673ad47
CW
1079 pm_qos_add_request(&dev_priv->pm_qos, PM_QOS_CPU_DMA_LATENCY,
1080 PM_QOS_DEFAULT_VALUE);
1081
1082 intel_uncore_sanitize(dev_priv);
1083
1084 intel_opregion_setup(dev_priv);
1085
1086 i915_gem_load_init_fences(dev_priv);
1087
1088 /* On the 945G/GM, the chipset reports the MSI capability on the
1089 * integrated graphics even though the support isn't actually there
1090 * according to the published specs. It doesn't appear to function
1091 * correctly in testing on 945G.
1092 * This may be a side effect of MSI having been made available for PEG
1093 * and the registers being closely associated.
1094 *
1095 * According to chipset errata, on the 965GM, MSI interrupts may
1096 * be lost or delayed, but we use them anyways to avoid
1097 * stuck interrupts on some machines.
1098 */
50a0bc90 1099 if (!IS_I945G(dev_priv) && !IS_I945GM(dev_priv)) {
52a05c30 1100 if (pci_enable_msi(pdev) < 0)
0673ad47
CW
1101 DRM_DEBUG_DRIVER("can't enable MSI");
1102 }
1103
26f837e8
ZW
1104 ret = intel_gvt_init(dev_priv);
1105 if (ret)
1106 goto out_ggtt;
1107
0673ad47
CW
1108 return 0;
1109
1110out_ggtt:
97d6d7ab 1111 i915_ggtt_cleanup_hw(dev_priv);
0673ad47
CW
1112
1113 return ret;
1114}
1115
1116/**
1117 * i915_driver_cleanup_hw - cleanup the setup done in i915_driver_init_hw()
1118 * @dev_priv: device private
1119 */
1120static void i915_driver_cleanup_hw(struct drm_i915_private *dev_priv)
1121{
52a05c30 1122 struct pci_dev *pdev = dev_priv->drm.pdev;
0673ad47 1123
52a05c30
DW
1124 if (pdev->msi_enabled)
1125 pci_disable_msi(pdev);
0673ad47
CW
1126
1127 pm_qos_remove_request(&dev_priv->pm_qos);
97d6d7ab 1128 i915_ggtt_cleanup_hw(dev_priv);
0673ad47
CW
1129}
1130
1131/**
1132 * i915_driver_register - register the driver with the rest of the system
1133 * @dev_priv: device private
1134 *
1135 * Perform any steps necessary to make the driver available via kernel
1136 * internal or userspace interfaces.
1137 */
1138static void i915_driver_register(struct drm_i915_private *dev_priv)
1139{
91c8a326 1140 struct drm_device *dev = &dev_priv->drm;
0673ad47
CW
1141
1142 i915_gem_shrinker_init(dev_priv);
1143
1144 /*
1145 * Notify a valid surface after modesetting,
1146 * when running inside a VM.
1147 */
1148 if (intel_vgpu_active(dev_priv))
1149 I915_WRITE(vgtif_reg(display_ready), VGT_DRV_DISPLAY_READY);
1150
1151 /* Reveal our presence to userspace */
1152 if (drm_dev_register(dev, 0) == 0) {
1153 i915_debugfs_register(dev_priv);
f9cda048 1154 i915_guc_log_register(dev_priv);
694c2828 1155 i915_setup_sysfs(dev_priv);
442b8c06
RB
1156
1157 /* Depends on sysfs having been initialized */
1158 i915_perf_register(dev_priv);
0673ad47
CW
1159 } else
1160 DRM_ERROR("Failed to register driver for userspace access!\n");
1161
1162 if (INTEL_INFO(dev_priv)->num_pipes) {
1163 /* Must be done after probing outputs */
1164 intel_opregion_register(dev_priv);
1165 acpi_video_register();
1166 }
1167
1168 if (IS_GEN5(dev_priv))
1169 intel_gpu_ips_init(dev_priv);
1170
eef57324 1171 intel_audio_init(dev_priv);
0673ad47
CW
1172
1173 /*
1174 * Some ports require correctly set-up hpd registers for detection to
1175 * work properly (leading to ghost connected connector status), e.g. VGA
1176 * on gm45. Hence we can only set up the initial fbdev config after hpd
1177 * irqs are fully enabled. We do it last so that the async config
1178 * cannot run before the connectors are registered.
1179 */
1180 intel_fbdev_initial_config_async(dev);
1181}
1182
1183/**
1184 * i915_driver_unregister - cleanup the registration done in i915_driver_regiser()
1185 * @dev_priv: device private
1186 */
1187static void i915_driver_unregister(struct drm_i915_private *dev_priv)
1188{
eef57324 1189 intel_audio_deinit(dev_priv);
0673ad47
CW
1190
1191 intel_gpu_ips_teardown();
1192 acpi_video_unregister();
1193 intel_opregion_unregister(dev_priv);
1194
442b8c06
RB
1195 i915_perf_unregister(dev_priv);
1196
694c2828 1197 i915_teardown_sysfs(dev_priv);
f9cda048 1198 i915_guc_log_unregister(dev_priv);
91c8a326 1199 drm_dev_unregister(&dev_priv->drm);
0673ad47
CW
1200
1201 i915_gem_shrinker_cleanup(dev_priv);
1202}
1203
1204/**
1205 * i915_driver_load - setup chip and create an initial config
d2ad3ae4
JL
1206 * @pdev: PCI device
1207 * @ent: matching PCI ID entry
0673ad47
CW
1208 *
1209 * The driver load routine has to do several things:
1210 * - drive output discovery via intel_modeset_init()
1211 * - initialize the memory manager
1212 * - allocate initial config memory
1213 * - setup the DRM framebuffer with the allocated memory
1214 */
42f5551d 1215int i915_driver_load(struct pci_dev *pdev, const struct pci_device_id *ent)
0673ad47 1216{
8d2b47dd
ML
1217 const struct intel_device_info *match_info =
1218 (struct intel_device_info *)ent->driver_data;
0673ad47
CW
1219 struct drm_i915_private *dev_priv;
1220 int ret;
7d87a7f7 1221
ff4c3b76
VS
1222 /* Enable nuclear pageflip on ILK+ */
1223 if (!i915.nuclear_pageflip && match_info->gen < 5)
8d2b47dd 1224 driver.driver_features &= ~DRIVER_ATOMIC;
a09d0ba1 1225
0673ad47
CW
1226 ret = -ENOMEM;
1227 dev_priv = kzalloc(sizeof(*dev_priv), GFP_KERNEL);
1228 if (dev_priv)
1229 ret = drm_dev_init(&dev_priv->drm, &driver, &pdev->dev);
1230 if (ret) {
87a6752c 1231 DRM_DEV_ERROR(&pdev->dev, "allocation failed\n");
cad3688f 1232 goto out_free;
0673ad47 1233 }
72bbf0af 1234
0673ad47
CW
1235 dev_priv->drm.pdev = pdev;
1236 dev_priv->drm.dev_private = dev_priv;
719388e1 1237
0673ad47
CW
1238 ret = pci_enable_device(pdev);
1239 if (ret)
cad3688f 1240 goto out_fini;
1347f5b4 1241
0673ad47 1242 pci_set_drvdata(pdev, &dev_priv->drm);
ef11bdb3 1243
0673ad47
CW
1244 ret = i915_driver_init_early(dev_priv, ent);
1245 if (ret < 0)
1246 goto out_pci_disable;
ef11bdb3 1247
0673ad47 1248 intel_runtime_pm_get(dev_priv);
1da177e4 1249
0673ad47
CW
1250 ret = i915_driver_init_mmio(dev_priv);
1251 if (ret < 0)
1252 goto out_runtime_pm_put;
79e53945 1253
0673ad47
CW
1254 ret = i915_driver_init_hw(dev_priv);
1255 if (ret < 0)
1256 goto out_cleanup_mmio;
30c964a6
RB
1257
1258 /*
0673ad47
CW
1259 * TODO: move the vblank init and parts of modeset init steps into one
1260 * of the i915_driver_init_/i915_driver_register functions according
1261 * to the role/effect of the given init step.
30c964a6 1262 */
0673ad47 1263 if (INTEL_INFO(dev_priv)->num_pipes) {
91c8a326 1264 ret = drm_vblank_init(&dev_priv->drm,
0673ad47
CW
1265 INTEL_INFO(dev_priv)->num_pipes);
1266 if (ret)
1267 goto out_cleanup_hw;
30c964a6
RB
1268 }
1269
91c8a326 1270 ret = i915_load_modeset_init(&dev_priv->drm);
0673ad47
CW
1271 if (ret < 0)
1272 goto out_cleanup_vblank;
1273
1274 i915_driver_register(dev_priv);
1275
1276 intel_runtime_pm_enable(dev_priv);
1277
a3a8986c
MK
1278 dev_priv->ipc_enabled = false;
1279
0525a062
CW
1280 if (IS_ENABLED(CONFIG_DRM_I915_DEBUG))
1281 DRM_INFO("DRM_I915_DEBUG enabled\n");
1282 if (IS_ENABLED(CONFIG_DRM_I915_DEBUG_GEM))
1283 DRM_INFO("DRM_I915_DEBUG_GEM enabled\n");
bc5ca47c 1284
0673ad47
CW
1285 intel_runtime_pm_put(dev_priv);
1286
1287 return 0;
1288
1289out_cleanup_vblank:
91c8a326 1290 drm_vblank_cleanup(&dev_priv->drm);
0673ad47
CW
1291out_cleanup_hw:
1292 i915_driver_cleanup_hw(dev_priv);
1293out_cleanup_mmio:
1294 i915_driver_cleanup_mmio(dev_priv);
1295out_runtime_pm_put:
1296 intel_runtime_pm_put(dev_priv);
1297 i915_driver_cleanup_early(dev_priv);
1298out_pci_disable:
1299 pci_disable_device(pdev);
cad3688f 1300out_fini:
0673ad47 1301 i915_load_error(dev_priv, "Device initialization failed (%d)\n", ret);
cad3688f
CW
1302 drm_dev_fini(&dev_priv->drm);
1303out_free:
1304 kfree(dev_priv);
30c964a6
RB
1305 return ret;
1306}
1307
42f5551d 1308void i915_driver_unload(struct drm_device *dev)
3bad0781 1309{
fac5e23e 1310 struct drm_i915_private *dev_priv = to_i915(dev);
52a05c30 1311 struct pci_dev *pdev = dev_priv->drm.pdev;
3bad0781 1312
0673ad47
CW
1313 intel_fbdev_fini(dev);
1314
bf9e8429 1315 if (i915_gem_suspend(dev_priv))
42f5551d 1316 DRM_ERROR("failed to idle hardware; continuing to unload!\n");
ce1bb329 1317
0673ad47
CW
1318 intel_display_power_get(dev_priv, POWER_DOMAIN_INIT);
1319
18dddadc 1320 drm_atomic_helper_shutdown(dev);
a667fb40 1321
26f837e8
ZW
1322 intel_gvt_cleanup(dev_priv);
1323
0673ad47
CW
1324 i915_driver_unregister(dev_priv);
1325
1326 drm_vblank_cleanup(dev);
1327
1328 intel_modeset_cleanup(dev);
1329
3bad0781 1330 /*
0673ad47
CW
1331 * free the memory space allocated for the child device
1332 * config parsed from VBT
3bad0781 1333 */
0673ad47
CW
1334 if (dev_priv->vbt.child_dev && dev_priv->vbt.child_dev_num) {
1335 kfree(dev_priv->vbt.child_dev);
1336 dev_priv->vbt.child_dev = NULL;
1337 dev_priv->vbt.child_dev_num = 0;
1338 }
1339 kfree(dev_priv->vbt.sdvo_lvds_vbt_mode);
1340 dev_priv->vbt.sdvo_lvds_vbt_mode = NULL;
1341 kfree(dev_priv->vbt.lfp_lvds_vbt_mode);
1342 dev_priv->vbt.lfp_lvds_vbt_mode = NULL;
3bad0781 1343
52a05c30
DW
1344 vga_switcheroo_unregister_client(pdev);
1345 vga_client_register(pdev, NULL, NULL, NULL);
bcdb72ac 1346
0673ad47 1347 intel_csr_ucode_fini(dev_priv);
bcdb72ac 1348
0673ad47
CW
1349 /* Free error state after interrupts are fully disabled. */
1350 cancel_delayed_work_sync(&dev_priv->gpu_error.hangcheck_work);
5a4c6f1b 1351 i915_reset_error_state(dev_priv);
0673ad47
CW
1352
1353 /* Flush any outstanding unpin_work. */
b7137e0c 1354 drain_workqueue(dev_priv->wq);
0673ad47 1355
fbbd37b3 1356 i915_gem_fini(dev_priv);
3950bf3d 1357 intel_uc_fini_fw(dev_priv);
0673ad47
CW
1358 intel_fbc_cleanup_cfb(dev_priv);
1359
1360 intel_power_domains_fini(dev_priv);
1361
1362 i915_driver_cleanup_hw(dev_priv);
1363 i915_driver_cleanup_mmio(dev_priv);
1364
1365 intel_display_power_put(dev_priv, POWER_DOMAIN_INIT);
cad3688f
CW
1366}
1367
1368static void i915_driver_release(struct drm_device *dev)
1369{
1370 struct drm_i915_private *dev_priv = to_i915(dev);
0673ad47
CW
1371
1372 i915_driver_cleanup_early(dev_priv);
cad3688f
CW
1373 drm_dev_fini(&dev_priv->drm);
1374
1375 kfree(dev_priv);
3bad0781
ZW
1376}
1377
0673ad47 1378static int i915_driver_open(struct drm_device *dev, struct drm_file *file)
2911a35b 1379{
0673ad47 1380 int ret;
2911a35b 1381
0673ad47
CW
1382 ret = i915_gem_open(dev, file);
1383 if (ret)
1384 return ret;
2911a35b 1385
0673ad47
CW
1386 return 0;
1387}
71386ef9 1388
0673ad47
CW
1389/**
1390 * i915_driver_lastclose - clean up after all DRM clients have exited
1391 * @dev: DRM device
1392 *
1393 * Take care of cleaning up after all DRM clients have exited. In the
1394 * mode setting case, we want to restore the kernel's initial mode (just
1395 * in case the last client left us in a bad state).
1396 *
1397 * Additionally, in the non-mode setting case, we'll tear down the GTT
1398 * and DMA structures, since the kernel won't be using them, and clea
1399 * up any GEM state.
1400 */
1401static void i915_driver_lastclose(struct drm_device *dev)
1402{
1403 intel_fbdev_restore_mode(dev);
1404 vga_switcheroo_process_delayed_switch();
1405}
2911a35b 1406
7d2ec881 1407static void i915_driver_postclose(struct drm_device *dev, struct drm_file *file)
0673ad47 1408{
7d2ec881
DV
1409 struct drm_i915_file_private *file_priv = file->driver_priv;
1410
0673ad47
CW
1411 mutex_lock(&dev->struct_mutex);
1412 i915_gem_context_close(dev, file);
1413 i915_gem_release(dev, file);
1414 mutex_unlock(&dev->struct_mutex);
0673ad47
CW
1415
1416 kfree(file_priv);
2911a35b
BW
1417}
1418
07f9cd0b
ID
1419static void intel_suspend_encoders(struct drm_i915_private *dev_priv)
1420{
91c8a326 1421 struct drm_device *dev = &dev_priv->drm;
19c8054c 1422 struct intel_encoder *encoder;
07f9cd0b
ID
1423
1424 drm_modeset_lock_all(dev);
19c8054c
JN
1425 for_each_intel_encoder(dev, encoder)
1426 if (encoder->suspend)
1427 encoder->suspend(encoder);
07f9cd0b
ID
1428 drm_modeset_unlock_all(dev);
1429}
1430
1a5df187
PZ
1431static int vlv_resume_prepare(struct drm_i915_private *dev_priv,
1432 bool rpm_resume);
507e126e 1433static int vlv_suspend_complete(struct drm_i915_private *dev_priv);
f75a1985 1434
bc87229f
ID
1435static bool suspend_to_idle(struct drm_i915_private *dev_priv)
1436{
1437#if IS_ENABLED(CONFIG_ACPI_SLEEP)
1438 if (acpi_target_system_state() < ACPI_STATE_S3)
1439 return true;
1440#endif
1441 return false;
1442}
ebc32824 1443
5e365c39 1444static int i915_drm_suspend(struct drm_device *dev)
ba8bbcf6 1445{
fac5e23e 1446 struct drm_i915_private *dev_priv = to_i915(dev);
52a05c30 1447 struct pci_dev *pdev = dev_priv->drm.pdev;
e5747e3a 1448 pci_power_t opregion_target_state;
d5818938 1449 int error;
61caf87c 1450
b8efb17b
ZR
1451 /* ignore lid events during suspend */
1452 mutex_lock(&dev_priv->modeset_restore_lock);
1453 dev_priv->modeset_restore = MODESET_SUSPENDED;
1454 mutex_unlock(&dev_priv->modeset_restore_lock);
1455
1f814dac
ID
1456 disable_rpm_wakeref_asserts(dev_priv);
1457
c67a470b
PZ
1458 /* We do a lot of poking in a lot of registers, make sure they work
1459 * properly. */
da7e29bd 1460 intel_display_set_init_power(dev_priv, true);
cb10799c 1461
5bcf719b
DA
1462 drm_kms_helper_poll_disable(dev);
1463
52a05c30 1464 pci_save_state(pdev);
ba8bbcf6 1465
bf9e8429 1466 error = i915_gem_suspend(dev_priv);
d5818938 1467 if (error) {
52a05c30 1468 dev_err(&pdev->dev,
d5818938 1469 "GEM idle failed, resume might fail\n");
1f814dac 1470 goto out;
d5818938 1471 }
db1b76ca 1472
6b72d486 1473 intel_display_suspend(dev);
2eb5252e 1474
d5818938 1475 intel_dp_mst_suspend(dev);
7d708ee4 1476
d5818938
DV
1477 intel_runtime_pm_disable_interrupts(dev_priv);
1478 intel_hpd_cancel_work(dev_priv);
09b64267 1479
d5818938 1480 intel_suspend_encoders(dev_priv);
0e32b39c 1481
712bf364 1482 intel_suspend_hw(dev_priv);
5669fcac 1483
275a991c 1484 i915_gem_suspend_gtt_mappings(dev_priv);
828c7908 1485
af6dc742 1486 i915_save_state(dev_priv);
9e06dd39 1487
bc87229f 1488 opregion_target_state = suspend_to_idle(dev_priv) ? PCI_D1 : PCI_D3cold;
6f9f4b7a 1489 intel_opregion_notify_adapter(dev_priv, opregion_target_state);
e5747e3a 1490
68f60946 1491 intel_uncore_suspend(dev_priv);
03d92e47 1492 intel_opregion_unregister(dev_priv);
8ee1c3db 1493
82e3b8c1 1494 intel_fbdev_set_suspend(dev, FBINFO_STATE_SUSPENDED, true);
3fa016a0 1495
62d5d69b
MK
1496 dev_priv->suspend_count++;
1497
f74ed08d 1498 intel_csr_ucode_suspend(dev_priv);
f514c2d8 1499
1f814dac
ID
1500out:
1501 enable_rpm_wakeref_asserts(dev_priv);
1502
1503 return error;
84b79f8d
RW
1504}
1505
c49d13ee 1506static int i915_drm_suspend_late(struct drm_device *dev, bool hibernation)
c3c09c95 1507{
c49d13ee 1508 struct drm_i915_private *dev_priv = to_i915(dev);
52a05c30 1509 struct pci_dev *pdev = dev_priv->drm.pdev;
bc87229f 1510 bool fw_csr;
c3c09c95
ID
1511 int ret;
1512
1f814dac
ID
1513 disable_rpm_wakeref_asserts(dev_priv);
1514
4c494a57
ID
1515 intel_display_set_init_power(dev_priv, false);
1516
b9fd799e 1517 fw_csr = !IS_GEN9_LP(dev_priv) &&
a7c8125f 1518 suspend_to_idle(dev_priv) && dev_priv->csr.dmc_payload;
bc87229f
ID
1519 /*
1520 * In case of firmware assisted context save/restore don't manually
1521 * deinit the power domains. This also means the CSR/DMC firmware will
1522 * stay active, it will power down any HW resources as required and
1523 * also enable deeper system power states that would be blocked if the
1524 * firmware was inactive.
1525 */
1526 if (!fw_csr)
1527 intel_power_domains_suspend(dev_priv);
73dfc227 1528
507e126e 1529 ret = 0;
b9fd799e 1530 if (IS_GEN9_LP(dev_priv))
507e126e 1531 bxt_enable_dc9(dev_priv);
b8aea3d1 1532 else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
507e126e
ID
1533 hsw_enable_pc8(dev_priv);
1534 else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
1535 ret = vlv_suspend_complete(dev_priv);
c3c09c95
ID
1536
1537 if (ret) {
1538 DRM_ERROR("Suspend complete failed: %d\n", ret);
bc87229f
ID
1539 if (!fw_csr)
1540 intel_power_domains_init_hw(dev_priv, true);
c3c09c95 1541
1f814dac 1542 goto out;
c3c09c95
ID
1543 }
1544
52a05c30 1545 pci_disable_device(pdev);
ab3be73f 1546 /*
54875571 1547 * During hibernation on some platforms the BIOS may try to access
ab3be73f
ID
1548 * the device even though it's already in D3 and hang the machine. So
1549 * leave the device in D0 on those platforms and hope the BIOS will
54875571
ID
1550 * power down the device properly. The issue was seen on multiple old
1551 * GENs with different BIOS vendors, so having an explicit blacklist
1552 * is inpractical; apply the workaround on everything pre GEN6. The
1553 * platforms where the issue was seen:
1554 * Lenovo Thinkpad X301, X61s, X60, T60, X41
1555 * Fujitsu FSC S7110
1556 * Acer Aspire 1830T
ab3be73f 1557 */
514e1d64 1558 if (!(hibernation && INTEL_GEN(dev_priv) < 6))
52a05c30 1559 pci_set_power_state(pdev, PCI_D3hot);
c3c09c95 1560
bc87229f
ID
1561 dev_priv->suspended_to_idle = suspend_to_idle(dev_priv);
1562
1f814dac
ID
1563out:
1564 enable_rpm_wakeref_asserts(dev_priv);
1565
1566 return ret;
c3c09c95
ID
1567}
1568
a9a251c2 1569static int i915_suspend_switcheroo(struct drm_device *dev, pm_message_t state)
84b79f8d
RW
1570{
1571 int error;
1572
ded8b07d 1573 if (!dev) {
84b79f8d
RW
1574 DRM_ERROR("dev: %p\n", dev);
1575 DRM_ERROR("DRM not initialized, aborting suspend.\n");
1576 return -ENODEV;
1577 }
1578
0b14cbd2
ID
1579 if (WARN_ON_ONCE(state.event != PM_EVENT_SUSPEND &&
1580 state.event != PM_EVENT_FREEZE))
1581 return -EINVAL;
5bcf719b
DA
1582
1583 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
1584 return 0;
6eecba33 1585
5e365c39 1586 error = i915_drm_suspend(dev);
84b79f8d
RW
1587 if (error)
1588 return error;
1589
ab3be73f 1590 return i915_drm_suspend_late(dev, false);
ba8bbcf6
JB
1591}
1592
5e365c39 1593static int i915_drm_resume(struct drm_device *dev)
76c4b250 1594{
fac5e23e 1595 struct drm_i915_private *dev_priv = to_i915(dev);
ac840ae5 1596 int ret;
9d49c0ef 1597
1f814dac 1598 disable_rpm_wakeref_asserts(dev_priv);
abc80abd 1599 intel_sanitize_gt_powersave(dev_priv);
1f814dac 1600
97d6d7ab 1601 ret = i915_ggtt_enable_hw(dev_priv);
ac840ae5
VS
1602 if (ret)
1603 DRM_ERROR("failed to re-enable GGTT\n");
1604
f74ed08d
ID
1605 intel_csr_ucode_resume(dev_priv);
1606
bf9e8429 1607 i915_gem_resume(dev_priv);
9d49c0ef 1608
af6dc742 1609 i915_restore_state(dev_priv);
8090ba8c 1610 intel_pps_unlock_regs_wa(dev_priv);
6f9f4b7a 1611 intel_opregion_setup(dev_priv);
61caf87c 1612
c39055b0 1613 intel_init_pch_refclk(dev_priv);
1833b134 1614
364aece0
PA
1615 /*
1616 * Interrupts have to be enabled before any batches are run. If not the
1617 * GPU will hang. i915_gem_init_hw() will initiate batches to
1618 * update/restore the context.
1619 *
908764f6
ID
1620 * drm_mode_config_reset() needs AUX interrupts.
1621 *
364aece0
PA
1622 * Modeset enabling in intel_modeset_init_hw() also needs working
1623 * interrupts.
1624 */
1625 intel_runtime_pm_enable_interrupts(dev_priv);
1626
908764f6
ID
1627 drm_mode_config_reset(dev);
1628
d5818938 1629 mutex_lock(&dev->struct_mutex);
bf9e8429 1630 if (i915_gem_init_hw(dev_priv)) {
d5818938 1631 DRM_ERROR("failed to re-initialize GPU, declaring wedged!\n");
821ed7df 1632 i915_gem_set_wedged(dev_priv);
d5818938
DV
1633 }
1634 mutex_unlock(&dev->struct_mutex);
226485e9 1635
bf9e8429 1636 intel_guc_resume(dev_priv);
a1c41994 1637
d5818938 1638 intel_modeset_init_hw(dev);
24576d23 1639
d5818938
DV
1640 spin_lock_irq(&dev_priv->irq_lock);
1641 if (dev_priv->display.hpd_irq_setup)
91d14251 1642 dev_priv->display.hpd_irq_setup(dev_priv);
d5818938 1643 spin_unlock_irq(&dev_priv->irq_lock);
0e32b39c 1644
d5818938 1645 intel_dp_mst_resume(dev);
e7d6f7d7 1646
a16b7658
L
1647 intel_display_resume(dev);
1648
e0b70061
L
1649 drm_kms_helper_poll_enable(dev);
1650
d5818938
DV
1651 /*
1652 * ... but also need to make sure that hotplug processing
1653 * doesn't cause havoc. Like in the driver load code we don't
1654 * bother with the tiny race here where we might loose hotplug
1655 * notifications.
1656 * */
1657 intel_hpd_init(dev_priv);
1daed3fb 1658
03d92e47 1659 intel_opregion_register(dev_priv);
44834a67 1660
82e3b8c1 1661 intel_fbdev_set_suspend(dev, FBINFO_STATE_RUNNING, false);
073f34d9 1662
b8efb17b
ZR
1663 mutex_lock(&dev_priv->modeset_restore_lock);
1664 dev_priv->modeset_restore = MODESET_DONE;
1665 mutex_unlock(&dev_priv->modeset_restore_lock);
8a187455 1666
6f9f4b7a 1667 intel_opregion_notify_adapter(dev_priv, PCI_D0);
e5747e3a 1668
54b4f68f 1669 intel_autoenable_gt_powersave(dev_priv);
ee6f280e 1670
1f814dac
ID
1671 enable_rpm_wakeref_asserts(dev_priv);
1672
074c6ada 1673 return 0;
84b79f8d
RW
1674}
1675
5e365c39 1676static int i915_drm_resume_early(struct drm_device *dev)
84b79f8d 1677{
fac5e23e 1678 struct drm_i915_private *dev_priv = to_i915(dev);
52a05c30 1679 struct pci_dev *pdev = dev_priv->drm.pdev;
44410cd0 1680 int ret;
36d61e67 1681
76c4b250
ID
1682 /*
1683 * We have a resume ordering issue with the snd-hda driver also
1684 * requiring our device to be power up. Due to the lack of a
1685 * parent/child relationship we currently solve this with an early
1686 * resume hook.
1687 *
1688 * FIXME: This should be solved with a special hdmi sink device or
1689 * similar so that power domains can be employed.
1690 */
44410cd0
ID
1691
1692 /*
1693 * Note that we need to set the power state explicitly, since we
1694 * powered off the device during freeze and the PCI core won't power
1695 * it back up for us during thaw. Powering off the device during
1696 * freeze is not a hard requirement though, and during the
1697 * suspend/resume phases the PCI core makes sure we get here with the
1698 * device powered on. So in case we change our freeze logic and keep
1699 * the device powered we can also remove the following set power state
1700 * call.
1701 */
52a05c30 1702 ret = pci_set_power_state(pdev, PCI_D0);
44410cd0
ID
1703 if (ret) {
1704 DRM_ERROR("failed to set PCI D0 power state (%d)\n", ret);
1705 goto out;
1706 }
1707
1708 /*
1709 * Note that pci_enable_device() first enables any parent bridge
1710 * device and only then sets the power state for this device. The
1711 * bridge enabling is a nop though, since bridge devices are resumed
1712 * first. The order of enabling power and enabling the device is
1713 * imposed by the PCI core as described above, so here we preserve the
1714 * same order for the freeze/thaw phases.
1715 *
1716 * TODO: eventually we should remove pci_disable_device() /
1717 * pci_enable_enable_device() from suspend/resume. Due to how they
1718 * depend on the device enable refcount we can't anyway depend on them
1719 * disabling/enabling the device.
1720 */
52a05c30 1721 if (pci_enable_device(pdev)) {
bc87229f
ID
1722 ret = -EIO;
1723 goto out;
1724 }
84b79f8d 1725
52a05c30 1726 pci_set_master(pdev);
84b79f8d 1727
1f814dac
ID
1728 disable_rpm_wakeref_asserts(dev_priv);
1729
666a4537 1730 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
1a5df187 1731 ret = vlv_resume_prepare(dev_priv, false);
36d61e67 1732 if (ret)
ff0b187f
DL
1733 DRM_ERROR("Resume prepare failed: %d, continuing anyway\n",
1734 ret);
36d61e67 1735
68f60946 1736 intel_uncore_resume_early(dev_priv);
efee833a 1737
b9fd799e 1738 if (IS_GEN9_LP(dev_priv)) {
da2f41d1
ID
1739 if (!dev_priv->suspended_to_idle)
1740 gen9_sanitize_dc_state(dev_priv);
507e126e 1741 bxt_disable_dc9(dev_priv);
da2f41d1 1742 } else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
a9a6b73a 1743 hsw_disable_pc8(dev_priv);
da2f41d1 1744 }
efee833a 1745
dc97997a 1746 intel_uncore_sanitize(dev_priv);
bc87229f 1747
b9fd799e 1748 if (IS_GEN9_LP(dev_priv) ||
a7c8125f 1749 !(dev_priv->suspended_to_idle && dev_priv->csr.dmc_payload))
bc87229f
ID
1750 intel_power_domains_init_hw(dev_priv, true);
1751
24145517
CW
1752 i915_gem_sanitize(dev_priv);
1753
6e35e8ab
ID
1754 enable_rpm_wakeref_asserts(dev_priv);
1755
bc87229f
ID
1756out:
1757 dev_priv->suspended_to_idle = false;
36d61e67
ID
1758
1759 return ret;
76c4b250
ID
1760}
1761
7f26cb88 1762static int i915_resume_switcheroo(struct drm_device *dev)
76c4b250 1763{
50a0072f 1764 int ret;
76c4b250 1765
097dd837
ID
1766 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
1767 return 0;
1768
5e365c39 1769 ret = i915_drm_resume_early(dev);
50a0072f
ID
1770 if (ret)
1771 return ret;
1772
5a17514e
ID
1773 return i915_drm_resume(dev);
1774}
1775
11ed50ec 1776/**
f3953dcb 1777 * i915_reset - reset chip after a hang
df210574 1778 * @dev_priv: device private to reset
11ed50ec 1779 *
780f262a
CW
1780 * Reset the chip. Useful if a hang is detected. Marks the device as wedged
1781 * on failure.
11ed50ec 1782 *
221fe799
CW
1783 * Caller must hold the struct_mutex.
1784 *
11ed50ec
BG
1785 * Procedure is fairly simple:
1786 * - reset the chip using the reset reg
1787 * - re-init context state
1788 * - re-init hardware status page
1789 * - re-init ring buffer
1790 * - re-init interrupt state
1791 * - re-init display
1792 */
780f262a 1793void i915_reset(struct drm_i915_private *dev_priv)
11ed50ec 1794{
d98c52cf 1795 struct i915_gpu_error *error = &dev_priv->gpu_error;
0573ed4a 1796 int ret;
11ed50ec 1797
bf9e8429 1798 lockdep_assert_held(&dev_priv->drm.struct_mutex);
8c185eca 1799 GEM_BUG_ON(!test_bit(I915_RESET_BACKOFF, &error->flags));
221fe799 1800
8c185eca 1801 if (!test_bit(I915_RESET_HANDOFF, &error->flags))
780f262a 1802 return;
11ed50ec 1803
d98c52cf 1804 /* Clear any previous failed attempts at recovery. Time to try again. */
2e8f9d32
CW
1805 if (!i915_gem_unset_wedged(dev_priv))
1806 goto wakeup;
1807
8af29b0c 1808 error->reset_count++;
d98c52cf 1809
7b4d3a16 1810 pr_notice("drm/i915: Resetting chip after gpu hang\n");
4c965543 1811 disable_irq(dev_priv->drm.irq);
0e178aef
CW
1812 ret = i915_gem_reset_prepare(dev_priv);
1813 if (ret) {
1814 DRM_ERROR("GPU recovery failed\n");
1815 intel_gpu_reset(dev_priv, ALL_ENGINES);
1816 goto error;
1817 }
9e60ab03 1818
dc97997a 1819 ret = intel_gpu_reset(dev_priv, ALL_ENGINES);
0573ed4a 1820 if (ret) {
804e59a8
CW
1821 if (ret != -ENODEV)
1822 DRM_ERROR("Failed to reset chip: %i\n", ret);
1823 else
1824 DRM_DEBUG_DRIVER("GPU reset disabled\n");
d98c52cf 1825 goto error;
11ed50ec
BG
1826 }
1827
d8027093 1828 i915_gem_reset(dev_priv);
1362b776
VS
1829 intel_overlay_reset(dev_priv);
1830
11ed50ec
BG
1831 /* Ok, now get things going again... */
1832
1833 /*
1834 * Everything depends on having the GTT running, so we need to start
1835 * there. Fortunately we don't need to do this unless we reset the
1836 * chip at a PCI level.
1837 *
1838 * Next we need to restore the context, but we don't use those
1839 * yet either...
1840 *
1841 * Ring buffer needs to be re-initialized in the KMS case, or if X
1842 * was running at the time of the reset (i.e. we weren't VT
1843 * switched away).
1844 */
bf9e8429 1845 ret = i915_gem_init_hw(dev_priv);
33d30a9c
DV
1846 if (ret) {
1847 DRM_ERROR("Failed hw init on reset %d\n", ret);
d98c52cf 1848 goto error;
11ed50ec
BG
1849 }
1850
c2a126a4
CW
1851 i915_queue_hangcheck(dev_priv);
1852
2e8f9d32 1853finish:
8d613c53 1854 i915_gem_reset_finish(dev_priv);
4c965543 1855 enable_irq(dev_priv->drm.irq);
8c185eca 1856
2e8f9d32 1857wakeup:
8c185eca
CW
1858 clear_bit(I915_RESET_HANDOFF, &error->flags);
1859 wake_up_bit(&error->flags, I915_RESET_HANDOFF);
780f262a 1860 return;
d98c52cf
CW
1861
1862error:
821ed7df 1863 i915_gem_set_wedged(dev_priv);
2e8f9d32 1864 goto finish;
11ed50ec
BG
1865}
1866
c49d13ee 1867static int i915_pm_suspend(struct device *kdev)
112b715e 1868{
c49d13ee
DW
1869 struct pci_dev *pdev = to_pci_dev(kdev);
1870 struct drm_device *dev = pci_get_drvdata(pdev);
112b715e 1871
c49d13ee
DW
1872 if (!dev) {
1873 dev_err(kdev, "DRM not initialized, aborting suspend.\n");
84b79f8d
RW
1874 return -ENODEV;
1875 }
112b715e 1876
c49d13ee 1877 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
5bcf719b
DA
1878 return 0;
1879
c49d13ee 1880 return i915_drm_suspend(dev);
76c4b250
ID
1881}
1882
c49d13ee 1883static int i915_pm_suspend_late(struct device *kdev)
76c4b250 1884{
c49d13ee 1885 struct drm_device *dev = &kdev_to_i915(kdev)->drm;
76c4b250
ID
1886
1887 /*
c965d995 1888 * We have a suspend ordering issue with the snd-hda driver also
76c4b250
ID
1889 * requiring our device to be power up. Due to the lack of a
1890 * parent/child relationship we currently solve this with an late
1891 * suspend hook.
1892 *
1893 * FIXME: This should be solved with a special hdmi sink device or
1894 * similar so that power domains can be employed.
1895 */
c49d13ee 1896 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
76c4b250 1897 return 0;
112b715e 1898
c49d13ee 1899 return i915_drm_suspend_late(dev, false);
ab3be73f
ID
1900}
1901
c49d13ee 1902static int i915_pm_poweroff_late(struct device *kdev)
ab3be73f 1903{
c49d13ee 1904 struct drm_device *dev = &kdev_to_i915(kdev)->drm;
ab3be73f 1905
c49d13ee 1906 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
ab3be73f
ID
1907 return 0;
1908
c49d13ee 1909 return i915_drm_suspend_late(dev, true);
cbda12d7
ZW
1910}
1911
c49d13ee 1912static int i915_pm_resume_early(struct device *kdev)
76c4b250 1913{
c49d13ee 1914 struct drm_device *dev = &kdev_to_i915(kdev)->drm;
76c4b250 1915
c49d13ee 1916 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
097dd837
ID
1917 return 0;
1918
c49d13ee 1919 return i915_drm_resume_early(dev);
76c4b250
ID
1920}
1921
c49d13ee 1922static int i915_pm_resume(struct device *kdev)
cbda12d7 1923{
c49d13ee 1924 struct drm_device *dev = &kdev_to_i915(kdev)->drm;
84b79f8d 1925
c49d13ee 1926 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
097dd837
ID
1927 return 0;
1928
c49d13ee 1929 return i915_drm_resume(dev);
cbda12d7
ZW
1930}
1931
1f19ac2a 1932/* freeze: before creating the hibernation_image */
c49d13ee 1933static int i915_pm_freeze(struct device *kdev)
1f19ac2a 1934{
6a800eab
CW
1935 int ret;
1936
1937 ret = i915_pm_suspend(kdev);
1938 if (ret)
1939 return ret;
1940
1941 ret = i915_gem_freeze(kdev_to_i915(kdev));
1942 if (ret)
1943 return ret;
1944
1945 return 0;
1f19ac2a
CW
1946}
1947
c49d13ee 1948static int i915_pm_freeze_late(struct device *kdev)
1f19ac2a 1949{
461fb99c
CW
1950 int ret;
1951
c49d13ee 1952 ret = i915_pm_suspend_late(kdev);
461fb99c
CW
1953 if (ret)
1954 return ret;
1955
c49d13ee 1956 ret = i915_gem_freeze_late(kdev_to_i915(kdev));
461fb99c
CW
1957 if (ret)
1958 return ret;
1959
1960 return 0;
1f19ac2a
CW
1961}
1962
1963/* thaw: called after creating the hibernation image, but before turning off. */
c49d13ee 1964static int i915_pm_thaw_early(struct device *kdev)
1f19ac2a 1965{
c49d13ee 1966 return i915_pm_resume_early(kdev);
1f19ac2a
CW
1967}
1968
c49d13ee 1969static int i915_pm_thaw(struct device *kdev)
1f19ac2a 1970{
c49d13ee 1971 return i915_pm_resume(kdev);
1f19ac2a
CW
1972}
1973
1974/* restore: called after loading the hibernation image. */
c49d13ee 1975static int i915_pm_restore_early(struct device *kdev)
1f19ac2a 1976{
c49d13ee 1977 return i915_pm_resume_early(kdev);
1f19ac2a
CW
1978}
1979
c49d13ee 1980static int i915_pm_restore(struct device *kdev)
1f19ac2a 1981{
c49d13ee 1982 return i915_pm_resume(kdev);
1f19ac2a
CW
1983}
1984
ddeea5b0
ID
1985/*
1986 * Save all Gunit registers that may be lost after a D3 and a subsequent
1987 * S0i[R123] transition. The list of registers needing a save/restore is
1988 * defined in the VLV2_S0IXRegs document. This documents marks all Gunit
1989 * registers in the following way:
1990 * - Driver: saved/restored by the driver
1991 * - Punit : saved/restored by the Punit firmware
1992 * - No, w/o marking: no need to save/restore, since the register is R/O or
1993 * used internally by the HW in a way that doesn't depend
1994 * keeping the content across a suspend/resume.
1995 * - Debug : used for debugging
1996 *
1997 * We save/restore all registers marked with 'Driver', with the following
1998 * exceptions:
1999 * - Registers out of use, including also registers marked with 'Debug'.
2000 * These have no effect on the driver's operation, so we don't save/restore
2001 * them to reduce the overhead.
2002 * - Registers that are fully setup by an initialization function called from
2003 * the resume path. For example many clock gating and RPS/RC6 registers.
2004 * - Registers that provide the right functionality with their reset defaults.
2005 *
2006 * TODO: Except for registers that based on the above 3 criteria can be safely
2007 * ignored, we save/restore all others, practically treating the HW context as
2008 * a black-box for the driver. Further investigation is needed to reduce the
2009 * saved/restored registers even further, by following the same 3 criteria.
2010 */
2011static void vlv_save_gunit_s0ix_state(struct drm_i915_private *dev_priv)
2012{
2013 struct vlv_s0ix_state *s = &dev_priv->vlv_s0ix_state;
2014 int i;
2015
2016 /* GAM 0x4000-0x4770 */
2017 s->wr_watermark = I915_READ(GEN7_WR_WATERMARK);
2018 s->gfx_prio_ctrl = I915_READ(GEN7_GFX_PRIO_CTRL);
2019 s->arb_mode = I915_READ(ARB_MODE);
2020 s->gfx_pend_tlb0 = I915_READ(GEN7_GFX_PEND_TLB0);
2021 s->gfx_pend_tlb1 = I915_READ(GEN7_GFX_PEND_TLB1);
2022
2023 for (i = 0; i < ARRAY_SIZE(s->lra_limits); i++)
22dfe79f 2024 s->lra_limits[i] = I915_READ(GEN7_LRA_LIMITS(i));
ddeea5b0
ID
2025
2026 s->media_max_req_count = I915_READ(GEN7_MEDIA_MAX_REQ_COUNT);
b5f1c97f 2027 s->gfx_max_req_count = I915_READ(GEN7_GFX_MAX_REQ_COUNT);
ddeea5b0
ID
2028
2029 s->render_hwsp = I915_READ(RENDER_HWS_PGA_GEN7);
2030 s->ecochk = I915_READ(GAM_ECOCHK);
2031 s->bsd_hwsp = I915_READ(BSD_HWS_PGA_GEN7);
2032 s->blt_hwsp = I915_READ(BLT_HWS_PGA_GEN7);
2033
2034 s->tlb_rd_addr = I915_READ(GEN7_TLB_RD_ADDR);
2035
2036 /* MBC 0x9024-0x91D0, 0x8500 */
2037 s->g3dctl = I915_READ(VLV_G3DCTL);
2038 s->gsckgctl = I915_READ(VLV_GSCKGCTL);
2039 s->mbctl = I915_READ(GEN6_MBCTL);
2040
2041 /* GCP 0x9400-0x9424, 0x8100-0x810C */
2042 s->ucgctl1 = I915_READ(GEN6_UCGCTL1);
2043 s->ucgctl3 = I915_READ(GEN6_UCGCTL3);
2044 s->rcgctl1 = I915_READ(GEN6_RCGCTL1);
2045 s->rcgctl2 = I915_READ(GEN6_RCGCTL2);
2046 s->rstctl = I915_READ(GEN6_RSTCTL);
2047 s->misccpctl = I915_READ(GEN7_MISCCPCTL);
2048
2049 /* GPM 0xA000-0xAA84, 0x8000-0x80FC */
2050 s->gfxpause = I915_READ(GEN6_GFXPAUSE);
2051 s->rpdeuhwtc = I915_READ(GEN6_RPDEUHWTC);
2052 s->rpdeuc = I915_READ(GEN6_RPDEUC);
2053 s->ecobus = I915_READ(ECOBUS);
2054 s->pwrdwnupctl = I915_READ(VLV_PWRDWNUPCTL);
2055 s->rp_down_timeout = I915_READ(GEN6_RP_DOWN_TIMEOUT);
2056 s->rp_deucsw = I915_READ(GEN6_RPDEUCSW);
2057 s->rcubmabdtmr = I915_READ(GEN6_RCUBMABDTMR);
2058 s->rcedata = I915_READ(VLV_RCEDATA);
2059 s->spare2gh = I915_READ(VLV_SPAREG2H);
2060
2061 /* Display CZ domain, 0x4400C-0x4402C, 0x4F000-0x4F11F */
2062 s->gt_imr = I915_READ(GTIMR);
2063 s->gt_ier = I915_READ(GTIER);
2064 s->pm_imr = I915_READ(GEN6_PMIMR);
2065 s->pm_ier = I915_READ(GEN6_PMIER);
2066
2067 for (i = 0; i < ARRAY_SIZE(s->gt_scratch); i++)
22dfe79f 2068 s->gt_scratch[i] = I915_READ(GEN7_GT_SCRATCH(i));
ddeea5b0
ID
2069
2070 /* GT SA CZ domain, 0x100000-0x138124 */
2071 s->tilectl = I915_READ(TILECTL);
2072 s->gt_fifoctl = I915_READ(GTFIFOCTL);
2073 s->gtlc_wake_ctrl = I915_READ(VLV_GTLC_WAKE_CTRL);
2074 s->gtlc_survive = I915_READ(VLV_GTLC_SURVIVABILITY_REG);
2075 s->pmwgicz = I915_READ(VLV_PMWGICZ);
2076
2077 /* Gunit-Display CZ domain, 0x182028-0x1821CF */
2078 s->gu_ctl0 = I915_READ(VLV_GU_CTL0);
2079 s->gu_ctl1 = I915_READ(VLV_GU_CTL1);
9c25210f 2080 s->pcbr = I915_READ(VLV_PCBR);
ddeea5b0
ID
2081 s->clock_gate_dis2 = I915_READ(VLV_GUNIT_CLOCK_GATE2);
2082
2083 /*
2084 * Not saving any of:
2085 * DFT, 0x9800-0x9EC0
2086 * SARB, 0xB000-0xB1FC
2087 * GAC, 0x5208-0x524C, 0x14000-0x14C000
2088 * PCI CFG
2089 */
2090}
2091
2092static void vlv_restore_gunit_s0ix_state(struct drm_i915_private *dev_priv)
2093{
2094 struct vlv_s0ix_state *s = &dev_priv->vlv_s0ix_state;
2095 u32 val;
2096 int i;
2097
2098 /* GAM 0x4000-0x4770 */
2099 I915_WRITE(GEN7_WR_WATERMARK, s->wr_watermark);
2100 I915_WRITE(GEN7_GFX_PRIO_CTRL, s->gfx_prio_ctrl);
2101 I915_WRITE(ARB_MODE, s->arb_mode | (0xffff << 16));
2102 I915_WRITE(GEN7_GFX_PEND_TLB0, s->gfx_pend_tlb0);
2103 I915_WRITE(GEN7_GFX_PEND_TLB1, s->gfx_pend_tlb1);
2104
2105 for (i = 0; i < ARRAY_SIZE(s->lra_limits); i++)
22dfe79f 2106 I915_WRITE(GEN7_LRA_LIMITS(i), s->lra_limits[i]);
ddeea5b0
ID
2107
2108 I915_WRITE(GEN7_MEDIA_MAX_REQ_COUNT, s->media_max_req_count);
b5f1c97f 2109 I915_WRITE(GEN7_GFX_MAX_REQ_COUNT, s->gfx_max_req_count);
ddeea5b0
ID
2110
2111 I915_WRITE(RENDER_HWS_PGA_GEN7, s->render_hwsp);
2112 I915_WRITE(GAM_ECOCHK, s->ecochk);
2113 I915_WRITE(BSD_HWS_PGA_GEN7, s->bsd_hwsp);
2114 I915_WRITE(BLT_HWS_PGA_GEN7, s->blt_hwsp);
2115
2116 I915_WRITE(GEN7_TLB_RD_ADDR, s->tlb_rd_addr);
2117
2118 /* MBC 0x9024-0x91D0, 0x8500 */
2119 I915_WRITE(VLV_G3DCTL, s->g3dctl);
2120 I915_WRITE(VLV_GSCKGCTL, s->gsckgctl);
2121 I915_WRITE(GEN6_MBCTL, s->mbctl);
2122
2123 /* GCP 0x9400-0x9424, 0x8100-0x810C */
2124 I915_WRITE(GEN6_UCGCTL1, s->ucgctl1);
2125 I915_WRITE(GEN6_UCGCTL3, s->ucgctl3);
2126 I915_WRITE(GEN6_RCGCTL1, s->rcgctl1);
2127 I915_WRITE(GEN6_RCGCTL2, s->rcgctl2);
2128 I915_WRITE(GEN6_RSTCTL, s->rstctl);
2129 I915_WRITE(GEN7_MISCCPCTL, s->misccpctl);
2130
2131 /* GPM 0xA000-0xAA84, 0x8000-0x80FC */
2132 I915_WRITE(GEN6_GFXPAUSE, s->gfxpause);
2133 I915_WRITE(GEN6_RPDEUHWTC, s->rpdeuhwtc);
2134 I915_WRITE(GEN6_RPDEUC, s->rpdeuc);
2135 I915_WRITE(ECOBUS, s->ecobus);
2136 I915_WRITE(VLV_PWRDWNUPCTL, s->pwrdwnupctl);
2137 I915_WRITE(GEN6_RP_DOWN_TIMEOUT,s->rp_down_timeout);
2138 I915_WRITE(GEN6_RPDEUCSW, s->rp_deucsw);
2139 I915_WRITE(GEN6_RCUBMABDTMR, s->rcubmabdtmr);
2140 I915_WRITE(VLV_RCEDATA, s->rcedata);
2141 I915_WRITE(VLV_SPAREG2H, s->spare2gh);
2142
2143 /* Display CZ domain, 0x4400C-0x4402C, 0x4F000-0x4F11F */
2144 I915_WRITE(GTIMR, s->gt_imr);
2145 I915_WRITE(GTIER, s->gt_ier);
2146 I915_WRITE(GEN6_PMIMR, s->pm_imr);
2147 I915_WRITE(GEN6_PMIER, s->pm_ier);
2148
2149 for (i = 0; i < ARRAY_SIZE(s->gt_scratch); i++)
22dfe79f 2150 I915_WRITE(GEN7_GT_SCRATCH(i), s->gt_scratch[i]);
ddeea5b0
ID
2151
2152 /* GT SA CZ domain, 0x100000-0x138124 */
2153 I915_WRITE(TILECTL, s->tilectl);
2154 I915_WRITE(GTFIFOCTL, s->gt_fifoctl);
2155 /*
2156 * Preserve the GT allow wake and GFX force clock bit, they are not
2157 * be restored, as they are used to control the s0ix suspend/resume
2158 * sequence by the caller.
2159 */
2160 val = I915_READ(VLV_GTLC_WAKE_CTRL);
2161 val &= VLV_GTLC_ALLOWWAKEREQ;
2162 val |= s->gtlc_wake_ctrl & ~VLV_GTLC_ALLOWWAKEREQ;
2163 I915_WRITE(VLV_GTLC_WAKE_CTRL, val);
2164
2165 val = I915_READ(VLV_GTLC_SURVIVABILITY_REG);
2166 val &= VLV_GFX_CLK_FORCE_ON_BIT;
2167 val |= s->gtlc_survive & ~VLV_GFX_CLK_FORCE_ON_BIT;
2168 I915_WRITE(VLV_GTLC_SURVIVABILITY_REG, val);
2169
2170 I915_WRITE(VLV_PMWGICZ, s->pmwgicz);
2171
2172 /* Gunit-Display CZ domain, 0x182028-0x1821CF */
2173 I915_WRITE(VLV_GU_CTL0, s->gu_ctl0);
2174 I915_WRITE(VLV_GU_CTL1, s->gu_ctl1);
9c25210f 2175 I915_WRITE(VLV_PCBR, s->pcbr);
ddeea5b0
ID
2176 I915_WRITE(VLV_GUNIT_CLOCK_GATE2, s->clock_gate_dis2);
2177}
2178
3dd14c04
CW
2179static int vlv_wait_for_pw_status(struct drm_i915_private *dev_priv,
2180 u32 mask, u32 val)
2181{
2182 /* The HW does not like us polling for PW_STATUS frequently, so
2183 * use the sleeping loop rather than risk the busy spin within
2184 * intel_wait_for_register().
2185 *
2186 * Transitioning between RC6 states should be at most 2ms (see
2187 * valleyview_enable_rps) so use a 3ms timeout.
2188 */
2189 return wait_for((I915_READ_NOTRACE(VLV_GTLC_PW_STATUS) & mask) == val,
2190 3);
2191}
2192
650ad970
ID
2193int vlv_force_gfx_clock(struct drm_i915_private *dev_priv, bool force_on)
2194{
2195 u32 val;
2196 int err;
2197
650ad970
ID
2198 val = I915_READ(VLV_GTLC_SURVIVABILITY_REG);
2199 val &= ~VLV_GFX_CLK_FORCE_ON_BIT;
2200 if (force_on)
2201 val |= VLV_GFX_CLK_FORCE_ON_BIT;
2202 I915_WRITE(VLV_GTLC_SURVIVABILITY_REG, val);
2203
2204 if (!force_on)
2205 return 0;
2206
c6ddc5f3
CW
2207 err = intel_wait_for_register(dev_priv,
2208 VLV_GTLC_SURVIVABILITY_REG,
2209 VLV_GFX_CLK_STATUS_BIT,
2210 VLV_GFX_CLK_STATUS_BIT,
2211 20);
650ad970
ID
2212 if (err)
2213 DRM_ERROR("timeout waiting for GFX clock force-on (%08x)\n",
2214 I915_READ(VLV_GTLC_SURVIVABILITY_REG));
2215
2216 return err;
650ad970
ID
2217}
2218
ddeea5b0
ID
2219static int vlv_allow_gt_wake(struct drm_i915_private *dev_priv, bool allow)
2220{
3dd14c04 2221 u32 mask;
ddeea5b0 2222 u32 val;
3dd14c04 2223 int err;
ddeea5b0
ID
2224
2225 val = I915_READ(VLV_GTLC_WAKE_CTRL);
2226 val &= ~VLV_GTLC_ALLOWWAKEREQ;
2227 if (allow)
2228 val |= VLV_GTLC_ALLOWWAKEREQ;
2229 I915_WRITE(VLV_GTLC_WAKE_CTRL, val);
2230 POSTING_READ(VLV_GTLC_WAKE_CTRL);
2231
3dd14c04
CW
2232 mask = VLV_GTLC_ALLOWWAKEACK;
2233 val = allow ? mask : 0;
2234
2235 err = vlv_wait_for_pw_status(dev_priv, mask, val);
ddeea5b0
ID
2236 if (err)
2237 DRM_ERROR("timeout disabling GT waking\n");
b2736695 2238
ddeea5b0 2239 return err;
ddeea5b0
ID
2240}
2241
3dd14c04
CW
2242static void vlv_wait_for_gt_wells(struct drm_i915_private *dev_priv,
2243 bool wait_for_on)
ddeea5b0
ID
2244{
2245 u32 mask;
2246 u32 val;
ddeea5b0
ID
2247
2248 mask = VLV_GTLC_PW_MEDIA_STATUS_MASK | VLV_GTLC_PW_RENDER_STATUS_MASK;
2249 val = wait_for_on ? mask : 0;
ddeea5b0
ID
2250
2251 /*
2252 * RC6 transitioning can be delayed up to 2 msec (see
2253 * valleyview_enable_rps), use 3 msec for safety.
2254 */
3dd14c04 2255 if (vlv_wait_for_pw_status(dev_priv, mask, val))
ddeea5b0 2256 DRM_ERROR("timeout waiting for GT wells to go %s\n",
87ad3212 2257 onoff(wait_for_on));
ddeea5b0
ID
2258}
2259
2260static void vlv_check_no_gt_access(struct drm_i915_private *dev_priv)
2261{
2262 if (!(I915_READ(VLV_GTLC_PW_STATUS) & VLV_GTLC_ALLOWWAKEERR))
2263 return;
2264
6fa283b0 2265 DRM_DEBUG_DRIVER("GT register access while GT waking disabled\n");
ddeea5b0
ID
2266 I915_WRITE(VLV_GTLC_PW_STATUS, VLV_GTLC_ALLOWWAKEERR);
2267}
2268
ebc32824 2269static int vlv_suspend_complete(struct drm_i915_private *dev_priv)
ddeea5b0
ID
2270{
2271 u32 mask;
2272 int err;
2273
2274 /*
2275 * Bspec defines the following GT well on flags as debug only, so
2276 * don't treat them as hard failures.
2277 */
3dd14c04 2278 vlv_wait_for_gt_wells(dev_priv, false);
ddeea5b0
ID
2279
2280 mask = VLV_GTLC_RENDER_CTX_EXISTS | VLV_GTLC_MEDIA_CTX_EXISTS;
2281 WARN_ON((I915_READ(VLV_GTLC_WAKE_CTRL) & mask) != mask);
2282
2283 vlv_check_no_gt_access(dev_priv);
2284
2285 err = vlv_force_gfx_clock(dev_priv, true);
2286 if (err)
2287 goto err1;
2288
2289 err = vlv_allow_gt_wake(dev_priv, false);
2290 if (err)
2291 goto err2;
98711167 2292
2d1fe073 2293 if (!IS_CHERRYVIEW(dev_priv))
98711167 2294 vlv_save_gunit_s0ix_state(dev_priv);
ddeea5b0
ID
2295
2296 err = vlv_force_gfx_clock(dev_priv, false);
2297 if (err)
2298 goto err2;
2299
2300 return 0;
2301
2302err2:
2303 /* For safety always re-enable waking and disable gfx clock forcing */
2304 vlv_allow_gt_wake(dev_priv, true);
2305err1:
2306 vlv_force_gfx_clock(dev_priv, false);
2307
2308 return err;
2309}
2310
016970be
SK
2311static int vlv_resume_prepare(struct drm_i915_private *dev_priv,
2312 bool rpm_resume)
ddeea5b0 2313{
ddeea5b0
ID
2314 int err;
2315 int ret;
2316
2317 /*
2318 * If any of the steps fail just try to continue, that's the best we
2319 * can do at this point. Return the first error code (which will also
2320 * leave RPM permanently disabled).
2321 */
2322 ret = vlv_force_gfx_clock(dev_priv, true);
2323
2d1fe073 2324 if (!IS_CHERRYVIEW(dev_priv))
98711167 2325 vlv_restore_gunit_s0ix_state(dev_priv);
ddeea5b0
ID
2326
2327 err = vlv_allow_gt_wake(dev_priv, true);
2328 if (!ret)
2329 ret = err;
2330
2331 err = vlv_force_gfx_clock(dev_priv, false);
2332 if (!ret)
2333 ret = err;
2334
2335 vlv_check_no_gt_access(dev_priv);
2336
7c108fd8 2337 if (rpm_resume)
46f16e63 2338 intel_init_clock_gating(dev_priv);
ddeea5b0
ID
2339
2340 return ret;
2341}
2342
c49d13ee 2343static int intel_runtime_suspend(struct device *kdev)
8a187455 2344{
c49d13ee 2345 struct pci_dev *pdev = to_pci_dev(kdev);
8a187455 2346 struct drm_device *dev = pci_get_drvdata(pdev);
fac5e23e 2347 struct drm_i915_private *dev_priv = to_i915(dev);
0ab9cfeb 2348 int ret;
8a187455 2349
dc97997a 2350 if (WARN_ON_ONCE(!(dev_priv->rps.enabled && intel_enable_rc6())))
c6df39b5
ID
2351 return -ENODEV;
2352
6772ffe0 2353 if (WARN_ON_ONCE(!HAS_RUNTIME_PM(dev_priv)))
604effb7
ID
2354 return -ENODEV;
2355
8a187455
PZ
2356 DRM_DEBUG_KMS("Suspending device\n");
2357
1f814dac
ID
2358 disable_rpm_wakeref_asserts(dev_priv);
2359
d6102977
ID
2360 /*
2361 * We are safe here against re-faults, since the fault handler takes
2362 * an RPM reference.
2363 */
7c108fd8 2364 i915_gem_runtime_suspend(dev_priv);
d6102977 2365
bf9e8429 2366 intel_guc_suspend(dev_priv);
a1c41994 2367
2eb5252e 2368 intel_runtime_pm_disable_interrupts(dev_priv);
b5478bcd 2369
507e126e 2370 ret = 0;
b9fd799e 2371 if (IS_GEN9_LP(dev_priv)) {
507e126e
ID
2372 bxt_display_core_uninit(dev_priv);
2373 bxt_enable_dc9(dev_priv);
2374 } else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
2375 hsw_enable_pc8(dev_priv);
2376 } else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
2377 ret = vlv_suspend_complete(dev_priv);
2378 }
2379
0ab9cfeb
ID
2380 if (ret) {
2381 DRM_ERROR("Runtime suspend failed, disabling it (%d)\n", ret);
b963291c 2382 intel_runtime_pm_enable_interrupts(dev_priv);
0ab9cfeb 2383
1f814dac
ID
2384 enable_rpm_wakeref_asserts(dev_priv);
2385
0ab9cfeb
ID
2386 return ret;
2387 }
a8a8bd54 2388
68f60946 2389 intel_uncore_suspend(dev_priv);
1f814dac
ID
2390
2391 enable_rpm_wakeref_asserts(dev_priv);
2392 WARN_ON_ONCE(atomic_read(&dev_priv->pm.wakeref_count));
55ec45c2 2393
bc3b9346 2394 if (intel_uncore_arm_unclaimed_mmio_detection(dev_priv))
55ec45c2
MK
2395 DRM_ERROR("Unclaimed access detected prior to suspending\n");
2396
8a187455 2397 dev_priv->pm.suspended = true;
1fb2362b
KCA
2398
2399 /*
c8a0bd42
PZ
2400 * FIXME: We really should find a document that references the arguments
2401 * used below!
1fb2362b 2402 */
6f9f4b7a 2403 if (IS_BROADWELL(dev_priv)) {
d37ae19a
PZ
2404 /*
2405 * On Broadwell, if we use PCI_D1 the PCH DDI ports will stop
2406 * being detected, and the call we do at intel_runtime_resume()
2407 * won't be able to restore them. Since PCI_D3hot matches the
2408 * actual specification and appears to be working, use it.
2409 */
6f9f4b7a 2410 intel_opregion_notify_adapter(dev_priv, PCI_D3hot);
d37ae19a 2411 } else {
c8a0bd42
PZ
2412 /*
2413 * current versions of firmware which depend on this opregion
2414 * notification have repurposed the D1 definition to mean
2415 * "runtime suspended" vs. what you would normally expect (D3)
2416 * to distinguish it from notifications that might be sent via
2417 * the suspend path.
2418 */
6f9f4b7a 2419 intel_opregion_notify_adapter(dev_priv, PCI_D1);
c8a0bd42 2420 }
8a187455 2421
59bad947 2422 assert_forcewakes_inactive(dev_priv);
dc9fb09c 2423
21d6e0bd 2424 if (!IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv))
19625e85
L
2425 intel_hpd_poll_init(dev_priv);
2426
a8a8bd54 2427 DRM_DEBUG_KMS("Device suspended\n");
8a187455
PZ
2428 return 0;
2429}
2430
c49d13ee 2431static int intel_runtime_resume(struct device *kdev)
8a187455 2432{
c49d13ee 2433 struct pci_dev *pdev = to_pci_dev(kdev);
8a187455 2434 struct drm_device *dev = pci_get_drvdata(pdev);
fac5e23e 2435 struct drm_i915_private *dev_priv = to_i915(dev);
1a5df187 2436 int ret = 0;
8a187455 2437
6772ffe0 2438 if (WARN_ON_ONCE(!HAS_RUNTIME_PM(dev_priv)))
604effb7 2439 return -ENODEV;
8a187455
PZ
2440
2441 DRM_DEBUG_KMS("Resuming device\n");
2442
1f814dac
ID
2443 WARN_ON_ONCE(atomic_read(&dev_priv->pm.wakeref_count));
2444 disable_rpm_wakeref_asserts(dev_priv);
2445
6f9f4b7a 2446 intel_opregion_notify_adapter(dev_priv, PCI_D0);
8a187455 2447 dev_priv->pm.suspended = false;
55ec45c2
MK
2448 if (intel_uncore_unclaimed_mmio(dev_priv))
2449 DRM_DEBUG_DRIVER("Unclaimed access during suspend, bios?\n");
8a187455 2450
bf9e8429 2451 intel_guc_resume(dev_priv);
a1c41994 2452
1a5df187 2453 if (IS_GEN6(dev_priv))
c39055b0 2454 intel_init_pch_refclk(dev_priv);
31335cec 2455
b9fd799e 2456 if (IS_GEN9_LP(dev_priv)) {
507e126e
ID
2457 bxt_disable_dc9(dev_priv);
2458 bxt_display_core_init(dev_priv, true);
f62c79b3
ID
2459 if (dev_priv->csr.dmc_payload &&
2460 (dev_priv->csr.allowed_dc_mask & DC_STATE_EN_UPTO_DC5))
2461 gen9_enable_dc5(dev_priv);
507e126e 2462 } else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
1a5df187 2463 hsw_disable_pc8(dev_priv);
507e126e 2464 } else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
1a5df187 2465 ret = vlv_resume_prepare(dev_priv, true);
507e126e 2466 }
1a5df187 2467
0ab9cfeb
ID
2468 /*
2469 * No point of rolling back things in case of an error, as the best
2470 * we can do is to hope that things will still work (and disable RPM).
2471 */
c6be607a 2472 i915_gem_init_swizzling(dev_priv);
83bf6d55 2473 i915_gem_restore_fences(dev_priv);
92b806d3 2474
b963291c 2475 intel_runtime_pm_enable_interrupts(dev_priv);
08d8a232
VS
2476
2477 /*
2478 * On VLV/CHV display interrupts are part of the display
2479 * power well, so hpd is reinitialized from there. For
2480 * everyone else do it here.
2481 */
666a4537 2482 if (!IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv))
08d8a232
VS
2483 intel_hpd_init(dev_priv);
2484
1f814dac
ID
2485 enable_rpm_wakeref_asserts(dev_priv);
2486
0ab9cfeb
ID
2487 if (ret)
2488 DRM_ERROR("Runtime resume failed, disabling it (%d)\n", ret);
2489 else
2490 DRM_DEBUG_KMS("Device resumed\n");
2491
2492 return ret;
8a187455
PZ
2493}
2494
42f5551d 2495const struct dev_pm_ops i915_pm_ops = {
5545dbbf
ID
2496 /*
2497 * S0ix (via system suspend) and S3 event handlers [PMSG_SUSPEND,
2498 * PMSG_RESUME]
2499 */
0206e353 2500 .suspend = i915_pm_suspend,
76c4b250
ID
2501 .suspend_late = i915_pm_suspend_late,
2502 .resume_early = i915_pm_resume_early,
0206e353 2503 .resume = i915_pm_resume,
5545dbbf
ID
2504
2505 /*
2506 * S4 event handlers
2507 * @freeze, @freeze_late : called (1) before creating the
2508 * hibernation image [PMSG_FREEZE] and
2509 * (2) after rebooting, before restoring
2510 * the image [PMSG_QUIESCE]
2511 * @thaw, @thaw_early : called (1) after creating the hibernation
2512 * image, before writing it [PMSG_THAW]
2513 * and (2) after failing to create or
2514 * restore the image [PMSG_RECOVER]
2515 * @poweroff, @poweroff_late: called after writing the hibernation
2516 * image, before rebooting [PMSG_HIBERNATE]
2517 * @restore, @restore_early : called after rebooting and restoring the
2518 * hibernation image [PMSG_RESTORE]
2519 */
1f19ac2a
CW
2520 .freeze = i915_pm_freeze,
2521 .freeze_late = i915_pm_freeze_late,
2522 .thaw_early = i915_pm_thaw_early,
2523 .thaw = i915_pm_thaw,
36d61e67 2524 .poweroff = i915_pm_suspend,
ab3be73f 2525 .poweroff_late = i915_pm_poweroff_late,
1f19ac2a
CW
2526 .restore_early = i915_pm_restore_early,
2527 .restore = i915_pm_restore,
5545dbbf
ID
2528
2529 /* S0ix (via runtime suspend) event handlers */
97bea207
PZ
2530 .runtime_suspend = intel_runtime_suspend,
2531 .runtime_resume = intel_runtime_resume,
cbda12d7
ZW
2532};
2533
78b68556 2534static const struct vm_operations_struct i915_gem_vm_ops = {
de151cf6 2535 .fault = i915_gem_fault,
ab00b3e5
JB
2536 .open = drm_gem_vm_open,
2537 .close = drm_gem_vm_close,
de151cf6
JB
2538};
2539
e08e96de
AV
2540static const struct file_operations i915_driver_fops = {
2541 .owner = THIS_MODULE,
2542 .open = drm_open,
2543 .release = drm_release,
2544 .unlocked_ioctl = drm_ioctl,
2545 .mmap = drm_gem_mmap,
2546 .poll = drm_poll,
e08e96de 2547 .read = drm_read,
e08e96de 2548 .compat_ioctl = i915_compat_ioctl,
e08e96de
AV
2549 .llseek = noop_llseek,
2550};
2551
0673ad47
CW
2552static int
2553i915_gem_reject_pin_ioctl(struct drm_device *dev, void *data,
2554 struct drm_file *file)
2555{
2556 return -ENODEV;
2557}
2558
2559static const struct drm_ioctl_desc i915_ioctls[] = {
2560 DRM_IOCTL_DEF_DRV(I915_INIT, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
2561 DRM_IOCTL_DEF_DRV(I915_FLUSH, drm_noop, DRM_AUTH),
2562 DRM_IOCTL_DEF_DRV(I915_FLIP, drm_noop, DRM_AUTH),
2563 DRM_IOCTL_DEF_DRV(I915_BATCHBUFFER, drm_noop, DRM_AUTH),
2564 DRM_IOCTL_DEF_DRV(I915_IRQ_EMIT, drm_noop, DRM_AUTH),
2565 DRM_IOCTL_DEF_DRV(I915_IRQ_WAIT, drm_noop, DRM_AUTH),
2566 DRM_IOCTL_DEF_DRV(I915_GETPARAM, i915_getparam, DRM_AUTH|DRM_RENDER_ALLOW),
2567 DRM_IOCTL_DEF_DRV(I915_SETPARAM, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
2568 DRM_IOCTL_DEF_DRV(I915_ALLOC, drm_noop, DRM_AUTH),
2569 DRM_IOCTL_DEF_DRV(I915_FREE, drm_noop, DRM_AUTH),
2570 DRM_IOCTL_DEF_DRV(I915_INIT_HEAP, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
2571 DRM_IOCTL_DEF_DRV(I915_CMDBUFFER, drm_noop, DRM_AUTH),
2572 DRM_IOCTL_DEF_DRV(I915_DESTROY_HEAP, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
2573 DRM_IOCTL_DEF_DRV(I915_SET_VBLANK_PIPE, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
2574 DRM_IOCTL_DEF_DRV(I915_GET_VBLANK_PIPE, drm_noop, DRM_AUTH),
2575 DRM_IOCTL_DEF_DRV(I915_VBLANK_SWAP, drm_noop, DRM_AUTH),
2576 DRM_IOCTL_DEF_DRV(I915_HWS_ADDR, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
2577 DRM_IOCTL_DEF_DRV(I915_GEM_INIT, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
2578 DRM_IOCTL_DEF_DRV(I915_GEM_EXECBUFFER, i915_gem_execbuffer, DRM_AUTH),
fec0445c 2579 DRM_IOCTL_DEF_DRV(I915_GEM_EXECBUFFER2_WR, i915_gem_execbuffer2, DRM_AUTH|DRM_RENDER_ALLOW),
0673ad47
CW
2580 DRM_IOCTL_DEF_DRV(I915_GEM_PIN, i915_gem_reject_pin_ioctl, DRM_AUTH|DRM_ROOT_ONLY),
2581 DRM_IOCTL_DEF_DRV(I915_GEM_UNPIN, i915_gem_reject_pin_ioctl, DRM_AUTH|DRM_ROOT_ONLY),
2582 DRM_IOCTL_DEF_DRV(I915_GEM_BUSY, i915_gem_busy_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
2583 DRM_IOCTL_DEF_DRV(I915_GEM_SET_CACHING, i915_gem_set_caching_ioctl, DRM_RENDER_ALLOW),
2584 DRM_IOCTL_DEF_DRV(I915_GEM_GET_CACHING, i915_gem_get_caching_ioctl, DRM_RENDER_ALLOW),
2585 DRM_IOCTL_DEF_DRV(I915_GEM_THROTTLE, i915_gem_throttle_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
2586 DRM_IOCTL_DEF_DRV(I915_GEM_ENTERVT, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
2587 DRM_IOCTL_DEF_DRV(I915_GEM_LEAVEVT, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
2588 DRM_IOCTL_DEF_DRV(I915_GEM_CREATE, i915_gem_create_ioctl, DRM_RENDER_ALLOW),
2589 DRM_IOCTL_DEF_DRV(I915_GEM_PREAD, i915_gem_pread_ioctl, DRM_RENDER_ALLOW),
2590 DRM_IOCTL_DEF_DRV(I915_GEM_PWRITE, i915_gem_pwrite_ioctl, DRM_RENDER_ALLOW),
2591 DRM_IOCTL_DEF_DRV(I915_GEM_MMAP, i915_gem_mmap_ioctl, DRM_RENDER_ALLOW),
2592 DRM_IOCTL_DEF_DRV(I915_GEM_MMAP_GTT, i915_gem_mmap_gtt_ioctl, DRM_RENDER_ALLOW),
2593 DRM_IOCTL_DEF_DRV(I915_GEM_SET_DOMAIN, i915_gem_set_domain_ioctl, DRM_RENDER_ALLOW),
2594 DRM_IOCTL_DEF_DRV(I915_GEM_SW_FINISH, i915_gem_sw_finish_ioctl, DRM_RENDER_ALLOW),
111dbcab
CW
2595 DRM_IOCTL_DEF_DRV(I915_GEM_SET_TILING, i915_gem_set_tiling_ioctl, DRM_RENDER_ALLOW),
2596 DRM_IOCTL_DEF_DRV(I915_GEM_GET_TILING, i915_gem_get_tiling_ioctl, DRM_RENDER_ALLOW),
0673ad47
CW
2597 DRM_IOCTL_DEF_DRV(I915_GEM_GET_APERTURE, i915_gem_get_aperture_ioctl, DRM_RENDER_ALLOW),
2598 DRM_IOCTL_DEF_DRV(I915_GET_PIPE_FROM_CRTC_ID, intel_get_pipe_from_crtc_id, 0),
2599 DRM_IOCTL_DEF_DRV(I915_GEM_MADVISE, i915_gem_madvise_ioctl, DRM_RENDER_ALLOW),
2600 DRM_IOCTL_DEF_DRV(I915_OVERLAY_PUT_IMAGE, intel_overlay_put_image_ioctl, DRM_MASTER|DRM_CONTROL_ALLOW),
2601 DRM_IOCTL_DEF_DRV(I915_OVERLAY_ATTRS, intel_overlay_attrs_ioctl, DRM_MASTER|DRM_CONTROL_ALLOW),
2602 DRM_IOCTL_DEF_DRV(I915_SET_SPRITE_COLORKEY, intel_sprite_set_colorkey, DRM_MASTER|DRM_CONTROL_ALLOW),
2603 DRM_IOCTL_DEF_DRV(I915_GET_SPRITE_COLORKEY, drm_noop, DRM_MASTER|DRM_CONTROL_ALLOW),
2604 DRM_IOCTL_DEF_DRV(I915_GEM_WAIT, i915_gem_wait_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
2605 DRM_IOCTL_DEF_DRV(I915_GEM_CONTEXT_CREATE, i915_gem_context_create_ioctl, DRM_RENDER_ALLOW),
2606 DRM_IOCTL_DEF_DRV(I915_GEM_CONTEXT_DESTROY, i915_gem_context_destroy_ioctl, DRM_RENDER_ALLOW),
2607 DRM_IOCTL_DEF_DRV(I915_REG_READ, i915_reg_read_ioctl, DRM_RENDER_ALLOW),
2608 DRM_IOCTL_DEF_DRV(I915_GET_RESET_STATS, i915_gem_context_reset_stats_ioctl, DRM_RENDER_ALLOW),
2609 DRM_IOCTL_DEF_DRV(I915_GEM_USERPTR, i915_gem_userptr_ioctl, DRM_RENDER_ALLOW),
2610 DRM_IOCTL_DEF_DRV(I915_GEM_CONTEXT_GETPARAM, i915_gem_context_getparam_ioctl, DRM_RENDER_ALLOW),
2611 DRM_IOCTL_DEF_DRV(I915_GEM_CONTEXT_SETPARAM, i915_gem_context_setparam_ioctl, DRM_RENDER_ALLOW),
eec688e1 2612 DRM_IOCTL_DEF_DRV(I915_PERF_OPEN, i915_perf_open_ioctl, DRM_RENDER_ALLOW),
0673ad47
CW
2613};
2614
1da177e4 2615static struct drm_driver driver = {
0c54781b
MW
2616 /* Don't use MTRRs here; the Xserver or userspace app should
2617 * deal with them for Intel hardware.
792d2b9a 2618 */
673a394b 2619 .driver_features =
10ba5012 2620 DRIVER_HAVE_IRQ | DRIVER_IRQ_SHARED | DRIVER_GEM | DRIVER_PRIME |
8d2b47dd 2621 DRIVER_RENDER | DRIVER_MODESET | DRIVER_ATOMIC,
cad3688f 2622 .release = i915_driver_release,
673a394b 2623 .open = i915_driver_open,
22eae947 2624 .lastclose = i915_driver_lastclose,
673a394b 2625 .postclose = i915_driver_postclose,
915b4d11 2626 .set_busid = drm_pci_set_busid,
d8e29209 2627
b1f788c6 2628 .gem_close_object = i915_gem_close_object,
f0cd5182 2629 .gem_free_object_unlocked = i915_gem_free_object,
de151cf6 2630 .gem_vm_ops = &i915_gem_vm_ops,
1286ff73
DV
2631
2632 .prime_handle_to_fd = drm_gem_prime_handle_to_fd,
2633 .prime_fd_to_handle = drm_gem_prime_fd_to_handle,
2634 .gem_prime_export = i915_gem_prime_export,
2635 .gem_prime_import = i915_gem_prime_import,
2636
ff72145b 2637 .dumb_create = i915_gem_dumb_create,
da6b51d0 2638 .dumb_map_offset = i915_gem_mmap_gtt,
43387b37 2639 .dumb_destroy = drm_gem_dumb_destroy,
1da177e4 2640 .ioctls = i915_ioctls,
0673ad47 2641 .num_ioctls = ARRAY_SIZE(i915_ioctls),
e08e96de 2642 .fops = &i915_driver_fops,
22eae947
DA
2643 .name = DRIVER_NAME,
2644 .desc = DRIVER_DESC,
2645 .date = DRIVER_DATE,
2646 .major = DRIVER_MAJOR,
2647 .minor = DRIVER_MINOR,
2648 .patchlevel = DRIVER_PATCHLEVEL,
1da177e4 2649};
66d9cb5d
CW
2650
2651#if IS_ENABLED(CONFIG_DRM_I915_SELFTEST)
2652#include "selftests/mock_drm.c"
2653#endif