]> git.proxmox.com Git - mirror_ubuntu-bionic-kernel.git/blame - drivers/gpu/drm/i915/i915_drv.c
drm/i915: Remove DRIVER_MODESET checks in load/unload/close code
[mirror_ubuntu-bionic-kernel.git] / drivers / gpu / drm / i915 / i915_drv.c
CommitLineData
1da177e4
LT
1/* i915_drv.c -- i830,i845,i855,i865,i915 driver -*- linux-c -*-
2 */
0d6aa60b 3/*
bc54fd1a 4 *
1da177e4
LT
5 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
6 * All Rights Reserved.
bc54fd1a
DA
7 *
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the
10 * "Software"), to deal in the Software without restriction, including
11 * without limitation the rights to use, copy, modify, merge, publish,
12 * distribute, sub license, and/or sell copies of the Software, and to
13 * permit persons to whom the Software is furnished to do so, subject to
14 * the following conditions:
15 *
16 * The above copyright notice and this permission notice (including the
17 * next paragraph) shall be included in all copies or substantial portions
18 * of the Software.
19 *
20 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
21 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
22 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
23 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
24 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
25 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
26 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
27 *
0d6aa60b 28 */
1da177e4 29
5669fcac 30#include <linux/device.h>
e5747e3a 31#include <linux/acpi.h>
760285e7
DH
32#include <drm/drmP.h>
33#include <drm/i915_drm.h>
1da177e4 34#include "i915_drv.h"
990bbdad 35#include "i915_trace.h"
f49f0586 36#include "intel_drv.h"
1da177e4 37
79e53945 38#include <linux/console.h>
e0cd3608 39#include <linux/module.h>
d6102977 40#include <linux/pm_runtime.h>
760285e7 41#include <drm/drm_crtc_helper.h>
79e53945 42
112b715e
KH
43static struct drm_driver driver;
44
a57c774a
AK
45#define GEN_DEFAULT_PIPEOFFSETS \
46 .pipe_offsets = { PIPE_A_OFFSET, PIPE_B_OFFSET, \
47 PIPE_C_OFFSET, PIPE_EDP_OFFSET }, \
48 .trans_offsets = { TRANSCODER_A_OFFSET, TRANSCODER_B_OFFSET, \
49 TRANSCODER_C_OFFSET, TRANSCODER_EDP_OFFSET }, \
a57c774a
AK
50 .palette_offsets = { PALETTE_A_OFFSET, PALETTE_B_OFFSET }
51
84fd4f4e
RB
52#define GEN_CHV_PIPEOFFSETS \
53 .pipe_offsets = { PIPE_A_OFFSET, PIPE_B_OFFSET, \
54 CHV_PIPE_C_OFFSET }, \
55 .trans_offsets = { TRANSCODER_A_OFFSET, TRANSCODER_B_OFFSET, \
56 CHV_TRANSCODER_C_OFFSET, }, \
84fd4f4e
RB
57 .palette_offsets = { PALETTE_A_OFFSET, PALETTE_B_OFFSET, \
58 CHV_PALETTE_C_OFFSET }
a57c774a 59
5efb3e28
VS
60#define CURSOR_OFFSETS \
61 .cursor_offsets = { CURSOR_A_OFFSET, CURSOR_B_OFFSET, CHV_CURSOR_C_OFFSET }
62
63#define IVB_CURSOR_OFFSETS \
64 .cursor_offsets = { CURSOR_A_OFFSET, IVB_CURSOR_B_OFFSET, IVB_CURSOR_C_OFFSET }
65
9a7e8492 66static const struct intel_device_info intel_i830_info = {
7eb552ae 67 .gen = 2, .is_mobile = 1, .cursor_needs_physical = 1, .num_pipes = 2,
31578148 68 .has_overlay = 1, .overlay_needs_physical = 1,
73ae478c 69 .ring_mask = RENDER_RING,
a57c774a 70 GEN_DEFAULT_PIPEOFFSETS,
5efb3e28 71 CURSOR_OFFSETS,
cfdf1fa2
KH
72};
73
9a7e8492 74static const struct intel_device_info intel_845g_info = {
7eb552ae 75 .gen = 2, .num_pipes = 1,
31578148 76 .has_overlay = 1, .overlay_needs_physical = 1,
73ae478c 77 .ring_mask = RENDER_RING,
a57c774a 78 GEN_DEFAULT_PIPEOFFSETS,
5efb3e28 79 CURSOR_OFFSETS,
cfdf1fa2
KH
80};
81
9a7e8492 82static const struct intel_device_info intel_i85x_info = {
7eb552ae 83 .gen = 2, .is_i85x = 1, .is_mobile = 1, .num_pipes = 2,
5ce8ba7c 84 .cursor_needs_physical = 1,
31578148 85 .has_overlay = 1, .overlay_needs_physical = 1,
fd70d52a 86 .has_fbc = 1,
73ae478c 87 .ring_mask = RENDER_RING,
a57c774a 88 GEN_DEFAULT_PIPEOFFSETS,
5efb3e28 89 CURSOR_OFFSETS,
cfdf1fa2
KH
90};
91
9a7e8492 92static const struct intel_device_info intel_i865g_info = {
7eb552ae 93 .gen = 2, .num_pipes = 1,
31578148 94 .has_overlay = 1, .overlay_needs_physical = 1,
73ae478c 95 .ring_mask = RENDER_RING,
a57c774a 96 GEN_DEFAULT_PIPEOFFSETS,
5efb3e28 97 CURSOR_OFFSETS,
cfdf1fa2
KH
98};
99
9a7e8492 100static const struct intel_device_info intel_i915g_info = {
7eb552ae 101 .gen = 3, .is_i915g = 1, .cursor_needs_physical = 1, .num_pipes = 2,
31578148 102 .has_overlay = 1, .overlay_needs_physical = 1,
73ae478c 103 .ring_mask = RENDER_RING,
a57c774a 104 GEN_DEFAULT_PIPEOFFSETS,
5efb3e28 105 CURSOR_OFFSETS,
cfdf1fa2 106};
9a7e8492 107static const struct intel_device_info intel_i915gm_info = {
7eb552ae 108 .gen = 3, .is_mobile = 1, .num_pipes = 2,
b295d1b6 109 .cursor_needs_physical = 1,
31578148 110 .has_overlay = 1, .overlay_needs_physical = 1,
a6c45cf0 111 .supports_tv = 1,
fd70d52a 112 .has_fbc = 1,
73ae478c 113 .ring_mask = RENDER_RING,
a57c774a 114 GEN_DEFAULT_PIPEOFFSETS,
5efb3e28 115 CURSOR_OFFSETS,
cfdf1fa2 116};
9a7e8492 117static const struct intel_device_info intel_i945g_info = {
7eb552ae 118 .gen = 3, .has_hotplug = 1, .cursor_needs_physical = 1, .num_pipes = 2,
31578148 119 .has_overlay = 1, .overlay_needs_physical = 1,
73ae478c 120 .ring_mask = RENDER_RING,
a57c774a 121 GEN_DEFAULT_PIPEOFFSETS,
5efb3e28 122 CURSOR_OFFSETS,
cfdf1fa2 123};
9a7e8492 124static const struct intel_device_info intel_i945gm_info = {
7eb552ae 125 .gen = 3, .is_i945gm = 1, .is_mobile = 1, .num_pipes = 2,
b295d1b6 126 .has_hotplug = 1, .cursor_needs_physical = 1,
31578148 127 .has_overlay = 1, .overlay_needs_physical = 1,
a6c45cf0 128 .supports_tv = 1,
fd70d52a 129 .has_fbc = 1,
73ae478c 130 .ring_mask = RENDER_RING,
a57c774a 131 GEN_DEFAULT_PIPEOFFSETS,
5efb3e28 132 CURSOR_OFFSETS,
cfdf1fa2
KH
133};
134
9a7e8492 135static const struct intel_device_info intel_i965g_info = {
7eb552ae 136 .gen = 4, .is_broadwater = 1, .num_pipes = 2,
c96c3a8c 137 .has_hotplug = 1,
31578148 138 .has_overlay = 1,
73ae478c 139 .ring_mask = RENDER_RING,
a57c774a 140 GEN_DEFAULT_PIPEOFFSETS,
5efb3e28 141 CURSOR_OFFSETS,
cfdf1fa2
KH
142};
143
9a7e8492 144static const struct intel_device_info intel_i965gm_info = {
7eb552ae 145 .gen = 4, .is_crestline = 1, .num_pipes = 2,
e3c4e5dd 146 .is_mobile = 1, .has_fbc = 1, .has_hotplug = 1,
31578148 147 .has_overlay = 1,
a6c45cf0 148 .supports_tv = 1,
73ae478c 149 .ring_mask = RENDER_RING,
a57c774a 150 GEN_DEFAULT_PIPEOFFSETS,
5efb3e28 151 CURSOR_OFFSETS,
cfdf1fa2
KH
152};
153
9a7e8492 154static const struct intel_device_info intel_g33_info = {
7eb552ae 155 .gen = 3, .is_g33 = 1, .num_pipes = 2,
c96c3a8c 156 .need_gfx_hws = 1, .has_hotplug = 1,
31578148 157 .has_overlay = 1,
73ae478c 158 .ring_mask = RENDER_RING,
a57c774a 159 GEN_DEFAULT_PIPEOFFSETS,
5efb3e28 160 CURSOR_OFFSETS,
cfdf1fa2
KH
161};
162
9a7e8492 163static const struct intel_device_info intel_g45_info = {
7eb552ae 164 .gen = 4, .is_g4x = 1, .need_gfx_hws = 1, .num_pipes = 2,
c96c3a8c 165 .has_pipe_cxsr = 1, .has_hotplug = 1,
73ae478c 166 .ring_mask = RENDER_RING | BSD_RING,
a57c774a 167 GEN_DEFAULT_PIPEOFFSETS,
5efb3e28 168 CURSOR_OFFSETS,
cfdf1fa2
KH
169};
170
9a7e8492 171static const struct intel_device_info intel_gm45_info = {
7eb552ae 172 .gen = 4, .is_g4x = 1, .num_pipes = 2,
e3c4e5dd 173 .is_mobile = 1, .need_gfx_hws = 1, .has_fbc = 1,
c96c3a8c 174 .has_pipe_cxsr = 1, .has_hotplug = 1,
a6c45cf0 175 .supports_tv = 1,
73ae478c 176 .ring_mask = RENDER_RING | BSD_RING,
a57c774a 177 GEN_DEFAULT_PIPEOFFSETS,
5efb3e28 178 CURSOR_OFFSETS,
cfdf1fa2
KH
179};
180
9a7e8492 181static const struct intel_device_info intel_pineview_info = {
7eb552ae 182 .gen = 3, .is_g33 = 1, .is_pineview = 1, .is_mobile = 1, .num_pipes = 2,
c96c3a8c 183 .need_gfx_hws = 1, .has_hotplug = 1,
31578148 184 .has_overlay = 1,
a57c774a 185 GEN_DEFAULT_PIPEOFFSETS,
5efb3e28 186 CURSOR_OFFSETS,
cfdf1fa2
KH
187};
188
9a7e8492 189static const struct intel_device_info intel_ironlake_d_info = {
7eb552ae 190 .gen = 5, .num_pipes = 2,
5a117db7 191 .need_gfx_hws = 1, .has_hotplug = 1,
73ae478c 192 .ring_mask = RENDER_RING | BSD_RING,
a57c774a 193 GEN_DEFAULT_PIPEOFFSETS,
5efb3e28 194 CURSOR_OFFSETS,
cfdf1fa2
KH
195};
196
9a7e8492 197static const struct intel_device_info intel_ironlake_m_info = {
7eb552ae 198 .gen = 5, .is_mobile = 1, .num_pipes = 2,
e3c4e5dd 199 .need_gfx_hws = 1, .has_hotplug = 1,
c1a9f047 200 .has_fbc = 1,
73ae478c 201 .ring_mask = RENDER_RING | BSD_RING,
a57c774a 202 GEN_DEFAULT_PIPEOFFSETS,
5efb3e28 203 CURSOR_OFFSETS,
cfdf1fa2
KH
204};
205
9a7e8492 206static const struct intel_device_info intel_sandybridge_d_info = {
7eb552ae 207 .gen = 6, .num_pipes = 2,
c96c3a8c 208 .need_gfx_hws = 1, .has_hotplug = 1,
cbaef0f1 209 .has_fbc = 1,
73ae478c 210 .ring_mask = RENDER_RING | BSD_RING | BLT_RING,
3d29b842 211 .has_llc = 1,
a57c774a 212 GEN_DEFAULT_PIPEOFFSETS,
5efb3e28 213 CURSOR_OFFSETS,
f6e450a6
EA
214};
215
9a7e8492 216static const struct intel_device_info intel_sandybridge_m_info = {
7eb552ae 217 .gen = 6, .is_mobile = 1, .num_pipes = 2,
c96c3a8c 218 .need_gfx_hws = 1, .has_hotplug = 1,
9c04f015 219 .has_fbc = 1,
73ae478c 220 .ring_mask = RENDER_RING | BSD_RING | BLT_RING,
3d29b842 221 .has_llc = 1,
a57c774a 222 GEN_DEFAULT_PIPEOFFSETS,
5efb3e28 223 CURSOR_OFFSETS,
a13e4093
EA
224};
225
219f4fdb
BW
226#define GEN7_FEATURES \
227 .gen = 7, .num_pipes = 3, \
228 .need_gfx_hws = 1, .has_hotplug = 1, \
cbaef0f1 229 .has_fbc = 1, \
73ae478c 230 .ring_mask = RENDER_RING | BSD_RING | BLT_RING, \
ab484f8f 231 .has_llc = 1
219f4fdb 232
c76b615c 233static const struct intel_device_info intel_ivybridge_d_info = {
219f4fdb
BW
234 GEN7_FEATURES,
235 .is_ivybridge = 1,
a57c774a 236 GEN_DEFAULT_PIPEOFFSETS,
5efb3e28 237 IVB_CURSOR_OFFSETS,
c76b615c
JB
238};
239
240static const struct intel_device_info intel_ivybridge_m_info = {
219f4fdb
BW
241 GEN7_FEATURES,
242 .is_ivybridge = 1,
243 .is_mobile = 1,
a57c774a 244 GEN_DEFAULT_PIPEOFFSETS,
5efb3e28 245 IVB_CURSOR_OFFSETS,
c76b615c
JB
246};
247
999bcdea
BW
248static const struct intel_device_info intel_ivybridge_q_info = {
249 GEN7_FEATURES,
250 .is_ivybridge = 1,
251 .num_pipes = 0, /* legal, last one wins */
a57c774a 252 GEN_DEFAULT_PIPEOFFSETS,
5efb3e28 253 IVB_CURSOR_OFFSETS,
999bcdea
BW
254};
255
70a3eb7a 256static const struct intel_device_info intel_valleyview_m_info = {
219f4fdb
BW
257 GEN7_FEATURES,
258 .is_mobile = 1,
259 .num_pipes = 2,
70a3eb7a 260 .is_valleyview = 1,
fba5d532 261 .display_mmio_offset = VLV_DISPLAY_BASE,
cbaef0f1 262 .has_fbc = 0, /* legal, last one wins */
30ccd964 263 .has_llc = 0, /* legal, last one wins */
a57c774a 264 GEN_DEFAULT_PIPEOFFSETS,
5efb3e28 265 CURSOR_OFFSETS,
70a3eb7a
JB
266};
267
268static const struct intel_device_info intel_valleyview_d_info = {
219f4fdb
BW
269 GEN7_FEATURES,
270 .num_pipes = 2,
70a3eb7a 271 .is_valleyview = 1,
fba5d532 272 .display_mmio_offset = VLV_DISPLAY_BASE,
cbaef0f1 273 .has_fbc = 0, /* legal, last one wins */
30ccd964 274 .has_llc = 0, /* legal, last one wins */
a57c774a 275 GEN_DEFAULT_PIPEOFFSETS,
5efb3e28 276 CURSOR_OFFSETS,
70a3eb7a
JB
277};
278
4cae9ae0 279static const struct intel_device_info intel_haswell_d_info = {
219f4fdb
BW
280 GEN7_FEATURES,
281 .is_haswell = 1,
dd93be58 282 .has_ddi = 1,
30568c45 283 .has_fpga_dbg = 1,
73ae478c 284 .ring_mask = RENDER_RING | BSD_RING | BLT_RING | VEBOX_RING,
a57c774a 285 GEN_DEFAULT_PIPEOFFSETS,
5efb3e28 286 IVB_CURSOR_OFFSETS,
4cae9ae0
ED
287};
288
289static const struct intel_device_info intel_haswell_m_info = {
219f4fdb
BW
290 GEN7_FEATURES,
291 .is_haswell = 1,
292 .is_mobile = 1,
dd93be58 293 .has_ddi = 1,
30568c45 294 .has_fpga_dbg = 1,
73ae478c 295 .ring_mask = RENDER_RING | BSD_RING | BLT_RING | VEBOX_RING,
a57c774a 296 GEN_DEFAULT_PIPEOFFSETS,
5efb3e28 297 IVB_CURSOR_OFFSETS,
c76b615c
JB
298};
299
4d4dead6 300static const struct intel_device_info intel_broadwell_d_info = {
4b30553d 301 .gen = 8, .num_pipes = 3,
4d4dead6
BW
302 .need_gfx_hws = 1, .has_hotplug = 1,
303 .ring_mask = RENDER_RING | BSD_RING | BLT_RING | VEBOX_RING,
304 .has_llc = 1,
305 .has_ddi = 1,
66bc2cab 306 .has_fpga_dbg = 1,
8f94d24b 307 .has_fbc = 1,
a57c774a 308 GEN_DEFAULT_PIPEOFFSETS,
5efb3e28 309 IVB_CURSOR_OFFSETS,
4d4dead6
BW
310};
311
312static const struct intel_device_info intel_broadwell_m_info = {
4b30553d 313 .gen = 8, .is_mobile = 1, .num_pipes = 3,
4d4dead6
BW
314 .need_gfx_hws = 1, .has_hotplug = 1,
315 .ring_mask = RENDER_RING | BSD_RING | BLT_RING | VEBOX_RING,
316 .has_llc = 1,
317 .has_ddi = 1,
66bc2cab 318 .has_fpga_dbg = 1,
8f94d24b 319 .has_fbc = 1,
a57c774a 320 GEN_DEFAULT_PIPEOFFSETS,
15d24aa5 321 IVB_CURSOR_OFFSETS,
4d4dead6
BW
322};
323
fd3c269f
ZY
324static const struct intel_device_info intel_broadwell_gt3d_info = {
325 .gen = 8, .num_pipes = 3,
326 .need_gfx_hws = 1, .has_hotplug = 1,
845f74a7 327 .ring_mask = RENDER_RING | BSD_RING | BLT_RING | VEBOX_RING | BSD2_RING,
fd3c269f
ZY
328 .has_llc = 1,
329 .has_ddi = 1,
66bc2cab 330 .has_fpga_dbg = 1,
fd3c269f
ZY
331 .has_fbc = 1,
332 GEN_DEFAULT_PIPEOFFSETS,
15d24aa5 333 IVB_CURSOR_OFFSETS,
fd3c269f
ZY
334};
335
336static const struct intel_device_info intel_broadwell_gt3m_info = {
337 .gen = 8, .is_mobile = 1, .num_pipes = 3,
338 .need_gfx_hws = 1, .has_hotplug = 1,
845f74a7 339 .ring_mask = RENDER_RING | BSD_RING | BLT_RING | VEBOX_RING | BSD2_RING,
fd3c269f
ZY
340 .has_llc = 1,
341 .has_ddi = 1,
66bc2cab 342 .has_fpga_dbg = 1,
fd3c269f
ZY
343 .has_fbc = 1,
344 GEN_DEFAULT_PIPEOFFSETS,
5efb3e28 345 IVB_CURSOR_OFFSETS,
fd3c269f
ZY
346};
347
7d87a7f7
VS
348static const struct intel_device_info intel_cherryview_info = {
349 .is_preliminary = 1,
07fddb14 350 .gen = 8, .num_pipes = 3,
7d87a7f7
VS
351 .need_gfx_hws = 1, .has_hotplug = 1,
352 .ring_mask = RENDER_RING | BSD_RING | BLT_RING | VEBOX_RING,
353 .is_valleyview = 1,
354 .display_mmio_offset = VLV_DISPLAY_BASE,
84fd4f4e 355 GEN_CHV_PIPEOFFSETS,
5efb3e28 356 CURSOR_OFFSETS,
7d87a7f7
VS
357};
358
72bbf0af
DL
359static const struct intel_device_info intel_skylake_info = {
360 .is_preliminary = 1,
7201c0b3 361 .is_skylake = 1,
72bbf0af
DL
362 .gen = 9, .num_pipes = 3,
363 .need_gfx_hws = 1, .has_hotplug = 1,
364 .ring_mask = RENDER_RING | BSD_RING | BLT_RING | VEBOX_RING,
365 .has_llc = 1,
366 .has_ddi = 1,
043efb11 367 .has_fbc = 1,
72bbf0af
DL
368 GEN_DEFAULT_PIPEOFFSETS,
369 IVB_CURSOR_OFFSETS,
370};
371
719388e1
DL
372static const struct intel_device_info intel_skylake_gt3_info = {
373 .is_preliminary = 1,
374 .is_skylake = 1,
375 .gen = 9, .num_pipes = 3,
376 .need_gfx_hws = 1, .has_hotplug = 1,
377 .ring_mask = RENDER_RING | BSD_RING | BLT_RING | VEBOX_RING | BSD2_RING,
378 .has_llc = 1,
379 .has_ddi = 1,
380 .has_fbc = 1,
381 GEN_DEFAULT_PIPEOFFSETS,
382 IVB_CURSOR_OFFSETS,
383};
384
a0a18075
JB
385/*
386 * Make sure any device matches here are from most specific to most
387 * general. For example, since the Quanta match is based on the subsystem
388 * and subvendor IDs, we need it to come before the more general IVB
389 * PCI ID matches, otherwise we'll use the wrong info struct above.
390 */
391#define INTEL_PCI_IDS \
392 INTEL_I830_IDS(&intel_i830_info), \
393 INTEL_I845G_IDS(&intel_845g_info), \
394 INTEL_I85X_IDS(&intel_i85x_info), \
395 INTEL_I865G_IDS(&intel_i865g_info), \
396 INTEL_I915G_IDS(&intel_i915g_info), \
397 INTEL_I915GM_IDS(&intel_i915gm_info), \
398 INTEL_I945G_IDS(&intel_i945g_info), \
399 INTEL_I945GM_IDS(&intel_i945gm_info), \
400 INTEL_I965G_IDS(&intel_i965g_info), \
401 INTEL_G33_IDS(&intel_g33_info), \
402 INTEL_I965GM_IDS(&intel_i965gm_info), \
403 INTEL_GM45_IDS(&intel_gm45_info), \
404 INTEL_G45_IDS(&intel_g45_info), \
405 INTEL_PINEVIEW_IDS(&intel_pineview_info), \
406 INTEL_IRONLAKE_D_IDS(&intel_ironlake_d_info), \
407 INTEL_IRONLAKE_M_IDS(&intel_ironlake_m_info), \
408 INTEL_SNB_D_IDS(&intel_sandybridge_d_info), \
409 INTEL_SNB_M_IDS(&intel_sandybridge_m_info), \
410 INTEL_IVB_Q_IDS(&intel_ivybridge_q_info), /* must be first IVB */ \
411 INTEL_IVB_M_IDS(&intel_ivybridge_m_info), \
412 INTEL_IVB_D_IDS(&intel_ivybridge_d_info), \
413 INTEL_HSW_D_IDS(&intel_haswell_d_info), \
414 INTEL_HSW_M_IDS(&intel_haswell_m_info), \
415 INTEL_VLV_M_IDS(&intel_valleyview_m_info), \
4d4dead6 416 INTEL_VLV_D_IDS(&intel_valleyview_d_info), \
fd3c269f
ZY
417 INTEL_BDW_GT12M_IDS(&intel_broadwell_m_info), \
418 INTEL_BDW_GT12D_IDS(&intel_broadwell_d_info), \
419 INTEL_BDW_GT3M_IDS(&intel_broadwell_gt3m_info), \
7d87a7f7 420 INTEL_BDW_GT3D_IDS(&intel_broadwell_gt3d_info), \
72bbf0af 421 INTEL_CHV_IDS(&intel_cherryview_info), \
719388e1
DL
422 INTEL_SKL_GT1_IDS(&intel_skylake_info), \
423 INTEL_SKL_GT2_IDS(&intel_skylake_info), \
424 INTEL_SKL_GT3_IDS(&intel_skylake_gt3_info) \
a0a18075 425
6103da0d 426static const struct pci_device_id pciidlist[] = { /* aka */
a0a18075 427 INTEL_PCI_IDS,
49ae35f2 428 {0, 0, 0}
1da177e4
LT
429};
430
79e53945
JB
431#if defined(CONFIG_DRM_I915_KMS)
432MODULE_DEVICE_TABLE(pci, pciidlist);
433#endif
434
0206e353 435void intel_detect_pch(struct drm_device *dev)
3bad0781
ZW
436{
437 struct drm_i915_private *dev_priv = dev->dev_private;
bcdb72ac 438 struct pci_dev *pch = NULL;
3bad0781 439
ce1bb329
BW
440 /* In all current cases, num_pipes is equivalent to the PCH_NOP setting
441 * (which really amounts to a PCH but no South Display).
442 */
443 if (INTEL_INFO(dev)->num_pipes == 0) {
444 dev_priv->pch_type = PCH_NOP;
ce1bb329
BW
445 return;
446 }
447
3bad0781
ZW
448 /*
449 * The reason to probe ISA bridge instead of Dev31:Fun0 is to
450 * make graphics device passthrough work easy for VMM, that only
451 * need to expose ISA bridge to let driver know the real hardware
452 * underneath. This is a requirement from virtualization team.
6a9c4b35
RG
453 *
454 * In some virtualized environments (e.g. XEN), there is irrelevant
455 * ISA bridge in the system. To work reliably, we should scan trhough
456 * all the ISA bridge devices and check for the first match, instead
457 * of only checking the first one.
3bad0781 458 */
bcdb72ac 459 while ((pch = pci_get_class(PCI_CLASS_BRIDGE_ISA << 8, pch))) {
3bad0781 460 if (pch->vendor == PCI_VENDOR_ID_INTEL) {
bcdb72ac 461 unsigned short id = pch->device & INTEL_PCH_DEVICE_ID_MASK;
17a303ec 462 dev_priv->pch_id = id;
3bad0781 463
90711d50
JB
464 if (id == INTEL_PCH_IBX_DEVICE_ID_TYPE) {
465 dev_priv->pch_type = PCH_IBX;
466 DRM_DEBUG_KMS("Found Ibex Peak PCH\n");
7fcb83cd 467 WARN_ON(!IS_GEN5(dev));
90711d50 468 } else if (id == INTEL_PCH_CPT_DEVICE_ID_TYPE) {
3bad0781
ZW
469 dev_priv->pch_type = PCH_CPT;
470 DRM_DEBUG_KMS("Found CougarPoint PCH\n");
7fcb83cd 471 WARN_ON(!(IS_GEN6(dev) || IS_IVYBRIDGE(dev)));
c792513b
JB
472 } else if (id == INTEL_PCH_PPT_DEVICE_ID_TYPE) {
473 /* PantherPoint is CPT compatible */
474 dev_priv->pch_type = PCH_CPT;
492ab669 475 DRM_DEBUG_KMS("Found PantherPoint PCH\n");
7fcb83cd 476 WARN_ON(!(IS_GEN6(dev) || IS_IVYBRIDGE(dev)));
eb877ebf
ED
477 } else if (id == INTEL_PCH_LPT_DEVICE_ID_TYPE) {
478 dev_priv->pch_type = PCH_LPT;
479 DRM_DEBUG_KMS("Found LynxPoint PCH\n");
7fcb83cd 480 WARN_ON(!IS_HASWELL(dev));
bcef6d5a 481 WARN_ON(IS_HSW_ULT(dev));
018f52c9
PZ
482 } else if (IS_BROADWELL(dev)) {
483 dev_priv->pch_type = PCH_LPT;
484 dev_priv->pch_id =
485 INTEL_PCH_LPT_LP_DEVICE_ID_TYPE;
486 DRM_DEBUG_KMS("This is Broadwell, assuming "
487 "LynxPoint LP PCH\n");
e76e0634
BW
488 } else if (id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) {
489 dev_priv->pch_type = PCH_LPT;
490 DRM_DEBUG_KMS("Found LynxPoint LP PCH\n");
491 WARN_ON(!IS_HASWELL(dev));
bcef6d5a 492 WARN_ON(!IS_HSW_ULT(dev));
e7e7ea20
S
493 } else if (id == INTEL_PCH_SPT_DEVICE_ID_TYPE) {
494 dev_priv->pch_type = PCH_SPT;
495 DRM_DEBUG_KMS("Found SunrisePoint PCH\n");
496 WARN_ON(!IS_SKYLAKE(dev));
e7e7ea20
S
497 } else if (id == INTEL_PCH_SPT_LP_DEVICE_ID_TYPE) {
498 dev_priv->pch_type = PCH_SPT;
499 DRM_DEBUG_KMS("Found SunrisePoint LP PCH\n");
500 WARN_ON(!IS_SKYLAKE(dev));
bcdb72ac
ID
501 } else
502 continue;
503
6a9c4b35 504 break;
3bad0781 505 }
3bad0781 506 }
6a9c4b35 507 if (!pch)
bcdb72ac
ID
508 DRM_DEBUG_KMS("No PCH found.\n");
509
510 pci_dev_put(pch);
3bad0781
ZW
511}
512
2911a35b
BW
513bool i915_semaphore_is_enabled(struct drm_device *dev)
514{
515 if (INTEL_INFO(dev)->gen < 6)
a08acaf2 516 return false;
2911a35b 517
d330a953
JN
518 if (i915.semaphores >= 0)
519 return i915.semaphores;
2911a35b 520
71386ef9
OM
521 /* TODO: make semaphores and Execlists play nicely together */
522 if (i915.enable_execlists)
523 return false;
524
be71eabe
RV
525 /* Until we get further testing... */
526 if (IS_GEN8(dev))
527 return false;
528
59de3295 529#ifdef CONFIG_INTEL_IOMMU
2911a35b 530 /* Enable semaphores on SNB when IO remapping is off */
59de3295
DV
531 if (INTEL_INFO(dev)->gen == 6 && intel_iommu_gfx_mapped)
532 return false;
533#endif
2911a35b 534
a08acaf2 535 return true;
2911a35b
BW
536}
537
1d0d343a
ID
538void intel_hpd_cancel_work(struct drm_i915_private *dev_priv)
539{
540 spin_lock_irq(&dev_priv->irq_lock);
541
542 dev_priv->long_hpd_port_mask = 0;
543 dev_priv->short_hpd_port_mask = 0;
544 dev_priv->hpd_event_bits = 0;
545
546 spin_unlock_irq(&dev_priv->irq_lock);
547
548 cancel_work_sync(&dev_priv->dig_port_work);
549 cancel_work_sync(&dev_priv->hotplug_work);
550 cancel_delayed_work_sync(&dev_priv->hotplug_reenable_work);
551}
552
07f9cd0b
ID
553static void intel_suspend_encoders(struct drm_i915_private *dev_priv)
554{
555 struct drm_device *dev = dev_priv->dev;
556 struct drm_encoder *encoder;
557
558 drm_modeset_lock_all(dev);
559 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
560 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
561
562 if (intel_encoder->suspend)
563 intel_encoder->suspend(intel_encoder);
564 }
565 drm_modeset_unlock_all(dev);
566}
567
ebc32824 568static int intel_suspend_complete(struct drm_i915_private *dev_priv);
1a5df187
PZ
569static int vlv_resume_prepare(struct drm_i915_private *dev_priv,
570 bool rpm_resume);
ebc32824 571
5e365c39 572static int i915_drm_suspend(struct drm_device *dev)
ba8bbcf6 573{
61caf87c 574 struct drm_i915_private *dev_priv = dev->dev_private;
24576d23 575 struct drm_crtc *crtc;
e5747e3a 576 pci_power_t opregion_target_state;
61caf87c 577
b8efb17b
ZR
578 /* ignore lid events during suspend */
579 mutex_lock(&dev_priv->modeset_restore_lock);
580 dev_priv->modeset_restore = MODESET_SUSPENDED;
581 mutex_unlock(&dev_priv->modeset_restore_lock);
582
c67a470b
PZ
583 /* We do a lot of poking in a lot of registers, make sure they work
584 * properly. */
da7e29bd 585 intel_display_set_init_power(dev_priv, true);
cb10799c 586
5bcf719b
DA
587 drm_kms_helper_poll_disable(dev);
588
ba8bbcf6 589 pci_save_state(dev->pdev);
ba8bbcf6 590
5669fcac 591 /* If KMS is active, we do the leavevt stuff here */
226485e9 592 if (drm_core_check_feature(dev, DRIVER_MODESET)) {
db1b76ca
DV
593 int error;
594
45c5f202 595 error = i915_gem_suspend(dev);
84b79f8d 596 if (error) {
226485e9 597 dev_err(&dev->pdev->dev,
84b79f8d
RW
598 "GEM idle failed, resume might fail\n");
599 return error;
600 }
a261b246 601
2eb5252e
ID
602 intel_suspend_gt_powersave(dev);
603
24576d23
JB
604 /*
605 * Disable CRTCs directly since we want to preserve sw state
b04c5bd6 606 * for _thaw. Also, power gate the CRTC power wells.
24576d23 607 */
6e9f798d 608 drm_modeset_lock_all(dev);
b04c5bd6
BF
609 for_each_crtc(dev, crtc)
610 intel_crtc_control(crtc, false);
6e9f798d 611 drm_modeset_unlock_all(dev);
7d708ee4 612
0e32b39c 613 intel_dp_mst_suspend(dev);
09b64267 614
b963291c 615 intel_runtime_pm_disable_interrupts(dev_priv);
1d0d343a 616 intel_hpd_cancel_work(dev_priv);
0e32b39c 617
07f9cd0b
ID
618 intel_suspend_encoders(dev_priv);
619
970104fa 620 intel_suspend_hw(dev);
5669fcac
JB
621 }
622
828c7908
BW
623 i915_gem_suspend_gtt_mappings(dev);
624
9e06dd39
JB
625 i915_save_state(dev);
626
95fa2eee
ID
627 opregion_target_state = PCI_D3cold;
628#if IS_ENABLED(CONFIG_ACPI_SLEEP)
629 if (acpi_target_system_state() < ACPI_STATE_S3)
e5747e3a 630 opregion_target_state = PCI_D1;
95fa2eee 631#endif
e5747e3a
JB
632 intel_opregion_notify_adapter(dev, opregion_target_state);
633
156c7ca0 634 intel_uncore_forcewake_reset(dev, false);
44834a67 635 intel_opregion_fini(dev);
8ee1c3db 636
82e3b8c1 637 intel_fbdev_set_suspend(dev, FBINFO_STATE_SUSPENDED, true);
3fa016a0 638
62d5d69b
MK
639 dev_priv->suspend_count++;
640
85e90679
KCA
641 intel_display_set_init_power(dev_priv, false);
642
61caf87c 643 return 0;
84b79f8d
RW
644}
645
c3c09c95
ID
646static int i915_drm_suspend_late(struct drm_device *drm_dev)
647{
648 struct drm_i915_private *dev_priv = drm_dev->dev_private;
649 int ret;
650
651 ret = intel_suspend_complete(dev_priv);
652
653 if (ret) {
654 DRM_ERROR("Suspend complete failed: %d\n", ret);
655
656 return ret;
657 }
658
659 pci_disable_device(drm_dev->pdev);
660 pci_set_power_state(drm_dev->pdev, PCI_D3hot);
661
662 return 0;
663}
664
fc49b3da 665int i915_suspend_legacy(struct drm_device *dev, pm_message_t state)
84b79f8d
RW
666{
667 int error;
668
669 if (!dev || !dev->dev_private) {
670 DRM_ERROR("dev: %p\n", dev);
671 DRM_ERROR("DRM not initialized, aborting suspend.\n");
672 return -ENODEV;
673 }
674
0b14cbd2
ID
675 if (WARN_ON_ONCE(state.event != PM_EVENT_SUSPEND &&
676 state.event != PM_EVENT_FREEZE))
677 return -EINVAL;
5bcf719b
DA
678
679 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
680 return 0;
6eecba33 681
5e365c39 682 error = i915_drm_suspend(dev);
84b79f8d
RW
683 if (error)
684 return error;
685
5a17514e 686 return i915_drm_suspend_late(dev);
ba8bbcf6
JB
687}
688
5e365c39 689static int i915_drm_resume(struct drm_device *dev)
76c4b250
ID
690{
691 struct drm_i915_private *dev_priv = dev->dev_private;
9d49c0ef 692
f4a12ead 693 if (drm_core_check_feature(dev, DRIVER_MODESET)) {
9d49c0ef
PZ
694 mutex_lock(&dev->struct_mutex);
695 i915_gem_restore_gtt_mappings(dev);
696 mutex_unlock(&dev->struct_mutex);
697 }
698
61caf87c 699 i915_restore_state(dev);
44834a67 700 intel_opregion_setup(dev);
61caf87c 701
5669fcac
JB
702 /* KMS EnterVT equivalent */
703 if (drm_core_check_feature(dev, DRIVER_MODESET)) {
dde86e2d 704 intel_init_pch_refclk(dev);
754970ee 705 drm_mode_config_reset(dev);
1833b134 706
5669fcac 707 mutex_lock(&dev->struct_mutex);
074c6ada
CW
708 if (i915_gem_init_hw(dev)) {
709 DRM_ERROR("failed to re-initialize GPU, declaring wedged!\n");
710 atomic_set_mask(I915_WEDGED, &dev_priv->gpu_error.reset_counter);
711 }
5669fcac 712 mutex_unlock(&dev->struct_mutex);
226485e9 713
2363d8c9 714 /* We need working interrupts for modeset enabling ... */
b963291c 715 intel_runtime_pm_enable_interrupts(dev_priv);
15239099 716
1833b134 717 intel_modeset_init_hw(dev);
24576d23 718
5ea13be5
JN
719 spin_lock_irq(&dev_priv->irq_lock);
720 if (dev_priv->display.hpd_irq_setup)
721 dev_priv->display.hpd_irq_setup(dev);
722 spin_unlock_irq(&dev_priv->irq_lock);
0e32b39c 723
24576d23
JB
724 drm_modeset_lock_all(dev);
725 intel_modeset_setup_hw_state(dev, true);
726 drm_modeset_unlock_all(dev);
15239099 727
e7d6f7d7
DA
728 intel_dp_mst_resume(dev);
729
15239099
DV
730 /*
731 * ... but also need to make sure that hotplug processing
732 * doesn't cause havoc. Like in the driver load code we don't
733 * bother with the tiny race here where we might loose hotplug
734 * notifications.
735 * */
b963291c 736 intel_hpd_init(dev_priv);
bb60b969 737 /* Config may have changed between suspend and resume */
1ff74cf1 738 drm_helper_hpd_irq_event(dev);
d5bb081b 739 }
1daed3fb 740
44834a67
CW
741 intel_opregion_init(dev);
742
82e3b8c1 743 intel_fbdev_set_suspend(dev, FBINFO_STATE_RUNNING, false);
073f34d9 744
b8efb17b
ZR
745 mutex_lock(&dev_priv->modeset_restore_lock);
746 dev_priv->modeset_restore = MODESET_DONE;
747 mutex_unlock(&dev_priv->modeset_restore_lock);
8a187455 748
e5747e3a
JB
749 intel_opregion_notify_adapter(dev, PCI_D0);
750
ee6f280e
ID
751 drm_kms_helper_poll_enable(dev);
752
074c6ada 753 return 0;
84b79f8d
RW
754}
755
5e365c39 756static int i915_drm_resume_early(struct drm_device *dev)
84b79f8d 757{
36d61e67 758 struct drm_i915_private *dev_priv = dev->dev_private;
1a5df187 759 int ret = 0;
36d61e67 760
76c4b250
ID
761 /*
762 * We have a resume ordering issue with the snd-hda driver also
763 * requiring our device to be power up. Due to the lack of a
764 * parent/child relationship we currently solve this with an early
765 * resume hook.
766 *
767 * FIXME: This should be solved with a special hdmi sink device or
768 * similar so that power domains can be employed.
769 */
84b79f8d
RW
770 if (pci_enable_device(dev->pdev))
771 return -EIO;
772
773 pci_set_master(dev->pdev);
774
efee833a 775 if (IS_VALLEYVIEW(dev_priv))
1a5df187 776 ret = vlv_resume_prepare(dev_priv, false);
36d61e67
ID
777 if (ret)
778 DRM_ERROR("Resume prepare failed: %d,Continuing resume\n", ret);
779
780 intel_uncore_early_sanitize(dev, true);
efee833a
PZ
781
782 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
783 hsw_disable_pc8(dev_priv);
784
36d61e67
ID
785 intel_uncore_sanitize(dev);
786 intel_power_domains_init_hw(dev_priv);
787
788 return ret;
76c4b250
ID
789}
790
fc49b3da 791int i915_resume_legacy(struct drm_device *dev)
76c4b250 792{
50a0072f 793 int ret;
76c4b250 794
097dd837
ID
795 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
796 return 0;
797
5e365c39 798 ret = i915_drm_resume_early(dev);
50a0072f
ID
799 if (ret)
800 return ret;
801
5a17514e
ID
802 return i915_drm_resume(dev);
803}
804
11ed50ec 805/**
f3953dcb 806 * i915_reset - reset chip after a hang
11ed50ec 807 * @dev: drm device to reset
11ed50ec
BG
808 *
809 * Reset the chip. Useful if a hang is detected. Returns zero on successful
810 * reset or otherwise an error code.
811 *
812 * Procedure is fairly simple:
813 * - reset the chip using the reset reg
814 * - re-init context state
815 * - re-init hardware status page
816 * - re-init ring buffer
817 * - re-init interrupt state
818 * - re-init display
819 */
d4b8bb2a 820int i915_reset(struct drm_device *dev)
11ed50ec 821{
50227e1c 822 struct drm_i915_private *dev_priv = dev->dev_private;
2e7c8ee7 823 bool simulated;
0573ed4a 824 int ret;
11ed50ec 825
d330a953 826 if (!i915.reset)
d78cb50b
CW
827 return 0;
828
dbea3cea
ID
829 intel_reset_gt_powersave(dev);
830
d54a02c0 831 mutex_lock(&dev->struct_mutex);
11ed50ec 832
069efc1d 833 i915_gem_reset(dev);
77f01230 834
2e7c8ee7
CW
835 simulated = dev_priv->gpu_error.stop_rings != 0;
836
be62acb4
MK
837 ret = intel_gpu_reset(dev);
838
839 /* Also reset the gpu hangman. */
840 if (simulated) {
841 DRM_INFO("Simulated gpu hang, resetting stop_rings\n");
842 dev_priv->gpu_error.stop_rings = 0;
843 if (ret == -ENODEV) {
f2d91a2c
DV
844 DRM_INFO("Reset not implemented, but ignoring "
845 "error for simulated gpu hangs\n");
be62acb4
MK
846 ret = 0;
847 }
2e7c8ee7 848 }
be62acb4 849
d8f2716a
DV
850 if (i915_stop_ring_allow_warn(dev_priv))
851 pr_notice("drm/i915: Resetting chip after gpu hang\n");
852
0573ed4a 853 if (ret) {
f2d91a2c 854 DRM_ERROR("Failed to reset chip: %i\n", ret);
f953c935 855 mutex_unlock(&dev->struct_mutex);
f803aa55 856 return ret;
11ed50ec
BG
857 }
858
1362b776
VS
859 intel_overlay_reset(dev_priv);
860
11ed50ec
BG
861 /* Ok, now get things going again... */
862
863 /*
864 * Everything depends on having the GTT running, so we need to start
865 * there. Fortunately we don't need to do this unless we reset the
866 * chip at a PCI level.
867 *
868 * Next we need to restore the context, but we don't use those
869 * yet either...
870 *
871 * Ring buffer needs to be re-initialized in the KMS case, or if X
872 * was running at the time of the reset (i.e. we weren't VT
873 * switched away).
874 */
87255483 875 if (drm_core_check_feature(dev, DRIVER_MODESET)) {
6689c167
MA
876 /* Used to prevent gem_check_wedged returning -EAGAIN during gpu reset */
877 dev_priv->gpu_error.reload_in_reset = true;
878
3d57e5bd 879 ret = i915_gem_init_hw(dev);
6689c167
MA
880
881 dev_priv->gpu_error.reload_in_reset = false;
882
8e88a2bd 883 mutex_unlock(&dev->struct_mutex);
3d57e5bd
BW
884 if (ret) {
885 DRM_ERROR("Failed hw init on reset %d\n", ret);
886 return ret;
887 }
f817586c 888
e090c53b 889 /*
78ad455f
DV
890 * FIXME: This races pretty badly against concurrent holders of
891 * ring interrupts. This is possible since we've started to drop
892 * dev->struct_mutex in select places when waiting for the gpu.
e090c53b 893 */
dd0a1aa1 894
78ad455f
DV
895 /*
896 * rps/rc6 re-init is necessary to restore state lost after the
897 * reset and the re-install of gt irqs. Skip for ironlake per
dd0a1aa1 898 * previous concerns that it doesn't respond well to some forms
78ad455f
DV
899 * of re-init after reset.
900 */
dc1d0136 901 if (INTEL_INFO(dev)->gen > 5)
dbea3cea 902 intel_enable_gt_powersave(dev);
bcbc324a
DV
903 } else {
904 mutex_unlock(&dev->struct_mutex);
11ed50ec
BG
905 }
906
11ed50ec
BG
907 return 0;
908}
909
56550d94 910static int i915_pci_probe(struct pci_dev *pdev, const struct pci_device_id *ent)
112b715e 911{
01a06850
DV
912 struct intel_device_info *intel_info =
913 (struct intel_device_info *) ent->driver_data;
914
d330a953 915 if (IS_PRELIMINARY_HW(intel_info) && !i915.preliminary_hw_support) {
b833d685
BW
916 DRM_INFO("This hardware requires preliminary hardware support.\n"
917 "See CONFIG_DRM_I915_PRELIMINARY_HW_SUPPORT, and/or modparam preliminary_hw_support\n");
918 return -ENODEV;
919 }
920
5fe49d86
CW
921 /* Only bind to function 0 of the device. Early generations
922 * used function 1 as a placeholder for multi-head. This causes
923 * us confusion instead, especially on the systems where both
924 * functions have the same PCI-ID!
925 */
926 if (PCI_FUNC(pdev->devfn))
927 return -ENODEV;
928
24986ee0 929 driver.driver_features &= ~(DRIVER_USE_AGP);
01a06850 930
dcdb1674 931 return drm_get_pci_dev(pdev, ent, &driver);
112b715e
KH
932}
933
934static void
935i915_pci_remove(struct pci_dev *pdev)
936{
937 struct drm_device *dev = pci_get_drvdata(pdev);
938
939 drm_put_dev(dev);
940}
941
84b79f8d 942static int i915_pm_suspend(struct device *dev)
112b715e 943{
84b79f8d
RW
944 struct pci_dev *pdev = to_pci_dev(dev);
945 struct drm_device *drm_dev = pci_get_drvdata(pdev);
112b715e 946
84b79f8d
RW
947 if (!drm_dev || !drm_dev->dev_private) {
948 dev_err(dev, "DRM not initialized, aborting suspend.\n");
949 return -ENODEV;
950 }
112b715e 951
5bcf719b
DA
952 if (drm_dev->switch_power_state == DRM_SWITCH_POWER_OFF)
953 return 0;
954
5e365c39 955 return i915_drm_suspend(drm_dev);
76c4b250
ID
956}
957
958static int i915_pm_suspend_late(struct device *dev)
959{
888d0d42 960 struct drm_device *drm_dev = dev_to_i915(dev)->dev;
76c4b250
ID
961
962 /*
963 * We have a suspedn ordering issue with the snd-hda driver also
964 * requiring our device to be power up. Due to the lack of a
965 * parent/child relationship we currently solve this with an late
966 * suspend hook.
967 *
968 * FIXME: This should be solved with a special hdmi sink device or
969 * similar so that power domains can be employed.
970 */
971 if (drm_dev->switch_power_state == DRM_SWITCH_POWER_OFF)
972 return 0;
112b715e 973
c3c09c95 974 return i915_drm_suspend_late(drm_dev);
cbda12d7
ZW
975}
976
76c4b250
ID
977static int i915_pm_resume_early(struct device *dev)
978{
888d0d42 979 struct drm_device *drm_dev = dev_to_i915(dev)->dev;
76c4b250 980
097dd837
ID
981 if (drm_dev->switch_power_state == DRM_SWITCH_POWER_OFF)
982 return 0;
983
5e365c39 984 return i915_drm_resume_early(drm_dev);
76c4b250
ID
985}
986
84b79f8d 987static int i915_pm_resume(struct device *dev)
cbda12d7 988{
888d0d42 989 struct drm_device *drm_dev = dev_to_i915(dev)->dev;
84b79f8d 990
097dd837
ID
991 if (drm_dev->switch_power_state == DRM_SWITCH_POWER_OFF)
992 return 0;
993
5a17514e 994 return i915_drm_resume(drm_dev);
cbda12d7
ZW
995}
996
ebc32824 997static int hsw_suspend_complete(struct drm_i915_private *dev_priv)
97bea207 998{
414de7a0 999 hsw_enable_pc8(dev_priv);
0ab9cfeb
ID
1000
1001 return 0;
97bea207
PZ
1002}
1003
ddeea5b0
ID
1004/*
1005 * Save all Gunit registers that may be lost after a D3 and a subsequent
1006 * S0i[R123] transition. The list of registers needing a save/restore is
1007 * defined in the VLV2_S0IXRegs document. This documents marks all Gunit
1008 * registers in the following way:
1009 * - Driver: saved/restored by the driver
1010 * - Punit : saved/restored by the Punit firmware
1011 * - No, w/o marking: no need to save/restore, since the register is R/O or
1012 * used internally by the HW in a way that doesn't depend
1013 * keeping the content across a suspend/resume.
1014 * - Debug : used for debugging
1015 *
1016 * We save/restore all registers marked with 'Driver', with the following
1017 * exceptions:
1018 * - Registers out of use, including also registers marked with 'Debug'.
1019 * These have no effect on the driver's operation, so we don't save/restore
1020 * them to reduce the overhead.
1021 * - Registers that are fully setup by an initialization function called from
1022 * the resume path. For example many clock gating and RPS/RC6 registers.
1023 * - Registers that provide the right functionality with their reset defaults.
1024 *
1025 * TODO: Except for registers that based on the above 3 criteria can be safely
1026 * ignored, we save/restore all others, practically treating the HW context as
1027 * a black-box for the driver. Further investigation is needed to reduce the
1028 * saved/restored registers even further, by following the same 3 criteria.
1029 */
1030static void vlv_save_gunit_s0ix_state(struct drm_i915_private *dev_priv)
1031{
1032 struct vlv_s0ix_state *s = &dev_priv->vlv_s0ix_state;
1033 int i;
1034
1035 /* GAM 0x4000-0x4770 */
1036 s->wr_watermark = I915_READ(GEN7_WR_WATERMARK);
1037 s->gfx_prio_ctrl = I915_READ(GEN7_GFX_PRIO_CTRL);
1038 s->arb_mode = I915_READ(ARB_MODE);
1039 s->gfx_pend_tlb0 = I915_READ(GEN7_GFX_PEND_TLB0);
1040 s->gfx_pend_tlb1 = I915_READ(GEN7_GFX_PEND_TLB1);
1041
1042 for (i = 0; i < ARRAY_SIZE(s->lra_limits); i++)
1043 s->lra_limits[i] = I915_READ(GEN7_LRA_LIMITS_BASE + i * 4);
1044
1045 s->media_max_req_count = I915_READ(GEN7_MEDIA_MAX_REQ_COUNT);
1046 s->gfx_max_req_count = I915_READ(GEN7_MEDIA_MAX_REQ_COUNT);
1047
1048 s->render_hwsp = I915_READ(RENDER_HWS_PGA_GEN7);
1049 s->ecochk = I915_READ(GAM_ECOCHK);
1050 s->bsd_hwsp = I915_READ(BSD_HWS_PGA_GEN7);
1051 s->blt_hwsp = I915_READ(BLT_HWS_PGA_GEN7);
1052
1053 s->tlb_rd_addr = I915_READ(GEN7_TLB_RD_ADDR);
1054
1055 /* MBC 0x9024-0x91D0, 0x8500 */
1056 s->g3dctl = I915_READ(VLV_G3DCTL);
1057 s->gsckgctl = I915_READ(VLV_GSCKGCTL);
1058 s->mbctl = I915_READ(GEN6_MBCTL);
1059
1060 /* GCP 0x9400-0x9424, 0x8100-0x810C */
1061 s->ucgctl1 = I915_READ(GEN6_UCGCTL1);
1062 s->ucgctl3 = I915_READ(GEN6_UCGCTL3);
1063 s->rcgctl1 = I915_READ(GEN6_RCGCTL1);
1064 s->rcgctl2 = I915_READ(GEN6_RCGCTL2);
1065 s->rstctl = I915_READ(GEN6_RSTCTL);
1066 s->misccpctl = I915_READ(GEN7_MISCCPCTL);
1067
1068 /* GPM 0xA000-0xAA84, 0x8000-0x80FC */
1069 s->gfxpause = I915_READ(GEN6_GFXPAUSE);
1070 s->rpdeuhwtc = I915_READ(GEN6_RPDEUHWTC);
1071 s->rpdeuc = I915_READ(GEN6_RPDEUC);
1072 s->ecobus = I915_READ(ECOBUS);
1073 s->pwrdwnupctl = I915_READ(VLV_PWRDWNUPCTL);
1074 s->rp_down_timeout = I915_READ(GEN6_RP_DOWN_TIMEOUT);
1075 s->rp_deucsw = I915_READ(GEN6_RPDEUCSW);
1076 s->rcubmabdtmr = I915_READ(GEN6_RCUBMABDTMR);
1077 s->rcedata = I915_READ(VLV_RCEDATA);
1078 s->spare2gh = I915_READ(VLV_SPAREG2H);
1079
1080 /* Display CZ domain, 0x4400C-0x4402C, 0x4F000-0x4F11F */
1081 s->gt_imr = I915_READ(GTIMR);
1082 s->gt_ier = I915_READ(GTIER);
1083 s->pm_imr = I915_READ(GEN6_PMIMR);
1084 s->pm_ier = I915_READ(GEN6_PMIER);
1085
1086 for (i = 0; i < ARRAY_SIZE(s->gt_scratch); i++)
1087 s->gt_scratch[i] = I915_READ(GEN7_GT_SCRATCH_BASE + i * 4);
1088
1089 /* GT SA CZ domain, 0x100000-0x138124 */
1090 s->tilectl = I915_READ(TILECTL);
1091 s->gt_fifoctl = I915_READ(GTFIFOCTL);
1092 s->gtlc_wake_ctrl = I915_READ(VLV_GTLC_WAKE_CTRL);
1093 s->gtlc_survive = I915_READ(VLV_GTLC_SURVIVABILITY_REG);
1094 s->pmwgicz = I915_READ(VLV_PMWGICZ);
1095
1096 /* Gunit-Display CZ domain, 0x182028-0x1821CF */
1097 s->gu_ctl0 = I915_READ(VLV_GU_CTL0);
1098 s->gu_ctl1 = I915_READ(VLV_GU_CTL1);
1099 s->clock_gate_dis2 = I915_READ(VLV_GUNIT_CLOCK_GATE2);
1100
1101 /*
1102 * Not saving any of:
1103 * DFT, 0x9800-0x9EC0
1104 * SARB, 0xB000-0xB1FC
1105 * GAC, 0x5208-0x524C, 0x14000-0x14C000
1106 * PCI CFG
1107 */
1108}
1109
1110static void vlv_restore_gunit_s0ix_state(struct drm_i915_private *dev_priv)
1111{
1112 struct vlv_s0ix_state *s = &dev_priv->vlv_s0ix_state;
1113 u32 val;
1114 int i;
1115
1116 /* GAM 0x4000-0x4770 */
1117 I915_WRITE(GEN7_WR_WATERMARK, s->wr_watermark);
1118 I915_WRITE(GEN7_GFX_PRIO_CTRL, s->gfx_prio_ctrl);
1119 I915_WRITE(ARB_MODE, s->arb_mode | (0xffff << 16));
1120 I915_WRITE(GEN7_GFX_PEND_TLB0, s->gfx_pend_tlb0);
1121 I915_WRITE(GEN7_GFX_PEND_TLB1, s->gfx_pend_tlb1);
1122
1123 for (i = 0; i < ARRAY_SIZE(s->lra_limits); i++)
1124 I915_WRITE(GEN7_LRA_LIMITS_BASE + i * 4, s->lra_limits[i]);
1125
1126 I915_WRITE(GEN7_MEDIA_MAX_REQ_COUNT, s->media_max_req_count);
1127 I915_WRITE(GEN7_MEDIA_MAX_REQ_COUNT, s->gfx_max_req_count);
1128
1129 I915_WRITE(RENDER_HWS_PGA_GEN7, s->render_hwsp);
1130 I915_WRITE(GAM_ECOCHK, s->ecochk);
1131 I915_WRITE(BSD_HWS_PGA_GEN7, s->bsd_hwsp);
1132 I915_WRITE(BLT_HWS_PGA_GEN7, s->blt_hwsp);
1133
1134 I915_WRITE(GEN7_TLB_RD_ADDR, s->tlb_rd_addr);
1135
1136 /* MBC 0x9024-0x91D0, 0x8500 */
1137 I915_WRITE(VLV_G3DCTL, s->g3dctl);
1138 I915_WRITE(VLV_GSCKGCTL, s->gsckgctl);
1139 I915_WRITE(GEN6_MBCTL, s->mbctl);
1140
1141 /* GCP 0x9400-0x9424, 0x8100-0x810C */
1142 I915_WRITE(GEN6_UCGCTL1, s->ucgctl1);
1143 I915_WRITE(GEN6_UCGCTL3, s->ucgctl3);
1144 I915_WRITE(GEN6_RCGCTL1, s->rcgctl1);
1145 I915_WRITE(GEN6_RCGCTL2, s->rcgctl2);
1146 I915_WRITE(GEN6_RSTCTL, s->rstctl);
1147 I915_WRITE(GEN7_MISCCPCTL, s->misccpctl);
1148
1149 /* GPM 0xA000-0xAA84, 0x8000-0x80FC */
1150 I915_WRITE(GEN6_GFXPAUSE, s->gfxpause);
1151 I915_WRITE(GEN6_RPDEUHWTC, s->rpdeuhwtc);
1152 I915_WRITE(GEN6_RPDEUC, s->rpdeuc);
1153 I915_WRITE(ECOBUS, s->ecobus);
1154 I915_WRITE(VLV_PWRDWNUPCTL, s->pwrdwnupctl);
1155 I915_WRITE(GEN6_RP_DOWN_TIMEOUT,s->rp_down_timeout);
1156 I915_WRITE(GEN6_RPDEUCSW, s->rp_deucsw);
1157 I915_WRITE(GEN6_RCUBMABDTMR, s->rcubmabdtmr);
1158 I915_WRITE(VLV_RCEDATA, s->rcedata);
1159 I915_WRITE(VLV_SPAREG2H, s->spare2gh);
1160
1161 /* Display CZ domain, 0x4400C-0x4402C, 0x4F000-0x4F11F */
1162 I915_WRITE(GTIMR, s->gt_imr);
1163 I915_WRITE(GTIER, s->gt_ier);
1164 I915_WRITE(GEN6_PMIMR, s->pm_imr);
1165 I915_WRITE(GEN6_PMIER, s->pm_ier);
1166
1167 for (i = 0; i < ARRAY_SIZE(s->gt_scratch); i++)
1168 I915_WRITE(GEN7_GT_SCRATCH_BASE + i * 4, s->gt_scratch[i]);
1169
1170 /* GT SA CZ domain, 0x100000-0x138124 */
1171 I915_WRITE(TILECTL, s->tilectl);
1172 I915_WRITE(GTFIFOCTL, s->gt_fifoctl);
1173 /*
1174 * Preserve the GT allow wake and GFX force clock bit, they are not
1175 * be restored, as they are used to control the s0ix suspend/resume
1176 * sequence by the caller.
1177 */
1178 val = I915_READ(VLV_GTLC_WAKE_CTRL);
1179 val &= VLV_GTLC_ALLOWWAKEREQ;
1180 val |= s->gtlc_wake_ctrl & ~VLV_GTLC_ALLOWWAKEREQ;
1181 I915_WRITE(VLV_GTLC_WAKE_CTRL, val);
1182
1183 val = I915_READ(VLV_GTLC_SURVIVABILITY_REG);
1184 val &= VLV_GFX_CLK_FORCE_ON_BIT;
1185 val |= s->gtlc_survive & ~VLV_GFX_CLK_FORCE_ON_BIT;
1186 I915_WRITE(VLV_GTLC_SURVIVABILITY_REG, val);
1187
1188 I915_WRITE(VLV_PMWGICZ, s->pmwgicz);
1189
1190 /* Gunit-Display CZ domain, 0x182028-0x1821CF */
1191 I915_WRITE(VLV_GU_CTL0, s->gu_ctl0);
1192 I915_WRITE(VLV_GU_CTL1, s->gu_ctl1);
1193 I915_WRITE(VLV_GUNIT_CLOCK_GATE2, s->clock_gate_dis2);
1194}
1195
650ad970
ID
1196int vlv_force_gfx_clock(struct drm_i915_private *dev_priv, bool force_on)
1197{
1198 u32 val;
1199 int err;
1200
1201 val = I915_READ(VLV_GTLC_SURVIVABILITY_REG);
1202 WARN_ON(!!(val & VLV_GFX_CLK_FORCE_ON_BIT) == force_on);
1203
1204#define COND (I915_READ(VLV_GTLC_SURVIVABILITY_REG) & VLV_GFX_CLK_STATUS_BIT)
1205 /* Wait for a previous force-off to settle */
1206 if (force_on) {
8d4eee9c 1207 err = wait_for(!COND, 20);
650ad970
ID
1208 if (err) {
1209 DRM_ERROR("timeout waiting for GFX clock force-off (%08x)\n",
1210 I915_READ(VLV_GTLC_SURVIVABILITY_REG));
1211 return err;
1212 }
1213 }
1214
1215 val = I915_READ(VLV_GTLC_SURVIVABILITY_REG);
1216 val &= ~VLV_GFX_CLK_FORCE_ON_BIT;
1217 if (force_on)
1218 val |= VLV_GFX_CLK_FORCE_ON_BIT;
1219 I915_WRITE(VLV_GTLC_SURVIVABILITY_REG, val);
1220
1221 if (!force_on)
1222 return 0;
1223
8d4eee9c 1224 err = wait_for(COND, 20);
650ad970
ID
1225 if (err)
1226 DRM_ERROR("timeout waiting for GFX clock force-on (%08x)\n",
1227 I915_READ(VLV_GTLC_SURVIVABILITY_REG));
1228
1229 return err;
1230#undef COND
1231}
1232
ddeea5b0
ID
1233static int vlv_allow_gt_wake(struct drm_i915_private *dev_priv, bool allow)
1234{
1235 u32 val;
1236 int err = 0;
1237
1238 val = I915_READ(VLV_GTLC_WAKE_CTRL);
1239 val &= ~VLV_GTLC_ALLOWWAKEREQ;
1240 if (allow)
1241 val |= VLV_GTLC_ALLOWWAKEREQ;
1242 I915_WRITE(VLV_GTLC_WAKE_CTRL, val);
1243 POSTING_READ(VLV_GTLC_WAKE_CTRL);
1244
1245#define COND (!!(I915_READ(VLV_GTLC_PW_STATUS) & VLV_GTLC_ALLOWWAKEACK) == \
1246 allow)
1247 err = wait_for(COND, 1);
1248 if (err)
1249 DRM_ERROR("timeout disabling GT waking\n");
1250 return err;
1251#undef COND
1252}
1253
1254static int vlv_wait_for_gt_wells(struct drm_i915_private *dev_priv,
1255 bool wait_for_on)
1256{
1257 u32 mask;
1258 u32 val;
1259 int err;
1260
1261 mask = VLV_GTLC_PW_MEDIA_STATUS_MASK | VLV_GTLC_PW_RENDER_STATUS_MASK;
1262 val = wait_for_on ? mask : 0;
1263#define COND ((I915_READ(VLV_GTLC_PW_STATUS) & mask) == val)
1264 if (COND)
1265 return 0;
1266
1267 DRM_DEBUG_KMS("waiting for GT wells to go %s (%08x)\n",
1268 wait_for_on ? "on" : "off",
1269 I915_READ(VLV_GTLC_PW_STATUS));
1270
1271 /*
1272 * RC6 transitioning can be delayed up to 2 msec (see
1273 * valleyview_enable_rps), use 3 msec for safety.
1274 */
1275 err = wait_for(COND, 3);
1276 if (err)
1277 DRM_ERROR("timeout waiting for GT wells to go %s\n",
1278 wait_for_on ? "on" : "off");
1279
1280 return err;
1281#undef COND
1282}
1283
1284static void vlv_check_no_gt_access(struct drm_i915_private *dev_priv)
1285{
1286 if (!(I915_READ(VLV_GTLC_PW_STATUS) & VLV_GTLC_ALLOWWAKEERR))
1287 return;
1288
1289 DRM_ERROR("GT register access while GT waking disabled\n");
1290 I915_WRITE(VLV_GTLC_PW_STATUS, VLV_GTLC_ALLOWWAKEERR);
1291}
1292
ebc32824 1293static int vlv_suspend_complete(struct drm_i915_private *dev_priv)
ddeea5b0
ID
1294{
1295 u32 mask;
1296 int err;
1297
1298 /*
1299 * Bspec defines the following GT well on flags as debug only, so
1300 * don't treat them as hard failures.
1301 */
1302 (void)vlv_wait_for_gt_wells(dev_priv, false);
1303
1304 mask = VLV_GTLC_RENDER_CTX_EXISTS | VLV_GTLC_MEDIA_CTX_EXISTS;
1305 WARN_ON((I915_READ(VLV_GTLC_WAKE_CTRL) & mask) != mask);
1306
1307 vlv_check_no_gt_access(dev_priv);
1308
1309 err = vlv_force_gfx_clock(dev_priv, true);
1310 if (err)
1311 goto err1;
1312
1313 err = vlv_allow_gt_wake(dev_priv, false);
1314 if (err)
1315 goto err2;
98711167
D
1316
1317 if (!IS_CHERRYVIEW(dev_priv->dev))
1318 vlv_save_gunit_s0ix_state(dev_priv);
ddeea5b0
ID
1319
1320 err = vlv_force_gfx_clock(dev_priv, false);
1321 if (err)
1322 goto err2;
1323
1324 return 0;
1325
1326err2:
1327 /* For safety always re-enable waking and disable gfx clock forcing */
1328 vlv_allow_gt_wake(dev_priv, true);
1329err1:
1330 vlv_force_gfx_clock(dev_priv, false);
1331
1332 return err;
1333}
1334
016970be
SK
1335static int vlv_resume_prepare(struct drm_i915_private *dev_priv,
1336 bool rpm_resume)
ddeea5b0
ID
1337{
1338 struct drm_device *dev = dev_priv->dev;
1339 int err;
1340 int ret;
1341
1342 /*
1343 * If any of the steps fail just try to continue, that's the best we
1344 * can do at this point. Return the first error code (which will also
1345 * leave RPM permanently disabled).
1346 */
1347 ret = vlv_force_gfx_clock(dev_priv, true);
1348
98711167
D
1349 if (!IS_CHERRYVIEW(dev_priv->dev))
1350 vlv_restore_gunit_s0ix_state(dev_priv);
ddeea5b0
ID
1351
1352 err = vlv_allow_gt_wake(dev_priv, true);
1353 if (!ret)
1354 ret = err;
1355
1356 err = vlv_force_gfx_clock(dev_priv, false);
1357 if (!ret)
1358 ret = err;
1359
1360 vlv_check_no_gt_access(dev_priv);
1361
016970be
SK
1362 if (rpm_resume) {
1363 intel_init_clock_gating(dev);
1364 i915_gem_restore_fences(dev);
1365 }
ddeea5b0
ID
1366
1367 return ret;
1368}
1369
97bea207 1370static int intel_runtime_suspend(struct device *device)
8a187455
PZ
1371{
1372 struct pci_dev *pdev = to_pci_dev(device);
1373 struct drm_device *dev = pci_get_drvdata(pdev);
1374 struct drm_i915_private *dev_priv = dev->dev_private;
0ab9cfeb 1375 int ret;
8a187455 1376
aeab0b5a 1377 if (WARN_ON_ONCE(!(dev_priv->rps.enabled && intel_enable_rc6(dev))))
c6df39b5
ID
1378 return -ENODEV;
1379
604effb7
ID
1380 if (WARN_ON_ONCE(!HAS_RUNTIME_PM(dev)))
1381 return -ENODEV;
1382
8a187455
PZ
1383 DRM_DEBUG_KMS("Suspending device\n");
1384
d6102977
ID
1385 /*
1386 * We could deadlock here in case another thread holding struct_mutex
1387 * calls RPM suspend concurrently, since the RPM suspend will wait
1388 * first for this RPM suspend to finish. In this case the concurrent
1389 * RPM resume will be followed by its RPM suspend counterpart. Still
1390 * for consistency return -EAGAIN, which will reschedule this suspend.
1391 */
1392 if (!mutex_trylock(&dev->struct_mutex)) {
1393 DRM_DEBUG_KMS("device lock contention, deffering suspend\n");
1394 /*
1395 * Bump the expiration timestamp, otherwise the suspend won't
1396 * be rescheduled.
1397 */
1398 pm_runtime_mark_last_busy(device);
1399
1400 return -EAGAIN;
1401 }
1402 /*
1403 * We are safe here against re-faults, since the fault handler takes
1404 * an RPM reference.
1405 */
1406 i915_gem_release_all_mmaps(dev_priv);
1407 mutex_unlock(&dev->struct_mutex);
1408
fac6adb0 1409 intel_suspend_gt_powersave(dev);
2eb5252e 1410 intel_runtime_pm_disable_interrupts(dev_priv);
b5478bcd 1411
ebc32824 1412 ret = intel_suspend_complete(dev_priv);
0ab9cfeb
ID
1413 if (ret) {
1414 DRM_ERROR("Runtime suspend failed, disabling it (%d)\n", ret);
b963291c 1415 intel_runtime_pm_enable_interrupts(dev_priv);
0ab9cfeb
ID
1416
1417 return ret;
1418 }
a8a8bd54 1419
737b1506 1420 cancel_delayed_work_sync(&dev_priv->gpu_error.hangcheck_work);
dc9fb09c 1421 intel_uncore_forcewake_reset(dev, false);
8a187455 1422 dev_priv->pm.suspended = true;
1fb2362b
KCA
1423
1424 /*
c8a0bd42
PZ
1425 * FIXME: We really should find a document that references the arguments
1426 * used below!
1fb2362b 1427 */
c8a0bd42
PZ
1428 if (IS_HASWELL(dev)) {
1429 /*
1430 * current versions of firmware which depend on this opregion
1431 * notification have repurposed the D1 definition to mean
1432 * "runtime suspended" vs. what you would normally expect (D3)
1433 * to distinguish it from notifications that might be sent via
1434 * the suspend path.
1435 */
1436 intel_opregion_notify_adapter(dev, PCI_D1);
1437 } else {
1438 /*
1439 * On Broadwell, if we use PCI_D1 the PCH DDI ports will stop
1440 * being detected, and the call we do at intel_runtime_resume()
1441 * won't be able to restore them. Since PCI_D3hot matches the
1442 * actual specification and appears to be working, use it. Let's
1443 * assume the other non-Haswell platforms will stay the same as
1444 * Broadwell.
1445 */
1446 intel_opregion_notify_adapter(dev, PCI_D3hot);
1447 }
8a187455 1448
59bad947 1449 assert_forcewakes_inactive(dev_priv);
dc9fb09c 1450
a8a8bd54 1451 DRM_DEBUG_KMS("Device suspended\n");
8a187455
PZ
1452 return 0;
1453}
1454
97bea207 1455static int intel_runtime_resume(struct device *device)
8a187455
PZ
1456{
1457 struct pci_dev *pdev = to_pci_dev(device);
1458 struct drm_device *dev = pci_get_drvdata(pdev);
1459 struct drm_i915_private *dev_priv = dev->dev_private;
1a5df187 1460 int ret = 0;
8a187455 1461
604effb7
ID
1462 if (WARN_ON_ONCE(!HAS_RUNTIME_PM(dev)))
1463 return -ENODEV;
8a187455
PZ
1464
1465 DRM_DEBUG_KMS("Resuming device\n");
1466
cd2e9e90 1467 intel_opregion_notify_adapter(dev, PCI_D0);
8a187455
PZ
1468 dev_priv->pm.suspended = false;
1469
1a5df187
PZ
1470 if (IS_GEN6(dev_priv))
1471 intel_init_pch_refclk(dev);
1472 else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
1473 hsw_disable_pc8(dev_priv);
1474 else if (IS_VALLEYVIEW(dev_priv))
1475 ret = vlv_resume_prepare(dev_priv, true);
1476
0ab9cfeb
ID
1477 /*
1478 * No point of rolling back things in case of an error, as the best
1479 * we can do is to hope that things will still work (and disable RPM).
1480 */
92b806d3
ID
1481 i915_gem_init_swizzling(dev);
1482 gen6_update_ring_freq(dev);
1483
b963291c 1484 intel_runtime_pm_enable_interrupts(dev_priv);
fac6adb0 1485 intel_enable_gt_powersave(dev);
b5478bcd 1486
0ab9cfeb
ID
1487 if (ret)
1488 DRM_ERROR("Runtime resume failed, disabling it (%d)\n", ret);
1489 else
1490 DRM_DEBUG_KMS("Device resumed\n");
1491
1492 return ret;
8a187455
PZ
1493}
1494
016970be
SK
1495/*
1496 * This function implements common functionality of runtime and system
1497 * suspend sequence.
1498 */
ebc32824
SK
1499static int intel_suspend_complete(struct drm_i915_private *dev_priv)
1500{
1501 struct drm_device *dev = dev_priv->dev;
1502 int ret;
1503
604effb7 1504 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
ebc32824 1505 ret = hsw_suspend_complete(dev_priv);
604effb7 1506 else if (IS_VALLEYVIEW(dev))
ebc32824 1507 ret = vlv_suspend_complete(dev_priv);
604effb7
ID
1508 else
1509 ret = 0;
ebc32824
SK
1510
1511 return ret;
1512}
1513
b4b78d12 1514static const struct dev_pm_ops i915_pm_ops = {
5545dbbf
ID
1515 /*
1516 * S0ix (via system suspend) and S3 event handlers [PMSG_SUSPEND,
1517 * PMSG_RESUME]
1518 */
0206e353 1519 .suspend = i915_pm_suspend,
76c4b250
ID
1520 .suspend_late = i915_pm_suspend_late,
1521 .resume_early = i915_pm_resume_early,
0206e353 1522 .resume = i915_pm_resume,
5545dbbf
ID
1523
1524 /*
1525 * S4 event handlers
1526 * @freeze, @freeze_late : called (1) before creating the
1527 * hibernation image [PMSG_FREEZE] and
1528 * (2) after rebooting, before restoring
1529 * the image [PMSG_QUIESCE]
1530 * @thaw, @thaw_early : called (1) after creating the hibernation
1531 * image, before writing it [PMSG_THAW]
1532 * and (2) after failing to create or
1533 * restore the image [PMSG_RECOVER]
1534 * @poweroff, @poweroff_late: called after writing the hibernation
1535 * image, before rebooting [PMSG_HIBERNATE]
1536 * @restore, @restore_early : called after rebooting and restoring the
1537 * hibernation image [PMSG_RESTORE]
1538 */
36d61e67
ID
1539 .freeze = i915_pm_suspend,
1540 .freeze_late = i915_pm_suspend_late,
1541 .thaw_early = i915_pm_resume_early,
1542 .thaw = i915_pm_resume,
1543 .poweroff = i915_pm_suspend,
da2bc1b9 1544 .poweroff_late = i915_pm_suspend_late,
76c4b250 1545 .restore_early = i915_pm_resume_early,
0206e353 1546 .restore = i915_pm_resume,
5545dbbf
ID
1547
1548 /* S0ix (via runtime suspend) event handlers */
97bea207
PZ
1549 .runtime_suspend = intel_runtime_suspend,
1550 .runtime_resume = intel_runtime_resume,
cbda12d7
ZW
1551};
1552
78b68556 1553static const struct vm_operations_struct i915_gem_vm_ops = {
de151cf6 1554 .fault = i915_gem_fault,
ab00b3e5
JB
1555 .open = drm_gem_vm_open,
1556 .close = drm_gem_vm_close,
de151cf6
JB
1557};
1558
e08e96de
AV
1559static const struct file_operations i915_driver_fops = {
1560 .owner = THIS_MODULE,
1561 .open = drm_open,
1562 .release = drm_release,
1563 .unlocked_ioctl = drm_ioctl,
1564 .mmap = drm_gem_mmap,
1565 .poll = drm_poll,
e08e96de
AV
1566 .read = drm_read,
1567#ifdef CONFIG_COMPAT
1568 .compat_ioctl = i915_compat_ioctl,
1569#endif
1570 .llseek = noop_llseek,
1571};
1572
1da177e4 1573static struct drm_driver driver = {
0c54781b
MW
1574 /* Don't use MTRRs here; the Xserver or userspace app should
1575 * deal with them for Intel hardware.
792d2b9a 1576 */
673a394b 1577 .driver_features =
24986ee0 1578 DRIVER_USE_AGP |
10ba5012
KH
1579 DRIVER_HAVE_IRQ | DRIVER_IRQ_SHARED | DRIVER_GEM | DRIVER_PRIME |
1580 DRIVER_RENDER,
22eae947 1581 .load = i915_driver_load,
ba8bbcf6 1582 .unload = i915_driver_unload,
673a394b 1583 .open = i915_driver_open,
22eae947
DA
1584 .lastclose = i915_driver_lastclose,
1585 .preclose = i915_driver_preclose,
673a394b 1586 .postclose = i915_driver_postclose,
915b4d11 1587 .set_busid = drm_pci_set_busid,
d8e29209
RW
1588
1589 /* Used in place of i915_pm_ops for non-DRIVER_MODESET */
fc49b3da 1590 .suspend = i915_suspend_legacy,
76c4b250 1591 .resume = i915_resume_legacy,
d8e29209 1592
cda17380 1593 .device_is_agp = i915_driver_device_is_agp,
955b12de 1594#if defined(CONFIG_DEBUG_FS)
27c202ad
BG
1595 .debugfs_init = i915_debugfs_init,
1596 .debugfs_cleanup = i915_debugfs_cleanup,
955b12de 1597#endif
673a394b 1598 .gem_free_object = i915_gem_free_object,
de151cf6 1599 .gem_vm_ops = &i915_gem_vm_ops,
1286ff73
DV
1600
1601 .prime_handle_to_fd = drm_gem_prime_handle_to_fd,
1602 .prime_fd_to_handle = drm_gem_prime_fd_to_handle,
1603 .gem_prime_export = i915_gem_prime_export,
1604 .gem_prime_import = i915_gem_prime_import,
1605
ff72145b 1606 .dumb_create = i915_gem_dumb_create,
da6b51d0 1607 .dumb_map_offset = i915_gem_mmap_gtt,
43387b37 1608 .dumb_destroy = drm_gem_dumb_destroy,
1da177e4 1609 .ioctls = i915_ioctls,
e08e96de 1610 .fops = &i915_driver_fops,
22eae947
DA
1611 .name = DRIVER_NAME,
1612 .desc = DRIVER_DESC,
1613 .date = DRIVER_DATE,
1614 .major = DRIVER_MAJOR,
1615 .minor = DRIVER_MINOR,
1616 .patchlevel = DRIVER_PATCHLEVEL,
1da177e4
LT
1617};
1618
8410ea3b
DA
1619static struct pci_driver i915_pci_driver = {
1620 .name = DRIVER_NAME,
1621 .id_table = pciidlist,
1622 .probe = i915_pci_probe,
1623 .remove = i915_pci_remove,
1624 .driver.pm = &i915_pm_ops,
1625};
1626
1da177e4
LT
1627static int __init i915_init(void)
1628{
1629 driver.num_ioctls = i915_max_ioctl;
79e53945
JB
1630
1631 /*
1632 * If CONFIG_DRM_I915_KMS is set, default to KMS unless
1633 * explicitly disabled with the module pararmeter.
1634 *
1635 * Otherwise, just follow the parameter (defaulting to off).
1636 *
1637 * Allow optional vga_text_mode_force boot option to override
1638 * the default behavior.
1639 */
1640#if defined(CONFIG_DRM_I915_KMS)
d330a953 1641 if (i915.modeset != 0)
79e53945
JB
1642 driver.driver_features |= DRIVER_MODESET;
1643#endif
d330a953 1644 if (i915.modeset == 1)
79e53945
JB
1645 driver.driver_features |= DRIVER_MODESET;
1646
1647#ifdef CONFIG_VGA_CONSOLE
d330a953 1648 if (vgacon_text_force() && i915.modeset == -1)
79e53945
JB
1649 driver.driver_features &= ~DRIVER_MODESET;
1650#endif
1651
b30324ad 1652 if (!(driver.driver_features & DRIVER_MODESET)) {
3885c6bb 1653 driver.get_vblank_timestamp = NULL;
b30324ad 1654 /* Silently fail loading to not upset userspace. */
c9cd7b65 1655 DRM_DEBUG_DRIVER("KMS and UMS disabled.\n");
b30324ad 1656 return 0;
b30324ad 1657 }
3885c6bb 1658
b2e7723b
MR
1659 /*
1660 * FIXME: Note that we're lying to the DRM core here so that we can get access
1661 * to the atomic ioctl and the atomic properties. Only plane operations on
1662 * a single CRTC will actually work.
1663 */
1664 if (i915.nuclear_pageflip)
1665 driver.driver_features |= DRIVER_ATOMIC;
1666
8410ea3b 1667 return drm_pci_init(&driver, &i915_pci_driver);
1da177e4
LT
1668}
1669
1670static void __exit i915_exit(void)
1671{
b33ecdd1
DV
1672 if (!(driver.driver_features & DRIVER_MODESET))
1673 return; /* Never loaded a driver. */
b33ecdd1 1674
8410ea3b 1675 drm_pci_exit(&driver, &i915_pci_driver);
1da177e4
LT
1676}
1677
1678module_init(i915_init);
1679module_exit(i915_exit);
1680
0a6d1631 1681MODULE_AUTHOR("Tungsten Graphics, Inc.");
1eab9234 1682MODULE_AUTHOR("Intel Corporation");
0a6d1631 1683
b5e89ed5 1684MODULE_DESCRIPTION(DRIVER_DESC);
1da177e4 1685MODULE_LICENSE("GPL and additional rights");