]> git.proxmox.com Git - mirror_ubuntu-bionic-kernel.git/blame - drivers/gpu/drm/i915/i915_drv.c
drm/i915: prefer for_each_intel_* macros for iteration
[mirror_ubuntu-bionic-kernel.git] / drivers / gpu / drm / i915 / i915_drv.c
CommitLineData
1da177e4
LT
1/* i915_drv.c -- i830,i845,i855,i865,i915 driver -*- linux-c -*-
2 */
0d6aa60b 3/*
bc54fd1a 4 *
1da177e4
LT
5 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
6 * All Rights Reserved.
bc54fd1a
DA
7 *
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the
10 * "Software"), to deal in the Software without restriction, including
11 * without limitation the rights to use, copy, modify, merge, publish,
12 * distribute, sub license, and/or sell copies of the Software, and to
13 * permit persons to whom the Software is furnished to do so, subject to
14 * the following conditions:
15 *
16 * The above copyright notice and this permission notice (including the
17 * next paragraph) shall be included in all copies or substantial portions
18 * of the Software.
19 *
20 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
21 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
22 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
23 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
24 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
25 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
26 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
27 *
0d6aa60b 28 */
1da177e4 29
5669fcac 30#include <linux/device.h>
e5747e3a 31#include <linux/acpi.h>
760285e7
DH
32#include <drm/drmP.h>
33#include <drm/i915_drm.h>
1da177e4 34#include "i915_drv.h"
990bbdad 35#include "i915_trace.h"
f49f0586 36#include "intel_drv.h"
1da177e4 37
79e53945 38#include <linux/console.h>
e0cd3608 39#include <linux/module.h>
d6102977 40#include <linux/pm_runtime.h>
760285e7 41#include <drm/drm_crtc_helper.h>
79e53945 42
112b715e
KH
43static struct drm_driver driver;
44
a57c774a
AK
45#define GEN_DEFAULT_PIPEOFFSETS \
46 .pipe_offsets = { PIPE_A_OFFSET, PIPE_B_OFFSET, \
47 PIPE_C_OFFSET, PIPE_EDP_OFFSET }, \
48 .trans_offsets = { TRANSCODER_A_OFFSET, TRANSCODER_B_OFFSET, \
49 TRANSCODER_C_OFFSET, TRANSCODER_EDP_OFFSET }, \
a57c774a
AK
50 .palette_offsets = { PALETTE_A_OFFSET, PALETTE_B_OFFSET }
51
84fd4f4e
RB
52#define GEN_CHV_PIPEOFFSETS \
53 .pipe_offsets = { PIPE_A_OFFSET, PIPE_B_OFFSET, \
54 CHV_PIPE_C_OFFSET }, \
55 .trans_offsets = { TRANSCODER_A_OFFSET, TRANSCODER_B_OFFSET, \
56 CHV_TRANSCODER_C_OFFSET, }, \
84fd4f4e
RB
57 .palette_offsets = { PALETTE_A_OFFSET, PALETTE_B_OFFSET, \
58 CHV_PALETTE_C_OFFSET }
a57c774a 59
5efb3e28
VS
60#define CURSOR_OFFSETS \
61 .cursor_offsets = { CURSOR_A_OFFSET, CURSOR_B_OFFSET, CHV_CURSOR_C_OFFSET }
62
63#define IVB_CURSOR_OFFSETS \
64 .cursor_offsets = { CURSOR_A_OFFSET, IVB_CURSOR_B_OFFSET, IVB_CURSOR_C_OFFSET }
65
9a7e8492 66static const struct intel_device_info intel_i830_info = {
7eb552ae 67 .gen = 2, .is_mobile = 1, .cursor_needs_physical = 1, .num_pipes = 2,
31578148 68 .has_overlay = 1, .overlay_needs_physical = 1,
73ae478c 69 .ring_mask = RENDER_RING,
a57c774a 70 GEN_DEFAULT_PIPEOFFSETS,
5efb3e28 71 CURSOR_OFFSETS,
cfdf1fa2
KH
72};
73
9a7e8492 74static const struct intel_device_info intel_845g_info = {
7eb552ae 75 .gen = 2, .num_pipes = 1,
31578148 76 .has_overlay = 1, .overlay_needs_physical = 1,
73ae478c 77 .ring_mask = RENDER_RING,
a57c774a 78 GEN_DEFAULT_PIPEOFFSETS,
5efb3e28 79 CURSOR_OFFSETS,
cfdf1fa2
KH
80};
81
9a7e8492 82static const struct intel_device_info intel_i85x_info = {
7eb552ae 83 .gen = 2, .is_i85x = 1, .is_mobile = 1, .num_pipes = 2,
5ce8ba7c 84 .cursor_needs_physical = 1,
31578148 85 .has_overlay = 1, .overlay_needs_physical = 1,
fd70d52a 86 .has_fbc = 1,
73ae478c 87 .ring_mask = RENDER_RING,
a57c774a 88 GEN_DEFAULT_PIPEOFFSETS,
5efb3e28 89 CURSOR_OFFSETS,
cfdf1fa2
KH
90};
91
9a7e8492 92static const struct intel_device_info intel_i865g_info = {
7eb552ae 93 .gen = 2, .num_pipes = 1,
31578148 94 .has_overlay = 1, .overlay_needs_physical = 1,
73ae478c 95 .ring_mask = RENDER_RING,
a57c774a 96 GEN_DEFAULT_PIPEOFFSETS,
5efb3e28 97 CURSOR_OFFSETS,
cfdf1fa2
KH
98};
99
9a7e8492 100static const struct intel_device_info intel_i915g_info = {
7eb552ae 101 .gen = 3, .is_i915g = 1, .cursor_needs_physical = 1, .num_pipes = 2,
31578148 102 .has_overlay = 1, .overlay_needs_physical = 1,
73ae478c 103 .ring_mask = RENDER_RING,
a57c774a 104 GEN_DEFAULT_PIPEOFFSETS,
5efb3e28 105 CURSOR_OFFSETS,
cfdf1fa2 106};
9a7e8492 107static const struct intel_device_info intel_i915gm_info = {
7eb552ae 108 .gen = 3, .is_mobile = 1, .num_pipes = 2,
b295d1b6 109 .cursor_needs_physical = 1,
31578148 110 .has_overlay = 1, .overlay_needs_physical = 1,
a6c45cf0 111 .supports_tv = 1,
fd70d52a 112 .has_fbc = 1,
73ae478c 113 .ring_mask = RENDER_RING,
a57c774a 114 GEN_DEFAULT_PIPEOFFSETS,
5efb3e28 115 CURSOR_OFFSETS,
cfdf1fa2 116};
9a7e8492 117static const struct intel_device_info intel_i945g_info = {
7eb552ae 118 .gen = 3, .has_hotplug = 1, .cursor_needs_physical = 1, .num_pipes = 2,
31578148 119 .has_overlay = 1, .overlay_needs_physical = 1,
73ae478c 120 .ring_mask = RENDER_RING,
a57c774a 121 GEN_DEFAULT_PIPEOFFSETS,
5efb3e28 122 CURSOR_OFFSETS,
cfdf1fa2 123};
9a7e8492 124static const struct intel_device_info intel_i945gm_info = {
7eb552ae 125 .gen = 3, .is_i945gm = 1, .is_mobile = 1, .num_pipes = 2,
b295d1b6 126 .has_hotplug = 1, .cursor_needs_physical = 1,
31578148 127 .has_overlay = 1, .overlay_needs_physical = 1,
a6c45cf0 128 .supports_tv = 1,
fd70d52a 129 .has_fbc = 1,
73ae478c 130 .ring_mask = RENDER_RING,
a57c774a 131 GEN_DEFAULT_PIPEOFFSETS,
5efb3e28 132 CURSOR_OFFSETS,
cfdf1fa2
KH
133};
134
9a7e8492 135static const struct intel_device_info intel_i965g_info = {
7eb552ae 136 .gen = 4, .is_broadwater = 1, .num_pipes = 2,
c96c3a8c 137 .has_hotplug = 1,
31578148 138 .has_overlay = 1,
73ae478c 139 .ring_mask = RENDER_RING,
a57c774a 140 GEN_DEFAULT_PIPEOFFSETS,
5efb3e28 141 CURSOR_OFFSETS,
cfdf1fa2
KH
142};
143
9a7e8492 144static const struct intel_device_info intel_i965gm_info = {
7eb552ae 145 .gen = 4, .is_crestline = 1, .num_pipes = 2,
e3c4e5dd 146 .is_mobile = 1, .has_fbc = 1, .has_hotplug = 1,
31578148 147 .has_overlay = 1,
a6c45cf0 148 .supports_tv = 1,
73ae478c 149 .ring_mask = RENDER_RING,
a57c774a 150 GEN_DEFAULT_PIPEOFFSETS,
5efb3e28 151 CURSOR_OFFSETS,
cfdf1fa2
KH
152};
153
9a7e8492 154static const struct intel_device_info intel_g33_info = {
7eb552ae 155 .gen = 3, .is_g33 = 1, .num_pipes = 2,
c96c3a8c 156 .need_gfx_hws = 1, .has_hotplug = 1,
31578148 157 .has_overlay = 1,
73ae478c 158 .ring_mask = RENDER_RING,
a57c774a 159 GEN_DEFAULT_PIPEOFFSETS,
5efb3e28 160 CURSOR_OFFSETS,
cfdf1fa2
KH
161};
162
9a7e8492 163static const struct intel_device_info intel_g45_info = {
7eb552ae 164 .gen = 4, .is_g4x = 1, .need_gfx_hws = 1, .num_pipes = 2,
c96c3a8c 165 .has_pipe_cxsr = 1, .has_hotplug = 1,
73ae478c 166 .ring_mask = RENDER_RING | BSD_RING,
a57c774a 167 GEN_DEFAULT_PIPEOFFSETS,
5efb3e28 168 CURSOR_OFFSETS,
cfdf1fa2
KH
169};
170
9a7e8492 171static const struct intel_device_info intel_gm45_info = {
7eb552ae 172 .gen = 4, .is_g4x = 1, .num_pipes = 2,
e3c4e5dd 173 .is_mobile = 1, .need_gfx_hws = 1, .has_fbc = 1,
c96c3a8c 174 .has_pipe_cxsr = 1, .has_hotplug = 1,
a6c45cf0 175 .supports_tv = 1,
73ae478c 176 .ring_mask = RENDER_RING | BSD_RING,
a57c774a 177 GEN_DEFAULT_PIPEOFFSETS,
5efb3e28 178 CURSOR_OFFSETS,
cfdf1fa2
KH
179};
180
9a7e8492 181static const struct intel_device_info intel_pineview_info = {
7eb552ae 182 .gen = 3, .is_g33 = 1, .is_pineview = 1, .is_mobile = 1, .num_pipes = 2,
c96c3a8c 183 .need_gfx_hws = 1, .has_hotplug = 1,
31578148 184 .has_overlay = 1,
a57c774a 185 GEN_DEFAULT_PIPEOFFSETS,
5efb3e28 186 CURSOR_OFFSETS,
cfdf1fa2
KH
187};
188
9a7e8492 189static const struct intel_device_info intel_ironlake_d_info = {
7eb552ae 190 .gen = 5, .num_pipes = 2,
5a117db7 191 .need_gfx_hws = 1, .has_hotplug = 1,
73ae478c 192 .ring_mask = RENDER_RING | BSD_RING,
a57c774a 193 GEN_DEFAULT_PIPEOFFSETS,
5efb3e28 194 CURSOR_OFFSETS,
cfdf1fa2
KH
195};
196
9a7e8492 197static const struct intel_device_info intel_ironlake_m_info = {
7eb552ae 198 .gen = 5, .is_mobile = 1, .num_pipes = 2,
e3c4e5dd 199 .need_gfx_hws = 1, .has_hotplug = 1,
c1a9f047 200 .has_fbc = 1,
73ae478c 201 .ring_mask = RENDER_RING | BSD_RING,
a57c774a 202 GEN_DEFAULT_PIPEOFFSETS,
5efb3e28 203 CURSOR_OFFSETS,
cfdf1fa2
KH
204};
205
9a7e8492 206static const struct intel_device_info intel_sandybridge_d_info = {
7eb552ae 207 .gen = 6, .num_pipes = 2,
c96c3a8c 208 .need_gfx_hws = 1, .has_hotplug = 1,
cbaef0f1 209 .has_fbc = 1,
73ae478c 210 .ring_mask = RENDER_RING | BSD_RING | BLT_RING,
3d29b842 211 .has_llc = 1,
a57c774a 212 GEN_DEFAULT_PIPEOFFSETS,
5efb3e28 213 CURSOR_OFFSETS,
f6e450a6
EA
214};
215
9a7e8492 216static const struct intel_device_info intel_sandybridge_m_info = {
7eb552ae 217 .gen = 6, .is_mobile = 1, .num_pipes = 2,
c96c3a8c 218 .need_gfx_hws = 1, .has_hotplug = 1,
9c04f015 219 .has_fbc = 1,
73ae478c 220 .ring_mask = RENDER_RING | BSD_RING | BLT_RING,
3d29b842 221 .has_llc = 1,
a57c774a 222 GEN_DEFAULT_PIPEOFFSETS,
5efb3e28 223 CURSOR_OFFSETS,
a13e4093
EA
224};
225
219f4fdb
BW
226#define GEN7_FEATURES \
227 .gen = 7, .num_pipes = 3, \
228 .need_gfx_hws = 1, .has_hotplug = 1, \
cbaef0f1 229 .has_fbc = 1, \
73ae478c 230 .ring_mask = RENDER_RING | BSD_RING | BLT_RING, \
6a8beeff
WB
231 .has_llc = 1, \
232 GEN_DEFAULT_PIPEOFFSETS, \
233 IVB_CURSOR_OFFSETS
219f4fdb 234
c76b615c 235static const struct intel_device_info intel_ivybridge_d_info = {
219f4fdb
BW
236 GEN7_FEATURES,
237 .is_ivybridge = 1,
c76b615c
JB
238};
239
240static const struct intel_device_info intel_ivybridge_m_info = {
219f4fdb
BW
241 GEN7_FEATURES,
242 .is_ivybridge = 1,
243 .is_mobile = 1,
c76b615c
JB
244};
245
999bcdea
BW
246static const struct intel_device_info intel_ivybridge_q_info = {
247 GEN7_FEATURES,
248 .is_ivybridge = 1,
249 .num_pipes = 0, /* legal, last one wins */
250};
251
6a8beeff
WB
252#define VLV_FEATURES \
253 .gen = 7, .num_pipes = 2, \
254 .need_gfx_hws = 1, .has_hotplug = 1, \
255 .ring_mask = RENDER_RING | BSD_RING | BLT_RING, \
256 .display_mmio_offset = VLV_DISPLAY_BASE, \
257 GEN_DEFAULT_PIPEOFFSETS, \
258 CURSOR_OFFSETS
259
70a3eb7a 260static const struct intel_device_info intel_valleyview_m_info = {
6a8beeff 261 VLV_FEATURES,
70a3eb7a 262 .is_valleyview = 1,
6a8beeff 263 .is_mobile = 1,
70a3eb7a
JB
264};
265
266static const struct intel_device_info intel_valleyview_d_info = {
6a8beeff 267 VLV_FEATURES,
70a3eb7a
JB
268 .is_valleyview = 1,
269};
270
6a8beeff
WB
271#define HSW_FEATURES \
272 GEN7_FEATURES, \
273 .ring_mask = RENDER_RING | BSD_RING | BLT_RING | VEBOX_RING, \
274 .has_ddi = 1, \
275 .has_fpga_dbg = 1
276
4cae9ae0 277static const struct intel_device_info intel_haswell_d_info = {
6a8beeff 278 HSW_FEATURES,
219f4fdb 279 .is_haswell = 1,
4cae9ae0
ED
280};
281
282static const struct intel_device_info intel_haswell_m_info = {
6a8beeff 283 HSW_FEATURES,
219f4fdb
BW
284 .is_haswell = 1,
285 .is_mobile = 1,
c76b615c
JB
286};
287
4d4dead6 288static const struct intel_device_info intel_broadwell_d_info = {
6a8beeff
WB
289 HSW_FEATURES,
290 .gen = 8,
4d4dead6
BW
291};
292
293static const struct intel_device_info intel_broadwell_m_info = {
6a8beeff
WB
294 HSW_FEATURES,
295 .gen = 8, .is_mobile = 1,
4d4dead6
BW
296};
297
fd3c269f 298static const struct intel_device_info intel_broadwell_gt3d_info = {
6a8beeff
WB
299 HSW_FEATURES,
300 .gen = 8,
845f74a7 301 .ring_mask = RENDER_RING | BSD_RING | BLT_RING | VEBOX_RING | BSD2_RING,
fd3c269f
ZY
302};
303
304static const struct intel_device_info intel_broadwell_gt3m_info = {
6a8beeff
WB
305 HSW_FEATURES,
306 .gen = 8, .is_mobile = 1,
845f74a7 307 .ring_mask = RENDER_RING | BSD_RING | BLT_RING | VEBOX_RING | BSD2_RING,
fd3c269f
ZY
308};
309
7d87a7f7 310static const struct intel_device_info intel_cherryview_info = {
07fddb14 311 .gen = 8, .num_pipes = 3,
7d87a7f7
VS
312 .need_gfx_hws = 1, .has_hotplug = 1,
313 .ring_mask = RENDER_RING | BSD_RING | BLT_RING | VEBOX_RING,
666a4537 314 .is_cherryview = 1,
7d87a7f7 315 .display_mmio_offset = VLV_DISPLAY_BASE,
84fd4f4e 316 GEN_CHV_PIPEOFFSETS,
5efb3e28 317 CURSOR_OFFSETS,
7d87a7f7
VS
318};
319
72bbf0af 320static const struct intel_device_info intel_skylake_info = {
6a8beeff 321 HSW_FEATURES,
7201c0b3 322 .is_skylake = 1,
6a8beeff 323 .gen = 9,
72bbf0af
DL
324};
325
719388e1 326static const struct intel_device_info intel_skylake_gt3_info = {
a9287dbc 327 HSW_FEATURES,
719388e1 328 .is_skylake = 1,
6a8beeff 329 .gen = 9,
719388e1 330 .ring_mask = RENDER_RING | BSD_RING | BLT_RING | VEBOX_RING | BSD2_RING,
719388e1
DL
331};
332
1347f5b4
DL
333static const struct intel_device_info intel_broxton_info = {
334 .is_preliminary = 1,
7526ac19 335 .is_broxton = 1,
1347f5b4
DL
336 .gen = 9,
337 .need_gfx_hws = 1, .has_hotplug = 1,
338 .ring_mask = RENDER_RING | BSD_RING | BLT_RING | VEBOX_RING,
339 .num_pipes = 3,
340 .has_ddi = 1,
6c908bf4 341 .has_fpga_dbg = 1,
ce89db2e 342 .has_fbc = 1,
1347f5b4
DL
343 GEN_DEFAULT_PIPEOFFSETS,
344 IVB_CURSOR_OFFSETS,
345};
346
ef11bdb3 347static const struct intel_device_info intel_kabylake_info = {
6a8beeff 348 HSW_FEATURES,
ef11bdb3
RV
349 .is_preliminary = 1,
350 .is_kabylake = 1,
351 .gen = 9,
ef11bdb3
RV
352};
353
354static const struct intel_device_info intel_kabylake_gt3_info = {
6a8beeff 355 HSW_FEATURES,
ef11bdb3
RV
356 .is_preliminary = 1,
357 .is_kabylake = 1,
358 .gen = 9,
ef11bdb3 359 .ring_mask = RENDER_RING | BSD_RING | BLT_RING | VEBOX_RING | BSD2_RING,
ef11bdb3
RV
360};
361
a0a18075
JB
362/*
363 * Make sure any device matches here are from most specific to most
364 * general. For example, since the Quanta match is based on the subsystem
365 * and subvendor IDs, we need it to come before the more general IVB
366 * PCI ID matches, otherwise we'll use the wrong info struct above.
367 */
3cb27f38
JN
368static const struct pci_device_id pciidlist[] = {
369 INTEL_I830_IDS(&intel_i830_info),
370 INTEL_I845G_IDS(&intel_845g_info),
371 INTEL_I85X_IDS(&intel_i85x_info),
372 INTEL_I865G_IDS(&intel_i865g_info),
373 INTEL_I915G_IDS(&intel_i915g_info),
374 INTEL_I915GM_IDS(&intel_i915gm_info),
375 INTEL_I945G_IDS(&intel_i945g_info),
376 INTEL_I945GM_IDS(&intel_i945gm_info),
377 INTEL_I965G_IDS(&intel_i965g_info),
378 INTEL_G33_IDS(&intel_g33_info),
379 INTEL_I965GM_IDS(&intel_i965gm_info),
380 INTEL_GM45_IDS(&intel_gm45_info),
381 INTEL_G45_IDS(&intel_g45_info),
382 INTEL_PINEVIEW_IDS(&intel_pineview_info),
383 INTEL_IRONLAKE_D_IDS(&intel_ironlake_d_info),
384 INTEL_IRONLAKE_M_IDS(&intel_ironlake_m_info),
385 INTEL_SNB_D_IDS(&intel_sandybridge_d_info),
386 INTEL_SNB_M_IDS(&intel_sandybridge_m_info),
387 INTEL_IVB_Q_IDS(&intel_ivybridge_q_info), /* must be first IVB */
388 INTEL_IVB_M_IDS(&intel_ivybridge_m_info),
389 INTEL_IVB_D_IDS(&intel_ivybridge_d_info),
390 INTEL_HSW_D_IDS(&intel_haswell_d_info),
391 INTEL_HSW_M_IDS(&intel_haswell_m_info),
392 INTEL_VLV_M_IDS(&intel_valleyview_m_info),
393 INTEL_VLV_D_IDS(&intel_valleyview_d_info),
394 INTEL_BDW_GT12M_IDS(&intel_broadwell_m_info),
395 INTEL_BDW_GT12D_IDS(&intel_broadwell_d_info),
396 INTEL_BDW_GT3M_IDS(&intel_broadwell_gt3m_info),
397 INTEL_BDW_GT3D_IDS(&intel_broadwell_gt3d_info),
398 INTEL_CHV_IDS(&intel_cherryview_info),
399 INTEL_SKL_GT1_IDS(&intel_skylake_info),
400 INTEL_SKL_GT2_IDS(&intel_skylake_info),
401 INTEL_SKL_GT3_IDS(&intel_skylake_gt3_info),
15620206 402 INTEL_SKL_GT4_IDS(&intel_skylake_gt3_info),
3cb27f38 403 INTEL_BXT_IDS(&intel_broxton_info),
d97044b6
D
404 INTEL_KBL_GT1_IDS(&intel_kabylake_info),
405 INTEL_KBL_GT2_IDS(&intel_kabylake_info),
406 INTEL_KBL_GT3_IDS(&intel_kabylake_gt3_info),
8b10c0cf 407 INTEL_KBL_GT4_IDS(&intel_kabylake_gt3_info),
49ae35f2 408 {0, 0, 0}
1da177e4
LT
409};
410
79e53945 411MODULE_DEVICE_TABLE(pci, pciidlist);
79e53945 412
30c964a6
RB
413static enum intel_pch intel_virt_detect_pch(struct drm_device *dev)
414{
415 enum intel_pch ret = PCH_NOP;
416
417 /*
418 * In a virtualized passthrough environment we can be in a
419 * setup where the ISA bridge is not able to be passed through.
420 * In this case, a south bridge can be emulated and we have to
421 * make an educated guess as to which PCH is really there.
422 */
423
424 if (IS_GEN5(dev)) {
425 ret = PCH_IBX;
426 DRM_DEBUG_KMS("Assuming Ibex Peak PCH\n");
427 } else if (IS_GEN6(dev) || IS_IVYBRIDGE(dev)) {
428 ret = PCH_CPT;
429 DRM_DEBUG_KMS("Assuming CouarPoint PCH\n");
430 } else if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
431 ret = PCH_LPT;
432 DRM_DEBUG_KMS("Assuming LynxPoint PCH\n");
ef11bdb3 433 } else if (IS_SKYLAKE(dev) || IS_KABYLAKE(dev)) {
30c964a6
RB
434 ret = PCH_SPT;
435 DRM_DEBUG_KMS("Assuming SunrisePoint PCH\n");
436 }
437
438 return ret;
439}
440
0206e353 441void intel_detect_pch(struct drm_device *dev)
3bad0781
ZW
442{
443 struct drm_i915_private *dev_priv = dev->dev_private;
bcdb72ac 444 struct pci_dev *pch = NULL;
3bad0781 445
ce1bb329
BW
446 /* In all current cases, num_pipes is equivalent to the PCH_NOP setting
447 * (which really amounts to a PCH but no South Display).
448 */
449 if (INTEL_INFO(dev)->num_pipes == 0) {
450 dev_priv->pch_type = PCH_NOP;
ce1bb329
BW
451 return;
452 }
453
3bad0781
ZW
454 /*
455 * The reason to probe ISA bridge instead of Dev31:Fun0 is to
456 * make graphics device passthrough work easy for VMM, that only
457 * need to expose ISA bridge to let driver know the real hardware
458 * underneath. This is a requirement from virtualization team.
6a9c4b35
RG
459 *
460 * In some virtualized environments (e.g. XEN), there is irrelevant
461 * ISA bridge in the system. To work reliably, we should scan trhough
462 * all the ISA bridge devices and check for the first match, instead
463 * of only checking the first one.
3bad0781 464 */
bcdb72ac 465 while ((pch = pci_get_class(PCI_CLASS_BRIDGE_ISA << 8, pch))) {
3bad0781 466 if (pch->vendor == PCI_VENDOR_ID_INTEL) {
bcdb72ac 467 unsigned short id = pch->device & INTEL_PCH_DEVICE_ID_MASK;
17a303ec 468 dev_priv->pch_id = id;
3bad0781 469
90711d50
JB
470 if (id == INTEL_PCH_IBX_DEVICE_ID_TYPE) {
471 dev_priv->pch_type = PCH_IBX;
472 DRM_DEBUG_KMS("Found Ibex Peak PCH\n");
7fcb83cd 473 WARN_ON(!IS_GEN5(dev));
90711d50 474 } else if (id == INTEL_PCH_CPT_DEVICE_ID_TYPE) {
3bad0781
ZW
475 dev_priv->pch_type = PCH_CPT;
476 DRM_DEBUG_KMS("Found CougarPoint PCH\n");
7fcb83cd 477 WARN_ON(!(IS_GEN6(dev) || IS_IVYBRIDGE(dev)));
c792513b
JB
478 } else if (id == INTEL_PCH_PPT_DEVICE_ID_TYPE) {
479 /* PantherPoint is CPT compatible */
480 dev_priv->pch_type = PCH_CPT;
492ab669 481 DRM_DEBUG_KMS("Found PantherPoint PCH\n");
7fcb83cd 482 WARN_ON(!(IS_GEN6(dev) || IS_IVYBRIDGE(dev)));
eb877ebf
ED
483 } else if (id == INTEL_PCH_LPT_DEVICE_ID_TYPE) {
484 dev_priv->pch_type = PCH_LPT;
485 DRM_DEBUG_KMS("Found LynxPoint PCH\n");
a35cc9d0
RV
486 WARN_ON(!IS_HASWELL(dev) && !IS_BROADWELL(dev));
487 WARN_ON(IS_HSW_ULT(dev) || IS_BDW_ULT(dev));
e76e0634
BW
488 } else if (id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) {
489 dev_priv->pch_type = PCH_LPT;
490 DRM_DEBUG_KMS("Found LynxPoint LP PCH\n");
a35cc9d0
RV
491 WARN_ON(!IS_HASWELL(dev) && !IS_BROADWELL(dev));
492 WARN_ON(!IS_HSW_ULT(dev) && !IS_BDW_ULT(dev));
e7e7ea20
S
493 } else if (id == INTEL_PCH_SPT_DEVICE_ID_TYPE) {
494 dev_priv->pch_type = PCH_SPT;
495 DRM_DEBUG_KMS("Found SunrisePoint PCH\n");
ef11bdb3
RV
496 WARN_ON(!IS_SKYLAKE(dev) &&
497 !IS_KABYLAKE(dev));
e7e7ea20
S
498 } else if (id == INTEL_PCH_SPT_LP_DEVICE_ID_TYPE) {
499 dev_priv->pch_type = PCH_SPT;
500 DRM_DEBUG_KMS("Found SunrisePoint LP PCH\n");
ef11bdb3
RV
501 WARN_ON(!IS_SKYLAKE(dev) &&
502 !IS_KABYLAKE(dev));
39bfcd52
GH
503 } else if ((id == INTEL_PCH_P2X_DEVICE_ID_TYPE) ||
504 (id == INTEL_PCH_QEMU_DEVICE_ID_TYPE)) {
30c964a6 505 dev_priv->pch_type = intel_virt_detect_pch(dev);
bcdb72ac
ID
506 } else
507 continue;
508
6a9c4b35 509 break;
3bad0781 510 }
3bad0781 511 }
6a9c4b35 512 if (!pch)
bcdb72ac
ID
513 DRM_DEBUG_KMS("No PCH found.\n");
514
515 pci_dev_put(pch);
3bad0781
ZW
516}
517
2911a35b
BW
518bool i915_semaphore_is_enabled(struct drm_device *dev)
519{
520 if (INTEL_INFO(dev)->gen < 6)
a08acaf2 521 return false;
2911a35b 522
d330a953
JN
523 if (i915.semaphores >= 0)
524 return i915.semaphores;
2911a35b 525
71386ef9
OM
526 /* TODO: make semaphores and Execlists play nicely together */
527 if (i915.enable_execlists)
528 return false;
529
be71eabe
RV
530 /* Until we get further testing... */
531 if (IS_GEN8(dev))
532 return false;
533
59de3295 534#ifdef CONFIG_INTEL_IOMMU
2911a35b 535 /* Enable semaphores on SNB when IO remapping is off */
59de3295
DV
536 if (INTEL_INFO(dev)->gen == 6 && intel_iommu_gfx_mapped)
537 return false;
538#endif
2911a35b 539
a08acaf2 540 return true;
2911a35b
BW
541}
542
07f9cd0b
ID
543static void intel_suspend_encoders(struct drm_i915_private *dev_priv)
544{
545 struct drm_device *dev = dev_priv->dev;
19c8054c 546 struct intel_encoder *encoder;
07f9cd0b
ID
547
548 drm_modeset_lock_all(dev);
19c8054c
JN
549 for_each_intel_encoder(dev, encoder)
550 if (encoder->suspend)
551 encoder->suspend(encoder);
07f9cd0b
ID
552 drm_modeset_unlock_all(dev);
553}
554
ebc32824 555static int intel_suspend_complete(struct drm_i915_private *dev_priv);
1a5df187
PZ
556static int vlv_resume_prepare(struct drm_i915_private *dev_priv,
557 bool rpm_resume);
a9a6b73a 558static int bxt_resume_prepare(struct drm_i915_private *dev_priv);
f75a1985 559
bc87229f
ID
560static bool suspend_to_idle(struct drm_i915_private *dev_priv)
561{
562#if IS_ENABLED(CONFIG_ACPI_SLEEP)
563 if (acpi_target_system_state() < ACPI_STATE_S3)
564 return true;
565#endif
566 return false;
567}
ebc32824 568
5e365c39 569static int i915_drm_suspend(struct drm_device *dev)
ba8bbcf6 570{
61caf87c 571 struct drm_i915_private *dev_priv = dev->dev_private;
e5747e3a 572 pci_power_t opregion_target_state;
d5818938 573 int error;
61caf87c 574
b8efb17b
ZR
575 /* ignore lid events during suspend */
576 mutex_lock(&dev_priv->modeset_restore_lock);
577 dev_priv->modeset_restore = MODESET_SUSPENDED;
578 mutex_unlock(&dev_priv->modeset_restore_lock);
579
c67a470b
PZ
580 /* We do a lot of poking in a lot of registers, make sure they work
581 * properly. */
da7e29bd 582 intel_display_set_init_power(dev_priv, true);
cb10799c 583
5bcf719b
DA
584 drm_kms_helper_poll_disable(dev);
585
ba8bbcf6 586 pci_save_state(dev->pdev);
ba8bbcf6 587
d5818938
DV
588 error = i915_gem_suspend(dev);
589 if (error) {
590 dev_err(&dev->pdev->dev,
591 "GEM idle failed, resume might fail\n");
592 return error;
593 }
db1b76ca 594
a1c41994
AD
595 intel_guc_suspend(dev);
596
d5818938 597 intel_suspend_gt_powersave(dev);
a261b246 598
d5818938
DV
599 /*
600 * Disable CRTCs directly since we want to preserve sw state
601 * for _thaw. Also, power gate the CRTC power wells.
602 */
603 drm_modeset_lock_all(dev);
6b72d486 604 intel_display_suspend(dev);
d5818938 605 drm_modeset_unlock_all(dev);
2eb5252e 606
d5818938 607 intel_dp_mst_suspend(dev);
7d708ee4 608
d5818938
DV
609 intel_runtime_pm_disable_interrupts(dev_priv);
610 intel_hpd_cancel_work(dev_priv);
09b64267 611
d5818938 612 intel_suspend_encoders(dev_priv);
0e32b39c 613
d5818938 614 intel_suspend_hw(dev);
5669fcac 615
828c7908
BW
616 i915_gem_suspend_gtt_mappings(dev);
617
9e06dd39
JB
618 i915_save_state(dev);
619
bc87229f 620 opregion_target_state = suspend_to_idle(dev_priv) ? PCI_D1 : PCI_D3cold;
e5747e3a
JB
621 intel_opregion_notify_adapter(dev, opregion_target_state);
622
156c7ca0 623 intel_uncore_forcewake_reset(dev, false);
44834a67 624 intel_opregion_fini(dev);
8ee1c3db 625
82e3b8c1 626 intel_fbdev_set_suspend(dev, FBINFO_STATE_SUSPENDED, true);
3fa016a0 627
62d5d69b
MK
628 dev_priv->suspend_count++;
629
85e90679
KCA
630 intel_display_set_init_power(dev_priv, false);
631
f514c2d8
ID
632 if (HAS_CSR(dev_priv))
633 flush_work(&dev_priv->csr.work);
634
61caf87c 635 return 0;
84b79f8d
RW
636}
637
ab3be73f 638static int i915_drm_suspend_late(struct drm_device *drm_dev, bool hibernation)
c3c09c95
ID
639{
640 struct drm_i915_private *dev_priv = drm_dev->dev_private;
bc87229f 641 bool fw_csr;
c3c09c95
ID
642 int ret;
643
bc87229f
ID
644 fw_csr = suspend_to_idle(dev_priv) && dev_priv->csr.dmc_payload;
645 /*
646 * In case of firmware assisted context save/restore don't manually
647 * deinit the power domains. This also means the CSR/DMC firmware will
648 * stay active, it will power down any HW resources as required and
649 * also enable deeper system power states that would be blocked if the
650 * firmware was inactive.
651 */
652 if (!fw_csr)
653 intel_power_domains_suspend(dev_priv);
73dfc227 654
c3c09c95
ID
655 ret = intel_suspend_complete(dev_priv);
656
657 if (ret) {
658 DRM_ERROR("Suspend complete failed: %d\n", ret);
bc87229f
ID
659 if (!fw_csr)
660 intel_power_domains_init_hw(dev_priv, true);
c3c09c95
ID
661
662 return ret;
663 }
664
665 pci_disable_device(drm_dev->pdev);
ab3be73f 666 /*
54875571 667 * During hibernation on some platforms the BIOS may try to access
ab3be73f
ID
668 * the device even though it's already in D3 and hang the machine. So
669 * leave the device in D0 on those platforms and hope the BIOS will
54875571
ID
670 * power down the device properly. The issue was seen on multiple old
671 * GENs with different BIOS vendors, so having an explicit blacklist
672 * is inpractical; apply the workaround on everything pre GEN6. The
673 * platforms where the issue was seen:
674 * Lenovo Thinkpad X301, X61s, X60, T60, X41
675 * Fujitsu FSC S7110
676 * Acer Aspire 1830T
ab3be73f 677 */
54875571 678 if (!(hibernation && INTEL_INFO(dev_priv)->gen < 6))
ab3be73f 679 pci_set_power_state(drm_dev->pdev, PCI_D3hot);
c3c09c95 680
bc87229f
ID
681 dev_priv->suspended_to_idle = suspend_to_idle(dev_priv);
682
c3c09c95
ID
683 return 0;
684}
685
1751fcf9 686int i915_suspend_switcheroo(struct drm_device *dev, pm_message_t state)
84b79f8d
RW
687{
688 int error;
689
690 if (!dev || !dev->dev_private) {
691 DRM_ERROR("dev: %p\n", dev);
692 DRM_ERROR("DRM not initialized, aborting suspend.\n");
693 return -ENODEV;
694 }
695
0b14cbd2
ID
696 if (WARN_ON_ONCE(state.event != PM_EVENT_SUSPEND &&
697 state.event != PM_EVENT_FREEZE))
698 return -EINVAL;
5bcf719b
DA
699
700 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
701 return 0;
6eecba33 702
5e365c39 703 error = i915_drm_suspend(dev);
84b79f8d
RW
704 if (error)
705 return error;
706
ab3be73f 707 return i915_drm_suspend_late(dev, false);
ba8bbcf6
JB
708}
709
5e365c39 710static int i915_drm_resume(struct drm_device *dev)
76c4b250
ID
711{
712 struct drm_i915_private *dev_priv = dev->dev_private;
9d49c0ef 713
d5818938
DV
714 mutex_lock(&dev->struct_mutex);
715 i915_gem_restore_gtt_mappings(dev);
716 mutex_unlock(&dev->struct_mutex);
9d49c0ef 717
61caf87c 718 i915_restore_state(dev);
44834a67 719 intel_opregion_setup(dev);
61caf87c 720
d5818938
DV
721 intel_init_pch_refclk(dev);
722 drm_mode_config_reset(dev);
1833b134 723
364aece0
PA
724 /*
725 * Interrupts have to be enabled before any batches are run. If not the
726 * GPU will hang. i915_gem_init_hw() will initiate batches to
727 * update/restore the context.
728 *
729 * Modeset enabling in intel_modeset_init_hw() also needs working
730 * interrupts.
731 */
732 intel_runtime_pm_enable_interrupts(dev_priv);
733
d5818938
DV
734 mutex_lock(&dev->struct_mutex);
735 if (i915_gem_init_hw(dev)) {
736 DRM_ERROR("failed to re-initialize GPU, declaring wedged!\n");
805de8f4 737 atomic_or(I915_WEDGED, &dev_priv->gpu_error.reset_counter);
d5818938
DV
738 }
739 mutex_unlock(&dev->struct_mutex);
226485e9 740
a1c41994
AD
741 intel_guc_resume(dev);
742
d5818938 743 intel_modeset_init_hw(dev);
24576d23 744
d5818938
DV
745 spin_lock_irq(&dev_priv->irq_lock);
746 if (dev_priv->display.hpd_irq_setup)
747 dev_priv->display.hpd_irq_setup(dev);
748 spin_unlock_irq(&dev_priv->irq_lock);
0e32b39c 749
d5818938 750 drm_modeset_lock_all(dev);
043e9bda 751 intel_display_resume(dev);
d5818938 752 drm_modeset_unlock_all(dev);
15239099 753
d5818938 754 intel_dp_mst_resume(dev);
e7d6f7d7 755
d5818938
DV
756 /*
757 * ... but also need to make sure that hotplug processing
758 * doesn't cause havoc. Like in the driver load code we don't
759 * bother with the tiny race here where we might loose hotplug
760 * notifications.
761 * */
762 intel_hpd_init(dev_priv);
763 /* Config may have changed between suspend and resume */
764 drm_helper_hpd_irq_event(dev);
1daed3fb 765
44834a67
CW
766 intel_opregion_init(dev);
767
82e3b8c1 768 intel_fbdev_set_suspend(dev, FBINFO_STATE_RUNNING, false);
073f34d9 769
b8efb17b
ZR
770 mutex_lock(&dev_priv->modeset_restore_lock);
771 dev_priv->modeset_restore = MODESET_DONE;
772 mutex_unlock(&dev_priv->modeset_restore_lock);
8a187455 773
e5747e3a
JB
774 intel_opregion_notify_adapter(dev, PCI_D0);
775
ee6f280e
ID
776 drm_kms_helper_poll_enable(dev);
777
074c6ada 778 return 0;
84b79f8d
RW
779}
780
5e365c39 781static int i915_drm_resume_early(struct drm_device *dev)
84b79f8d 782{
36d61e67 783 struct drm_i915_private *dev_priv = dev->dev_private;
1a5df187 784 int ret = 0;
36d61e67 785
76c4b250
ID
786 /*
787 * We have a resume ordering issue with the snd-hda driver also
788 * requiring our device to be power up. Due to the lack of a
789 * parent/child relationship we currently solve this with an early
790 * resume hook.
791 *
792 * FIXME: This should be solved with a special hdmi sink device or
793 * similar so that power domains can be employed.
794 */
bc87229f
ID
795 if (pci_enable_device(dev->pdev)) {
796 ret = -EIO;
797 goto out;
798 }
84b79f8d
RW
799
800 pci_set_master(dev->pdev);
801
666a4537 802 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
1a5df187 803 ret = vlv_resume_prepare(dev_priv, false);
36d61e67 804 if (ret)
ff0b187f
DL
805 DRM_ERROR("Resume prepare failed: %d, continuing anyway\n",
806 ret);
36d61e67
ID
807
808 intel_uncore_early_sanitize(dev, true);
efee833a 809
a9a6b73a
DL
810 if (IS_BROXTON(dev))
811 ret = bxt_resume_prepare(dev_priv);
a9a6b73a
DL
812 else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
813 hsw_disable_pc8(dev_priv);
efee833a 814
36d61e67 815 intel_uncore_sanitize(dev);
bc87229f
ID
816
817 if (!(dev_priv->suspended_to_idle && dev_priv->csr.dmc_payload))
818 intel_power_domains_init_hw(dev_priv, true);
819
820out:
821 dev_priv->suspended_to_idle = false;
36d61e67
ID
822
823 return ret;
76c4b250
ID
824}
825
1751fcf9 826int i915_resume_switcheroo(struct drm_device *dev)
76c4b250 827{
50a0072f 828 int ret;
76c4b250 829
097dd837
ID
830 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
831 return 0;
832
5e365c39 833 ret = i915_drm_resume_early(dev);
50a0072f
ID
834 if (ret)
835 return ret;
836
5a17514e
ID
837 return i915_drm_resume(dev);
838}
839
11ed50ec 840/**
f3953dcb 841 * i915_reset - reset chip after a hang
11ed50ec 842 * @dev: drm device to reset
11ed50ec
BG
843 *
844 * Reset the chip. Useful if a hang is detected. Returns zero on successful
845 * reset or otherwise an error code.
846 *
847 * Procedure is fairly simple:
848 * - reset the chip using the reset reg
849 * - re-init context state
850 * - re-init hardware status page
851 * - re-init ring buffer
852 * - re-init interrupt state
853 * - re-init display
854 */
d4b8bb2a 855int i915_reset(struct drm_device *dev)
11ed50ec 856{
50227e1c 857 struct drm_i915_private *dev_priv = dev->dev_private;
2e7c8ee7 858 bool simulated;
0573ed4a 859 int ret;
11ed50ec 860
dbea3cea
ID
861 intel_reset_gt_powersave(dev);
862
d54a02c0 863 mutex_lock(&dev->struct_mutex);
11ed50ec 864
069efc1d 865 i915_gem_reset(dev);
77f01230 866
2e7c8ee7
CW
867 simulated = dev_priv->gpu_error.stop_rings != 0;
868
be62acb4
MK
869 ret = intel_gpu_reset(dev);
870
871 /* Also reset the gpu hangman. */
872 if (simulated) {
873 DRM_INFO("Simulated gpu hang, resetting stop_rings\n");
874 dev_priv->gpu_error.stop_rings = 0;
875 if (ret == -ENODEV) {
f2d91a2c
DV
876 DRM_INFO("Reset not implemented, but ignoring "
877 "error for simulated gpu hangs\n");
be62acb4
MK
878 ret = 0;
879 }
2e7c8ee7 880 }
be62acb4 881
d8f2716a
DV
882 if (i915_stop_ring_allow_warn(dev_priv))
883 pr_notice("drm/i915: Resetting chip after gpu hang\n");
884
0573ed4a 885 if (ret) {
f2d91a2c 886 DRM_ERROR("Failed to reset chip: %i\n", ret);
f953c935 887 mutex_unlock(&dev->struct_mutex);
f803aa55 888 return ret;
11ed50ec
BG
889 }
890
1362b776
VS
891 intel_overlay_reset(dev_priv);
892
11ed50ec
BG
893 /* Ok, now get things going again... */
894
895 /*
896 * Everything depends on having the GTT running, so we need to start
897 * there. Fortunately we don't need to do this unless we reset the
898 * chip at a PCI level.
899 *
900 * Next we need to restore the context, but we don't use those
901 * yet either...
902 *
903 * Ring buffer needs to be re-initialized in the KMS case, or if X
904 * was running at the time of the reset (i.e. we weren't VT
905 * switched away).
906 */
6689c167 907
33d30a9c
DV
908 /* Used to prevent gem_check_wedged returning -EAGAIN during gpu reset */
909 dev_priv->gpu_error.reload_in_reset = true;
6689c167 910
33d30a9c 911 ret = i915_gem_init_hw(dev);
6689c167 912
33d30a9c 913 dev_priv->gpu_error.reload_in_reset = false;
f817586c 914
33d30a9c
DV
915 mutex_unlock(&dev->struct_mutex);
916 if (ret) {
917 DRM_ERROR("Failed hw init on reset %d\n", ret);
918 return ret;
11ed50ec
BG
919 }
920
33d30a9c
DV
921 /*
922 * rps/rc6 re-init is necessary to restore state lost after the
923 * reset and the re-install of gt irqs. Skip for ironlake per
924 * previous concerns that it doesn't respond well to some forms
925 * of re-init after reset.
926 */
927 if (INTEL_INFO(dev)->gen > 5)
928 intel_enable_gt_powersave(dev);
929
11ed50ec
BG
930 return 0;
931}
932
56550d94 933static int i915_pci_probe(struct pci_dev *pdev, const struct pci_device_id *ent)
112b715e 934{
01a06850
DV
935 struct intel_device_info *intel_info =
936 (struct intel_device_info *) ent->driver_data;
937
d330a953 938 if (IS_PRELIMINARY_HW(intel_info) && !i915.preliminary_hw_support) {
b833d685
BW
939 DRM_INFO("This hardware requires preliminary hardware support.\n"
940 "See CONFIG_DRM_I915_PRELIMINARY_HW_SUPPORT, and/or modparam preliminary_hw_support\n");
941 return -ENODEV;
942 }
943
5fe49d86
CW
944 /* Only bind to function 0 of the device. Early generations
945 * used function 1 as a placeholder for multi-head. This causes
946 * us confusion instead, especially on the systems where both
947 * functions have the same PCI-ID!
948 */
949 if (PCI_FUNC(pdev->devfn))
950 return -ENODEV;
951
dcdb1674 952 return drm_get_pci_dev(pdev, ent, &driver);
112b715e
KH
953}
954
955static void
956i915_pci_remove(struct pci_dev *pdev)
957{
958 struct drm_device *dev = pci_get_drvdata(pdev);
959
960 drm_put_dev(dev);
961}
962
84b79f8d 963static int i915_pm_suspend(struct device *dev)
112b715e 964{
84b79f8d
RW
965 struct pci_dev *pdev = to_pci_dev(dev);
966 struct drm_device *drm_dev = pci_get_drvdata(pdev);
112b715e 967
84b79f8d
RW
968 if (!drm_dev || !drm_dev->dev_private) {
969 dev_err(dev, "DRM not initialized, aborting suspend.\n");
970 return -ENODEV;
971 }
112b715e 972
5bcf719b
DA
973 if (drm_dev->switch_power_state == DRM_SWITCH_POWER_OFF)
974 return 0;
975
5e365c39 976 return i915_drm_suspend(drm_dev);
76c4b250
ID
977}
978
979static int i915_pm_suspend_late(struct device *dev)
980{
888d0d42 981 struct drm_device *drm_dev = dev_to_i915(dev)->dev;
76c4b250
ID
982
983 /*
c965d995 984 * We have a suspend ordering issue with the snd-hda driver also
76c4b250
ID
985 * requiring our device to be power up. Due to the lack of a
986 * parent/child relationship we currently solve this with an late
987 * suspend hook.
988 *
989 * FIXME: This should be solved with a special hdmi sink device or
990 * similar so that power domains can be employed.
991 */
992 if (drm_dev->switch_power_state == DRM_SWITCH_POWER_OFF)
993 return 0;
112b715e 994
ab3be73f
ID
995 return i915_drm_suspend_late(drm_dev, false);
996}
997
998static int i915_pm_poweroff_late(struct device *dev)
999{
1000 struct drm_device *drm_dev = dev_to_i915(dev)->dev;
1001
1002 if (drm_dev->switch_power_state == DRM_SWITCH_POWER_OFF)
1003 return 0;
1004
1005 return i915_drm_suspend_late(drm_dev, true);
cbda12d7
ZW
1006}
1007
76c4b250
ID
1008static int i915_pm_resume_early(struct device *dev)
1009{
888d0d42 1010 struct drm_device *drm_dev = dev_to_i915(dev)->dev;
76c4b250 1011
097dd837
ID
1012 if (drm_dev->switch_power_state == DRM_SWITCH_POWER_OFF)
1013 return 0;
1014
5e365c39 1015 return i915_drm_resume_early(drm_dev);
76c4b250
ID
1016}
1017
84b79f8d 1018static int i915_pm_resume(struct device *dev)
cbda12d7 1019{
888d0d42 1020 struct drm_device *drm_dev = dev_to_i915(dev)->dev;
84b79f8d 1021
097dd837
ID
1022 if (drm_dev->switch_power_state == DRM_SWITCH_POWER_OFF)
1023 return 0;
1024
5a17514e 1025 return i915_drm_resume(drm_dev);
cbda12d7
ZW
1026}
1027
ebc32824 1028static int hsw_suspend_complete(struct drm_i915_private *dev_priv)
97bea207 1029{
414de7a0 1030 hsw_enable_pc8(dev_priv);
0ab9cfeb
ID
1031
1032 return 0;
97bea207
PZ
1033}
1034
31335cec
SS
1035static int bxt_suspend_complete(struct drm_i915_private *dev_priv)
1036{
1037 struct drm_device *dev = dev_priv->dev;
1038
1039 /* TODO: when DC5 support is added disable DC5 here. */
1040
1041 broxton_ddi_phy_uninit(dev);
1042 broxton_uninit_cdclk(dev);
1043 bxt_enable_dc9(dev_priv);
1044
1045 return 0;
1046}
1047
1048static int bxt_resume_prepare(struct drm_i915_private *dev_priv)
1049{
1050 struct drm_device *dev = dev_priv->dev;
1051
1052 /* TODO: when CSR FW support is added make sure the FW is loaded */
1053
1054 bxt_disable_dc9(dev_priv);
1055
1056 /*
1057 * TODO: when DC5 support is added enable DC5 here if the CSR FW
1058 * is available.
1059 */
1060 broxton_init_cdclk(dev);
1061 broxton_ddi_phy_init(dev);
1062 intel_prepare_ddi(dev);
1063
1064 return 0;
1065}
1066
ddeea5b0
ID
1067/*
1068 * Save all Gunit registers that may be lost after a D3 and a subsequent
1069 * S0i[R123] transition. The list of registers needing a save/restore is
1070 * defined in the VLV2_S0IXRegs document. This documents marks all Gunit
1071 * registers in the following way:
1072 * - Driver: saved/restored by the driver
1073 * - Punit : saved/restored by the Punit firmware
1074 * - No, w/o marking: no need to save/restore, since the register is R/O or
1075 * used internally by the HW in a way that doesn't depend
1076 * keeping the content across a suspend/resume.
1077 * - Debug : used for debugging
1078 *
1079 * We save/restore all registers marked with 'Driver', with the following
1080 * exceptions:
1081 * - Registers out of use, including also registers marked with 'Debug'.
1082 * These have no effect on the driver's operation, so we don't save/restore
1083 * them to reduce the overhead.
1084 * - Registers that are fully setup by an initialization function called from
1085 * the resume path. For example many clock gating and RPS/RC6 registers.
1086 * - Registers that provide the right functionality with their reset defaults.
1087 *
1088 * TODO: Except for registers that based on the above 3 criteria can be safely
1089 * ignored, we save/restore all others, practically treating the HW context as
1090 * a black-box for the driver. Further investigation is needed to reduce the
1091 * saved/restored registers even further, by following the same 3 criteria.
1092 */
1093static void vlv_save_gunit_s0ix_state(struct drm_i915_private *dev_priv)
1094{
1095 struct vlv_s0ix_state *s = &dev_priv->vlv_s0ix_state;
1096 int i;
1097
1098 /* GAM 0x4000-0x4770 */
1099 s->wr_watermark = I915_READ(GEN7_WR_WATERMARK);
1100 s->gfx_prio_ctrl = I915_READ(GEN7_GFX_PRIO_CTRL);
1101 s->arb_mode = I915_READ(ARB_MODE);
1102 s->gfx_pend_tlb0 = I915_READ(GEN7_GFX_PEND_TLB0);
1103 s->gfx_pend_tlb1 = I915_READ(GEN7_GFX_PEND_TLB1);
1104
1105 for (i = 0; i < ARRAY_SIZE(s->lra_limits); i++)
22dfe79f 1106 s->lra_limits[i] = I915_READ(GEN7_LRA_LIMITS(i));
ddeea5b0
ID
1107
1108 s->media_max_req_count = I915_READ(GEN7_MEDIA_MAX_REQ_COUNT);
b5f1c97f 1109 s->gfx_max_req_count = I915_READ(GEN7_GFX_MAX_REQ_COUNT);
ddeea5b0
ID
1110
1111 s->render_hwsp = I915_READ(RENDER_HWS_PGA_GEN7);
1112 s->ecochk = I915_READ(GAM_ECOCHK);
1113 s->bsd_hwsp = I915_READ(BSD_HWS_PGA_GEN7);
1114 s->blt_hwsp = I915_READ(BLT_HWS_PGA_GEN7);
1115
1116 s->tlb_rd_addr = I915_READ(GEN7_TLB_RD_ADDR);
1117
1118 /* MBC 0x9024-0x91D0, 0x8500 */
1119 s->g3dctl = I915_READ(VLV_G3DCTL);
1120 s->gsckgctl = I915_READ(VLV_GSCKGCTL);
1121 s->mbctl = I915_READ(GEN6_MBCTL);
1122
1123 /* GCP 0x9400-0x9424, 0x8100-0x810C */
1124 s->ucgctl1 = I915_READ(GEN6_UCGCTL1);
1125 s->ucgctl3 = I915_READ(GEN6_UCGCTL3);
1126 s->rcgctl1 = I915_READ(GEN6_RCGCTL1);
1127 s->rcgctl2 = I915_READ(GEN6_RCGCTL2);
1128 s->rstctl = I915_READ(GEN6_RSTCTL);
1129 s->misccpctl = I915_READ(GEN7_MISCCPCTL);
1130
1131 /* GPM 0xA000-0xAA84, 0x8000-0x80FC */
1132 s->gfxpause = I915_READ(GEN6_GFXPAUSE);
1133 s->rpdeuhwtc = I915_READ(GEN6_RPDEUHWTC);
1134 s->rpdeuc = I915_READ(GEN6_RPDEUC);
1135 s->ecobus = I915_READ(ECOBUS);
1136 s->pwrdwnupctl = I915_READ(VLV_PWRDWNUPCTL);
1137 s->rp_down_timeout = I915_READ(GEN6_RP_DOWN_TIMEOUT);
1138 s->rp_deucsw = I915_READ(GEN6_RPDEUCSW);
1139 s->rcubmabdtmr = I915_READ(GEN6_RCUBMABDTMR);
1140 s->rcedata = I915_READ(VLV_RCEDATA);
1141 s->spare2gh = I915_READ(VLV_SPAREG2H);
1142
1143 /* Display CZ domain, 0x4400C-0x4402C, 0x4F000-0x4F11F */
1144 s->gt_imr = I915_READ(GTIMR);
1145 s->gt_ier = I915_READ(GTIER);
1146 s->pm_imr = I915_READ(GEN6_PMIMR);
1147 s->pm_ier = I915_READ(GEN6_PMIER);
1148
1149 for (i = 0; i < ARRAY_SIZE(s->gt_scratch); i++)
22dfe79f 1150 s->gt_scratch[i] = I915_READ(GEN7_GT_SCRATCH(i));
ddeea5b0
ID
1151
1152 /* GT SA CZ domain, 0x100000-0x138124 */
1153 s->tilectl = I915_READ(TILECTL);
1154 s->gt_fifoctl = I915_READ(GTFIFOCTL);
1155 s->gtlc_wake_ctrl = I915_READ(VLV_GTLC_WAKE_CTRL);
1156 s->gtlc_survive = I915_READ(VLV_GTLC_SURVIVABILITY_REG);
1157 s->pmwgicz = I915_READ(VLV_PMWGICZ);
1158
1159 /* Gunit-Display CZ domain, 0x182028-0x1821CF */
1160 s->gu_ctl0 = I915_READ(VLV_GU_CTL0);
1161 s->gu_ctl1 = I915_READ(VLV_GU_CTL1);
9c25210f 1162 s->pcbr = I915_READ(VLV_PCBR);
ddeea5b0
ID
1163 s->clock_gate_dis2 = I915_READ(VLV_GUNIT_CLOCK_GATE2);
1164
1165 /*
1166 * Not saving any of:
1167 * DFT, 0x9800-0x9EC0
1168 * SARB, 0xB000-0xB1FC
1169 * GAC, 0x5208-0x524C, 0x14000-0x14C000
1170 * PCI CFG
1171 */
1172}
1173
1174static void vlv_restore_gunit_s0ix_state(struct drm_i915_private *dev_priv)
1175{
1176 struct vlv_s0ix_state *s = &dev_priv->vlv_s0ix_state;
1177 u32 val;
1178 int i;
1179
1180 /* GAM 0x4000-0x4770 */
1181 I915_WRITE(GEN7_WR_WATERMARK, s->wr_watermark);
1182 I915_WRITE(GEN7_GFX_PRIO_CTRL, s->gfx_prio_ctrl);
1183 I915_WRITE(ARB_MODE, s->arb_mode | (0xffff << 16));
1184 I915_WRITE(GEN7_GFX_PEND_TLB0, s->gfx_pend_tlb0);
1185 I915_WRITE(GEN7_GFX_PEND_TLB1, s->gfx_pend_tlb1);
1186
1187 for (i = 0; i < ARRAY_SIZE(s->lra_limits); i++)
22dfe79f 1188 I915_WRITE(GEN7_LRA_LIMITS(i), s->lra_limits[i]);
ddeea5b0
ID
1189
1190 I915_WRITE(GEN7_MEDIA_MAX_REQ_COUNT, s->media_max_req_count);
b5f1c97f 1191 I915_WRITE(GEN7_GFX_MAX_REQ_COUNT, s->gfx_max_req_count);
ddeea5b0
ID
1192
1193 I915_WRITE(RENDER_HWS_PGA_GEN7, s->render_hwsp);
1194 I915_WRITE(GAM_ECOCHK, s->ecochk);
1195 I915_WRITE(BSD_HWS_PGA_GEN7, s->bsd_hwsp);
1196 I915_WRITE(BLT_HWS_PGA_GEN7, s->blt_hwsp);
1197
1198 I915_WRITE(GEN7_TLB_RD_ADDR, s->tlb_rd_addr);
1199
1200 /* MBC 0x9024-0x91D0, 0x8500 */
1201 I915_WRITE(VLV_G3DCTL, s->g3dctl);
1202 I915_WRITE(VLV_GSCKGCTL, s->gsckgctl);
1203 I915_WRITE(GEN6_MBCTL, s->mbctl);
1204
1205 /* GCP 0x9400-0x9424, 0x8100-0x810C */
1206 I915_WRITE(GEN6_UCGCTL1, s->ucgctl1);
1207 I915_WRITE(GEN6_UCGCTL3, s->ucgctl3);
1208 I915_WRITE(GEN6_RCGCTL1, s->rcgctl1);
1209 I915_WRITE(GEN6_RCGCTL2, s->rcgctl2);
1210 I915_WRITE(GEN6_RSTCTL, s->rstctl);
1211 I915_WRITE(GEN7_MISCCPCTL, s->misccpctl);
1212
1213 /* GPM 0xA000-0xAA84, 0x8000-0x80FC */
1214 I915_WRITE(GEN6_GFXPAUSE, s->gfxpause);
1215 I915_WRITE(GEN6_RPDEUHWTC, s->rpdeuhwtc);
1216 I915_WRITE(GEN6_RPDEUC, s->rpdeuc);
1217 I915_WRITE(ECOBUS, s->ecobus);
1218 I915_WRITE(VLV_PWRDWNUPCTL, s->pwrdwnupctl);
1219 I915_WRITE(GEN6_RP_DOWN_TIMEOUT,s->rp_down_timeout);
1220 I915_WRITE(GEN6_RPDEUCSW, s->rp_deucsw);
1221 I915_WRITE(GEN6_RCUBMABDTMR, s->rcubmabdtmr);
1222 I915_WRITE(VLV_RCEDATA, s->rcedata);
1223 I915_WRITE(VLV_SPAREG2H, s->spare2gh);
1224
1225 /* Display CZ domain, 0x4400C-0x4402C, 0x4F000-0x4F11F */
1226 I915_WRITE(GTIMR, s->gt_imr);
1227 I915_WRITE(GTIER, s->gt_ier);
1228 I915_WRITE(GEN6_PMIMR, s->pm_imr);
1229 I915_WRITE(GEN6_PMIER, s->pm_ier);
1230
1231 for (i = 0; i < ARRAY_SIZE(s->gt_scratch); i++)
22dfe79f 1232 I915_WRITE(GEN7_GT_SCRATCH(i), s->gt_scratch[i]);
ddeea5b0
ID
1233
1234 /* GT SA CZ domain, 0x100000-0x138124 */
1235 I915_WRITE(TILECTL, s->tilectl);
1236 I915_WRITE(GTFIFOCTL, s->gt_fifoctl);
1237 /*
1238 * Preserve the GT allow wake and GFX force clock bit, they are not
1239 * be restored, as they are used to control the s0ix suspend/resume
1240 * sequence by the caller.
1241 */
1242 val = I915_READ(VLV_GTLC_WAKE_CTRL);
1243 val &= VLV_GTLC_ALLOWWAKEREQ;
1244 val |= s->gtlc_wake_ctrl & ~VLV_GTLC_ALLOWWAKEREQ;
1245 I915_WRITE(VLV_GTLC_WAKE_CTRL, val);
1246
1247 val = I915_READ(VLV_GTLC_SURVIVABILITY_REG);
1248 val &= VLV_GFX_CLK_FORCE_ON_BIT;
1249 val |= s->gtlc_survive & ~VLV_GFX_CLK_FORCE_ON_BIT;
1250 I915_WRITE(VLV_GTLC_SURVIVABILITY_REG, val);
1251
1252 I915_WRITE(VLV_PMWGICZ, s->pmwgicz);
1253
1254 /* Gunit-Display CZ domain, 0x182028-0x1821CF */
1255 I915_WRITE(VLV_GU_CTL0, s->gu_ctl0);
1256 I915_WRITE(VLV_GU_CTL1, s->gu_ctl1);
9c25210f 1257 I915_WRITE(VLV_PCBR, s->pcbr);
ddeea5b0
ID
1258 I915_WRITE(VLV_GUNIT_CLOCK_GATE2, s->clock_gate_dis2);
1259}
1260
650ad970
ID
1261int vlv_force_gfx_clock(struct drm_i915_private *dev_priv, bool force_on)
1262{
1263 u32 val;
1264 int err;
1265
650ad970 1266#define COND (I915_READ(VLV_GTLC_SURVIVABILITY_REG) & VLV_GFX_CLK_STATUS_BIT)
650ad970
ID
1267
1268 val = I915_READ(VLV_GTLC_SURVIVABILITY_REG);
1269 val &= ~VLV_GFX_CLK_FORCE_ON_BIT;
1270 if (force_on)
1271 val |= VLV_GFX_CLK_FORCE_ON_BIT;
1272 I915_WRITE(VLV_GTLC_SURVIVABILITY_REG, val);
1273
1274 if (!force_on)
1275 return 0;
1276
8d4eee9c 1277 err = wait_for(COND, 20);
650ad970
ID
1278 if (err)
1279 DRM_ERROR("timeout waiting for GFX clock force-on (%08x)\n",
1280 I915_READ(VLV_GTLC_SURVIVABILITY_REG));
1281
1282 return err;
1283#undef COND
1284}
1285
ddeea5b0
ID
1286static int vlv_allow_gt_wake(struct drm_i915_private *dev_priv, bool allow)
1287{
1288 u32 val;
1289 int err = 0;
1290
1291 val = I915_READ(VLV_GTLC_WAKE_CTRL);
1292 val &= ~VLV_GTLC_ALLOWWAKEREQ;
1293 if (allow)
1294 val |= VLV_GTLC_ALLOWWAKEREQ;
1295 I915_WRITE(VLV_GTLC_WAKE_CTRL, val);
1296 POSTING_READ(VLV_GTLC_WAKE_CTRL);
1297
1298#define COND (!!(I915_READ(VLV_GTLC_PW_STATUS) & VLV_GTLC_ALLOWWAKEACK) == \
1299 allow)
1300 err = wait_for(COND, 1);
1301 if (err)
1302 DRM_ERROR("timeout disabling GT waking\n");
1303 return err;
1304#undef COND
1305}
1306
1307static int vlv_wait_for_gt_wells(struct drm_i915_private *dev_priv,
1308 bool wait_for_on)
1309{
1310 u32 mask;
1311 u32 val;
1312 int err;
1313
1314 mask = VLV_GTLC_PW_MEDIA_STATUS_MASK | VLV_GTLC_PW_RENDER_STATUS_MASK;
1315 val = wait_for_on ? mask : 0;
1316#define COND ((I915_READ(VLV_GTLC_PW_STATUS) & mask) == val)
1317 if (COND)
1318 return 0;
1319
1320 DRM_DEBUG_KMS("waiting for GT wells to go %s (%08x)\n",
1321 wait_for_on ? "on" : "off",
1322 I915_READ(VLV_GTLC_PW_STATUS));
1323
1324 /*
1325 * RC6 transitioning can be delayed up to 2 msec (see
1326 * valleyview_enable_rps), use 3 msec for safety.
1327 */
1328 err = wait_for(COND, 3);
1329 if (err)
1330 DRM_ERROR("timeout waiting for GT wells to go %s\n",
1331 wait_for_on ? "on" : "off");
1332
1333 return err;
1334#undef COND
1335}
1336
1337static void vlv_check_no_gt_access(struct drm_i915_private *dev_priv)
1338{
1339 if (!(I915_READ(VLV_GTLC_PW_STATUS) & VLV_GTLC_ALLOWWAKEERR))
1340 return;
1341
1342 DRM_ERROR("GT register access while GT waking disabled\n");
1343 I915_WRITE(VLV_GTLC_PW_STATUS, VLV_GTLC_ALLOWWAKEERR);
1344}
1345
ebc32824 1346static int vlv_suspend_complete(struct drm_i915_private *dev_priv)
ddeea5b0
ID
1347{
1348 u32 mask;
1349 int err;
1350
1351 /*
1352 * Bspec defines the following GT well on flags as debug only, so
1353 * don't treat them as hard failures.
1354 */
1355 (void)vlv_wait_for_gt_wells(dev_priv, false);
1356
1357 mask = VLV_GTLC_RENDER_CTX_EXISTS | VLV_GTLC_MEDIA_CTX_EXISTS;
1358 WARN_ON((I915_READ(VLV_GTLC_WAKE_CTRL) & mask) != mask);
1359
1360 vlv_check_no_gt_access(dev_priv);
1361
1362 err = vlv_force_gfx_clock(dev_priv, true);
1363 if (err)
1364 goto err1;
1365
1366 err = vlv_allow_gt_wake(dev_priv, false);
1367 if (err)
1368 goto err2;
98711167
D
1369
1370 if (!IS_CHERRYVIEW(dev_priv->dev))
1371 vlv_save_gunit_s0ix_state(dev_priv);
ddeea5b0
ID
1372
1373 err = vlv_force_gfx_clock(dev_priv, false);
1374 if (err)
1375 goto err2;
1376
1377 return 0;
1378
1379err2:
1380 /* For safety always re-enable waking and disable gfx clock forcing */
1381 vlv_allow_gt_wake(dev_priv, true);
1382err1:
1383 vlv_force_gfx_clock(dev_priv, false);
1384
1385 return err;
1386}
1387
016970be
SK
1388static int vlv_resume_prepare(struct drm_i915_private *dev_priv,
1389 bool rpm_resume)
ddeea5b0
ID
1390{
1391 struct drm_device *dev = dev_priv->dev;
1392 int err;
1393 int ret;
1394
1395 /*
1396 * If any of the steps fail just try to continue, that's the best we
1397 * can do at this point. Return the first error code (which will also
1398 * leave RPM permanently disabled).
1399 */
1400 ret = vlv_force_gfx_clock(dev_priv, true);
1401
98711167
D
1402 if (!IS_CHERRYVIEW(dev_priv->dev))
1403 vlv_restore_gunit_s0ix_state(dev_priv);
ddeea5b0
ID
1404
1405 err = vlv_allow_gt_wake(dev_priv, true);
1406 if (!ret)
1407 ret = err;
1408
1409 err = vlv_force_gfx_clock(dev_priv, false);
1410 if (!ret)
1411 ret = err;
1412
1413 vlv_check_no_gt_access(dev_priv);
1414
016970be
SK
1415 if (rpm_resume) {
1416 intel_init_clock_gating(dev);
1417 i915_gem_restore_fences(dev);
1418 }
ddeea5b0
ID
1419
1420 return ret;
1421}
1422
97bea207 1423static int intel_runtime_suspend(struct device *device)
8a187455
PZ
1424{
1425 struct pci_dev *pdev = to_pci_dev(device);
1426 struct drm_device *dev = pci_get_drvdata(pdev);
1427 struct drm_i915_private *dev_priv = dev->dev_private;
0ab9cfeb 1428 int ret;
8a187455 1429
aeab0b5a 1430 if (WARN_ON_ONCE(!(dev_priv->rps.enabled && intel_enable_rc6(dev))))
c6df39b5
ID
1431 return -ENODEV;
1432
604effb7
ID
1433 if (WARN_ON_ONCE(!HAS_RUNTIME_PM(dev)))
1434 return -ENODEV;
1435
8a187455
PZ
1436 DRM_DEBUG_KMS("Suspending device\n");
1437
d6102977
ID
1438 /*
1439 * We could deadlock here in case another thread holding struct_mutex
1440 * calls RPM suspend concurrently, since the RPM suspend will wait
1441 * first for this RPM suspend to finish. In this case the concurrent
1442 * RPM resume will be followed by its RPM suspend counterpart. Still
1443 * for consistency return -EAGAIN, which will reschedule this suspend.
1444 */
1445 if (!mutex_trylock(&dev->struct_mutex)) {
1446 DRM_DEBUG_KMS("device lock contention, deffering suspend\n");
1447 /*
1448 * Bump the expiration timestamp, otherwise the suspend won't
1449 * be rescheduled.
1450 */
1451 pm_runtime_mark_last_busy(device);
1452
1453 return -EAGAIN;
1454 }
1455 /*
1456 * We are safe here against re-faults, since the fault handler takes
1457 * an RPM reference.
1458 */
1459 i915_gem_release_all_mmaps(dev_priv);
1460 mutex_unlock(&dev->struct_mutex);
1461
825f2728
JL
1462 cancel_delayed_work_sync(&dev_priv->gpu_error.hangcheck_work);
1463
a1c41994
AD
1464 intel_guc_suspend(dev);
1465
fac6adb0 1466 intel_suspend_gt_powersave(dev);
2eb5252e 1467 intel_runtime_pm_disable_interrupts(dev_priv);
b5478bcd 1468
ebc32824 1469 ret = intel_suspend_complete(dev_priv);
0ab9cfeb
ID
1470 if (ret) {
1471 DRM_ERROR("Runtime suspend failed, disabling it (%d)\n", ret);
b963291c 1472 intel_runtime_pm_enable_interrupts(dev_priv);
0ab9cfeb
ID
1473
1474 return ret;
1475 }
a8a8bd54 1476
dc9fb09c 1477 intel_uncore_forcewake_reset(dev, false);
8a187455 1478 dev_priv->pm.suspended = true;
1fb2362b
KCA
1479
1480 /*
c8a0bd42
PZ
1481 * FIXME: We really should find a document that references the arguments
1482 * used below!
1fb2362b 1483 */
d37ae19a
PZ
1484 if (IS_BROADWELL(dev)) {
1485 /*
1486 * On Broadwell, if we use PCI_D1 the PCH DDI ports will stop
1487 * being detected, and the call we do at intel_runtime_resume()
1488 * won't be able to restore them. Since PCI_D3hot matches the
1489 * actual specification and appears to be working, use it.
1490 */
1491 intel_opregion_notify_adapter(dev, PCI_D3hot);
1492 } else {
c8a0bd42
PZ
1493 /*
1494 * current versions of firmware which depend on this opregion
1495 * notification have repurposed the D1 definition to mean
1496 * "runtime suspended" vs. what you would normally expect (D3)
1497 * to distinguish it from notifications that might be sent via
1498 * the suspend path.
1499 */
1500 intel_opregion_notify_adapter(dev, PCI_D1);
c8a0bd42 1501 }
8a187455 1502
59bad947 1503 assert_forcewakes_inactive(dev_priv);
dc9fb09c 1504
a8a8bd54 1505 DRM_DEBUG_KMS("Device suspended\n");
8a187455
PZ
1506 return 0;
1507}
1508
97bea207 1509static int intel_runtime_resume(struct device *device)
8a187455
PZ
1510{
1511 struct pci_dev *pdev = to_pci_dev(device);
1512 struct drm_device *dev = pci_get_drvdata(pdev);
1513 struct drm_i915_private *dev_priv = dev->dev_private;
1a5df187 1514 int ret = 0;
8a187455 1515
604effb7
ID
1516 if (WARN_ON_ONCE(!HAS_RUNTIME_PM(dev)))
1517 return -ENODEV;
8a187455
PZ
1518
1519 DRM_DEBUG_KMS("Resuming device\n");
1520
cd2e9e90 1521 intel_opregion_notify_adapter(dev, PCI_D0);
8a187455
PZ
1522 dev_priv->pm.suspended = false;
1523
a1c41994
AD
1524 intel_guc_resume(dev);
1525
1a5df187
PZ
1526 if (IS_GEN6(dev_priv))
1527 intel_init_pch_refclk(dev);
31335cec
SS
1528
1529 if (IS_BROXTON(dev))
1530 ret = bxt_resume_prepare(dev_priv);
1a5df187
PZ
1531 else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
1532 hsw_disable_pc8(dev_priv);
666a4537 1533 else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
1a5df187
PZ
1534 ret = vlv_resume_prepare(dev_priv, true);
1535
0ab9cfeb
ID
1536 /*
1537 * No point of rolling back things in case of an error, as the best
1538 * we can do is to hope that things will still work (and disable RPM).
1539 */
92b806d3
ID
1540 i915_gem_init_swizzling(dev);
1541 gen6_update_ring_freq(dev);
1542
b963291c 1543 intel_runtime_pm_enable_interrupts(dev_priv);
08d8a232
VS
1544
1545 /*
1546 * On VLV/CHV display interrupts are part of the display
1547 * power well, so hpd is reinitialized from there. For
1548 * everyone else do it here.
1549 */
666a4537 1550 if (!IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv))
08d8a232
VS
1551 intel_hpd_init(dev_priv);
1552
fac6adb0 1553 intel_enable_gt_powersave(dev);
b5478bcd 1554
0ab9cfeb
ID
1555 if (ret)
1556 DRM_ERROR("Runtime resume failed, disabling it (%d)\n", ret);
1557 else
1558 DRM_DEBUG_KMS("Device resumed\n");
1559
1560 return ret;
8a187455
PZ
1561}
1562
016970be
SK
1563/*
1564 * This function implements common functionality of runtime and system
1565 * suspend sequence.
1566 */
ebc32824
SK
1567static int intel_suspend_complete(struct drm_i915_private *dev_priv)
1568{
ebc32824
SK
1569 int ret;
1570
16e44e3e 1571 if (IS_BROXTON(dev_priv))
31335cec 1572 ret = bxt_suspend_complete(dev_priv);
16e44e3e 1573 else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
ebc32824 1574 ret = hsw_suspend_complete(dev_priv);
666a4537 1575 else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
ebc32824 1576 ret = vlv_suspend_complete(dev_priv);
604effb7
ID
1577 else
1578 ret = 0;
ebc32824
SK
1579
1580 return ret;
1581}
1582
b4b78d12 1583static const struct dev_pm_ops i915_pm_ops = {
5545dbbf
ID
1584 /*
1585 * S0ix (via system suspend) and S3 event handlers [PMSG_SUSPEND,
1586 * PMSG_RESUME]
1587 */
0206e353 1588 .suspend = i915_pm_suspend,
76c4b250
ID
1589 .suspend_late = i915_pm_suspend_late,
1590 .resume_early = i915_pm_resume_early,
0206e353 1591 .resume = i915_pm_resume,
5545dbbf
ID
1592
1593 /*
1594 * S4 event handlers
1595 * @freeze, @freeze_late : called (1) before creating the
1596 * hibernation image [PMSG_FREEZE] and
1597 * (2) after rebooting, before restoring
1598 * the image [PMSG_QUIESCE]
1599 * @thaw, @thaw_early : called (1) after creating the hibernation
1600 * image, before writing it [PMSG_THAW]
1601 * and (2) after failing to create or
1602 * restore the image [PMSG_RECOVER]
1603 * @poweroff, @poweroff_late: called after writing the hibernation
1604 * image, before rebooting [PMSG_HIBERNATE]
1605 * @restore, @restore_early : called after rebooting and restoring the
1606 * hibernation image [PMSG_RESTORE]
1607 */
36d61e67
ID
1608 .freeze = i915_pm_suspend,
1609 .freeze_late = i915_pm_suspend_late,
1610 .thaw_early = i915_pm_resume_early,
1611 .thaw = i915_pm_resume,
1612 .poweroff = i915_pm_suspend,
ab3be73f 1613 .poweroff_late = i915_pm_poweroff_late,
76c4b250 1614 .restore_early = i915_pm_resume_early,
0206e353 1615 .restore = i915_pm_resume,
5545dbbf
ID
1616
1617 /* S0ix (via runtime suspend) event handlers */
97bea207
PZ
1618 .runtime_suspend = intel_runtime_suspend,
1619 .runtime_resume = intel_runtime_resume,
cbda12d7
ZW
1620};
1621
78b68556 1622static const struct vm_operations_struct i915_gem_vm_ops = {
de151cf6 1623 .fault = i915_gem_fault,
ab00b3e5
JB
1624 .open = drm_gem_vm_open,
1625 .close = drm_gem_vm_close,
de151cf6
JB
1626};
1627
e08e96de
AV
1628static const struct file_operations i915_driver_fops = {
1629 .owner = THIS_MODULE,
1630 .open = drm_open,
1631 .release = drm_release,
1632 .unlocked_ioctl = drm_ioctl,
1633 .mmap = drm_gem_mmap,
1634 .poll = drm_poll,
e08e96de
AV
1635 .read = drm_read,
1636#ifdef CONFIG_COMPAT
1637 .compat_ioctl = i915_compat_ioctl,
1638#endif
1639 .llseek = noop_llseek,
1640};
1641
1da177e4 1642static struct drm_driver driver = {
0c54781b
MW
1643 /* Don't use MTRRs here; the Xserver or userspace app should
1644 * deal with them for Intel hardware.
792d2b9a 1645 */
673a394b 1646 .driver_features =
10ba5012 1647 DRIVER_HAVE_IRQ | DRIVER_IRQ_SHARED | DRIVER_GEM | DRIVER_PRIME |
1751fcf9 1648 DRIVER_RENDER | DRIVER_MODESET,
22eae947 1649 .load = i915_driver_load,
ba8bbcf6 1650 .unload = i915_driver_unload,
673a394b 1651 .open = i915_driver_open,
22eae947
DA
1652 .lastclose = i915_driver_lastclose,
1653 .preclose = i915_driver_preclose,
673a394b 1654 .postclose = i915_driver_postclose,
915b4d11 1655 .set_busid = drm_pci_set_busid,
d8e29209 1656
955b12de 1657#if defined(CONFIG_DEBUG_FS)
27c202ad
BG
1658 .debugfs_init = i915_debugfs_init,
1659 .debugfs_cleanup = i915_debugfs_cleanup,
955b12de 1660#endif
673a394b 1661 .gem_free_object = i915_gem_free_object,
de151cf6 1662 .gem_vm_ops = &i915_gem_vm_ops,
1286ff73
DV
1663
1664 .prime_handle_to_fd = drm_gem_prime_handle_to_fd,
1665 .prime_fd_to_handle = drm_gem_prime_fd_to_handle,
1666 .gem_prime_export = i915_gem_prime_export,
1667 .gem_prime_import = i915_gem_prime_import,
1668
ff72145b 1669 .dumb_create = i915_gem_dumb_create,
da6b51d0 1670 .dumb_map_offset = i915_gem_mmap_gtt,
43387b37 1671 .dumb_destroy = drm_gem_dumb_destroy,
1da177e4 1672 .ioctls = i915_ioctls,
e08e96de 1673 .fops = &i915_driver_fops,
22eae947
DA
1674 .name = DRIVER_NAME,
1675 .desc = DRIVER_DESC,
1676 .date = DRIVER_DATE,
1677 .major = DRIVER_MAJOR,
1678 .minor = DRIVER_MINOR,
1679 .patchlevel = DRIVER_PATCHLEVEL,
1da177e4
LT
1680};
1681
8410ea3b
DA
1682static struct pci_driver i915_pci_driver = {
1683 .name = DRIVER_NAME,
1684 .id_table = pciidlist,
1685 .probe = i915_pci_probe,
1686 .remove = i915_pci_remove,
1687 .driver.pm = &i915_pm_ops,
1688};
1689
1da177e4
LT
1690static int __init i915_init(void)
1691{
1692 driver.num_ioctls = i915_max_ioctl;
79e53945
JB
1693
1694 /*
fd930478
CW
1695 * Enable KMS by default, unless explicitly overriden by
1696 * either the i915.modeset prarameter or by the
1697 * vga_text_mode_force boot option.
79e53945 1698 */
fd930478
CW
1699
1700 if (i915.modeset == 0)
1701 driver.driver_features &= ~DRIVER_MODESET;
79e53945
JB
1702
1703#ifdef CONFIG_VGA_CONSOLE
d330a953 1704 if (vgacon_text_force() && i915.modeset == -1)
79e53945
JB
1705 driver.driver_features &= ~DRIVER_MODESET;
1706#endif
1707
b30324ad 1708 if (!(driver.driver_features & DRIVER_MODESET)) {
b30324ad 1709 /* Silently fail loading to not upset userspace. */
c9cd7b65 1710 DRM_DEBUG_DRIVER("KMS and UMS disabled.\n");
b30324ad 1711 return 0;
b30324ad 1712 }
3885c6bb 1713
c5b852f3 1714 if (i915.nuclear_pageflip)
b2e7723b
MR
1715 driver.driver_features |= DRIVER_ATOMIC;
1716
8410ea3b 1717 return drm_pci_init(&driver, &i915_pci_driver);
1da177e4
LT
1718}
1719
1720static void __exit i915_exit(void)
1721{
b33ecdd1
DV
1722 if (!(driver.driver_features & DRIVER_MODESET))
1723 return; /* Never loaded a driver. */
b33ecdd1 1724
8410ea3b 1725 drm_pci_exit(&driver, &i915_pci_driver);
1da177e4
LT
1726}
1727
1728module_init(i915_init);
1729module_exit(i915_exit);
1730
0a6d1631 1731MODULE_AUTHOR("Tungsten Graphics, Inc.");
1eab9234 1732MODULE_AUTHOR("Intel Corporation");
0a6d1631 1733
b5e89ed5 1734MODULE_DESCRIPTION(DRIVER_DESC);
1da177e4 1735MODULE_LICENSE("GPL and additional rights");