]> git.proxmox.com Git - mirror_ubuntu-zesty-kernel.git/blame - drivers/gpu/drm/i915/i915_drv.c
drm/i915: remove duplicate definition of for_each_power_domain
[mirror_ubuntu-zesty-kernel.git] / drivers / gpu / drm / i915 / i915_drv.c
CommitLineData
1da177e4
LT
1/* i915_drv.c -- i830,i845,i855,i865,i915 driver -*- linux-c -*-
2 */
0d6aa60b 3/*
bc54fd1a 4 *
1da177e4
LT
5 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
6 * All Rights Reserved.
bc54fd1a
DA
7 *
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the
10 * "Software"), to deal in the Software without restriction, including
11 * without limitation the rights to use, copy, modify, merge, publish,
12 * distribute, sub license, and/or sell copies of the Software, and to
13 * permit persons to whom the Software is furnished to do so, subject to
14 * the following conditions:
15 *
16 * The above copyright notice and this permission notice (including the
17 * next paragraph) shall be included in all copies or substantial portions
18 * of the Software.
19 *
20 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
21 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
22 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
23 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
24 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
25 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
26 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
27 *
0d6aa60b 28 */
1da177e4 29
5669fcac 30#include <linux/device.h>
e5747e3a 31#include <linux/acpi.h>
760285e7
DH
32#include <drm/drmP.h>
33#include <drm/i915_drm.h>
1da177e4 34#include "i915_drv.h"
990bbdad 35#include "i915_trace.h"
f49f0586 36#include "intel_drv.h"
1da177e4 37
79e53945 38#include <linux/console.h>
e0cd3608 39#include <linux/module.h>
d6102977 40#include <linux/pm_runtime.h>
760285e7 41#include <drm/drm_crtc_helper.h>
79e53945 42
112b715e
KH
43static struct drm_driver driver;
44
a57c774a
AK
45#define GEN_DEFAULT_PIPEOFFSETS \
46 .pipe_offsets = { PIPE_A_OFFSET, PIPE_B_OFFSET, \
47 PIPE_C_OFFSET, PIPE_EDP_OFFSET }, \
48 .trans_offsets = { TRANSCODER_A_OFFSET, TRANSCODER_B_OFFSET, \
49 TRANSCODER_C_OFFSET, TRANSCODER_EDP_OFFSET }, \
a57c774a
AK
50 .palette_offsets = { PALETTE_A_OFFSET, PALETTE_B_OFFSET }
51
84fd4f4e
RB
52#define GEN_CHV_PIPEOFFSETS \
53 .pipe_offsets = { PIPE_A_OFFSET, PIPE_B_OFFSET, \
54 CHV_PIPE_C_OFFSET }, \
55 .trans_offsets = { TRANSCODER_A_OFFSET, TRANSCODER_B_OFFSET, \
56 CHV_TRANSCODER_C_OFFSET, }, \
84fd4f4e
RB
57 .palette_offsets = { PALETTE_A_OFFSET, PALETTE_B_OFFSET, \
58 CHV_PALETTE_C_OFFSET }
a57c774a 59
5efb3e28
VS
60#define CURSOR_OFFSETS \
61 .cursor_offsets = { CURSOR_A_OFFSET, CURSOR_B_OFFSET, CHV_CURSOR_C_OFFSET }
62
63#define IVB_CURSOR_OFFSETS \
64 .cursor_offsets = { CURSOR_A_OFFSET, IVB_CURSOR_B_OFFSET, IVB_CURSOR_C_OFFSET }
65
9a7e8492 66static const struct intel_device_info intel_i830_info = {
7eb552ae 67 .gen = 2, .is_mobile = 1, .cursor_needs_physical = 1, .num_pipes = 2,
31578148 68 .has_overlay = 1, .overlay_needs_physical = 1,
73ae478c 69 .ring_mask = RENDER_RING,
a57c774a 70 GEN_DEFAULT_PIPEOFFSETS,
5efb3e28 71 CURSOR_OFFSETS,
cfdf1fa2
KH
72};
73
9a7e8492 74static const struct intel_device_info intel_845g_info = {
7eb552ae 75 .gen = 2, .num_pipes = 1,
31578148 76 .has_overlay = 1, .overlay_needs_physical = 1,
73ae478c 77 .ring_mask = RENDER_RING,
a57c774a 78 GEN_DEFAULT_PIPEOFFSETS,
5efb3e28 79 CURSOR_OFFSETS,
cfdf1fa2
KH
80};
81
9a7e8492 82static const struct intel_device_info intel_i85x_info = {
7eb552ae 83 .gen = 2, .is_i85x = 1, .is_mobile = 1, .num_pipes = 2,
5ce8ba7c 84 .cursor_needs_physical = 1,
31578148 85 .has_overlay = 1, .overlay_needs_physical = 1,
fd70d52a 86 .has_fbc = 1,
73ae478c 87 .ring_mask = RENDER_RING,
a57c774a 88 GEN_DEFAULT_PIPEOFFSETS,
5efb3e28 89 CURSOR_OFFSETS,
cfdf1fa2
KH
90};
91
9a7e8492 92static const struct intel_device_info intel_i865g_info = {
7eb552ae 93 .gen = 2, .num_pipes = 1,
31578148 94 .has_overlay = 1, .overlay_needs_physical = 1,
73ae478c 95 .ring_mask = RENDER_RING,
a57c774a 96 GEN_DEFAULT_PIPEOFFSETS,
5efb3e28 97 CURSOR_OFFSETS,
cfdf1fa2
KH
98};
99
9a7e8492 100static const struct intel_device_info intel_i915g_info = {
7eb552ae 101 .gen = 3, .is_i915g = 1, .cursor_needs_physical = 1, .num_pipes = 2,
31578148 102 .has_overlay = 1, .overlay_needs_physical = 1,
73ae478c 103 .ring_mask = RENDER_RING,
a57c774a 104 GEN_DEFAULT_PIPEOFFSETS,
5efb3e28 105 CURSOR_OFFSETS,
cfdf1fa2 106};
9a7e8492 107static const struct intel_device_info intel_i915gm_info = {
7eb552ae 108 .gen = 3, .is_mobile = 1, .num_pipes = 2,
b295d1b6 109 .cursor_needs_physical = 1,
31578148 110 .has_overlay = 1, .overlay_needs_physical = 1,
a6c45cf0 111 .supports_tv = 1,
fd70d52a 112 .has_fbc = 1,
73ae478c 113 .ring_mask = RENDER_RING,
a57c774a 114 GEN_DEFAULT_PIPEOFFSETS,
5efb3e28 115 CURSOR_OFFSETS,
cfdf1fa2 116};
9a7e8492 117static const struct intel_device_info intel_i945g_info = {
7eb552ae 118 .gen = 3, .has_hotplug = 1, .cursor_needs_physical = 1, .num_pipes = 2,
31578148 119 .has_overlay = 1, .overlay_needs_physical = 1,
73ae478c 120 .ring_mask = RENDER_RING,
a57c774a 121 GEN_DEFAULT_PIPEOFFSETS,
5efb3e28 122 CURSOR_OFFSETS,
cfdf1fa2 123};
9a7e8492 124static const struct intel_device_info intel_i945gm_info = {
7eb552ae 125 .gen = 3, .is_i945gm = 1, .is_mobile = 1, .num_pipes = 2,
b295d1b6 126 .has_hotplug = 1, .cursor_needs_physical = 1,
31578148 127 .has_overlay = 1, .overlay_needs_physical = 1,
a6c45cf0 128 .supports_tv = 1,
fd70d52a 129 .has_fbc = 1,
73ae478c 130 .ring_mask = RENDER_RING,
a57c774a 131 GEN_DEFAULT_PIPEOFFSETS,
5efb3e28 132 CURSOR_OFFSETS,
cfdf1fa2
KH
133};
134
9a7e8492 135static const struct intel_device_info intel_i965g_info = {
7eb552ae 136 .gen = 4, .is_broadwater = 1, .num_pipes = 2,
c96c3a8c 137 .has_hotplug = 1,
31578148 138 .has_overlay = 1,
73ae478c 139 .ring_mask = RENDER_RING,
a57c774a 140 GEN_DEFAULT_PIPEOFFSETS,
5efb3e28 141 CURSOR_OFFSETS,
cfdf1fa2
KH
142};
143
9a7e8492 144static const struct intel_device_info intel_i965gm_info = {
7eb552ae 145 .gen = 4, .is_crestline = 1, .num_pipes = 2,
e3c4e5dd 146 .is_mobile = 1, .has_fbc = 1, .has_hotplug = 1,
31578148 147 .has_overlay = 1,
a6c45cf0 148 .supports_tv = 1,
73ae478c 149 .ring_mask = RENDER_RING,
a57c774a 150 GEN_DEFAULT_PIPEOFFSETS,
5efb3e28 151 CURSOR_OFFSETS,
cfdf1fa2
KH
152};
153
9a7e8492 154static const struct intel_device_info intel_g33_info = {
7eb552ae 155 .gen = 3, .is_g33 = 1, .num_pipes = 2,
c96c3a8c 156 .need_gfx_hws = 1, .has_hotplug = 1,
31578148 157 .has_overlay = 1,
73ae478c 158 .ring_mask = RENDER_RING,
a57c774a 159 GEN_DEFAULT_PIPEOFFSETS,
5efb3e28 160 CURSOR_OFFSETS,
cfdf1fa2
KH
161};
162
9a7e8492 163static const struct intel_device_info intel_g45_info = {
7eb552ae 164 .gen = 4, .is_g4x = 1, .need_gfx_hws = 1, .num_pipes = 2,
c96c3a8c 165 .has_pipe_cxsr = 1, .has_hotplug = 1,
73ae478c 166 .ring_mask = RENDER_RING | BSD_RING,
a57c774a 167 GEN_DEFAULT_PIPEOFFSETS,
5efb3e28 168 CURSOR_OFFSETS,
cfdf1fa2
KH
169};
170
9a7e8492 171static const struct intel_device_info intel_gm45_info = {
7eb552ae 172 .gen = 4, .is_g4x = 1, .num_pipes = 2,
e3c4e5dd 173 .is_mobile = 1, .need_gfx_hws = 1, .has_fbc = 1,
c96c3a8c 174 .has_pipe_cxsr = 1, .has_hotplug = 1,
a6c45cf0 175 .supports_tv = 1,
73ae478c 176 .ring_mask = RENDER_RING | BSD_RING,
a57c774a 177 GEN_DEFAULT_PIPEOFFSETS,
5efb3e28 178 CURSOR_OFFSETS,
cfdf1fa2
KH
179};
180
9a7e8492 181static const struct intel_device_info intel_pineview_info = {
7eb552ae 182 .gen = 3, .is_g33 = 1, .is_pineview = 1, .is_mobile = 1, .num_pipes = 2,
c96c3a8c 183 .need_gfx_hws = 1, .has_hotplug = 1,
31578148 184 .has_overlay = 1,
a57c774a 185 GEN_DEFAULT_PIPEOFFSETS,
5efb3e28 186 CURSOR_OFFSETS,
cfdf1fa2
KH
187};
188
9a7e8492 189static const struct intel_device_info intel_ironlake_d_info = {
7eb552ae 190 .gen = 5, .num_pipes = 2,
5a117db7 191 .need_gfx_hws = 1, .has_hotplug = 1,
73ae478c 192 .ring_mask = RENDER_RING | BSD_RING,
a57c774a 193 GEN_DEFAULT_PIPEOFFSETS,
5efb3e28 194 CURSOR_OFFSETS,
cfdf1fa2
KH
195};
196
9a7e8492 197static const struct intel_device_info intel_ironlake_m_info = {
7eb552ae 198 .gen = 5, .is_mobile = 1, .num_pipes = 2,
e3c4e5dd 199 .need_gfx_hws = 1, .has_hotplug = 1,
c1a9f047 200 .has_fbc = 1,
73ae478c 201 .ring_mask = RENDER_RING | BSD_RING,
a57c774a 202 GEN_DEFAULT_PIPEOFFSETS,
5efb3e28 203 CURSOR_OFFSETS,
cfdf1fa2
KH
204};
205
9a7e8492 206static const struct intel_device_info intel_sandybridge_d_info = {
7eb552ae 207 .gen = 6, .num_pipes = 2,
c96c3a8c 208 .need_gfx_hws = 1, .has_hotplug = 1,
cbaef0f1 209 .has_fbc = 1,
73ae478c 210 .ring_mask = RENDER_RING | BSD_RING | BLT_RING,
3d29b842 211 .has_llc = 1,
a57c774a 212 GEN_DEFAULT_PIPEOFFSETS,
5efb3e28 213 CURSOR_OFFSETS,
f6e450a6
EA
214};
215
9a7e8492 216static const struct intel_device_info intel_sandybridge_m_info = {
7eb552ae 217 .gen = 6, .is_mobile = 1, .num_pipes = 2,
c96c3a8c 218 .need_gfx_hws = 1, .has_hotplug = 1,
9c04f015 219 .has_fbc = 1,
73ae478c 220 .ring_mask = RENDER_RING | BSD_RING | BLT_RING,
3d29b842 221 .has_llc = 1,
a57c774a 222 GEN_DEFAULT_PIPEOFFSETS,
5efb3e28 223 CURSOR_OFFSETS,
a13e4093
EA
224};
225
219f4fdb
BW
226#define GEN7_FEATURES \
227 .gen = 7, .num_pipes = 3, \
228 .need_gfx_hws = 1, .has_hotplug = 1, \
cbaef0f1 229 .has_fbc = 1, \
73ae478c 230 .ring_mask = RENDER_RING | BSD_RING | BLT_RING, \
ab484f8f 231 .has_llc = 1
219f4fdb 232
c76b615c 233static const struct intel_device_info intel_ivybridge_d_info = {
219f4fdb
BW
234 GEN7_FEATURES,
235 .is_ivybridge = 1,
a57c774a 236 GEN_DEFAULT_PIPEOFFSETS,
5efb3e28 237 IVB_CURSOR_OFFSETS,
c76b615c
JB
238};
239
240static const struct intel_device_info intel_ivybridge_m_info = {
219f4fdb
BW
241 GEN7_FEATURES,
242 .is_ivybridge = 1,
243 .is_mobile = 1,
a57c774a 244 GEN_DEFAULT_PIPEOFFSETS,
5efb3e28 245 IVB_CURSOR_OFFSETS,
c76b615c
JB
246};
247
999bcdea
BW
248static const struct intel_device_info intel_ivybridge_q_info = {
249 GEN7_FEATURES,
250 .is_ivybridge = 1,
251 .num_pipes = 0, /* legal, last one wins */
a57c774a 252 GEN_DEFAULT_PIPEOFFSETS,
5efb3e28 253 IVB_CURSOR_OFFSETS,
999bcdea
BW
254};
255
70a3eb7a 256static const struct intel_device_info intel_valleyview_m_info = {
219f4fdb
BW
257 GEN7_FEATURES,
258 .is_mobile = 1,
259 .num_pipes = 2,
70a3eb7a 260 .is_valleyview = 1,
fba5d532 261 .display_mmio_offset = VLV_DISPLAY_BASE,
cbaef0f1 262 .has_fbc = 0, /* legal, last one wins */
30ccd964 263 .has_llc = 0, /* legal, last one wins */
a57c774a 264 GEN_DEFAULT_PIPEOFFSETS,
5efb3e28 265 CURSOR_OFFSETS,
70a3eb7a
JB
266};
267
268static const struct intel_device_info intel_valleyview_d_info = {
219f4fdb
BW
269 GEN7_FEATURES,
270 .num_pipes = 2,
70a3eb7a 271 .is_valleyview = 1,
fba5d532 272 .display_mmio_offset = VLV_DISPLAY_BASE,
cbaef0f1 273 .has_fbc = 0, /* legal, last one wins */
30ccd964 274 .has_llc = 0, /* legal, last one wins */
a57c774a 275 GEN_DEFAULT_PIPEOFFSETS,
5efb3e28 276 CURSOR_OFFSETS,
70a3eb7a
JB
277};
278
4cae9ae0 279static const struct intel_device_info intel_haswell_d_info = {
219f4fdb
BW
280 GEN7_FEATURES,
281 .is_haswell = 1,
dd93be58 282 .has_ddi = 1,
30568c45 283 .has_fpga_dbg = 1,
73ae478c 284 .ring_mask = RENDER_RING | BSD_RING | BLT_RING | VEBOX_RING,
a57c774a 285 GEN_DEFAULT_PIPEOFFSETS,
5efb3e28 286 IVB_CURSOR_OFFSETS,
4cae9ae0
ED
287};
288
289static const struct intel_device_info intel_haswell_m_info = {
219f4fdb
BW
290 GEN7_FEATURES,
291 .is_haswell = 1,
292 .is_mobile = 1,
dd93be58 293 .has_ddi = 1,
30568c45 294 .has_fpga_dbg = 1,
73ae478c 295 .ring_mask = RENDER_RING | BSD_RING | BLT_RING | VEBOX_RING,
a57c774a 296 GEN_DEFAULT_PIPEOFFSETS,
5efb3e28 297 IVB_CURSOR_OFFSETS,
c76b615c
JB
298};
299
4d4dead6 300static const struct intel_device_info intel_broadwell_d_info = {
4b30553d 301 .gen = 8, .num_pipes = 3,
4d4dead6
BW
302 .need_gfx_hws = 1, .has_hotplug = 1,
303 .ring_mask = RENDER_RING | BSD_RING | BLT_RING | VEBOX_RING,
304 .has_llc = 1,
305 .has_ddi = 1,
66bc2cab 306 .has_fpga_dbg = 1,
8f94d24b 307 .has_fbc = 1,
a57c774a 308 GEN_DEFAULT_PIPEOFFSETS,
5efb3e28 309 IVB_CURSOR_OFFSETS,
4d4dead6
BW
310};
311
312static const struct intel_device_info intel_broadwell_m_info = {
4b30553d 313 .gen = 8, .is_mobile = 1, .num_pipes = 3,
4d4dead6
BW
314 .need_gfx_hws = 1, .has_hotplug = 1,
315 .ring_mask = RENDER_RING | BSD_RING | BLT_RING | VEBOX_RING,
316 .has_llc = 1,
317 .has_ddi = 1,
66bc2cab 318 .has_fpga_dbg = 1,
8f94d24b 319 .has_fbc = 1,
a57c774a 320 GEN_DEFAULT_PIPEOFFSETS,
15d24aa5 321 IVB_CURSOR_OFFSETS,
4d4dead6
BW
322};
323
fd3c269f
ZY
324static const struct intel_device_info intel_broadwell_gt3d_info = {
325 .gen = 8, .num_pipes = 3,
326 .need_gfx_hws = 1, .has_hotplug = 1,
845f74a7 327 .ring_mask = RENDER_RING | BSD_RING | BLT_RING | VEBOX_RING | BSD2_RING,
fd3c269f
ZY
328 .has_llc = 1,
329 .has_ddi = 1,
66bc2cab 330 .has_fpga_dbg = 1,
fd3c269f
ZY
331 .has_fbc = 1,
332 GEN_DEFAULT_PIPEOFFSETS,
15d24aa5 333 IVB_CURSOR_OFFSETS,
fd3c269f
ZY
334};
335
336static const struct intel_device_info intel_broadwell_gt3m_info = {
337 .gen = 8, .is_mobile = 1, .num_pipes = 3,
338 .need_gfx_hws = 1, .has_hotplug = 1,
845f74a7 339 .ring_mask = RENDER_RING | BSD_RING | BLT_RING | VEBOX_RING | BSD2_RING,
fd3c269f
ZY
340 .has_llc = 1,
341 .has_ddi = 1,
66bc2cab 342 .has_fpga_dbg = 1,
fd3c269f
ZY
343 .has_fbc = 1,
344 GEN_DEFAULT_PIPEOFFSETS,
5efb3e28 345 IVB_CURSOR_OFFSETS,
fd3c269f
ZY
346};
347
7d87a7f7 348static const struct intel_device_info intel_cherryview_info = {
07fddb14 349 .gen = 8, .num_pipes = 3,
7d87a7f7
VS
350 .need_gfx_hws = 1, .has_hotplug = 1,
351 .ring_mask = RENDER_RING | BSD_RING | BLT_RING | VEBOX_RING,
352 .is_valleyview = 1,
353 .display_mmio_offset = VLV_DISPLAY_BASE,
84fd4f4e 354 GEN_CHV_PIPEOFFSETS,
5efb3e28 355 CURSOR_OFFSETS,
7d87a7f7
VS
356};
357
72bbf0af 358static const struct intel_device_info intel_skylake_info = {
7201c0b3 359 .is_skylake = 1,
72bbf0af
DL
360 .gen = 9, .num_pipes = 3,
361 .need_gfx_hws = 1, .has_hotplug = 1,
362 .ring_mask = RENDER_RING | BSD_RING | BLT_RING | VEBOX_RING,
363 .has_llc = 1,
364 .has_ddi = 1,
6c908bf4 365 .has_fpga_dbg = 1,
043efb11 366 .has_fbc = 1,
72bbf0af
DL
367 GEN_DEFAULT_PIPEOFFSETS,
368 IVB_CURSOR_OFFSETS,
369};
370
719388e1 371static const struct intel_device_info intel_skylake_gt3_info = {
719388e1
DL
372 .is_skylake = 1,
373 .gen = 9, .num_pipes = 3,
374 .need_gfx_hws = 1, .has_hotplug = 1,
375 .ring_mask = RENDER_RING | BSD_RING | BLT_RING | VEBOX_RING | BSD2_RING,
376 .has_llc = 1,
377 .has_ddi = 1,
6c908bf4 378 .has_fpga_dbg = 1,
719388e1
DL
379 .has_fbc = 1,
380 GEN_DEFAULT_PIPEOFFSETS,
381 IVB_CURSOR_OFFSETS,
382};
383
1347f5b4
DL
384static const struct intel_device_info intel_broxton_info = {
385 .is_preliminary = 1,
7526ac19 386 .is_broxton = 1,
1347f5b4
DL
387 .gen = 9,
388 .need_gfx_hws = 1, .has_hotplug = 1,
389 .ring_mask = RENDER_RING | BSD_RING | BLT_RING | VEBOX_RING,
390 .num_pipes = 3,
391 .has_ddi = 1,
6c908bf4 392 .has_fpga_dbg = 1,
ce89db2e 393 .has_fbc = 1,
1347f5b4
DL
394 GEN_DEFAULT_PIPEOFFSETS,
395 IVB_CURSOR_OFFSETS,
396};
397
ef11bdb3
RV
398static const struct intel_device_info intel_kabylake_info = {
399 .is_preliminary = 1,
400 .is_kabylake = 1,
401 .gen = 9,
402 .num_pipes = 3,
403 .need_gfx_hws = 1, .has_hotplug = 1,
404 .ring_mask = RENDER_RING | BSD_RING | BLT_RING | VEBOX_RING,
405 .has_llc = 1,
406 .has_ddi = 1,
407 .has_fpga_dbg = 1,
408 .has_fbc = 1,
409 GEN_DEFAULT_PIPEOFFSETS,
410 IVB_CURSOR_OFFSETS,
411};
412
413static const struct intel_device_info intel_kabylake_gt3_info = {
414 .is_preliminary = 1,
415 .is_kabylake = 1,
416 .gen = 9,
417 .num_pipes = 3,
418 .need_gfx_hws = 1, .has_hotplug = 1,
419 .ring_mask = RENDER_RING | BSD_RING | BLT_RING | VEBOX_RING | BSD2_RING,
420 .has_llc = 1,
421 .has_ddi = 1,
422 .has_fpga_dbg = 1,
423 .has_fbc = 1,
424 GEN_DEFAULT_PIPEOFFSETS,
425 IVB_CURSOR_OFFSETS,
426};
427
a0a18075
JB
428/*
429 * Make sure any device matches here are from most specific to most
430 * general. For example, since the Quanta match is based on the subsystem
431 * and subvendor IDs, we need it to come before the more general IVB
432 * PCI ID matches, otherwise we'll use the wrong info struct above.
433 */
3cb27f38
JN
434static const struct pci_device_id pciidlist[] = {
435 INTEL_I830_IDS(&intel_i830_info),
436 INTEL_I845G_IDS(&intel_845g_info),
437 INTEL_I85X_IDS(&intel_i85x_info),
438 INTEL_I865G_IDS(&intel_i865g_info),
439 INTEL_I915G_IDS(&intel_i915g_info),
440 INTEL_I915GM_IDS(&intel_i915gm_info),
441 INTEL_I945G_IDS(&intel_i945g_info),
442 INTEL_I945GM_IDS(&intel_i945gm_info),
443 INTEL_I965G_IDS(&intel_i965g_info),
444 INTEL_G33_IDS(&intel_g33_info),
445 INTEL_I965GM_IDS(&intel_i965gm_info),
446 INTEL_GM45_IDS(&intel_gm45_info),
447 INTEL_G45_IDS(&intel_g45_info),
448 INTEL_PINEVIEW_IDS(&intel_pineview_info),
449 INTEL_IRONLAKE_D_IDS(&intel_ironlake_d_info),
450 INTEL_IRONLAKE_M_IDS(&intel_ironlake_m_info),
451 INTEL_SNB_D_IDS(&intel_sandybridge_d_info),
452 INTEL_SNB_M_IDS(&intel_sandybridge_m_info),
453 INTEL_IVB_Q_IDS(&intel_ivybridge_q_info), /* must be first IVB */
454 INTEL_IVB_M_IDS(&intel_ivybridge_m_info),
455 INTEL_IVB_D_IDS(&intel_ivybridge_d_info),
456 INTEL_HSW_D_IDS(&intel_haswell_d_info),
457 INTEL_HSW_M_IDS(&intel_haswell_m_info),
458 INTEL_VLV_M_IDS(&intel_valleyview_m_info),
459 INTEL_VLV_D_IDS(&intel_valleyview_d_info),
460 INTEL_BDW_GT12M_IDS(&intel_broadwell_m_info),
461 INTEL_BDW_GT12D_IDS(&intel_broadwell_d_info),
462 INTEL_BDW_GT3M_IDS(&intel_broadwell_gt3m_info),
463 INTEL_BDW_GT3D_IDS(&intel_broadwell_gt3d_info),
464 INTEL_CHV_IDS(&intel_cherryview_info),
465 INTEL_SKL_GT1_IDS(&intel_skylake_info),
466 INTEL_SKL_GT2_IDS(&intel_skylake_info),
467 INTEL_SKL_GT3_IDS(&intel_skylake_gt3_info),
468 INTEL_BXT_IDS(&intel_broxton_info),
d97044b6
D
469 INTEL_KBL_GT1_IDS(&intel_kabylake_info),
470 INTEL_KBL_GT2_IDS(&intel_kabylake_info),
471 INTEL_KBL_GT3_IDS(&intel_kabylake_gt3_info),
8b10c0cf 472 INTEL_KBL_GT4_IDS(&intel_kabylake_gt3_info),
49ae35f2 473 {0, 0, 0}
1da177e4
LT
474};
475
79e53945 476MODULE_DEVICE_TABLE(pci, pciidlist);
79e53945 477
30c964a6
RB
478static enum intel_pch intel_virt_detect_pch(struct drm_device *dev)
479{
480 enum intel_pch ret = PCH_NOP;
481
482 /*
483 * In a virtualized passthrough environment we can be in a
484 * setup where the ISA bridge is not able to be passed through.
485 * In this case, a south bridge can be emulated and we have to
486 * make an educated guess as to which PCH is really there.
487 */
488
489 if (IS_GEN5(dev)) {
490 ret = PCH_IBX;
491 DRM_DEBUG_KMS("Assuming Ibex Peak PCH\n");
492 } else if (IS_GEN6(dev) || IS_IVYBRIDGE(dev)) {
493 ret = PCH_CPT;
494 DRM_DEBUG_KMS("Assuming CouarPoint PCH\n");
495 } else if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
496 ret = PCH_LPT;
497 DRM_DEBUG_KMS("Assuming LynxPoint PCH\n");
ef11bdb3 498 } else if (IS_SKYLAKE(dev) || IS_KABYLAKE(dev)) {
30c964a6
RB
499 ret = PCH_SPT;
500 DRM_DEBUG_KMS("Assuming SunrisePoint PCH\n");
501 }
502
503 return ret;
504}
505
0206e353 506void intel_detect_pch(struct drm_device *dev)
3bad0781
ZW
507{
508 struct drm_i915_private *dev_priv = dev->dev_private;
bcdb72ac 509 struct pci_dev *pch = NULL;
3bad0781 510
ce1bb329
BW
511 /* In all current cases, num_pipes is equivalent to the PCH_NOP setting
512 * (which really amounts to a PCH but no South Display).
513 */
514 if (INTEL_INFO(dev)->num_pipes == 0) {
515 dev_priv->pch_type = PCH_NOP;
ce1bb329
BW
516 return;
517 }
518
3bad0781
ZW
519 /*
520 * The reason to probe ISA bridge instead of Dev31:Fun0 is to
521 * make graphics device passthrough work easy for VMM, that only
522 * need to expose ISA bridge to let driver know the real hardware
523 * underneath. This is a requirement from virtualization team.
6a9c4b35
RG
524 *
525 * In some virtualized environments (e.g. XEN), there is irrelevant
526 * ISA bridge in the system. To work reliably, we should scan trhough
527 * all the ISA bridge devices and check for the first match, instead
528 * of only checking the first one.
3bad0781 529 */
bcdb72ac 530 while ((pch = pci_get_class(PCI_CLASS_BRIDGE_ISA << 8, pch))) {
3bad0781 531 if (pch->vendor == PCI_VENDOR_ID_INTEL) {
bcdb72ac 532 unsigned short id = pch->device & INTEL_PCH_DEVICE_ID_MASK;
17a303ec 533 dev_priv->pch_id = id;
3bad0781 534
90711d50
JB
535 if (id == INTEL_PCH_IBX_DEVICE_ID_TYPE) {
536 dev_priv->pch_type = PCH_IBX;
537 DRM_DEBUG_KMS("Found Ibex Peak PCH\n");
7fcb83cd 538 WARN_ON(!IS_GEN5(dev));
90711d50 539 } else if (id == INTEL_PCH_CPT_DEVICE_ID_TYPE) {
3bad0781
ZW
540 dev_priv->pch_type = PCH_CPT;
541 DRM_DEBUG_KMS("Found CougarPoint PCH\n");
7fcb83cd 542 WARN_ON(!(IS_GEN6(dev) || IS_IVYBRIDGE(dev)));
c792513b
JB
543 } else if (id == INTEL_PCH_PPT_DEVICE_ID_TYPE) {
544 /* PantherPoint is CPT compatible */
545 dev_priv->pch_type = PCH_CPT;
492ab669 546 DRM_DEBUG_KMS("Found PantherPoint PCH\n");
7fcb83cd 547 WARN_ON(!(IS_GEN6(dev) || IS_IVYBRIDGE(dev)));
eb877ebf
ED
548 } else if (id == INTEL_PCH_LPT_DEVICE_ID_TYPE) {
549 dev_priv->pch_type = PCH_LPT;
550 DRM_DEBUG_KMS("Found LynxPoint PCH\n");
a35cc9d0
RV
551 WARN_ON(!IS_HASWELL(dev) && !IS_BROADWELL(dev));
552 WARN_ON(IS_HSW_ULT(dev) || IS_BDW_ULT(dev));
e76e0634
BW
553 } else if (id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) {
554 dev_priv->pch_type = PCH_LPT;
555 DRM_DEBUG_KMS("Found LynxPoint LP PCH\n");
a35cc9d0
RV
556 WARN_ON(!IS_HASWELL(dev) && !IS_BROADWELL(dev));
557 WARN_ON(!IS_HSW_ULT(dev) && !IS_BDW_ULT(dev));
e7e7ea20
S
558 } else if (id == INTEL_PCH_SPT_DEVICE_ID_TYPE) {
559 dev_priv->pch_type = PCH_SPT;
560 DRM_DEBUG_KMS("Found SunrisePoint PCH\n");
ef11bdb3
RV
561 WARN_ON(!IS_SKYLAKE(dev) &&
562 !IS_KABYLAKE(dev));
e7e7ea20
S
563 } else if (id == INTEL_PCH_SPT_LP_DEVICE_ID_TYPE) {
564 dev_priv->pch_type = PCH_SPT;
565 DRM_DEBUG_KMS("Found SunrisePoint LP PCH\n");
ef11bdb3
RV
566 WARN_ON(!IS_SKYLAKE(dev) &&
567 !IS_KABYLAKE(dev));
30c964a6
RB
568 } else if (id == INTEL_PCH_P2X_DEVICE_ID_TYPE) {
569 dev_priv->pch_type = intel_virt_detect_pch(dev);
bcdb72ac
ID
570 } else
571 continue;
572
6a9c4b35 573 break;
3bad0781 574 }
3bad0781 575 }
6a9c4b35 576 if (!pch)
bcdb72ac
ID
577 DRM_DEBUG_KMS("No PCH found.\n");
578
579 pci_dev_put(pch);
3bad0781
ZW
580}
581
2911a35b
BW
582bool i915_semaphore_is_enabled(struct drm_device *dev)
583{
584 if (INTEL_INFO(dev)->gen < 6)
a08acaf2 585 return false;
2911a35b 586
d330a953
JN
587 if (i915.semaphores >= 0)
588 return i915.semaphores;
2911a35b 589
71386ef9
OM
590 /* TODO: make semaphores and Execlists play nicely together */
591 if (i915.enable_execlists)
592 return false;
593
be71eabe
RV
594 /* Until we get further testing... */
595 if (IS_GEN8(dev))
596 return false;
597
59de3295 598#ifdef CONFIG_INTEL_IOMMU
2911a35b 599 /* Enable semaphores on SNB when IO remapping is off */
59de3295
DV
600 if (INTEL_INFO(dev)->gen == 6 && intel_iommu_gfx_mapped)
601 return false;
602#endif
2911a35b 603
a08acaf2 604 return true;
2911a35b
BW
605}
606
07f9cd0b
ID
607static void intel_suspend_encoders(struct drm_i915_private *dev_priv)
608{
609 struct drm_device *dev = dev_priv->dev;
610 struct drm_encoder *encoder;
611
612 drm_modeset_lock_all(dev);
613 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
614 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
615
616 if (intel_encoder->suspend)
617 intel_encoder->suspend(intel_encoder);
618 }
619 drm_modeset_unlock_all(dev);
620}
621
ebc32824 622static int intel_suspend_complete(struct drm_i915_private *dev_priv);
1a5df187
PZ
623static int vlv_resume_prepare(struct drm_i915_private *dev_priv,
624 bool rpm_resume);
a9a6b73a 625static int bxt_resume_prepare(struct drm_i915_private *dev_priv);
f75a1985 626
bc87229f
ID
627static bool suspend_to_idle(struct drm_i915_private *dev_priv)
628{
629#if IS_ENABLED(CONFIG_ACPI_SLEEP)
630 if (acpi_target_system_state() < ACPI_STATE_S3)
631 return true;
632#endif
633 return false;
634}
ebc32824 635
5e365c39 636static int i915_drm_suspend(struct drm_device *dev)
ba8bbcf6 637{
61caf87c 638 struct drm_i915_private *dev_priv = dev->dev_private;
e5747e3a 639 pci_power_t opregion_target_state;
d5818938 640 int error;
61caf87c 641
b8efb17b
ZR
642 /* ignore lid events during suspend */
643 mutex_lock(&dev_priv->modeset_restore_lock);
644 dev_priv->modeset_restore = MODESET_SUSPENDED;
645 mutex_unlock(&dev_priv->modeset_restore_lock);
646
c67a470b
PZ
647 /* We do a lot of poking in a lot of registers, make sure they work
648 * properly. */
da7e29bd 649 intel_display_set_init_power(dev_priv, true);
cb10799c 650
5bcf719b
DA
651 drm_kms_helper_poll_disable(dev);
652
ba8bbcf6 653 pci_save_state(dev->pdev);
ba8bbcf6 654
d5818938
DV
655 error = i915_gem_suspend(dev);
656 if (error) {
657 dev_err(&dev->pdev->dev,
658 "GEM idle failed, resume might fail\n");
659 return error;
660 }
db1b76ca 661
a1c41994
AD
662 intel_guc_suspend(dev);
663
d5818938 664 intel_suspend_gt_powersave(dev);
a261b246 665
d5818938
DV
666 /*
667 * Disable CRTCs directly since we want to preserve sw state
668 * for _thaw. Also, power gate the CRTC power wells.
669 */
670 drm_modeset_lock_all(dev);
6b72d486 671 intel_display_suspend(dev);
d5818938 672 drm_modeset_unlock_all(dev);
2eb5252e 673
d5818938 674 intel_dp_mst_suspend(dev);
7d708ee4 675
d5818938
DV
676 intel_runtime_pm_disable_interrupts(dev_priv);
677 intel_hpd_cancel_work(dev_priv);
09b64267 678
d5818938 679 intel_suspend_encoders(dev_priv);
0e32b39c 680
d5818938 681 intel_suspend_hw(dev);
5669fcac 682
828c7908
BW
683 i915_gem_suspend_gtt_mappings(dev);
684
9e06dd39
JB
685 i915_save_state(dev);
686
bc87229f 687 opregion_target_state = suspend_to_idle(dev_priv) ? PCI_D1 : PCI_D3cold;
e5747e3a
JB
688 intel_opregion_notify_adapter(dev, opregion_target_state);
689
156c7ca0 690 intel_uncore_forcewake_reset(dev, false);
44834a67 691 intel_opregion_fini(dev);
8ee1c3db 692
82e3b8c1 693 intel_fbdev_set_suspend(dev, FBINFO_STATE_SUSPENDED, true);
3fa016a0 694
62d5d69b
MK
695 dev_priv->suspend_count++;
696
85e90679
KCA
697 intel_display_set_init_power(dev_priv, false);
698
f514c2d8
ID
699 if (HAS_CSR(dev_priv))
700 flush_work(&dev_priv->csr.work);
701
61caf87c 702 return 0;
84b79f8d
RW
703}
704
ab3be73f 705static int i915_drm_suspend_late(struct drm_device *drm_dev, bool hibernation)
c3c09c95
ID
706{
707 struct drm_i915_private *dev_priv = drm_dev->dev_private;
bc87229f 708 bool fw_csr;
c3c09c95
ID
709 int ret;
710
bc87229f
ID
711 fw_csr = suspend_to_idle(dev_priv) && dev_priv->csr.dmc_payload;
712 /*
713 * In case of firmware assisted context save/restore don't manually
714 * deinit the power domains. This also means the CSR/DMC firmware will
715 * stay active, it will power down any HW resources as required and
716 * also enable deeper system power states that would be blocked if the
717 * firmware was inactive.
718 */
719 if (!fw_csr)
720 intel_power_domains_suspend(dev_priv);
73dfc227 721
c3c09c95
ID
722 ret = intel_suspend_complete(dev_priv);
723
724 if (ret) {
725 DRM_ERROR("Suspend complete failed: %d\n", ret);
bc87229f
ID
726 if (!fw_csr)
727 intel_power_domains_init_hw(dev_priv, true);
c3c09c95
ID
728
729 return ret;
730 }
731
732 pci_disable_device(drm_dev->pdev);
ab3be73f 733 /*
54875571 734 * During hibernation on some platforms the BIOS may try to access
ab3be73f
ID
735 * the device even though it's already in D3 and hang the machine. So
736 * leave the device in D0 on those platforms and hope the BIOS will
54875571
ID
737 * power down the device properly. The issue was seen on multiple old
738 * GENs with different BIOS vendors, so having an explicit blacklist
739 * is inpractical; apply the workaround on everything pre GEN6. The
740 * platforms where the issue was seen:
741 * Lenovo Thinkpad X301, X61s, X60, T60, X41
742 * Fujitsu FSC S7110
743 * Acer Aspire 1830T
ab3be73f 744 */
54875571 745 if (!(hibernation && INTEL_INFO(dev_priv)->gen < 6))
ab3be73f 746 pci_set_power_state(drm_dev->pdev, PCI_D3hot);
c3c09c95 747
bc87229f
ID
748 dev_priv->suspended_to_idle = suspend_to_idle(dev_priv);
749
c3c09c95
ID
750 return 0;
751}
752
1751fcf9 753int i915_suspend_switcheroo(struct drm_device *dev, pm_message_t state)
84b79f8d
RW
754{
755 int error;
756
757 if (!dev || !dev->dev_private) {
758 DRM_ERROR("dev: %p\n", dev);
759 DRM_ERROR("DRM not initialized, aborting suspend.\n");
760 return -ENODEV;
761 }
762
0b14cbd2
ID
763 if (WARN_ON_ONCE(state.event != PM_EVENT_SUSPEND &&
764 state.event != PM_EVENT_FREEZE))
765 return -EINVAL;
5bcf719b
DA
766
767 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
768 return 0;
6eecba33 769
5e365c39 770 error = i915_drm_suspend(dev);
84b79f8d
RW
771 if (error)
772 return error;
773
ab3be73f 774 return i915_drm_suspend_late(dev, false);
ba8bbcf6
JB
775}
776
5e365c39 777static int i915_drm_resume(struct drm_device *dev)
76c4b250
ID
778{
779 struct drm_i915_private *dev_priv = dev->dev_private;
9d49c0ef 780
d5818938
DV
781 mutex_lock(&dev->struct_mutex);
782 i915_gem_restore_gtt_mappings(dev);
783 mutex_unlock(&dev->struct_mutex);
9d49c0ef 784
61caf87c 785 i915_restore_state(dev);
44834a67 786 intel_opregion_setup(dev);
61caf87c 787
d5818938
DV
788 intel_init_pch_refclk(dev);
789 drm_mode_config_reset(dev);
1833b134 790
364aece0
PA
791 /*
792 * Interrupts have to be enabled before any batches are run. If not the
793 * GPU will hang. i915_gem_init_hw() will initiate batches to
794 * update/restore the context.
795 *
796 * Modeset enabling in intel_modeset_init_hw() also needs working
797 * interrupts.
798 */
799 intel_runtime_pm_enable_interrupts(dev_priv);
800
d5818938
DV
801 mutex_lock(&dev->struct_mutex);
802 if (i915_gem_init_hw(dev)) {
803 DRM_ERROR("failed to re-initialize GPU, declaring wedged!\n");
805de8f4 804 atomic_or(I915_WEDGED, &dev_priv->gpu_error.reset_counter);
d5818938
DV
805 }
806 mutex_unlock(&dev->struct_mutex);
226485e9 807
a1c41994
AD
808 intel_guc_resume(dev);
809
d5818938 810 intel_modeset_init_hw(dev);
24576d23 811
d5818938
DV
812 spin_lock_irq(&dev_priv->irq_lock);
813 if (dev_priv->display.hpd_irq_setup)
814 dev_priv->display.hpd_irq_setup(dev);
815 spin_unlock_irq(&dev_priv->irq_lock);
0e32b39c 816
d5818938 817 drm_modeset_lock_all(dev);
043e9bda 818 intel_display_resume(dev);
d5818938 819 drm_modeset_unlock_all(dev);
15239099 820
d5818938 821 intel_dp_mst_resume(dev);
e7d6f7d7 822
d5818938
DV
823 /*
824 * ... but also need to make sure that hotplug processing
825 * doesn't cause havoc. Like in the driver load code we don't
826 * bother with the tiny race here where we might loose hotplug
827 * notifications.
828 * */
829 intel_hpd_init(dev_priv);
830 /* Config may have changed between suspend and resume */
831 drm_helper_hpd_irq_event(dev);
1daed3fb 832
44834a67
CW
833 intel_opregion_init(dev);
834
82e3b8c1 835 intel_fbdev_set_suspend(dev, FBINFO_STATE_RUNNING, false);
073f34d9 836
b8efb17b
ZR
837 mutex_lock(&dev_priv->modeset_restore_lock);
838 dev_priv->modeset_restore = MODESET_DONE;
839 mutex_unlock(&dev_priv->modeset_restore_lock);
8a187455 840
e5747e3a
JB
841 intel_opregion_notify_adapter(dev, PCI_D0);
842
ee6f280e
ID
843 drm_kms_helper_poll_enable(dev);
844
074c6ada 845 return 0;
84b79f8d
RW
846}
847
5e365c39 848static int i915_drm_resume_early(struct drm_device *dev)
84b79f8d 849{
36d61e67 850 struct drm_i915_private *dev_priv = dev->dev_private;
1a5df187 851 int ret = 0;
36d61e67 852
76c4b250
ID
853 /*
854 * We have a resume ordering issue with the snd-hda driver also
855 * requiring our device to be power up. Due to the lack of a
856 * parent/child relationship we currently solve this with an early
857 * resume hook.
858 *
859 * FIXME: This should be solved with a special hdmi sink device or
860 * similar so that power domains can be employed.
861 */
bc87229f
ID
862 if (pci_enable_device(dev->pdev)) {
863 ret = -EIO;
864 goto out;
865 }
84b79f8d
RW
866
867 pci_set_master(dev->pdev);
868
efee833a 869 if (IS_VALLEYVIEW(dev_priv))
1a5df187 870 ret = vlv_resume_prepare(dev_priv, false);
36d61e67 871 if (ret)
ff0b187f
DL
872 DRM_ERROR("Resume prepare failed: %d, continuing anyway\n",
873 ret);
36d61e67
ID
874
875 intel_uncore_early_sanitize(dev, true);
efee833a 876
a9a6b73a
DL
877 if (IS_BROXTON(dev))
878 ret = bxt_resume_prepare(dev_priv);
a9a6b73a
DL
879 else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
880 hsw_disable_pc8(dev_priv);
efee833a 881
36d61e67 882 intel_uncore_sanitize(dev);
bc87229f
ID
883
884 if (!(dev_priv->suspended_to_idle && dev_priv->csr.dmc_payload))
885 intel_power_domains_init_hw(dev_priv, true);
886
887out:
888 dev_priv->suspended_to_idle = false;
36d61e67
ID
889
890 return ret;
76c4b250
ID
891}
892
1751fcf9 893int i915_resume_switcheroo(struct drm_device *dev)
76c4b250 894{
50a0072f 895 int ret;
76c4b250 896
097dd837
ID
897 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
898 return 0;
899
5e365c39 900 ret = i915_drm_resume_early(dev);
50a0072f
ID
901 if (ret)
902 return ret;
903
5a17514e
ID
904 return i915_drm_resume(dev);
905}
906
11ed50ec 907/**
f3953dcb 908 * i915_reset - reset chip after a hang
11ed50ec 909 * @dev: drm device to reset
11ed50ec
BG
910 *
911 * Reset the chip. Useful if a hang is detected. Returns zero on successful
912 * reset or otherwise an error code.
913 *
914 * Procedure is fairly simple:
915 * - reset the chip using the reset reg
916 * - re-init context state
917 * - re-init hardware status page
918 * - re-init ring buffer
919 * - re-init interrupt state
920 * - re-init display
921 */
d4b8bb2a 922int i915_reset(struct drm_device *dev)
11ed50ec 923{
50227e1c 924 struct drm_i915_private *dev_priv = dev->dev_private;
2e7c8ee7 925 bool simulated;
0573ed4a 926 int ret;
11ed50ec 927
dbea3cea
ID
928 intel_reset_gt_powersave(dev);
929
d54a02c0 930 mutex_lock(&dev->struct_mutex);
11ed50ec 931
069efc1d 932 i915_gem_reset(dev);
77f01230 933
2e7c8ee7
CW
934 simulated = dev_priv->gpu_error.stop_rings != 0;
935
be62acb4
MK
936 ret = intel_gpu_reset(dev);
937
938 /* Also reset the gpu hangman. */
939 if (simulated) {
940 DRM_INFO("Simulated gpu hang, resetting stop_rings\n");
941 dev_priv->gpu_error.stop_rings = 0;
942 if (ret == -ENODEV) {
f2d91a2c
DV
943 DRM_INFO("Reset not implemented, but ignoring "
944 "error for simulated gpu hangs\n");
be62acb4
MK
945 ret = 0;
946 }
2e7c8ee7 947 }
be62acb4 948
d8f2716a
DV
949 if (i915_stop_ring_allow_warn(dev_priv))
950 pr_notice("drm/i915: Resetting chip after gpu hang\n");
951
0573ed4a 952 if (ret) {
f2d91a2c 953 DRM_ERROR("Failed to reset chip: %i\n", ret);
f953c935 954 mutex_unlock(&dev->struct_mutex);
f803aa55 955 return ret;
11ed50ec
BG
956 }
957
1362b776
VS
958 intel_overlay_reset(dev_priv);
959
11ed50ec
BG
960 /* Ok, now get things going again... */
961
962 /*
963 * Everything depends on having the GTT running, so we need to start
964 * there. Fortunately we don't need to do this unless we reset the
965 * chip at a PCI level.
966 *
967 * Next we need to restore the context, but we don't use those
968 * yet either...
969 *
970 * Ring buffer needs to be re-initialized in the KMS case, or if X
971 * was running at the time of the reset (i.e. we weren't VT
972 * switched away).
973 */
6689c167 974
33d30a9c
DV
975 /* Used to prevent gem_check_wedged returning -EAGAIN during gpu reset */
976 dev_priv->gpu_error.reload_in_reset = true;
6689c167 977
33d30a9c 978 ret = i915_gem_init_hw(dev);
6689c167 979
33d30a9c 980 dev_priv->gpu_error.reload_in_reset = false;
f817586c 981
33d30a9c
DV
982 mutex_unlock(&dev->struct_mutex);
983 if (ret) {
984 DRM_ERROR("Failed hw init on reset %d\n", ret);
985 return ret;
11ed50ec
BG
986 }
987
33d30a9c
DV
988 /*
989 * rps/rc6 re-init is necessary to restore state lost after the
990 * reset and the re-install of gt irqs. Skip for ironlake per
991 * previous concerns that it doesn't respond well to some forms
992 * of re-init after reset.
993 */
994 if (INTEL_INFO(dev)->gen > 5)
995 intel_enable_gt_powersave(dev);
996
11ed50ec
BG
997 return 0;
998}
999
56550d94 1000static int i915_pci_probe(struct pci_dev *pdev, const struct pci_device_id *ent)
112b715e 1001{
01a06850
DV
1002 struct intel_device_info *intel_info =
1003 (struct intel_device_info *) ent->driver_data;
1004
d330a953 1005 if (IS_PRELIMINARY_HW(intel_info) && !i915.preliminary_hw_support) {
b833d685
BW
1006 DRM_INFO("This hardware requires preliminary hardware support.\n"
1007 "See CONFIG_DRM_I915_PRELIMINARY_HW_SUPPORT, and/or modparam preliminary_hw_support\n");
1008 return -ENODEV;
1009 }
1010
5fe49d86
CW
1011 /* Only bind to function 0 of the device. Early generations
1012 * used function 1 as a placeholder for multi-head. This causes
1013 * us confusion instead, especially on the systems where both
1014 * functions have the same PCI-ID!
1015 */
1016 if (PCI_FUNC(pdev->devfn))
1017 return -ENODEV;
1018
dcdb1674 1019 return drm_get_pci_dev(pdev, ent, &driver);
112b715e
KH
1020}
1021
1022static void
1023i915_pci_remove(struct pci_dev *pdev)
1024{
1025 struct drm_device *dev = pci_get_drvdata(pdev);
1026
1027 drm_put_dev(dev);
1028}
1029
84b79f8d 1030static int i915_pm_suspend(struct device *dev)
112b715e 1031{
84b79f8d
RW
1032 struct pci_dev *pdev = to_pci_dev(dev);
1033 struct drm_device *drm_dev = pci_get_drvdata(pdev);
112b715e 1034
84b79f8d
RW
1035 if (!drm_dev || !drm_dev->dev_private) {
1036 dev_err(dev, "DRM not initialized, aborting suspend.\n");
1037 return -ENODEV;
1038 }
112b715e 1039
5bcf719b
DA
1040 if (drm_dev->switch_power_state == DRM_SWITCH_POWER_OFF)
1041 return 0;
1042
5e365c39 1043 return i915_drm_suspend(drm_dev);
76c4b250
ID
1044}
1045
1046static int i915_pm_suspend_late(struct device *dev)
1047{
888d0d42 1048 struct drm_device *drm_dev = dev_to_i915(dev)->dev;
76c4b250
ID
1049
1050 /*
c965d995 1051 * We have a suspend ordering issue with the snd-hda driver also
76c4b250
ID
1052 * requiring our device to be power up. Due to the lack of a
1053 * parent/child relationship we currently solve this with an late
1054 * suspend hook.
1055 *
1056 * FIXME: This should be solved with a special hdmi sink device or
1057 * similar so that power domains can be employed.
1058 */
1059 if (drm_dev->switch_power_state == DRM_SWITCH_POWER_OFF)
1060 return 0;
112b715e 1061
ab3be73f
ID
1062 return i915_drm_suspend_late(drm_dev, false);
1063}
1064
1065static int i915_pm_poweroff_late(struct device *dev)
1066{
1067 struct drm_device *drm_dev = dev_to_i915(dev)->dev;
1068
1069 if (drm_dev->switch_power_state == DRM_SWITCH_POWER_OFF)
1070 return 0;
1071
1072 return i915_drm_suspend_late(drm_dev, true);
cbda12d7
ZW
1073}
1074
76c4b250
ID
1075static int i915_pm_resume_early(struct device *dev)
1076{
888d0d42 1077 struct drm_device *drm_dev = dev_to_i915(dev)->dev;
76c4b250 1078
097dd837
ID
1079 if (drm_dev->switch_power_state == DRM_SWITCH_POWER_OFF)
1080 return 0;
1081
5e365c39 1082 return i915_drm_resume_early(drm_dev);
76c4b250
ID
1083}
1084
84b79f8d 1085static int i915_pm_resume(struct device *dev)
cbda12d7 1086{
888d0d42 1087 struct drm_device *drm_dev = dev_to_i915(dev)->dev;
84b79f8d 1088
097dd837
ID
1089 if (drm_dev->switch_power_state == DRM_SWITCH_POWER_OFF)
1090 return 0;
1091
5a17514e 1092 return i915_drm_resume(drm_dev);
cbda12d7
ZW
1093}
1094
ebc32824 1095static int hsw_suspend_complete(struct drm_i915_private *dev_priv)
97bea207 1096{
414de7a0 1097 hsw_enable_pc8(dev_priv);
0ab9cfeb
ID
1098
1099 return 0;
97bea207
PZ
1100}
1101
31335cec
SS
1102static int bxt_suspend_complete(struct drm_i915_private *dev_priv)
1103{
1104 struct drm_device *dev = dev_priv->dev;
1105
1106 /* TODO: when DC5 support is added disable DC5 here. */
1107
1108 broxton_ddi_phy_uninit(dev);
1109 broxton_uninit_cdclk(dev);
1110 bxt_enable_dc9(dev_priv);
1111
1112 return 0;
1113}
1114
1115static int bxt_resume_prepare(struct drm_i915_private *dev_priv)
1116{
1117 struct drm_device *dev = dev_priv->dev;
1118
1119 /* TODO: when CSR FW support is added make sure the FW is loaded */
1120
1121 bxt_disable_dc9(dev_priv);
1122
1123 /*
1124 * TODO: when DC5 support is added enable DC5 here if the CSR FW
1125 * is available.
1126 */
1127 broxton_init_cdclk(dev);
1128 broxton_ddi_phy_init(dev);
1129 intel_prepare_ddi(dev);
1130
1131 return 0;
1132}
1133
ddeea5b0
ID
1134/*
1135 * Save all Gunit registers that may be lost after a D3 and a subsequent
1136 * S0i[R123] transition. The list of registers needing a save/restore is
1137 * defined in the VLV2_S0IXRegs document. This documents marks all Gunit
1138 * registers in the following way:
1139 * - Driver: saved/restored by the driver
1140 * - Punit : saved/restored by the Punit firmware
1141 * - No, w/o marking: no need to save/restore, since the register is R/O or
1142 * used internally by the HW in a way that doesn't depend
1143 * keeping the content across a suspend/resume.
1144 * - Debug : used for debugging
1145 *
1146 * We save/restore all registers marked with 'Driver', with the following
1147 * exceptions:
1148 * - Registers out of use, including also registers marked with 'Debug'.
1149 * These have no effect on the driver's operation, so we don't save/restore
1150 * them to reduce the overhead.
1151 * - Registers that are fully setup by an initialization function called from
1152 * the resume path. For example many clock gating and RPS/RC6 registers.
1153 * - Registers that provide the right functionality with their reset defaults.
1154 *
1155 * TODO: Except for registers that based on the above 3 criteria can be safely
1156 * ignored, we save/restore all others, practically treating the HW context as
1157 * a black-box for the driver. Further investigation is needed to reduce the
1158 * saved/restored registers even further, by following the same 3 criteria.
1159 */
1160static void vlv_save_gunit_s0ix_state(struct drm_i915_private *dev_priv)
1161{
1162 struct vlv_s0ix_state *s = &dev_priv->vlv_s0ix_state;
1163 int i;
1164
1165 /* GAM 0x4000-0x4770 */
1166 s->wr_watermark = I915_READ(GEN7_WR_WATERMARK);
1167 s->gfx_prio_ctrl = I915_READ(GEN7_GFX_PRIO_CTRL);
1168 s->arb_mode = I915_READ(ARB_MODE);
1169 s->gfx_pend_tlb0 = I915_READ(GEN7_GFX_PEND_TLB0);
1170 s->gfx_pend_tlb1 = I915_READ(GEN7_GFX_PEND_TLB1);
1171
1172 for (i = 0; i < ARRAY_SIZE(s->lra_limits); i++)
22dfe79f 1173 s->lra_limits[i] = I915_READ(GEN7_LRA_LIMITS(i));
ddeea5b0
ID
1174
1175 s->media_max_req_count = I915_READ(GEN7_MEDIA_MAX_REQ_COUNT);
b5f1c97f 1176 s->gfx_max_req_count = I915_READ(GEN7_GFX_MAX_REQ_COUNT);
ddeea5b0
ID
1177
1178 s->render_hwsp = I915_READ(RENDER_HWS_PGA_GEN7);
1179 s->ecochk = I915_READ(GAM_ECOCHK);
1180 s->bsd_hwsp = I915_READ(BSD_HWS_PGA_GEN7);
1181 s->blt_hwsp = I915_READ(BLT_HWS_PGA_GEN7);
1182
1183 s->tlb_rd_addr = I915_READ(GEN7_TLB_RD_ADDR);
1184
1185 /* MBC 0x9024-0x91D0, 0x8500 */
1186 s->g3dctl = I915_READ(VLV_G3DCTL);
1187 s->gsckgctl = I915_READ(VLV_GSCKGCTL);
1188 s->mbctl = I915_READ(GEN6_MBCTL);
1189
1190 /* GCP 0x9400-0x9424, 0x8100-0x810C */
1191 s->ucgctl1 = I915_READ(GEN6_UCGCTL1);
1192 s->ucgctl3 = I915_READ(GEN6_UCGCTL3);
1193 s->rcgctl1 = I915_READ(GEN6_RCGCTL1);
1194 s->rcgctl2 = I915_READ(GEN6_RCGCTL2);
1195 s->rstctl = I915_READ(GEN6_RSTCTL);
1196 s->misccpctl = I915_READ(GEN7_MISCCPCTL);
1197
1198 /* GPM 0xA000-0xAA84, 0x8000-0x80FC */
1199 s->gfxpause = I915_READ(GEN6_GFXPAUSE);
1200 s->rpdeuhwtc = I915_READ(GEN6_RPDEUHWTC);
1201 s->rpdeuc = I915_READ(GEN6_RPDEUC);
1202 s->ecobus = I915_READ(ECOBUS);
1203 s->pwrdwnupctl = I915_READ(VLV_PWRDWNUPCTL);
1204 s->rp_down_timeout = I915_READ(GEN6_RP_DOWN_TIMEOUT);
1205 s->rp_deucsw = I915_READ(GEN6_RPDEUCSW);
1206 s->rcubmabdtmr = I915_READ(GEN6_RCUBMABDTMR);
1207 s->rcedata = I915_READ(VLV_RCEDATA);
1208 s->spare2gh = I915_READ(VLV_SPAREG2H);
1209
1210 /* Display CZ domain, 0x4400C-0x4402C, 0x4F000-0x4F11F */
1211 s->gt_imr = I915_READ(GTIMR);
1212 s->gt_ier = I915_READ(GTIER);
1213 s->pm_imr = I915_READ(GEN6_PMIMR);
1214 s->pm_ier = I915_READ(GEN6_PMIER);
1215
1216 for (i = 0; i < ARRAY_SIZE(s->gt_scratch); i++)
22dfe79f 1217 s->gt_scratch[i] = I915_READ(GEN7_GT_SCRATCH(i));
ddeea5b0
ID
1218
1219 /* GT SA CZ domain, 0x100000-0x138124 */
1220 s->tilectl = I915_READ(TILECTL);
1221 s->gt_fifoctl = I915_READ(GTFIFOCTL);
1222 s->gtlc_wake_ctrl = I915_READ(VLV_GTLC_WAKE_CTRL);
1223 s->gtlc_survive = I915_READ(VLV_GTLC_SURVIVABILITY_REG);
1224 s->pmwgicz = I915_READ(VLV_PMWGICZ);
1225
1226 /* Gunit-Display CZ domain, 0x182028-0x1821CF */
1227 s->gu_ctl0 = I915_READ(VLV_GU_CTL0);
1228 s->gu_ctl1 = I915_READ(VLV_GU_CTL1);
9c25210f 1229 s->pcbr = I915_READ(VLV_PCBR);
ddeea5b0
ID
1230 s->clock_gate_dis2 = I915_READ(VLV_GUNIT_CLOCK_GATE2);
1231
1232 /*
1233 * Not saving any of:
1234 * DFT, 0x9800-0x9EC0
1235 * SARB, 0xB000-0xB1FC
1236 * GAC, 0x5208-0x524C, 0x14000-0x14C000
1237 * PCI CFG
1238 */
1239}
1240
1241static void vlv_restore_gunit_s0ix_state(struct drm_i915_private *dev_priv)
1242{
1243 struct vlv_s0ix_state *s = &dev_priv->vlv_s0ix_state;
1244 u32 val;
1245 int i;
1246
1247 /* GAM 0x4000-0x4770 */
1248 I915_WRITE(GEN7_WR_WATERMARK, s->wr_watermark);
1249 I915_WRITE(GEN7_GFX_PRIO_CTRL, s->gfx_prio_ctrl);
1250 I915_WRITE(ARB_MODE, s->arb_mode | (0xffff << 16));
1251 I915_WRITE(GEN7_GFX_PEND_TLB0, s->gfx_pend_tlb0);
1252 I915_WRITE(GEN7_GFX_PEND_TLB1, s->gfx_pend_tlb1);
1253
1254 for (i = 0; i < ARRAY_SIZE(s->lra_limits); i++)
22dfe79f 1255 I915_WRITE(GEN7_LRA_LIMITS(i), s->lra_limits[i]);
ddeea5b0
ID
1256
1257 I915_WRITE(GEN7_MEDIA_MAX_REQ_COUNT, s->media_max_req_count);
b5f1c97f 1258 I915_WRITE(GEN7_GFX_MAX_REQ_COUNT, s->gfx_max_req_count);
ddeea5b0
ID
1259
1260 I915_WRITE(RENDER_HWS_PGA_GEN7, s->render_hwsp);
1261 I915_WRITE(GAM_ECOCHK, s->ecochk);
1262 I915_WRITE(BSD_HWS_PGA_GEN7, s->bsd_hwsp);
1263 I915_WRITE(BLT_HWS_PGA_GEN7, s->blt_hwsp);
1264
1265 I915_WRITE(GEN7_TLB_RD_ADDR, s->tlb_rd_addr);
1266
1267 /* MBC 0x9024-0x91D0, 0x8500 */
1268 I915_WRITE(VLV_G3DCTL, s->g3dctl);
1269 I915_WRITE(VLV_GSCKGCTL, s->gsckgctl);
1270 I915_WRITE(GEN6_MBCTL, s->mbctl);
1271
1272 /* GCP 0x9400-0x9424, 0x8100-0x810C */
1273 I915_WRITE(GEN6_UCGCTL1, s->ucgctl1);
1274 I915_WRITE(GEN6_UCGCTL3, s->ucgctl3);
1275 I915_WRITE(GEN6_RCGCTL1, s->rcgctl1);
1276 I915_WRITE(GEN6_RCGCTL2, s->rcgctl2);
1277 I915_WRITE(GEN6_RSTCTL, s->rstctl);
1278 I915_WRITE(GEN7_MISCCPCTL, s->misccpctl);
1279
1280 /* GPM 0xA000-0xAA84, 0x8000-0x80FC */
1281 I915_WRITE(GEN6_GFXPAUSE, s->gfxpause);
1282 I915_WRITE(GEN6_RPDEUHWTC, s->rpdeuhwtc);
1283 I915_WRITE(GEN6_RPDEUC, s->rpdeuc);
1284 I915_WRITE(ECOBUS, s->ecobus);
1285 I915_WRITE(VLV_PWRDWNUPCTL, s->pwrdwnupctl);
1286 I915_WRITE(GEN6_RP_DOWN_TIMEOUT,s->rp_down_timeout);
1287 I915_WRITE(GEN6_RPDEUCSW, s->rp_deucsw);
1288 I915_WRITE(GEN6_RCUBMABDTMR, s->rcubmabdtmr);
1289 I915_WRITE(VLV_RCEDATA, s->rcedata);
1290 I915_WRITE(VLV_SPAREG2H, s->spare2gh);
1291
1292 /* Display CZ domain, 0x4400C-0x4402C, 0x4F000-0x4F11F */
1293 I915_WRITE(GTIMR, s->gt_imr);
1294 I915_WRITE(GTIER, s->gt_ier);
1295 I915_WRITE(GEN6_PMIMR, s->pm_imr);
1296 I915_WRITE(GEN6_PMIER, s->pm_ier);
1297
1298 for (i = 0; i < ARRAY_SIZE(s->gt_scratch); i++)
22dfe79f 1299 I915_WRITE(GEN7_GT_SCRATCH(i), s->gt_scratch[i]);
ddeea5b0
ID
1300
1301 /* GT SA CZ domain, 0x100000-0x138124 */
1302 I915_WRITE(TILECTL, s->tilectl);
1303 I915_WRITE(GTFIFOCTL, s->gt_fifoctl);
1304 /*
1305 * Preserve the GT allow wake and GFX force clock bit, they are not
1306 * be restored, as they are used to control the s0ix suspend/resume
1307 * sequence by the caller.
1308 */
1309 val = I915_READ(VLV_GTLC_WAKE_CTRL);
1310 val &= VLV_GTLC_ALLOWWAKEREQ;
1311 val |= s->gtlc_wake_ctrl & ~VLV_GTLC_ALLOWWAKEREQ;
1312 I915_WRITE(VLV_GTLC_WAKE_CTRL, val);
1313
1314 val = I915_READ(VLV_GTLC_SURVIVABILITY_REG);
1315 val &= VLV_GFX_CLK_FORCE_ON_BIT;
1316 val |= s->gtlc_survive & ~VLV_GFX_CLK_FORCE_ON_BIT;
1317 I915_WRITE(VLV_GTLC_SURVIVABILITY_REG, val);
1318
1319 I915_WRITE(VLV_PMWGICZ, s->pmwgicz);
1320
1321 /* Gunit-Display CZ domain, 0x182028-0x1821CF */
1322 I915_WRITE(VLV_GU_CTL0, s->gu_ctl0);
1323 I915_WRITE(VLV_GU_CTL1, s->gu_ctl1);
9c25210f 1324 I915_WRITE(VLV_PCBR, s->pcbr);
ddeea5b0
ID
1325 I915_WRITE(VLV_GUNIT_CLOCK_GATE2, s->clock_gate_dis2);
1326}
1327
650ad970
ID
1328int vlv_force_gfx_clock(struct drm_i915_private *dev_priv, bool force_on)
1329{
1330 u32 val;
1331 int err;
1332
650ad970 1333#define COND (I915_READ(VLV_GTLC_SURVIVABILITY_REG) & VLV_GFX_CLK_STATUS_BIT)
650ad970
ID
1334
1335 val = I915_READ(VLV_GTLC_SURVIVABILITY_REG);
1336 val &= ~VLV_GFX_CLK_FORCE_ON_BIT;
1337 if (force_on)
1338 val |= VLV_GFX_CLK_FORCE_ON_BIT;
1339 I915_WRITE(VLV_GTLC_SURVIVABILITY_REG, val);
1340
1341 if (!force_on)
1342 return 0;
1343
8d4eee9c 1344 err = wait_for(COND, 20);
650ad970
ID
1345 if (err)
1346 DRM_ERROR("timeout waiting for GFX clock force-on (%08x)\n",
1347 I915_READ(VLV_GTLC_SURVIVABILITY_REG));
1348
1349 return err;
1350#undef COND
1351}
1352
ddeea5b0
ID
1353static int vlv_allow_gt_wake(struct drm_i915_private *dev_priv, bool allow)
1354{
1355 u32 val;
1356 int err = 0;
1357
1358 val = I915_READ(VLV_GTLC_WAKE_CTRL);
1359 val &= ~VLV_GTLC_ALLOWWAKEREQ;
1360 if (allow)
1361 val |= VLV_GTLC_ALLOWWAKEREQ;
1362 I915_WRITE(VLV_GTLC_WAKE_CTRL, val);
1363 POSTING_READ(VLV_GTLC_WAKE_CTRL);
1364
1365#define COND (!!(I915_READ(VLV_GTLC_PW_STATUS) & VLV_GTLC_ALLOWWAKEACK) == \
1366 allow)
1367 err = wait_for(COND, 1);
1368 if (err)
1369 DRM_ERROR("timeout disabling GT waking\n");
1370 return err;
1371#undef COND
1372}
1373
1374static int vlv_wait_for_gt_wells(struct drm_i915_private *dev_priv,
1375 bool wait_for_on)
1376{
1377 u32 mask;
1378 u32 val;
1379 int err;
1380
1381 mask = VLV_GTLC_PW_MEDIA_STATUS_MASK | VLV_GTLC_PW_RENDER_STATUS_MASK;
1382 val = wait_for_on ? mask : 0;
1383#define COND ((I915_READ(VLV_GTLC_PW_STATUS) & mask) == val)
1384 if (COND)
1385 return 0;
1386
1387 DRM_DEBUG_KMS("waiting for GT wells to go %s (%08x)\n",
1388 wait_for_on ? "on" : "off",
1389 I915_READ(VLV_GTLC_PW_STATUS));
1390
1391 /*
1392 * RC6 transitioning can be delayed up to 2 msec (see
1393 * valleyview_enable_rps), use 3 msec for safety.
1394 */
1395 err = wait_for(COND, 3);
1396 if (err)
1397 DRM_ERROR("timeout waiting for GT wells to go %s\n",
1398 wait_for_on ? "on" : "off");
1399
1400 return err;
1401#undef COND
1402}
1403
1404static void vlv_check_no_gt_access(struct drm_i915_private *dev_priv)
1405{
1406 if (!(I915_READ(VLV_GTLC_PW_STATUS) & VLV_GTLC_ALLOWWAKEERR))
1407 return;
1408
1409 DRM_ERROR("GT register access while GT waking disabled\n");
1410 I915_WRITE(VLV_GTLC_PW_STATUS, VLV_GTLC_ALLOWWAKEERR);
1411}
1412
ebc32824 1413static int vlv_suspend_complete(struct drm_i915_private *dev_priv)
ddeea5b0
ID
1414{
1415 u32 mask;
1416 int err;
1417
1418 /*
1419 * Bspec defines the following GT well on flags as debug only, so
1420 * don't treat them as hard failures.
1421 */
1422 (void)vlv_wait_for_gt_wells(dev_priv, false);
1423
1424 mask = VLV_GTLC_RENDER_CTX_EXISTS | VLV_GTLC_MEDIA_CTX_EXISTS;
1425 WARN_ON((I915_READ(VLV_GTLC_WAKE_CTRL) & mask) != mask);
1426
1427 vlv_check_no_gt_access(dev_priv);
1428
1429 err = vlv_force_gfx_clock(dev_priv, true);
1430 if (err)
1431 goto err1;
1432
1433 err = vlv_allow_gt_wake(dev_priv, false);
1434 if (err)
1435 goto err2;
98711167
D
1436
1437 if (!IS_CHERRYVIEW(dev_priv->dev))
1438 vlv_save_gunit_s0ix_state(dev_priv);
ddeea5b0
ID
1439
1440 err = vlv_force_gfx_clock(dev_priv, false);
1441 if (err)
1442 goto err2;
1443
1444 return 0;
1445
1446err2:
1447 /* For safety always re-enable waking and disable gfx clock forcing */
1448 vlv_allow_gt_wake(dev_priv, true);
1449err1:
1450 vlv_force_gfx_clock(dev_priv, false);
1451
1452 return err;
1453}
1454
016970be
SK
1455static int vlv_resume_prepare(struct drm_i915_private *dev_priv,
1456 bool rpm_resume)
ddeea5b0
ID
1457{
1458 struct drm_device *dev = dev_priv->dev;
1459 int err;
1460 int ret;
1461
1462 /*
1463 * If any of the steps fail just try to continue, that's the best we
1464 * can do at this point. Return the first error code (which will also
1465 * leave RPM permanently disabled).
1466 */
1467 ret = vlv_force_gfx_clock(dev_priv, true);
1468
98711167
D
1469 if (!IS_CHERRYVIEW(dev_priv->dev))
1470 vlv_restore_gunit_s0ix_state(dev_priv);
ddeea5b0
ID
1471
1472 err = vlv_allow_gt_wake(dev_priv, true);
1473 if (!ret)
1474 ret = err;
1475
1476 err = vlv_force_gfx_clock(dev_priv, false);
1477 if (!ret)
1478 ret = err;
1479
1480 vlv_check_no_gt_access(dev_priv);
1481
016970be
SK
1482 if (rpm_resume) {
1483 intel_init_clock_gating(dev);
1484 i915_gem_restore_fences(dev);
1485 }
ddeea5b0
ID
1486
1487 return ret;
1488}
1489
97bea207 1490static int intel_runtime_suspend(struct device *device)
8a187455
PZ
1491{
1492 struct pci_dev *pdev = to_pci_dev(device);
1493 struct drm_device *dev = pci_get_drvdata(pdev);
1494 struct drm_i915_private *dev_priv = dev->dev_private;
0ab9cfeb 1495 int ret;
8a187455 1496
aeab0b5a 1497 if (WARN_ON_ONCE(!(dev_priv->rps.enabled && intel_enable_rc6(dev))))
c6df39b5
ID
1498 return -ENODEV;
1499
604effb7
ID
1500 if (WARN_ON_ONCE(!HAS_RUNTIME_PM(dev)))
1501 return -ENODEV;
1502
8a187455
PZ
1503 DRM_DEBUG_KMS("Suspending device\n");
1504
d6102977
ID
1505 /*
1506 * We could deadlock here in case another thread holding struct_mutex
1507 * calls RPM suspend concurrently, since the RPM suspend will wait
1508 * first for this RPM suspend to finish. In this case the concurrent
1509 * RPM resume will be followed by its RPM suspend counterpart. Still
1510 * for consistency return -EAGAIN, which will reschedule this suspend.
1511 */
1512 if (!mutex_trylock(&dev->struct_mutex)) {
1513 DRM_DEBUG_KMS("device lock contention, deffering suspend\n");
1514 /*
1515 * Bump the expiration timestamp, otherwise the suspend won't
1516 * be rescheduled.
1517 */
1518 pm_runtime_mark_last_busy(device);
1519
1520 return -EAGAIN;
1521 }
1522 /*
1523 * We are safe here against re-faults, since the fault handler takes
1524 * an RPM reference.
1525 */
1526 i915_gem_release_all_mmaps(dev_priv);
1527 mutex_unlock(&dev->struct_mutex);
1528
a1c41994
AD
1529 intel_guc_suspend(dev);
1530
fac6adb0 1531 intel_suspend_gt_powersave(dev);
2eb5252e 1532 intel_runtime_pm_disable_interrupts(dev_priv);
b5478bcd 1533
ebc32824 1534 ret = intel_suspend_complete(dev_priv);
0ab9cfeb
ID
1535 if (ret) {
1536 DRM_ERROR("Runtime suspend failed, disabling it (%d)\n", ret);
b963291c 1537 intel_runtime_pm_enable_interrupts(dev_priv);
0ab9cfeb
ID
1538
1539 return ret;
1540 }
a8a8bd54 1541
737b1506 1542 cancel_delayed_work_sync(&dev_priv->gpu_error.hangcheck_work);
dc9fb09c 1543 intel_uncore_forcewake_reset(dev, false);
8a187455 1544 dev_priv->pm.suspended = true;
1fb2362b
KCA
1545
1546 /*
c8a0bd42
PZ
1547 * FIXME: We really should find a document that references the arguments
1548 * used below!
1fb2362b 1549 */
d37ae19a
PZ
1550 if (IS_BROADWELL(dev)) {
1551 /*
1552 * On Broadwell, if we use PCI_D1 the PCH DDI ports will stop
1553 * being detected, and the call we do at intel_runtime_resume()
1554 * won't be able to restore them. Since PCI_D3hot matches the
1555 * actual specification and appears to be working, use it.
1556 */
1557 intel_opregion_notify_adapter(dev, PCI_D3hot);
1558 } else {
c8a0bd42
PZ
1559 /*
1560 * current versions of firmware which depend on this opregion
1561 * notification have repurposed the D1 definition to mean
1562 * "runtime suspended" vs. what you would normally expect (D3)
1563 * to distinguish it from notifications that might be sent via
1564 * the suspend path.
1565 */
1566 intel_opregion_notify_adapter(dev, PCI_D1);
c8a0bd42 1567 }
8a187455 1568
59bad947 1569 assert_forcewakes_inactive(dev_priv);
dc9fb09c 1570
a8a8bd54 1571 DRM_DEBUG_KMS("Device suspended\n");
8a187455
PZ
1572 return 0;
1573}
1574
97bea207 1575static int intel_runtime_resume(struct device *device)
8a187455
PZ
1576{
1577 struct pci_dev *pdev = to_pci_dev(device);
1578 struct drm_device *dev = pci_get_drvdata(pdev);
1579 struct drm_i915_private *dev_priv = dev->dev_private;
1a5df187 1580 int ret = 0;
8a187455 1581
604effb7
ID
1582 if (WARN_ON_ONCE(!HAS_RUNTIME_PM(dev)))
1583 return -ENODEV;
8a187455
PZ
1584
1585 DRM_DEBUG_KMS("Resuming device\n");
1586
cd2e9e90 1587 intel_opregion_notify_adapter(dev, PCI_D0);
8a187455
PZ
1588 dev_priv->pm.suspended = false;
1589
a1c41994
AD
1590 intel_guc_resume(dev);
1591
1a5df187
PZ
1592 if (IS_GEN6(dev_priv))
1593 intel_init_pch_refclk(dev);
31335cec
SS
1594
1595 if (IS_BROXTON(dev))
1596 ret = bxt_resume_prepare(dev_priv);
1a5df187
PZ
1597 else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
1598 hsw_disable_pc8(dev_priv);
1599 else if (IS_VALLEYVIEW(dev_priv))
1600 ret = vlv_resume_prepare(dev_priv, true);
1601
0ab9cfeb
ID
1602 /*
1603 * No point of rolling back things in case of an error, as the best
1604 * we can do is to hope that things will still work (and disable RPM).
1605 */
92b806d3
ID
1606 i915_gem_init_swizzling(dev);
1607 gen6_update_ring_freq(dev);
1608
b963291c 1609 intel_runtime_pm_enable_interrupts(dev_priv);
08d8a232
VS
1610
1611 /*
1612 * On VLV/CHV display interrupts are part of the display
1613 * power well, so hpd is reinitialized from there. For
1614 * everyone else do it here.
1615 */
1616 if (!IS_VALLEYVIEW(dev_priv))
1617 intel_hpd_init(dev_priv);
1618
fac6adb0 1619 intel_enable_gt_powersave(dev);
b5478bcd 1620
0ab9cfeb
ID
1621 if (ret)
1622 DRM_ERROR("Runtime resume failed, disabling it (%d)\n", ret);
1623 else
1624 DRM_DEBUG_KMS("Device resumed\n");
1625
1626 return ret;
8a187455
PZ
1627}
1628
016970be
SK
1629/*
1630 * This function implements common functionality of runtime and system
1631 * suspend sequence.
1632 */
ebc32824
SK
1633static int intel_suspend_complete(struct drm_i915_private *dev_priv)
1634{
ebc32824
SK
1635 int ret;
1636
16e44e3e 1637 if (IS_BROXTON(dev_priv))
31335cec 1638 ret = bxt_suspend_complete(dev_priv);
16e44e3e 1639 else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
ebc32824 1640 ret = hsw_suspend_complete(dev_priv);
16e44e3e 1641 else if (IS_VALLEYVIEW(dev_priv))
ebc32824 1642 ret = vlv_suspend_complete(dev_priv);
604effb7
ID
1643 else
1644 ret = 0;
ebc32824
SK
1645
1646 return ret;
1647}
1648
b4b78d12 1649static const struct dev_pm_ops i915_pm_ops = {
5545dbbf
ID
1650 /*
1651 * S0ix (via system suspend) and S3 event handlers [PMSG_SUSPEND,
1652 * PMSG_RESUME]
1653 */
0206e353 1654 .suspend = i915_pm_suspend,
76c4b250
ID
1655 .suspend_late = i915_pm_suspend_late,
1656 .resume_early = i915_pm_resume_early,
0206e353 1657 .resume = i915_pm_resume,
5545dbbf
ID
1658
1659 /*
1660 * S4 event handlers
1661 * @freeze, @freeze_late : called (1) before creating the
1662 * hibernation image [PMSG_FREEZE] and
1663 * (2) after rebooting, before restoring
1664 * the image [PMSG_QUIESCE]
1665 * @thaw, @thaw_early : called (1) after creating the hibernation
1666 * image, before writing it [PMSG_THAW]
1667 * and (2) after failing to create or
1668 * restore the image [PMSG_RECOVER]
1669 * @poweroff, @poweroff_late: called after writing the hibernation
1670 * image, before rebooting [PMSG_HIBERNATE]
1671 * @restore, @restore_early : called after rebooting and restoring the
1672 * hibernation image [PMSG_RESTORE]
1673 */
36d61e67
ID
1674 .freeze = i915_pm_suspend,
1675 .freeze_late = i915_pm_suspend_late,
1676 .thaw_early = i915_pm_resume_early,
1677 .thaw = i915_pm_resume,
1678 .poweroff = i915_pm_suspend,
ab3be73f 1679 .poweroff_late = i915_pm_poweroff_late,
76c4b250 1680 .restore_early = i915_pm_resume_early,
0206e353 1681 .restore = i915_pm_resume,
5545dbbf
ID
1682
1683 /* S0ix (via runtime suspend) event handlers */
97bea207
PZ
1684 .runtime_suspend = intel_runtime_suspend,
1685 .runtime_resume = intel_runtime_resume,
cbda12d7
ZW
1686};
1687
78b68556 1688static const struct vm_operations_struct i915_gem_vm_ops = {
de151cf6 1689 .fault = i915_gem_fault,
ab00b3e5
JB
1690 .open = drm_gem_vm_open,
1691 .close = drm_gem_vm_close,
de151cf6
JB
1692};
1693
e08e96de
AV
1694static const struct file_operations i915_driver_fops = {
1695 .owner = THIS_MODULE,
1696 .open = drm_open,
1697 .release = drm_release,
1698 .unlocked_ioctl = drm_ioctl,
1699 .mmap = drm_gem_mmap,
1700 .poll = drm_poll,
e08e96de
AV
1701 .read = drm_read,
1702#ifdef CONFIG_COMPAT
1703 .compat_ioctl = i915_compat_ioctl,
1704#endif
1705 .llseek = noop_llseek,
1706};
1707
1da177e4 1708static struct drm_driver driver = {
0c54781b
MW
1709 /* Don't use MTRRs here; the Xserver or userspace app should
1710 * deal with them for Intel hardware.
792d2b9a 1711 */
673a394b 1712 .driver_features =
10ba5012 1713 DRIVER_HAVE_IRQ | DRIVER_IRQ_SHARED | DRIVER_GEM | DRIVER_PRIME |
1751fcf9 1714 DRIVER_RENDER | DRIVER_MODESET,
22eae947 1715 .load = i915_driver_load,
ba8bbcf6 1716 .unload = i915_driver_unload,
673a394b 1717 .open = i915_driver_open,
22eae947
DA
1718 .lastclose = i915_driver_lastclose,
1719 .preclose = i915_driver_preclose,
673a394b 1720 .postclose = i915_driver_postclose,
915b4d11 1721 .set_busid = drm_pci_set_busid,
d8e29209 1722
955b12de 1723#if defined(CONFIG_DEBUG_FS)
27c202ad
BG
1724 .debugfs_init = i915_debugfs_init,
1725 .debugfs_cleanup = i915_debugfs_cleanup,
955b12de 1726#endif
673a394b 1727 .gem_free_object = i915_gem_free_object,
de151cf6 1728 .gem_vm_ops = &i915_gem_vm_ops,
1286ff73
DV
1729
1730 .prime_handle_to_fd = drm_gem_prime_handle_to_fd,
1731 .prime_fd_to_handle = drm_gem_prime_fd_to_handle,
1732 .gem_prime_export = i915_gem_prime_export,
1733 .gem_prime_import = i915_gem_prime_import,
1734
ff72145b 1735 .dumb_create = i915_gem_dumb_create,
da6b51d0 1736 .dumb_map_offset = i915_gem_mmap_gtt,
43387b37 1737 .dumb_destroy = drm_gem_dumb_destroy,
1da177e4 1738 .ioctls = i915_ioctls,
e08e96de 1739 .fops = &i915_driver_fops,
22eae947
DA
1740 .name = DRIVER_NAME,
1741 .desc = DRIVER_DESC,
1742 .date = DRIVER_DATE,
1743 .major = DRIVER_MAJOR,
1744 .minor = DRIVER_MINOR,
1745 .patchlevel = DRIVER_PATCHLEVEL,
1da177e4
LT
1746};
1747
8410ea3b
DA
1748static struct pci_driver i915_pci_driver = {
1749 .name = DRIVER_NAME,
1750 .id_table = pciidlist,
1751 .probe = i915_pci_probe,
1752 .remove = i915_pci_remove,
1753 .driver.pm = &i915_pm_ops,
1754};
1755
1da177e4
LT
1756static int __init i915_init(void)
1757{
1758 driver.num_ioctls = i915_max_ioctl;
79e53945
JB
1759
1760 /*
fd930478
CW
1761 * Enable KMS by default, unless explicitly overriden by
1762 * either the i915.modeset prarameter or by the
1763 * vga_text_mode_force boot option.
79e53945 1764 */
fd930478
CW
1765
1766 if (i915.modeset == 0)
1767 driver.driver_features &= ~DRIVER_MODESET;
79e53945
JB
1768
1769#ifdef CONFIG_VGA_CONSOLE
d330a953 1770 if (vgacon_text_force() && i915.modeset == -1)
79e53945
JB
1771 driver.driver_features &= ~DRIVER_MODESET;
1772#endif
1773
b30324ad 1774 if (!(driver.driver_features & DRIVER_MODESET)) {
b30324ad 1775 /* Silently fail loading to not upset userspace. */
c9cd7b65 1776 DRM_DEBUG_DRIVER("KMS and UMS disabled.\n");
b30324ad 1777 return 0;
b30324ad 1778 }
3885c6bb 1779
c5b852f3 1780 if (i915.nuclear_pageflip)
b2e7723b
MR
1781 driver.driver_features |= DRIVER_ATOMIC;
1782
8410ea3b 1783 return drm_pci_init(&driver, &i915_pci_driver);
1da177e4
LT
1784}
1785
1786static void __exit i915_exit(void)
1787{
b33ecdd1
DV
1788 if (!(driver.driver_features & DRIVER_MODESET))
1789 return; /* Never loaded a driver. */
b33ecdd1 1790
8410ea3b 1791 drm_pci_exit(&driver, &i915_pci_driver);
1da177e4
LT
1792}
1793
1794module_init(i915_init);
1795module_exit(i915_exit);
1796
0a6d1631 1797MODULE_AUTHOR("Tungsten Graphics, Inc.");
1eab9234 1798MODULE_AUTHOR("Intel Corporation");
0a6d1631 1799
b5e89ed5 1800MODULE_DESCRIPTION(DRIVER_DESC);
1da177e4 1801MODULE_LICENSE("GPL and additional rights");