]> git.proxmox.com Git - mirror_ubuntu-bionic-kernel.git/blame - drivers/gpu/drm/i915/i915_drv.c
drm/i915/uc: Move intel_uc_fw_fetch() to intel_uc.c
[mirror_ubuntu-bionic-kernel.git] / drivers / gpu / drm / i915 / i915_drv.c
CommitLineData
1da177e4
LT
1/* i915_drv.c -- i830,i845,i855,i865,i915 driver -*- linux-c -*-
2 */
0d6aa60b 3/*
bc54fd1a 4 *
1da177e4
LT
5 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
6 * All Rights Reserved.
bc54fd1a
DA
7 *
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the
10 * "Software"), to deal in the Software without restriction, including
11 * without limitation the rights to use, copy, modify, merge, publish,
12 * distribute, sub license, and/or sell copies of the Software, and to
13 * permit persons to whom the Software is furnished to do so, subject to
14 * the following conditions:
15 *
16 * The above copyright notice and this permission notice (including the
17 * next paragraph) shall be included in all copies or substantial portions
18 * of the Software.
19 *
20 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
21 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
22 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
23 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
24 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
25 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
26 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
27 *
0d6aa60b 28 */
1da177e4 29
e5747e3a 30#include <linux/acpi.h>
0673ad47
CW
31#include <linux/device.h>
32#include <linux/oom.h>
e0cd3608 33#include <linux/module.h>
0673ad47
CW
34#include <linux/pci.h>
35#include <linux/pm.h>
d6102977 36#include <linux/pm_runtime.h>
0673ad47
CW
37#include <linux/pnp.h>
38#include <linux/slab.h>
39#include <linux/vgaarb.h>
704ab614 40#include <linux/vga_switcheroo.h>
0673ad47
CW
41#include <linux/vt.h>
42#include <acpi/video.h>
43
44#include <drm/drmP.h>
760285e7 45#include <drm/drm_crtc_helper.h>
a667fb40 46#include <drm/drm_atomic_helper.h>
0673ad47
CW
47#include <drm/i915_drm.h>
48
49#include "i915_drv.h"
50#include "i915_trace.h"
51#include "i915_vgpu.h"
52#include "intel_drv.h"
5464cd65 53#include "intel_uc.h"
79e53945 54
112b715e
KH
55static struct drm_driver driver;
56
0673ad47
CW
57static unsigned int i915_load_fail_count;
58
59bool __i915_inject_load_failure(const char *func, int line)
60{
61 if (i915_load_fail_count >= i915.inject_load_failure)
62 return false;
63
64 if (++i915_load_fail_count == i915.inject_load_failure) {
65 DRM_INFO("Injecting failure at checkpoint %u [%s:%d]\n",
66 i915.inject_load_failure, func, line);
67 return true;
68 }
69
70 return false;
71}
72
73#define FDO_BUG_URL "https://bugs.freedesktop.org/enter_bug.cgi?product=DRI"
74#define FDO_BUG_MSG "Please file a bug at " FDO_BUG_URL " against DRM/Intel " \
75 "providing the dmesg log by booting with drm.debug=0xf"
76
77void
78__i915_printk(struct drm_i915_private *dev_priv, const char *level,
79 const char *fmt, ...)
80{
81 static bool shown_bug_once;
c49d13ee 82 struct device *kdev = dev_priv->drm.dev;
0673ad47
CW
83 bool is_error = level[1] <= KERN_ERR[1];
84 bool is_debug = level[1] == KERN_DEBUG[1];
85 struct va_format vaf;
86 va_list args;
87
88 if (is_debug && !(drm_debug & DRM_UT_DRIVER))
89 return;
90
91 va_start(args, fmt);
92
93 vaf.fmt = fmt;
94 vaf.va = &args;
95
c49d13ee 96 dev_printk(level, kdev, "[" DRM_NAME ":%ps] %pV",
0673ad47
CW
97 __builtin_return_address(0), &vaf);
98
99 if (is_error && !shown_bug_once) {
c49d13ee 100 dev_notice(kdev, "%s", FDO_BUG_MSG);
0673ad47
CW
101 shown_bug_once = true;
102 }
103
104 va_end(args);
105}
106
107static bool i915_error_injected(struct drm_i915_private *dev_priv)
108{
109 return i915.inject_load_failure &&
110 i915_load_fail_count == i915.inject_load_failure;
111}
112
113#define i915_load_error(dev_priv, fmt, ...) \
114 __i915_printk(dev_priv, \
115 i915_error_injected(dev_priv) ? KERN_DEBUG : KERN_ERR, \
116 fmt, ##__VA_ARGS__)
117
118
fd6b8f43 119static enum intel_pch intel_virt_detect_pch(struct drm_i915_private *dev_priv)
0673ad47
CW
120{
121 enum intel_pch ret = PCH_NOP;
122
123 /*
124 * In a virtualized passthrough environment we can be in a
125 * setup where the ISA bridge is not able to be passed through.
126 * In this case, a south bridge can be emulated and we have to
127 * make an educated guess as to which PCH is really there.
128 */
129
fd6b8f43 130 if (IS_GEN5(dev_priv)) {
0673ad47
CW
131 ret = PCH_IBX;
132 DRM_DEBUG_KMS("Assuming Ibex Peak PCH\n");
fd6b8f43 133 } else if (IS_GEN6(dev_priv) || IS_IVYBRIDGE(dev_priv)) {
0673ad47
CW
134 ret = PCH_CPT;
135 DRM_DEBUG_KMS("Assuming CouarPoint PCH\n");
fd6b8f43 136 } else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
0673ad47
CW
137 ret = PCH_LPT;
138 DRM_DEBUG_KMS("Assuming LynxPoint PCH\n");
fd6b8f43 139 } else if (IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv)) {
0673ad47
CW
140 ret = PCH_SPT;
141 DRM_DEBUG_KMS("Assuming SunrisePoint PCH\n");
142 }
143
144 return ret;
145}
146
da5f53bf 147static void intel_detect_pch(struct drm_i915_private *dev_priv)
0673ad47 148{
0673ad47
CW
149 struct pci_dev *pch = NULL;
150
151 /* In all current cases, num_pipes is equivalent to the PCH_NOP setting
152 * (which really amounts to a PCH but no South Display).
153 */
b7f05d4a 154 if (INTEL_INFO(dev_priv)->num_pipes == 0) {
0673ad47
CW
155 dev_priv->pch_type = PCH_NOP;
156 return;
157 }
158
159 /*
160 * The reason to probe ISA bridge instead of Dev31:Fun0 is to
161 * make graphics device passthrough work easy for VMM, that only
162 * need to expose ISA bridge to let driver know the real hardware
163 * underneath. This is a requirement from virtualization team.
164 *
165 * In some virtualized environments (e.g. XEN), there is irrelevant
166 * ISA bridge in the system. To work reliably, we should scan trhough
167 * all the ISA bridge devices and check for the first match, instead
168 * of only checking the first one.
169 */
170 while ((pch = pci_get_class(PCI_CLASS_BRIDGE_ISA << 8, pch))) {
171 if (pch->vendor == PCI_VENDOR_ID_INTEL) {
172 unsigned short id = pch->device & INTEL_PCH_DEVICE_ID_MASK;
173 dev_priv->pch_id = id;
174
175 if (id == INTEL_PCH_IBX_DEVICE_ID_TYPE) {
176 dev_priv->pch_type = PCH_IBX;
177 DRM_DEBUG_KMS("Found Ibex Peak PCH\n");
5db94019 178 WARN_ON(!IS_GEN5(dev_priv));
0673ad47
CW
179 } else if (id == INTEL_PCH_CPT_DEVICE_ID_TYPE) {
180 dev_priv->pch_type = PCH_CPT;
181 DRM_DEBUG_KMS("Found CougarPoint PCH\n");
fd6b8f43
TU
182 WARN_ON(!(IS_GEN6(dev_priv) ||
183 IS_IVYBRIDGE(dev_priv)));
0673ad47
CW
184 } else if (id == INTEL_PCH_PPT_DEVICE_ID_TYPE) {
185 /* PantherPoint is CPT compatible */
186 dev_priv->pch_type = PCH_CPT;
187 DRM_DEBUG_KMS("Found PantherPoint PCH\n");
fd6b8f43
TU
188 WARN_ON(!(IS_GEN6(dev_priv) ||
189 IS_IVYBRIDGE(dev_priv)));
0673ad47
CW
190 } else if (id == INTEL_PCH_LPT_DEVICE_ID_TYPE) {
191 dev_priv->pch_type = PCH_LPT;
192 DRM_DEBUG_KMS("Found LynxPoint PCH\n");
8652744b
TU
193 WARN_ON(!IS_HASWELL(dev_priv) &&
194 !IS_BROADWELL(dev_priv));
50a0bc90
TU
195 WARN_ON(IS_HSW_ULT(dev_priv) ||
196 IS_BDW_ULT(dev_priv));
0673ad47
CW
197 } else if (id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) {
198 dev_priv->pch_type = PCH_LPT;
199 DRM_DEBUG_KMS("Found LynxPoint LP PCH\n");
8652744b
TU
200 WARN_ON(!IS_HASWELL(dev_priv) &&
201 !IS_BROADWELL(dev_priv));
50a0bc90
TU
202 WARN_ON(!IS_HSW_ULT(dev_priv) &&
203 !IS_BDW_ULT(dev_priv));
0673ad47
CW
204 } else if (id == INTEL_PCH_SPT_DEVICE_ID_TYPE) {
205 dev_priv->pch_type = PCH_SPT;
206 DRM_DEBUG_KMS("Found SunrisePoint PCH\n");
0853723b
TU
207 WARN_ON(!IS_SKYLAKE(dev_priv) &&
208 !IS_KABYLAKE(dev_priv));
0673ad47
CW
209 } else if (id == INTEL_PCH_SPT_LP_DEVICE_ID_TYPE) {
210 dev_priv->pch_type = PCH_SPT;
211 DRM_DEBUG_KMS("Found SunrisePoint LP PCH\n");
0853723b
TU
212 WARN_ON(!IS_SKYLAKE(dev_priv) &&
213 !IS_KABYLAKE(dev_priv));
22dea0be
RV
214 } else if (id == INTEL_PCH_KBP_DEVICE_ID_TYPE) {
215 dev_priv->pch_type = PCH_KBP;
216 DRM_DEBUG_KMS("Found KabyPoint PCH\n");
85327748
JN
217 WARN_ON(!IS_SKYLAKE(dev_priv) &&
218 !IS_KABYLAKE(dev_priv));
0673ad47
CW
219 } else if ((id == INTEL_PCH_P2X_DEVICE_ID_TYPE) ||
220 (id == INTEL_PCH_P3X_DEVICE_ID_TYPE) ||
221 ((id == INTEL_PCH_QEMU_DEVICE_ID_TYPE) &&
222 pch->subsystem_vendor ==
223 PCI_SUBVENDOR_ID_REDHAT_QUMRANET &&
224 pch->subsystem_device ==
225 PCI_SUBDEVICE_ID_QEMU)) {
fd6b8f43
TU
226 dev_priv->pch_type =
227 intel_virt_detect_pch(dev_priv);
0673ad47
CW
228 } else
229 continue;
230
231 break;
232 }
233 }
234 if (!pch)
235 DRM_DEBUG_KMS("No PCH found.\n");
236
237 pci_dev_put(pch);
238}
239
0673ad47
CW
240static int i915_getparam(struct drm_device *dev, void *data,
241 struct drm_file *file_priv)
242{
fac5e23e 243 struct drm_i915_private *dev_priv = to_i915(dev);
52a05c30 244 struct pci_dev *pdev = dev_priv->drm.pdev;
0673ad47
CW
245 drm_i915_getparam_t *param = data;
246 int value;
247
248 switch (param->param) {
249 case I915_PARAM_IRQ_ACTIVE:
250 case I915_PARAM_ALLOW_BATCHBUFFER:
251 case I915_PARAM_LAST_DISPATCH:
ef0f411f 252 case I915_PARAM_HAS_EXEC_CONSTANTS:
0673ad47
CW
253 /* Reject all old ums/dri params. */
254 return -ENODEV;
255 case I915_PARAM_CHIPSET_ID:
52a05c30 256 value = pdev->device;
0673ad47
CW
257 break;
258 case I915_PARAM_REVISION:
52a05c30 259 value = pdev->revision;
0673ad47 260 break;
0673ad47
CW
261 case I915_PARAM_NUM_FENCES_AVAIL:
262 value = dev_priv->num_fence_regs;
263 break;
264 case I915_PARAM_HAS_OVERLAY:
265 value = dev_priv->overlay ? 1 : 0;
266 break;
0673ad47 267 case I915_PARAM_HAS_BSD:
3b3f1650 268 value = !!dev_priv->engine[VCS];
0673ad47
CW
269 break;
270 case I915_PARAM_HAS_BLT:
3b3f1650 271 value = !!dev_priv->engine[BCS];
0673ad47
CW
272 break;
273 case I915_PARAM_HAS_VEBOX:
3b3f1650 274 value = !!dev_priv->engine[VECS];
0673ad47
CW
275 break;
276 case I915_PARAM_HAS_BSD2:
3b3f1650 277 value = !!dev_priv->engine[VCS2];
0673ad47 278 break;
0673ad47 279 case I915_PARAM_HAS_LLC:
16162470 280 value = HAS_LLC(dev_priv);
0673ad47
CW
281 break;
282 case I915_PARAM_HAS_WT:
16162470 283 value = HAS_WT(dev_priv);
0673ad47
CW
284 break;
285 case I915_PARAM_HAS_ALIASING_PPGTT:
16162470 286 value = USES_PPGTT(dev_priv);
0673ad47
CW
287 break;
288 case I915_PARAM_HAS_SEMAPHORES:
39df9190 289 value = i915.semaphores;
0673ad47 290 break;
0673ad47
CW
291 case I915_PARAM_HAS_SECURE_BATCHES:
292 value = capable(CAP_SYS_ADMIN);
293 break;
0673ad47
CW
294 case I915_PARAM_CMD_PARSER_VERSION:
295 value = i915_cmd_parser_get_version(dev_priv);
296 break;
0673ad47 297 case I915_PARAM_SUBSLICE_TOTAL:
57ec171e 298 value = sseu_subslice_total(&INTEL_INFO(dev_priv)->sseu);
0673ad47
CW
299 if (!value)
300 return -ENODEV;
301 break;
302 case I915_PARAM_EU_TOTAL:
43b67998 303 value = INTEL_INFO(dev_priv)->sseu.eu_total;
0673ad47
CW
304 if (!value)
305 return -ENODEV;
306 break;
307 case I915_PARAM_HAS_GPU_RESET:
308 value = i915.enable_hangcheck && intel_has_gpu_reset(dev_priv);
309 break;
310 case I915_PARAM_HAS_RESOURCE_STREAMER:
16162470 311 value = HAS_RESOURCE_STREAMER(dev_priv);
0673ad47 312 break;
37f501af 313 case I915_PARAM_HAS_POOLED_EU:
16162470 314 value = HAS_POOLED_EU(dev_priv);
37f501af 315 break;
316 case I915_PARAM_MIN_EU_IN_POOL:
43b67998 317 value = INTEL_INFO(dev_priv)->sseu.min_eu_in_pool;
37f501af 318 break;
5464cd65 319 case I915_PARAM_HUC_STATUS:
3582ad13 320 intel_runtime_pm_get(dev_priv);
5464cd65 321 value = I915_READ(HUC_STATUS2) & HUC_FW_VERIFIED;
3582ad13 322 intel_runtime_pm_put(dev_priv);
5464cd65 323 break;
4cc69075
CW
324 case I915_PARAM_MMAP_GTT_VERSION:
325 /* Though we've started our numbering from 1, and so class all
326 * earlier versions as 0, in effect their value is undefined as
327 * the ioctl will report EINVAL for the unknown param!
328 */
329 value = i915_gem_mmap_gtt_version();
330 break;
0de9136d
CW
331 case I915_PARAM_HAS_SCHEDULER:
332 value = dev_priv->engine[RCS] &&
333 dev_priv->engine[RCS]->schedule;
334 break;
16162470
DW
335 case I915_PARAM_MMAP_VERSION:
336 /* Remember to bump this if the version changes! */
337 case I915_PARAM_HAS_GEM:
338 case I915_PARAM_HAS_PAGEFLIPPING:
339 case I915_PARAM_HAS_EXECBUF2: /* depends on GEM */
340 case I915_PARAM_HAS_RELAXED_FENCING:
341 case I915_PARAM_HAS_COHERENT_RINGS:
342 case I915_PARAM_HAS_RELAXED_DELTA:
343 case I915_PARAM_HAS_GEN7_SOL_RESET:
344 case I915_PARAM_HAS_WAIT_TIMEOUT:
345 case I915_PARAM_HAS_PRIME_VMAP_FLUSH:
346 case I915_PARAM_HAS_PINNED_BATCHES:
347 case I915_PARAM_HAS_EXEC_NO_RELOC:
348 case I915_PARAM_HAS_EXEC_HANDLE_LUT:
349 case I915_PARAM_HAS_COHERENT_PHYS_GTT:
350 case I915_PARAM_HAS_EXEC_SOFTPIN:
77ae9957 351 case I915_PARAM_HAS_EXEC_ASYNC:
fec0445c 352 case I915_PARAM_HAS_EXEC_FENCE:
16162470
DW
353 /* For the time being all of these are always true;
354 * if some supported hardware does not have one of these
355 * features this value needs to be provided from
356 * INTEL_INFO(), a feature macro, or similar.
357 */
358 value = 1;
359 break;
0673ad47
CW
360 default:
361 DRM_DEBUG("Unknown parameter %d\n", param->param);
362 return -EINVAL;
363 }
364
dda33009 365 if (put_user(value, param->value))
0673ad47 366 return -EFAULT;
0673ad47
CW
367
368 return 0;
369}
370
da5f53bf 371static int i915_get_bridge_dev(struct drm_i915_private *dev_priv)
0673ad47 372{
0673ad47
CW
373 dev_priv->bridge_dev = pci_get_bus_and_slot(0, PCI_DEVFN(0, 0));
374 if (!dev_priv->bridge_dev) {
375 DRM_ERROR("bridge device not found\n");
376 return -1;
377 }
378 return 0;
379}
380
381/* Allocate space for the MCH regs if needed, return nonzero on error */
382static int
da5f53bf 383intel_alloc_mchbar_resource(struct drm_i915_private *dev_priv)
0673ad47 384{
514e1d64 385 int reg = INTEL_GEN(dev_priv) >= 4 ? MCHBAR_I965 : MCHBAR_I915;
0673ad47
CW
386 u32 temp_lo, temp_hi = 0;
387 u64 mchbar_addr;
388 int ret;
389
514e1d64 390 if (INTEL_GEN(dev_priv) >= 4)
0673ad47
CW
391 pci_read_config_dword(dev_priv->bridge_dev, reg + 4, &temp_hi);
392 pci_read_config_dword(dev_priv->bridge_dev, reg, &temp_lo);
393 mchbar_addr = ((u64)temp_hi << 32) | temp_lo;
394
395 /* If ACPI doesn't have it, assume we need to allocate it ourselves */
396#ifdef CONFIG_PNP
397 if (mchbar_addr &&
398 pnp_range_reserved(mchbar_addr, mchbar_addr + MCHBAR_SIZE))
399 return 0;
400#endif
401
402 /* Get some space for it */
403 dev_priv->mch_res.name = "i915 MCHBAR";
404 dev_priv->mch_res.flags = IORESOURCE_MEM;
405 ret = pci_bus_alloc_resource(dev_priv->bridge_dev->bus,
406 &dev_priv->mch_res,
407 MCHBAR_SIZE, MCHBAR_SIZE,
408 PCIBIOS_MIN_MEM,
409 0, pcibios_align_resource,
410 dev_priv->bridge_dev);
411 if (ret) {
412 DRM_DEBUG_DRIVER("failed bus alloc: %d\n", ret);
413 dev_priv->mch_res.start = 0;
414 return ret;
415 }
416
514e1d64 417 if (INTEL_GEN(dev_priv) >= 4)
0673ad47
CW
418 pci_write_config_dword(dev_priv->bridge_dev, reg + 4,
419 upper_32_bits(dev_priv->mch_res.start));
420
421 pci_write_config_dword(dev_priv->bridge_dev, reg,
422 lower_32_bits(dev_priv->mch_res.start));
423 return 0;
424}
425
426/* Setup MCHBAR if possible, return true if we should disable it again */
427static void
da5f53bf 428intel_setup_mchbar(struct drm_i915_private *dev_priv)
0673ad47 429{
514e1d64 430 int mchbar_reg = INTEL_GEN(dev_priv) >= 4 ? MCHBAR_I965 : MCHBAR_I915;
0673ad47
CW
431 u32 temp;
432 bool enabled;
433
920a14b2 434 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
0673ad47
CW
435 return;
436
437 dev_priv->mchbar_need_disable = false;
438
50a0bc90 439 if (IS_I915G(dev_priv) || IS_I915GM(dev_priv)) {
0673ad47
CW
440 pci_read_config_dword(dev_priv->bridge_dev, DEVEN, &temp);
441 enabled = !!(temp & DEVEN_MCHBAR_EN);
442 } else {
443 pci_read_config_dword(dev_priv->bridge_dev, mchbar_reg, &temp);
444 enabled = temp & 1;
445 }
446
447 /* If it's already enabled, don't have to do anything */
448 if (enabled)
449 return;
450
da5f53bf 451 if (intel_alloc_mchbar_resource(dev_priv))
0673ad47
CW
452 return;
453
454 dev_priv->mchbar_need_disable = true;
455
456 /* Space is allocated or reserved, so enable it. */
50a0bc90 457 if (IS_I915G(dev_priv) || IS_I915GM(dev_priv)) {
0673ad47
CW
458 pci_write_config_dword(dev_priv->bridge_dev, DEVEN,
459 temp | DEVEN_MCHBAR_EN);
460 } else {
461 pci_read_config_dword(dev_priv->bridge_dev, mchbar_reg, &temp);
462 pci_write_config_dword(dev_priv->bridge_dev, mchbar_reg, temp | 1);
463 }
464}
465
466static void
da5f53bf 467intel_teardown_mchbar(struct drm_i915_private *dev_priv)
0673ad47 468{
514e1d64 469 int mchbar_reg = INTEL_GEN(dev_priv) >= 4 ? MCHBAR_I965 : MCHBAR_I915;
0673ad47
CW
470
471 if (dev_priv->mchbar_need_disable) {
50a0bc90 472 if (IS_I915G(dev_priv) || IS_I915GM(dev_priv)) {
0673ad47
CW
473 u32 deven_val;
474
475 pci_read_config_dword(dev_priv->bridge_dev, DEVEN,
476 &deven_val);
477 deven_val &= ~DEVEN_MCHBAR_EN;
478 pci_write_config_dword(dev_priv->bridge_dev, DEVEN,
479 deven_val);
480 } else {
481 u32 mchbar_val;
482
483 pci_read_config_dword(dev_priv->bridge_dev, mchbar_reg,
484 &mchbar_val);
485 mchbar_val &= ~1;
486 pci_write_config_dword(dev_priv->bridge_dev, mchbar_reg,
487 mchbar_val);
488 }
489 }
490
491 if (dev_priv->mch_res.start)
492 release_resource(&dev_priv->mch_res);
493}
494
495/* true = enable decode, false = disable decoder */
496static unsigned int i915_vga_set_decode(void *cookie, bool state)
497{
da5f53bf 498 struct drm_i915_private *dev_priv = cookie;
0673ad47 499
da5f53bf 500 intel_modeset_vga_set_state(dev_priv, state);
0673ad47
CW
501 if (state)
502 return VGA_RSRC_LEGACY_IO | VGA_RSRC_LEGACY_MEM |
503 VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
504 else
505 return VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
506}
507
7f26cb88
TU
508static int i915_resume_switcheroo(struct drm_device *dev);
509static int i915_suspend_switcheroo(struct drm_device *dev, pm_message_t state);
510
0673ad47
CW
511static void i915_switcheroo_set_state(struct pci_dev *pdev, enum vga_switcheroo_state state)
512{
513 struct drm_device *dev = pci_get_drvdata(pdev);
514 pm_message_t pmm = { .event = PM_EVENT_SUSPEND };
515
516 if (state == VGA_SWITCHEROO_ON) {
517 pr_info("switched on\n");
518 dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
519 /* i915 resume handler doesn't set to D0 */
52a05c30 520 pci_set_power_state(pdev, PCI_D0);
0673ad47
CW
521 i915_resume_switcheroo(dev);
522 dev->switch_power_state = DRM_SWITCH_POWER_ON;
523 } else {
524 pr_info("switched off\n");
525 dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
526 i915_suspend_switcheroo(dev, pmm);
527 dev->switch_power_state = DRM_SWITCH_POWER_OFF;
528 }
529}
530
531static bool i915_switcheroo_can_switch(struct pci_dev *pdev)
532{
533 struct drm_device *dev = pci_get_drvdata(pdev);
534
535 /*
536 * FIXME: open_count is protected by drm_global_mutex but that would lead to
537 * locking inversion with the driver load path. And the access here is
538 * completely racy anyway. So don't bother with locking for now.
539 */
540 return dev->open_count == 0;
541}
542
543static const struct vga_switcheroo_client_ops i915_switcheroo_ops = {
544 .set_gpu_state = i915_switcheroo_set_state,
545 .reprobe = NULL,
546 .can_switch = i915_switcheroo_can_switch,
547};
548
fbbd37b3 549static void i915_gem_fini(struct drm_i915_private *dev_priv)
0673ad47 550{
fbbd37b3 551 mutex_lock(&dev_priv->drm.struct_mutex);
cb15d9f8
TU
552 i915_gem_cleanup_engines(dev_priv);
553 i915_gem_context_fini(dev_priv);
fbbd37b3 554 mutex_unlock(&dev_priv->drm.struct_mutex);
0673ad47 555
bdeb9785 556 i915_gem_drain_freed_objects(dev_priv);
fbbd37b3
CW
557
558 WARN_ON(!list_empty(&dev_priv->context_list));
0673ad47
CW
559}
560
561static int i915_load_modeset_init(struct drm_device *dev)
562{
fac5e23e 563 struct drm_i915_private *dev_priv = to_i915(dev);
52a05c30 564 struct pci_dev *pdev = dev_priv->drm.pdev;
0673ad47
CW
565 int ret;
566
567 if (i915_inject_load_failure())
568 return -ENODEV;
569
66578857 570 intel_bios_init(dev_priv);
0673ad47
CW
571
572 /* If we have > 1 VGA cards, then we need to arbitrate access
573 * to the common VGA resources.
574 *
575 * If we are a secondary display controller (!PCI_DISPLAY_CLASS_VGA),
576 * then we do not take part in VGA arbitration and the
577 * vga_client_register() fails with -ENODEV.
578 */
da5f53bf 579 ret = vga_client_register(pdev, dev_priv, NULL, i915_vga_set_decode);
0673ad47
CW
580 if (ret && ret != -ENODEV)
581 goto out;
582
583 intel_register_dsm_handler();
584
52a05c30 585 ret = vga_switcheroo_register_client(pdev, &i915_switcheroo_ops, false);
0673ad47
CW
586 if (ret)
587 goto cleanup_vga_client;
588
589 /* must happen before intel_power_domains_init_hw() on VLV/CHV */
590 intel_update_rawclk(dev_priv);
591
592 intel_power_domains_init_hw(dev_priv, false);
593
594 intel_csr_ucode_init(dev_priv);
595
596 ret = intel_irq_install(dev_priv);
597 if (ret)
598 goto cleanup_csr;
599
40196446 600 intel_setup_gmbus(dev_priv);
0673ad47
CW
601
602 /* Important: The output setup functions called by modeset_init need
603 * working irqs for e.g. gmbus and dp aux transfers. */
b079bd17
VS
604 ret = intel_modeset_init(dev);
605 if (ret)
606 goto cleanup_irq;
0673ad47 607
bd132858 608 intel_huc_init(dev_priv);
bf9e8429 609 intel_guc_init(dev_priv);
0673ad47 610
bf9e8429 611 ret = i915_gem_init(dev_priv);
0673ad47
CW
612 if (ret)
613 goto cleanup_irq;
614
615 intel_modeset_gem_init(dev);
616
b7f05d4a 617 if (INTEL_INFO(dev_priv)->num_pipes == 0)
0673ad47
CW
618 return 0;
619
620 ret = intel_fbdev_init(dev);
621 if (ret)
622 goto cleanup_gem;
623
624 /* Only enable hotplug handling once the fbdev is fully set up. */
625 intel_hpd_init(dev_priv);
626
627 drm_kms_helper_poll_init(dev);
628
629 return 0;
630
631cleanup_gem:
bf9e8429 632 if (i915_gem_suspend(dev_priv))
1c777c5d 633 DRM_ERROR("failed to idle hardware; continuing to unload!\n");
fbbd37b3 634 i915_gem_fini(dev_priv);
0673ad47 635cleanup_irq:
bf9e8429 636 intel_guc_fini(dev_priv);
bd132858 637 intel_huc_fini(dev_priv);
0673ad47 638 drm_irq_uninstall(dev);
40196446 639 intel_teardown_gmbus(dev_priv);
0673ad47
CW
640cleanup_csr:
641 intel_csr_ucode_fini(dev_priv);
642 intel_power_domains_fini(dev_priv);
52a05c30 643 vga_switcheroo_unregister_client(pdev);
0673ad47 644cleanup_vga_client:
52a05c30 645 vga_client_register(pdev, NULL, NULL, NULL);
0673ad47
CW
646out:
647 return ret;
648}
649
0673ad47
CW
650static int i915_kick_out_firmware_fb(struct drm_i915_private *dev_priv)
651{
652 struct apertures_struct *ap;
91c8a326 653 struct pci_dev *pdev = dev_priv->drm.pdev;
0673ad47
CW
654 struct i915_ggtt *ggtt = &dev_priv->ggtt;
655 bool primary;
656 int ret;
657
658 ap = alloc_apertures(1);
659 if (!ap)
660 return -ENOMEM;
661
662 ap->ranges[0].base = ggtt->mappable_base;
663 ap->ranges[0].size = ggtt->mappable_end;
664
665 primary =
666 pdev->resource[PCI_ROM_RESOURCE].flags & IORESOURCE_ROM_SHADOW;
667
44adece5 668 ret = drm_fb_helper_remove_conflicting_framebuffers(ap, "inteldrmfb", primary);
0673ad47
CW
669
670 kfree(ap);
671
672 return ret;
673}
0673ad47
CW
674
675#if !defined(CONFIG_VGA_CONSOLE)
676static int i915_kick_out_vgacon(struct drm_i915_private *dev_priv)
677{
678 return 0;
679}
680#elif !defined(CONFIG_DUMMY_CONSOLE)
681static int i915_kick_out_vgacon(struct drm_i915_private *dev_priv)
682{
683 return -ENODEV;
684}
685#else
686static int i915_kick_out_vgacon(struct drm_i915_private *dev_priv)
687{
688 int ret = 0;
689
690 DRM_INFO("Replacing VGA console driver\n");
691
692 console_lock();
693 if (con_is_bound(&vga_con))
694 ret = do_take_over_console(&dummy_con, 0, MAX_NR_CONSOLES - 1, 1);
695 if (ret == 0) {
696 ret = do_unregister_con_driver(&vga_con);
697
698 /* Ignore "already unregistered". */
699 if (ret == -ENODEV)
700 ret = 0;
701 }
702 console_unlock();
703
704 return ret;
705}
706#endif
707
0673ad47
CW
708static void intel_init_dpio(struct drm_i915_private *dev_priv)
709{
710 /*
711 * IOSF_PORT_DPIO is used for VLV x2 PHY (DP/HDMI B and C),
712 * CHV x1 PHY (DP/HDMI D)
713 * IOSF_PORT_DPIO_2 is used for CHV x2 PHY (DP/HDMI B and C)
714 */
715 if (IS_CHERRYVIEW(dev_priv)) {
716 DPIO_PHY_IOSF_PORT(DPIO_PHY0) = IOSF_PORT_DPIO_2;
717 DPIO_PHY_IOSF_PORT(DPIO_PHY1) = IOSF_PORT_DPIO;
718 } else if (IS_VALLEYVIEW(dev_priv)) {
719 DPIO_PHY_IOSF_PORT(DPIO_PHY0) = IOSF_PORT_DPIO;
720 }
721}
722
723static int i915_workqueues_init(struct drm_i915_private *dev_priv)
724{
725 /*
726 * The i915 workqueue is primarily used for batched retirement of
727 * requests (and thus managing bo) once the task has been completed
728 * by the GPU. i915_gem_retire_requests() is called directly when we
729 * need high-priority retirement, such as waiting for an explicit
730 * bo.
731 *
732 * It is also used for periodic low-priority events, such as
733 * idle-timers and recording error state.
734 *
735 * All tasks on the workqueue are expected to acquire the dev mutex
736 * so there is no point in running more than one instance of the
737 * workqueue at any time. Use an ordered one.
738 */
739 dev_priv->wq = alloc_ordered_workqueue("i915", 0);
740 if (dev_priv->wq == NULL)
741 goto out_err;
742
743 dev_priv->hotplug.dp_wq = alloc_ordered_workqueue("i915-dp", 0);
744 if (dev_priv->hotplug.dp_wq == NULL)
745 goto out_free_wq;
746
0673ad47
CW
747 return 0;
748
0673ad47
CW
749out_free_wq:
750 destroy_workqueue(dev_priv->wq);
751out_err:
752 DRM_ERROR("Failed to allocate workqueues.\n");
753
754 return -ENOMEM;
755}
756
bb8f0f5a
CW
757static void i915_engines_cleanup(struct drm_i915_private *i915)
758{
759 struct intel_engine_cs *engine;
760 enum intel_engine_id id;
761
762 for_each_engine(engine, i915, id)
763 kfree(engine);
764}
765
0673ad47
CW
766static void i915_workqueues_cleanup(struct drm_i915_private *dev_priv)
767{
0673ad47
CW
768 destroy_workqueue(dev_priv->hotplug.dp_wq);
769 destroy_workqueue(dev_priv->wq);
770}
771
4fc7e845
PZ
772/*
773 * We don't keep the workarounds for pre-production hardware, so we expect our
774 * driver to fail on these machines in one way or another. A little warning on
775 * dmesg may help both the user and the bug triagers.
776 */
777static void intel_detect_preproduction_hw(struct drm_i915_private *dev_priv)
778{
248a124d
CW
779 bool pre = false;
780
781 pre |= IS_HSW_EARLY_SDV(dev_priv);
782 pre |= IS_SKL_REVID(dev_priv, 0, SKL_REVID_F0);
0102ba1f 783 pre |= IS_BXT_REVID(dev_priv, 0, BXT_REVID_B_LAST);
248a124d 784
7c5ff4a2 785 if (pre) {
4fc7e845
PZ
786 DRM_ERROR("This is a pre-production stepping. "
787 "It may not be fully functional.\n");
7c5ff4a2
CW
788 add_taint(TAINT_MACHINE_CHECK, LOCKDEP_STILL_OK);
789 }
4fc7e845
PZ
790}
791
0673ad47
CW
792/**
793 * i915_driver_init_early - setup state not requiring device access
794 * @dev_priv: device private
795 *
796 * Initialize everything that is a "SW-only" state, that is state not
797 * requiring accessing the device or exposing the driver via kernel internal
798 * or userspace interfaces. Example steps belonging here: lock initialization,
799 * system memory allocation, setting up device specific attributes and
800 * function hooks not requiring accessing the device.
801 */
802static int i915_driver_init_early(struct drm_i915_private *dev_priv,
803 const struct pci_device_id *ent)
804{
805 const struct intel_device_info *match_info =
806 (struct intel_device_info *)ent->driver_data;
807 struct intel_device_info *device_info;
808 int ret = 0;
809
810 if (i915_inject_load_failure())
811 return -ENODEV;
812
813 /* Setup the write-once "constant" device info */
94b4f3ba 814 device_info = mkwrite_device_info(dev_priv);
0673ad47
CW
815 memcpy(device_info, match_info, sizeof(*device_info));
816 device_info->device_id = dev_priv->drm.pdev->device;
817
818 BUG_ON(device_info->gen > sizeof(device_info->gen_mask) * BITS_PER_BYTE);
819 device_info->gen_mask = BIT(device_info->gen - 1);
820
821 spin_lock_init(&dev_priv->irq_lock);
822 spin_lock_init(&dev_priv->gpu_error.lock);
823 mutex_init(&dev_priv->backlight_lock);
824 spin_lock_init(&dev_priv->uncore.lock);
317eaa95 825
0673ad47
CW
826 spin_lock_init(&dev_priv->mm.object_stat_lock);
827 spin_lock_init(&dev_priv->mmio_flip_lock);
828 mutex_init(&dev_priv->sb_lock);
829 mutex_init(&dev_priv->modeset_restore_lock);
830 mutex_init(&dev_priv->av_mutex);
831 mutex_init(&dev_priv->wm.wm_mutex);
832 mutex_init(&dev_priv->pps_mutex);
833
413e8fdb 834 intel_uc_init_early(dev_priv);
0b1de5d5
CW
835 i915_memcpy_init_early(dev_priv);
836
bb8f0f5a
CW
837 ret = intel_engines_init_early(dev_priv);
838 if (ret)
839 return ret;
840
0673ad47
CW
841 ret = i915_workqueues_init(dev_priv);
842 if (ret < 0)
bb8f0f5a 843 goto err_engines;
0673ad47 844
0673ad47 845 /* This must be called before any calls to HAS_PCH_* */
da5f53bf 846 intel_detect_pch(dev_priv);
0673ad47 847
192aa181 848 intel_pm_setup(dev_priv);
0673ad47
CW
849 intel_init_dpio(dev_priv);
850 intel_power_domains_init(dev_priv);
851 intel_irq_init(dev_priv);
3ac168a7 852 intel_hangcheck_init(dev_priv);
0673ad47
CW
853 intel_init_display_hooks(dev_priv);
854 intel_init_clock_gating_hooks(dev_priv);
855 intel_init_audio_hooks(dev_priv);
cb15d9f8 856 ret = i915_gem_load_init(dev_priv);
73cb9701 857 if (ret < 0)
26f837e8 858 goto err_workqueues;
0673ad47 859
36cdd013 860 intel_display_crc_init(dev_priv);
0673ad47 861
94b4f3ba 862 intel_device_info_dump(dev_priv);
0673ad47 863
4fc7e845 864 intel_detect_preproduction_hw(dev_priv);
0673ad47 865
eec688e1
RB
866 i915_perf_init(dev_priv);
867
0673ad47
CW
868 return 0;
869
870err_workqueues:
871 i915_workqueues_cleanup(dev_priv);
bb8f0f5a
CW
872err_engines:
873 i915_engines_cleanup(dev_priv);
0673ad47
CW
874 return ret;
875}
876
877/**
878 * i915_driver_cleanup_early - cleanup the setup done in i915_driver_init_early()
879 * @dev_priv: device private
880 */
881static void i915_driver_cleanup_early(struct drm_i915_private *dev_priv)
882{
eec688e1 883 i915_perf_fini(dev_priv);
cb15d9f8 884 i915_gem_load_cleanup(dev_priv);
0673ad47 885 i915_workqueues_cleanup(dev_priv);
bb8f0f5a 886 i915_engines_cleanup(dev_priv);
0673ad47
CW
887}
888
da5f53bf 889static int i915_mmio_setup(struct drm_i915_private *dev_priv)
0673ad47 890{
52a05c30 891 struct pci_dev *pdev = dev_priv->drm.pdev;
0673ad47
CW
892 int mmio_bar;
893 int mmio_size;
894
5db94019 895 mmio_bar = IS_GEN2(dev_priv) ? 1 : 0;
0673ad47
CW
896 /*
897 * Before gen4, the registers and the GTT are behind different BARs.
898 * However, from gen4 onwards, the registers and the GTT are shared
899 * in the same BAR, so we want to restrict this ioremap from
900 * clobbering the GTT which we want ioremap_wc instead. Fortunately,
901 * the register BAR remains the same size for all the earlier
902 * generations up to Ironlake.
903 */
514e1d64 904 if (INTEL_GEN(dev_priv) < 5)
0673ad47
CW
905 mmio_size = 512 * 1024;
906 else
907 mmio_size = 2 * 1024 * 1024;
52a05c30 908 dev_priv->regs = pci_iomap(pdev, mmio_bar, mmio_size);
0673ad47
CW
909 if (dev_priv->regs == NULL) {
910 DRM_ERROR("failed to map registers\n");
911
912 return -EIO;
913 }
914
915 /* Try to make sure MCHBAR is enabled before poking at it */
da5f53bf 916 intel_setup_mchbar(dev_priv);
0673ad47
CW
917
918 return 0;
919}
920
da5f53bf 921static void i915_mmio_cleanup(struct drm_i915_private *dev_priv)
0673ad47 922{
52a05c30 923 struct pci_dev *pdev = dev_priv->drm.pdev;
0673ad47 924
da5f53bf 925 intel_teardown_mchbar(dev_priv);
52a05c30 926 pci_iounmap(pdev, dev_priv->regs);
0673ad47
CW
927}
928
929/**
930 * i915_driver_init_mmio - setup device MMIO
931 * @dev_priv: device private
932 *
933 * Setup minimal device state necessary for MMIO accesses later in the
934 * initialization sequence. The setup here should avoid any other device-wide
935 * side effects or exposing the driver via kernel internal or user space
936 * interfaces.
937 */
938static int i915_driver_init_mmio(struct drm_i915_private *dev_priv)
939{
0673ad47
CW
940 int ret;
941
942 if (i915_inject_load_failure())
943 return -ENODEV;
944
da5f53bf 945 if (i915_get_bridge_dev(dev_priv))
0673ad47
CW
946 return -EIO;
947
da5f53bf 948 ret = i915_mmio_setup(dev_priv);
0673ad47
CW
949 if (ret < 0)
950 goto put_bridge;
951
952 intel_uncore_init(dev_priv);
24145517 953 i915_gem_init_mmio(dev_priv);
0673ad47
CW
954
955 return 0;
956
957put_bridge:
958 pci_dev_put(dev_priv->bridge_dev);
959
960 return ret;
961}
962
963/**
964 * i915_driver_cleanup_mmio - cleanup the setup done in i915_driver_init_mmio()
965 * @dev_priv: device private
966 */
967static void i915_driver_cleanup_mmio(struct drm_i915_private *dev_priv)
968{
0673ad47 969 intel_uncore_fini(dev_priv);
da5f53bf 970 i915_mmio_cleanup(dev_priv);
0673ad47
CW
971 pci_dev_put(dev_priv->bridge_dev);
972}
973
94b4f3ba
CW
974static void intel_sanitize_options(struct drm_i915_private *dev_priv)
975{
976 i915.enable_execlists =
977 intel_sanitize_enable_execlists(dev_priv,
978 i915.enable_execlists);
979
980 /*
981 * i915.enable_ppgtt is read-only, so do an early pass to validate the
982 * user's requested state against the hardware/driver capabilities. We
983 * do this now so that we can print out any log messages once rather
984 * than every time we check intel_enable_ppgtt().
985 */
986 i915.enable_ppgtt =
987 intel_sanitize_enable_ppgtt(dev_priv, i915.enable_ppgtt);
988 DRM_DEBUG_DRIVER("ppgtt mode: %i\n", i915.enable_ppgtt);
39df9190
CW
989
990 i915.semaphores = intel_sanitize_semaphores(dev_priv, i915.semaphores);
784f2f1a 991 DRM_DEBUG_DRIVER("use GPU semaphores? %s\n", yesno(i915.semaphores));
94b4f3ba
CW
992}
993
0673ad47
CW
994/**
995 * i915_driver_init_hw - setup state requiring device access
996 * @dev_priv: device private
997 *
998 * Setup state that requires accessing the device, but doesn't require
999 * exposing the driver via kernel internal or userspace interfaces.
1000 */
1001static int i915_driver_init_hw(struct drm_i915_private *dev_priv)
1002{
52a05c30 1003 struct pci_dev *pdev = dev_priv->drm.pdev;
0673ad47
CW
1004 int ret;
1005
1006 if (i915_inject_load_failure())
1007 return -ENODEV;
1008
94b4f3ba
CW
1009 intel_device_info_runtime_init(dev_priv);
1010
1011 intel_sanitize_options(dev_priv);
0673ad47 1012
97d6d7ab 1013 ret = i915_ggtt_probe_hw(dev_priv);
0673ad47
CW
1014 if (ret)
1015 return ret;
1016
0673ad47
CW
1017 /* WARNING: Apparently we must kick fbdev drivers before vgacon,
1018 * otherwise the vga fbdev driver falls over. */
1019 ret = i915_kick_out_firmware_fb(dev_priv);
1020 if (ret) {
1021 DRM_ERROR("failed to remove conflicting framebuffer drivers\n");
1022 goto out_ggtt;
1023 }
1024
1025 ret = i915_kick_out_vgacon(dev_priv);
1026 if (ret) {
1027 DRM_ERROR("failed to remove conflicting VGA console\n");
1028 goto out_ggtt;
1029 }
1030
97d6d7ab 1031 ret = i915_ggtt_init_hw(dev_priv);
0088e522
CW
1032 if (ret)
1033 return ret;
1034
97d6d7ab 1035 ret = i915_ggtt_enable_hw(dev_priv);
0088e522
CW
1036 if (ret) {
1037 DRM_ERROR("failed to enable GGTT\n");
1038 goto out_ggtt;
1039 }
1040
52a05c30 1041 pci_set_master(pdev);
0673ad47
CW
1042
1043 /* overlay on gen2 is broken and can't address above 1G */
5db94019 1044 if (IS_GEN2(dev_priv)) {
52a05c30 1045 ret = dma_set_coherent_mask(&pdev->dev, DMA_BIT_MASK(30));
0673ad47
CW
1046 if (ret) {
1047 DRM_ERROR("failed to set DMA mask\n");
1048
1049 goto out_ggtt;
1050 }
1051 }
1052
0673ad47
CW
1053 /* 965GM sometimes incorrectly writes to hardware status page (HWS)
1054 * using 32bit addressing, overwriting memory if HWS is located
1055 * above 4GB.
1056 *
1057 * The documentation also mentions an issue with undefined
1058 * behaviour if any general state is accessed within a page above 4GB,
1059 * which also needs to be handled carefully.
1060 */
c0f86832 1061 if (IS_I965G(dev_priv) || IS_I965GM(dev_priv)) {
52a05c30 1062 ret = dma_set_coherent_mask(&pdev->dev, DMA_BIT_MASK(32));
0673ad47
CW
1063
1064 if (ret) {
1065 DRM_ERROR("failed to set DMA mask\n");
1066
1067 goto out_ggtt;
1068 }
1069 }
1070
0673ad47
CW
1071 pm_qos_add_request(&dev_priv->pm_qos, PM_QOS_CPU_DMA_LATENCY,
1072 PM_QOS_DEFAULT_VALUE);
1073
1074 intel_uncore_sanitize(dev_priv);
1075
1076 intel_opregion_setup(dev_priv);
1077
1078 i915_gem_load_init_fences(dev_priv);
1079
1080 /* On the 945G/GM, the chipset reports the MSI capability on the
1081 * integrated graphics even though the support isn't actually there
1082 * according to the published specs. It doesn't appear to function
1083 * correctly in testing on 945G.
1084 * This may be a side effect of MSI having been made available for PEG
1085 * and the registers being closely associated.
1086 *
1087 * According to chipset errata, on the 965GM, MSI interrupts may
1088 * be lost or delayed, but we use them anyways to avoid
1089 * stuck interrupts on some machines.
1090 */
50a0bc90 1091 if (!IS_I945G(dev_priv) && !IS_I945GM(dev_priv)) {
52a05c30 1092 if (pci_enable_msi(pdev) < 0)
0673ad47
CW
1093 DRM_DEBUG_DRIVER("can't enable MSI");
1094 }
1095
26f837e8
ZW
1096 ret = intel_gvt_init(dev_priv);
1097 if (ret)
1098 goto out_ggtt;
1099
0673ad47
CW
1100 return 0;
1101
1102out_ggtt:
97d6d7ab 1103 i915_ggtt_cleanup_hw(dev_priv);
0673ad47
CW
1104
1105 return ret;
1106}
1107
1108/**
1109 * i915_driver_cleanup_hw - cleanup the setup done in i915_driver_init_hw()
1110 * @dev_priv: device private
1111 */
1112static void i915_driver_cleanup_hw(struct drm_i915_private *dev_priv)
1113{
52a05c30 1114 struct pci_dev *pdev = dev_priv->drm.pdev;
0673ad47 1115
52a05c30
DW
1116 if (pdev->msi_enabled)
1117 pci_disable_msi(pdev);
0673ad47
CW
1118
1119 pm_qos_remove_request(&dev_priv->pm_qos);
97d6d7ab 1120 i915_ggtt_cleanup_hw(dev_priv);
0673ad47
CW
1121}
1122
1123/**
1124 * i915_driver_register - register the driver with the rest of the system
1125 * @dev_priv: device private
1126 *
1127 * Perform any steps necessary to make the driver available via kernel
1128 * internal or userspace interfaces.
1129 */
1130static void i915_driver_register(struct drm_i915_private *dev_priv)
1131{
91c8a326 1132 struct drm_device *dev = &dev_priv->drm;
0673ad47
CW
1133
1134 i915_gem_shrinker_init(dev_priv);
1135
1136 /*
1137 * Notify a valid surface after modesetting,
1138 * when running inside a VM.
1139 */
1140 if (intel_vgpu_active(dev_priv))
1141 I915_WRITE(vgtif_reg(display_ready), VGT_DRV_DISPLAY_READY);
1142
1143 /* Reveal our presence to userspace */
1144 if (drm_dev_register(dev, 0) == 0) {
1145 i915_debugfs_register(dev_priv);
f9cda048 1146 i915_guc_log_register(dev_priv);
694c2828 1147 i915_setup_sysfs(dev_priv);
442b8c06
RB
1148
1149 /* Depends on sysfs having been initialized */
1150 i915_perf_register(dev_priv);
0673ad47
CW
1151 } else
1152 DRM_ERROR("Failed to register driver for userspace access!\n");
1153
1154 if (INTEL_INFO(dev_priv)->num_pipes) {
1155 /* Must be done after probing outputs */
1156 intel_opregion_register(dev_priv);
1157 acpi_video_register();
1158 }
1159
1160 if (IS_GEN5(dev_priv))
1161 intel_gpu_ips_init(dev_priv);
1162
eef57324 1163 intel_audio_init(dev_priv);
0673ad47
CW
1164
1165 /*
1166 * Some ports require correctly set-up hpd registers for detection to
1167 * work properly (leading to ghost connected connector status), e.g. VGA
1168 * on gm45. Hence we can only set up the initial fbdev config after hpd
1169 * irqs are fully enabled. We do it last so that the async config
1170 * cannot run before the connectors are registered.
1171 */
1172 intel_fbdev_initial_config_async(dev);
1173}
1174
1175/**
1176 * i915_driver_unregister - cleanup the registration done in i915_driver_regiser()
1177 * @dev_priv: device private
1178 */
1179static void i915_driver_unregister(struct drm_i915_private *dev_priv)
1180{
eef57324 1181 intel_audio_deinit(dev_priv);
0673ad47
CW
1182
1183 intel_gpu_ips_teardown();
1184 acpi_video_unregister();
1185 intel_opregion_unregister(dev_priv);
1186
442b8c06
RB
1187 i915_perf_unregister(dev_priv);
1188
694c2828 1189 i915_teardown_sysfs(dev_priv);
f9cda048 1190 i915_guc_log_unregister(dev_priv);
91c8a326 1191 drm_dev_unregister(&dev_priv->drm);
0673ad47
CW
1192
1193 i915_gem_shrinker_cleanup(dev_priv);
1194}
1195
1196/**
1197 * i915_driver_load - setup chip and create an initial config
d2ad3ae4
JL
1198 * @pdev: PCI device
1199 * @ent: matching PCI ID entry
0673ad47
CW
1200 *
1201 * The driver load routine has to do several things:
1202 * - drive output discovery via intel_modeset_init()
1203 * - initialize the memory manager
1204 * - allocate initial config memory
1205 * - setup the DRM framebuffer with the allocated memory
1206 */
42f5551d 1207int i915_driver_load(struct pci_dev *pdev, const struct pci_device_id *ent)
0673ad47 1208{
8d2b47dd
ML
1209 const struct intel_device_info *match_info =
1210 (struct intel_device_info *)ent->driver_data;
0673ad47
CW
1211 struct drm_i915_private *dev_priv;
1212 int ret;
7d87a7f7 1213
8d2b47dd
ML
1214 /* Enable nuclear pageflip on ILK+, except vlv/chv */
1215 if (!i915.nuclear_pageflip &&
1216 (match_info->gen < 5 || match_info->has_gmch_display))
1217 driver.driver_features &= ~DRIVER_ATOMIC;
a09d0ba1 1218
0673ad47
CW
1219 ret = -ENOMEM;
1220 dev_priv = kzalloc(sizeof(*dev_priv), GFP_KERNEL);
1221 if (dev_priv)
1222 ret = drm_dev_init(&dev_priv->drm, &driver, &pdev->dev);
1223 if (ret) {
87a6752c 1224 DRM_DEV_ERROR(&pdev->dev, "allocation failed\n");
cad3688f 1225 goto out_free;
0673ad47 1226 }
72bbf0af 1227
0673ad47
CW
1228 dev_priv->drm.pdev = pdev;
1229 dev_priv->drm.dev_private = dev_priv;
719388e1 1230
0673ad47
CW
1231 ret = pci_enable_device(pdev);
1232 if (ret)
cad3688f 1233 goto out_fini;
1347f5b4 1234
0673ad47 1235 pci_set_drvdata(pdev, &dev_priv->drm);
ef11bdb3 1236
0673ad47
CW
1237 ret = i915_driver_init_early(dev_priv, ent);
1238 if (ret < 0)
1239 goto out_pci_disable;
ef11bdb3 1240
0673ad47 1241 intel_runtime_pm_get(dev_priv);
1da177e4 1242
0673ad47
CW
1243 ret = i915_driver_init_mmio(dev_priv);
1244 if (ret < 0)
1245 goto out_runtime_pm_put;
79e53945 1246
0673ad47
CW
1247 ret = i915_driver_init_hw(dev_priv);
1248 if (ret < 0)
1249 goto out_cleanup_mmio;
30c964a6
RB
1250
1251 /*
0673ad47
CW
1252 * TODO: move the vblank init and parts of modeset init steps into one
1253 * of the i915_driver_init_/i915_driver_register functions according
1254 * to the role/effect of the given init step.
30c964a6 1255 */
0673ad47 1256 if (INTEL_INFO(dev_priv)->num_pipes) {
91c8a326 1257 ret = drm_vblank_init(&dev_priv->drm,
0673ad47
CW
1258 INTEL_INFO(dev_priv)->num_pipes);
1259 if (ret)
1260 goto out_cleanup_hw;
30c964a6
RB
1261 }
1262
91c8a326 1263 ret = i915_load_modeset_init(&dev_priv->drm);
0673ad47
CW
1264 if (ret < 0)
1265 goto out_cleanup_vblank;
1266
1267 i915_driver_register(dev_priv);
1268
1269 intel_runtime_pm_enable(dev_priv);
1270
a3a8986c
MK
1271 dev_priv->ipc_enabled = false;
1272
bc5ca47c
CW
1273 /* Everything is in place, we can now relax! */
1274 DRM_INFO("Initialized %s %d.%d.%d %s for %s on minor %d\n",
1275 driver.name, driver.major, driver.minor, driver.patchlevel,
1276 driver.date, pci_name(pdev), dev_priv->drm.primary->index);
0525a062
CW
1277 if (IS_ENABLED(CONFIG_DRM_I915_DEBUG))
1278 DRM_INFO("DRM_I915_DEBUG enabled\n");
1279 if (IS_ENABLED(CONFIG_DRM_I915_DEBUG_GEM))
1280 DRM_INFO("DRM_I915_DEBUG_GEM enabled\n");
bc5ca47c 1281
0673ad47
CW
1282 intel_runtime_pm_put(dev_priv);
1283
1284 return 0;
1285
1286out_cleanup_vblank:
91c8a326 1287 drm_vblank_cleanup(&dev_priv->drm);
0673ad47
CW
1288out_cleanup_hw:
1289 i915_driver_cleanup_hw(dev_priv);
1290out_cleanup_mmio:
1291 i915_driver_cleanup_mmio(dev_priv);
1292out_runtime_pm_put:
1293 intel_runtime_pm_put(dev_priv);
1294 i915_driver_cleanup_early(dev_priv);
1295out_pci_disable:
1296 pci_disable_device(pdev);
cad3688f 1297out_fini:
0673ad47 1298 i915_load_error(dev_priv, "Device initialization failed (%d)\n", ret);
cad3688f
CW
1299 drm_dev_fini(&dev_priv->drm);
1300out_free:
1301 kfree(dev_priv);
30c964a6
RB
1302 return ret;
1303}
1304
42f5551d 1305void i915_driver_unload(struct drm_device *dev)
3bad0781 1306{
fac5e23e 1307 struct drm_i915_private *dev_priv = to_i915(dev);
52a05c30 1308 struct pci_dev *pdev = dev_priv->drm.pdev;
a667fb40
ML
1309 struct drm_modeset_acquire_ctx ctx;
1310 int ret;
3bad0781 1311
0673ad47
CW
1312 intel_fbdev_fini(dev);
1313
bf9e8429 1314 if (i915_gem_suspend(dev_priv))
42f5551d 1315 DRM_ERROR("failed to idle hardware; continuing to unload!\n");
ce1bb329 1316
0673ad47
CW
1317 intel_display_power_get(dev_priv, POWER_DOMAIN_INIT);
1318
a667fb40
ML
1319 drm_modeset_acquire_init(&ctx, 0);
1320 while (1) {
1321 ret = drm_modeset_lock_all_ctx(dev, &ctx);
1322 if (!ret)
1323 ret = drm_atomic_helper_disable_all(dev, &ctx);
1324
1325 if (ret != -EDEADLK)
1326 break;
1327
1328 drm_modeset_backoff(&ctx);
1329 }
1330
1331 if (ret)
1332 DRM_ERROR("Disabling all crtc's during unload failed with %i\n", ret);
1333
1334 drm_modeset_drop_locks(&ctx);
1335 drm_modeset_acquire_fini(&ctx);
1336
26f837e8
ZW
1337 intel_gvt_cleanup(dev_priv);
1338
0673ad47
CW
1339 i915_driver_unregister(dev_priv);
1340
1341 drm_vblank_cleanup(dev);
1342
1343 intel_modeset_cleanup(dev);
1344
3bad0781 1345 /*
0673ad47
CW
1346 * free the memory space allocated for the child device
1347 * config parsed from VBT
3bad0781 1348 */
0673ad47
CW
1349 if (dev_priv->vbt.child_dev && dev_priv->vbt.child_dev_num) {
1350 kfree(dev_priv->vbt.child_dev);
1351 dev_priv->vbt.child_dev = NULL;
1352 dev_priv->vbt.child_dev_num = 0;
1353 }
1354 kfree(dev_priv->vbt.sdvo_lvds_vbt_mode);
1355 dev_priv->vbt.sdvo_lvds_vbt_mode = NULL;
1356 kfree(dev_priv->vbt.lfp_lvds_vbt_mode);
1357 dev_priv->vbt.lfp_lvds_vbt_mode = NULL;
3bad0781 1358
52a05c30
DW
1359 vga_switcheroo_unregister_client(pdev);
1360 vga_client_register(pdev, NULL, NULL, NULL);
bcdb72ac 1361
0673ad47 1362 intel_csr_ucode_fini(dev_priv);
bcdb72ac 1363
0673ad47
CW
1364 /* Free error state after interrupts are fully disabled. */
1365 cancel_delayed_work_sync(&dev_priv->gpu_error.hangcheck_work);
5a4c6f1b 1366 i915_reset_error_state(dev_priv);
0673ad47
CW
1367
1368 /* Flush any outstanding unpin_work. */
b7137e0c 1369 drain_workqueue(dev_priv->wq);
0673ad47 1370
bf9e8429 1371 intel_guc_fini(dev_priv);
bd132858 1372 intel_huc_fini(dev_priv);
fbbd37b3 1373 i915_gem_fini(dev_priv);
0673ad47
CW
1374 intel_fbc_cleanup_cfb(dev_priv);
1375
1376 intel_power_domains_fini(dev_priv);
1377
1378 i915_driver_cleanup_hw(dev_priv);
1379 i915_driver_cleanup_mmio(dev_priv);
1380
1381 intel_display_power_put(dev_priv, POWER_DOMAIN_INIT);
cad3688f
CW
1382}
1383
1384static void i915_driver_release(struct drm_device *dev)
1385{
1386 struct drm_i915_private *dev_priv = to_i915(dev);
0673ad47
CW
1387
1388 i915_driver_cleanup_early(dev_priv);
cad3688f
CW
1389 drm_dev_fini(&dev_priv->drm);
1390
1391 kfree(dev_priv);
3bad0781
ZW
1392}
1393
0673ad47 1394static int i915_driver_open(struct drm_device *dev, struct drm_file *file)
2911a35b 1395{
0673ad47 1396 int ret;
2911a35b 1397
0673ad47
CW
1398 ret = i915_gem_open(dev, file);
1399 if (ret)
1400 return ret;
2911a35b 1401
0673ad47
CW
1402 return 0;
1403}
71386ef9 1404
0673ad47
CW
1405/**
1406 * i915_driver_lastclose - clean up after all DRM clients have exited
1407 * @dev: DRM device
1408 *
1409 * Take care of cleaning up after all DRM clients have exited. In the
1410 * mode setting case, we want to restore the kernel's initial mode (just
1411 * in case the last client left us in a bad state).
1412 *
1413 * Additionally, in the non-mode setting case, we'll tear down the GTT
1414 * and DMA structures, since the kernel won't be using them, and clea
1415 * up any GEM state.
1416 */
1417static void i915_driver_lastclose(struct drm_device *dev)
1418{
1419 intel_fbdev_restore_mode(dev);
1420 vga_switcheroo_process_delayed_switch();
1421}
2911a35b 1422
7d2ec881 1423static void i915_driver_postclose(struct drm_device *dev, struct drm_file *file)
0673ad47 1424{
7d2ec881
DV
1425 struct drm_i915_file_private *file_priv = file->driver_priv;
1426
0673ad47
CW
1427 mutex_lock(&dev->struct_mutex);
1428 i915_gem_context_close(dev, file);
1429 i915_gem_release(dev, file);
1430 mutex_unlock(&dev->struct_mutex);
0673ad47
CW
1431
1432 kfree(file_priv);
2911a35b
BW
1433}
1434
07f9cd0b
ID
1435static void intel_suspend_encoders(struct drm_i915_private *dev_priv)
1436{
91c8a326 1437 struct drm_device *dev = &dev_priv->drm;
19c8054c 1438 struct intel_encoder *encoder;
07f9cd0b
ID
1439
1440 drm_modeset_lock_all(dev);
19c8054c
JN
1441 for_each_intel_encoder(dev, encoder)
1442 if (encoder->suspend)
1443 encoder->suspend(encoder);
07f9cd0b
ID
1444 drm_modeset_unlock_all(dev);
1445}
1446
1a5df187
PZ
1447static int vlv_resume_prepare(struct drm_i915_private *dev_priv,
1448 bool rpm_resume);
507e126e 1449static int vlv_suspend_complete(struct drm_i915_private *dev_priv);
f75a1985 1450
bc87229f
ID
1451static bool suspend_to_idle(struct drm_i915_private *dev_priv)
1452{
1453#if IS_ENABLED(CONFIG_ACPI_SLEEP)
1454 if (acpi_target_system_state() < ACPI_STATE_S3)
1455 return true;
1456#endif
1457 return false;
1458}
ebc32824 1459
5e365c39 1460static int i915_drm_suspend(struct drm_device *dev)
ba8bbcf6 1461{
fac5e23e 1462 struct drm_i915_private *dev_priv = to_i915(dev);
52a05c30 1463 struct pci_dev *pdev = dev_priv->drm.pdev;
e5747e3a 1464 pci_power_t opregion_target_state;
d5818938 1465 int error;
61caf87c 1466
b8efb17b
ZR
1467 /* ignore lid events during suspend */
1468 mutex_lock(&dev_priv->modeset_restore_lock);
1469 dev_priv->modeset_restore = MODESET_SUSPENDED;
1470 mutex_unlock(&dev_priv->modeset_restore_lock);
1471
1f814dac
ID
1472 disable_rpm_wakeref_asserts(dev_priv);
1473
c67a470b
PZ
1474 /* We do a lot of poking in a lot of registers, make sure they work
1475 * properly. */
da7e29bd 1476 intel_display_set_init_power(dev_priv, true);
cb10799c 1477
5bcf719b
DA
1478 drm_kms_helper_poll_disable(dev);
1479
52a05c30 1480 pci_save_state(pdev);
ba8bbcf6 1481
bf9e8429 1482 error = i915_gem_suspend(dev_priv);
d5818938 1483 if (error) {
52a05c30 1484 dev_err(&pdev->dev,
d5818938 1485 "GEM idle failed, resume might fail\n");
1f814dac 1486 goto out;
d5818938 1487 }
db1b76ca 1488
bf9e8429 1489 intel_guc_suspend(dev_priv);
a1c41994 1490
6b72d486 1491 intel_display_suspend(dev);
2eb5252e 1492
d5818938 1493 intel_dp_mst_suspend(dev);
7d708ee4 1494
d5818938
DV
1495 intel_runtime_pm_disable_interrupts(dev_priv);
1496 intel_hpd_cancel_work(dev_priv);
09b64267 1497
d5818938 1498 intel_suspend_encoders(dev_priv);
0e32b39c 1499
712bf364 1500 intel_suspend_hw(dev_priv);
5669fcac 1501
275a991c 1502 i915_gem_suspend_gtt_mappings(dev_priv);
828c7908 1503
af6dc742 1504 i915_save_state(dev_priv);
9e06dd39 1505
bc87229f 1506 opregion_target_state = suspend_to_idle(dev_priv) ? PCI_D1 : PCI_D3cold;
6f9f4b7a 1507 intel_opregion_notify_adapter(dev_priv, opregion_target_state);
e5747e3a 1508
68f60946 1509 intel_uncore_suspend(dev_priv);
03d92e47 1510 intel_opregion_unregister(dev_priv);
8ee1c3db 1511
82e3b8c1 1512 intel_fbdev_set_suspend(dev, FBINFO_STATE_SUSPENDED, true);
3fa016a0 1513
62d5d69b
MK
1514 dev_priv->suspend_count++;
1515
f74ed08d 1516 intel_csr_ucode_suspend(dev_priv);
f514c2d8 1517
1f814dac
ID
1518out:
1519 enable_rpm_wakeref_asserts(dev_priv);
1520
1521 return error;
84b79f8d
RW
1522}
1523
c49d13ee 1524static int i915_drm_suspend_late(struct drm_device *dev, bool hibernation)
c3c09c95 1525{
c49d13ee 1526 struct drm_i915_private *dev_priv = to_i915(dev);
52a05c30 1527 struct pci_dev *pdev = dev_priv->drm.pdev;
bc87229f 1528 bool fw_csr;
c3c09c95
ID
1529 int ret;
1530
1f814dac
ID
1531 disable_rpm_wakeref_asserts(dev_priv);
1532
4c494a57
ID
1533 intel_display_set_init_power(dev_priv, false);
1534
b9fd799e 1535 fw_csr = !IS_GEN9_LP(dev_priv) &&
a7c8125f 1536 suspend_to_idle(dev_priv) && dev_priv->csr.dmc_payload;
bc87229f
ID
1537 /*
1538 * In case of firmware assisted context save/restore don't manually
1539 * deinit the power domains. This also means the CSR/DMC firmware will
1540 * stay active, it will power down any HW resources as required and
1541 * also enable deeper system power states that would be blocked if the
1542 * firmware was inactive.
1543 */
1544 if (!fw_csr)
1545 intel_power_domains_suspend(dev_priv);
73dfc227 1546
507e126e 1547 ret = 0;
b9fd799e 1548 if (IS_GEN9_LP(dev_priv))
507e126e 1549 bxt_enable_dc9(dev_priv);
b8aea3d1 1550 else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
507e126e
ID
1551 hsw_enable_pc8(dev_priv);
1552 else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
1553 ret = vlv_suspend_complete(dev_priv);
c3c09c95
ID
1554
1555 if (ret) {
1556 DRM_ERROR("Suspend complete failed: %d\n", ret);
bc87229f
ID
1557 if (!fw_csr)
1558 intel_power_domains_init_hw(dev_priv, true);
c3c09c95 1559
1f814dac 1560 goto out;
c3c09c95
ID
1561 }
1562
52a05c30 1563 pci_disable_device(pdev);
ab3be73f 1564 /*
54875571 1565 * During hibernation on some platforms the BIOS may try to access
ab3be73f
ID
1566 * the device even though it's already in D3 and hang the machine. So
1567 * leave the device in D0 on those platforms and hope the BIOS will
54875571
ID
1568 * power down the device properly. The issue was seen on multiple old
1569 * GENs with different BIOS vendors, so having an explicit blacklist
1570 * is inpractical; apply the workaround on everything pre GEN6. The
1571 * platforms where the issue was seen:
1572 * Lenovo Thinkpad X301, X61s, X60, T60, X41
1573 * Fujitsu FSC S7110
1574 * Acer Aspire 1830T
ab3be73f 1575 */
514e1d64 1576 if (!(hibernation && INTEL_GEN(dev_priv) < 6))
52a05c30 1577 pci_set_power_state(pdev, PCI_D3hot);
c3c09c95 1578
bc87229f
ID
1579 dev_priv->suspended_to_idle = suspend_to_idle(dev_priv);
1580
1f814dac
ID
1581out:
1582 enable_rpm_wakeref_asserts(dev_priv);
1583
1584 return ret;
c3c09c95
ID
1585}
1586
a9a251c2 1587static int i915_suspend_switcheroo(struct drm_device *dev, pm_message_t state)
84b79f8d
RW
1588{
1589 int error;
1590
ded8b07d 1591 if (!dev) {
84b79f8d
RW
1592 DRM_ERROR("dev: %p\n", dev);
1593 DRM_ERROR("DRM not initialized, aborting suspend.\n");
1594 return -ENODEV;
1595 }
1596
0b14cbd2
ID
1597 if (WARN_ON_ONCE(state.event != PM_EVENT_SUSPEND &&
1598 state.event != PM_EVENT_FREEZE))
1599 return -EINVAL;
5bcf719b
DA
1600
1601 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
1602 return 0;
6eecba33 1603
5e365c39 1604 error = i915_drm_suspend(dev);
84b79f8d
RW
1605 if (error)
1606 return error;
1607
ab3be73f 1608 return i915_drm_suspend_late(dev, false);
ba8bbcf6
JB
1609}
1610
5e365c39 1611static int i915_drm_resume(struct drm_device *dev)
76c4b250 1612{
fac5e23e 1613 struct drm_i915_private *dev_priv = to_i915(dev);
ac840ae5 1614 int ret;
9d49c0ef 1615
1f814dac 1616 disable_rpm_wakeref_asserts(dev_priv);
abc80abd 1617 intel_sanitize_gt_powersave(dev_priv);
1f814dac 1618
97d6d7ab 1619 ret = i915_ggtt_enable_hw(dev_priv);
ac840ae5
VS
1620 if (ret)
1621 DRM_ERROR("failed to re-enable GGTT\n");
1622
f74ed08d
ID
1623 intel_csr_ucode_resume(dev_priv);
1624
bf9e8429 1625 i915_gem_resume(dev_priv);
9d49c0ef 1626
af6dc742 1627 i915_restore_state(dev_priv);
8090ba8c 1628 intel_pps_unlock_regs_wa(dev_priv);
6f9f4b7a 1629 intel_opregion_setup(dev_priv);
61caf87c 1630
c39055b0 1631 intel_init_pch_refclk(dev_priv);
1833b134 1632
364aece0
PA
1633 /*
1634 * Interrupts have to be enabled before any batches are run. If not the
1635 * GPU will hang. i915_gem_init_hw() will initiate batches to
1636 * update/restore the context.
1637 *
908764f6
ID
1638 * drm_mode_config_reset() needs AUX interrupts.
1639 *
364aece0
PA
1640 * Modeset enabling in intel_modeset_init_hw() also needs working
1641 * interrupts.
1642 */
1643 intel_runtime_pm_enable_interrupts(dev_priv);
1644
908764f6
ID
1645 drm_mode_config_reset(dev);
1646
d5818938 1647 mutex_lock(&dev->struct_mutex);
bf9e8429 1648 if (i915_gem_init_hw(dev_priv)) {
d5818938 1649 DRM_ERROR("failed to re-initialize GPU, declaring wedged!\n");
821ed7df 1650 i915_gem_set_wedged(dev_priv);
d5818938
DV
1651 }
1652 mutex_unlock(&dev->struct_mutex);
226485e9 1653
bf9e8429 1654 intel_guc_resume(dev_priv);
a1c41994 1655
d5818938 1656 intel_modeset_init_hw(dev);
24576d23 1657
d5818938
DV
1658 spin_lock_irq(&dev_priv->irq_lock);
1659 if (dev_priv->display.hpd_irq_setup)
91d14251 1660 dev_priv->display.hpd_irq_setup(dev_priv);
d5818938 1661 spin_unlock_irq(&dev_priv->irq_lock);
0e32b39c 1662
d5818938 1663 intel_dp_mst_resume(dev);
e7d6f7d7 1664
a16b7658
L
1665 intel_display_resume(dev);
1666
e0b70061
L
1667 drm_kms_helper_poll_enable(dev);
1668
d5818938
DV
1669 /*
1670 * ... but also need to make sure that hotplug processing
1671 * doesn't cause havoc. Like in the driver load code we don't
1672 * bother with the tiny race here where we might loose hotplug
1673 * notifications.
1674 * */
1675 intel_hpd_init(dev_priv);
1daed3fb 1676
03d92e47 1677 intel_opregion_register(dev_priv);
44834a67 1678
82e3b8c1 1679 intel_fbdev_set_suspend(dev, FBINFO_STATE_RUNNING, false);
073f34d9 1680
b8efb17b
ZR
1681 mutex_lock(&dev_priv->modeset_restore_lock);
1682 dev_priv->modeset_restore = MODESET_DONE;
1683 mutex_unlock(&dev_priv->modeset_restore_lock);
8a187455 1684
6f9f4b7a 1685 intel_opregion_notify_adapter(dev_priv, PCI_D0);
e5747e3a 1686
54b4f68f 1687 intel_autoenable_gt_powersave(dev_priv);
ee6f280e 1688
1f814dac
ID
1689 enable_rpm_wakeref_asserts(dev_priv);
1690
074c6ada 1691 return 0;
84b79f8d
RW
1692}
1693
5e365c39 1694static int i915_drm_resume_early(struct drm_device *dev)
84b79f8d 1695{
fac5e23e 1696 struct drm_i915_private *dev_priv = to_i915(dev);
52a05c30 1697 struct pci_dev *pdev = dev_priv->drm.pdev;
44410cd0 1698 int ret;
36d61e67 1699
76c4b250
ID
1700 /*
1701 * We have a resume ordering issue with the snd-hda driver also
1702 * requiring our device to be power up. Due to the lack of a
1703 * parent/child relationship we currently solve this with an early
1704 * resume hook.
1705 *
1706 * FIXME: This should be solved with a special hdmi sink device or
1707 * similar so that power domains can be employed.
1708 */
44410cd0
ID
1709
1710 /*
1711 * Note that we need to set the power state explicitly, since we
1712 * powered off the device during freeze and the PCI core won't power
1713 * it back up for us during thaw. Powering off the device during
1714 * freeze is not a hard requirement though, and during the
1715 * suspend/resume phases the PCI core makes sure we get here with the
1716 * device powered on. So in case we change our freeze logic and keep
1717 * the device powered we can also remove the following set power state
1718 * call.
1719 */
52a05c30 1720 ret = pci_set_power_state(pdev, PCI_D0);
44410cd0
ID
1721 if (ret) {
1722 DRM_ERROR("failed to set PCI D0 power state (%d)\n", ret);
1723 goto out;
1724 }
1725
1726 /*
1727 * Note that pci_enable_device() first enables any parent bridge
1728 * device and only then sets the power state for this device. The
1729 * bridge enabling is a nop though, since bridge devices are resumed
1730 * first. The order of enabling power and enabling the device is
1731 * imposed by the PCI core as described above, so here we preserve the
1732 * same order for the freeze/thaw phases.
1733 *
1734 * TODO: eventually we should remove pci_disable_device() /
1735 * pci_enable_enable_device() from suspend/resume. Due to how they
1736 * depend on the device enable refcount we can't anyway depend on them
1737 * disabling/enabling the device.
1738 */
52a05c30 1739 if (pci_enable_device(pdev)) {
bc87229f
ID
1740 ret = -EIO;
1741 goto out;
1742 }
84b79f8d 1743
52a05c30 1744 pci_set_master(pdev);
84b79f8d 1745
1f814dac
ID
1746 disable_rpm_wakeref_asserts(dev_priv);
1747
666a4537 1748 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
1a5df187 1749 ret = vlv_resume_prepare(dev_priv, false);
36d61e67 1750 if (ret)
ff0b187f
DL
1751 DRM_ERROR("Resume prepare failed: %d, continuing anyway\n",
1752 ret);
36d61e67 1753
68f60946 1754 intel_uncore_resume_early(dev_priv);
efee833a 1755
b9fd799e 1756 if (IS_GEN9_LP(dev_priv)) {
da2f41d1
ID
1757 if (!dev_priv->suspended_to_idle)
1758 gen9_sanitize_dc_state(dev_priv);
507e126e 1759 bxt_disable_dc9(dev_priv);
da2f41d1 1760 } else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
a9a6b73a 1761 hsw_disable_pc8(dev_priv);
da2f41d1 1762 }
efee833a 1763
dc97997a 1764 intel_uncore_sanitize(dev_priv);
bc87229f 1765
b9fd799e 1766 if (IS_GEN9_LP(dev_priv) ||
a7c8125f 1767 !(dev_priv->suspended_to_idle && dev_priv->csr.dmc_payload))
bc87229f
ID
1768 intel_power_domains_init_hw(dev_priv, true);
1769
24145517
CW
1770 i915_gem_sanitize(dev_priv);
1771
6e35e8ab
ID
1772 enable_rpm_wakeref_asserts(dev_priv);
1773
bc87229f
ID
1774out:
1775 dev_priv->suspended_to_idle = false;
36d61e67
ID
1776
1777 return ret;
76c4b250
ID
1778}
1779
7f26cb88 1780static int i915_resume_switcheroo(struct drm_device *dev)
76c4b250 1781{
50a0072f 1782 int ret;
76c4b250 1783
097dd837
ID
1784 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
1785 return 0;
1786
5e365c39 1787 ret = i915_drm_resume_early(dev);
50a0072f
ID
1788 if (ret)
1789 return ret;
1790
5a17514e
ID
1791 return i915_drm_resume(dev);
1792}
1793
11ed50ec 1794/**
f3953dcb 1795 * i915_reset - reset chip after a hang
df210574 1796 * @dev_priv: device private to reset
11ed50ec 1797 *
780f262a
CW
1798 * Reset the chip. Useful if a hang is detected. Marks the device as wedged
1799 * on failure.
11ed50ec 1800 *
221fe799
CW
1801 * Caller must hold the struct_mutex.
1802 *
11ed50ec
BG
1803 * Procedure is fairly simple:
1804 * - reset the chip using the reset reg
1805 * - re-init context state
1806 * - re-init hardware status page
1807 * - re-init ring buffer
1808 * - re-init interrupt state
1809 * - re-init display
1810 */
780f262a 1811void i915_reset(struct drm_i915_private *dev_priv)
11ed50ec 1812{
d98c52cf 1813 struct i915_gpu_error *error = &dev_priv->gpu_error;
0573ed4a 1814 int ret;
11ed50ec 1815
bf9e8429 1816 lockdep_assert_held(&dev_priv->drm.struct_mutex);
221fe799
CW
1817
1818 if (!test_and_clear_bit(I915_RESET_IN_PROGRESS, &error->flags))
780f262a 1819 return;
11ed50ec 1820
d98c52cf 1821 /* Clear any previous failed attempts at recovery. Time to try again. */
8af29b0c
CW
1822 __clear_bit(I915_WEDGED, &error->flags);
1823 error->reset_count++;
d98c52cf 1824
7b4d3a16 1825 pr_notice("drm/i915: Resetting chip after gpu hang\n");
4c965543 1826 disable_irq(dev_priv->drm.irq);
0e178aef
CW
1827 ret = i915_gem_reset_prepare(dev_priv);
1828 if (ret) {
1829 DRM_ERROR("GPU recovery failed\n");
1830 intel_gpu_reset(dev_priv, ALL_ENGINES);
1831 goto error;
1832 }
9e60ab03 1833
dc97997a 1834 ret = intel_gpu_reset(dev_priv, ALL_ENGINES);
0573ed4a 1835 if (ret) {
804e59a8
CW
1836 if (ret != -ENODEV)
1837 DRM_ERROR("Failed to reset chip: %i\n", ret);
1838 else
1839 DRM_DEBUG_DRIVER("GPU reset disabled\n");
d98c52cf 1840 goto error;
11ed50ec
BG
1841 }
1842
d8027093 1843 i915_gem_reset(dev_priv);
1362b776
VS
1844 intel_overlay_reset(dev_priv);
1845
11ed50ec
BG
1846 /* Ok, now get things going again... */
1847
1848 /*
1849 * Everything depends on having the GTT running, so we need to start
1850 * there. Fortunately we don't need to do this unless we reset the
1851 * chip at a PCI level.
1852 *
1853 * Next we need to restore the context, but we don't use those
1854 * yet either...
1855 *
1856 * Ring buffer needs to be re-initialized in the KMS case, or if X
1857 * was running at the time of the reset (i.e. we weren't VT
1858 * switched away).
1859 */
bf9e8429 1860 ret = i915_gem_init_hw(dev_priv);
33d30a9c
DV
1861 if (ret) {
1862 DRM_ERROR("Failed hw init on reset %d\n", ret);
d98c52cf 1863 goto error;
11ed50ec
BG
1864 }
1865
c2a126a4
CW
1866 i915_queue_hangcheck(dev_priv);
1867
780f262a 1868wakeup:
8d613c53 1869 i915_gem_reset_finish(dev_priv);
4c965543 1870 enable_irq(dev_priv->drm.irq);
780f262a
CW
1871 wake_up_bit(&error->flags, I915_RESET_IN_PROGRESS);
1872 return;
d98c52cf
CW
1873
1874error:
821ed7df 1875 i915_gem_set_wedged(dev_priv);
780f262a 1876 goto wakeup;
11ed50ec
BG
1877}
1878
c49d13ee 1879static int i915_pm_suspend(struct device *kdev)
112b715e 1880{
c49d13ee
DW
1881 struct pci_dev *pdev = to_pci_dev(kdev);
1882 struct drm_device *dev = pci_get_drvdata(pdev);
112b715e 1883
c49d13ee
DW
1884 if (!dev) {
1885 dev_err(kdev, "DRM not initialized, aborting suspend.\n");
84b79f8d
RW
1886 return -ENODEV;
1887 }
112b715e 1888
c49d13ee 1889 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
5bcf719b
DA
1890 return 0;
1891
c49d13ee 1892 return i915_drm_suspend(dev);
76c4b250
ID
1893}
1894
c49d13ee 1895static int i915_pm_suspend_late(struct device *kdev)
76c4b250 1896{
c49d13ee 1897 struct drm_device *dev = &kdev_to_i915(kdev)->drm;
76c4b250
ID
1898
1899 /*
c965d995 1900 * We have a suspend ordering issue with the snd-hda driver also
76c4b250
ID
1901 * requiring our device to be power up. Due to the lack of a
1902 * parent/child relationship we currently solve this with an late
1903 * suspend hook.
1904 *
1905 * FIXME: This should be solved with a special hdmi sink device or
1906 * similar so that power domains can be employed.
1907 */
c49d13ee 1908 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
76c4b250 1909 return 0;
112b715e 1910
c49d13ee 1911 return i915_drm_suspend_late(dev, false);
ab3be73f
ID
1912}
1913
c49d13ee 1914static int i915_pm_poweroff_late(struct device *kdev)
ab3be73f 1915{
c49d13ee 1916 struct drm_device *dev = &kdev_to_i915(kdev)->drm;
ab3be73f 1917
c49d13ee 1918 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
ab3be73f
ID
1919 return 0;
1920
c49d13ee 1921 return i915_drm_suspend_late(dev, true);
cbda12d7
ZW
1922}
1923
c49d13ee 1924static int i915_pm_resume_early(struct device *kdev)
76c4b250 1925{
c49d13ee 1926 struct drm_device *dev = &kdev_to_i915(kdev)->drm;
76c4b250 1927
c49d13ee 1928 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
097dd837
ID
1929 return 0;
1930
c49d13ee 1931 return i915_drm_resume_early(dev);
76c4b250
ID
1932}
1933
c49d13ee 1934static int i915_pm_resume(struct device *kdev)
cbda12d7 1935{
c49d13ee 1936 struct drm_device *dev = &kdev_to_i915(kdev)->drm;
84b79f8d 1937
c49d13ee 1938 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
097dd837
ID
1939 return 0;
1940
c49d13ee 1941 return i915_drm_resume(dev);
cbda12d7
ZW
1942}
1943
1f19ac2a 1944/* freeze: before creating the hibernation_image */
c49d13ee 1945static int i915_pm_freeze(struct device *kdev)
1f19ac2a 1946{
6a800eab
CW
1947 int ret;
1948
1949 ret = i915_pm_suspend(kdev);
1950 if (ret)
1951 return ret;
1952
1953 ret = i915_gem_freeze(kdev_to_i915(kdev));
1954 if (ret)
1955 return ret;
1956
1957 return 0;
1f19ac2a
CW
1958}
1959
c49d13ee 1960static int i915_pm_freeze_late(struct device *kdev)
1f19ac2a 1961{
461fb99c
CW
1962 int ret;
1963
c49d13ee 1964 ret = i915_pm_suspend_late(kdev);
461fb99c
CW
1965 if (ret)
1966 return ret;
1967
c49d13ee 1968 ret = i915_gem_freeze_late(kdev_to_i915(kdev));
461fb99c
CW
1969 if (ret)
1970 return ret;
1971
1972 return 0;
1f19ac2a
CW
1973}
1974
1975/* thaw: called after creating the hibernation image, but before turning off. */
c49d13ee 1976static int i915_pm_thaw_early(struct device *kdev)
1f19ac2a 1977{
c49d13ee 1978 return i915_pm_resume_early(kdev);
1f19ac2a
CW
1979}
1980
c49d13ee 1981static int i915_pm_thaw(struct device *kdev)
1f19ac2a 1982{
c49d13ee 1983 return i915_pm_resume(kdev);
1f19ac2a
CW
1984}
1985
1986/* restore: called after loading the hibernation image. */
c49d13ee 1987static int i915_pm_restore_early(struct device *kdev)
1f19ac2a 1988{
c49d13ee 1989 return i915_pm_resume_early(kdev);
1f19ac2a
CW
1990}
1991
c49d13ee 1992static int i915_pm_restore(struct device *kdev)
1f19ac2a 1993{
c49d13ee 1994 return i915_pm_resume(kdev);
1f19ac2a
CW
1995}
1996
ddeea5b0
ID
1997/*
1998 * Save all Gunit registers that may be lost after a D3 and a subsequent
1999 * S0i[R123] transition. The list of registers needing a save/restore is
2000 * defined in the VLV2_S0IXRegs document. This documents marks all Gunit
2001 * registers in the following way:
2002 * - Driver: saved/restored by the driver
2003 * - Punit : saved/restored by the Punit firmware
2004 * - No, w/o marking: no need to save/restore, since the register is R/O or
2005 * used internally by the HW in a way that doesn't depend
2006 * keeping the content across a suspend/resume.
2007 * - Debug : used for debugging
2008 *
2009 * We save/restore all registers marked with 'Driver', with the following
2010 * exceptions:
2011 * - Registers out of use, including also registers marked with 'Debug'.
2012 * These have no effect on the driver's operation, so we don't save/restore
2013 * them to reduce the overhead.
2014 * - Registers that are fully setup by an initialization function called from
2015 * the resume path. For example many clock gating and RPS/RC6 registers.
2016 * - Registers that provide the right functionality with their reset defaults.
2017 *
2018 * TODO: Except for registers that based on the above 3 criteria can be safely
2019 * ignored, we save/restore all others, practically treating the HW context as
2020 * a black-box for the driver. Further investigation is needed to reduce the
2021 * saved/restored registers even further, by following the same 3 criteria.
2022 */
2023static void vlv_save_gunit_s0ix_state(struct drm_i915_private *dev_priv)
2024{
2025 struct vlv_s0ix_state *s = &dev_priv->vlv_s0ix_state;
2026 int i;
2027
2028 /* GAM 0x4000-0x4770 */
2029 s->wr_watermark = I915_READ(GEN7_WR_WATERMARK);
2030 s->gfx_prio_ctrl = I915_READ(GEN7_GFX_PRIO_CTRL);
2031 s->arb_mode = I915_READ(ARB_MODE);
2032 s->gfx_pend_tlb0 = I915_READ(GEN7_GFX_PEND_TLB0);
2033 s->gfx_pend_tlb1 = I915_READ(GEN7_GFX_PEND_TLB1);
2034
2035 for (i = 0; i < ARRAY_SIZE(s->lra_limits); i++)
22dfe79f 2036 s->lra_limits[i] = I915_READ(GEN7_LRA_LIMITS(i));
ddeea5b0
ID
2037
2038 s->media_max_req_count = I915_READ(GEN7_MEDIA_MAX_REQ_COUNT);
b5f1c97f 2039 s->gfx_max_req_count = I915_READ(GEN7_GFX_MAX_REQ_COUNT);
ddeea5b0
ID
2040
2041 s->render_hwsp = I915_READ(RENDER_HWS_PGA_GEN7);
2042 s->ecochk = I915_READ(GAM_ECOCHK);
2043 s->bsd_hwsp = I915_READ(BSD_HWS_PGA_GEN7);
2044 s->blt_hwsp = I915_READ(BLT_HWS_PGA_GEN7);
2045
2046 s->tlb_rd_addr = I915_READ(GEN7_TLB_RD_ADDR);
2047
2048 /* MBC 0x9024-0x91D0, 0x8500 */
2049 s->g3dctl = I915_READ(VLV_G3DCTL);
2050 s->gsckgctl = I915_READ(VLV_GSCKGCTL);
2051 s->mbctl = I915_READ(GEN6_MBCTL);
2052
2053 /* GCP 0x9400-0x9424, 0x8100-0x810C */
2054 s->ucgctl1 = I915_READ(GEN6_UCGCTL1);
2055 s->ucgctl3 = I915_READ(GEN6_UCGCTL3);
2056 s->rcgctl1 = I915_READ(GEN6_RCGCTL1);
2057 s->rcgctl2 = I915_READ(GEN6_RCGCTL2);
2058 s->rstctl = I915_READ(GEN6_RSTCTL);
2059 s->misccpctl = I915_READ(GEN7_MISCCPCTL);
2060
2061 /* GPM 0xA000-0xAA84, 0x8000-0x80FC */
2062 s->gfxpause = I915_READ(GEN6_GFXPAUSE);
2063 s->rpdeuhwtc = I915_READ(GEN6_RPDEUHWTC);
2064 s->rpdeuc = I915_READ(GEN6_RPDEUC);
2065 s->ecobus = I915_READ(ECOBUS);
2066 s->pwrdwnupctl = I915_READ(VLV_PWRDWNUPCTL);
2067 s->rp_down_timeout = I915_READ(GEN6_RP_DOWN_TIMEOUT);
2068 s->rp_deucsw = I915_READ(GEN6_RPDEUCSW);
2069 s->rcubmabdtmr = I915_READ(GEN6_RCUBMABDTMR);
2070 s->rcedata = I915_READ(VLV_RCEDATA);
2071 s->spare2gh = I915_READ(VLV_SPAREG2H);
2072
2073 /* Display CZ domain, 0x4400C-0x4402C, 0x4F000-0x4F11F */
2074 s->gt_imr = I915_READ(GTIMR);
2075 s->gt_ier = I915_READ(GTIER);
2076 s->pm_imr = I915_READ(GEN6_PMIMR);
2077 s->pm_ier = I915_READ(GEN6_PMIER);
2078
2079 for (i = 0; i < ARRAY_SIZE(s->gt_scratch); i++)
22dfe79f 2080 s->gt_scratch[i] = I915_READ(GEN7_GT_SCRATCH(i));
ddeea5b0
ID
2081
2082 /* GT SA CZ domain, 0x100000-0x138124 */
2083 s->tilectl = I915_READ(TILECTL);
2084 s->gt_fifoctl = I915_READ(GTFIFOCTL);
2085 s->gtlc_wake_ctrl = I915_READ(VLV_GTLC_WAKE_CTRL);
2086 s->gtlc_survive = I915_READ(VLV_GTLC_SURVIVABILITY_REG);
2087 s->pmwgicz = I915_READ(VLV_PMWGICZ);
2088
2089 /* Gunit-Display CZ domain, 0x182028-0x1821CF */
2090 s->gu_ctl0 = I915_READ(VLV_GU_CTL0);
2091 s->gu_ctl1 = I915_READ(VLV_GU_CTL1);
9c25210f 2092 s->pcbr = I915_READ(VLV_PCBR);
ddeea5b0
ID
2093 s->clock_gate_dis2 = I915_READ(VLV_GUNIT_CLOCK_GATE2);
2094
2095 /*
2096 * Not saving any of:
2097 * DFT, 0x9800-0x9EC0
2098 * SARB, 0xB000-0xB1FC
2099 * GAC, 0x5208-0x524C, 0x14000-0x14C000
2100 * PCI CFG
2101 */
2102}
2103
2104static void vlv_restore_gunit_s0ix_state(struct drm_i915_private *dev_priv)
2105{
2106 struct vlv_s0ix_state *s = &dev_priv->vlv_s0ix_state;
2107 u32 val;
2108 int i;
2109
2110 /* GAM 0x4000-0x4770 */
2111 I915_WRITE(GEN7_WR_WATERMARK, s->wr_watermark);
2112 I915_WRITE(GEN7_GFX_PRIO_CTRL, s->gfx_prio_ctrl);
2113 I915_WRITE(ARB_MODE, s->arb_mode | (0xffff << 16));
2114 I915_WRITE(GEN7_GFX_PEND_TLB0, s->gfx_pend_tlb0);
2115 I915_WRITE(GEN7_GFX_PEND_TLB1, s->gfx_pend_tlb1);
2116
2117 for (i = 0; i < ARRAY_SIZE(s->lra_limits); i++)
22dfe79f 2118 I915_WRITE(GEN7_LRA_LIMITS(i), s->lra_limits[i]);
ddeea5b0
ID
2119
2120 I915_WRITE(GEN7_MEDIA_MAX_REQ_COUNT, s->media_max_req_count);
b5f1c97f 2121 I915_WRITE(GEN7_GFX_MAX_REQ_COUNT, s->gfx_max_req_count);
ddeea5b0
ID
2122
2123 I915_WRITE(RENDER_HWS_PGA_GEN7, s->render_hwsp);
2124 I915_WRITE(GAM_ECOCHK, s->ecochk);
2125 I915_WRITE(BSD_HWS_PGA_GEN7, s->bsd_hwsp);
2126 I915_WRITE(BLT_HWS_PGA_GEN7, s->blt_hwsp);
2127
2128 I915_WRITE(GEN7_TLB_RD_ADDR, s->tlb_rd_addr);
2129
2130 /* MBC 0x9024-0x91D0, 0x8500 */
2131 I915_WRITE(VLV_G3DCTL, s->g3dctl);
2132 I915_WRITE(VLV_GSCKGCTL, s->gsckgctl);
2133 I915_WRITE(GEN6_MBCTL, s->mbctl);
2134
2135 /* GCP 0x9400-0x9424, 0x8100-0x810C */
2136 I915_WRITE(GEN6_UCGCTL1, s->ucgctl1);
2137 I915_WRITE(GEN6_UCGCTL3, s->ucgctl3);
2138 I915_WRITE(GEN6_RCGCTL1, s->rcgctl1);
2139 I915_WRITE(GEN6_RCGCTL2, s->rcgctl2);
2140 I915_WRITE(GEN6_RSTCTL, s->rstctl);
2141 I915_WRITE(GEN7_MISCCPCTL, s->misccpctl);
2142
2143 /* GPM 0xA000-0xAA84, 0x8000-0x80FC */
2144 I915_WRITE(GEN6_GFXPAUSE, s->gfxpause);
2145 I915_WRITE(GEN6_RPDEUHWTC, s->rpdeuhwtc);
2146 I915_WRITE(GEN6_RPDEUC, s->rpdeuc);
2147 I915_WRITE(ECOBUS, s->ecobus);
2148 I915_WRITE(VLV_PWRDWNUPCTL, s->pwrdwnupctl);
2149 I915_WRITE(GEN6_RP_DOWN_TIMEOUT,s->rp_down_timeout);
2150 I915_WRITE(GEN6_RPDEUCSW, s->rp_deucsw);
2151 I915_WRITE(GEN6_RCUBMABDTMR, s->rcubmabdtmr);
2152 I915_WRITE(VLV_RCEDATA, s->rcedata);
2153 I915_WRITE(VLV_SPAREG2H, s->spare2gh);
2154
2155 /* Display CZ domain, 0x4400C-0x4402C, 0x4F000-0x4F11F */
2156 I915_WRITE(GTIMR, s->gt_imr);
2157 I915_WRITE(GTIER, s->gt_ier);
2158 I915_WRITE(GEN6_PMIMR, s->pm_imr);
2159 I915_WRITE(GEN6_PMIER, s->pm_ier);
2160
2161 for (i = 0; i < ARRAY_SIZE(s->gt_scratch); i++)
22dfe79f 2162 I915_WRITE(GEN7_GT_SCRATCH(i), s->gt_scratch[i]);
ddeea5b0
ID
2163
2164 /* GT SA CZ domain, 0x100000-0x138124 */
2165 I915_WRITE(TILECTL, s->tilectl);
2166 I915_WRITE(GTFIFOCTL, s->gt_fifoctl);
2167 /*
2168 * Preserve the GT allow wake and GFX force clock bit, they are not
2169 * be restored, as they are used to control the s0ix suspend/resume
2170 * sequence by the caller.
2171 */
2172 val = I915_READ(VLV_GTLC_WAKE_CTRL);
2173 val &= VLV_GTLC_ALLOWWAKEREQ;
2174 val |= s->gtlc_wake_ctrl & ~VLV_GTLC_ALLOWWAKEREQ;
2175 I915_WRITE(VLV_GTLC_WAKE_CTRL, val);
2176
2177 val = I915_READ(VLV_GTLC_SURVIVABILITY_REG);
2178 val &= VLV_GFX_CLK_FORCE_ON_BIT;
2179 val |= s->gtlc_survive & ~VLV_GFX_CLK_FORCE_ON_BIT;
2180 I915_WRITE(VLV_GTLC_SURVIVABILITY_REG, val);
2181
2182 I915_WRITE(VLV_PMWGICZ, s->pmwgicz);
2183
2184 /* Gunit-Display CZ domain, 0x182028-0x1821CF */
2185 I915_WRITE(VLV_GU_CTL0, s->gu_ctl0);
2186 I915_WRITE(VLV_GU_CTL1, s->gu_ctl1);
9c25210f 2187 I915_WRITE(VLV_PCBR, s->pcbr);
ddeea5b0
ID
2188 I915_WRITE(VLV_GUNIT_CLOCK_GATE2, s->clock_gate_dis2);
2189}
2190
650ad970
ID
2191int vlv_force_gfx_clock(struct drm_i915_private *dev_priv, bool force_on)
2192{
2193 u32 val;
2194 int err;
2195
650ad970
ID
2196 val = I915_READ(VLV_GTLC_SURVIVABILITY_REG);
2197 val &= ~VLV_GFX_CLK_FORCE_ON_BIT;
2198 if (force_on)
2199 val |= VLV_GFX_CLK_FORCE_ON_BIT;
2200 I915_WRITE(VLV_GTLC_SURVIVABILITY_REG, val);
2201
2202 if (!force_on)
2203 return 0;
2204
c6ddc5f3
CW
2205 err = intel_wait_for_register(dev_priv,
2206 VLV_GTLC_SURVIVABILITY_REG,
2207 VLV_GFX_CLK_STATUS_BIT,
2208 VLV_GFX_CLK_STATUS_BIT,
2209 20);
650ad970
ID
2210 if (err)
2211 DRM_ERROR("timeout waiting for GFX clock force-on (%08x)\n",
2212 I915_READ(VLV_GTLC_SURVIVABILITY_REG));
2213
2214 return err;
650ad970
ID
2215}
2216
ddeea5b0
ID
2217static int vlv_allow_gt_wake(struct drm_i915_private *dev_priv, bool allow)
2218{
2219 u32 val;
2220 int err = 0;
2221
2222 val = I915_READ(VLV_GTLC_WAKE_CTRL);
2223 val &= ~VLV_GTLC_ALLOWWAKEREQ;
2224 if (allow)
2225 val |= VLV_GTLC_ALLOWWAKEREQ;
2226 I915_WRITE(VLV_GTLC_WAKE_CTRL, val);
2227 POSTING_READ(VLV_GTLC_WAKE_CTRL);
2228
b2736695
CW
2229 err = intel_wait_for_register(dev_priv,
2230 VLV_GTLC_PW_STATUS,
2231 VLV_GTLC_ALLOWWAKEACK,
2232 allow,
2233 1);
ddeea5b0
ID
2234 if (err)
2235 DRM_ERROR("timeout disabling GT waking\n");
b2736695 2236
ddeea5b0 2237 return err;
ddeea5b0
ID
2238}
2239
2240static int vlv_wait_for_gt_wells(struct drm_i915_private *dev_priv,
2241 bool wait_for_on)
2242{
2243 u32 mask;
2244 u32 val;
2245 int err;
2246
2247 mask = VLV_GTLC_PW_MEDIA_STATUS_MASK | VLV_GTLC_PW_RENDER_STATUS_MASK;
2248 val = wait_for_on ? mask : 0;
41ce405e 2249 if ((I915_READ(VLV_GTLC_PW_STATUS) & mask) == val)
ddeea5b0
ID
2250 return 0;
2251
2252 DRM_DEBUG_KMS("waiting for GT wells to go %s (%08x)\n",
87ad3212
JN
2253 onoff(wait_for_on),
2254 I915_READ(VLV_GTLC_PW_STATUS));
ddeea5b0
ID
2255
2256 /*
2257 * RC6 transitioning can be delayed up to 2 msec (see
2258 * valleyview_enable_rps), use 3 msec for safety.
2259 */
41ce405e
CW
2260 err = intel_wait_for_register(dev_priv,
2261 VLV_GTLC_PW_STATUS, mask, val,
2262 3);
ddeea5b0
ID
2263 if (err)
2264 DRM_ERROR("timeout waiting for GT wells to go %s\n",
87ad3212 2265 onoff(wait_for_on));
ddeea5b0
ID
2266
2267 return err;
ddeea5b0
ID
2268}
2269
2270static void vlv_check_no_gt_access(struct drm_i915_private *dev_priv)
2271{
2272 if (!(I915_READ(VLV_GTLC_PW_STATUS) & VLV_GTLC_ALLOWWAKEERR))
2273 return;
2274
6fa283b0 2275 DRM_DEBUG_DRIVER("GT register access while GT waking disabled\n");
ddeea5b0
ID
2276 I915_WRITE(VLV_GTLC_PW_STATUS, VLV_GTLC_ALLOWWAKEERR);
2277}
2278
ebc32824 2279static int vlv_suspend_complete(struct drm_i915_private *dev_priv)
ddeea5b0
ID
2280{
2281 u32 mask;
2282 int err;
2283
2284 /*
2285 * Bspec defines the following GT well on flags as debug only, so
2286 * don't treat them as hard failures.
2287 */
2288 (void)vlv_wait_for_gt_wells(dev_priv, false);
2289
2290 mask = VLV_GTLC_RENDER_CTX_EXISTS | VLV_GTLC_MEDIA_CTX_EXISTS;
2291 WARN_ON((I915_READ(VLV_GTLC_WAKE_CTRL) & mask) != mask);
2292
2293 vlv_check_no_gt_access(dev_priv);
2294
2295 err = vlv_force_gfx_clock(dev_priv, true);
2296 if (err)
2297 goto err1;
2298
2299 err = vlv_allow_gt_wake(dev_priv, false);
2300 if (err)
2301 goto err2;
98711167 2302
2d1fe073 2303 if (!IS_CHERRYVIEW(dev_priv))
98711167 2304 vlv_save_gunit_s0ix_state(dev_priv);
ddeea5b0
ID
2305
2306 err = vlv_force_gfx_clock(dev_priv, false);
2307 if (err)
2308 goto err2;
2309
2310 return 0;
2311
2312err2:
2313 /* For safety always re-enable waking and disable gfx clock forcing */
2314 vlv_allow_gt_wake(dev_priv, true);
2315err1:
2316 vlv_force_gfx_clock(dev_priv, false);
2317
2318 return err;
2319}
2320
016970be
SK
2321static int vlv_resume_prepare(struct drm_i915_private *dev_priv,
2322 bool rpm_resume)
ddeea5b0 2323{
ddeea5b0
ID
2324 int err;
2325 int ret;
2326
2327 /*
2328 * If any of the steps fail just try to continue, that's the best we
2329 * can do at this point. Return the first error code (which will also
2330 * leave RPM permanently disabled).
2331 */
2332 ret = vlv_force_gfx_clock(dev_priv, true);
2333
2d1fe073 2334 if (!IS_CHERRYVIEW(dev_priv))
98711167 2335 vlv_restore_gunit_s0ix_state(dev_priv);
ddeea5b0
ID
2336
2337 err = vlv_allow_gt_wake(dev_priv, true);
2338 if (!ret)
2339 ret = err;
2340
2341 err = vlv_force_gfx_clock(dev_priv, false);
2342 if (!ret)
2343 ret = err;
2344
2345 vlv_check_no_gt_access(dev_priv);
2346
7c108fd8 2347 if (rpm_resume)
46f16e63 2348 intel_init_clock_gating(dev_priv);
ddeea5b0
ID
2349
2350 return ret;
2351}
2352
c49d13ee 2353static int intel_runtime_suspend(struct device *kdev)
8a187455 2354{
c49d13ee 2355 struct pci_dev *pdev = to_pci_dev(kdev);
8a187455 2356 struct drm_device *dev = pci_get_drvdata(pdev);
fac5e23e 2357 struct drm_i915_private *dev_priv = to_i915(dev);
0ab9cfeb 2358 int ret;
8a187455 2359
dc97997a 2360 if (WARN_ON_ONCE(!(dev_priv->rps.enabled && intel_enable_rc6())))
c6df39b5
ID
2361 return -ENODEV;
2362
6772ffe0 2363 if (WARN_ON_ONCE(!HAS_RUNTIME_PM(dev_priv)))
604effb7
ID
2364 return -ENODEV;
2365
8a187455
PZ
2366 DRM_DEBUG_KMS("Suspending device\n");
2367
1f814dac
ID
2368 disable_rpm_wakeref_asserts(dev_priv);
2369
d6102977
ID
2370 /*
2371 * We are safe here against re-faults, since the fault handler takes
2372 * an RPM reference.
2373 */
7c108fd8 2374 i915_gem_runtime_suspend(dev_priv);
d6102977 2375
bf9e8429 2376 intel_guc_suspend(dev_priv);
a1c41994 2377
2eb5252e 2378 intel_runtime_pm_disable_interrupts(dev_priv);
b5478bcd 2379
507e126e 2380 ret = 0;
b9fd799e 2381 if (IS_GEN9_LP(dev_priv)) {
507e126e
ID
2382 bxt_display_core_uninit(dev_priv);
2383 bxt_enable_dc9(dev_priv);
2384 } else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
2385 hsw_enable_pc8(dev_priv);
2386 } else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
2387 ret = vlv_suspend_complete(dev_priv);
2388 }
2389
0ab9cfeb
ID
2390 if (ret) {
2391 DRM_ERROR("Runtime suspend failed, disabling it (%d)\n", ret);
b963291c 2392 intel_runtime_pm_enable_interrupts(dev_priv);
0ab9cfeb 2393
1f814dac
ID
2394 enable_rpm_wakeref_asserts(dev_priv);
2395
0ab9cfeb
ID
2396 return ret;
2397 }
a8a8bd54 2398
68f60946 2399 intel_uncore_suspend(dev_priv);
1f814dac
ID
2400
2401 enable_rpm_wakeref_asserts(dev_priv);
2402 WARN_ON_ONCE(atomic_read(&dev_priv->pm.wakeref_count));
55ec45c2 2403
bc3b9346 2404 if (intel_uncore_arm_unclaimed_mmio_detection(dev_priv))
55ec45c2
MK
2405 DRM_ERROR("Unclaimed access detected prior to suspending\n");
2406
8a187455 2407 dev_priv->pm.suspended = true;
1fb2362b
KCA
2408
2409 /*
c8a0bd42
PZ
2410 * FIXME: We really should find a document that references the arguments
2411 * used below!
1fb2362b 2412 */
6f9f4b7a 2413 if (IS_BROADWELL(dev_priv)) {
d37ae19a
PZ
2414 /*
2415 * On Broadwell, if we use PCI_D1 the PCH DDI ports will stop
2416 * being detected, and the call we do at intel_runtime_resume()
2417 * won't be able to restore them. Since PCI_D3hot matches the
2418 * actual specification and appears to be working, use it.
2419 */
6f9f4b7a 2420 intel_opregion_notify_adapter(dev_priv, PCI_D3hot);
d37ae19a 2421 } else {
c8a0bd42
PZ
2422 /*
2423 * current versions of firmware which depend on this opregion
2424 * notification have repurposed the D1 definition to mean
2425 * "runtime suspended" vs. what you would normally expect (D3)
2426 * to distinguish it from notifications that might be sent via
2427 * the suspend path.
2428 */
6f9f4b7a 2429 intel_opregion_notify_adapter(dev_priv, PCI_D1);
c8a0bd42 2430 }
8a187455 2431
59bad947 2432 assert_forcewakes_inactive(dev_priv);
dc9fb09c 2433
21d6e0bd 2434 if (!IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv))
19625e85
L
2435 intel_hpd_poll_init(dev_priv);
2436
a8a8bd54 2437 DRM_DEBUG_KMS("Device suspended\n");
8a187455
PZ
2438 return 0;
2439}
2440
c49d13ee 2441static int intel_runtime_resume(struct device *kdev)
8a187455 2442{
c49d13ee 2443 struct pci_dev *pdev = to_pci_dev(kdev);
8a187455 2444 struct drm_device *dev = pci_get_drvdata(pdev);
fac5e23e 2445 struct drm_i915_private *dev_priv = to_i915(dev);
1a5df187 2446 int ret = 0;
8a187455 2447
6772ffe0 2448 if (WARN_ON_ONCE(!HAS_RUNTIME_PM(dev_priv)))
604effb7 2449 return -ENODEV;
8a187455
PZ
2450
2451 DRM_DEBUG_KMS("Resuming device\n");
2452
1f814dac
ID
2453 WARN_ON_ONCE(atomic_read(&dev_priv->pm.wakeref_count));
2454 disable_rpm_wakeref_asserts(dev_priv);
2455
6f9f4b7a 2456 intel_opregion_notify_adapter(dev_priv, PCI_D0);
8a187455 2457 dev_priv->pm.suspended = false;
55ec45c2
MK
2458 if (intel_uncore_unclaimed_mmio(dev_priv))
2459 DRM_DEBUG_DRIVER("Unclaimed access during suspend, bios?\n");
8a187455 2460
bf9e8429 2461 intel_guc_resume(dev_priv);
a1c41994 2462
1a5df187 2463 if (IS_GEN6(dev_priv))
c39055b0 2464 intel_init_pch_refclk(dev_priv);
31335cec 2465
b9fd799e 2466 if (IS_GEN9_LP(dev_priv)) {
507e126e
ID
2467 bxt_disable_dc9(dev_priv);
2468 bxt_display_core_init(dev_priv, true);
f62c79b3
ID
2469 if (dev_priv->csr.dmc_payload &&
2470 (dev_priv->csr.allowed_dc_mask & DC_STATE_EN_UPTO_DC5))
2471 gen9_enable_dc5(dev_priv);
507e126e 2472 } else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
1a5df187 2473 hsw_disable_pc8(dev_priv);
507e126e 2474 } else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
1a5df187 2475 ret = vlv_resume_prepare(dev_priv, true);
507e126e 2476 }
1a5df187 2477
0ab9cfeb
ID
2478 /*
2479 * No point of rolling back things in case of an error, as the best
2480 * we can do is to hope that things will still work (and disable RPM).
2481 */
c6be607a 2482 i915_gem_init_swizzling(dev_priv);
83bf6d55 2483 i915_gem_restore_fences(dev_priv);
92b806d3 2484
b963291c 2485 intel_runtime_pm_enable_interrupts(dev_priv);
08d8a232
VS
2486
2487 /*
2488 * On VLV/CHV display interrupts are part of the display
2489 * power well, so hpd is reinitialized from there. For
2490 * everyone else do it here.
2491 */
666a4537 2492 if (!IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv))
08d8a232
VS
2493 intel_hpd_init(dev_priv);
2494
1f814dac
ID
2495 enable_rpm_wakeref_asserts(dev_priv);
2496
0ab9cfeb
ID
2497 if (ret)
2498 DRM_ERROR("Runtime resume failed, disabling it (%d)\n", ret);
2499 else
2500 DRM_DEBUG_KMS("Device resumed\n");
2501
2502 return ret;
8a187455
PZ
2503}
2504
42f5551d 2505const struct dev_pm_ops i915_pm_ops = {
5545dbbf
ID
2506 /*
2507 * S0ix (via system suspend) and S3 event handlers [PMSG_SUSPEND,
2508 * PMSG_RESUME]
2509 */
0206e353 2510 .suspend = i915_pm_suspend,
76c4b250
ID
2511 .suspend_late = i915_pm_suspend_late,
2512 .resume_early = i915_pm_resume_early,
0206e353 2513 .resume = i915_pm_resume,
5545dbbf
ID
2514
2515 /*
2516 * S4 event handlers
2517 * @freeze, @freeze_late : called (1) before creating the
2518 * hibernation image [PMSG_FREEZE] and
2519 * (2) after rebooting, before restoring
2520 * the image [PMSG_QUIESCE]
2521 * @thaw, @thaw_early : called (1) after creating the hibernation
2522 * image, before writing it [PMSG_THAW]
2523 * and (2) after failing to create or
2524 * restore the image [PMSG_RECOVER]
2525 * @poweroff, @poweroff_late: called after writing the hibernation
2526 * image, before rebooting [PMSG_HIBERNATE]
2527 * @restore, @restore_early : called after rebooting and restoring the
2528 * hibernation image [PMSG_RESTORE]
2529 */
1f19ac2a
CW
2530 .freeze = i915_pm_freeze,
2531 .freeze_late = i915_pm_freeze_late,
2532 .thaw_early = i915_pm_thaw_early,
2533 .thaw = i915_pm_thaw,
36d61e67 2534 .poweroff = i915_pm_suspend,
ab3be73f 2535 .poweroff_late = i915_pm_poweroff_late,
1f19ac2a
CW
2536 .restore_early = i915_pm_restore_early,
2537 .restore = i915_pm_restore,
5545dbbf
ID
2538
2539 /* S0ix (via runtime suspend) event handlers */
97bea207
PZ
2540 .runtime_suspend = intel_runtime_suspend,
2541 .runtime_resume = intel_runtime_resume,
cbda12d7
ZW
2542};
2543
78b68556 2544static const struct vm_operations_struct i915_gem_vm_ops = {
de151cf6 2545 .fault = i915_gem_fault,
ab00b3e5
JB
2546 .open = drm_gem_vm_open,
2547 .close = drm_gem_vm_close,
de151cf6
JB
2548};
2549
e08e96de
AV
2550static const struct file_operations i915_driver_fops = {
2551 .owner = THIS_MODULE,
2552 .open = drm_open,
2553 .release = drm_release,
2554 .unlocked_ioctl = drm_ioctl,
2555 .mmap = drm_gem_mmap,
2556 .poll = drm_poll,
e08e96de 2557 .read = drm_read,
e08e96de 2558 .compat_ioctl = i915_compat_ioctl,
e08e96de
AV
2559 .llseek = noop_llseek,
2560};
2561
0673ad47
CW
2562static int
2563i915_gem_reject_pin_ioctl(struct drm_device *dev, void *data,
2564 struct drm_file *file)
2565{
2566 return -ENODEV;
2567}
2568
2569static const struct drm_ioctl_desc i915_ioctls[] = {
2570 DRM_IOCTL_DEF_DRV(I915_INIT, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
2571 DRM_IOCTL_DEF_DRV(I915_FLUSH, drm_noop, DRM_AUTH),
2572 DRM_IOCTL_DEF_DRV(I915_FLIP, drm_noop, DRM_AUTH),
2573 DRM_IOCTL_DEF_DRV(I915_BATCHBUFFER, drm_noop, DRM_AUTH),
2574 DRM_IOCTL_DEF_DRV(I915_IRQ_EMIT, drm_noop, DRM_AUTH),
2575 DRM_IOCTL_DEF_DRV(I915_IRQ_WAIT, drm_noop, DRM_AUTH),
2576 DRM_IOCTL_DEF_DRV(I915_GETPARAM, i915_getparam, DRM_AUTH|DRM_RENDER_ALLOW),
2577 DRM_IOCTL_DEF_DRV(I915_SETPARAM, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
2578 DRM_IOCTL_DEF_DRV(I915_ALLOC, drm_noop, DRM_AUTH),
2579 DRM_IOCTL_DEF_DRV(I915_FREE, drm_noop, DRM_AUTH),
2580 DRM_IOCTL_DEF_DRV(I915_INIT_HEAP, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
2581 DRM_IOCTL_DEF_DRV(I915_CMDBUFFER, drm_noop, DRM_AUTH),
2582 DRM_IOCTL_DEF_DRV(I915_DESTROY_HEAP, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
2583 DRM_IOCTL_DEF_DRV(I915_SET_VBLANK_PIPE, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
2584 DRM_IOCTL_DEF_DRV(I915_GET_VBLANK_PIPE, drm_noop, DRM_AUTH),
2585 DRM_IOCTL_DEF_DRV(I915_VBLANK_SWAP, drm_noop, DRM_AUTH),
2586 DRM_IOCTL_DEF_DRV(I915_HWS_ADDR, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
2587 DRM_IOCTL_DEF_DRV(I915_GEM_INIT, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
2588 DRM_IOCTL_DEF_DRV(I915_GEM_EXECBUFFER, i915_gem_execbuffer, DRM_AUTH),
fec0445c 2589 DRM_IOCTL_DEF_DRV(I915_GEM_EXECBUFFER2_WR, i915_gem_execbuffer2, DRM_AUTH|DRM_RENDER_ALLOW),
0673ad47
CW
2590 DRM_IOCTL_DEF_DRV(I915_GEM_PIN, i915_gem_reject_pin_ioctl, DRM_AUTH|DRM_ROOT_ONLY),
2591 DRM_IOCTL_DEF_DRV(I915_GEM_UNPIN, i915_gem_reject_pin_ioctl, DRM_AUTH|DRM_ROOT_ONLY),
2592 DRM_IOCTL_DEF_DRV(I915_GEM_BUSY, i915_gem_busy_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
2593 DRM_IOCTL_DEF_DRV(I915_GEM_SET_CACHING, i915_gem_set_caching_ioctl, DRM_RENDER_ALLOW),
2594 DRM_IOCTL_DEF_DRV(I915_GEM_GET_CACHING, i915_gem_get_caching_ioctl, DRM_RENDER_ALLOW),
2595 DRM_IOCTL_DEF_DRV(I915_GEM_THROTTLE, i915_gem_throttle_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
2596 DRM_IOCTL_DEF_DRV(I915_GEM_ENTERVT, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
2597 DRM_IOCTL_DEF_DRV(I915_GEM_LEAVEVT, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
2598 DRM_IOCTL_DEF_DRV(I915_GEM_CREATE, i915_gem_create_ioctl, DRM_RENDER_ALLOW),
2599 DRM_IOCTL_DEF_DRV(I915_GEM_PREAD, i915_gem_pread_ioctl, DRM_RENDER_ALLOW),
2600 DRM_IOCTL_DEF_DRV(I915_GEM_PWRITE, i915_gem_pwrite_ioctl, DRM_RENDER_ALLOW),
2601 DRM_IOCTL_DEF_DRV(I915_GEM_MMAP, i915_gem_mmap_ioctl, DRM_RENDER_ALLOW),
2602 DRM_IOCTL_DEF_DRV(I915_GEM_MMAP_GTT, i915_gem_mmap_gtt_ioctl, DRM_RENDER_ALLOW),
2603 DRM_IOCTL_DEF_DRV(I915_GEM_SET_DOMAIN, i915_gem_set_domain_ioctl, DRM_RENDER_ALLOW),
2604 DRM_IOCTL_DEF_DRV(I915_GEM_SW_FINISH, i915_gem_sw_finish_ioctl, DRM_RENDER_ALLOW),
111dbcab
CW
2605 DRM_IOCTL_DEF_DRV(I915_GEM_SET_TILING, i915_gem_set_tiling_ioctl, DRM_RENDER_ALLOW),
2606 DRM_IOCTL_DEF_DRV(I915_GEM_GET_TILING, i915_gem_get_tiling_ioctl, DRM_RENDER_ALLOW),
0673ad47
CW
2607 DRM_IOCTL_DEF_DRV(I915_GEM_GET_APERTURE, i915_gem_get_aperture_ioctl, DRM_RENDER_ALLOW),
2608 DRM_IOCTL_DEF_DRV(I915_GET_PIPE_FROM_CRTC_ID, intel_get_pipe_from_crtc_id, 0),
2609 DRM_IOCTL_DEF_DRV(I915_GEM_MADVISE, i915_gem_madvise_ioctl, DRM_RENDER_ALLOW),
2610 DRM_IOCTL_DEF_DRV(I915_OVERLAY_PUT_IMAGE, intel_overlay_put_image_ioctl, DRM_MASTER|DRM_CONTROL_ALLOW),
2611 DRM_IOCTL_DEF_DRV(I915_OVERLAY_ATTRS, intel_overlay_attrs_ioctl, DRM_MASTER|DRM_CONTROL_ALLOW),
2612 DRM_IOCTL_DEF_DRV(I915_SET_SPRITE_COLORKEY, intel_sprite_set_colorkey, DRM_MASTER|DRM_CONTROL_ALLOW),
2613 DRM_IOCTL_DEF_DRV(I915_GET_SPRITE_COLORKEY, drm_noop, DRM_MASTER|DRM_CONTROL_ALLOW),
2614 DRM_IOCTL_DEF_DRV(I915_GEM_WAIT, i915_gem_wait_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
2615 DRM_IOCTL_DEF_DRV(I915_GEM_CONTEXT_CREATE, i915_gem_context_create_ioctl, DRM_RENDER_ALLOW),
2616 DRM_IOCTL_DEF_DRV(I915_GEM_CONTEXT_DESTROY, i915_gem_context_destroy_ioctl, DRM_RENDER_ALLOW),
2617 DRM_IOCTL_DEF_DRV(I915_REG_READ, i915_reg_read_ioctl, DRM_RENDER_ALLOW),
2618 DRM_IOCTL_DEF_DRV(I915_GET_RESET_STATS, i915_gem_context_reset_stats_ioctl, DRM_RENDER_ALLOW),
2619 DRM_IOCTL_DEF_DRV(I915_GEM_USERPTR, i915_gem_userptr_ioctl, DRM_RENDER_ALLOW),
2620 DRM_IOCTL_DEF_DRV(I915_GEM_CONTEXT_GETPARAM, i915_gem_context_getparam_ioctl, DRM_RENDER_ALLOW),
2621 DRM_IOCTL_DEF_DRV(I915_GEM_CONTEXT_SETPARAM, i915_gem_context_setparam_ioctl, DRM_RENDER_ALLOW),
eec688e1 2622 DRM_IOCTL_DEF_DRV(I915_PERF_OPEN, i915_perf_open_ioctl, DRM_RENDER_ALLOW),
0673ad47
CW
2623};
2624
1da177e4 2625static struct drm_driver driver = {
0c54781b
MW
2626 /* Don't use MTRRs here; the Xserver or userspace app should
2627 * deal with them for Intel hardware.
792d2b9a 2628 */
673a394b 2629 .driver_features =
10ba5012 2630 DRIVER_HAVE_IRQ | DRIVER_IRQ_SHARED | DRIVER_GEM | DRIVER_PRIME |
8d2b47dd 2631 DRIVER_RENDER | DRIVER_MODESET | DRIVER_ATOMIC,
cad3688f 2632 .release = i915_driver_release,
673a394b 2633 .open = i915_driver_open,
22eae947 2634 .lastclose = i915_driver_lastclose,
673a394b 2635 .postclose = i915_driver_postclose,
915b4d11 2636 .set_busid = drm_pci_set_busid,
d8e29209 2637
b1f788c6 2638 .gem_close_object = i915_gem_close_object,
f0cd5182 2639 .gem_free_object_unlocked = i915_gem_free_object,
de151cf6 2640 .gem_vm_ops = &i915_gem_vm_ops,
1286ff73
DV
2641
2642 .prime_handle_to_fd = drm_gem_prime_handle_to_fd,
2643 .prime_fd_to_handle = drm_gem_prime_fd_to_handle,
2644 .gem_prime_export = i915_gem_prime_export,
2645 .gem_prime_import = i915_gem_prime_import,
2646
ff72145b 2647 .dumb_create = i915_gem_dumb_create,
da6b51d0 2648 .dumb_map_offset = i915_gem_mmap_gtt,
43387b37 2649 .dumb_destroy = drm_gem_dumb_destroy,
1da177e4 2650 .ioctls = i915_ioctls,
0673ad47 2651 .num_ioctls = ARRAY_SIZE(i915_ioctls),
e08e96de 2652 .fops = &i915_driver_fops,
22eae947
DA
2653 .name = DRIVER_NAME,
2654 .desc = DRIVER_DESC,
2655 .date = DRIVER_DATE,
2656 .major = DRIVER_MAJOR,
2657 .minor = DRIVER_MINOR,
2658 .patchlevel = DRIVER_PATCHLEVEL,
1da177e4 2659};
66d9cb5d
CW
2660
2661#if IS_ENABLED(CONFIG_DRM_I915_SELFTEST)
2662#include "selftests/mock_drm.c"
2663#endif