]> git.proxmox.com Git - mirror_ubuntu-zesty-kernel.git/blame - drivers/gpu/drm/i915/i915_drv.c
drm/i915: IVB FBC WaFbcDisableDpfcClockGating
[mirror_ubuntu-zesty-kernel.git] / drivers / gpu / drm / i915 / i915_drv.c
CommitLineData
1da177e4
LT
1/* i915_drv.c -- i830,i845,i855,i865,i915 driver -*- linux-c -*-
2 */
0d6aa60b 3/*
bc54fd1a 4 *
1da177e4
LT
5 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
6 * All Rights Reserved.
bc54fd1a
DA
7 *
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the
10 * "Software"), to deal in the Software without restriction, including
11 * without limitation the rights to use, copy, modify, merge, publish,
12 * distribute, sub license, and/or sell copies of the Software, and to
13 * permit persons to whom the Software is furnished to do so, subject to
14 * the following conditions:
15 *
16 * The above copyright notice and this permission notice (including the
17 * next paragraph) shall be included in all copies or substantial portions
18 * of the Software.
19 *
20 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
21 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
22 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
23 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
24 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
25 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
26 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
27 *
0d6aa60b 28 */
1da177e4 29
5669fcac 30#include <linux/device.h>
760285e7
DH
31#include <drm/drmP.h>
32#include <drm/i915_drm.h>
1da177e4 33#include "i915_drv.h"
990bbdad 34#include "i915_trace.h"
f49f0586 35#include "intel_drv.h"
1da177e4 36
79e53945 37#include <linux/console.h>
e0cd3608 38#include <linux/module.h>
760285e7 39#include <drm/drm_crtc_helper.h>
79e53945 40
a35d9d3c 41static int i915_modeset __read_mostly = -1;
79e53945 42module_param_named(modeset, i915_modeset, int, 0400);
6e96e775
BW
43MODULE_PARM_DESC(modeset,
44 "Use kernel modesetting [KMS] (0=DRM_I915_KMS from .config, "
45 "1=on, -1=force vga console preference [default])");
79e53945 46
a35d9d3c 47unsigned int i915_fbpercrtc __always_unused = 0;
79e53945 48module_param_named(fbpercrtc, i915_fbpercrtc, int, 0400);
1da177e4 49
a726915c 50int i915_panel_ignore_lid __read_mostly = 1;
fca87409 51module_param_named(panel_ignore_lid, i915_panel_ignore_lid, int, 0600);
6e96e775 52MODULE_PARM_DESC(panel_ignore_lid,
a726915c
DV
53 "Override lid status (0=autodetect, 1=autodetect disabled [default], "
54 "-1=force lid closed, -2=force lid open)");
fca87409 55
a35d9d3c 56unsigned int i915_powersave __read_mostly = 1;
0aa99277 57module_param_named(powersave, i915_powersave, int, 0600);
6e96e775
BW
58MODULE_PARM_DESC(powersave,
59 "Enable powersavings, fbc, downclocking, etc. (default: true)");
652c393a 60
f45b5557 61int i915_semaphores __read_mostly = -1;
a1656b90 62module_param_named(semaphores, i915_semaphores, int, 0600);
6e96e775 63MODULE_PARM_DESC(semaphores,
f45b5557 64 "Use semaphores for inter-ring sync (default: -1 (use per-chip defaults))");
a1656b90 65
c0f372b3 66int i915_enable_rc6 __read_mostly = -1;
f57f9c16 67module_param_named(i915_enable_rc6, i915_enable_rc6, int, 0400);
6e96e775 68MODULE_PARM_DESC(i915_enable_rc6,
83b7f9ac
ED
69 "Enable power-saving render C-state 6. "
70 "Different stages can be selected via bitmask values "
71 "(0 = disable; 1 = enable rc6; 2 = enable deep rc6; 4 = enable deepest rc6). "
72 "For example, 3 would enable rc6 and deep rc6, and 7 would enable everything. "
73 "default: -1 (use per-chip default)");
ac668088 74
4415e63b 75int i915_enable_fbc __read_mostly = -1;
c1a9f047 76module_param_named(i915_enable_fbc, i915_enable_fbc, int, 0600);
6e96e775
BW
77MODULE_PARM_DESC(i915_enable_fbc,
78 "Enable frame buffer compression for power savings "
cd0de039 79 "(default: -1 (use per-chip default))");
c1a9f047 80
a35d9d3c 81unsigned int i915_lvds_downclock __read_mostly = 0;
33814341 82module_param_named(lvds_downclock, i915_lvds_downclock, int, 0400);
6e96e775
BW
83MODULE_PARM_DESC(lvds_downclock,
84 "Use panel (LVDS/eDP) downclocking for power savings "
85 "(default: false)");
33814341 86
121d527a
TI
87int i915_lvds_channel_mode __read_mostly;
88module_param_named(lvds_channel_mode, i915_lvds_channel_mode, int, 0600);
89MODULE_PARM_DESC(lvds_channel_mode,
90 "Specify LVDS channel mode "
91 "(0=probe BIOS [default], 1=single-channel, 2=dual-channel)");
92
4415e63b 93int i915_panel_use_ssc __read_mostly = -1;
a7615030 94module_param_named(lvds_use_ssc, i915_panel_use_ssc, int, 0600);
6e96e775
BW
95MODULE_PARM_DESC(lvds_use_ssc,
96 "Use Spread Spectrum Clock with panels [LVDS/eDP] "
72bbe58c 97 "(default: auto from VBT)");
a7615030 98
a35d9d3c 99int i915_vbt_sdvo_panel_type __read_mostly = -1;
5a1e5b6c 100module_param_named(vbt_sdvo_panel_type, i915_vbt_sdvo_panel_type, int, 0600);
6e96e775 101MODULE_PARM_DESC(vbt_sdvo_panel_type,
c10e408a
MF
102 "Override/Ignore selection of SDVO panel mode in the VBT "
103 "(-2=ignore, -1=auto [default], index in VBT BIOS table)");
5a1e5b6c 104
a35d9d3c 105static bool i915_try_reset __read_mostly = true;
d78cb50b 106module_param_named(reset, i915_try_reset, bool, 0600);
6e96e775 107MODULE_PARM_DESC(reset, "Attempt GPU resets (default: true)");
d78cb50b 108
a35d9d3c 109bool i915_enable_hangcheck __read_mostly = true;
3e0dc6b0 110module_param_named(enable_hangcheck, i915_enable_hangcheck, bool, 0644);
6e96e775
BW
111MODULE_PARM_DESC(enable_hangcheck,
112 "Periodically check GPU activity for detecting hangs. "
113 "WARNING: Disabling this can cause system wide hangs. "
114 "(default: true)");
3e0dc6b0 115
650dc07e
DV
116int i915_enable_ppgtt __read_mostly = -1;
117module_param_named(i915_enable_ppgtt, i915_enable_ppgtt, int, 0600);
e21af88d
DV
118MODULE_PARM_DESC(i915_enable_ppgtt,
119 "Enable PPGTT (default: true)");
120
0a3af268
RV
121unsigned int i915_preliminary_hw_support __read_mostly = 0;
122module_param_named(preliminary_hw_support, i915_preliminary_hw_support, int, 0600);
123MODULE_PARM_DESC(preliminary_hw_support,
c4aaf350 124 "Enable preliminary hardware support. (default: false)");
0a3af268 125
2124b72e
PZ
126int i915_disable_power_well __read_mostly = 0;
127module_param_named(disable_power_well, i915_disable_power_well, int, 0600);
128MODULE_PARM_DESC(disable_power_well,
129 "Disable the power well when possible (default: false)");
130
112b715e 131static struct drm_driver driver;
1f7a6e37 132extern int intel_agp_enabled;
112b715e 133
cfdf1fa2 134#define INTEL_VGA_DEVICE(id, info) { \
80a2901d 135 .class = PCI_BASE_CLASS_DISPLAY << 16, \
934f992c 136 .class_mask = 0xff0000, \
49ae35f2
KH
137 .vendor = 0x8086, \
138 .device = id, \
139 .subvendor = PCI_ANY_ID, \
140 .subdevice = PCI_ANY_ID, \
cfdf1fa2
KH
141 .driver_data = (unsigned long) info }
142
999bcdea
BW
143#define INTEL_QUANTA_VGA_DEVICE(info) { \
144 .class = PCI_BASE_CLASS_DISPLAY << 16, \
145 .class_mask = 0xff0000, \
146 .vendor = 0x8086, \
147 .device = 0x16a, \
148 .subvendor = 0x152d, \
149 .subdevice = 0x8990, \
150 .driver_data = (unsigned long) info }
151
152
9a7e8492 153static const struct intel_device_info intel_i830_info = {
7eb552ae 154 .gen = 2, .is_mobile = 1, .cursor_needs_physical = 1, .num_pipes = 2,
31578148 155 .has_overlay = 1, .overlay_needs_physical = 1,
cfdf1fa2
KH
156};
157
9a7e8492 158static const struct intel_device_info intel_845g_info = {
7eb552ae 159 .gen = 2, .num_pipes = 1,
31578148 160 .has_overlay = 1, .overlay_needs_physical = 1,
cfdf1fa2
KH
161};
162
9a7e8492 163static const struct intel_device_info intel_i85x_info = {
7eb552ae 164 .gen = 2, .is_i85x = 1, .is_mobile = 1, .num_pipes = 2,
5ce8ba7c 165 .cursor_needs_physical = 1,
31578148 166 .has_overlay = 1, .overlay_needs_physical = 1,
cfdf1fa2
KH
167};
168
9a7e8492 169static const struct intel_device_info intel_i865g_info = {
7eb552ae 170 .gen = 2, .num_pipes = 1,
31578148 171 .has_overlay = 1, .overlay_needs_physical = 1,
cfdf1fa2
KH
172};
173
9a7e8492 174static const struct intel_device_info intel_i915g_info = {
7eb552ae 175 .gen = 3, .is_i915g = 1, .cursor_needs_physical = 1, .num_pipes = 2,
31578148 176 .has_overlay = 1, .overlay_needs_physical = 1,
cfdf1fa2 177};
9a7e8492 178static const struct intel_device_info intel_i915gm_info = {
7eb552ae 179 .gen = 3, .is_mobile = 1, .num_pipes = 2,
b295d1b6 180 .cursor_needs_physical = 1,
31578148 181 .has_overlay = 1, .overlay_needs_physical = 1,
a6c45cf0 182 .supports_tv = 1,
cfdf1fa2 183};
9a7e8492 184static const struct intel_device_info intel_i945g_info = {
7eb552ae 185 .gen = 3, .has_hotplug = 1, .cursor_needs_physical = 1, .num_pipes = 2,
31578148 186 .has_overlay = 1, .overlay_needs_physical = 1,
cfdf1fa2 187};
9a7e8492 188static const struct intel_device_info intel_i945gm_info = {
7eb552ae 189 .gen = 3, .is_i945gm = 1, .is_mobile = 1, .num_pipes = 2,
b295d1b6 190 .has_hotplug = 1, .cursor_needs_physical = 1,
31578148 191 .has_overlay = 1, .overlay_needs_physical = 1,
a6c45cf0 192 .supports_tv = 1,
cfdf1fa2
KH
193};
194
9a7e8492 195static const struct intel_device_info intel_i965g_info = {
7eb552ae 196 .gen = 4, .is_broadwater = 1, .num_pipes = 2,
c96c3a8c 197 .has_hotplug = 1,
31578148 198 .has_overlay = 1,
cfdf1fa2
KH
199};
200
9a7e8492 201static const struct intel_device_info intel_i965gm_info = {
7eb552ae 202 .gen = 4, .is_crestline = 1, .num_pipes = 2,
e3c4e5dd 203 .is_mobile = 1, .has_fbc = 1, .has_hotplug = 1,
31578148 204 .has_overlay = 1,
a6c45cf0 205 .supports_tv = 1,
cfdf1fa2
KH
206};
207
9a7e8492 208static const struct intel_device_info intel_g33_info = {
7eb552ae 209 .gen = 3, .is_g33 = 1, .num_pipes = 2,
c96c3a8c 210 .need_gfx_hws = 1, .has_hotplug = 1,
31578148 211 .has_overlay = 1,
cfdf1fa2
KH
212};
213
9a7e8492 214static const struct intel_device_info intel_g45_info = {
7eb552ae 215 .gen = 4, .is_g4x = 1, .need_gfx_hws = 1, .num_pipes = 2,
c96c3a8c 216 .has_pipe_cxsr = 1, .has_hotplug = 1,
92f49d9c 217 .has_bsd_ring = 1,
cfdf1fa2
KH
218};
219
9a7e8492 220static const struct intel_device_info intel_gm45_info = {
7eb552ae 221 .gen = 4, .is_g4x = 1, .num_pipes = 2,
e3c4e5dd 222 .is_mobile = 1, .need_gfx_hws = 1, .has_fbc = 1,
c96c3a8c 223 .has_pipe_cxsr = 1, .has_hotplug = 1,
a6c45cf0 224 .supports_tv = 1,
92f49d9c 225 .has_bsd_ring = 1,
cfdf1fa2
KH
226};
227
9a7e8492 228static const struct intel_device_info intel_pineview_info = {
7eb552ae 229 .gen = 3, .is_g33 = 1, .is_pineview = 1, .is_mobile = 1, .num_pipes = 2,
c96c3a8c 230 .need_gfx_hws = 1, .has_hotplug = 1,
31578148 231 .has_overlay = 1,
cfdf1fa2
KH
232};
233
9a7e8492 234static const struct intel_device_info intel_ironlake_d_info = {
7eb552ae 235 .gen = 5, .num_pipes = 2,
5a117db7 236 .need_gfx_hws = 1, .has_hotplug = 1,
92f49d9c 237 .has_bsd_ring = 1,
cfdf1fa2
KH
238};
239
9a7e8492 240static const struct intel_device_info intel_ironlake_m_info = {
7eb552ae 241 .gen = 5, .is_mobile = 1, .num_pipes = 2,
e3c4e5dd 242 .need_gfx_hws = 1, .has_hotplug = 1,
c1a9f047 243 .has_fbc = 1,
92f49d9c 244 .has_bsd_ring = 1,
cfdf1fa2
KH
245};
246
9a7e8492 247static const struct intel_device_info intel_sandybridge_d_info = {
7eb552ae 248 .gen = 6, .num_pipes = 2,
c96c3a8c 249 .need_gfx_hws = 1, .has_hotplug = 1,
881f47b6 250 .has_bsd_ring = 1,
549f7365 251 .has_blt_ring = 1,
3d29b842 252 .has_llc = 1,
b7884eb4 253 .has_force_wake = 1,
f6e450a6
EA
254};
255
9a7e8492 256static const struct intel_device_info intel_sandybridge_m_info = {
7eb552ae 257 .gen = 6, .is_mobile = 1, .num_pipes = 2,
c96c3a8c 258 .need_gfx_hws = 1, .has_hotplug = 1,
9c04f015 259 .has_fbc = 1,
881f47b6 260 .has_bsd_ring = 1,
549f7365 261 .has_blt_ring = 1,
3d29b842 262 .has_llc = 1,
b7884eb4 263 .has_force_wake = 1,
a13e4093
EA
264};
265
219f4fdb
BW
266#define GEN7_FEATURES \
267 .gen = 7, .num_pipes = 3, \
268 .need_gfx_hws = 1, .has_hotplug = 1, \
269 .has_bsd_ring = 1, \
270 .has_blt_ring = 1, \
271 .has_llc = 1, \
272 .has_force_wake = 1
273
c76b615c 274static const struct intel_device_info intel_ivybridge_d_info = {
219f4fdb
BW
275 GEN7_FEATURES,
276 .is_ivybridge = 1,
c76b615c
JB
277};
278
279static const struct intel_device_info intel_ivybridge_m_info = {
219f4fdb
BW
280 GEN7_FEATURES,
281 .is_ivybridge = 1,
282 .is_mobile = 1,
abe959c7 283 .has_fbc = 1,
c76b615c
JB
284};
285
999bcdea
BW
286static const struct intel_device_info intel_ivybridge_q_info = {
287 GEN7_FEATURES,
288 .is_ivybridge = 1,
289 .num_pipes = 0, /* legal, last one wins */
290};
291
70a3eb7a 292static const struct intel_device_info intel_valleyview_m_info = {
219f4fdb
BW
293 GEN7_FEATURES,
294 .is_mobile = 1,
295 .num_pipes = 2,
70a3eb7a 296 .is_valleyview = 1,
fba5d532 297 .display_mmio_offset = VLV_DISPLAY_BASE,
30ccd964 298 .has_llc = 0, /* legal, last one wins */
70a3eb7a
JB
299};
300
301static const struct intel_device_info intel_valleyview_d_info = {
219f4fdb
BW
302 GEN7_FEATURES,
303 .num_pipes = 2,
70a3eb7a 304 .is_valleyview = 1,
fba5d532 305 .display_mmio_offset = VLV_DISPLAY_BASE,
30ccd964 306 .has_llc = 0, /* legal, last one wins */
70a3eb7a
JB
307};
308
4cae9ae0 309static const struct intel_device_info intel_haswell_d_info = {
219f4fdb
BW
310 GEN7_FEATURES,
311 .is_haswell = 1,
dd93be58 312 .has_ddi = 1,
30568c45 313 .has_fpga_dbg = 1,
4cae9ae0
ED
314};
315
316static const struct intel_device_info intel_haswell_m_info = {
219f4fdb
BW
317 GEN7_FEATURES,
318 .is_haswell = 1,
319 .is_mobile = 1,
dd93be58 320 .has_ddi = 1,
30568c45 321 .has_fpga_dbg = 1,
c76b615c
JB
322};
323
6103da0d
CW
324static const struct pci_device_id pciidlist[] = { /* aka */
325 INTEL_VGA_DEVICE(0x3577, &intel_i830_info), /* I830_M */
326 INTEL_VGA_DEVICE(0x2562, &intel_845g_info), /* 845_G */
327 INTEL_VGA_DEVICE(0x3582, &intel_i85x_info), /* I855_GM */
5ce8ba7c 328 INTEL_VGA_DEVICE(0x358e, &intel_i85x_info),
6103da0d
CW
329 INTEL_VGA_DEVICE(0x2572, &intel_i865g_info), /* I865_G */
330 INTEL_VGA_DEVICE(0x2582, &intel_i915g_info), /* I915_G */
331 INTEL_VGA_DEVICE(0x258a, &intel_i915g_info), /* E7221_G */
332 INTEL_VGA_DEVICE(0x2592, &intel_i915gm_info), /* I915_GM */
333 INTEL_VGA_DEVICE(0x2772, &intel_i945g_info), /* I945_G */
334 INTEL_VGA_DEVICE(0x27a2, &intel_i945gm_info), /* I945_GM */
335 INTEL_VGA_DEVICE(0x27ae, &intel_i945gm_info), /* I945_GME */
336 INTEL_VGA_DEVICE(0x2972, &intel_i965g_info), /* I946_GZ */
337 INTEL_VGA_DEVICE(0x2982, &intel_i965g_info), /* G35_G */
338 INTEL_VGA_DEVICE(0x2992, &intel_i965g_info), /* I965_Q */
339 INTEL_VGA_DEVICE(0x29a2, &intel_i965g_info), /* I965_G */
340 INTEL_VGA_DEVICE(0x29b2, &intel_g33_info), /* Q35_G */
341 INTEL_VGA_DEVICE(0x29c2, &intel_g33_info), /* G33_G */
342 INTEL_VGA_DEVICE(0x29d2, &intel_g33_info), /* Q33_G */
343 INTEL_VGA_DEVICE(0x2a02, &intel_i965gm_info), /* I965_GM */
344 INTEL_VGA_DEVICE(0x2a12, &intel_i965gm_info), /* I965_GME */
345 INTEL_VGA_DEVICE(0x2a42, &intel_gm45_info), /* GM45_G */
346 INTEL_VGA_DEVICE(0x2e02, &intel_g45_info), /* IGD_E_G */
347 INTEL_VGA_DEVICE(0x2e12, &intel_g45_info), /* Q45_G */
348 INTEL_VGA_DEVICE(0x2e22, &intel_g45_info), /* G45_G */
349 INTEL_VGA_DEVICE(0x2e32, &intel_g45_info), /* G41_G */
350 INTEL_VGA_DEVICE(0x2e42, &intel_g45_info), /* B43_G */
41a51428 351 INTEL_VGA_DEVICE(0x2e92, &intel_g45_info), /* B43_G.1 */
cfdf1fa2
KH
352 INTEL_VGA_DEVICE(0xa001, &intel_pineview_info),
353 INTEL_VGA_DEVICE(0xa011, &intel_pineview_info),
354 INTEL_VGA_DEVICE(0x0042, &intel_ironlake_d_info),
355 INTEL_VGA_DEVICE(0x0046, &intel_ironlake_m_info),
f6e450a6 356 INTEL_VGA_DEVICE(0x0102, &intel_sandybridge_d_info),
85540480
ZW
357 INTEL_VGA_DEVICE(0x0112, &intel_sandybridge_d_info),
358 INTEL_VGA_DEVICE(0x0122, &intel_sandybridge_d_info),
a13e4093 359 INTEL_VGA_DEVICE(0x0106, &intel_sandybridge_m_info),
85540480 360 INTEL_VGA_DEVICE(0x0116, &intel_sandybridge_m_info),
4fefe435 361 INTEL_VGA_DEVICE(0x0126, &intel_sandybridge_m_info),
85540480 362 INTEL_VGA_DEVICE(0x010A, &intel_sandybridge_d_info),
c76b615c
JB
363 INTEL_VGA_DEVICE(0x0156, &intel_ivybridge_m_info), /* GT1 mobile */
364 INTEL_VGA_DEVICE(0x0166, &intel_ivybridge_m_info), /* GT2 mobile */
365 INTEL_VGA_DEVICE(0x0152, &intel_ivybridge_d_info), /* GT1 desktop */
366 INTEL_VGA_DEVICE(0x0162, &intel_ivybridge_d_info), /* GT2 desktop */
367 INTEL_VGA_DEVICE(0x015a, &intel_ivybridge_d_info), /* GT1 server */
999bcdea 368 INTEL_QUANTA_VGA_DEVICE(&intel_ivybridge_q_info), /* Quanta transcode */
cc22a938 369 INTEL_VGA_DEVICE(0x016a, &intel_ivybridge_d_info), /* GT2 server */
c14f5286
ED
370 INTEL_VGA_DEVICE(0x0402, &intel_haswell_d_info), /* GT1 desktop */
371 INTEL_VGA_DEVICE(0x0412, &intel_haswell_d_info), /* GT2 desktop */
da612d88 372 INTEL_VGA_DEVICE(0x0422, &intel_haswell_d_info), /* GT2 desktop */
c14f5286
ED
373 INTEL_VGA_DEVICE(0x040a, &intel_haswell_d_info), /* GT1 server */
374 INTEL_VGA_DEVICE(0x041a, &intel_haswell_d_info), /* GT2 server */
da612d88 375 INTEL_VGA_DEVICE(0x042a, &intel_haswell_d_info), /* GT2 server */
c14f5286
ED
376 INTEL_VGA_DEVICE(0x0406, &intel_haswell_m_info), /* GT1 mobile */
377 INTEL_VGA_DEVICE(0x0416, &intel_haswell_m_info), /* GT2 mobile */
da612d88
PZ
378 INTEL_VGA_DEVICE(0x0426, &intel_haswell_m_info), /* GT2 mobile */
379 INTEL_VGA_DEVICE(0x0C02, &intel_haswell_d_info), /* SDV GT1 desktop */
380 INTEL_VGA_DEVICE(0x0C12, &intel_haswell_d_info), /* SDV GT2 desktop */
381 INTEL_VGA_DEVICE(0x0C22, &intel_haswell_d_info), /* SDV GT2 desktop */
382 INTEL_VGA_DEVICE(0x0C0A, &intel_haswell_d_info), /* SDV GT1 server */
383 INTEL_VGA_DEVICE(0x0C1A, &intel_haswell_d_info), /* SDV GT2 server */
384 INTEL_VGA_DEVICE(0x0C2A, &intel_haswell_d_info), /* SDV GT2 server */
385 INTEL_VGA_DEVICE(0x0C06, &intel_haswell_m_info), /* SDV GT1 mobile */
386 INTEL_VGA_DEVICE(0x0C16, &intel_haswell_m_info), /* SDV GT2 mobile */
387 INTEL_VGA_DEVICE(0x0C26, &intel_haswell_m_info), /* SDV GT2 mobile */
388 INTEL_VGA_DEVICE(0x0A02, &intel_haswell_d_info), /* ULT GT1 desktop */
389 INTEL_VGA_DEVICE(0x0A12, &intel_haswell_d_info), /* ULT GT2 desktop */
390 INTEL_VGA_DEVICE(0x0A22, &intel_haswell_d_info), /* ULT GT2 desktop */
391 INTEL_VGA_DEVICE(0x0A0A, &intel_haswell_d_info), /* ULT GT1 server */
392 INTEL_VGA_DEVICE(0x0A1A, &intel_haswell_d_info), /* ULT GT2 server */
393 INTEL_VGA_DEVICE(0x0A2A, &intel_haswell_d_info), /* ULT GT2 server */
394 INTEL_VGA_DEVICE(0x0A06, &intel_haswell_m_info), /* ULT GT1 mobile */
395 INTEL_VGA_DEVICE(0x0A16, &intel_haswell_m_info), /* ULT GT2 mobile */
396 INTEL_VGA_DEVICE(0x0A26, &intel_haswell_m_info), /* ULT GT2 mobile */
86c268ed
KG
397 INTEL_VGA_DEVICE(0x0D02, &intel_haswell_d_info), /* CRW GT1 desktop */
398 INTEL_VGA_DEVICE(0x0D12, &intel_haswell_d_info), /* CRW GT2 desktop */
da612d88 399 INTEL_VGA_DEVICE(0x0D22, &intel_haswell_d_info), /* CRW GT2 desktop */
86c268ed
KG
400 INTEL_VGA_DEVICE(0x0D0A, &intel_haswell_d_info), /* CRW GT1 server */
401 INTEL_VGA_DEVICE(0x0D1A, &intel_haswell_d_info), /* CRW GT2 server */
da612d88 402 INTEL_VGA_DEVICE(0x0D2A, &intel_haswell_d_info), /* CRW GT2 server */
86c268ed
KG
403 INTEL_VGA_DEVICE(0x0D06, &intel_haswell_m_info), /* CRW GT1 mobile */
404 INTEL_VGA_DEVICE(0x0D16, &intel_haswell_m_info), /* CRW GT2 mobile */
da612d88 405 INTEL_VGA_DEVICE(0x0D26, &intel_haswell_m_info), /* CRW GT2 mobile */
ff049b6c 406 INTEL_VGA_DEVICE(0x0f30, &intel_valleyview_m_info),
d7fee5f6
JB
407 INTEL_VGA_DEVICE(0x0f31, &intel_valleyview_m_info),
408 INTEL_VGA_DEVICE(0x0f32, &intel_valleyview_m_info),
409 INTEL_VGA_DEVICE(0x0f33, &intel_valleyview_m_info),
ff049b6c
JB
410 INTEL_VGA_DEVICE(0x0157, &intel_valleyview_m_info),
411 INTEL_VGA_DEVICE(0x0155, &intel_valleyview_d_info),
49ae35f2 412 {0, 0, 0}
1da177e4
LT
413};
414
79e53945
JB
415#if defined(CONFIG_DRM_I915_KMS)
416MODULE_DEVICE_TABLE(pci, pciidlist);
417#endif
418
0206e353 419void intel_detect_pch(struct drm_device *dev)
3bad0781
ZW
420{
421 struct drm_i915_private *dev_priv = dev->dev_private;
422 struct pci_dev *pch;
423
ce1bb329
BW
424 /* In all current cases, num_pipes is equivalent to the PCH_NOP setting
425 * (which really amounts to a PCH but no South Display).
426 */
427 if (INTEL_INFO(dev)->num_pipes == 0) {
428 dev_priv->pch_type = PCH_NOP;
429 dev_priv->num_pch_pll = 0;
430 return;
431 }
432
3bad0781
ZW
433 /*
434 * The reason to probe ISA bridge instead of Dev31:Fun0 is to
435 * make graphics device passthrough work easy for VMM, that only
436 * need to expose ISA bridge to let driver know the real hardware
437 * underneath. This is a requirement from virtualization team.
438 */
439 pch = pci_get_class(PCI_CLASS_BRIDGE_ISA << 8, NULL);
440 if (pch) {
441 if (pch->vendor == PCI_VENDOR_ID_INTEL) {
17a303ec 442 unsigned short id;
3bad0781 443 id = pch->device & INTEL_PCH_DEVICE_ID_MASK;
17a303ec 444 dev_priv->pch_id = id;
3bad0781 445
90711d50
JB
446 if (id == INTEL_PCH_IBX_DEVICE_ID_TYPE) {
447 dev_priv->pch_type = PCH_IBX;
ee7b9f93 448 dev_priv->num_pch_pll = 2;
90711d50 449 DRM_DEBUG_KMS("Found Ibex Peak PCH\n");
7fcb83cd 450 WARN_ON(!IS_GEN5(dev));
90711d50 451 } else if (id == INTEL_PCH_CPT_DEVICE_ID_TYPE) {
3bad0781 452 dev_priv->pch_type = PCH_CPT;
ee7b9f93 453 dev_priv->num_pch_pll = 2;
3bad0781 454 DRM_DEBUG_KMS("Found CougarPoint PCH\n");
7fcb83cd 455 WARN_ON(!(IS_GEN6(dev) || IS_IVYBRIDGE(dev)));
c792513b
JB
456 } else if (id == INTEL_PCH_PPT_DEVICE_ID_TYPE) {
457 /* PantherPoint is CPT compatible */
458 dev_priv->pch_type = PCH_CPT;
ee7b9f93 459 dev_priv->num_pch_pll = 2;
c792513b 460 DRM_DEBUG_KMS("Found PatherPoint PCH\n");
7fcb83cd 461 WARN_ON(!(IS_GEN6(dev) || IS_IVYBRIDGE(dev)));
eb877ebf
ED
462 } else if (id == INTEL_PCH_LPT_DEVICE_ID_TYPE) {
463 dev_priv->pch_type = PCH_LPT;
ee7b9f93 464 dev_priv->num_pch_pll = 0;
eb877ebf 465 DRM_DEBUG_KMS("Found LynxPoint PCH\n");
7fcb83cd 466 WARN_ON(!IS_HASWELL(dev));
08e1413d 467 WARN_ON(IS_ULT(dev));
ae6935dd
WSC
468 } else if (id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) {
469 dev_priv->pch_type = PCH_LPT;
470 dev_priv->num_pch_pll = 0;
471 DRM_DEBUG_KMS("Found LynxPoint LP PCH\n");
472 WARN_ON(!IS_HASWELL(dev));
08e1413d 473 WARN_ON(!IS_ULT(dev));
3bad0781 474 }
ee7b9f93 475 BUG_ON(dev_priv->num_pch_pll > I915_NUM_PLLS);
3bad0781
ZW
476 }
477 pci_dev_put(pch);
478 }
479}
480
2911a35b
BW
481bool i915_semaphore_is_enabled(struct drm_device *dev)
482{
483 if (INTEL_INFO(dev)->gen < 6)
484 return 0;
485
486 if (i915_semaphores >= 0)
487 return i915_semaphores;
488
59de3295 489#ifdef CONFIG_INTEL_IOMMU
2911a35b 490 /* Enable semaphores on SNB when IO remapping is off */
59de3295
DV
491 if (INTEL_INFO(dev)->gen == 6 && intel_iommu_gfx_mapped)
492 return false;
493#endif
2911a35b
BW
494
495 return 1;
496}
497
84b79f8d 498static int i915_drm_freeze(struct drm_device *dev)
ba8bbcf6 499{
61caf87c 500 struct drm_i915_private *dev_priv = dev->dev_private;
24576d23 501 struct drm_crtc *crtc;
61caf87c 502
b8efb17b
ZR
503 /* ignore lid events during suspend */
504 mutex_lock(&dev_priv->modeset_restore_lock);
505 dev_priv->modeset_restore = MODESET_SUSPENDED;
506 mutex_unlock(&dev_priv->modeset_restore_lock);
507
cb10799c
PZ
508 intel_set_power_well(dev, true);
509
5bcf719b
DA
510 drm_kms_helper_poll_disable(dev);
511
ba8bbcf6 512 pci_save_state(dev->pdev);
ba8bbcf6 513
5669fcac 514 /* If KMS is active, we do the leavevt stuff here */
226485e9 515 if (drm_core_check_feature(dev, DRIVER_MODESET)) {
84b79f8d
RW
516 int error = i915_gem_idle(dev);
517 if (error) {
226485e9 518 dev_err(&dev->pdev->dev,
84b79f8d
RW
519 "GEM idle failed, resume might fail\n");
520 return error;
521 }
a261b246 522
1a01ab3b
JB
523 cancel_delayed_work_sync(&dev_priv->rps.delayed_resume_work);
524
226485e9 525 drm_irq_uninstall(dev);
15239099 526 dev_priv->enable_hotplug_processing = false;
24576d23
JB
527 /*
528 * Disable CRTCs directly since we want to preserve sw state
529 * for _thaw.
530 */
531 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head)
532 dev_priv->display.crtc_disable(crtc);
7d708ee4
ID
533
534 intel_modeset_suspend_hw(dev);
5669fcac
JB
535 }
536
9e06dd39
JB
537 i915_save_state(dev);
538
44834a67 539 intel_opregion_fini(dev);
8ee1c3db 540
3fa016a0
DA
541 console_lock();
542 intel_fbdev_set_suspend(dev, 1);
543 console_unlock();
544
61caf87c 545 return 0;
84b79f8d
RW
546}
547
6a9ee8af 548int i915_suspend(struct drm_device *dev, pm_message_t state)
84b79f8d
RW
549{
550 int error;
551
552 if (!dev || !dev->dev_private) {
553 DRM_ERROR("dev: %p\n", dev);
554 DRM_ERROR("DRM not initialized, aborting suspend.\n");
555 return -ENODEV;
556 }
557
558 if (state.event == PM_EVENT_PRETHAW)
559 return 0;
560
5bcf719b
DA
561
562 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
563 return 0;
6eecba33 564
84b79f8d
RW
565 error = i915_drm_freeze(dev);
566 if (error)
567 return error;
568
b932ccb5
DA
569 if (state.event == PM_EVENT_SUSPEND) {
570 /* Shut down the device */
571 pci_disable_device(dev->pdev);
572 pci_set_power_state(dev->pdev, PCI_D3hot);
573 }
ba8bbcf6
JB
574
575 return 0;
576}
577
073f34d9
JB
578void intel_console_resume(struct work_struct *work)
579{
580 struct drm_i915_private *dev_priv =
581 container_of(work, struct drm_i915_private,
582 console_resume_work);
583 struct drm_device *dev = dev_priv->dev;
584
585 console_lock();
586 intel_fbdev_set_suspend(dev, 0);
587 console_unlock();
588}
589
bb60b969
JB
590static void intel_resume_hotplug(struct drm_device *dev)
591{
592 struct drm_mode_config *mode_config = &dev->mode_config;
593 struct intel_encoder *encoder;
594
595 mutex_lock(&mode_config->mutex);
596 DRM_DEBUG_KMS("running encoder hotplug functions\n");
597
598 list_for_each_entry(encoder, &mode_config->encoder_list, base.head)
599 if (encoder->hot_plug)
600 encoder->hot_plug(encoder);
601
602 mutex_unlock(&mode_config->mutex);
603
604 /* Just fire off a uevent and let userspace tell us what to do */
605 drm_helper_hpd_irq_event(dev);
606}
607
1abd02e2 608static int __i915_drm_thaw(struct drm_device *dev)
ba8bbcf6 609{
5669fcac 610 struct drm_i915_private *dev_priv = dev->dev_private;
84b79f8d 611 int error = 0;
8ee1c3db 612
61caf87c 613 i915_restore_state(dev);
44834a67 614 intel_opregion_setup(dev);
61caf87c 615
5669fcac
JB
616 /* KMS EnterVT equivalent */
617 if (drm_core_check_feature(dev, DRIVER_MODESET)) {
dde86e2d 618 intel_init_pch_refclk(dev);
1833b134 619
5669fcac
JB
620 mutex_lock(&dev->struct_mutex);
621 dev_priv->mm.suspended = 0;
622
f691e2f4 623 error = i915_gem_init_hw(dev);
5669fcac 624 mutex_unlock(&dev->struct_mutex);
226485e9 625
15239099
DV
626 /* We need working interrupts for modeset enabling ... */
627 drm_irq_install(dev);
628
1833b134 629 intel_modeset_init_hw(dev);
24576d23
JB
630
631 drm_modeset_lock_all(dev);
632 intel_modeset_setup_hw_state(dev, true);
633 drm_modeset_unlock_all(dev);
15239099
DV
634
635 /*
636 * ... but also need to make sure that hotplug processing
637 * doesn't cause havoc. Like in the driver load code we don't
638 * bother with the tiny race here where we might loose hotplug
639 * notifications.
640 * */
20afbda2 641 intel_hpd_init(dev);
15239099 642 dev_priv->enable_hotplug_processing = true;
bb60b969
JB
643 /* Config may have changed between suspend and resume */
644 intel_resume_hotplug(dev);
d5bb081b 645 }
1daed3fb 646
44834a67
CW
647 intel_opregion_init(dev);
648
073f34d9
JB
649 /*
650 * The console lock can be pretty contented on resume due
651 * to all the printk activity. Try to keep it out of the hot
652 * path of resume if possible.
653 */
654 if (console_trylock()) {
655 intel_fbdev_set_suspend(dev, 0);
656 console_unlock();
657 } else {
658 schedule_work(&dev_priv->console_resume_work);
659 }
660
b8efb17b
ZR
661 mutex_lock(&dev_priv->modeset_restore_lock);
662 dev_priv->modeset_restore = MODESET_DONE;
663 mutex_unlock(&dev_priv->modeset_restore_lock);
84b79f8d
RW
664 return error;
665}
666
1abd02e2
JB
667static int i915_drm_thaw(struct drm_device *dev)
668{
669 int error = 0;
670
671 intel_gt_reset(dev);
672
673 if (drm_core_check_feature(dev, DRIVER_MODESET)) {
674 mutex_lock(&dev->struct_mutex);
675 i915_gem_restore_gtt_mappings(dev);
676 mutex_unlock(&dev->struct_mutex);
677 }
678
679 __i915_drm_thaw(dev);
680
84b79f8d
RW
681 return error;
682}
683
6a9ee8af 684int i915_resume(struct drm_device *dev)
84b79f8d 685{
1abd02e2 686 struct drm_i915_private *dev_priv = dev->dev_private;
6eecba33
CW
687 int ret;
688
5bcf719b
DA
689 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
690 return 0;
691
84b79f8d
RW
692 if (pci_enable_device(dev->pdev))
693 return -EIO;
694
695 pci_set_master(dev->pdev);
696
1abd02e2
JB
697 intel_gt_reset(dev);
698
699 /*
700 * Platforms with opregion should have sane BIOS, older ones (gen3 and
701 * earlier) need this since the BIOS might clear all our scratch PTEs.
702 */
703 if (drm_core_check_feature(dev, DRIVER_MODESET) &&
704 !dev_priv->opregion.header) {
705 mutex_lock(&dev->struct_mutex);
706 i915_gem_restore_gtt_mappings(dev);
707 mutex_unlock(&dev->struct_mutex);
708 }
709
710 ret = __i915_drm_thaw(dev);
6eecba33
CW
711 if (ret)
712 return ret;
713
714 drm_kms_helper_poll_enable(dev);
715 return 0;
ba8bbcf6
JB
716}
717
d4b8bb2a 718static int i8xx_do_reset(struct drm_device *dev)
dc96e9b8
CW
719{
720 struct drm_i915_private *dev_priv = dev->dev_private;
721
722 if (IS_I85X(dev))
723 return -ENODEV;
724
725 I915_WRITE(D_STATE, I915_READ(D_STATE) | DSTATE_GFX_RESET_I830);
726 POSTING_READ(D_STATE);
727
728 if (IS_I830(dev) || IS_845G(dev)) {
729 I915_WRITE(DEBUG_RESET_I830,
730 DEBUG_RESET_DISPLAY |
731 DEBUG_RESET_RENDER |
732 DEBUG_RESET_FULL);
733 POSTING_READ(DEBUG_RESET_I830);
734 msleep(1);
735
736 I915_WRITE(DEBUG_RESET_I830, 0);
737 POSTING_READ(DEBUG_RESET_I830);
738 }
739
740 msleep(1);
741
742 I915_WRITE(D_STATE, I915_READ(D_STATE) & ~DSTATE_GFX_RESET_I830);
743 POSTING_READ(D_STATE);
744
745 return 0;
746}
747
f49f0586
KG
748static int i965_reset_complete(struct drm_device *dev)
749{
750 u8 gdrst;
eeccdcac 751 pci_read_config_byte(dev->pdev, I965_GDRST, &gdrst);
5fe9fe8c 752 return (gdrst & GRDOM_RESET_ENABLE) == 0;
f49f0586
KG
753}
754
d4b8bb2a 755static int i965_do_reset(struct drm_device *dev)
0573ed4a 756{
5ccce180 757 int ret;
0573ed4a
KG
758 u8 gdrst;
759
ae681d96
CW
760 /*
761 * Set the domains we want to reset (GRDOM/bits 2 and 3) as
762 * well as the reset bit (GR/bit 0). Setting the GR bit
763 * triggers the reset; when done, the hardware will clear it.
764 */
0573ed4a 765 pci_read_config_byte(dev->pdev, I965_GDRST, &gdrst);
d4b8bb2a 766 pci_write_config_byte(dev->pdev, I965_GDRST,
5ccce180
DV
767 gdrst | GRDOM_RENDER |
768 GRDOM_RESET_ENABLE);
769 ret = wait_for(i965_reset_complete(dev), 500);
770 if (ret)
771 return ret;
772
773 /* We can't reset render&media without also resetting display ... */
774 pci_read_config_byte(dev->pdev, I965_GDRST, &gdrst);
775 pci_write_config_byte(dev->pdev, I965_GDRST,
776 gdrst | GRDOM_MEDIA |
777 GRDOM_RESET_ENABLE);
0573ed4a
KG
778
779 return wait_for(i965_reset_complete(dev), 500);
780}
781
d4b8bb2a 782static int ironlake_do_reset(struct drm_device *dev)
0573ed4a
KG
783{
784 struct drm_i915_private *dev_priv = dev->dev_private;
5ccce180
DV
785 u32 gdrst;
786 int ret;
787
788 gdrst = I915_READ(MCHBAR_MIRROR_BASE + ILK_GDSR);
8a5c2ae7 789 gdrst &= ~GRDOM_MASK;
5ccce180
DV
790 I915_WRITE(MCHBAR_MIRROR_BASE + ILK_GDSR,
791 gdrst | GRDOM_RENDER | GRDOM_RESET_ENABLE);
792 ret = wait_for(I915_READ(MCHBAR_MIRROR_BASE + ILK_GDSR) & 0x1, 500);
793 if (ret)
794 return ret;
795
796 /* We can't reset render&media without also resetting display ... */
797 gdrst = I915_READ(MCHBAR_MIRROR_BASE + ILK_GDSR);
8a5c2ae7 798 gdrst &= ~GRDOM_MASK;
d4b8bb2a 799 I915_WRITE(MCHBAR_MIRROR_BASE + ILK_GDSR,
5ccce180 800 gdrst | GRDOM_MEDIA | GRDOM_RESET_ENABLE);
0573ed4a 801 return wait_for(I915_READ(MCHBAR_MIRROR_BASE + ILK_GDSR) & 0x1, 500);
ba8bbcf6
JB
802}
803
d4b8bb2a 804static int gen6_do_reset(struct drm_device *dev)
cff458c2
EA
805{
806 struct drm_i915_private *dev_priv = dev->dev_private;
b6e45f86
KP
807 int ret;
808 unsigned long irqflags;
cff458c2 809
286fed41
KP
810 /* Hold gt_lock across reset to prevent any register access
811 * with forcewake not set correctly
812 */
b6e45f86 813 spin_lock_irqsave(&dev_priv->gt_lock, irqflags);
286fed41
KP
814
815 /* Reset the chip */
816
817 /* GEN6_GDRST is not in the gt power well, no need to check
818 * for fifo space for the write or forcewake the chip for
819 * the read
820 */
821 I915_WRITE_NOTRACE(GEN6_GDRST, GEN6_GRDOM_FULL);
822
823 /* Spin waiting for the device to ack the reset request */
824 ret = wait_for((I915_READ_NOTRACE(GEN6_GDRST) & GEN6_GRDOM_FULL) == 0, 500);
825
826 /* If reset with a user forcewake, try to restore, otherwise turn it off */
b6e45f86 827 if (dev_priv->forcewake_count)
990bbdad 828 dev_priv->gt.force_wake_get(dev_priv);
286fed41 829 else
990bbdad 830 dev_priv->gt.force_wake_put(dev_priv);
286fed41
KP
831
832 /* Restore fifo count */
833 dev_priv->gt_fifo_count = I915_READ_NOTRACE(GT_FIFO_FREE_ENTRIES);
834
b6e45f86
KP
835 spin_unlock_irqrestore(&dev_priv->gt_lock, irqflags);
836 return ret;
cff458c2
EA
837}
838
8e96d9c4 839int intel_gpu_reset(struct drm_device *dev)
350d2706 840{
2b9dc9a2 841 struct drm_i915_private *dev_priv = dev->dev_private;
350d2706
DV
842 int ret = -ENODEV;
843
844 switch (INTEL_INFO(dev)->gen) {
845 case 7:
846 case 6:
d4b8bb2a 847 ret = gen6_do_reset(dev);
350d2706
DV
848 break;
849 case 5:
d4b8bb2a 850 ret = ironlake_do_reset(dev);
350d2706
DV
851 break;
852 case 4:
d4b8bb2a 853 ret = i965_do_reset(dev);
350d2706
DV
854 break;
855 case 2:
d4b8bb2a 856 ret = i8xx_do_reset(dev);
350d2706
DV
857 break;
858 }
859
2b9dc9a2 860 /* Also reset the gpu hangman. */
99584db3 861 if (dev_priv->gpu_error.stop_rings) {
bae36991 862 DRM_INFO("Simulated gpu hang, resetting stop_rings\n");
99584db3 863 dev_priv->gpu_error.stop_rings = 0;
2b9dc9a2
DV
864 if (ret == -ENODEV) {
865 DRM_ERROR("Reset not implemented, but ignoring "
866 "error for simulated gpu hangs\n");
867 ret = 0;
868 }
869 }
870
350d2706
DV
871 return ret;
872}
873
11ed50ec 874/**
f3953dcb 875 * i915_reset - reset chip after a hang
11ed50ec 876 * @dev: drm device to reset
11ed50ec
BG
877 *
878 * Reset the chip. Useful if a hang is detected. Returns zero on successful
879 * reset or otherwise an error code.
880 *
881 * Procedure is fairly simple:
882 * - reset the chip using the reset reg
883 * - re-init context state
884 * - re-init hardware status page
885 * - re-init ring buffer
886 * - re-init interrupt state
887 * - re-init display
888 */
d4b8bb2a 889int i915_reset(struct drm_device *dev)
11ed50ec
BG
890{
891 drm_i915_private_t *dev_priv = dev->dev_private;
0573ed4a 892 int ret;
11ed50ec 893
d78cb50b
CW
894 if (!i915_try_reset)
895 return 0;
896
d54a02c0 897 mutex_lock(&dev->struct_mutex);
11ed50ec 898
069efc1d 899 i915_gem_reset(dev);
77f01230 900
f803aa55 901 ret = -ENODEV;
99584db3 902 if (get_seconds() - dev_priv->gpu_error.last_reset < 5)
ae681d96 903 DRM_ERROR("GPU hanging too fast, declaring wedged!\n");
350d2706 904 else
d4b8bb2a 905 ret = intel_gpu_reset(dev);
350d2706 906
99584db3 907 dev_priv->gpu_error.last_reset = get_seconds();
0573ed4a 908 if (ret) {
f803aa55 909 DRM_ERROR("Failed to reset chip.\n");
f953c935 910 mutex_unlock(&dev->struct_mutex);
f803aa55 911 return ret;
11ed50ec
BG
912 }
913
914 /* Ok, now get things going again... */
915
916 /*
917 * Everything depends on having the GTT running, so we need to start
918 * there. Fortunately we don't need to do this unless we reset the
919 * chip at a PCI level.
920 *
921 * Next we need to restore the context, but we don't use those
922 * yet either...
923 *
924 * Ring buffer needs to be re-initialized in the KMS case, or if X
925 * was running at the time of the reset (i.e. we weren't VT
926 * switched away).
927 */
928 if (drm_core_check_feature(dev, DRIVER_MODESET) ||
8187a2b7 929 !dev_priv->mm.suspended) {
b4519513
CW
930 struct intel_ring_buffer *ring;
931 int i;
932
11ed50ec 933 dev_priv->mm.suspended = 0;
75a6898f 934
f691e2f4
DV
935 i915_gem_init_swizzling(dev);
936
b4519513
CW
937 for_each_ring(ring, dev_priv, i)
938 ring->init(ring);
75a6898f 939
254f965c 940 i915_gem_context_init(dev);
b7c36d25
BW
941 if (dev_priv->mm.aliasing_ppgtt) {
942 ret = dev_priv->mm.aliasing_ppgtt->enable(dev);
943 if (ret)
944 i915_gem_cleanup_aliasing_ppgtt(dev);
945 }
e21af88d 946
8e88a2bd
DV
947 /*
948 * It would make sense to re-init all the other hw state, at
949 * least the rps/rc6/emon init done within modeset_init_hw. For
950 * some unknown reason, this blows up my ilk, so don't.
951 */
f817586c 952
8e88a2bd 953 mutex_unlock(&dev->struct_mutex);
f817586c 954
11ed50ec
BG
955 drm_irq_uninstall(dev);
956 drm_irq_install(dev);
20afbda2 957 intel_hpd_init(dev);
bcbc324a
DV
958 } else {
959 mutex_unlock(&dev->struct_mutex);
11ed50ec
BG
960 }
961
11ed50ec
BG
962 return 0;
963}
964
56550d94 965static int i915_pci_probe(struct pci_dev *pdev, const struct pci_device_id *ent)
112b715e 966{
01a06850
DV
967 struct intel_device_info *intel_info =
968 (struct intel_device_info *) ent->driver_data;
969
5fe49d86
CW
970 /* Only bind to function 0 of the device. Early generations
971 * used function 1 as a placeholder for multi-head. This causes
972 * us confusion instead, especially on the systems where both
973 * functions have the same PCI-ID!
974 */
975 if (PCI_FUNC(pdev->devfn))
976 return -ENODEV;
977
01a06850
DV
978 /* We've managed to ship a kms-enabled ddx that shipped with an XvMC
979 * implementation for gen3 (and only gen3) that used legacy drm maps
980 * (gasp!) to share buffers between X and the client. Hence we need to
981 * keep around the fake agp stuff for gen3, even when kms is enabled. */
982 if (intel_info->gen != 3) {
983 driver.driver_features &=
984 ~(DRIVER_USE_AGP | DRIVER_REQUIRE_AGP);
985 } else if (!intel_agp_enabled) {
986 DRM_ERROR("drm/i915 can't work without intel_agp module!\n");
987 return -ENODEV;
988 }
989
dcdb1674 990 return drm_get_pci_dev(pdev, ent, &driver);
112b715e
KH
991}
992
993static void
994i915_pci_remove(struct pci_dev *pdev)
995{
996 struct drm_device *dev = pci_get_drvdata(pdev);
997
998 drm_put_dev(dev);
999}
1000
84b79f8d 1001static int i915_pm_suspend(struct device *dev)
112b715e 1002{
84b79f8d
RW
1003 struct pci_dev *pdev = to_pci_dev(dev);
1004 struct drm_device *drm_dev = pci_get_drvdata(pdev);
1005 int error;
112b715e 1006
84b79f8d
RW
1007 if (!drm_dev || !drm_dev->dev_private) {
1008 dev_err(dev, "DRM not initialized, aborting suspend.\n");
1009 return -ENODEV;
1010 }
112b715e 1011
5bcf719b
DA
1012 if (drm_dev->switch_power_state == DRM_SWITCH_POWER_OFF)
1013 return 0;
1014
84b79f8d
RW
1015 error = i915_drm_freeze(drm_dev);
1016 if (error)
1017 return error;
112b715e 1018
84b79f8d
RW
1019 pci_disable_device(pdev);
1020 pci_set_power_state(pdev, PCI_D3hot);
cbda12d7 1021
84b79f8d 1022 return 0;
cbda12d7
ZW
1023}
1024
84b79f8d 1025static int i915_pm_resume(struct device *dev)
cbda12d7 1026{
84b79f8d
RW
1027 struct pci_dev *pdev = to_pci_dev(dev);
1028 struct drm_device *drm_dev = pci_get_drvdata(pdev);
1029
1030 return i915_resume(drm_dev);
cbda12d7
ZW
1031}
1032
84b79f8d 1033static int i915_pm_freeze(struct device *dev)
cbda12d7 1034{
84b79f8d
RW
1035 struct pci_dev *pdev = to_pci_dev(dev);
1036 struct drm_device *drm_dev = pci_get_drvdata(pdev);
1037
1038 if (!drm_dev || !drm_dev->dev_private) {
1039 dev_err(dev, "DRM not initialized, aborting suspend.\n");
1040 return -ENODEV;
1041 }
1042
1043 return i915_drm_freeze(drm_dev);
cbda12d7
ZW
1044}
1045
84b79f8d 1046static int i915_pm_thaw(struct device *dev)
cbda12d7 1047{
84b79f8d
RW
1048 struct pci_dev *pdev = to_pci_dev(dev);
1049 struct drm_device *drm_dev = pci_get_drvdata(pdev);
1050
1051 return i915_drm_thaw(drm_dev);
cbda12d7
ZW
1052}
1053
84b79f8d 1054static int i915_pm_poweroff(struct device *dev)
cbda12d7 1055{
84b79f8d
RW
1056 struct pci_dev *pdev = to_pci_dev(dev);
1057 struct drm_device *drm_dev = pci_get_drvdata(pdev);
84b79f8d 1058
61caf87c 1059 return i915_drm_freeze(drm_dev);
cbda12d7
ZW
1060}
1061
b4b78d12 1062static const struct dev_pm_ops i915_pm_ops = {
0206e353
AJ
1063 .suspend = i915_pm_suspend,
1064 .resume = i915_pm_resume,
1065 .freeze = i915_pm_freeze,
1066 .thaw = i915_pm_thaw,
1067 .poweroff = i915_pm_poweroff,
1068 .restore = i915_pm_resume,
cbda12d7
ZW
1069};
1070
78b68556 1071static const struct vm_operations_struct i915_gem_vm_ops = {
de151cf6 1072 .fault = i915_gem_fault,
ab00b3e5
JB
1073 .open = drm_gem_vm_open,
1074 .close = drm_gem_vm_close,
de151cf6
JB
1075};
1076
e08e96de
AV
1077static const struct file_operations i915_driver_fops = {
1078 .owner = THIS_MODULE,
1079 .open = drm_open,
1080 .release = drm_release,
1081 .unlocked_ioctl = drm_ioctl,
1082 .mmap = drm_gem_mmap,
1083 .poll = drm_poll,
1084 .fasync = drm_fasync,
1085 .read = drm_read,
1086#ifdef CONFIG_COMPAT
1087 .compat_ioctl = i915_compat_ioctl,
1088#endif
1089 .llseek = noop_llseek,
1090};
1091
1da177e4 1092static struct drm_driver driver = {
0c54781b
MW
1093 /* Don't use MTRRs here; the Xserver or userspace app should
1094 * deal with them for Intel hardware.
792d2b9a 1095 */
673a394b
EA
1096 .driver_features =
1097 DRIVER_USE_AGP | DRIVER_REQUIRE_AGP | /* DRIVER_USE_MTRR |*/
1286ff73 1098 DRIVER_HAVE_IRQ | DRIVER_IRQ_SHARED | DRIVER_GEM | DRIVER_PRIME,
22eae947 1099 .load = i915_driver_load,
ba8bbcf6 1100 .unload = i915_driver_unload,
673a394b 1101 .open = i915_driver_open,
22eae947
DA
1102 .lastclose = i915_driver_lastclose,
1103 .preclose = i915_driver_preclose,
673a394b 1104 .postclose = i915_driver_postclose,
d8e29209
RW
1105
1106 /* Used in place of i915_pm_ops for non-DRIVER_MODESET */
1107 .suspend = i915_suspend,
1108 .resume = i915_resume,
1109
cda17380 1110 .device_is_agp = i915_driver_device_is_agp,
7c1c2871
DA
1111 .master_create = i915_master_create,
1112 .master_destroy = i915_master_destroy,
955b12de 1113#if defined(CONFIG_DEBUG_FS)
27c202ad
BG
1114 .debugfs_init = i915_debugfs_init,
1115 .debugfs_cleanup = i915_debugfs_cleanup,
955b12de 1116#endif
673a394b
EA
1117 .gem_init_object = i915_gem_init_object,
1118 .gem_free_object = i915_gem_free_object,
de151cf6 1119 .gem_vm_ops = &i915_gem_vm_ops,
1286ff73
DV
1120
1121 .prime_handle_to_fd = drm_gem_prime_handle_to_fd,
1122 .prime_fd_to_handle = drm_gem_prime_fd_to_handle,
1123 .gem_prime_export = i915_gem_prime_export,
1124 .gem_prime_import = i915_gem_prime_import,
1125
ff72145b
DA
1126 .dumb_create = i915_gem_dumb_create,
1127 .dumb_map_offset = i915_gem_mmap_gtt,
1128 .dumb_destroy = i915_gem_dumb_destroy,
1da177e4 1129 .ioctls = i915_ioctls,
e08e96de 1130 .fops = &i915_driver_fops,
22eae947
DA
1131 .name = DRIVER_NAME,
1132 .desc = DRIVER_DESC,
1133 .date = DRIVER_DATE,
1134 .major = DRIVER_MAJOR,
1135 .minor = DRIVER_MINOR,
1136 .patchlevel = DRIVER_PATCHLEVEL,
1da177e4
LT
1137};
1138
8410ea3b
DA
1139static struct pci_driver i915_pci_driver = {
1140 .name = DRIVER_NAME,
1141 .id_table = pciidlist,
1142 .probe = i915_pci_probe,
1143 .remove = i915_pci_remove,
1144 .driver.pm = &i915_pm_ops,
1145};
1146
1da177e4
LT
1147static int __init i915_init(void)
1148{
1149 driver.num_ioctls = i915_max_ioctl;
79e53945
JB
1150
1151 /*
1152 * If CONFIG_DRM_I915_KMS is set, default to KMS unless
1153 * explicitly disabled with the module pararmeter.
1154 *
1155 * Otherwise, just follow the parameter (defaulting to off).
1156 *
1157 * Allow optional vga_text_mode_force boot option to override
1158 * the default behavior.
1159 */
1160#if defined(CONFIG_DRM_I915_KMS)
1161 if (i915_modeset != 0)
1162 driver.driver_features |= DRIVER_MODESET;
1163#endif
1164 if (i915_modeset == 1)
1165 driver.driver_features |= DRIVER_MODESET;
1166
1167#ifdef CONFIG_VGA_CONSOLE
1168 if (vgacon_text_force() && i915_modeset == -1)
1169 driver.driver_features &= ~DRIVER_MODESET;
1170#endif
1171
3885c6bb
CW
1172 if (!(driver.driver_features & DRIVER_MODESET))
1173 driver.get_vblank_timestamp = NULL;
1174
8410ea3b 1175 return drm_pci_init(&driver, &i915_pci_driver);
1da177e4
LT
1176}
1177
1178static void __exit i915_exit(void)
1179{
8410ea3b 1180 drm_pci_exit(&driver, &i915_pci_driver);
1da177e4
LT
1181}
1182
1183module_init(i915_init);
1184module_exit(i915_exit);
1185
b5e89ed5
DA
1186MODULE_AUTHOR(DRIVER_AUTHOR);
1187MODULE_DESCRIPTION(DRIVER_DESC);
1da177e4 1188MODULE_LICENSE("GPL and additional rights");
f7000883 1189
b7d84096
JB
1190/* We give fast paths for the really cool registers */
1191#define NEEDS_FORCE_WAKE(dev_priv, reg) \
b7884eb4
DV
1192 ((HAS_FORCE_WAKE((dev_priv)->dev)) && \
1193 ((reg) < 0x40000) && \
1194 ((reg) != FORCEWAKE))
a8b1397d
DV
1195static void
1196ilk_dummy_write(struct drm_i915_private *dev_priv)
1197{
ecdb4eb7
DL
1198 /* WaIssueDummyWriteToWakeupFromRC6:ilk Issue a dummy write to wake up
1199 * the chip from rc6 before touching it for real. MI_MODE is masked,
1200 * hence harmless to write 0 into. */
a8b1397d
DV
1201 I915_WRITE_NOTRACE(MI_MODE, 0);
1202}
1203
115bc2de
PZ
1204static void
1205hsw_unclaimed_reg_clear(struct drm_i915_private *dev_priv, u32 reg)
1206{
e76ebff8 1207 if (HAS_FPGA_DBG_UNCLAIMED(dev_priv->dev) &&
3f1e109a 1208 (I915_READ_NOTRACE(FPGA_DBG) & FPGA_DBG_RM_NOCLAIM)) {
115bc2de
PZ
1209 DRM_ERROR("Unknown unclaimed register before writing to %x\n",
1210 reg);
3f1e109a 1211 I915_WRITE_NOTRACE(FPGA_DBG, FPGA_DBG_RM_NOCLAIM);
115bc2de
PZ
1212 }
1213}
1214
1215static void
1216hsw_unclaimed_reg_check(struct drm_i915_private *dev_priv, u32 reg)
1217{
e76ebff8 1218 if (HAS_FPGA_DBG_UNCLAIMED(dev_priv->dev) &&
3f1e109a 1219 (I915_READ_NOTRACE(FPGA_DBG) & FPGA_DBG_RM_NOCLAIM)) {
115bc2de 1220 DRM_ERROR("Unclaimed write to %x\n", reg);
3f1e109a 1221 I915_WRITE_NOTRACE(FPGA_DBG, FPGA_DBG_RM_NOCLAIM);
115bc2de
PZ
1222 }
1223}
1224
f7000883
AK
1225#define __i915_read(x, y) \
1226u##x i915_read##x(struct drm_i915_private *dev_priv, u32 reg) { \
1227 u##x val = 0; \
a8b1397d
DV
1228 if (IS_GEN5(dev_priv->dev)) \
1229 ilk_dummy_write(dev_priv); \
f7000883 1230 if (NEEDS_FORCE_WAKE((dev_priv), (reg))) { \
c937504e
KP
1231 unsigned long irqflags; \
1232 spin_lock_irqsave(&dev_priv->gt_lock, irqflags); \
1233 if (dev_priv->forcewake_count == 0) \
990bbdad 1234 dev_priv->gt.force_wake_get(dev_priv); \
f7000883 1235 val = read##y(dev_priv->regs + reg); \
c937504e 1236 if (dev_priv->forcewake_count == 0) \
990bbdad 1237 dev_priv->gt.force_wake_put(dev_priv); \
c937504e 1238 spin_unlock_irqrestore(&dev_priv->gt_lock, irqflags); \
f7000883
AK
1239 } else { \
1240 val = read##y(dev_priv->regs + reg); \
1241 } \
1242 trace_i915_reg_rw(false, reg, val, sizeof(val)); \
1243 return val; \
1244}
1245
1246__i915_read(8, b)
1247__i915_read(16, w)
1248__i915_read(32, l)
1249__i915_read(64, q)
1250#undef __i915_read
1251
1252#define __i915_write(x, y) \
1253void i915_write##x(struct drm_i915_private *dev_priv, u32 reg, u##x val) { \
67a3744f 1254 u32 __fifo_ret = 0; \
f7000883
AK
1255 trace_i915_reg_rw(true, reg, val, sizeof(val)); \
1256 if (NEEDS_FORCE_WAKE((dev_priv), (reg))) { \
67a3744f 1257 __fifo_ret = __gen6_gt_wait_for_fifo(dev_priv); \
f7000883 1258 } \
a8b1397d
DV
1259 if (IS_GEN5(dev_priv->dev)) \
1260 ilk_dummy_write(dev_priv); \
115bc2de 1261 hsw_unclaimed_reg_clear(dev_priv, reg); \
fe31b574 1262 write##y(val, dev_priv->regs + reg); \
67a3744f
BW
1263 if (unlikely(__fifo_ret)) { \
1264 gen6_gt_check_fifodbg(dev_priv); \
1265 } \
115bc2de 1266 hsw_unclaimed_reg_check(dev_priv, reg); \
f7000883
AK
1267}
1268__i915_write(8, b)
1269__i915_write(16, w)
1270__i915_write(32, l)
1271__i915_write(64, q)
1272#undef __i915_write
c0c7babc
BW
1273
1274static const struct register_whitelist {
1275 uint64_t offset;
1276 uint32_t size;
1277 uint32_t gen_bitmask; /* support gens, 0x10 for 4, 0x30 for 4 and 5, etc. */
1278} whitelist[] = {
1279 { RING_TIMESTAMP(RENDER_RING_BASE), 8, 0xF0 },
1280};
1281
1282int i915_reg_read_ioctl(struct drm_device *dev,
1283 void *data, struct drm_file *file)
1284{
1285 struct drm_i915_private *dev_priv = dev->dev_private;
1286 struct drm_i915_reg_read *reg = data;
1287 struct register_whitelist const *entry = whitelist;
1288 int i;
1289
1290 for (i = 0; i < ARRAY_SIZE(whitelist); i++, entry++) {
1291 if (entry->offset == reg->offset &&
1292 (1 << INTEL_INFO(dev)->gen & entry->gen_bitmask))
1293 break;
1294 }
1295
1296 if (i == ARRAY_SIZE(whitelist))
1297 return -EINVAL;
1298
1299 switch (entry->size) {
1300 case 8:
1301 reg->val = I915_READ64(reg->offset);
1302 break;
1303 case 4:
1304 reg->val = I915_READ(reg->offset);
1305 break;
1306 case 2:
1307 reg->val = I915_READ16(reg->offset);
1308 break;
1309 case 1:
1310 reg->val = I915_READ8(reg->offset);
1311 break;
1312 default:
1313 WARN_ON(1);
1314 return -EINVAL;
1315 }
1316
1317 return 0;
1318}