]> git.proxmox.com Git - mirror_ubuntu-bionic-kernel.git/blame - drivers/gpu/drm/i915/i915_drv.c
drm/i915: Handle full s64 precision for wait-ioctl
[mirror_ubuntu-bionic-kernel.git] / drivers / gpu / drm / i915 / i915_drv.c
CommitLineData
1da177e4
LT
1/* i915_drv.c -- i830,i845,i855,i865,i915 driver -*- linux-c -*-
2 */
0d6aa60b 3/*
bc54fd1a 4 *
1da177e4
LT
5 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
6 * All Rights Reserved.
bc54fd1a
DA
7 *
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the
10 * "Software"), to deal in the Software without restriction, including
11 * without limitation the rights to use, copy, modify, merge, publish,
12 * distribute, sub license, and/or sell copies of the Software, and to
13 * permit persons to whom the Software is furnished to do so, subject to
14 * the following conditions:
15 *
16 * The above copyright notice and this permission notice (including the
17 * next paragraph) shall be included in all copies or substantial portions
18 * of the Software.
19 *
20 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
21 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
22 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
23 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
24 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
25 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
26 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
27 *
0d6aa60b 28 */
1da177e4 29
e5747e3a 30#include <linux/acpi.h>
0673ad47
CW
31#include <linux/device.h>
32#include <linux/oom.h>
e0cd3608 33#include <linux/module.h>
0673ad47
CW
34#include <linux/pci.h>
35#include <linux/pm.h>
d6102977 36#include <linux/pm_runtime.h>
0673ad47
CW
37#include <linux/pnp.h>
38#include <linux/slab.h>
39#include <linux/vgaarb.h>
704ab614 40#include <linux/vga_switcheroo.h>
0673ad47
CW
41#include <linux/vt.h>
42#include <acpi/video.h>
43
44#include <drm/drmP.h>
760285e7 45#include <drm/drm_crtc_helper.h>
a667fb40 46#include <drm/drm_atomic_helper.h>
0673ad47
CW
47#include <drm/i915_drm.h>
48
49#include "i915_drv.h"
50#include "i915_trace.h"
51#include "i915_vgpu.h"
52#include "intel_drv.h"
5464cd65 53#include "intel_uc.h"
79e53945 54
112b715e
KH
55static struct drm_driver driver;
56
0673ad47
CW
57static unsigned int i915_load_fail_count;
58
59bool __i915_inject_load_failure(const char *func, int line)
60{
61 if (i915_load_fail_count >= i915.inject_load_failure)
62 return false;
63
64 if (++i915_load_fail_count == i915.inject_load_failure) {
65 DRM_INFO("Injecting failure at checkpoint %u [%s:%d]\n",
66 i915.inject_load_failure, func, line);
67 return true;
68 }
69
70 return false;
71}
72
73#define FDO_BUG_URL "https://bugs.freedesktop.org/enter_bug.cgi?product=DRI"
74#define FDO_BUG_MSG "Please file a bug at " FDO_BUG_URL " against DRM/Intel " \
75 "providing the dmesg log by booting with drm.debug=0xf"
76
77void
78__i915_printk(struct drm_i915_private *dev_priv, const char *level,
79 const char *fmt, ...)
80{
81 static bool shown_bug_once;
c49d13ee 82 struct device *kdev = dev_priv->drm.dev;
0673ad47
CW
83 bool is_error = level[1] <= KERN_ERR[1];
84 bool is_debug = level[1] == KERN_DEBUG[1];
85 struct va_format vaf;
86 va_list args;
87
88 if (is_debug && !(drm_debug & DRM_UT_DRIVER))
89 return;
90
91 va_start(args, fmt);
92
93 vaf.fmt = fmt;
94 vaf.va = &args;
95
c49d13ee 96 dev_printk(level, kdev, "[" DRM_NAME ":%ps] %pV",
0673ad47
CW
97 __builtin_return_address(0), &vaf);
98
99 if (is_error && !shown_bug_once) {
c49d13ee 100 dev_notice(kdev, "%s", FDO_BUG_MSG);
0673ad47
CW
101 shown_bug_once = true;
102 }
103
104 va_end(args);
105}
106
107static bool i915_error_injected(struct drm_i915_private *dev_priv)
108{
109 return i915.inject_load_failure &&
110 i915_load_fail_count == i915.inject_load_failure;
111}
112
113#define i915_load_error(dev_priv, fmt, ...) \
114 __i915_printk(dev_priv, \
115 i915_error_injected(dev_priv) ? KERN_DEBUG : KERN_ERR, \
116 fmt, ##__VA_ARGS__)
117
118
fd6b8f43 119static enum intel_pch intel_virt_detect_pch(struct drm_i915_private *dev_priv)
0673ad47
CW
120{
121 enum intel_pch ret = PCH_NOP;
122
123 /*
124 * In a virtualized passthrough environment we can be in a
125 * setup where the ISA bridge is not able to be passed through.
126 * In this case, a south bridge can be emulated and we have to
127 * make an educated guess as to which PCH is really there.
128 */
129
fd6b8f43 130 if (IS_GEN5(dev_priv)) {
0673ad47
CW
131 ret = PCH_IBX;
132 DRM_DEBUG_KMS("Assuming Ibex Peak PCH\n");
fd6b8f43 133 } else if (IS_GEN6(dev_priv) || IS_IVYBRIDGE(dev_priv)) {
0673ad47 134 ret = PCH_CPT;
aa032130 135 DRM_DEBUG_KMS("Assuming CougarPoint PCH\n");
fd6b8f43 136 } else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
0673ad47 137 ret = PCH_LPT;
817aef5d
XZ
138 if (IS_HSW_ULT(dev_priv) || IS_BDW_ULT(dev_priv))
139 dev_priv->pch_id = INTEL_PCH_LPT_LP_DEVICE_ID_TYPE;
140 else
141 dev_priv->pch_id = INTEL_PCH_LPT_DEVICE_ID_TYPE;
0673ad47 142 DRM_DEBUG_KMS("Assuming LynxPoint PCH\n");
fd6b8f43 143 } else if (IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv)) {
0673ad47
CW
144 ret = PCH_SPT;
145 DRM_DEBUG_KMS("Assuming SunrisePoint PCH\n");
80937819 146 } else if (IS_COFFEELAKE(dev_priv) || IS_CANNONLAKE(dev_priv)) {
acf1dba6 147 ret = PCH_CNP;
80937819 148 DRM_DEBUG_KMS("Assuming CannonPoint PCH\n");
0673ad47
CW
149 }
150
151 return ret;
152}
153
da5f53bf 154static void intel_detect_pch(struct drm_i915_private *dev_priv)
0673ad47 155{
0673ad47
CW
156 struct pci_dev *pch = NULL;
157
158 /* In all current cases, num_pipes is equivalent to the PCH_NOP setting
159 * (which really amounts to a PCH but no South Display).
160 */
b7f05d4a 161 if (INTEL_INFO(dev_priv)->num_pipes == 0) {
0673ad47
CW
162 dev_priv->pch_type = PCH_NOP;
163 return;
164 }
165
166 /*
167 * The reason to probe ISA bridge instead of Dev31:Fun0 is to
168 * make graphics device passthrough work easy for VMM, that only
169 * need to expose ISA bridge to let driver know the real hardware
170 * underneath. This is a requirement from virtualization team.
171 *
172 * In some virtualized environments (e.g. XEN), there is irrelevant
173 * ISA bridge in the system. To work reliably, we should scan trhough
174 * all the ISA bridge devices and check for the first match, instead
175 * of only checking the first one.
176 */
177 while ((pch = pci_get_class(PCI_CLASS_BRIDGE_ISA << 8, pch))) {
178 if (pch->vendor == PCI_VENDOR_ID_INTEL) {
179 unsigned short id = pch->device & INTEL_PCH_DEVICE_ID_MASK;
c5e855d0
VS
180
181 dev_priv->pch_id = id;
ec7e0bb3 182
0673ad47
CW
183 if (id == INTEL_PCH_IBX_DEVICE_ID_TYPE) {
184 dev_priv->pch_type = PCH_IBX;
185 DRM_DEBUG_KMS("Found Ibex Peak PCH\n");
5db94019 186 WARN_ON(!IS_GEN5(dev_priv));
0673ad47
CW
187 } else if (id == INTEL_PCH_CPT_DEVICE_ID_TYPE) {
188 dev_priv->pch_type = PCH_CPT;
189 DRM_DEBUG_KMS("Found CougarPoint PCH\n");
d4cdbf03
VS
190 WARN_ON(!IS_GEN6(dev_priv) &&
191 !IS_IVYBRIDGE(dev_priv));
0673ad47
CW
192 } else if (id == INTEL_PCH_PPT_DEVICE_ID_TYPE) {
193 /* PantherPoint is CPT compatible */
194 dev_priv->pch_type = PCH_CPT;
195 DRM_DEBUG_KMS("Found PantherPoint PCH\n");
d4cdbf03
VS
196 WARN_ON(!IS_GEN6(dev_priv) &&
197 !IS_IVYBRIDGE(dev_priv));
0673ad47
CW
198 } else if (id == INTEL_PCH_LPT_DEVICE_ID_TYPE) {
199 dev_priv->pch_type = PCH_LPT;
200 DRM_DEBUG_KMS("Found LynxPoint PCH\n");
8652744b
TU
201 WARN_ON(!IS_HASWELL(dev_priv) &&
202 !IS_BROADWELL(dev_priv));
50a0bc90
TU
203 WARN_ON(IS_HSW_ULT(dev_priv) ||
204 IS_BDW_ULT(dev_priv));
0673ad47
CW
205 } else if (id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) {
206 dev_priv->pch_type = PCH_LPT;
207 DRM_DEBUG_KMS("Found LynxPoint LP PCH\n");
8652744b
TU
208 WARN_ON(!IS_HASWELL(dev_priv) &&
209 !IS_BROADWELL(dev_priv));
50a0bc90
TU
210 WARN_ON(!IS_HSW_ULT(dev_priv) &&
211 !IS_BDW_ULT(dev_priv));
c5e855d0
VS
212 } else if (id == INTEL_PCH_WPT_DEVICE_ID_TYPE) {
213 /* WildcatPoint is LPT compatible */
214 dev_priv->pch_type = PCH_LPT;
215 DRM_DEBUG_KMS("Found WildcatPoint PCH\n");
216 WARN_ON(!IS_HASWELL(dev_priv) &&
217 !IS_BROADWELL(dev_priv));
218 WARN_ON(IS_HSW_ULT(dev_priv) ||
219 IS_BDW_ULT(dev_priv));
220 } else if (id == INTEL_PCH_WPT_LP_DEVICE_ID_TYPE) {
221 /* WildcatPoint is LPT compatible */
222 dev_priv->pch_type = PCH_LPT;
223 DRM_DEBUG_KMS("Found WildcatPoint LP PCH\n");
224 WARN_ON(!IS_HASWELL(dev_priv) &&
225 !IS_BROADWELL(dev_priv));
226 WARN_ON(!IS_HSW_ULT(dev_priv) &&
227 !IS_BDW_ULT(dev_priv));
0673ad47
CW
228 } else if (id == INTEL_PCH_SPT_DEVICE_ID_TYPE) {
229 dev_priv->pch_type = PCH_SPT;
230 DRM_DEBUG_KMS("Found SunrisePoint PCH\n");
0853723b
TU
231 WARN_ON(!IS_SKYLAKE(dev_priv) &&
232 !IS_KABYLAKE(dev_priv));
c5e855d0 233 } else if (id == INTEL_PCH_SPT_LP_DEVICE_ID_TYPE) {
0673ad47
CW
234 dev_priv->pch_type = PCH_SPT;
235 DRM_DEBUG_KMS("Found SunrisePoint LP PCH\n");
0853723b
TU
236 WARN_ON(!IS_SKYLAKE(dev_priv) &&
237 !IS_KABYLAKE(dev_priv));
22dea0be
RV
238 } else if (id == INTEL_PCH_KBP_DEVICE_ID_TYPE) {
239 dev_priv->pch_type = PCH_KBP;
23247d71 240 DRM_DEBUG_KMS("Found Kaby Lake PCH (KBP)\n");
85327748
JN
241 WARN_ON(!IS_SKYLAKE(dev_priv) &&
242 !IS_KABYLAKE(dev_priv));
7b22b8c4
RV
243 } else if (id == INTEL_PCH_CNP_DEVICE_ID_TYPE) {
244 dev_priv->pch_type = PCH_CNP;
23247d71 245 DRM_DEBUG_KMS("Found Cannon Lake PCH (CNP)\n");
80937819
RV
246 WARN_ON(!IS_CANNONLAKE(dev_priv) &&
247 !IS_COFFEELAKE(dev_priv));
c5e855d0 248 } else if (id == INTEL_PCH_CNP_LP_DEVICE_ID_TYPE) {
ec7e0bb3 249 dev_priv->pch_type = PCH_CNP;
23247d71 250 DRM_DEBUG_KMS("Found Cannon Lake LP PCH (CNP-LP)\n");
80937819
RV
251 WARN_ON(!IS_CANNONLAKE(dev_priv) &&
252 !IS_COFFEELAKE(dev_priv));
d4cdbf03
VS
253 } else if (id == INTEL_PCH_P2X_DEVICE_ID_TYPE ||
254 id == INTEL_PCH_P3X_DEVICE_ID_TYPE ||
255 (id == INTEL_PCH_QEMU_DEVICE_ID_TYPE &&
0673ad47
CW
256 pch->subsystem_vendor ==
257 PCI_SUBVENDOR_ID_REDHAT_QUMRANET &&
258 pch->subsystem_device ==
259 PCI_SUBDEVICE_ID_QEMU)) {
fd6b8f43
TU
260 dev_priv->pch_type =
261 intel_virt_detect_pch(dev_priv);
0673ad47
CW
262 } else
263 continue;
264
265 break;
266 }
267 }
268 if (!pch)
269 DRM_DEBUG_KMS("No PCH found.\n");
270
271 pci_dev_put(pch);
272}
273
0673ad47
CW
274static int i915_getparam(struct drm_device *dev, void *data,
275 struct drm_file *file_priv)
276{
fac5e23e 277 struct drm_i915_private *dev_priv = to_i915(dev);
52a05c30 278 struct pci_dev *pdev = dev_priv->drm.pdev;
0673ad47
CW
279 drm_i915_getparam_t *param = data;
280 int value;
281
282 switch (param->param) {
283 case I915_PARAM_IRQ_ACTIVE:
284 case I915_PARAM_ALLOW_BATCHBUFFER:
285 case I915_PARAM_LAST_DISPATCH:
ef0f411f 286 case I915_PARAM_HAS_EXEC_CONSTANTS:
0673ad47
CW
287 /* Reject all old ums/dri params. */
288 return -ENODEV;
289 case I915_PARAM_CHIPSET_ID:
52a05c30 290 value = pdev->device;
0673ad47
CW
291 break;
292 case I915_PARAM_REVISION:
52a05c30 293 value = pdev->revision;
0673ad47 294 break;
0673ad47
CW
295 case I915_PARAM_NUM_FENCES_AVAIL:
296 value = dev_priv->num_fence_regs;
297 break;
298 case I915_PARAM_HAS_OVERLAY:
299 value = dev_priv->overlay ? 1 : 0;
300 break;
0673ad47 301 case I915_PARAM_HAS_BSD:
3b3f1650 302 value = !!dev_priv->engine[VCS];
0673ad47
CW
303 break;
304 case I915_PARAM_HAS_BLT:
3b3f1650 305 value = !!dev_priv->engine[BCS];
0673ad47
CW
306 break;
307 case I915_PARAM_HAS_VEBOX:
3b3f1650 308 value = !!dev_priv->engine[VECS];
0673ad47
CW
309 break;
310 case I915_PARAM_HAS_BSD2:
3b3f1650 311 value = !!dev_priv->engine[VCS2];
0673ad47 312 break;
0673ad47 313 case I915_PARAM_HAS_LLC:
16162470 314 value = HAS_LLC(dev_priv);
0673ad47
CW
315 break;
316 case I915_PARAM_HAS_WT:
16162470 317 value = HAS_WT(dev_priv);
0673ad47
CW
318 break;
319 case I915_PARAM_HAS_ALIASING_PPGTT:
16162470 320 value = USES_PPGTT(dev_priv);
0673ad47
CW
321 break;
322 case I915_PARAM_HAS_SEMAPHORES:
39df9190 323 value = i915.semaphores;
0673ad47 324 break;
0673ad47
CW
325 case I915_PARAM_HAS_SECURE_BATCHES:
326 value = capable(CAP_SYS_ADMIN);
327 break;
0673ad47
CW
328 case I915_PARAM_CMD_PARSER_VERSION:
329 value = i915_cmd_parser_get_version(dev_priv);
330 break;
0673ad47 331 case I915_PARAM_SUBSLICE_TOTAL:
57ec171e 332 value = sseu_subslice_total(&INTEL_INFO(dev_priv)->sseu);
0673ad47
CW
333 if (!value)
334 return -ENODEV;
335 break;
336 case I915_PARAM_EU_TOTAL:
43b67998 337 value = INTEL_INFO(dev_priv)->sseu.eu_total;
0673ad47
CW
338 if (!value)
339 return -ENODEV;
340 break;
341 case I915_PARAM_HAS_GPU_RESET:
342 value = i915.enable_hangcheck && intel_has_gpu_reset(dev_priv);
142bc7d9
MT
343 if (value && intel_has_reset_engine(dev_priv))
344 value = 2;
0673ad47
CW
345 break;
346 case I915_PARAM_HAS_RESOURCE_STREAMER:
16162470 347 value = HAS_RESOURCE_STREAMER(dev_priv);
0673ad47 348 break;
37f501af 349 case I915_PARAM_HAS_POOLED_EU:
16162470 350 value = HAS_POOLED_EU(dev_priv);
37f501af 351 break;
352 case I915_PARAM_MIN_EU_IN_POOL:
43b67998 353 value = INTEL_INFO(dev_priv)->sseu.min_eu_in_pool;
37f501af 354 break;
5464cd65 355 case I915_PARAM_HUC_STATUS:
3582ad13 356 intel_runtime_pm_get(dev_priv);
5464cd65 357 value = I915_READ(HUC_STATUS2) & HUC_FW_VERIFIED;
3582ad13 358 intel_runtime_pm_put(dev_priv);
5464cd65 359 break;
4cc69075
CW
360 case I915_PARAM_MMAP_GTT_VERSION:
361 /* Though we've started our numbering from 1, and so class all
362 * earlier versions as 0, in effect their value is undefined as
363 * the ioctl will report EINVAL for the unknown param!
364 */
365 value = i915_gem_mmap_gtt_version();
366 break;
0de9136d
CW
367 case I915_PARAM_HAS_SCHEDULER:
368 value = dev_priv->engine[RCS] &&
369 dev_priv->engine[RCS]->schedule;
370 break;
16162470
DW
371 case I915_PARAM_MMAP_VERSION:
372 /* Remember to bump this if the version changes! */
373 case I915_PARAM_HAS_GEM:
374 case I915_PARAM_HAS_PAGEFLIPPING:
375 case I915_PARAM_HAS_EXECBUF2: /* depends on GEM */
376 case I915_PARAM_HAS_RELAXED_FENCING:
377 case I915_PARAM_HAS_COHERENT_RINGS:
378 case I915_PARAM_HAS_RELAXED_DELTA:
379 case I915_PARAM_HAS_GEN7_SOL_RESET:
380 case I915_PARAM_HAS_WAIT_TIMEOUT:
381 case I915_PARAM_HAS_PRIME_VMAP_FLUSH:
382 case I915_PARAM_HAS_PINNED_BATCHES:
383 case I915_PARAM_HAS_EXEC_NO_RELOC:
384 case I915_PARAM_HAS_EXEC_HANDLE_LUT:
385 case I915_PARAM_HAS_COHERENT_PHYS_GTT:
386 case I915_PARAM_HAS_EXEC_SOFTPIN:
77ae9957 387 case I915_PARAM_HAS_EXEC_ASYNC:
fec0445c 388 case I915_PARAM_HAS_EXEC_FENCE:
b0fd47ad 389 case I915_PARAM_HAS_EXEC_CAPTURE:
1a71cf2f 390 case I915_PARAM_HAS_EXEC_BATCH_FIRST:
16162470
DW
391 /* For the time being all of these are always true;
392 * if some supported hardware does not have one of these
393 * features this value needs to be provided from
394 * INTEL_INFO(), a feature macro, or similar.
395 */
396 value = 1;
397 break;
7fed555c
RB
398 case I915_PARAM_SLICE_MASK:
399 value = INTEL_INFO(dev_priv)->sseu.slice_mask;
400 if (!value)
401 return -ENODEV;
402 break;
f5320233
RB
403 case I915_PARAM_SUBSLICE_MASK:
404 value = INTEL_INFO(dev_priv)->sseu.subslice_mask;
405 if (!value)
406 return -ENODEV;
407 break;
0673ad47
CW
408 default:
409 DRM_DEBUG("Unknown parameter %d\n", param->param);
410 return -EINVAL;
411 }
412
dda33009 413 if (put_user(value, param->value))
0673ad47 414 return -EFAULT;
0673ad47
CW
415
416 return 0;
417}
418
da5f53bf 419static int i915_get_bridge_dev(struct drm_i915_private *dev_priv)
0673ad47 420{
0673ad47
CW
421 dev_priv->bridge_dev = pci_get_bus_and_slot(0, PCI_DEVFN(0, 0));
422 if (!dev_priv->bridge_dev) {
423 DRM_ERROR("bridge device not found\n");
424 return -1;
425 }
426 return 0;
427}
428
429/* Allocate space for the MCH regs if needed, return nonzero on error */
430static int
da5f53bf 431intel_alloc_mchbar_resource(struct drm_i915_private *dev_priv)
0673ad47 432{
514e1d64 433 int reg = INTEL_GEN(dev_priv) >= 4 ? MCHBAR_I965 : MCHBAR_I915;
0673ad47
CW
434 u32 temp_lo, temp_hi = 0;
435 u64 mchbar_addr;
436 int ret;
437
514e1d64 438 if (INTEL_GEN(dev_priv) >= 4)
0673ad47
CW
439 pci_read_config_dword(dev_priv->bridge_dev, reg + 4, &temp_hi);
440 pci_read_config_dword(dev_priv->bridge_dev, reg, &temp_lo);
441 mchbar_addr = ((u64)temp_hi << 32) | temp_lo;
442
443 /* If ACPI doesn't have it, assume we need to allocate it ourselves */
444#ifdef CONFIG_PNP
445 if (mchbar_addr &&
446 pnp_range_reserved(mchbar_addr, mchbar_addr + MCHBAR_SIZE))
447 return 0;
448#endif
449
450 /* Get some space for it */
451 dev_priv->mch_res.name = "i915 MCHBAR";
452 dev_priv->mch_res.flags = IORESOURCE_MEM;
453 ret = pci_bus_alloc_resource(dev_priv->bridge_dev->bus,
454 &dev_priv->mch_res,
455 MCHBAR_SIZE, MCHBAR_SIZE,
456 PCIBIOS_MIN_MEM,
457 0, pcibios_align_resource,
458 dev_priv->bridge_dev);
459 if (ret) {
460 DRM_DEBUG_DRIVER("failed bus alloc: %d\n", ret);
461 dev_priv->mch_res.start = 0;
462 return ret;
463 }
464
514e1d64 465 if (INTEL_GEN(dev_priv) >= 4)
0673ad47
CW
466 pci_write_config_dword(dev_priv->bridge_dev, reg + 4,
467 upper_32_bits(dev_priv->mch_res.start));
468
469 pci_write_config_dword(dev_priv->bridge_dev, reg,
470 lower_32_bits(dev_priv->mch_res.start));
471 return 0;
472}
473
474/* Setup MCHBAR if possible, return true if we should disable it again */
475static void
da5f53bf 476intel_setup_mchbar(struct drm_i915_private *dev_priv)
0673ad47 477{
514e1d64 478 int mchbar_reg = INTEL_GEN(dev_priv) >= 4 ? MCHBAR_I965 : MCHBAR_I915;
0673ad47
CW
479 u32 temp;
480 bool enabled;
481
920a14b2 482 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
0673ad47
CW
483 return;
484
485 dev_priv->mchbar_need_disable = false;
486
50a0bc90 487 if (IS_I915G(dev_priv) || IS_I915GM(dev_priv)) {
0673ad47
CW
488 pci_read_config_dword(dev_priv->bridge_dev, DEVEN, &temp);
489 enabled = !!(temp & DEVEN_MCHBAR_EN);
490 } else {
491 pci_read_config_dword(dev_priv->bridge_dev, mchbar_reg, &temp);
492 enabled = temp & 1;
493 }
494
495 /* If it's already enabled, don't have to do anything */
496 if (enabled)
497 return;
498
da5f53bf 499 if (intel_alloc_mchbar_resource(dev_priv))
0673ad47
CW
500 return;
501
502 dev_priv->mchbar_need_disable = true;
503
504 /* Space is allocated or reserved, so enable it. */
50a0bc90 505 if (IS_I915G(dev_priv) || IS_I915GM(dev_priv)) {
0673ad47
CW
506 pci_write_config_dword(dev_priv->bridge_dev, DEVEN,
507 temp | DEVEN_MCHBAR_EN);
508 } else {
509 pci_read_config_dword(dev_priv->bridge_dev, mchbar_reg, &temp);
510 pci_write_config_dword(dev_priv->bridge_dev, mchbar_reg, temp | 1);
511 }
512}
513
514static void
da5f53bf 515intel_teardown_mchbar(struct drm_i915_private *dev_priv)
0673ad47 516{
514e1d64 517 int mchbar_reg = INTEL_GEN(dev_priv) >= 4 ? MCHBAR_I965 : MCHBAR_I915;
0673ad47
CW
518
519 if (dev_priv->mchbar_need_disable) {
50a0bc90 520 if (IS_I915G(dev_priv) || IS_I915GM(dev_priv)) {
0673ad47
CW
521 u32 deven_val;
522
523 pci_read_config_dword(dev_priv->bridge_dev, DEVEN,
524 &deven_val);
525 deven_val &= ~DEVEN_MCHBAR_EN;
526 pci_write_config_dword(dev_priv->bridge_dev, DEVEN,
527 deven_val);
528 } else {
529 u32 mchbar_val;
530
531 pci_read_config_dword(dev_priv->bridge_dev, mchbar_reg,
532 &mchbar_val);
533 mchbar_val &= ~1;
534 pci_write_config_dword(dev_priv->bridge_dev, mchbar_reg,
535 mchbar_val);
536 }
537 }
538
539 if (dev_priv->mch_res.start)
540 release_resource(&dev_priv->mch_res);
541}
542
543/* true = enable decode, false = disable decoder */
544static unsigned int i915_vga_set_decode(void *cookie, bool state)
545{
da5f53bf 546 struct drm_i915_private *dev_priv = cookie;
0673ad47 547
da5f53bf 548 intel_modeset_vga_set_state(dev_priv, state);
0673ad47
CW
549 if (state)
550 return VGA_RSRC_LEGACY_IO | VGA_RSRC_LEGACY_MEM |
551 VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
552 else
553 return VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
554}
555
7f26cb88
TU
556static int i915_resume_switcheroo(struct drm_device *dev);
557static int i915_suspend_switcheroo(struct drm_device *dev, pm_message_t state);
558
0673ad47
CW
559static void i915_switcheroo_set_state(struct pci_dev *pdev, enum vga_switcheroo_state state)
560{
561 struct drm_device *dev = pci_get_drvdata(pdev);
562 pm_message_t pmm = { .event = PM_EVENT_SUSPEND };
563
564 if (state == VGA_SWITCHEROO_ON) {
565 pr_info("switched on\n");
566 dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
567 /* i915 resume handler doesn't set to D0 */
52a05c30 568 pci_set_power_state(pdev, PCI_D0);
0673ad47
CW
569 i915_resume_switcheroo(dev);
570 dev->switch_power_state = DRM_SWITCH_POWER_ON;
571 } else {
572 pr_info("switched off\n");
573 dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
574 i915_suspend_switcheroo(dev, pmm);
575 dev->switch_power_state = DRM_SWITCH_POWER_OFF;
576 }
577}
578
579static bool i915_switcheroo_can_switch(struct pci_dev *pdev)
580{
581 struct drm_device *dev = pci_get_drvdata(pdev);
582
583 /*
584 * FIXME: open_count is protected by drm_global_mutex but that would lead to
585 * locking inversion with the driver load path. And the access here is
586 * completely racy anyway. So don't bother with locking for now.
587 */
588 return dev->open_count == 0;
589}
590
591static const struct vga_switcheroo_client_ops i915_switcheroo_ops = {
592 .set_gpu_state = i915_switcheroo_set_state,
593 .reprobe = NULL,
594 .can_switch = i915_switcheroo_can_switch,
595};
596
fbbd37b3 597static void i915_gem_fini(struct drm_i915_private *dev_priv)
0673ad47 598{
3b19f16a
CW
599 /* Flush any outstanding unpin_work. */
600 i915_gem_drain_workqueue(dev_priv);
5f09a9c8 601
fbbd37b3 602 mutex_lock(&dev_priv->drm.struct_mutex);
b8991403 603 intel_uc_fini_hw(dev_priv);
cb15d9f8 604 i915_gem_cleanup_engines(dev_priv);
829a0af2 605 i915_gem_contexts_fini(dev_priv);
8a2421bd 606 i915_gem_cleanup_userptr(dev_priv);
fbbd37b3 607 mutex_unlock(&dev_priv->drm.struct_mutex);
0673ad47 608
bdeb9785 609 i915_gem_drain_freed_objects(dev_priv);
fbbd37b3 610
829a0af2 611 WARN_ON(!list_empty(&dev_priv->contexts.list));
0673ad47
CW
612}
613
614static int i915_load_modeset_init(struct drm_device *dev)
615{
fac5e23e 616 struct drm_i915_private *dev_priv = to_i915(dev);
52a05c30 617 struct pci_dev *pdev = dev_priv->drm.pdev;
0673ad47
CW
618 int ret;
619
620 if (i915_inject_load_failure())
621 return -ENODEV;
622
66578857 623 intel_bios_init(dev_priv);
0673ad47
CW
624
625 /* If we have > 1 VGA cards, then we need to arbitrate access
626 * to the common VGA resources.
627 *
628 * If we are a secondary display controller (!PCI_DISPLAY_CLASS_VGA),
629 * then we do not take part in VGA arbitration and the
630 * vga_client_register() fails with -ENODEV.
631 */
da5f53bf 632 ret = vga_client_register(pdev, dev_priv, NULL, i915_vga_set_decode);
0673ad47
CW
633 if (ret && ret != -ENODEV)
634 goto out;
635
636 intel_register_dsm_handler();
637
52a05c30 638 ret = vga_switcheroo_register_client(pdev, &i915_switcheroo_ops, false);
0673ad47
CW
639 if (ret)
640 goto cleanup_vga_client;
641
642 /* must happen before intel_power_domains_init_hw() on VLV/CHV */
643 intel_update_rawclk(dev_priv);
644
645 intel_power_domains_init_hw(dev_priv, false);
646
647 intel_csr_ucode_init(dev_priv);
648
649 ret = intel_irq_install(dev_priv);
650 if (ret)
651 goto cleanup_csr;
652
40196446 653 intel_setup_gmbus(dev_priv);
0673ad47
CW
654
655 /* Important: The output setup functions called by modeset_init need
656 * working irqs for e.g. gmbus and dp aux transfers. */
b079bd17
VS
657 ret = intel_modeset_init(dev);
658 if (ret)
659 goto cleanup_irq;
0673ad47 660
29ad6a30 661 intel_uc_init_fw(dev_priv);
0673ad47 662
bf9e8429 663 ret = i915_gem_init(dev_priv);
0673ad47 664 if (ret)
3950bf3d 665 goto cleanup_uc;
0673ad47
CW
666
667 intel_modeset_gem_init(dev);
668
b7f05d4a 669 if (INTEL_INFO(dev_priv)->num_pipes == 0)
0673ad47
CW
670 return 0;
671
672 ret = intel_fbdev_init(dev);
673 if (ret)
674 goto cleanup_gem;
675
676 /* Only enable hotplug handling once the fbdev is fully set up. */
677 intel_hpd_init(dev_priv);
678
679 drm_kms_helper_poll_init(dev);
680
681 return 0;
682
683cleanup_gem:
bf9e8429 684 if (i915_gem_suspend(dev_priv))
1c777c5d 685 DRM_ERROR("failed to idle hardware; continuing to unload!\n");
fbbd37b3 686 i915_gem_fini(dev_priv);
3950bf3d
OM
687cleanup_uc:
688 intel_uc_fini_fw(dev_priv);
0673ad47 689cleanup_irq:
0673ad47 690 drm_irq_uninstall(dev);
40196446 691 intel_teardown_gmbus(dev_priv);
0673ad47
CW
692cleanup_csr:
693 intel_csr_ucode_fini(dev_priv);
694 intel_power_domains_fini(dev_priv);
52a05c30 695 vga_switcheroo_unregister_client(pdev);
0673ad47 696cleanup_vga_client:
52a05c30 697 vga_client_register(pdev, NULL, NULL, NULL);
0673ad47
CW
698out:
699 return ret;
700}
701
0673ad47
CW
702static int i915_kick_out_firmware_fb(struct drm_i915_private *dev_priv)
703{
704 struct apertures_struct *ap;
91c8a326 705 struct pci_dev *pdev = dev_priv->drm.pdev;
0673ad47
CW
706 struct i915_ggtt *ggtt = &dev_priv->ggtt;
707 bool primary;
708 int ret;
709
710 ap = alloc_apertures(1);
711 if (!ap)
712 return -ENOMEM;
713
714 ap->ranges[0].base = ggtt->mappable_base;
715 ap->ranges[0].size = ggtt->mappable_end;
716
717 primary =
718 pdev->resource[PCI_ROM_RESOURCE].flags & IORESOURCE_ROM_SHADOW;
719
44adece5 720 ret = drm_fb_helper_remove_conflicting_framebuffers(ap, "inteldrmfb", primary);
0673ad47
CW
721
722 kfree(ap);
723
724 return ret;
725}
0673ad47
CW
726
727#if !defined(CONFIG_VGA_CONSOLE)
728static int i915_kick_out_vgacon(struct drm_i915_private *dev_priv)
729{
730 return 0;
731}
732#elif !defined(CONFIG_DUMMY_CONSOLE)
733static int i915_kick_out_vgacon(struct drm_i915_private *dev_priv)
734{
735 return -ENODEV;
736}
737#else
738static int i915_kick_out_vgacon(struct drm_i915_private *dev_priv)
739{
740 int ret = 0;
741
742 DRM_INFO("Replacing VGA console driver\n");
743
744 console_lock();
745 if (con_is_bound(&vga_con))
746 ret = do_take_over_console(&dummy_con, 0, MAX_NR_CONSOLES - 1, 1);
747 if (ret == 0) {
748 ret = do_unregister_con_driver(&vga_con);
749
750 /* Ignore "already unregistered". */
751 if (ret == -ENODEV)
752 ret = 0;
753 }
754 console_unlock();
755
756 return ret;
757}
758#endif
759
0673ad47
CW
760static void intel_init_dpio(struct drm_i915_private *dev_priv)
761{
762 /*
763 * IOSF_PORT_DPIO is used for VLV x2 PHY (DP/HDMI B and C),
764 * CHV x1 PHY (DP/HDMI D)
765 * IOSF_PORT_DPIO_2 is used for CHV x2 PHY (DP/HDMI B and C)
766 */
767 if (IS_CHERRYVIEW(dev_priv)) {
768 DPIO_PHY_IOSF_PORT(DPIO_PHY0) = IOSF_PORT_DPIO_2;
769 DPIO_PHY_IOSF_PORT(DPIO_PHY1) = IOSF_PORT_DPIO;
770 } else if (IS_VALLEYVIEW(dev_priv)) {
771 DPIO_PHY_IOSF_PORT(DPIO_PHY0) = IOSF_PORT_DPIO;
772 }
773}
774
775static int i915_workqueues_init(struct drm_i915_private *dev_priv)
776{
777 /*
778 * The i915 workqueue is primarily used for batched retirement of
779 * requests (and thus managing bo) once the task has been completed
780 * by the GPU. i915_gem_retire_requests() is called directly when we
781 * need high-priority retirement, such as waiting for an explicit
782 * bo.
783 *
784 * It is also used for periodic low-priority events, such as
785 * idle-timers and recording error state.
786 *
787 * All tasks on the workqueue are expected to acquire the dev mutex
788 * so there is no point in running more than one instance of the
789 * workqueue at any time. Use an ordered one.
790 */
791 dev_priv->wq = alloc_ordered_workqueue("i915", 0);
792 if (dev_priv->wq == NULL)
793 goto out_err;
794
795 dev_priv->hotplug.dp_wq = alloc_ordered_workqueue("i915-dp", 0);
796 if (dev_priv->hotplug.dp_wq == NULL)
797 goto out_free_wq;
798
0673ad47
CW
799 return 0;
800
0673ad47
CW
801out_free_wq:
802 destroy_workqueue(dev_priv->wq);
803out_err:
804 DRM_ERROR("Failed to allocate workqueues.\n");
805
806 return -ENOMEM;
807}
808
bb8f0f5a
CW
809static void i915_engines_cleanup(struct drm_i915_private *i915)
810{
811 struct intel_engine_cs *engine;
812 enum intel_engine_id id;
813
814 for_each_engine(engine, i915, id)
815 kfree(engine);
816}
817
0673ad47
CW
818static void i915_workqueues_cleanup(struct drm_i915_private *dev_priv)
819{
0673ad47
CW
820 destroy_workqueue(dev_priv->hotplug.dp_wq);
821 destroy_workqueue(dev_priv->wq);
822}
823
4fc7e845
PZ
824/*
825 * We don't keep the workarounds for pre-production hardware, so we expect our
826 * driver to fail on these machines in one way or another. A little warning on
827 * dmesg may help both the user and the bug triagers.
828 */
829static void intel_detect_preproduction_hw(struct drm_i915_private *dev_priv)
830{
248a124d
CW
831 bool pre = false;
832
833 pre |= IS_HSW_EARLY_SDV(dev_priv);
834 pre |= IS_SKL_REVID(dev_priv, 0, SKL_REVID_F0);
0102ba1f 835 pre |= IS_BXT_REVID(dev_priv, 0, BXT_REVID_B_LAST);
248a124d 836
7c5ff4a2 837 if (pre) {
4fc7e845
PZ
838 DRM_ERROR("This is a pre-production stepping. "
839 "It may not be fully functional.\n");
7c5ff4a2
CW
840 add_taint(TAINT_MACHINE_CHECK, LOCKDEP_STILL_OK);
841 }
4fc7e845
PZ
842}
843
0673ad47
CW
844/**
845 * i915_driver_init_early - setup state not requiring device access
846 * @dev_priv: device private
847 *
848 * Initialize everything that is a "SW-only" state, that is state not
849 * requiring accessing the device or exposing the driver via kernel internal
850 * or userspace interfaces. Example steps belonging here: lock initialization,
851 * system memory allocation, setting up device specific attributes and
852 * function hooks not requiring accessing the device.
853 */
854static int i915_driver_init_early(struct drm_i915_private *dev_priv,
855 const struct pci_device_id *ent)
856{
857 const struct intel_device_info *match_info =
858 (struct intel_device_info *)ent->driver_data;
859 struct intel_device_info *device_info;
860 int ret = 0;
861
862 if (i915_inject_load_failure())
863 return -ENODEV;
864
865 /* Setup the write-once "constant" device info */
94b4f3ba 866 device_info = mkwrite_device_info(dev_priv);
0673ad47
CW
867 memcpy(device_info, match_info, sizeof(*device_info));
868 device_info->device_id = dev_priv->drm.pdev->device;
869
870 BUG_ON(device_info->gen > sizeof(device_info->gen_mask) * BITS_PER_BYTE);
871 device_info->gen_mask = BIT(device_info->gen - 1);
872
873 spin_lock_init(&dev_priv->irq_lock);
874 spin_lock_init(&dev_priv->gpu_error.lock);
875 mutex_init(&dev_priv->backlight_lock);
876 spin_lock_init(&dev_priv->uncore.lock);
317eaa95 877
0673ad47 878 spin_lock_init(&dev_priv->mm.object_stat_lock);
0673ad47
CW
879 mutex_init(&dev_priv->sb_lock);
880 mutex_init(&dev_priv->modeset_restore_lock);
881 mutex_init(&dev_priv->av_mutex);
882 mutex_init(&dev_priv->wm.wm_mutex);
883 mutex_init(&dev_priv->pps_mutex);
884
413e8fdb 885 intel_uc_init_early(dev_priv);
0b1de5d5
CW
886 i915_memcpy_init_early(dev_priv);
887
0673ad47
CW
888 ret = i915_workqueues_init(dev_priv);
889 if (ret < 0)
bb8f0f5a 890 goto err_engines;
0673ad47 891
0673ad47 892 /* This must be called before any calls to HAS_PCH_* */
da5f53bf 893 intel_detect_pch(dev_priv);
0673ad47 894
192aa181 895 intel_pm_setup(dev_priv);
0673ad47
CW
896 intel_init_dpio(dev_priv);
897 intel_power_domains_init(dev_priv);
898 intel_irq_init(dev_priv);
3ac168a7 899 intel_hangcheck_init(dev_priv);
0673ad47
CW
900 intel_init_display_hooks(dev_priv);
901 intel_init_clock_gating_hooks(dev_priv);
902 intel_init_audio_hooks(dev_priv);
cb15d9f8 903 ret = i915_gem_load_init(dev_priv);
73cb9701 904 if (ret < 0)
cefcff8f 905 goto err_irq;
0673ad47 906
36cdd013 907 intel_display_crc_init(dev_priv);
0673ad47 908
94b4f3ba 909 intel_device_info_dump(dev_priv);
0673ad47 910
4fc7e845 911 intel_detect_preproduction_hw(dev_priv);
0673ad47 912
eec688e1
RB
913 i915_perf_init(dev_priv);
914
0673ad47
CW
915 return 0;
916
cefcff8f
JL
917err_irq:
918 intel_irq_fini(dev_priv);
0673ad47 919 i915_workqueues_cleanup(dev_priv);
bb8f0f5a
CW
920err_engines:
921 i915_engines_cleanup(dev_priv);
0673ad47
CW
922 return ret;
923}
924
925/**
926 * i915_driver_cleanup_early - cleanup the setup done in i915_driver_init_early()
927 * @dev_priv: device private
928 */
929static void i915_driver_cleanup_early(struct drm_i915_private *dev_priv)
930{
eec688e1 931 i915_perf_fini(dev_priv);
cb15d9f8 932 i915_gem_load_cleanup(dev_priv);
cefcff8f 933 intel_irq_fini(dev_priv);
0673ad47 934 i915_workqueues_cleanup(dev_priv);
bb8f0f5a 935 i915_engines_cleanup(dev_priv);
0673ad47
CW
936}
937
da5f53bf 938static int i915_mmio_setup(struct drm_i915_private *dev_priv)
0673ad47 939{
52a05c30 940 struct pci_dev *pdev = dev_priv->drm.pdev;
0673ad47
CW
941 int mmio_bar;
942 int mmio_size;
943
5db94019 944 mmio_bar = IS_GEN2(dev_priv) ? 1 : 0;
0673ad47
CW
945 /*
946 * Before gen4, the registers and the GTT are behind different BARs.
947 * However, from gen4 onwards, the registers and the GTT are shared
948 * in the same BAR, so we want to restrict this ioremap from
949 * clobbering the GTT which we want ioremap_wc instead. Fortunately,
950 * the register BAR remains the same size for all the earlier
951 * generations up to Ironlake.
952 */
514e1d64 953 if (INTEL_GEN(dev_priv) < 5)
0673ad47
CW
954 mmio_size = 512 * 1024;
955 else
956 mmio_size = 2 * 1024 * 1024;
52a05c30 957 dev_priv->regs = pci_iomap(pdev, mmio_bar, mmio_size);
0673ad47
CW
958 if (dev_priv->regs == NULL) {
959 DRM_ERROR("failed to map registers\n");
960
961 return -EIO;
962 }
963
964 /* Try to make sure MCHBAR is enabled before poking at it */
da5f53bf 965 intel_setup_mchbar(dev_priv);
0673ad47
CW
966
967 return 0;
968}
969
da5f53bf 970static void i915_mmio_cleanup(struct drm_i915_private *dev_priv)
0673ad47 971{
52a05c30 972 struct pci_dev *pdev = dev_priv->drm.pdev;
0673ad47 973
da5f53bf 974 intel_teardown_mchbar(dev_priv);
52a05c30 975 pci_iounmap(pdev, dev_priv->regs);
0673ad47
CW
976}
977
978/**
979 * i915_driver_init_mmio - setup device MMIO
980 * @dev_priv: device private
981 *
982 * Setup minimal device state necessary for MMIO accesses later in the
983 * initialization sequence. The setup here should avoid any other device-wide
984 * side effects or exposing the driver via kernel internal or user space
985 * interfaces.
986 */
987static int i915_driver_init_mmio(struct drm_i915_private *dev_priv)
988{
0673ad47
CW
989 int ret;
990
991 if (i915_inject_load_failure())
992 return -ENODEV;
993
da5f53bf 994 if (i915_get_bridge_dev(dev_priv))
0673ad47
CW
995 return -EIO;
996
da5f53bf 997 ret = i915_mmio_setup(dev_priv);
0673ad47 998 if (ret < 0)
63ffbcda 999 goto err_bridge;
0673ad47
CW
1000
1001 intel_uncore_init(dev_priv);
63ffbcda
JL
1002
1003 ret = intel_engines_init_mmio(dev_priv);
1004 if (ret)
1005 goto err_uncore;
1006
24145517 1007 i915_gem_init_mmio(dev_priv);
0673ad47
CW
1008
1009 return 0;
1010
63ffbcda
JL
1011err_uncore:
1012 intel_uncore_fini(dev_priv);
1013err_bridge:
0673ad47
CW
1014 pci_dev_put(dev_priv->bridge_dev);
1015
1016 return ret;
1017}
1018
1019/**
1020 * i915_driver_cleanup_mmio - cleanup the setup done in i915_driver_init_mmio()
1021 * @dev_priv: device private
1022 */
1023static void i915_driver_cleanup_mmio(struct drm_i915_private *dev_priv)
1024{
0673ad47 1025 intel_uncore_fini(dev_priv);
da5f53bf 1026 i915_mmio_cleanup(dev_priv);
0673ad47
CW
1027 pci_dev_put(dev_priv->bridge_dev);
1028}
1029
94b4f3ba
CW
1030static void intel_sanitize_options(struct drm_i915_private *dev_priv)
1031{
1032 i915.enable_execlists =
1033 intel_sanitize_enable_execlists(dev_priv,
1034 i915.enable_execlists);
1035
1036 /*
1037 * i915.enable_ppgtt is read-only, so do an early pass to validate the
1038 * user's requested state against the hardware/driver capabilities. We
1039 * do this now so that we can print out any log messages once rather
1040 * than every time we check intel_enable_ppgtt().
1041 */
1042 i915.enable_ppgtt =
1043 intel_sanitize_enable_ppgtt(dev_priv, i915.enable_ppgtt);
1044 DRM_DEBUG_DRIVER("ppgtt mode: %i\n", i915.enable_ppgtt);
39df9190
CW
1045
1046 i915.semaphores = intel_sanitize_semaphores(dev_priv, i915.semaphores);
784f2f1a 1047 DRM_DEBUG_DRIVER("use GPU semaphores? %s\n", yesno(i915.semaphores));
d2be9f2f
AH
1048
1049 intel_uc_sanitize_options(dev_priv);
67b7f33e
CD
1050
1051 intel_gvt_sanitize_options(dev_priv);
94b4f3ba
CW
1052}
1053
0673ad47
CW
1054/**
1055 * i915_driver_init_hw - setup state requiring device access
1056 * @dev_priv: device private
1057 *
1058 * Setup state that requires accessing the device, but doesn't require
1059 * exposing the driver via kernel internal or userspace interfaces.
1060 */
1061static int i915_driver_init_hw(struct drm_i915_private *dev_priv)
1062{
52a05c30 1063 struct pci_dev *pdev = dev_priv->drm.pdev;
0673ad47
CW
1064 int ret;
1065
1066 if (i915_inject_load_failure())
1067 return -ENODEV;
1068
94b4f3ba
CW
1069 intel_device_info_runtime_init(dev_priv);
1070
1071 intel_sanitize_options(dev_priv);
0673ad47 1072
97d6d7ab 1073 ret = i915_ggtt_probe_hw(dev_priv);
0673ad47
CW
1074 if (ret)
1075 return ret;
1076
0673ad47
CW
1077 /* WARNING: Apparently we must kick fbdev drivers before vgacon,
1078 * otherwise the vga fbdev driver falls over. */
1079 ret = i915_kick_out_firmware_fb(dev_priv);
1080 if (ret) {
1081 DRM_ERROR("failed to remove conflicting framebuffer drivers\n");
1082 goto out_ggtt;
1083 }
1084
1085 ret = i915_kick_out_vgacon(dev_priv);
1086 if (ret) {
1087 DRM_ERROR("failed to remove conflicting VGA console\n");
1088 goto out_ggtt;
1089 }
1090
97d6d7ab 1091 ret = i915_ggtt_init_hw(dev_priv);
0088e522
CW
1092 if (ret)
1093 return ret;
1094
97d6d7ab 1095 ret = i915_ggtt_enable_hw(dev_priv);
0088e522
CW
1096 if (ret) {
1097 DRM_ERROR("failed to enable GGTT\n");
1098 goto out_ggtt;
1099 }
1100
52a05c30 1101 pci_set_master(pdev);
0673ad47
CW
1102
1103 /* overlay on gen2 is broken and can't address above 1G */
5db94019 1104 if (IS_GEN2(dev_priv)) {
52a05c30 1105 ret = dma_set_coherent_mask(&pdev->dev, DMA_BIT_MASK(30));
0673ad47
CW
1106 if (ret) {
1107 DRM_ERROR("failed to set DMA mask\n");
1108
1109 goto out_ggtt;
1110 }
1111 }
1112
0673ad47
CW
1113 /* 965GM sometimes incorrectly writes to hardware status page (HWS)
1114 * using 32bit addressing, overwriting memory if HWS is located
1115 * above 4GB.
1116 *
1117 * The documentation also mentions an issue with undefined
1118 * behaviour if any general state is accessed within a page above 4GB,
1119 * which also needs to be handled carefully.
1120 */
c0f86832 1121 if (IS_I965G(dev_priv) || IS_I965GM(dev_priv)) {
52a05c30 1122 ret = dma_set_coherent_mask(&pdev->dev, DMA_BIT_MASK(32));
0673ad47
CW
1123
1124 if (ret) {
1125 DRM_ERROR("failed to set DMA mask\n");
1126
1127 goto out_ggtt;
1128 }
1129 }
1130
0673ad47
CW
1131 pm_qos_add_request(&dev_priv->pm_qos, PM_QOS_CPU_DMA_LATENCY,
1132 PM_QOS_DEFAULT_VALUE);
1133
1134 intel_uncore_sanitize(dev_priv);
1135
1136 intel_opregion_setup(dev_priv);
1137
1138 i915_gem_load_init_fences(dev_priv);
1139
1140 /* On the 945G/GM, the chipset reports the MSI capability on the
1141 * integrated graphics even though the support isn't actually there
1142 * according to the published specs. It doesn't appear to function
1143 * correctly in testing on 945G.
1144 * This may be a side effect of MSI having been made available for PEG
1145 * and the registers being closely associated.
1146 *
1147 * According to chipset errata, on the 965GM, MSI interrupts may
e38c2da0
VS
1148 * be lost or delayed, and was defeatured. MSI interrupts seem to
1149 * get lost on g4x as well, and interrupt delivery seems to stay
1150 * properly dead afterwards. So we'll just disable them for all
1151 * pre-gen5 chipsets.
0673ad47 1152 */
e38c2da0 1153 if (INTEL_GEN(dev_priv) >= 5) {
52a05c30 1154 if (pci_enable_msi(pdev) < 0)
0673ad47
CW
1155 DRM_DEBUG_DRIVER("can't enable MSI");
1156 }
1157
26f837e8
ZW
1158 ret = intel_gvt_init(dev_priv);
1159 if (ret)
1160 goto out_ggtt;
1161
0673ad47
CW
1162 return 0;
1163
1164out_ggtt:
97d6d7ab 1165 i915_ggtt_cleanup_hw(dev_priv);
0673ad47
CW
1166
1167 return ret;
1168}
1169
1170/**
1171 * i915_driver_cleanup_hw - cleanup the setup done in i915_driver_init_hw()
1172 * @dev_priv: device private
1173 */
1174static void i915_driver_cleanup_hw(struct drm_i915_private *dev_priv)
1175{
52a05c30 1176 struct pci_dev *pdev = dev_priv->drm.pdev;
0673ad47 1177
52a05c30
DW
1178 if (pdev->msi_enabled)
1179 pci_disable_msi(pdev);
0673ad47
CW
1180
1181 pm_qos_remove_request(&dev_priv->pm_qos);
97d6d7ab 1182 i915_ggtt_cleanup_hw(dev_priv);
0673ad47
CW
1183}
1184
1185/**
1186 * i915_driver_register - register the driver with the rest of the system
1187 * @dev_priv: device private
1188 *
1189 * Perform any steps necessary to make the driver available via kernel
1190 * internal or userspace interfaces.
1191 */
1192static void i915_driver_register(struct drm_i915_private *dev_priv)
1193{
91c8a326 1194 struct drm_device *dev = &dev_priv->drm;
0673ad47
CW
1195
1196 i915_gem_shrinker_init(dev_priv);
1197
1198 /*
1199 * Notify a valid surface after modesetting,
1200 * when running inside a VM.
1201 */
1202 if (intel_vgpu_active(dev_priv))
1203 I915_WRITE(vgtif_reg(display_ready), VGT_DRV_DISPLAY_READY);
1204
1205 /* Reveal our presence to userspace */
1206 if (drm_dev_register(dev, 0) == 0) {
1207 i915_debugfs_register(dev_priv);
f9cda048 1208 i915_guc_log_register(dev_priv);
694c2828 1209 i915_setup_sysfs(dev_priv);
442b8c06
RB
1210
1211 /* Depends on sysfs having been initialized */
1212 i915_perf_register(dev_priv);
0673ad47
CW
1213 } else
1214 DRM_ERROR("Failed to register driver for userspace access!\n");
1215
1216 if (INTEL_INFO(dev_priv)->num_pipes) {
1217 /* Must be done after probing outputs */
1218 intel_opregion_register(dev_priv);
1219 acpi_video_register();
1220 }
1221
1222 if (IS_GEN5(dev_priv))
1223 intel_gpu_ips_init(dev_priv);
1224
eef57324 1225 intel_audio_init(dev_priv);
0673ad47
CW
1226
1227 /*
1228 * Some ports require correctly set-up hpd registers for detection to
1229 * work properly (leading to ghost connected connector status), e.g. VGA
1230 * on gm45. Hence we can only set up the initial fbdev config after hpd
1231 * irqs are fully enabled. We do it last so that the async config
1232 * cannot run before the connectors are registered.
1233 */
1234 intel_fbdev_initial_config_async(dev);
1235}
1236
1237/**
1238 * i915_driver_unregister - cleanup the registration done in i915_driver_regiser()
1239 * @dev_priv: device private
1240 */
1241static void i915_driver_unregister(struct drm_i915_private *dev_priv)
1242{
4f256d82 1243 intel_fbdev_unregister(dev_priv);
eef57324 1244 intel_audio_deinit(dev_priv);
0673ad47
CW
1245
1246 intel_gpu_ips_teardown();
1247 acpi_video_unregister();
1248 intel_opregion_unregister(dev_priv);
1249
442b8c06
RB
1250 i915_perf_unregister(dev_priv);
1251
694c2828 1252 i915_teardown_sysfs(dev_priv);
f9cda048 1253 i915_guc_log_unregister(dev_priv);
91c8a326 1254 drm_dev_unregister(&dev_priv->drm);
0673ad47
CW
1255
1256 i915_gem_shrinker_cleanup(dev_priv);
1257}
1258
1259/**
1260 * i915_driver_load - setup chip and create an initial config
d2ad3ae4
JL
1261 * @pdev: PCI device
1262 * @ent: matching PCI ID entry
0673ad47
CW
1263 *
1264 * The driver load routine has to do several things:
1265 * - drive output discovery via intel_modeset_init()
1266 * - initialize the memory manager
1267 * - allocate initial config memory
1268 * - setup the DRM framebuffer with the allocated memory
1269 */
42f5551d 1270int i915_driver_load(struct pci_dev *pdev, const struct pci_device_id *ent)
0673ad47 1271{
8d2b47dd
ML
1272 const struct intel_device_info *match_info =
1273 (struct intel_device_info *)ent->driver_data;
0673ad47
CW
1274 struct drm_i915_private *dev_priv;
1275 int ret;
7d87a7f7 1276
ff4c3b76
VS
1277 /* Enable nuclear pageflip on ILK+ */
1278 if (!i915.nuclear_pageflip && match_info->gen < 5)
8d2b47dd 1279 driver.driver_features &= ~DRIVER_ATOMIC;
a09d0ba1 1280
0673ad47
CW
1281 ret = -ENOMEM;
1282 dev_priv = kzalloc(sizeof(*dev_priv), GFP_KERNEL);
1283 if (dev_priv)
1284 ret = drm_dev_init(&dev_priv->drm, &driver, &pdev->dev);
1285 if (ret) {
87a6752c 1286 DRM_DEV_ERROR(&pdev->dev, "allocation failed\n");
cad3688f 1287 goto out_free;
0673ad47 1288 }
72bbf0af 1289
0673ad47
CW
1290 dev_priv->drm.pdev = pdev;
1291 dev_priv->drm.dev_private = dev_priv;
719388e1 1292
0673ad47
CW
1293 ret = pci_enable_device(pdev);
1294 if (ret)
cad3688f 1295 goto out_fini;
1347f5b4 1296
0673ad47 1297 pci_set_drvdata(pdev, &dev_priv->drm);
adfdf85d
ID
1298 /*
1299 * Disable the system suspend direct complete optimization, which can
1300 * leave the device suspended skipping the driver's suspend handlers
1301 * if the device was already runtime suspended. This is needed due to
1302 * the difference in our runtime and system suspend sequence and
1303 * becaue the HDA driver may require us to enable the audio power
1304 * domain during system suspend.
1305 */
1306 pdev->dev_flags |= PCI_DEV_FLAGS_NEEDS_RESUME;
ef11bdb3 1307
0673ad47
CW
1308 ret = i915_driver_init_early(dev_priv, ent);
1309 if (ret < 0)
1310 goto out_pci_disable;
ef11bdb3 1311
0673ad47 1312 intel_runtime_pm_get(dev_priv);
1da177e4 1313
0673ad47
CW
1314 ret = i915_driver_init_mmio(dev_priv);
1315 if (ret < 0)
1316 goto out_runtime_pm_put;
79e53945 1317
0673ad47
CW
1318 ret = i915_driver_init_hw(dev_priv);
1319 if (ret < 0)
1320 goto out_cleanup_mmio;
30c964a6
RB
1321
1322 /*
0673ad47
CW
1323 * TODO: move the vblank init and parts of modeset init steps into one
1324 * of the i915_driver_init_/i915_driver_register functions according
1325 * to the role/effect of the given init step.
30c964a6 1326 */
0673ad47 1327 if (INTEL_INFO(dev_priv)->num_pipes) {
91c8a326 1328 ret = drm_vblank_init(&dev_priv->drm,
0673ad47
CW
1329 INTEL_INFO(dev_priv)->num_pipes);
1330 if (ret)
1331 goto out_cleanup_hw;
30c964a6
RB
1332 }
1333
91c8a326 1334 ret = i915_load_modeset_init(&dev_priv->drm);
0673ad47 1335 if (ret < 0)
baf54385 1336 goto out_cleanup_hw;
0673ad47
CW
1337
1338 i915_driver_register(dev_priv);
1339
1340 intel_runtime_pm_enable(dev_priv);
1341
a3a8986c
MK
1342 dev_priv->ipc_enabled = false;
1343
0525a062
CW
1344 if (IS_ENABLED(CONFIG_DRM_I915_DEBUG))
1345 DRM_INFO("DRM_I915_DEBUG enabled\n");
1346 if (IS_ENABLED(CONFIG_DRM_I915_DEBUG_GEM))
1347 DRM_INFO("DRM_I915_DEBUG_GEM enabled\n");
bc5ca47c 1348
0673ad47
CW
1349 intel_runtime_pm_put(dev_priv);
1350
1351 return 0;
1352
0673ad47
CW
1353out_cleanup_hw:
1354 i915_driver_cleanup_hw(dev_priv);
1355out_cleanup_mmio:
1356 i915_driver_cleanup_mmio(dev_priv);
1357out_runtime_pm_put:
1358 intel_runtime_pm_put(dev_priv);
1359 i915_driver_cleanup_early(dev_priv);
1360out_pci_disable:
1361 pci_disable_device(pdev);
cad3688f 1362out_fini:
0673ad47 1363 i915_load_error(dev_priv, "Device initialization failed (%d)\n", ret);
cad3688f
CW
1364 drm_dev_fini(&dev_priv->drm);
1365out_free:
1366 kfree(dev_priv);
30c964a6
RB
1367 return ret;
1368}
1369
42f5551d 1370void i915_driver_unload(struct drm_device *dev)
3bad0781 1371{
fac5e23e 1372 struct drm_i915_private *dev_priv = to_i915(dev);
52a05c30 1373 struct pci_dev *pdev = dev_priv->drm.pdev;
3bad0781 1374
99c539be
DV
1375 i915_driver_unregister(dev_priv);
1376
bf9e8429 1377 if (i915_gem_suspend(dev_priv))
42f5551d 1378 DRM_ERROR("failed to idle hardware; continuing to unload!\n");
ce1bb329 1379
0673ad47
CW
1380 intel_display_power_get(dev_priv, POWER_DOMAIN_INIT);
1381
18dddadc 1382 drm_atomic_helper_shutdown(dev);
a667fb40 1383
26f837e8
ZW
1384 intel_gvt_cleanup(dev_priv);
1385
0673ad47
CW
1386 intel_modeset_cleanup(dev);
1387
3bad0781 1388 /*
0673ad47
CW
1389 * free the memory space allocated for the child device
1390 * config parsed from VBT
3bad0781 1391 */
0673ad47
CW
1392 if (dev_priv->vbt.child_dev && dev_priv->vbt.child_dev_num) {
1393 kfree(dev_priv->vbt.child_dev);
1394 dev_priv->vbt.child_dev = NULL;
1395 dev_priv->vbt.child_dev_num = 0;
1396 }
1397 kfree(dev_priv->vbt.sdvo_lvds_vbt_mode);
1398 dev_priv->vbt.sdvo_lvds_vbt_mode = NULL;
1399 kfree(dev_priv->vbt.lfp_lvds_vbt_mode);
1400 dev_priv->vbt.lfp_lvds_vbt_mode = NULL;
3bad0781 1401
52a05c30
DW
1402 vga_switcheroo_unregister_client(pdev);
1403 vga_client_register(pdev, NULL, NULL, NULL);
bcdb72ac 1404
0673ad47 1405 intel_csr_ucode_fini(dev_priv);
bcdb72ac 1406
0673ad47
CW
1407 /* Free error state after interrupts are fully disabled. */
1408 cancel_delayed_work_sync(&dev_priv->gpu_error.hangcheck_work);
5a4c6f1b 1409 i915_reset_error_state(dev_priv);
0673ad47 1410
fbbd37b3 1411 i915_gem_fini(dev_priv);
3950bf3d 1412 intel_uc_fini_fw(dev_priv);
0673ad47
CW
1413 intel_fbc_cleanup_cfb(dev_priv);
1414
1415 intel_power_domains_fini(dev_priv);
1416
1417 i915_driver_cleanup_hw(dev_priv);
1418 i915_driver_cleanup_mmio(dev_priv);
1419
1420 intel_display_power_put(dev_priv, POWER_DOMAIN_INIT);
cad3688f
CW
1421}
1422
1423static void i915_driver_release(struct drm_device *dev)
1424{
1425 struct drm_i915_private *dev_priv = to_i915(dev);
0673ad47
CW
1426
1427 i915_driver_cleanup_early(dev_priv);
cad3688f
CW
1428 drm_dev_fini(&dev_priv->drm);
1429
1430 kfree(dev_priv);
3bad0781
ZW
1431}
1432
0673ad47 1433static int i915_driver_open(struct drm_device *dev, struct drm_file *file)
2911a35b 1434{
829a0af2 1435 struct drm_i915_private *i915 = to_i915(dev);
0673ad47 1436 int ret;
2911a35b 1437
829a0af2 1438 ret = i915_gem_open(i915, file);
0673ad47
CW
1439 if (ret)
1440 return ret;
2911a35b 1441
0673ad47
CW
1442 return 0;
1443}
71386ef9 1444
0673ad47
CW
1445/**
1446 * i915_driver_lastclose - clean up after all DRM clients have exited
1447 * @dev: DRM device
1448 *
1449 * Take care of cleaning up after all DRM clients have exited. In the
1450 * mode setting case, we want to restore the kernel's initial mode (just
1451 * in case the last client left us in a bad state).
1452 *
1453 * Additionally, in the non-mode setting case, we'll tear down the GTT
1454 * and DMA structures, since the kernel won't be using them, and clea
1455 * up any GEM state.
1456 */
1457static void i915_driver_lastclose(struct drm_device *dev)
1458{
1459 intel_fbdev_restore_mode(dev);
1460 vga_switcheroo_process_delayed_switch();
1461}
2911a35b 1462
7d2ec881 1463static void i915_driver_postclose(struct drm_device *dev, struct drm_file *file)
0673ad47 1464{
7d2ec881
DV
1465 struct drm_i915_file_private *file_priv = file->driver_priv;
1466
0673ad47 1467 mutex_lock(&dev->struct_mutex);
829a0af2 1468 i915_gem_context_close(file);
0673ad47
CW
1469 i915_gem_release(dev, file);
1470 mutex_unlock(&dev->struct_mutex);
0673ad47
CW
1471
1472 kfree(file_priv);
2911a35b
BW
1473}
1474
07f9cd0b
ID
1475static void intel_suspend_encoders(struct drm_i915_private *dev_priv)
1476{
91c8a326 1477 struct drm_device *dev = &dev_priv->drm;
19c8054c 1478 struct intel_encoder *encoder;
07f9cd0b
ID
1479
1480 drm_modeset_lock_all(dev);
19c8054c
JN
1481 for_each_intel_encoder(dev, encoder)
1482 if (encoder->suspend)
1483 encoder->suspend(encoder);
07f9cd0b
ID
1484 drm_modeset_unlock_all(dev);
1485}
1486
1a5df187
PZ
1487static int vlv_resume_prepare(struct drm_i915_private *dev_priv,
1488 bool rpm_resume);
507e126e 1489static int vlv_suspend_complete(struct drm_i915_private *dev_priv);
f75a1985 1490
bc87229f
ID
1491static bool suspend_to_idle(struct drm_i915_private *dev_priv)
1492{
1493#if IS_ENABLED(CONFIG_ACPI_SLEEP)
1494 if (acpi_target_system_state() < ACPI_STATE_S3)
1495 return true;
1496#endif
1497 return false;
1498}
ebc32824 1499
5e365c39 1500static int i915_drm_suspend(struct drm_device *dev)
ba8bbcf6 1501{
fac5e23e 1502 struct drm_i915_private *dev_priv = to_i915(dev);
52a05c30 1503 struct pci_dev *pdev = dev_priv->drm.pdev;
e5747e3a 1504 pci_power_t opregion_target_state;
d5818938 1505 int error;
61caf87c 1506
b8efb17b
ZR
1507 /* ignore lid events during suspend */
1508 mutex_lock(&dev_priv->modeset_restore_lock);
1509 dev_priv->modeset_restore = MODESET_SUSPENDED;
1510 mutex_unlock(&dev_priv->modeset_restore_lock);
1511
1f814dac
ID
1512 disable_rpm_wakeref_asserts(dev_priv);
1513
c67a470b
PZ
1514 /* We do a lot of poking in a lot of registers, make sure they work
1515 * properly. */
da7e29bd 1516 intel_display_set_init_power(dev_priv, true);
cb10799c 1517
5bcf719b
DA
1518 drm_kms_helper_poll_disable(dev);
1519
52a05c30 1520 pci_save_state(pdev);
ba8bbcf6 1521
bf9e8429 1522 error = i915_gem_suspend(dev_priv);
d5818938 1523 if (error) {
52a05c30 1524 dev_err(&pdev->dev,
d5818938 1525 "GEM idle failed, resume might fail\n");
1f814dac 1526 goto out;
d5818938 1527 }
db1b76ca 1528
6b72d486 1529 intel_display_suspend(dev);
2eb5252e 1530
d5818938 1531 intel_dp_mst_suspend(dev);
7d708ee4 1532
d5818938
DV
1533 intel_runtime_pm_disable_interrupts(dev_priv);
1534 intel_hpd_cancel_work(dev_priv);
09b64267 1535
d5818938 1536 intel_suspend_encoders(dev_priv);
0e32b39c 1537
712bf364 1538 intel_suspend_hw(dev_priv);
5669fcac 1539
275a991c 1540 i915_gem_suspend_gtt_mappings(dev_priv);
828c7908 1541
af6dc742 1542 i915_save_state(dev_priv);
9e06dd39 1543
bc87229f 1544 opregion_target_state = suspend_to_idle(dev_priv) ? PCI_D1 : PCI_D3cold;
6f9f4b7a 1545 intel_opregion_notify_adapter(dev_priv, opregion_target_state);
e5747e3a 1546
68f60946 1547 intel_uncore_suspend(dev_priv);
03d92e47 1548 intel_opregion_unregister(dev_priv);
8ee1c3db 1549
82e3b8c1 1550 intel_fbdev_set_suspend(dev, FBINFO_STATE_SUSPENDED, true);
3fa016a0 1551
62d5d69b
MK
1552 dev_priv->suspend_count++;
1553
f74ed08d 1554 intel_csr_ucode_suspend(dev_priv);
f514c2d8 1555
1f814dac
ID
1556out:
1557 enable_rpm_wakeref_asserts(dev_priv);
1558
1559 return error;
84b79f8d
RW
1560}
1561
c49d13ee 1562static int i915_drm_suspend_late(struct drm_device *dev, bool hibernation)
c3c09c95 1563{
c49d13ee 1564 struct drm_i915_private *dev_priv = to_i915(dev);
52a05c30 1565 struct pci_dev *pdev = dev_priv->drm.pdev;
bc87229f 1566 bool fw_csr;
c3c09c95
ID
1567 int ret;
1568
1f814dac
ID
1569 disable_rpm_wakeref_asserts(dev_priv);
1570
4c494a57
ID
1571 intel_display_set_init_power(dev_priv, false);
1572
b9fd799e 1573 fw_csr = !IS_GEN9_LP(dev_priv) &&
a7c8125f 1574 suspend_to_idle(dev_priv) && dev_priv->csr.dmc_payload;
bc87229f
ID
1575 /*
1576 * In case of firmware assisted context save/restore don't manually
1577 * deinit the power domains. This also means the CSR/DMC firmware will
1578 * stay active, it will power down any HW resources as required and
1579 * also enable deeper system power states that would be blocked if the
1580 * firmware was inactive.
1581 */
1582 if (!fw_csr)
1583 intel_power_domains_suspend(dev_priv);
73dfc227 1584
507e126e 1585 ret = 0;
b9fd799e 1586 if (IS_GEN9_LP(dev_priv))
507e126e 1587 bxt_enable_dc9(dev_priv);
b8aea3d1 1588 else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
507e126e
ID
1589 hsw_enable_pc8(dev_priv);
1590 else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
1591 ret = vlv_suspend_complete(dev_priv);
c3c09c95
ID
1592
1593 if (ret) {
1594 DRM_ERROR("Suspend complete failed: %d\n", ret);
bc87229f
ID
1595 if (!fw_csr)
1596 intel_power_domains_init_hw(dev_priv, true);
c3c09c95 1597
1f814dac 1598 goto out;
c3c09c95
ID
1599 }
1600
52a05c30 1601 pci_disable_device(pdev);
ab3be73f 1602 /*
54875571 1603 * During hibernation on some platforms the BIOS may try to access
ab3be73f
ID
1604 * the device even though it's already in D3 and hang the machine. So
1605 * leave the device in D0 on those platforms and hope the BIOS will
54875571
ID
1606 * power down the device properly. The issue was seen on multiple old
1607 * GENs with different BIOS vendors, so having an explicit blacklist
1608 * is inpractical; apply the workaround on everything pre GEN6. The
1609 * platforms where the issue was seen:
1610 * Lenovo Thinkpad X301, X61s, X60, T60, X41
1611 * Fujitsu FSC S7110
1612 * Acer Aspire 1830T
ab3be73f 1613 */
514e1d64 1614 if (!(hibernation && INTEL_GEN(dev_priv) < 6))
52a05c30 1615 pci_set_power_state(pdev, PCI_D3hot);
c3c09c95 1616
bc87229f
ID
1617 dev_priv->suspended_to_idle = suspend_to_idle(dev_priv);
1618
1f814dac
ID
1619out:
1620 enable_rpm_wakeref_asserts(dev_priv);
1621
1622 return ret;
c3c09c95
ID
1623}
1624
a9a251c2 1625static int i915_suspend_switcheroo(struct drm_device *dev, pm_message_t state)
84b79f8d
RW
1626{
1627 int error;
1628
ded8b07d 1629 if (!dev) {
84b79f8d
RW
1630 DRM_ERROR("dev: %p\n", dev);
1631 DRM_ERROR("DRM not initialized, aborting suspend.\n");
1632 return -ENODEV;
1633 }
1634
0b14cbd2
ID
1635 if (WARN_ON_ONCE(state.event != PM_EVENT_SUSPEND &&
1636 state.event != PM_EVENT_FREEZE))
1637 return -EINVAL;
5bcf719b
DA
1638
1639 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
1640 return 0;
6eecba33 1641
5e365c39 1642 error = i915_drm_suspend(dev);
84b79f8d
RW
1643 if (error)
1644 return error;
1645
ab3be73f 1646 return i915_drm_suspend_late(dev, false);
ba8bbcf6
JB
1647}
1648
5e365c39 1649static int i915_drm_resume(struct drm_device *dev)
76c4b250 1650{
fac5e23e 1651 struct drm_i915_private *dev_priv = to_i915(dev);
ac840ae5 1652 int ret;
9d49c0ef 1653
1f814dac 1654 disable_rpm_wakeref_asserts(dev_priv);
abc80abd 1655 intel_sanitize_gt_powersave(dev_priv);
1f814dac 1656
97d6d7ab 1657 ret = i915_ggtt_enable_hw(dev_priv);
ac840ae5
VS
1658 if (ret)
1659 DRM_ERROR("failed to re-enable GGTT\n");
1660
f74ed08d
ID
1661 intel_csr_ucode_resume(dev_priv);
1662
bf9e8429 1663 i915_gem_resume(dev_priv);
9d49c0ef 1664
af6dc742 1665 i915_restore_state(dev_priv);
8090ba8c 1666 intel_pps_unlock_regs_wa(dev_priv);
6f9f4b7a 1667 intel_opregion_setup(dev_priv);
61caf87c 1668
c39055b0 1669 intel_init_pch_refclk(dev_priv);
1833b134 1670
364aece0
PA
1671 /*
1672 * Interrupts have to be enabled before any batches are run. If not the
1673 * GPU will hang. i915_gem_init_hw() will initiate batches to
1674 * update/restore the context.
1675 *
908764f6
ID
1676 * drm_mode_config_reset() needs AUX interrupts.
1677 *
364aece0
PA
1678 * Modeset enabling in intel_modeset_init_hw() also needs working
1679 * interrupts.
1680 */
1681 intel_runtime_pm_enable_interrupts(dev_priv);
1682
908764f6
ID
1683 drm_mode_config_reset(dev);
1684
d5818938 1685 mutex_lock(&dev->struct_mutex);
bf9e8429 1686 if (i915_gem_init_hw(dev_priv)) {
d5818938 1687 DRM_ERROR("failed to re-initialize GPU, declaring wedged!\n");
821ed7df 1688 i915_gem_set_wedged(dev_priv);
d5818938
DV
1689 }
1690 mutex_unlock(&dev->struct_mutex);
226485e9 1691
bf9e8429 1692 intel_guc_resume(dev_priv);
a1c41994 1693
d5818938 1694 intel_modeset_init_hw(dev);
24576d23 1695
d5818938
DV
1696 spin_lock_irq(&dev_priv->irq_lock);
1697 if (dev_priv->display.hpd_irq_setup)
91d14251 1698 dev_priv->display.hpd_irq_setup(dev_priv);
d5818938 1699 spin_unlock_irq(&dev_priv->irq_lock);
0e32b39c 1700
d5818938 1701 intel_dp_mst_resume(dev);
e7d6f7d7 1702
a16b7658
L
1703 intel_display_resume(dev);
1704
e0b70061
L
1705 drm_kms_helper_poll_enable(dev);
1706
d5818938
DV
1707 /*
1708 * ... but also need to make sure that hotplug processing
1709 * doesn't cause havoc. Like in the driver load code we don't
1710 * bother with the tiny race here where we might loose hotplug
1711 * notifications.
1712 * */
1713 intel_hpd_init(dev_priv);
1daed3fb 1714
03d92e47 1715 intel_opregion_register(dev_priv);
44834a67 1716
82e3b8c1 1717 intel_fbdev_set_suspend(dev, FBINFO_STATE_RUNNING, false);
073f34d9 1718
b8efb17b
ZR
1719 mutex_lock(&dev_priv->modeset_restore_lock);
1720 dev_priv->modeset_restore = MODESET_DONE;
1721 mutex_unlock(&dev_priv->modeset_restore_lock);
8a187455 1722
6f9f4b7a 1723 intel_opregion_notify_adapter(dev_priv, PCI_D0);
e5747e3a 1724
54b4f68f 1725 intel_autoenable_gt_powersave(dev_priv);
ee6f280e 1726
1f814dac
ID
1727 enable_rpm_wakeref_asserts(dev_priv);
1728
074c6ada 1729 return 0;
84b79f8d
RW
1730}
1731
5e365c39 1732static int i915_drm_resume_early(struct drm_device *dev)
84b79f8d 1733{
fac5e23e 1734 struct drm_i915_private *dev_priv = to_i915(dev);
52a05c30 1735 struct pci_dev *pdev = dev_priv->drm.pdev;
44410cd0 1736 int ret;
36d61e67 1737
76c4b250
ID
1738 /*
1739 * We have a resume ordering issue with the snd-hda driver also
1740 * requiring our device to be power up. Due to the lack of a
1741 * parent/child relationship we currently solve this with an early
1742 * resume hook.
1743 *
1744 * FIXME: This should be solved with a special hdmi sink device or
1745 * similar so that power domains can be employed.
1746 */
44410cd0
ID
1747
1748 /*
1749 * Note that we need to set the power state explicitly, since we
1750 * powered off the device during freeze and the PCI core won't power
1751 * it back up for us during thaw. Powering off the device during
1752 * freeze is not a hard requirement though, and during the
1753 * suspend/resume phases the PCI core makes sure we get here with the
1754 * device powered on. So in case we change our freeze logic and keep
1755 * the device powered we can also remove the following set power state
1756 * call.
1757 */
52a05c30 1758 ret = pci_set_power_state(pdev, PCI_D0);
44410cd0
ID
1759 if (ret) {
1760 DRM_ERROR("failed to set PCI D0 power state (%d)\n", ret);
1761 goto out;
1762 }
1763
1764 /*
1765 * Note that pci_enable_device() first enables any parent bridge
1766 * device and only then sets the power state for this device. The
1767 * bridge enabling is a nop though, since bridge devices are resumed
1768 * first. The order of enabling power and enabling the device is
1769 * imposed by the PCI core as described above, so here we preserve the
1770 * same order for the freeze/thaw phases.
1771 *
1772 * TODO: eventually we should remove pci_disable_device() /
1773 * pci_enable_enable_device() from suspend/resume. Due to how they
1774 * depend on the device enable refcount we can't anyway depend on them
1775 * disabling/enabling the device.
1776 */
52a05c30 1777 if (pci_enable_device(pdev)) {
bc87229f
ID
1778 ret = -EIO;
1779 goto out;
1780 }
84b79f8d 1781
52a05c30 1782 pci_set_master(pdev);
84b79f8d 1783
1f814dac
ID
1784 disable_rpm_wakeref_asserts(dev_priv);
1785
666a4537 1786 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
1a5df187 1787 ret = vlv_resume_prepare(dev_priv, false);
36d61e67 1788 if (ret)
ff0b187f
DL
1789 DRM_ERROR("Resume prepare failed: %d, continuing anyway\n",
1790 ret);
36d61e67 1791
68f60946 1792 intel_uncore_resume_early(dev_priv);
efee833a 1793
b9fd799e 1794 if (IS_GEN9_LP(dev_priv)) {
da2f41d1
ID
1795 if (!dev_priv->suspended_to_idle)
1796 gen9_sanitize_dc_state(dev_priv);
507e126e 1797 bxt_disable_dc9(dev_priv);
da2f41d1 1798 } else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
a9a6b73a 1799 hsw_disable_pc8(dev_priv);
da2f41d1 1800 }
efee833a 1801
dc97997a 1802 intel_uncore_sanitize(dev_priv);
bc87229f 1803
b9fd799e 1804 if (IS_GEN9_LP(dev_priv) ||
a7c8125f 1805 !(dev_priv->suspended_to_idle && dev_priv->csr.dmc_payload))
bc87229f
ID
1806 intel_power_domains_init_hw(dev_priv, true);
1807
24145517
CW
1808 i915_gem_sanitize(dev_priv);
1809
6e35e8ab
ID
1810 enable_rpm_wakeref_asserts(dev_priv);
1811
bc87229f
ID
1812out:
1813 dev_priv->suspended_to_idle = false;
36d61e67
ID
1814
1815 return ret;
76c4b250
ID
1816}
1817
7f26cb88 1818static int i915_resume_switcheroo(struct drm_device *dev)
76c4b250 1819{
50a0072f 1820 int ret;
76c4b250 1821
097dd837
ID
1822 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
1823 return 0;
1824
5e365c39 1825 ret = i915_drm_resume_early(dev);
50a0072f
ID
1826 if (ret)
1827 return ret;
1828
5a17514e
ID
1829 return i915_drm_resume(dev);
1830}
1831
11ed50ec 1832/**
f3953dcb 1833 * i915_reset - reset chip after a hang
535275d3
CW
1834 * @i915: #drm_i915_private to reset
1835 * @flags: Instructions
11ed50ec 1836 *
780f262a
CW
1837 * Reset the chip. Useful if a hang is detected. Marks the device as wedged
1838 * on failure.
11ed50ec 1839 *
221fe799
CW
1840 * Caller must hold the struct_mutex.
1841 *
11ed50ec
BG
1842 * Procedure is fairly simple:
1843 * - reset the chip using the reset reg
1844 * - re-init context state
1845 * - re-init hardware status page
1846 * - re-init ring buffer
1847 * - re-init interrupt state
1848 * - re-init display
1849 */
535275d3 1850void i915_reset(struct drm_i915_private *i915, unsigned int flags)
11ed50ec 1851{
535275d3 1852 struct i915_gpu_error *error = &i915->gpu_error;
0573ed4a 1853 int ret;
11ed50ec 1854
535275d3 1855 lockdep_assert_held(&i915->drm.struct_mutex);
8c185eca 1856 GEM_BUG_ON(!test_bit(I915_RESET_BACKOFF, &error->flags));
221fe799 1857
8c185eca 1858 if (!test_bit(I915_RESET_HANDOFF, &error->flags))
780f262a 1859 return;
11ed50ec 1860
d98c52cf 1861 /* Clear any previous failed attempts at recovery. Time to try again. */
535275d3 1862 if (!i915_gem_unset_wedged(i915))
2e8f9d32
CW
1863 goto wakeup;
1864
535275d3
CW
1865 if (!(flags & I915_RESET_QUIET))
1866 dev_notice(i915->drm.dev, "Resetting chip after gpu hang\n");
8af29b0c 1867 error->reset_count++;
d98c52cf 1868
535275d3
CW
1869 disable_irq(i915->drm.irq);
1870 ret = i915_gem_reset_prepare(i915);
0e178aef
CW
1871 if (ret) {
1872 DRM_ERROR("GPU recovery failed\n");
535275d3 1873 intel_gpu_reset(i915, ALL_ENGINES);
0e178aef
CW
1874 goto error;
1875 }
9e60ab03 1876
535275d3 1877 ret = intel_gpu_reset(i915, ALL_ENGINES);
0573ed4a 1878 if (ret) {
804e59a8
CW
1879 if (ret != -ENODEV)
1880 DRM_ERROR("Failed to reset chip: %i\n", ret);
1881 else
1882 DRM_DEBUG_DRIVER("GPU reset disabled\n");
d98c52cf 1883 goto error;
11ed50ec
BG
1884 }
1885
535275d3
CW
1886 i915_gem_reset(i915);
1887 intel_overlay_reset(i915);
1362b776 1888
11ed50ec
BG
1889 /* Ok, now get things going again... */
1890
1891 /*
1892 * Everything depends on having the GTT running, so we need to start
1893 * there. Fortunately we don't need to do this unless we reset the
1894 * chip at a PCI level.
1895 *
1896 * Next we need to restore the context, but we don't use those
1897 * yet either...
1898 *
1899 * Ring buffer needs to be re-initialized in the KMS case, or if X
1900 * was running at the time of the reset (i.e. we weren't VT
1901 * switched away).
1902 */
535275d3 1903 ret = i915_gem_init_hw(i915);
33d30a9c
DV
1904 if (ret) {
1905 DRM_ERROR("Failed hw init on reset %d\n", ret);
d98c52cf 1906 goto error;
11ed50ec
BG
1907 }
1908
535275d3 1909 i915_queue_hangcheck(i915);
c2a126a4 1910
2e8f9d32 1911finish:
535275d3
CW
1912 i915_gem_reset_finish(i915);
1913 enable_irq(i915->drm.irq);
8c185eca 1914
2e8f9d32 1915wakeup:
8c185eca
CW
1916 clear_bit(I915_RESET_HANDOFF, &error->flags);
1917 wake_up_bit(&error->flags, I915_RESET_HANDOFF);
780f262a 1918 return;
d98c52cf
CW
1919
1920error:
535275d3
CW
1921 i915_gem_set_wedged(i915);
1922 i915_gem_retire_requests(i915);
2e8f9d32 1923 goto finish;
11ed50ec
BG
1924}
1925
142bc7d9
MT
1926/**
1927 * i915_reset_engine - reset GPU engine to recover from a hang
1928 * @engine: engine to reset
535275d3 1929 * @flags: options
142bc7d9
MT
1930 *
1931 * Reset a specific GPU engine. Useful if a hang is detected.
1932 * Returns zero on successful reset or otherwise an error code.
a1ef70e1
MT
1933 *
1934 * Procedure is:
1935 * - identifies the request that caused the hang and it is dropped
1936 * - reset engine (which will force the engine to idle)
1937 * - re-init/configure engine
142bc7d9 1938 */
535275d3 1939int i915_reset_engine(struct intel_engine_cs *engine, unsigned int flags)
142bc7d9 1940{
a1ef70e1
MT
1941 struct i915_gpu_error *error = &engine->i915->gpu_error;
1942 struct drm_i915_gem_request *active_request;
1943 int ret;
1944
1945 GEM_BUG_ON(!test_bit(I915_RESET_ENGINE + engine->id, &error->flags));
1946
535275d3
CW
1947 if (!(flags & I915_RESET_QUIET)) {
1948 dev_notice(engine->i915->drm.dev,
1949 "Resetting %s after gpu hang\n", engine->name);
1950 }
7367612f 1951 error->reset_engine_count[engine->id]++;
a1ef70e1
MT
1952
1953 active_request = i915_gem_reset_prepare_engine(engine);
1954 if (IS_ERR(active_request)) {
1955 DRM_DEBUG_DRIVER("Previous reset failed, promote to full reset\n");
1956 ret = PTR_ERR(active_request);
1957 goto out;
1958 }
1959
b4f3e163 1960 ret = intel_gpu_reset(engine->i915, intel_engine_flag(engine));
0364cd19
CW
1961 if (ret) {
1962 /* If we fail here, we expect to fallback to a global reset */
1963 DRM_DEBUG_DRIVER("Failed to reset %s, ret=%d\n",
1964 engine->name, ret);
1965 goto out;
1966 }
b4f3e163 1967
a1ef70e1
MT
1968 /*
1969 * The request that caused the hang is stuck on elsp, we know the
1970 * active request and can drop it, adjust head to skip the offending
1971 * request to resume executing remaining requests in the queue.
1972 */
1973 i915_gem_reset_engine(engine, active_request);
1974
a1ef70e1
MT
1975 /*
1976 * The engine and its registers (and workarounds in case of render)
1977 * have been reset to their default values. Follow the init_ring
1978 * process to program RING_MODE, HWSP and re-enable submission.
1979 */
1980 ret = engine->init_hw(engine);
702c8f8e
MT
1981 if (ret)
1982 goto out;
a1ef70e1
MT
1983
1984out:
0364cd19 1985 i915_gem_reset_finish_engine(engine);
a1ef70e1 1986 return ret;
142bc7d9
MT
1987}
1988
c49d13ee 1989static int i915_pm_suspend(struct device *kdev)
112b715e 1990{
c49d13ee
DW
1991 struct pci_dev *pdev = to_pci_dev(kdev);
1992 struct drm_device *dev = pci_get_drvdata(pdev);
112b715e 1993
c49d13ee
DW
1994 if (!dev) {
1995 dev_err(kdev, "DRM not initialized, aborting suspend.\n");
84b79f8d
RW
1996 return -ENODEV;
1997 }
112b715e 1998
c49d13ee 1999 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
5bcf719b
DA
2000 return 0;
2001
c49d13ee 2002 return i915_drm_suspend(dev);
76c4b250
ID
2003}
2004
c49d13ee 2005static int i915_pm_suspend_late(struct device *kdev)
76c4b250 2006{
c49d13ee 2007 struct drm_device *dev = &kdev_to_i915(kdev)->drm;
76c4b250
ID
2008
2009 /*
c965d995 2010 * We have a suspend ordering issue with the snd-hda driver also
76c4b250
ID
2011 * requiring our device to be power up. Due to the lack of a
2012 * parent/child relationship we currently solve this with an late
2013 * suspend hook.
2014 *
2015 * FIXME: This should be solved with a special hdmi sink device or
2016 * similar so that power domains can be employed.
2017 */
c49d13ee 2018 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
76c4b250 2019 return 0;
112b715e 2020
c49d13ee 2021 return i915_drm_suspend_late(dev, false);
ab3be73f
ID
2022}
2023
c49d13ee 2024static int i915_pm_poweroff_late(struct device *kdev)
ab3be73f 2025{
c49d13ee 2026 struct drm_device *dev = &kdev_to_i915(kdev)->drm;
ab3be73f 2027
c49d13ee 2028 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
ab3be73f
ID
2029 return 0;
2030
c49d13ee 2031 return i915_drm_suspend_late(dev, true);
cbda12d7
ZW
2032}
2033
c49d13ee 2034static int i915_pm_resume_early(struct device *kdev)
76c4b250 2035{
c49d13ee 2036 struct drm_device *dev = &kdev_to_i915(kdev)->drm;
76c4b250 2037
c49d13ee 2038 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
097dd837
ID
2039 return 0;
2040
c49d13ee 2041 return i915_drm_resume_early(dev);
76c4b250
ID
2042}
2043
c49d13ee 2044static int i915_pm_resume(struct device *kdev)
cbda12d7 2045{
c49d13ee 2046 struct drm_device *dev = &kdev_to_i915(kdev)->drm;
84b79f8d 2047
c49d13ee 2048 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
097dd837
ID
2049 return 0;
2050
c49d13ee 2051 return i915_drm_resume(dev);
cbda12d7
ZW
2052}
2053
1f19ac2a 2054/* freeze: before creating the hibernation_image */
c49d13ee 2055static int i915_pm_freeze(struct device *kdev)
1f19ac2a 2056{
6a800eab
CW
2057 int ret;
2058
2059 ret = i915_pm_suspend(kdev);
2060 if (ret)
2061 return ret;
2062
2063 ret = i915_gem_freeze(kdev_to_i915(kdev));
2064 if (ret)
2065 return ret;
2066
2067 return 0;
1f19ac2a
CW
2068}
2069
c49d13ee 2070static int i915_pm_freeze_late(struct device *kdev)
1f19ac2a 2071{
461fb99c
CW
2072 int ret;
2073
c49d13ee 2074 ret = i915_pm_suspend_late(kdev);
461fb99c
CW
2075 if (ret)
2076 return ret;
2077
c49d13ee 2078 ret = i915_gem_freeze_late(kdev_to_i915(kdev));
461fb99c
CW
2079 if (ret)
2080 return ret;
2081
2082 return 0;
1f19ac2a
CW
2083}
2084
2085/* thaw: called after creating the hibernation image, but before turning off. */
c49d13ee 2086static int i915_pm_thaw_early(struct device *kdev)
1f19ac2a 2087{
c49d13ee 2088 return i915_pm_resume_early(kdev);
1f19ac2a
CW
2089}
2090
c49d13ee 2091static int i915_pm_thaw(struct device *kdev)
1f19ac2a 2092{
c49d13ee 2093 return i915_pm_resume(kdev);
1f19ac2a
CW
2094}
2095
2096/* restore: called after loading the hibernation image. */
c49d13ee 2097static int i915_pm_restore_early(struct device *kdev)
1f19ac2a 2098{
c49d13ee 2099 return i915_pm_resume_early(kdev);
1f19ac2a
CW
2100}
2101
c49d13ee 2102static int i915_pm_restore(struct device *kdev)
1f19ac2a 2103{
c49d13ee 2104 return i915_pm_resume(kdev);
1f19ac2a
CW
2105}
2106
ddeea5b0
ID
2107/*
2108 * Save all Gunit registers that may be lost after a D3 and a subsequent
2109 * S0i[R123] transition. The list of registers needing a save/restore is
2110 * defined in the VLV2_S0IXRegs document. This documents marks all Gunit
2111 * registers in the following way:
2112 * - Driver: saved/restored by the driver
2113 * - Punit : saved/restored by the Punit firmware
2114 * - No, w/o marking: no need to save/restore, since the register is R/O or
2115 * used internally by the HW in a way that doesn't depend
2116 * keeping the content across a suspend/resume.
2117 * - Debug : used for debugging
2118 *
2119 * We save/restore all registers marked with 'Driver', with the following
2120 * exceptions:
2121 * - Registers out of use, including also registers marked with 'Debug'.
2122 * These have no effect on the driver's operation, so we don't save/restore
2123 * them to reduce the overhead.
2124 * - Registers that are fully setup by an initialization function called from
2125 * the resume path. For example many clock gating and RPS/RC6 registers.
2126 * - Registers that provide the right functionality with their reset defaults.
2127 *
2128 * TODO: Except for registers that based on the above 3 criteria can be safely
2129 * ignored, we save/restore all others, practically treating the HW context as
2130 * a black-box for the driver. Further investigation is needed to reduce the
2131 * saved/restored registers even further, by following the same 3 criteria.
2132 */
2133static void vlv_save_gunit_s0ix_state(struct drm_i915_private *dev_priv)
2134{
2135 struct vlv_s0ix_state *s = &dev_priv->vlv_s0ix_state;
2136 int i;
2137
2138 /* GAM 0x4000-0x4770 */
2139 s->wr_watermark = I915_READ(GEN7_WR_WATERMARK);
2140 s->gfx_prio_ctrl = I915_READ(GEN7_GFX_PRIO_CTRL);
2141 s->arb_mode = I915_READ(ARB_MODE);
2142 s->gfx_pend_tlb0 = I915_READ(GEN7_GFX_PEND_TLB0);
2143 s->gfx_pend_tlb1 = I915_READ(GEN7_GFX_PEND_TLB1);
2144
2145 for (i = 0; i < ARRAY_SIZE(s->lra_limits); i++)
22dfe79f 2146 s->lra_limits[i] = I915_READ(GEN7_LRA_LIMITS(i));
ddeea5b0
ID
2147
2148 s->media_max_req_count = I915_READ(GEN7_MEDIA_MAX_REQ_COUNT);
b5f1c97f 2149 s->gfx_max_req_count = I915_READ(GEN7_GFX_MAX_REQ_COUNT);
ddeea5b0
ID
2150
2151 s->render_hwsp = I915_READ(RENDER_HWS_PGA_GEN7);
2152 s->ecochk = I915_READ(GAM_ECOCHK);
2153 s->bsd_hwsp = I915_READ(BSD_HWS_PGA_GEN7);
2154 s->blt_hwsp = I915_READ(BLT_HWS_PGA_GEN7);
2155
2156 s->tlb_rd_addr = I915_READ(GEN7_TLB_RD_ADDR);
2157
2158 /* MBC 0x9024-0x91D0, 0x8500 */
2159 s->g3dctl = I915_READ(VLV_G3DCTL);
2160 s->gsckgctl = I915_READ(VLV_GSCKGCTL);
2161 s->mbctl = I915_READ(GEN6_MBCTL);
2162
2163 /* GCP 0x9400-0x9424, 0x8100-0x810C */
2164 s->ucgctl1 = I915_READ(GEN6_UCGCTL1);
2165 s->ucgctl3 = I915_READ(GEN6_UCGCTL3);
2166 s->rcgctl1 = I915_READ(GEN6_RCGCTL1);
2167 s->rcgctl2 = I915_READ(GEN6_RCGCTL2);
2168 s->rstctl = I915_READ(GEN6_RSTCTL);
2169 s->misccpctl = I915_READ(GEN7_MISCCPCTL);
2170
2171 /* GPM 0xA000-0xAA84, 0x8000-0x80FC */
2172 s->gfxpause = I915_READ(GEN6_GFXPAUSE);
2173 s->rpdeuhwtc = I915_READ(GEN6_RPDEUHWTC);
2174 s->rpdeuc = I915_READ(GEN6_RPDEUC);
2175 s->ecobus = I915_READ(ECOBUS);
2176 s->pwrdwnupctl = I915_READ(VLV_PWRDWNUPCTL);
2177 s->rp_down_timeout = I915_READ(GEN6_RP_DOWN_TIMEOUT);
2178 s->rp_deucsw = I915_READ(GEN6_RPDEUCSW);
2179 s->rcubmabdtmr = I915_READ(GEN6_RCUBMABDTMR);
2180 s->rcedata = I915_READ(VLV_RCEDATA);
2181 s->spare2gh = I915_READ(VLV_SPAREG2H);
2182
2183 /* Display CZ domain, 0x4400C-0x4402C, 0x4F000-0x4F11F */
2184 s->gt_imr = I915_READ(GTIMR);
2185 s->gt_ier = I915_READ(GTIER);
2186 s->pm_imr = I915_READ(GEN6_PMIMR);
2187 s->pm_ier = I915_READ(GEN6_PMIER);
2188
2189 for (i = 0; i < ARRAY_SIZE(s->gt_scratch); i++)
22dfe79f 2190 s->gt_scratch[i] = I915_READ(GEN7_GT_SCRATCH(i));
ddeea5b0
ID
2191
2192 /* GT SA CZ domain, 0x100000-0x138124 */
2193 s->tilectl = I915_READ(TILECTL);
2194 s->gt_fifoctl = I915_READ(GTFIFOCTL);
2195 s->gtlc_wake_ctrl = I915_READ(VLV_GTLC_WAKE_CTRL);
2196 s->gtlc_survive = I915_READ(VLV_GTLC_SURVIVABILITY_REG);
2197 s->pmwgicz = I915_READ(VLV_PMWGICZ);
2198
2199 /* Gunit-Display CZ domain, 0x182028-0x1821CF */
2200 s->gu_ctl0 = I915_READ(VLV_GU_CTL0);
2201 s->gu_ctl1 = I915_READ(VLV_GU_CTL1);
9c25210f 2202 s->pcbr = I915_READ(VLV_PCBR);
ddeea5b0
ID
2203 s->clock_gate_dis2 = I915_READ(VLV_GUNIT_CLOCK_GATE2);
2204
2205 /*
2206 * Not saving any of:
2207 * DFT, 0x9800-0x9EC0
2208 * SARB, 0xB000-0xB1FC
2209 * GAC, 0x5208-0x524C, 0x14000-0x14C000
2210 * PCI CFG
2211 */
2212}
2213
2214static void vlv_restore_gunit_s0ix_state(struct drm_i915_private *dev_priv)
2215{
2216 struct vlv_s0ix_state *s = &dev_priv->vlv_s0ix_state;
2217 u32 val;
2218 int i;
2219
2220 /* GAM 0x4000-0x4770 */
2221 I915_WRITE(GEN7_WR_WATERMARK, s->wr_watermark);
2222 I915_WRITE(GEN7_GFX_PRIO_CTRL, s->gfx_prio_ctrl);
2223 I915_WRITE(ARB_MODE, s->arb_mode | (0xffff << 16));
2224 I915_WRITE(GEN7_GFX_PEND_TLB0, s->gfx_pend_tlb0);
2225 I915_WRITE(GEN7_GFX_PEND_TLB1, s->gfx_pend_tlb1);
2226
2227 for (i = 0; i < ARRAY_SIZE(s->lra_limits); i++)
22dfe79f 2228 I915_WRITE(GEN7_LRA_LIMITS(i), s->lra_limits[i]);
ddeea5b0
ID
2229
2230 I915_WRITE(GEN7_MEDIA_MAX_REQ_COUNT, s->media_max_req_count);
b5f1c97f 2231 I915_WRITE(GEN7_GFX_MAX_REQ_COUNT, s->gfx_max_req_count);
ddeea5b0
ID
2232
2233 I915_WRITE(RENDER_HWS_PGA_GEN7, s->render_hwsp);
2234 I915_WRITE(GAM_ECOCHK, s->ecochk);
2235 I915_WRITE(BSD_HWS_PGA_GEN7, s->bsd_hwsp);
2236 I915_WRITE(BLT_HWS_PGA_GEN7, s->blt_hwsp);
2237
2238 I915_WRITE(GEN7_TLB_RD_ADDR, s->tlb_rd_addr);
2239
2240 /* MBC 0x9024-0x91D0, 0x8500 */
2241 I915_WRITE(VLV_G3DCTL, s->g3dctl);
2242 I915_WRITE(VLV_GSCKGCTL, s->gsckgctl);
2243 I915_WRITE(GEN6_MBCTL, s->mbctl);
2244
2245 /* GCP 0x9400-0x9424, 0x8100-0x810C */
2246 I915_WRITE(GEN6_UCGCTL1, s->ucgctl1);
2247 I915_WRITE(GEN6_UCGCTL3, s->ucgctl3);
2248 I915_WRITE(GEN6_RCGCTL1, s->rcgctl1);
2249 I915_WRITE(GEN6_RCGCTL2, s->rcgctl2);
2250 I915_WRITE(GEN6_RSTCTL, s->rstctl);
2251 I915_WRITE(GEN7_MISCCPCTL, s->misccpctl);
2252
2253 /* GPM 0xA000-0xAA84, 0x8000-0x80FC */
2254 I915_WRITE(GEN6_GFXPAUSE, s->gfxpause);
2255 I915_WRITE(GEN6_RPDEUHWTC, s->rpdeuhwtc);
2256 I915_WRITE(GEN6_RPDEUC, s->rpdeuc);
2257 I915_WRITE(ECOBUS, s->ecobus);
2258 I915_WRITE(VLV_PWRDWNUPCTL, s->pwrdwnupctl);
2259 I915_WRITE(GEN6_RP_DOWN_TIMEOUT,s->rp_down_timeout);
2260 I915_WRITE(GEN6_RPDEUCSW, s->rp_deucsw);
2261 I915_WRITE(GEN6_RCUBMABDTMR, s->rcubmabdtmr);
2262 I915_WRITE(VLV_RCEDATA, s->rcedata);
2263 I915_WRITE(VLV_SPAREG2H, s->spare2gh);
2264
2265 /* Display CZ domain, 0x4400C-0x4402C, 0x4F000-0x4F11F */
2266 I915_WRITE(GTIMR, s->gt_imr);
2267 I915_WRITE(GTIER, s->gt_ier);
2268 I915_WRITE(GEN6_PMIMR, s->pm_imr);
2269 I915_WRITE(GEN6_PMIER, s->pm_ier);
2270
2271 for (i = 0; i < ARRAY_SIZE(s->gt_scratch); i++)
22dfe79f 2272 I915_WRITE(GEN7_GT_SCRATCH(i), s->gt_scratch[i]);
ddeea5b0
ID
2273
2274 /* GT SA CZ domain, 0x100000-0x138124 */
2275 I915_WRITE(TILECTL, s->tilectl);
2276 I915_WRITE(GTFIFOCTL, s->gt_fifoctl);
2277 /*
2278 * Preserve the GT allow wake and GFX force clock bit, they are not
2279 * be restored, as they are used to control the s0ix suspend/resume
2280 * sequence by the caller.
2281 */
2282 val = I915_READ(VLV_GTLC_WAKE_CTRL);
2283 val &= VLV_GTLC_ALLOWWAKEREQ;
2284 val |= s->gtlc_wake_ctrl & ~VLV_GTLC_ALLOWWAKEREQ;
2285 I915_WRITE(VLV_GTLC_WAKE_CTRL, val);
2286
2287 val = I915_READ(VLV_GTLC_SURVIVABILITY_REG);
2288 val &= VLV_GFX_CLK_FORCE_ON_BIT;
2289 val |= s->gtlc_survive & ~VLV_GFX_CLK_FORCE_ON_BIT;
2290 I915_WRITE(VLV_GTLC_SURVIVABILITY_REG, val);
2291
2292 I915_WRITE(VLV_PMWGICZ, s->pmwgicz);
2293
2294 /* Gunit-Display CZ domain, 0x182028-0x1821CF */
2295 I915_WRITE(VLV_GU_CTL0, s->gu_ctl0);
2296 I915_WRITE(VLV_GU_CTL1, s->gu_ctl1);
9c25210f 2297 I915_WRITE(VLV_PCBR, s->pcbr);
ddeea5b0
ID
2298 I915_WRITE(VLV_GUNIT_CLOCK_GATE2, s->clock_gate_dis2);
2299}
2300
3dd14c04
CW
2301static int vlv_wait_for_pw_status(struct drm_i915_private *dev_priv,
2302 u32 mask, u32 val)
2303{
2304 /* The HW does not like us polling for PW_STATUS frequently, so
2305 * use the sleeping loop rather than risk the busy spin within
2306 * intel_wait_for_register().
2307 *
2308 * Transitioning between RC6 states should be at most 2ms (see
2309 * valleyview_enable_rps) so use a 3ms timeout.
2310 */
2311 return wait_for((I915_READ_NOTRACE(VLV_GTLC_PW_STATUS) & mask) == val,
2312 3);
2313}
2314
650ad970
ID
2315int vlv_force_gfx_clock(struct drm_i915_private *dev_priv, bool force_on)
2316{
2317 u32 val;
2318 int err;
2319
650ad970
ID
2320 val = I915_READ(VLV_GTLC_SURVIVABILITY_REG);
2321 val &= ~VLV_GFX_CLK_FORCE_ON_BIT;
2322 if (force_on)
2323 val |= VLV_GFX_CLK_FORCE_ON_BIT;
2324 I915_WRITE(VLV_GTLC_SURVIVABILITY_REG, val);
2325
2326 if (!force_on)
2327 return 0;
2328
c6ddc5f3
CW
2329 err = intel_wait_for_register(dev_priv,
2330 VLV_GTLC_SURVIVABILITY_REG,
2331 VLV_GFX_CLK_STATUS_BIT,
2332 VLV_GFX_CLK_STATUS_BIT,
2333 20);
650ad970
ID
2334 if (err)
2335 DRM_ERROR("timeout waiting for GFX clock force-on (%08x)\n",
2336 I915_READ(VLV_GTLC_SURVIVABILITY_REG));
2337
2338 return err;
650ad970
ID
2339}
2340
ddeea5b0
ID
2341static int vlv_allow_gt_wake(struct drm_i915_private *dev_priv, bool allow)
2342{
3dd14c04 2343 u32 mask;
ddeea5b0 2344 u32 val;
3dd14c04 2345 int err;
ddeea5b0
ID
2346
2347 val = I915_READ(VLV_GTLC_WAKE_CTRL);
2348 val &= ~VLV_GTLC_ALLOWWAKEREQ;
2349 if (allow)
2350 val |= VLV_GTLC_ALLOWWAKEREQ;
2351 I915_WRITE(VLV_GTLC_WAKE_CTRL, val);
2352 POSTING_READ(VLV_GTLC_WAKE_CTRL);
2353
3dd14c04
CW
2354 mask = VLV_GTLC_ALLOWWAKEACK;
2355 val = allow ? mask : 0;
2356
2357 err = vlv_wait_for_pw_status(dev_priv, mask, val);
ddeea5b0
ID
2358 if (err)
2359 DRM_ERROR("timeout disabling GT waking\n");
b2736695 2360
ddeea5b0 2361 return err;
ddeea5b0
ID
2362}
2363
3dd14c04
CW
2364static void vlv_wait_for_gt_wells(struct drm_i915_private *dev_priv,
2365 bool wait_for_on)
ddeea5b0
ID
2366{
2367 u32 mask;
2368 u32 val;
ddeea5b0
ID
2369
2370 mask = VLV_GTLC_PW_MEDIA_STATUS_MASK | VLV_GTLC_PW_RENDER_STATUS_MASK;
2371 val = wait_for_on ? mask : 0;
ddeea5b0
ID
2372
2373 /*
2374 * RC6 transitioning can be delayed up to 2 msec (see
2375 * valleyview_enable_rps), use 3 msec for safety.
2376 */
3dd14c04 2377 if (vlv_wait_for_pw_status(dev_priv, mask, val))
ddeea5b0 2378 DRM_ERROR("timeout waiting for GT wells to go %s\n",
87ad3212 2379 onoff(wait_for_on));
ddeea5b0
ID
2380}
2381
2382static void vlv_check_no_gt_access(struct drm_i915_private *dev_priv)
2383{
2384 if (!(I915_READ(VLV_GTLC_PW_STATUS) & VLV_GTLC_ALLOWWAKEERR))
2385 return;
2386
6fa283b0 2387 DRM_DEBUG_DRIVER("GT register access while GT waking disabled\n");
ddeea5b0
ID
2388 I915_WRITE(VLV_GTLC_PW_STATUS, VLV_GTLC_ALLOWWAKEERR);
2389}
2390
ebc32824 2391static int vlv_suspend_complete(struct drm_i915_private *dev_priv)
ddeea5b0
ID
2392{
2393 u32 mask;
2394 int err;
2395
2396 /*
2397 * Bspec defines the following GT well on flags as debug only, so
2398 * don't treat them as hard failures.
2399 */
3dd14c04 2400 vlv_wait_for_gt_wells(dev_priv, false);
ddeea5b0
ID
2401
2402 mask = VLV_GTLC_RENDER_CTX_EXISTS | VLV_GTLC_MEDIA_CTX_EXISTS;
2403 WARN_ON((I915_READ(VLV_GTLC_WAKE_CTRL) & mask) != mask);
2404
2405 vlv_check_no_gt_access(dev_priv);
2406
2407 err = vlv_force_gfx_clock(dev_priv, true);
2408 if (err)
2409 goto err1;
2410
2411 err = vlv_allow_gt_wake(dev_priv, false);
2412 if (err)
2413 goto err2;
98711167 2414
2d1fe073 2415 if (!IS_CHERRYVIEW(dev_priv))
98711167 2416 vlv_save_gunit_s0ix_state(dev_priv);
ddeea5b0
ID
2417
2418 err = vlv_force_gfx_clock(dev_priv, false);
2419 if (err)
2420 goto err2;
2421
2422 return 0;
2423
2424err2:
2425 /* For safety always re-enable waking and disable gfx clock forcing */
2426 vlv_allow_gt_wake(dev_priv, true);
2427err1:
2428 vlv_force_gfx_clock(dev_priv, false);
2429
2430 return err;
2431}
2432
016970be
SK
2433static int vlv_resume_prepare(struct drm_i915_private *dev_priv,
2434 bool rpm_resume)
ddeea5b0 2435{
ddeea5b0
ID
2436 int err;
2437 int ret;
2438
2439 /*
2440 * If any of the steps fail just try to continue, that's the best we
2441 * can do at this point. Return the first error code (which will also
2442 * leave RPM permanently disabled).
2443 */
2444 ret = vlv_force_gfx_clock(dev_priv, true);
2445
2d1fe073 2446 if (!IS_CHERRYVIEW(dev_priv))
98711167 2447 vlv_restore_gunit_s0ix_state(dev_priv);
ddeea5b0
ID
2448
2449 err = vlv_allow_gt_wake(dev_priv, true);
2450 if (!ret)
2451 ret = err;
2452
2453 err = vlv_force_gfx_clock(dev_priv, false);
2454 if (!ret)
2455 ret = err;
2456
2457 vlv_check_no_gt_access(dev_priv);
2458
7c108fd8 2459 if (rpm_resume)
46f16e63 2460 intel_init_clock_gating(dev_priv);
ddeea5b0
ID
2461
2462 return ret;
2463}
2464
c49d13ee 2465static int intel_runtime_suspend(struct device *kdev)
8a187455 2466{
c49d13ee 2467 struct pci_dev *pdev = to_pci_dev(kdev);
8a187455 2468 struct drm_device *dev = pci_get_drvdata(pdev);
fac5e23e 2469 struct drm_i915_private *dev_priv = to_i915(dev);
0ab9cfeb 2470 int ret;
8a187455 2471
dc97997a 2472 if (WARN_ON_ONCE(!(dev_priv->rps.enabled && intel_enable_rc6())))
c6df39b5
ID
2473 return -ENODEV;
2474
6772ffe0 2475 if (WARN_ON_ONCE(!HAS_RUNTIME_PM(dev_priv)))
604effb7
ID
2476 return -ENODEV;
2477
8a187455
PZ
2478 DRM_DEBUG_KMS("Suspending device\n");
2479
1f814dac
ID
2480 disable_rpm_wakeref_asserts(dev_priv);
2481
d6102977
ID
2482 /*
2483 * We are safe here against re-faults, since the fault handler takes
2484 * an RPM reference.
2485 */
7c108fd8 2486 i915_gem_runtime_suspend(dev_priv);
d6102977 2487
bf9e8429 2488 intel_guc_suspend(dev_priv);
a1c41994 2489
2eb5252e 2490 intel_runtime_pm_disable_interrupts(dev_priv);
b5478bcd 2491
507e126e 2492 ret = 0;
b9fd799e 2493 if (IS_GEN9_LP(dev_priv)) {
507e126e
ID
2494 bxt_display_core_uninit(dev_priv);
2495 bxt_enable_dc9(dev_priv);
2496 } else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
2497 hsw_enable_pc8(dev_priv);
2498 } else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
2499 ret = vlv_suspend_complete(dev_priv);
2500 }
2501
0ab9cfeb
ID
2502 if (ret) {
2503 DRM_ERROR("Runtime suspend failed, disabling it (%d)\n", ret);
b963291c 2504 intel_runtime_pm_enable_interrupts(dev_priv);
0ab9cfeb 2505
1f814dac
ID
2506 enable_rpm_wakeref_asserts(dev_priv);
2507
0ab9cfeb
ID
2508 return ret;
2509 }
a8a8bd54 2510
68f60946 2511 intel_uncore_suspend(dev_priv);
1f814dac
ID
2512
2513 enable_rpm_wakeref_asserts(dev_priv);
2514 WARN_ON_ONCE(atomic_read(&dev_priv->pm.wakeref_count));
55ec45c2 2515
bc3b9346 2516 if (intel_uncore_arm_unclaimed_mmio_detection(dev_priv))
55ec45c2
MK
2517 DRM_ERROR("Unclaimed access detected prior to suspending\n");
2518
8a187455 2519 dev_priv->pm.suspended = true;
1fb2362b
KCA
2520
2521 /*
c8a0bd42
PZ
2522 * FIXME: We really should find a document that references the arguments
2523 * used below!
1fb2362b 2524 */
6f9f4b7a 2525 if (IS_BROADWELL(dev_priv)) {
d37ae19a
PZ
2526 /*
2527 * On Broadwell, if we use PCI_D1 the PCH DDI ports will stop
2528 * being detected, and the call we do at intel_runtime_resume()
2529 * won't be able to restore them. Since PCI_D3hot matches the
2530 * actual specification and appears to be working, use it.
2531 */
6f9f4b7a 2532 intel_opregion_notify_adapter(dev_priv, PCI_D3hot);
d37ae19a 2533 } else {
c8a0bd42
PZ
2534 /*
2535 * current versions of firmware which depend on this opregion
2536 * notification have repurposed the D1 definition to mean
2537 * "runtime suspended" vs. what you would normally expect (D3)
2538 * to distinguish it from notifications that might be sent via
2539 * the suspend path.
2540 */
6f9f4b7a 2541 intel_opregion_notify_adapter(dev_priv, PCI_D1);
c8a0bd42 2542 }
8a187455 2543
59bad947 2544 assert_forcewakes_inactive(dev_priv);
dc9fb09c 2545
21d6e0bd 2546 if (!IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv))
19625e85
L
2547 intel_hpd_poll_init(dev_priv);
2548
a8a8bd54 2549 DRM_DEBUG_KMS("Device suspended\n");
8a187455
PZ
2550 return 0;
2551}
2552
c49d13ee 2553static int intel_runtime_resume(struct device *kdev)
8a187455 2554{
c49d13ee 2555 struct pci_dev *pdev = to_pci_dev(kdev);
8a187455 2556 struct drm_device *dev = pci_get_drvdata(pdev);
fac5e23e 2557 struct drm_i915_private *dev_priv = to_i915(dev);
1a5df187 2558 int ret = 0;
8a187455 2559
6772ffe0 2560 if (WARN_ON_ONCE(!HAS_RUNTIME_PM(dev_priv)))
604effb7 2561 return -ENODEV;
8a187455
PZ
2562
2563 DRM_DEBUG_KMS("Resuming device\n");
2564
1f814dac
ID
2565 WARN_ON_ONCE(atomic_read(&dev_priv->pm.wakeref_count));
2566 disable_rpm_wakeref_asserts(dev_priv);
2567
6f9f4b7a 2568 intel_opregion_notify_adapter(dev_priv, PCI_D0);
8a187455 2569 dev_priv->pm.suspended = false;
55ec45c2
MK
2570 if (intel_uncore_unclaimed_mmio(dev_priv))
2571 DRM_DEBUG_DRIVER("Unclaimed access during suspend, bios?\n");
8a187455 2572
bf9e8429 2573 intel_guc_resume(dev_priv);
a1c41994 2574
b9fd799e 2575 if (IS_GEN9_LP(dev_priv)) {
507e126e
ID
2576 bxt_disable_dc9(dev_priv);
2577 bxt_display_core_init(dev_priv, true);
f62c79b3
ID
2578 if (dev_priv->csr.dmc_payload &&
2579 (dev_priv->csr.allowed_dc_mask & DC_STATE_EN_UPTO_DC5))
2580 gen9_enable_dc5(dev_priv);
507e126e 2581 } else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
1a5df187 2582 hsw_disable_pc8(dev_priv);
507e126e 2583 } else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
1a5df187 2584 ret = vlv_resume_prepare(dev_priv, true);
507e126e 2585 }
1a5df187 2586
0ab9cfeb
ID
2587 /*
2588 * No point of rolling back things in case of an error, as the best
2589 * we can do is to hope that things will still work (and disable RPM).
2590 */
c6be607a 2591 i915_gem_init_swizzling(dev_priv);
83bf6d55 2592 i915_gem_restore_fences(dev_priv);
92b806d3 2593
b963291c 2594 intel_runtime_pm_enable_interrupts(dev_priv);
08d8a232
VS
2595
2596 /*
2597 * On VLV/CHV display interrupts are part of the display
2598 * power well, so hpd is reinitialized from there. For
2599 * everyone else do it here.
2600 */
666a4537 2601 if (!IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv))
08d8a232
VS
2602 intel_hpd_init(dev_priv);
2603
1f814dac
ID
2604 enable_rpm_wakeref_asserts(dev_priv);
2605
0ab9cfeb
ID
2606 if (ret)
2607 DRM_ERROR("Runtime resume failed, disabling it (%d)\n", ret);
2608 else
2609 DRM_DEBUG_KMS("Device resumed\n");
2610
2611 return ret;
8a187455
PZ
2612}
2613
42f5551d 2614const struct dev_pm_ops i915_pm_ops = {
5545dbbf
ID
2615 /*
2616 * S0ix (via system suspend) and S3 event handlers [PMSG_SUSPEND,
2617 * PMSG_RESUME]
2618 */
0206e353 2619 .suspend = i915_pm_suspend,
76c4b250
ID
2620 .suspend_late = i915_pm_suspend_late,
2621 .resume_early = i915_pm_resume_early,
0206e353 2622 .resume = i915_pm_resume,
5545dbbf
ID
2623
2624 /*
2625 * S4 event handlers
2626 * @freeze, @freeze_late : called (1) before creating the
2627 * hibernation image [PMSG_FREEZE] and
2628 * (2) after rebooting, before restoring
2629 * the image [PMSG_QUIESCE]
2630 * @thaw, @thaw_early : called (1) after creating the hibernation
2631 * image, before writing it [PMSG_THAW]
2632 * and (2) after failing to create or
2633 * restore the image [PMSG_RECOVER]
2634 * @poweroff, @poweroff_late: called after writing the hibernation
2635 * image, before rebooting [PMSG_HIBERNATE]
2636 * @restore, @restore_early : called after rebooting and restoring the
2637 * hibernation image [PMSG_RESTORE]
2638 */
1f19ac2a
CW
2639 .freeze = i915_pm_freeze,
2640 .freeze_late = i915_pm_freeze_late,
2641 .thaw_early = i915_pm_thaw_early,
2642 .thaw = i915_pm_thaw,
36d61e67 2643 .poweroff = i915_pm_suspend,
ab3be73f 2644 .poweroff_late = i915_pm_poweroff_late,
1f19ac2a
CW
2645 .restore_early = i915_pm_restore_early,
2646 .restore = i915_pm_restore,
5545dbbf
ID
2647
2648 /* S0ix (via runtime suspend) event handlers */
97bea207
PZ
2649 .runtime_suspend = intel_runtime_suspend,
2650 .runtime_resume = intel_runtime_resume,
cbda12d7
ZW
2651};
2652
78b68556 2653static const struct vm_operations_struct i915_gem_vm_ops = {
de151cf6 2654 .fault = i915_gem_fault,
ab00b3e5
JB
2655 .open = drm_gem_vm_open,
2656 .close = drm_gem_vm_close,
de151cf6
JB
2657};
2658
e08e96de
AV
2659static const struct file_operations i915_driver_fops = {
2660 .owner = THIS_MODULE,
2661 .open = drm_open,
2662 .release = drm_release,
2663 .unlocked_ioctl = drm_ioctl,
2664 .mmap = drm_gem_mmap,
2665 .poll = drm_poll,
e08e96de 2666 .read = drm_read,
e08e96de 2667 .compat_ioctl = i915_compat_ioctl,
e08e96de
AV
2668 .llseek = noop_llseek,
2669};
2670
0673ad47
CW
2671static int
2672i915_gem_reject_pin_ioctl(struct drm_device *dev, void *data,
2673 struct drm_file *file)
2674{
2675 return -ENODEV;
2676}
2677
2678static const struct drm_ioctl_desc i915_ioctls[] = {
2679 DRM_IOCTL_DEF_DRV(I915_INIT, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
2680 DRM_IOCTL_DEF_DRV(I915_FLUSH, drm_noop, DRM_AUTH),
2681 DRM_IOCTL_DEF_DRV(I915_FLIP, drm_noop, DRM_AUTH),
2682 DRM_IOCTL_DEF_DRV(I915_BATCHBUFFER, drm_noop, DRM_AUTH),
2683 DRM_IOCTL_DEF_DRV(I915_IRQ_EMIT, drm_noop, DRM_AUTH),
2684 DRM_IOCTL_DEF_DRV(I915_IRQ_WAIT, drm_noop, DRM_AUTH),
2685 DRM_IOCTL_DEF_DRV(I915_GETPARAM, i915_getparam, DRM_AUTH|DRM_RENDER_ALLOW),
2686 DRM_IOCTL_DEF_DRV(I915_SETPARAM, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
2687 DRM_IOCTL_DEF_DRV(I915_ALLOC, drm_noop, DRM_AUTH),
2688 DRM_IOCTL_DEF_DRV(I915_FREE, drm_noop, DRM_AUTH),
2689 DRM_IOCTL_DEF_DRV(I915_INIT_HEAP, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
2690 DRM_IOCTL_DEF_DRV(I915_CMDBUFFER, drm_noop, DRM_AUTH),
2691 DRM_IOCTL_DEF_DRV(I915_DESTROY_HEAP, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
2692 DRM_IOCTL_DEF_DRV(I915_SET_VBLANK_PIPE, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
2693 DRM_IOCTL_DEF_DRV(I915_GET_VBLANK_PIPE, drm_noop, DRM_AUTH),
2694 DRM_IOCTL_DEF_DRV(I915_VBLANK_SWAP, drm_noop, DRM_AUTH),
2695 DRM_IOCTL_DEF_DRV(I915_HWS_ADDR, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
2696 DRM_IOCTL_DEF_DRV(I915_GEM_INIT, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
2697 DRM_IOCTL_DEF_DRV(I915_GEM_EXECBUFFER, i915_gem_execbuffer, DRM_AUTH),
fec0445c 2698 DRM_IOCTL_DEF_DRV(I915_GEM_EXECBUFFER2_WR, i915_gem_execbuffer2, DRM_AUTH|DRM_RENDER_ALLOW),
0673ad47
CW
2699 DRM_IOCTL_DEF_DRV(I915_GEM_PIN, i915_gem_reject_pin_ioctl, DRM_AUTH|DRM_ROOT_ONLY),
2700 DRM_IOCTL_DEF_DRV(I915_GEM_UNPIN, i915_gem_reject_pin_ioctl, DRM_AUTH|DRM_ROOT_ONLY),
2701 DRM_IOCTL_DEF_DRV(I915_GEM_BUSY, i915_gem_busy_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
2702 DRM_IOCTL_DEF_DRV(I915_GEM_SET_CACHING, i915_gem_set_caching_ioctl, DRM_RENDER_ALLOW),
2703 DRM_IOCTL_DEF_DRV(I915_GEM_GET_CACHING, i915_gem_get_caching_ioctl, DRM_RENDER_ALLOW),
2704 DRM_IOCTL_DEF_DRV(I915_GEM_THROTTLE, i915_gem_throttle_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
2705 DRM_IOCTL_DEF_DRV(I915_GEM_ENTERVT, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
2706 DRM_IOCTL_DEF_DRV(I915_GEM_LEAVEVT, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
2707 DRM_IOCTL_DEF_DRV(I915_GEM_CREATE, i915_gem_create_ioctl, DRM_RENDER_ALLOW),
2708 DRM_IOCTL_DEF_DRV(I915_GEM_PREAD, i915_gem_pread_ioctl, DRM_RENDER_ALLOW),
2709 DRM_IOCTL_DEF_DRV(I915_GEM_PWRITE, i915_gem_pwrite_ioctl, DRM_RENDER_ALLOW),
2710 DRM_IOCTL_DEF_DRV(I915_GEM_MMAP, i915_gem_mmap_ioctl, DRM_RENDER_ALLOW),
2711 DRM_IOCTL_DEF_DRV(I915_GEM_MMAP_GTT, i915_gem_mmap_gtt_ioctl, DRM_RENDER_ALLOW),
2712 DRM_IOCTL_DEF_DRV(I915_GEM_SET_DOMAIN, i915_gem_set_domain_ioctl, DRM_RENDER_ALLOW),
2713 DRM_IOCTL_DEF_DRV(I915_GEM_SW_FINISH, i915_gem_sw_finish_ioctl, DRM_RENDER_ALLOW),
111dbcab
CW
2714 DRM_IOCTL_DEF_DRV(I915_GEM_SET_TILING, i915_gem_set_tiling_ioctl, DRM_RENDER_ALLOW),
2715 DRM_IOCTL_DEF_DRV(I915_GEM_GET_TILING, i915_gem_get_tiling_ioctl, DRM_RENDER_ALLOW),
0673ad47
CW
2716 DRM_IOCTL_DEF_DRV(I915_GEM_GET_APERTURE, i915_gem_get_aperture_ioctl, DRM_RENDER_ALLOW),
2717 DRM_IOCTL_DEF_DRV(I915_GET_PIPE_FROM_CRTC_ID, intel_get_pipe_from_crtc_id, 0),
2718 DRM_IOCTL_DEF_DRV(I915_GEM_MADVISE, i915_gem_madvise_ioctl, DRM_RENDER_ALLOW),
2719 DRM_IOCTL_DEF_DRV(I915_OVERLAY_PUT_IMAGE, intel_overlay_put_image_ioctl, DRM_MASTER|DRM_CONTROL_ALLOW),
2720 DRM_IOCTL_DEF_DRV(I915_OVERLAY_ATTRS, intel_overlay_attrs_ioctl, DRM_MASTER|DRM_CONTROL_ALLOW),
2721 DRM_IOCTL_DEF_DRV(I915_SET_SPRITE_COLORKEY, intel_sprite_set_colorkey, DRM_MASTER|DRM_CONTROL_ALLOW),
2722 DRM_IOCTL_DEF_DRV(I915_GET_SPRITE_COLORKEY, drm_noop, DRM_MASTER|DRM_CONTROL_ALLOW),
2723 DRM_IOCTL_DEF_DRV(I915_GEM_WAIT, i915_gem_wait_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
2724 DRM_IOCTL_DEF_DRV(I915_GEM_CONTEXT_CREATE, i915_gem_context_create_ioctl, DRM_RENDER_ALLOW),
2725 DRM_IOCTL_DEF_DRV(I915_GEM_CONTEXT_DESTROY, i915_gem_context_destroy_ioctl, DRM_RENDER_ALLOW),
2726 DRM_IOCTL_DEF_DRV(I915_REG_READ, i915_reg_read_ioctl, DRM_RENDER_ALLOW),
2727 DRM_IOCTL_DEF_DRV(I915_GET_RESET_STATS, i915_gem_context_reset_stats_ioctl, DRM_RENDER_ALLOW),
2728 DRM_IOCTL_DEF_DRV(I915_GEM_USERPTR, i915_gem_userptr_ioctl, DRM_RENDER_ALLOW),
2729 DRM_IOCTL_DEF_DRV(I915_GEM_CONTEXT_GETPARAM, i915_gem_context_getparam_ioctl, DRM_RENDER_ALLOW),
2730 DRM_IOCTL_DEF_DRV(I915_GEM_CONTEXT_SETPARAM, i915_gem_context_setparam_ioctl, DRM_RENDER_ALLOW),
eec688e1 2731 DRM_IOCTL_DEF_DRV(I915_PERF_OPEN, i915_perf_open_ioctl, DRM_RENDER_ALLOW),
f89823c2
LL
2732 DRM_IOCTL_DEF_DRV(I915_PERF_ADD_CONFIG, i915_perf_add_config_ioctl, DRM_UNLOCKED|DRM_RENDER_ALLOW),
2733 DRM_IOCTL_DEF_DRV(I915_PERF_REMOVE_CONFIG, i915_perf_remove_config_ioctl, DRM_UNLOCKED|DRM_RENDER_ALLOW),
0673ad47
CW
2734};
2735
1da177e4 2736static struct drm_driver driver = {
0c54781b
MW
2737 /* Don't use MTRRs here; the Xserver or userspace app should
2738 * deal with them for Intel hardware.
792d2b9a 2739 */
673a394b 2740 .driver_features =
10ba5012 2741 DRIVER_HAVE_IRQ | DRIVER_IRQ_SHARED | DRIVER_GEM | DRIVER_PRIME |
8d2b47dd 2742 DRIVER_RENDER | DRIVER_MODESET | DRIVER_ATOMIC,
cad3688f 2743 .release = i915_driver_release,
673a394b 2744 .open = i915_driver_open,
22eae947 2745 .lastclose = i915_driver_lastclose,
673a394b 2746 .postclose = i915_driver_postclose,
d8e29209 2747
b1f788c6 2748 .gem_close_object = i915_gem_close_object,
f0cd5182 2749 .gem_free_object_unlocked = i915_gem_free_object,
de151cf6 2750 .gem_vm_ops = &i915_gem_vm_ops,
1286ff73
DV
2751
2752 .prime_handle_to_fd = drm_gem_prime_handle_to_fd,
2753 .prime_fd_to_handle = drm_gem_prime_fd_to_handle,
2754 .gem_prime_export = i915_gem_prime_export,
2755 .gem_prime_import = i915_gem_prime_import,
2756
ff72145b 2757 .dumb_create = i915_gem_dumb_create,
da6b51d0 2758 .dumb_map_offset = i915_gem_mmap_gtt,
1da177e4 2759 .ioctls = i915_ioctls,
0673ad47 2760 .num_ioctls = ARRAY_SIZE(i915_ioctls),
e08e96de 2761 .fops = &i915_driver_fops,
22eae947
DA
2762 .name = DRIVER_NAME,
2763 .desc = DRIVER_DESC,
2764 .date = DRIVER_DATE,
2765 .major = DRIVER_MAJOR,
2766 .minor = DRIVER_MINOR,
2767 .patchlevel = DRIVER_PATCHLEVEL,
1da177e4 2768};
66d9cb5d
CW
2769
2770#if IS_ENABLED(CONFIG_DRM_I915_SELFTEST)
2771#include "selftests/mock_drm.c"
2772#endif